blob: d83f9f6ff053ffec1b4f6e22e91c31c7100745ea [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
34 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
80 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000081
82 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
83 !if (!eq (TypeVariantName, "i"),
84 !if (!eq (Size, 128), "v2i64",
85 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000086 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000087 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
88 VTName))), VTName));
89
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Adam Nemet09377232014-10-08 23:25:31 +0000125 // A vector type of the same width with element type i32. This is used to
126 // create the canonical constant zero node ImmAllZerosV.
127 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
128 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000129
130 string ZSuffix = !if (!eq (Size, 128), "Z128",
131 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132}
133
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000134def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
135def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
137def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000138def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
139def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141// "x" in v32i8x_info means RC = VR256X
142def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
143def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
144def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
145def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000146def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
147def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148
149def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
150def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
151def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
152def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
154def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000156// We map scalar types to the smallest (128-bit) vector type
157// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000158def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
159def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000160def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
161def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
164 X86VectorVTInfo i128> {
165 X86VectorVTInfo info512 = i512;
166 X86VectorVTInfo info256 = i256;
167 X86VectorVTInfo info128 = i128;
168}
169
170def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
171 v16i8x_info>;
172def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
173 v8i16x_info>;
174def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
175 v4i32x_info>;
176def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
177 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000178def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
179 v4f32x_info>;
180def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
181 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000182
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000183// This multiclass generates the masking variants from the non-masking
184// variant. It only provides the assembly pieces for the masking variants.
185// It assumes custom ISel patterns for masking which can be provided as
186// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000187multiclass AVX512_maskable_custom<bits<8> O, Format F,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 list<dag> Pattern,
193 list<dag> MaskingPattern,
194 list<dag> ZeroMaskingPattern,
195 string MaskingConstraint = "",
196 InstrItinClass itin = NoItinerary,
197 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 let isCommutable = IsCommutable in
199 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000200 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000201 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202 Pattern, itin>;
203
204 // Prefer over VMOV*rrk Pat<>
205 let AddedComplexity = 20 in
206 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
208 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 MaskingPattern, itin>,
210 EVEX_K {
211 // In case of the 3src subclass this is overridden with a let.
212 string Constraints = MaskingConstraint;
213 }
214 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
215 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000216 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
217 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 ZeroMaskingPattern,
219 itin>,
220 EVEX_KZ;
221}
222
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000223
Adam Nemet34801422014-10-08 23:25:39 +0000224// Common base class of AVX512_maskable and AVX512_maskable_3src.
225multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
226 dag Outs,
227 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
228 string OpcodeStr,
229 string AttSrcAsm, string IntelSrcAsm,
230 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000232 string MaskingConstraint = "",
233 InstrItinClass itin = NoItinerary,
234 bit IsCommutable = 0> :
235 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
236 AttSrcAsm, IntelSrcAsm,
237 [(set _.RC:$dst, RHS)],
238 [(set _.RC:$dst, MaskingRHS)],
239 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000242
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000246multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
247 dag Outs, dag Ins, string OpcodeStr,
248 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000249 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000250 InstrItinClass itin = NoItinerary,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000251 bit IsCommutable = 0, SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000252 AVX512_maskable_common<O, F, _, Outs, Ins,
253 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
254 !con((ins _.KRCWM:$mask), Ins),
255 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000256 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000257 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258
259// This multiclass generates the unconditional/non-masking, the masking and
260// the zero-masking variant of the scalar instruction.
261multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
262 dag Outs, dag Ins, string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000264 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 InstrItinClass itin = NoItinerary,
266 bit IsCommutable = 0> :
267 AVX512_maskable_common<O, F, _, Outs, Ins,
268 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
269 !con((ins _.KRCWM:$mask), Ins),
270 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000271 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
272 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000273
Adam Nemet34801422014-10-08 23:25:39 +0000274// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000275// ($src1) is already tied to $dst so we just use that for the preserved
276// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
277// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag NonTiedIns, string OpcodeStr,
280 string AttSrcAsm, string IntelSrcAsm,
281 dag RHS> :
282 AVX512_maskable_common<O, F, _, Outs,
283 !con((ins _.RC:$src1), NonTiedIns),
284 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
285 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
286 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
287 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000288
Craig Topperaad5f112015-11-30 00:13:24 +0000289// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
290// operand differs from the output VT. This requires a bitconvert on
291// the preserved vector going into the vselect.
292multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
293 X86VectorVTInfo InVT,
294 dag Outs, dag NonTiedIns, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
296 dag RHS> :
297 AVX512_maskable_common<O, F, OutVT, Outs,
298 !con((ins InVT.RC:$src1), NonTiedIns),
299 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
300 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
302 (vselect InVT.KRCWM:$mask, RHS,
303 (bitconvert InVT.RC:$src1))>;
304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
308 dag RHS> :
309 AVX512_maskable_common<O, F, _, Outs,
310 !con((ins _.RC:$src1), NonTiedIns),
311 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000314 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
315 X86selects>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000316
Adam Nemet34801422014-10-08 23:25:39 +0000317multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
318 dag Outs, dag Ins,
319 string OpcodeStr,
320 string AttSrcAsm, string IntelSrcAsm,
321 list<dag> Pattern> :
322 AVX512_maskable_custom<O, F, Outs, Ins,
323 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
324 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000325 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000326 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000327
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000328
329// Instruction with mask that puts result in mask register,
330// like "compare" and "vptest"
331multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
332 dag Outs,
333 dag Ins, dag MaskingIns,
334 string OpcodeStr,
335 string AttSrcAsm, string IntelSrcAsm,
336 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000337 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000338 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000339 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
340 "$dst, "#IntelSrcAsm#"}",
341 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000342
343 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000344 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
345 "$dst {${mask}}, "#IntelSrcAsm#"}",
346 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000347}
348
349multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
350 dag Outs,
351 dag Ins, dag MaskingIns,
352 string OpcodeStr,
353 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000354 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000355 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
356 AttSrcAsm, IntelSrcAsm,
357 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000358 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
361 dag Outs, dag Ins, string OpcodeStr,
362 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000363 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000364 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
365 !con((ins _.KRCWM:$mask), Ins),
366 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000367 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000368
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000369multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
370 dag Outs, dag Ins, string OpcodeStr,
371 string AttSrcAsm, string IntelSrcAsm> :
372 AVX512_maskable_custom_cmp<O, F, Outs,
373 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000374 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000375
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000376// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000377// no instruction is needed for the conversion.
378def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
379def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
380def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
381def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
382def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
383def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
384def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
385def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
386def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
387def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
388def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
389def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
390def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
391def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
392def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
393def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
394def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
395def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
396def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
397def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
398def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
399def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
400def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
401def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
402def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
403def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
404def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
405def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
406def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
407def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
408def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409
Craig Topper9d9251b2016-05-08 20:10:20 +0000410// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
411// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
412// swizzled by ExecutionDepsFix to pxor.
413// We set canFoldAsLoad because this can be converted to a constant-pool
414// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000415let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
416 isPseudo = 1, Predicates = [HasAVX512] in {
417def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000418 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000419}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000420
Craig Toppere5ce84a2016-05-08 21:33:53 +0000421let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
422 isPseudo = 1, Predicates = [HasVLX] in {
423def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
424 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
425def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
426 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
427}
428
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000429//===----------------------------------------------------------------------===//
430// AVX-512 - VECTOR INSERT
431//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000432multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
433 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000434 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000435 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
436 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
437 "vinsert" # From.EltTypeName # "x" # From.NumElts,
438 "$src3, $src2, $src1", "$src1, $src2, $src3",
439 (vinsert_insert:$src3 (To.VT To.RC:$src1),
440 (From.VT From.RC:$src2),
441 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000442
Igor Breger0ede3cb2015-09-20 06:52:42 +0000443 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
444 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
445 "vinsert" # From.EltTypeName # "x" # From.NumElts,
446 "$src3, $src2, $src1", "$src1, $src2, $src3",
447 (vinsert_insert:$src3 (To.VT To.RC:$src1),
448 (From.VT (bitconvert (From.LdFrag addr:$src2))),
449 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
450 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000451 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000452}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000453
Igor Breger0ede3cb2015-09-20 06:52:42 +0000454multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
455 X86VectorVTInfo To, PatFrag vinsert_insert,
456 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
457 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000458 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000459 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
460 (To.VT (!cast<Instruction>(InstrStr#"rr")
461 To.RC:$src1, From.RC:$src2,
462 (INSERT_get_vinsert_imm To.RC:$ins)))>;
463
464 def : Pat<(vinsert_insert:$ins
465 (To.VT To.RC:$src1),
466 (From.VT (bitconvert (From.LdFrag addr:$src2))),
467 (iPTR imm)),
468 (To.VT (!cast<Instruction>(InstrStr#"rm")
469 To.RC:$src1, addr:$src2,
470 (INSERT_get_vinsert_imm To.RC:$ins)))>;
471 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000472}
473
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000474multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
475 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000476
477 let Predicates = [HasVLX] in
478 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
479 X86VectorVTInfo< 4, EltVT32, VR128X>,
480 X86VectorVTInfo< 8, EltVT32, VR256X>,
481 vinsert128_insert>, EVEX_V256;
482
483 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000484 X86VectorVTInfo< 4, EltVT32, VR128X>,
485 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000486 vinsert128_insert>, EVEX_V512;
487
488 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000489 X86VectorVTInfo< 4, EltVT64, VR256X>,
490 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000491 vinsert256_insert>, VEX_W, EVEX_V512;
492
493 let Predicates = [HasVLX, HasDQI] in
494 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
495 X86VectorVTInfo< 2, EltVT64, VR128X>,
496 X86VectorVTInfo< 4, EltVT64, VR256X>,
497 vinsert128_insert>, VEX_W, EVEX_V256;
498
499 let Predicates = [HasDQI] in {
500 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
501 X86VectorVTInfo< 2, EltVT64, VR128X>,
502 X86VectorVTInfo< 8, EltVT64, VR512>,
503 vinsert128_insert>, VEX_W, EVEX_V512;
504
505 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
506 X86VectorVTInfo< 8, EltVT32, VR256X>,
507 X86VectorVTInfo<16, EltVT32, VR512>,
508 vinsert256_insert>, EVEX_V512;
509 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000510}
511
Adam Nemet4e2ef472014-10-02 23:18:28 +0000512defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
513defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000514
Igor Breger0ede3cb2015-09-20 06:52:42 +0000515// Codegen pattern with the alternative types,
516// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
517defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
518 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
519defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
520 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
521
522defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
523 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
524defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
525 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
526
527defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
528 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
529defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
530 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
531
532// Codegen pattern with the alternative types insert VEC128 into VEC256
533defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
534 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
535defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
536 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
537// Codegen pattern with the alternative types insert VEC128 into VEC512
538defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
539 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
540defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
541 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
542// Codegen pattern with the alternative types insert VEC256 into VEC512
543defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
544 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
545defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
546 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
547
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000548// vinsertps - insert f32 to XMM
549def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000550 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000551 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000552 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000553 EVEX_4V;
554def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000555 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000556 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000557 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000558 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
559 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
560
561//===----------------------------------------------------------------------===//
562// AVX-512 VECTOR EXTRACT
563//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000564
Igor Breger7f69a992015-09-10 12:54:54 +0000565multiclass vextract_for_size<int Opcode,
566 X86VectorVTInfo From, X86VectorVTInfo To,
Craig Topper5f3fef82016-05-22 07:40:58 +0000567 PatFrag vextract_extract> {
Igor Breger7f69a992015-09-10 12:54:54 +0000568
569 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
570 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
571 // vextract_extract), we interesting only in patterns without mask,
572 // intrinsics pattern match generated bellow.
573 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
574 (ins From.RC:$src1, i32u8imm:$idx),
575 "vextract" # To.EltTypeName # "x" # To.NumElts,
576 "$idx, $src1", "$src1, $idx",
577 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
578 (iPTR imm)))]>,
579 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000580 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
581 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
582 "vextract" # To.EltTypeName # "x" # To.NumElts #
583 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
584 [(store (To.VT (vextract_extract:$idx
585 (From.VT From.RC:$src1), (iPTR imm))),
586 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000587
Craig Toppere1cac152016-06-07 07:27:54 +0000588 let mayStore = 1, hasSideEffects = 0 in
589 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
590 (ins To.MemOp:$dst, To.KRCWM:$mask,
591 From.RC:$src1, i32u8imm:$idx),
592 "vextract" # To.EltTypeName # "x" # To.NumElts #
593 "\t{$idx, $src1, $dst {${mask}}|"
594 "$dst {${mask}}, $src1, $idx}",
595 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000596 }
Renato Golindb7ea862015-09-09 19:44:40 +0000597
598 // Intrinsic call with masking.
599 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000600 "x" # To.NumElts # "_" # From.Size)
601 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
602 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
603 From.ZSuffix # "rrk")
604 To.RC:$src0,
605 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
606 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000607
608 // Intrinsic call with zero-masking.
609 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000610 "x" # To.NumElts # "_" # From.Size)
611 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
612 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
613 From.ZSuffix # "rrkz")
614 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
615 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000616
617 // Intrinsic call without masking.
618 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000619 "x" # To.NumElts # "_" # From.Size)
620 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
621 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
622 From.ZSuffix # "rr")
623 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000624}
625
Igor Bregerdefab3c2015-10-08 12:55:01 +0000626// Codegen pattern for the alternative types
627multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
628 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000629 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000630 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000631 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
632 (To.VT (!cast<Instruction>(InstrStr#"rr")
633 From.RC:$src1,
634 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000635 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
636 (iPTR imm))), addr:$dst),
637 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
638 (EXTRACT_get_vextract_imm To.RC:$ext))>;
639 }
Igor Breger7f69a992015-09-10 12:54:54 +0000640}
641
642multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000643 ValueType EltVT64, int Opcode256> {
644 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000645 X86VectorVTInfo<16, EltVT32, VR512>,
646 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000647 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000648 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000649 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000650 X86VectorVTInfo< 8, EltVT64, VR512>,
651 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000652 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000653 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
654 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000655 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000656 X86VectorVTInfo< 8, EltVT32, VR256X>,
657 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000658 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000659 EVEX_V256, EVEX_CD8<32, CD8VT4>;
660 let Predicates = [HasVLX, HasDQI] in
661 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
662 X86VectorVTInfo< 4, EltVT64, VR256X>,
663 X86VectorVTInfo< 2, EltVT64, VR128X>,
664 vextract128_extract>,
665 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
666 let Predicates = [HasDQI] in {
667 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
668 X86VectorVTInfo< 8, EltVT64, VR512>,
669 X86VectorVTInfo< 2, EltVT64, VR128X>,
670 vextract128_extract>,
671 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
672 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
673 X86VectorVTInfo<16, EltVT32, VR512>,
674 X86VectorVTInfo< 8, EltVT32, VR256X>,
675 vextract256_extract>,
676 EVEX_V512, EVEX_CD8<32, CD8VT8>;
677 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000678}
679
Adam Nemet55536c62014-09-25 23:48:45 +0000680defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
681defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000682
Igor Bregerdefab3c2015-10-08 12:55:01 +0000683// extract_subvector codegen patterns with the alternative types.
684// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
685defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
686 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
687defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
688 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
689
690defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000691 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000692defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
693 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
694
695defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
696 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
697defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
698 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
699
Craig Topper08a68572016-05-21 22:50:04 +0000700// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000701defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
702 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
703defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
704 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
705
706// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000707defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
708 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
709defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
710 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
711// Codegen pattern with the alternative types extract VEC256 from VEC512
712defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
713 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
714defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
715 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
716
Craig Topper5f3fef82016-05-22 07:40:58 +0000717// A 128-bit subvector extract from the first 256-bit vector position
718// is a subregister copy that needs no instruction.
719def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
720 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
721def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
722 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
723def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
724 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
725def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
726 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
727def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
728 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
729def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
730 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
731
732// A 256-bit subvector extract from the first 256-bit vector position
733// is a subregister copy that needs no instruction.
734def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
735 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
736def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
737 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
738def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
739 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
740def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
741 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
742def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
743 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
744def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
745 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
746
747let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000748// A 128-bit subvector insert to the first 512-bit vector position
749// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000750def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
751 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
752def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
753 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
754def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
755 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
756def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
757 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
758def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
759 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
760def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
761 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000762
Craig Topper5f3fef82016-05-22 07:40:58 +0000763// A 256-bit subvector insert to the first 512-bit vector position
764// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000765def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000766 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000767def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000768 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000769def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000770 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000771def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000772 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000773def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000774 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000775def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000776 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000777}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000778
779// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000780def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000781 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000782 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000783 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
784 EVEX;
785
Craig Topper03b849e2016-05-21 22:50:11 +0000786def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000787 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000788 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000789 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000790 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791
792//===---------------------------------------------------------------------===//
793// AVX-512 BROADCAST
794//---
Igor Breger131008f2016-05-01 08:40:00 +0000795// broadcast with a scalar argument.
796multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
797 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
798
799 let isCodeGenOnly = 1 in {
800 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
801 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
802 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
803 Requires<[HasAVX512]>, T8PD, EVEX;
804
805 let Constraints = "$src0 = $dst" in
806 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
807 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
808 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
809 [(set DestInfo.RC:$dst,
810 (vselect DestInfo.KRCWM:$mask,
811 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
812 DestInfo.RC:$src0))]>,
813 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
814
815 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
816 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
817 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
818 [(set DestInfo.RC:$dst,
819 (vselect DestInfo.KRCWM:$mask,
820 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
821 DestInfo.ImmAllZerosV))]>,
822 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
823 } // let isCodeGenOnly = 1 in
824}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000825
Igor Breger21296d22015-10-20 11:56:42 +0000826multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
827 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
828
829 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
830 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
831 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
832 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000833 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000834 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000835 (DestInfo.VT (X86VBroadcast
836 (SrcInfo.ScalarLdFrag addr:$src)))>,
837 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
838
839 let isCodeGenOnly = 1 in
840 defm m_Int : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
841 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
842 (DestInfo.VT
843 (X86VBroadcast
844 (SrcInfo.VT (scalar_to_vector
845 (SrcInfo.ScalarLdFrag addr:$src)))))>,
846 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000847}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000848
Igor Breger21296d22015-10-20 11:56:42 +0000849multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr,
850 AVX512VLVectorVTInfo _> {
851 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000852 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
Robert Khasanovaf318f72014-10-30 14:21:47 +0000853 EVEX_V512;
854
855 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000856 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000857 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000858 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000859 }
860}
861
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000862let ExeDomain = SSEPackedSingle in {
Igor Breger21296d22015-10-20 11:56:42 +0000863 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss",
864 avx512vl_f32_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000865 let Predicates = [HasVLX] in {
Igor Breger131008f2016-05-01 08:40:00 +0000866 defm VBROADCASTSSZ128 :
867 avx512_broadcast_rm<0x18, "vbroadcastss", v4f32x_info, v4f32x_info>,
868 avx512_broadcast_scalar<0x18, "vbroadcastss", v4f32x_info, v4f32x_info>,
869 EVEX_V128;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000870 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000871}
872
873let ExeDomain = SSEPackedDouble in {
Igor Breger21296d22015-10-20 11:56:42 +0000874 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd",
875 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000876}
877
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000878def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000879 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000880def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000881 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000882
Robert Khasanovcbc57032014-12-09 16:38:41 +0000883multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
884 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000885 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
886 (ins SrcRC:$src),
887 "vpbroadcast"##_.Suffix, "$src", "$src",
888 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000889}
890
Robert Khasanovcbc57032014-12-09 16:38:41 +0000891multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
892 RegisterClass SrcRC, Predicate prd> {
893 let Predicates = [prd] in
894 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
895 let Predicates = [prd, HasVLX] in {
896 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
897 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
898 }
899}
900
Igor Breger0aeda372016-02-07 08:30:50 +0000901let isCodeGenOnly = 1 in {
902defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000903 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000904defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000905 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000906}
907let isAsmParserOnly = 1 in {
908 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
909 GR32, HasBWI>;
910 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
911 GR32, HasBWI>;
912}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000913defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
914 HasAVX512>;
915defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
916 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000917
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000918def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000919 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000920def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000921 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000922
Igor Breger21296d22015-10-20 11:56:42 +0000923// Provide aliases for broadcast from the same register class that
924// automatically does the extract.
925multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
926 X86VectorVTInfo SrcInfo> {
927 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
928 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
929 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
930}
931
932multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
933 AVX512VLVectorVTInfo _, Predicate prd> {
934 let Predicates = [prd] in {
935 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
936 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
937 EVEX_V512;
938 // Defined separately to avoid redefinition.
939 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
940 }
941 let Predicates = [prd, HasVLX] in {
942 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
943 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
944 EVEX_V256;
945 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
946 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000947 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948}
949
Igor Breger21296d22015-10-20 11:56:42 +0000950defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
951 avx512vl_i8_info, HasBWI>;
952defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
953 avx512vl_i16_info, HasBWI>;
954defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
955 avx512vl_i32_info, HasAVX512>;
956defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
957 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000958
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000959multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
960 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Toppere1cac152016-06-07 07:27:54 +0000961 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
962 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
963 (_Dst.VT (X86SubVBroadcast
964 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
965 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +0000966}
967
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000968defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
969 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +0000970 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000971defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
972 v16f32_info, v4f32x_info>,
973 EVEX_V512, EVEX_CD8<32, CD8VT4>;
974defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
975 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +0000976 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000977defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
978 v8f64_info, v4f64x_info>, VEX_W,
979 EVEX_V512, EVEX_CD8<64, CD8VT4>;
980
981let Predicates = [HasVLX] in {
982defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
983 v8i32x_info, v4i32x_info>,
984 EVEX_V256, EVEX_CD8<32, CD8VT4>;
985defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
986 v8f32x_info, v4f32x_info>,
987 EVEX_V256, EVEX_CD8<32, CD8VT4>;
988}
989let Predicates = [HasVLX, HasDQI] in {
990defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
991 v4i64x_info, v2i64x_info>, VEX_W,
992 EVEX_V256, EVEX_CD8<64, CD8VT2>;
993defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
994 v4f64x_info, v2f64x_info>, VEX_W,
995 EVEX_V256, EVEX_CD8<64, CD8VT2>;
996}
997let Predicates = [HasDQI] in {
998defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
999 v8i64_info, v2i64x_info>, VEX_W,
1000 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1001defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1002 v16i32_info, v8i32x_info>,
1003 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1004defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1005 v8f64_info, v2f64x_info>, VEX_W,
1006 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1007defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1008 v16f32_info, v8f32x_info>,
1009 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1010}
Adam Nemet73f72e12014-06-27 00:43:38 +00001011
Igor Bregerfa798a92015-11-02 07:39:36 +00001012multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001013 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001014 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001015 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001016 EVEX_V512;
1017 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001018 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001019 EVEX_V256;
1020}
1021
1022multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001023 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1024 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001025
1026 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001027 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1028 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001029}
1030
1031defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001032 avx512vl_i32_info, avx512vl_i64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001033defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001034 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001035
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001036def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001037 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001038def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1039 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1040
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001041def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001042 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001043def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1044 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001045
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001046//===----------------------------------------------------------------------===//
1047// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1048//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001049multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1050 X86VectorVTInfo _, RegisterClass KRC> {
1051 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001052 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001053 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001054}
1055
Asaf Badouh0d957b82015-11-18 09:42:45 +00001056multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
1057 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1058 let Predicates = [HasCDI] in
1059 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1060 let Predicates = [HasCDI, HasVLX] in {
1061 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1062 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1063 }
1064}
1065
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001066defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001067 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001068defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001069 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001070
1071//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001072// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001073multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001074 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001075let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001076 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001077 (ins _.RC:$src2, _.RC:$src3),
1078 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001079 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001080 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001081
Craig Topperaad5f112015-11-30 00:13:24 +00001082 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001083 (ins _.RC:$src2, _.MemOp:$src3),
1084 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001085 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001086 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1087 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001088 }
1089}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001090multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001091 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001092 let Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001093 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001094 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1095 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1096 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001097 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001098 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001099 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001100}
1101
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001102multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001103 AVX512VLVectorVTInfo VTInfo,
1104 AVX512VLVectorVTInfo ShuffleMask> {
1105 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1106 ShuffleMask.info512>,
1107 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1108 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001109 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001110 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1111 ShuffleMask.info128>,
1112 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1113 ShuffleMask.info128>, EVEX_V128;
1114 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1115 ShuffleMask.info256>,
1116 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1117 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001118 }
1119}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001120
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001121multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001122 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001123 AVX512VLVectorVTInfo Idx,
1124 Predicate Prd> {
1125 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001126 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1127 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001128 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001129 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1130 Idx.info128>, EVEX_V128;
1131 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1132 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001133 }
1134}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001135
Craig Topperaad5f112015-11-30 00:13:24 +00001136defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1137 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1138defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1139 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001140defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1141 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1142 VEX_W, EVEX_CD8<16, CD8VF>;
1143defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1144 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1145 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001146defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1147 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1148defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1149 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001150
Craig Topperaad5f112015-11-30 00:13:24 +00001151// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001152multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001153 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001154let Constraints = "$src1 = $dst" in {
1155 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1156 (ins IdxVT.RC:$src2, _.RC:$src3),
1157 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001158 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001159 AVX5128IBase;
1160
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001161 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1162 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1163 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001164 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001165 (bitconvert (_.LdFrag addr:$src3))))>,
1166 EVEX_4V, AVX5128IBase;
1167 }
1168}
1169multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001170 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001171 let Constraints = "$src1 = $dst" in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001172 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1173 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1174 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1175 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001176 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001177 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1178 AVX5128IBase, EVEX_4V, EVEX_B;
1179}
1180
1181multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001182 AVX512VLVectorVTInfo VTInfo,
1183 AVX512VLVectorVTInfo ShuffleMask> {
1184 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001185 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001186 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001187 ShuffleMask.info512>, EVEX_V512;
1188 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001189 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001190 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001191 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001192 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001193 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001194 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001195 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1196 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001197 }
1198}
1199
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001200multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001201 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001202 AVX512VLVectorVTInfo Idx,
1203 Predicate Prd> {
1204 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001205 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1206 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001207 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001208 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1209 Idx.info128>, EVEX_V128;
1210 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1211 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001212 }
1213}
1214
Craig Toppera47576f2015-11-26 20:21:29 +00001215defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001216 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001217defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001218 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001219defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1220 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1221 VEX_W, EVEX_CD8<16, CD8VF>;
1222defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1223 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1224 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001225defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001226 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001227defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001228 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001229
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001230//===----------------------------------------------------------------------===//
1231// AVX-512 - BLEND using mask
1232//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001233multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1234 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001235 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001236 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1237 (ins _.RC:$src1, _.RC:$src2),
1238 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001239 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001240 []>, EVEX_4V;
1241 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1242 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001243 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001244 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001245 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1246 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001247 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001248 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1249 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1250 !strconcat(OpcodeStr,
1251 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1252 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001253 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001254 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1255 (ins _.RC:$src1, _.MemOp:$src2),
1256 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001257 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001258 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1259 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1260 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001261 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001262 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001263 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1264 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1265 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001266 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001267 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1268 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1269 !strconcat(OpcodeStr,
1270 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1271 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1272 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001273}
1274multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1275
1276 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1277 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1278 !strconcat(OpcodeStr,
1279 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1280 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1281 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1282 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001283 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001284
Craig Toppere1cac152016-06-07 07:27:54 +00001285 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001286 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1287 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1288 !strconcat(OpcodeStr,
1289 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1290 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001291 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001292
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001293}
1294
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001295multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1296 AVX512VLVectorVTInfo VTInfo> {
1297 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1298 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001299
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001300 let Predicates = [HasVLX] in {
1301 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1302 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1303 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1304 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1305 }
1306}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001307
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001308multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1309 AVX512VLVectorVTInfo VTInfo> {
1310 let Predicates = [HasBWI] in
1311 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001312
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001313 let Predicates = [HasBWI, HasVLX] in {
1314 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1315 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1316 }
1317}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001318
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001319
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001320defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1321defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1322defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1323defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1324defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1325defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001326
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001327
Craig Topper0fcf9252016-06-07 07:27:51 +00001328let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001329def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1330 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001331 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001332 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001333 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1334 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1335
1336def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1337 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001338 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001339 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001340 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1341 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1342}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001343//===----------------------------------------------------------------------===//
1344// Compare Instructions
1345//===----------------------------------------------------------------------===//
1346
1347// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001348
1349multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1350
1351 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1352 (outs _.KRC:$dst),
1353 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1354 "vcmp${cc}"#_.Suffix,
1355 "$src2, $src1", "$src1, $src2",
1356 (OpNode (_.VT _.RC:$src1),
1357 (_.VT _.RC:$src2),
1358 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001359 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1360 (outs _.KRC:$dst),
1361 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1362 "vcmp${cc}"#_.Suffix,
1363 "$src2, $src1", "$src1, $src2",
1364 (OpNode (_.VT _.RC:$src1),
1365 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1366 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001367
1368 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1369 (outs _.KRC:$dst),
1370 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1371 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001372 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001373 (OpNodeRnd (_.VT _.RC:$src1),
1374 (_.VT _.RC:$src2),
1375 imm:$cc,
1376 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1377 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001378 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001379 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1380 (outs VK1:$dst),
1381 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1382 "vcmp"#_.Suffix,
1383 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1384 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1385 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001386 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001387 "vcmp"#_.Suffix,
1388 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1389 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1390
1391 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1392 (outs _.KRC:$dst),
1393 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1394 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001395 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001396 EVEX_4V, EVEX_B;
1397 }// let isAsmParserOnly = 1, hasSideEffects = 0
1398
1399 let isCodeGenOnly = 1 in {
1400 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1401 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1402 !strconcat("vcmp${cc}", _.Suffix,
1403 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1404 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1405 _.FRC:$src2,
1406 imm:$cc))],
1407 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001408 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1409 (outs _.KRC:$dst),
1410 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1411 !strconcat("vcmp${cc}", _.Suffix,
1412 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1413 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1414 (_.ScalarLdFrag addr:$src2),
1415 imm:$cc))],
1416 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001417 }
1418}
1419
1420let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001421 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1422 AVX512XSIi8Base;
1423 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1424 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001425}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001426
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001427multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1428 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001429 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001430 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1431 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1432 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001433 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1434 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001435 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1436 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1437 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1438 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001439 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001440 def rrk : AVX512BI<opc, MRMSrcReg,
1441 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1442 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1443 "$dst {${mask}}, $src1, $src2}"),
1444 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1445 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1446 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001447 def rmk : AVX512BI<opc, MRMSrcMem,
1448 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1449 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1450 "$dst {${mask}}, $src1, $src2}"),
1451 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1452 (OpNode (_.VT _.RC:$src1),
1453 (_.VT (bitconvert
1454 (_.LdFrag addr:$src2))))))],
1455 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001456}
1457
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001458multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001459 X86VectorVTInfo _> :
1460 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001461 def rmb : AVX512BI<opc, MRMSrcMem,
1462 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1463 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1464 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1465 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1466 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1467 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1468 def rmbk : AVX512BI<opc, MRMSrcMem,
1469 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1470 _.ScalarMemOp:$src2),
1471 !strconcat(OpcodeStr,
1472 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1473 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1474 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1475 (OpNode (_.VT _.RC:$src1),
1476 (X86VBroadcast
1477 (_.ScalarLdFrag addr:$src2)))))],
1478 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001479}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001480
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001481multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1482 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1483 let Predicates = [prd] in
1484 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1485 EVEX_V512;
1486
1487 let Predicates = [prd, HasVLX] in {
1488 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1489 EVEX_V256;
1490 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1491 EVEX_V128;
1492 }
1493}
1494
1495multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1496 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1497 Predicate prd> {
1498 let Predicates = [prd] in
1499 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1500 EVEX_V512;
1501
1502 let Predicates = [prd, HasVLX] in {
1503 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1504 EVEX_V256;
1505 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1506 EVEX_V128;
1507 }
1508}
1509
1510defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1511 avx512vl_i8_info, HasBWI>,
1512 EVEX_CD8<8, CD8VF>;
1513
1514defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1515 avx512vl_i16_info, HasBWI>,
1516 EVEX_CD8<16, CD8VF>;
1517
Robert Khasanovf70f7982014-09-18 14:06:55 +00001518defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001519 avx512vl_i32_info, HasAVX512>,
1520 EVEX_CD8<32, CD8VF>;
1521
Robert Khasanovf70f7982014-09-18 14:06:55 +00001522defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001523 avx512vl_i64_info, HasAVX512>,
1524 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1525
1526defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1527 avx512vl_i8_info, HasBWI>,
1528 EVEX_CD8<8, CD8VF>;
1529
1530defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1531 avx512vl_i16_info, HasBWI>,
1532 EVEX_CD8<16, CD8VF>;
1533
Robert Khasanovf70f7982014-09-18 14:06:55 +00001534defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001535 avx512vl_i32_info, HasAVX512>,
1536 EVEX_CD8<32, CD8VF>;
1537
Robert Khasanovf70f7982014-09-18 14:06:55 +00001538defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001539 avx512vl_i64_info, HasAVX512>,
1540 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001541
1542def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001543 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001544 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1545 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1546
1547def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001548 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001549 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1550 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1551
Robert Khasanov29e3b962014-08-27 09:34:37 +00001552multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1553 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001554 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001555 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001556 !strconcat("vpcmp${cc}", Suffix,
1557 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001558 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1559 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001560 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1561 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001562 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001563 !strconcat("vpcmp${cc}", Suffix,
1564 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001565 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1566 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001567 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001568 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1569 def rrik : AVX512AIi8<opc, MRMSrcReg,
1570 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001571 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001572 !strconcat("vpcmp${cc}", Suffix,
1573 "\t{$src2, $src1, $dst {${mask}}|",
1574 "$dst {${mask}}, $src1, $src2}"),
1575 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1576 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001577 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001578 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001579 def rmik : AVX512AIi8<opc, MRMSrcMem,
1580 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001581 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001582 !strconcat("vpcmp${cc}", Suffix,
1583 "\t{$src2, $src1, $dst {${mask}}|",
1584 "$dst {${mask}}, $src1, $src2}"),
1585 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1586 (OpNode (_.VT _.RC:$src1),
1587 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001588 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001589 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1590
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001591 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001592 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001593 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001594 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001595 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1596 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001597 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001598 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001599 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001600 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001601 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1602 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001603 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001604 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1605 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001606 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001607 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001608 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1609 "$dst {${mask}}, $src1, $src2, $cc}"),
1610 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001611 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001612 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1613 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001614 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001615 !strconcat("vpcmp", Suffix,
1616 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1617 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001618 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001619 }
1620}
1621
Robert Khasanov29e3b962014-08-27 09:34:37 +00001622multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001623 X86VectorVTInfo _> :
1624 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001625 def rmib : AVX512AIi8<opc, MRMSrcMem,
1626 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001627 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001628 !strconcat("vpcmp${cc}", Suffix,
1629 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1630 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1631 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1632 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001633 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001634 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1635 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1636 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001637 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001638 !strconcat("vpcmp${cc}", Suffix,
1639 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1640 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1641 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1642 (OpNode (_.VT _.RC:$src1),
1643 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001644 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001645 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001646
Robert Khasanov29e3b962014-08-27 09:34:37 +00001647 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001648 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001649 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1650 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001651 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001652 !strconcat("vpcmp", Suffix,
1653 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1654 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1655 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1656 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1657 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001658 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001659 !strconcat("vpcmp", Suffix,
1660 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1661 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1662 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1663 }
1664}
1665
1666multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1667 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1668 let Predicates = [prd] in
1669 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1670
1671 let Predicates = [prd, HasVLX] in {
1672 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1673 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1674 }
1675}
1676
1677multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1678 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1679 let Predicates = [prd] in
1680 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1681 EVEX_V512;
1682
1683 let Predicates = [prd, HasVLX] in {
1684 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1685 EVEX_V256;
1686 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1687 EVEX_V128;
1688 }
1689}
1690
1691defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1692 HasBWI>, EVEX_CD8<8, CD8VF>;
1693defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1694 HasBWI>, EVEX_CD8<8, CD8VF>;
1695
1696defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1697 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1698defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1699 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1700
Robert Khasanovf70f7982014-09-18 14:06:55 +00001701defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001702 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001703defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001704 HasAVX512>, EVEX_CD8<32, CD8VF>;
1705
Robert Khasanovf70f7982014-09-18 14:06:55 +00001706defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001707 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001708defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001709 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001710
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001711multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001712
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001713 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1714 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1715 "vcmp${cc}"#_.Suffix,
1716 "$src2, $src1", "$src1, $src2",
1717 (X86cmpm (_.VT _.RC:$src1),
1718 (_.VT _.RC:$src2),
1719 imm:$cc)>;
1720
Craig Toppere1cac152016-06-07 07:27:54 +00001721 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1722 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1723 "vcmp${cc}"#_.Suffix,
1724 "$src2, $src1", "$src1, $src2",
1725 (X86cmpm (_.VT _.RC:$src1),
1726 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1727 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001728
Craig Toppere1cac152016-06-07 07:27:54 +00001729 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1730 (outs _.KRC:$dst),
1731 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1732 "vcmp${cc}"#_.Suffix,
1733 "${src2}"##_.BroadcastStr##", $src1",
1734 "$src1, ${src2}"##_.BroadcastStr,
1735 (X86cmpm (_.VT _.RC:$src1),
1736 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1737 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001738 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001739 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001740 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1741 (outs _.KRC:$dst),
1742 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1743 "vcmp"#_.Suffix,
1744 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1745
1746 let mayLoad = 1 in {
1747 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1748 (outs _.KRC:$dst),
1749 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1750 "vcmp"#_.Suffix,
1751 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1752
1753 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1754 (outs _.KRC:$dst),
1755 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1756 "vcmp"#_.Suffix,
1757 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1758 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1759 }
1760 }
1761}
1762
1763multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1764 // comparison code form (VCMP[EQ/LT/LE/...]
1765 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1766 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1767 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001768 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001769 (X86cmpmRnd (_.VT _.RC:$src1),
1770 (_.VT _.RC:$src2),
1771 imm:$cc,
1772 (i32 FROUND_NO_EXC))>, EVEX_B;
1773
1774 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1775 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1776 (outs _.KRC:$dst),
1777 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1778 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001779 "$cc, {sae}, $src2, $src1",
1780 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001781 }
1782}
1783
1784multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1785 let Predicates = [HasAVX512] in {
1786 defm Z : avx512_vcmp_common<_.info512>,
1787 avx512_vcmp_sae<_.info512>, EVEX_V512;
1788
1789 }
1790 let Predicates = [HasAVX512,HasVLX] in {
1791 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1792 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001793 }
1794}
1795
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001796defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1797 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1798defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1799 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001800
1801def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1802 (COPY_TO_REGCLASS (VCMPPSZrri
1803 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1804 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1805 imm:$cc), VK8)>;
1806def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1807 (COPY_TO_REGCLASS (VPCMPDZrri
1808 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1809 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1810 imm:$cc), VK8)>;
1811def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1812 (COPY_TO_REGCLASS (VPCMPUDZrri
1813 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1814 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1815 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001816
Asaf Badouh572bbce2015-09-20 08:46:07 +00001817// ----------------------------------------------------------------
1818// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001819//handle fpclass instruction mask = op(reg_scalar,imm)
1820// op(mem_scalar,imm)
1821multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1822 X86VectorVTInfo _, Predicate prd> {
1823 let Predicates = [prd] in {
1824 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1825 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001826 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001827 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1828 (i32 imm:$src2)))], NoItinerary>;
1829 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1830 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1831 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001832 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001833 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1834 (OpNode (_.VT _.RC:$src1),
1835 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001836 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00001837 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1838 (ins _.MemOp:$src1, i32u8imm:$src2),
1839 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001840 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001841 [(set _.KRC:$dst,
1842 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1843 (i32 imm:$src2)))], NoItinerary>;
1844 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1845 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1846 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001847 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001848 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1849 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1850 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1851 }
1852 }
1853}
1854
Asaf Badouh572bbce2015-09-20 08:46:07 +00001855//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1856// fpclass(reg_vec, mem_vec, imm)
1857// fpclass(reg_vec, broadcast(eltVt), imm)
1858multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1859 X86VectorVTInfo _, string mem, string broadcast>{
1860 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1861 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001862 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001863 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1864 (i32 imm:$src2)))], NoItinerary>;
1865 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1866 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1867 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001868 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001869 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1870 (OpNode (_.VT _.RC:$src1),
1871 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001872 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1873 (ins _.MemOp:$src1, i32u8imm:$src2),
1874 OpcodeStr##_.Suffix##mem#
1875 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1876 [(set _.KRC:$dst,(OpNode
1877 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1878 (i32 imm:$src2)))], NoItinerary>;
1879 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1880 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1881 OpcodeStr##_.Suffix##mem#
1882 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
1883 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
1884 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1885 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1886 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1887 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1888 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1889 _.BroadcastStr##", $dst|$dst, ${src1}"
1890 ##_.BroadcastStr##", $src2}",
1891 [(set _.KRC:$dst,(OpNode
1892 (_.VT (X86VBroadcast
1893 (_.ScalarLdFrag addr:$src1))),
1894 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1895 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1896 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1897 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1898 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
1899 _.BroadcastStr##", $src2}",
1900 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1901 (_.VT (X86VBroadcast
1902 (_.ScalarLdFrag addr:$src1))),
1903 (i32 imm:$src2))))], NoItinerary>,
1904 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001905}
1906
Asaf Badouh572bbce2015-09-20 08:46:07 +00001907multiclass avx512_vector_fpclass_all<string OpcodeStr,
1908 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
1909 string broadcast>{
1910 let Predicates = [prd] in {
1911 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
1912 broadcast>, EVEX_V512;
1913 }
1914 let Predicates = [prd, HasVLX] in {
1915 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1916 broadcast>, EVEX_V128;
1917 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1918 broadcast>, EVEX_V256;
1919 }
1920}
1921
1922multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001923 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001924 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001925 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001926 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001927 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
1928 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1929 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
1930 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1931 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001932}
1933
Asaf Badouh696e8e02015-10-18 11:04:38 +00001934defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
1935 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001936
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001937//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001938// Mask register copy, including
1939// - copy between mask registers
1940// - load/store mask registers
1941// - copy from GPR to mask register and vice versa
1942//
1943multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1944 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001945 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00001946 let hasSideEffects = 0 in
1947 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
1948 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
1949 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
1950 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1951 [(set KRC:$dst, (vvt (load addr:$src)))]>;
1952 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
1953 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1954 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001955}
1956
1957multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1958 string OpcodeStr,
1959 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001960 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001961 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001962 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001963 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001964 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001965 }
1966}
1967
Robert Khasanov74acbb72014-07-23 14:49:42 +00001968let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001969 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001970 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1971 VEX, PD;
1972
1973let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001974 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001975 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001976 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001977
1978let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001979 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
1980 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001981 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1982 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001983 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
1984 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001985 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1986 VEX, XD, VEX_W;
1987}
1988
1989// GR from/to mask register
1990let Predicates = [HasDQI] in {
1991 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1992 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1993 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1994 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1995}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001996let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001997 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1998 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1999 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2000 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002001}
2002let Predicates = [HasBWI] in {
2003 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2004 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2005}
2006let Predicates = [HasBWI] in {
2007 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2008 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2009}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002010
Robert Khasanov74acbb72014-07-23 14:49:42 +00002011// Load/store kreg
2012let Predicates = [HasDQI] in {
2013 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2014 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002015 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2016 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002017
2018 def : Pat<(store VK4:$src, addr:$dst),
2019 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2020 def : Pat<(store VK2:$src, addr:$dst),
2021 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002022 def : Pat<(store VK1:$src, addr:$dst),
2023 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002024
2025 def : Pat<(v2i1 (load addr:$src)),
2026 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2027 def : Pat<(v4i1 (load addr:$src)),
2028 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002029}
2030let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002031 def : Pat<(store VK1:$src, addr:$dst),
2032 (MOV8mr addr:$dst,
2033 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2034 sub_8bit))>;
2035 def : Pat<(store VK2:$src, addr:$dst),
2036 (MOV8mr addr:$dst,
2037 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2038 sub_8bit))>;
2039 def : Pat<(store VK4:$src, addr:$dst),
2040 (MOV8mr addr:$dst,
2041 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002042 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002043 def : Pat<(store VK8:$src, addr:$dst),
2044 (MOV8mr addr:$dst,
2045 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2046 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002047
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002048 def : Pat<(v8i1 (load addr:$src)),
2049 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK8)>;
2050 def : Pat<(v2i1 (load addr:$src)),
2051 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK2)>;
2052 def : Pat<(v4i1 (load addr:$src)),
2053 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002054}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002055
Robert Khasanov74acbb72014-07-23 14:49:42 +00002056let Predicates = [HasAVX512] in {
2057 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002058 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002059 def : Pat<(i1 (load addr:$src)),
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002060 (COPY_TO_REGCLASS (AND16ri (MOVZX16rm8 addr:$src), (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002061 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2062 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002063}
2064let Predicates = [HasBWI] in {
2065 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2066 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002067 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2068 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002069 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2070 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002071 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2072 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002073}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002074
Robert Khasanov74acbb72014-07-23 14:49:42 +00002075let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002076 def : Pat<(i1 (trunc (i64 GR64:$src))),
2077 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2078 (i32 1))), VK1)>;
2079
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002080 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002081 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002082
2083 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002084 (COPY_TO_REGCLASS
2085 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2086 VK1)>;
2087 def : Pat<(i1 (trunc (i16 GR16:$src))),
2088 (COPY_TO_REGCLASS
2089 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2090 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002091
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002092 def : Pat<(i32 (zext VK1:$src)),
2093 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002094 def : Pat<(i32 (anyext VK1:$src)),
2095 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002096
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002097 def : Pat<(i8 (zext VK1:$src)),
2098 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002099 (AND32ri (KMOVWrk
2100 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002101 def : Pat<(i8 (anyext VK1:$src)),
2102 (EXTRACT_SUBREG
2103 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2104
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002105 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002106 (AND64ri8 (SUBREG_TO_REG (i64 0),
2107 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002108 def : Pat<(i16 (zext VK1:$src)),
2109 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002110 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2111 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002112}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002113def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2114 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2115def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2116 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2117def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2118 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2119def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2120 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2121def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2122 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2123def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2124 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002125
Igor Bregerd6c187b2016-01-27 08:43:25 +00002126def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2127def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2128def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2129
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002130// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002131let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002132 // GR from/to 8-bit mask without native support
2133 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2134 (COPY_TO_REGCLASS
Igor Bregerdd6522c2016-01-18 12:02:45 +00002135 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002136 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2137 (EXTRACT_SUBREG
2138 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2139 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002140}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002141
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002142let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002143 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002144 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002145 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002146 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002147}
2148let Predicates = [HasBWI] in {
2149 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2150 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2151 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2152 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002153}
2154
2155// Mask unary operation
2156// - KNOT
2157multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002158 RegisterClass KRC, SDPatternOperator OpNode,
2159 Predicate prd> {
2160 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002161 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002162 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002163 [(set KRC:$dst, (OpNode KRC:$src))]>;
2164}
2165
Robert Khasanov74acbb72014-07-23 14:49:42 +00002166multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2167 SDPatternOperator OpNode> {
2168 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2169 HasDQI>, VEX, PD;
2170 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2171 HasAVX512>, VEX, PS;
2172 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2173 HasBWI>, VEX, PD, VEX_W;
2174 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2175 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002176}
2177
Robert Khasanov74acbb72014-07-23 14:49:42 +00002178defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002179
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002180multiclass avx512_mask_unop_int<string IntName, string InstName> {
2181 let Predicates = [HasAVX512] in
2182 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2183 (i16 GR16:$src)),
2184 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2185 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2186}
2187defm : avx512_mask_unop_int<"knot", "KNOT">;
2188
Robert Khasanov74acbb72014-07-23 14:49:42 +00002189let Predicates = [HasDQI] in
2190def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2191let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002192def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002193let Predicates = [HasBWI] in
2194def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2195let Predicates = [HasBWI] in
2196def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2197
2198// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002199let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002200def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2201 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002202def : Pat<(not VK8:$src),
2203 (COPY_TO_REGCLASS
2204 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002205}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002206def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2207 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2208def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2209 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002210
2211// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002212// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002213multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002214 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002215 Predicate prd, bit IsCommutable> {
2216 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002217 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2218 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002219 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002220 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2221}
2222
Robert Khasanov595683d2014-07-28 13:46:45 +00002223multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002224 SDPatternOperator OpNode, bit IsCommutable,
2225 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002226 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002227 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002228 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002229 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002230 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002231 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002232 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002233 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002234}
2235
2236def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2237def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2238
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002239defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2240defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2241defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2242defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2243defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002244defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002245
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002246multiclass avx512_mask_binop_int<string IntName, string InstName> {
2247 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002248 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2249 (i16 GR16:$src1), (i16 GR16:$src2)),
2250 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2251 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2252 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002253}
2254
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002255defm : avx512_mask_binop_int<"kand", "KAND">;
2256defm : avx512_mask_binop_int<"kandn", "KANDN">;
2257defm : avx512_mask_binop_int<"kor", "KOR">;
2258defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2259defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002260
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002261multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002262 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2263 // for the DQI set, this type is legal and KxxxB instruction is used
2264 let Predicates = [NoDQI] in
2265 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2266 (COPY_TO_REGCLASS
2267 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2268 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2269
2270 // All types smaller than 8 bits require conversion anyway
2271 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2272 (COPY_TO_REGCLASS (Inst
2273 (COPY_TO_REGCLASS VK1:$src1, VK16),
2274 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2275 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2276 (COPY_TO_REGCLASS (Inst
2277 (COPY_TO_REGCLASS VK2:$src1, VK16),
2278 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2279 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2280 (COPY_TO_REGCLASS (Inst
2281 (COPY_TO_REGCLASS VK4:$src1, VK16),
2282 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002283}
2284
2285defm : avx512_binop_pat<and, KANDWrr>;
2286defm : avx512_binop_pat<andn, KANDNWrr>;
2287defm : avx512_binop_pat<or, KORWrr>;
2288defm : avx512_binop_pat<xnor, KXNORWrr>;
2289defm : avx512_binop_pat<xor, KXORWrr>;
2290
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002291def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2292 (KXNORWrr VK16:$src1, VK16:$src2)>;
2293def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002294 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002295def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002296 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002297def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002298 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002299
2300let Predicates = [NoDQI] in
2301def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2302 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2303 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2304
2305def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2306 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2307 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2308
2309def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2310 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2311 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2312
2313def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2314 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2315 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2316
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002317// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002318multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2319 RegisterClass KRCSrc, Predicate prd> {
2320 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002321 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002322 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2323 (ins KRC:$src1, KRC:$src2),
2324 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2325 VEX_4V, VEX_L;
2326
2327 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2328 (!cast<Instruction>(NAME##rr)
2329 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2330 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2331 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002332}
2333
Igor Bregera54a1a82015-09-08 13:10:00 +00002334defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2335defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2336defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002337
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002338// Mask bit testing
2339multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002340 SDNode OpNode, Predicate prd> {
2341 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002342 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002343 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002344 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2345}
2346
Igor Breger5ea0a6812015-08-31 13:30:19 +00002347multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2348 Predicate prdW = HasAVX512> {
2349 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2350 VEX, PD;
2351 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2352 VEX, PS;
2353 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2354 VEX, PS, VEX_W;
2355 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2356 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002357}
2358
2359defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002360defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002361
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002362// Mask shift
2363multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2364 SDNode OpNode> {
2365 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002366 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002367 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002368 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002369 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2370}
2371
2372multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2373 SDNode OpNode> {
2374 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002375 VEX, TAPD, VEX_W;
2376 let Predicates = [HasDQI] in
2377 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2378 VEX, TAPD;
2379 let Predicates = [HasBWI] in {
2380 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2381 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002382 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2383 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002384 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002385}
2386
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002387defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2388defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002389
2390// Mask setting all 0s or 1s
2391multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2392 let Predicates = [HasAVX512] in
2393 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2394 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2395 [(set KRC:$dst, (VT Val))]>;
2396}
2397
2398multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002399 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002400 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002401 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2402 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002403}
2404
2405defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2406defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2407
2408// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2409let Predicates = [HasAVX512] in {
2410 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2411 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002412 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2413 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002414 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002415 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2416 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002417}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002418
2419// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2420multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2421 RegisterClass RC, ValueType VT> {
2422 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2423 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
2424
2425 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
2426 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
2427}
2428
2429defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2430defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2431defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2432defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2433defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2434
2435defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2436defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2437defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2438defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2439
2440defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2441defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2442defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2443
2444defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2445defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2446
2447defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002448
Igor Breger999ac752016-03-08 15:21:25 +00002449def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
2450 (v2i1 (COPY_TO_REGCLASS
2451 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2452 VK2))>;
2453def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
2454 (v4i1 (COPY_TO_REGCLASS
2455 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2456 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002457def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2458 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002459def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2460 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002461def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2462 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2463
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002464def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002465 (v8i1 (COPY_TO_REGCLASS
2466 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2467 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002468
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002469def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2470 (v4i1 (COPY_TO_REGCLASS
2471 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2472 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002473//===----------------------------------------------------------------------===//
2474// AVX-512 - Aligned and unaligned load and store
2475//
2476
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002477
2478multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002479 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002480 bit IsReMaterializable = 1,
2481 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002482 let hasSideEffects = 0 in {
2483 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002484 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002485 _.ExeDomain>, EVEX;
2486 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2487 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002488 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002489 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002490 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2491 (_.VT _.RC:$src),
2492 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002493 EVEX, EVEX_KZ;
2494
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002495 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2496 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002497 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002498 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002499 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2500 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002501
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002502 let Constraints = "$src0 = $dst" in {
2503 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2504 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2505 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2506 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002507 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002508 (_.VT _.RC:$src1),
2509 (_.VT _.RC:$src0))))], _.ExeDomain>,
2510 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002511 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002512 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2513 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002514 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2515 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002516 [(set _.RC:$dst, (_.VT
2517 (vselect _.KRCWM:$mask,
2518 (_.VT (bitconvert (ld_frag addr:$src1))),
2519 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002520 }
Craig Toppere1cac152016-06-07 07:27:54 +00002521 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002522 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2523 (ins _.KRCWM:$mask, _.MemOp:$src),
2524 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2525 "${dst} {${mask}} {z}, $src}",
2526 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2527 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2528 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002529 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002530 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2531 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2532
2533 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2534 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2535
2536 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2537 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2538 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002539}
2540
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002541multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2542 AVX512VLVectorVTInfo _,
2543 Predicate prd,
2544 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002545 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002546 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002547 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002548
2549 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002550 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002551 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002552 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002553 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002554 }
2555}
2556
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002557multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2558 AVX512VLVectorVTInfo _,
2559 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002560 bit IsReMaterializable = 1,
2561 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002562 let Predicates = [prd] in
2563 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002564 masked_load_unaligned, IsReMaterializable,
2565 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002566
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002567 let Predicates = [prd, HasVLX] in {
2568 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002569 masked_load_unaligned, IsReMaterializable,
2570 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002571 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002572 masked_load_unaligned, IsReMaterializable,
2573 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002574 }
2575}
2576
2577multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002578 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002579
Craig Topper99f6b622016-05-01 01:03:56 +00002580 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002581 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2582 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2583 [], _.ExeDomain>, EVEX;
2584 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2585 (ins _.KRCWM:$mask, _.RC:$src),
2586 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2587 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002588 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002589 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002590 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002591 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002592 "${dst} {${mask}} {z}, $src}",
2593 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002594 }
Igor Breger81b79de2015-11-19 07:43:43 +00002595
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002596 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002597 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002598 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002599 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002600 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2601 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2602 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002603
2604 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2605 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2606 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002607}
2608
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002609
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002610multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2611 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002612 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002613 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2614 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002615
2616 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002617 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2618 masked_store_unaligned>, EVEX_V256;
2619 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2620 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002621 }
2622}
2623
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002624multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2625 AVX512VLVectorVTInfo _, Predicate prd> {
2626 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002627 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2628 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002629
2630 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002631 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2632 masked_store_aligned256>, EVEX_V256;
2633 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2634 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002635 }
2636}
2637
2638defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2639 HasAVX512>,
2640 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2641 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2642
2643defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2644 HasAVX512>,
2645 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2646 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2647
Craig Topperc9293492016-02-26 06:50:29 +00002648defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2649 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002650 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002651 PS, EVEX_CD8<32, CD8VF>;
2652
Craig Topperc9293492016-02-26 06:50:29 +00002653defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2654 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002655 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2656 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002657
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002658defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2659 HasAVX512>,
2660 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2661 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002662
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002663defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2664 HasAVX512>,
2665 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2666 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002667
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002668defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2669 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002670 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2671
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002672defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2673 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002674 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2675
Craig Topperc9293492016-02-26 06:50:29 +00002676defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2677 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002678 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002679 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2680
Craig Topperc9293492016-02-26 06:50:29 +00002681defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2682 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002683 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002684 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002685
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002686def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002687 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002688 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002689 VK8), VR512:$src)>;
2690
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002691def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002692 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002693 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002694
Craig Topper33c550c2016-05-22 00:39:30 +00002695// These patterns exist to prevent the above patterns from introducing a second
2696// mask inversion when one already exists.
2697def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2698 (bc_v8i64 (v16i32 immAllZerosV)),
2699 (v8i64 VR512:$src))),
2700 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2701def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2702 (v16i32 immAllZerosV),
2703 (v16i32 VR512:$src))),
2704 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2705
Craig Topper95bdabd2016-05-22 23:44:33 +00002706let Predicates = [HasVLX] in {
2707 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2708 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2709 def : Pat<(alignedstore (v2f64 (extract_subvector
2710 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2711 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2712 def : Pat<(alignedstore (v4f32 (extract_subvector
2713 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2714 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2715 def : Pat<(alignedstore (v2i64 (extract_subvector
2716 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2717 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2718 def : Pat<(alignedstore (v4i32 (extract_subvector
2719 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2720 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2721 def : Pat<(alignedstore (v8i16 (extract_subvector
2722 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2723 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2724 def : Pat<(alignedstore (v16i8 (extract_subvector
2725 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2726 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2727
2728 def : Pat<(store (v2f64 (extract_subvector
2729 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2730 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2731 def : Pat<(store (v4f32 (extract_subvector
2732 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2733 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2734 def : Pat<(store (v2i64 (extract_subvector
2735 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2736 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2737 def : Pat<(store (v4i32 (extract_subvector
2738 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2739 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2740 def : Pat<(store (v8i16 (extract_subvector
2741 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2742 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2743 def : Pat<(store (v16i8 (extract_subvector
2744 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2745 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2746
2747 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2748 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2749 def : Pat<(alignedstore (v2f64 (extract_subvector
2750 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2751 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2752 def : Pat<(alignedstore (v4f32 (extract_subvector
2753 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2754 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2755 def : Pat<(alignedstore (v2i64 (extract_subvector
2756 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2757 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2758 def : Pat<(alignedstore (v4i32 (extract_subvector
2759 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2760 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2761 def : Pat<(alignedstore (v8i16 (extract_subvector
2762 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2763 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2764 def : Pat<(alignedstore (v16i8 (extract_subvector
2765 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2766 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2767
2768 def : Pat<(store (v2f64 (extract_subvector
2769 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2770 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2771 def : Pat<(store (v4f32 (extract_subvector
2772 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2773 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2774 def : Pat<(store (v2i64 (extract_subvector
2775 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2776 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2777 def : Pat<(store (v4i32 (extract_subvector
2778 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2779 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2780 def : Pat<(store (v8i16 (extract_subvector
2781 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2782 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2783 def : Pat<(store (v16i8 (extract_subvector
2784 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2785 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2786
2787 // Special patterns for storing subvector extracts of lower 256-bits of 512.
2788 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2789 def : Pat<(alignedstore (v4f64 (extract_subvector
2790 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2791 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2792 def : Pat<(alignedstore (v8f32 (extract_subvector
2793 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2794 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2795 def : Pat<(alignedstore (v4i64 (extract_subvector
2796 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2797 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2798 def : Pat<(alignedstore (v8i32 (extract_subvector
2799 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2800 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2801 def : Pat<(alignedstore (v16i16 (extract_subvector
2802 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2803 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2804 def : Pat<(alignedstore (v32i8 (extract_subvector
2805 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2806 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2807
2808 def : Pat<(store (v4f64 (extract_subvector
2809 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2810 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2811 def : Pat<(store (v8f32 (extract_subvector
2812 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2813 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2814 def : Pat<(store (v4i64 (extract_subvector
2815 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2816 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2817 def : Pat<(store (v8i32 (extract_subvector
2818 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2819 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2820 def : Pat<(store (v16i16 (extract_subvector
2821 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2822 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2823 def : Pat<(store (v32i8 (extract_subvector
2824 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2825 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2826}
2827
2828
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002829// Move Int Doubleword to Packed Double Int
2830//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002831def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002832 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002833 [(set VR128X:$dst,
2834 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002835 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002836def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002837 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002838 [(set VR128X:$dst,
2839 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002840 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002841def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002842 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002843 [(set VR128X:$dst,
2844 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002845 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002846let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2847def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2848 (ins i64mem:$src),
2849 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002850 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002851let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002852def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002853 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002854 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002855 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002856def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002857 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002858 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002859 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002860def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002861 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002862 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002863 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2864 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002865}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002866
2867// Move Int Doubleword to Single Scalar
2868//
Craig Topper88adf2a2013-10-12 05:41:08 +00002869let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002870def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002871 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002872 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002873 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002874
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002875def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002876 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002877 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002878 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002879}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002880
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002881// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002882//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002883def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002884 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002885 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002886 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002887 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002888def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002889 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002890 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002891 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002892 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002893 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002894
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002895// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002896//
2897def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002898 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002899 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2900 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00002901 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002902 Requires<[HasAVX512, In64BitMode]>;
2903
Craig Topperc648c9b2015-12-28 06:11:42 +00002904let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
2905def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
2906 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00002907 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00002908 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002909
Craig Topperc648c9b2015-12-28 06:11:42 +00002910def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
2911 (ins i64mem:$dst, VR128X:$src),
2912 "vmovq\t{$src, $dst|$dst, $src}",
2913 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2914 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002915 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002916 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2917
2918let hasSideEffects = 0 in
2919def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
2920 (ins VR128X:$src),
2921 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00002922 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00002923
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002924// Move Scalar Single to Double Int
2925//
Craig Topper88adf2a2013-10-12 05:41:08 +00002926let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002927def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002928 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002929 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002930 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002931 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002932def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002933 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002934 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002935 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00002936 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002937}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002938
2939// Move Quadword Int to Packed Quadword Int
2940//
Craig Topperc648c9b2015-12-28 06:11:42 +00002941def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002942 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002943 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002944 [(set VR128X:$dst,
2945 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002946 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002947
2948//===----------------------------------------------------------------------===//
2949// AVX-512 MOVSS, MOVSD
2950//===----------------------------------------------------------------------===//
2951
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002952multiclass avx512_move_scalar <string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00002953 X86VectorVTInfo _> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002954 defm rr_Int : AVX512_maskable_scalar<0x10, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002955 (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002956 asm, "$src2, $src1","$src1, $src2",
Asaf Badouh41ecf462015-12-06 13:26:56 +00002957 (_.VT (OpNode (_.VT _.RC:$src1),
2958 (_.VT _.RC:$src2))),
2959 IIC_SSE_MOV_S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00002960 let Constraints = "$src1 = $dst" in
Asaf Badouh41ecf462015-12-06 13:26:56 +00002961 defm rm_Int : AVX512_maskable_3src_scalar<0x10, MRMSrcMem, _,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002962 (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002963 (ins _.ScalarMemOp:$src),
2964 asm,"$src","$src",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002965 (_.VT (OpNode (_.VT _.RC:$src1),
2966 (_.VT (scalar_to_vector
Asaf Badouh41ecf462015-12-06 13:26:56 +00002967 (_.ScalarLdFrag addr:$src)))))>, EVEX;
2968 let isCodeGenOnly = 1 in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002969 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002970 (ins _.RC:$src1, _.FRC:$src2),
2971 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2972 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
2973 (scalar_to_vector _.FRC:$src2))))],
2974 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
Asaf Badouh41ecf462015-12-06 13:26:56 +00002975 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
2976 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2977 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
2978 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
2979 }
Craig Toppere1cac152016-06-07 07:27:54 +00002980 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
2981 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2982 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
2983 EVEX;
2984 let mayStore = 1 in
2985 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
2986 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
2987 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2988 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002989}
2990
Asaf Badouh41ecf462015-12-06 13:26:56 +00002991defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
2992 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002993
Asaf Badouh41ecf462015-12-06 13:26:56 +00002994defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
2995 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002996
Craig Topper74ed0872016-05-18 06:55:59 +00002997def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002998 (COPY_TO_REGCLASS (VMOVSSZrr_Intk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2999 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003000
Craig Topper74ed0872016-05-18 06:55:59 +00003001def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003002 (COPY_TO_REGCLASS (VMOVSDZrr_Intk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
3003 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003004
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003005def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3006 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3007 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3008
Craig Topper99f6b622016-05-01 01:03:56 +00003009let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003010defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3011 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3012 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3013 XS, EVEX_4V, VEX_LIG;
3014
Craig Topper99f6b622016-05-01 01:03:56 +00003015let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003016defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3017 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3018 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3019 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003020
3021let Predicates = [HasAVX512] in {
3022 let AddedComplexity = 15 in {
3023 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3024 // MOVS{S,D} to the lower bits.
3025 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3026 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3027 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3028 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3029 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3030 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3031 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3032 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
3033
3034 // Move low f32 and clear high bits.
3035 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3036 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003037 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003038 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3039 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3040 (SUBREG_TO_REG (i32 0),
3041 (VMOVSSZrr (v4i32 (V_SET0)),
3042 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
3043 }
3044
3045 let AddedComplexity = 20 in {
3046 // MOVSSrm zeros the high parts of the register; represent this
3047 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3048 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3049 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3050 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3051 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3052 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3053 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3054
3055 // MOVSDrm zeros the high parts of the register; represent this
3056 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3057 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3058 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3059 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3060 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3061 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3062 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3063 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3064 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3065 def : Pat<(v2f64 (X86vzload addr:$src)),
3066 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3067
3068 // Represent the same patterns above but in the form they appear for
3069 // 256-bit types
3070 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3071 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003072 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003073 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3074 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3075 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3076 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3077 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3078 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003079 def : Pat<(v4f64 (X86vzload addr:$src)),
3080 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003081
3082 // Represent the same patterns above but in the form they appear for
3083 // 512-bit types
3084 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3085 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3086 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3087 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3088 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3089 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3090 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3091 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3092 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003093 def : Pat<(v8f64 (X86vzload addr:$src)),
3094 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003095 }
3096 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3097 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3098 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3099 FR32X:$src)), sub_xmm)>;
3100 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3101 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3102 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3103 FR64X:$src)), sub_xmm)>;
3104 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3105 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003106 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003107
3108 // Move low f64 and clear high bits.
3109 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3110 (SUBREG_TO_REG (i32 0),
3111 (VMOVSDZrr (v2f64 (V_SET0)),
3112 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3113
3114 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3115 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3116 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3117
3118 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003119 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003120 addr:$dst),
3121 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003122
3123 // Shuffle with VMOVSS
3124 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3125 (VMOVSSZrr (v4i32 VR128X:$src1),
3126 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3127 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3128 (VMOVSSZrr (v4f32 VR128X:$src1),
3129 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3130
3131 // 256-bit variants
3132 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3133 (SUBREG_TO_REG (i32 0),
3134 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3135 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3136 sub_xmm)>;
3137 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3138 (SUBREG_TO_REG (i32 0),
3139 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3140 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3141 sub_xmm)>;
3142
3143 // Shuffle with VMOVSD
3144 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3145 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3146 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3147 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3148 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3149 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3150 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3151 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3152
3153 // 256-bit variants
3154 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3155 (SUBREG_TO_REG (i32 0),
3156 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3157 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3158 sub_xmm)>;
3159 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3160 (SUBREG_TO_REG (i32 0),
3161 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3162 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3163 sub_xmm)>;
3164
3165 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3166 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3167 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3168 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3169 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3170 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3171 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3172 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3173}
3174
3175let AddedComplexity = 15 in
3176def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3177 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003178 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003179 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003180 (v2i64 VR128X:$src))))],
3181 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3182
Igor Breger4ec5abf2015-11-03 07:30:17 +00003183let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003184def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3185 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003186 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003187 [(set VR128X:$dst, (v2i64 (X86vzmovl
3188 (loadv2i64 addr:$src))))],
3189 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3190 EVEX_CD8<8, CD8VT8>;
3191
3192let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003193 let AddedComplexity = 15 in {
3194 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3195 (VMOVDI2PDIZrr GR32:$src)>;
3196
3197 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3198 (VMOV64toPQIZrr GR64:$src)>;
3199
3200 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3201 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3202 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
3203 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003204 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3205 let AddedComplexity = 20 in {
3206 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3207 (VMOVDI2PDIZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003208
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003209 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3210 (VMOVDI2PDIZrm addr:$src)>;
3211 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3212 (VMOVDI2PDIZrm addr:$src)>;
3213 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3214 (VMOVZPQILo2PQIZrm addr:$src)>;
3215 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3216 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003217 def : Pat<(v2i64 (X86vzload addr:$src)),
3218 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003219 def : Pat<(v4i64 (X86vzload addr:$src)),
3220 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003221 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003222
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003223 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3224 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3225 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3226 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003227
3228 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
3229 def : Pat<(v8i64 (X86vzload addr:$src)),
3230 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003231}
3232
3233def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3234 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3235
3236def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3237 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3238
3239def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3240 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3241
3242def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3243 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3244
3245//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003246// AVX-512 - Non-temporals
3247//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003248let SchedRW = [WriteLoad] in {
3249 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3250 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3251 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3252 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3253 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003254
Craig Topper2f90c1f2016-06-07 07:27:57 +00003255 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003256 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003257 (ins i256mem:$src),
3258 "vmovntdqa\t{$src, $dst|$dst, $src}",
3259 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3260 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3261 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003262
Robert Khasanoved882972014-08-13 10:46:00 +00003263 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003264 (ins i128mem:$src),
3265 "vmovntdqa\t{$src, $dst|$dst, $src}",
3266 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3267 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3268 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003269 }
Adam Nemetefd07852014-06-18 16:51:10 +00003270}
3271
Igor Bregerd3341f52016-01-20 13:11:47 +00003272multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3273 PatFrag st_frag = alignednontemporalstore,
3274 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003275 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003276 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003277 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003278 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3279 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003280}
3281
Igor Bregerd3341f52016-01-20 13:11:47 +00003282multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3283 AVX512VLVectorVTInfo VTInfo> {
3284 let Predicates = [HasAVX512] in
3285 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003286
Igor Bregerd3341f52016-01-20 13:11:47 +00003287 let Predicates = [HasAVX512, HasVLX] in {
3288 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3289 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003290 }
3291}
3292
Igor Bregerd3341f52016-01-20 13:11:47 +00003293defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3294defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3295defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003296
Craig Topper707c89c2016-05-08 23:43:17 +00003297let Predicates = [HasAVX512], AddedComplexity = 400 in {
3298 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3299 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3300 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3301 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3302 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3303 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3304}
3305
Craig Topperc41320d2016-05-08 23:08:45 +00003306let Predicates = [HasVLX], AddedComplexity = 400 in {
3307 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3308 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3309 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3310 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3311 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3312 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3313
3314 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3315 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3316 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3317 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3318 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3319 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3320}
3321
Adam Nemet7f62b232014-06-10 16:39:53 +00003322//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003323// AVX-512 - Integer arithmetic
3324//
3325multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003326 X86VectorVTInfo _, OpndItins itins,
3327 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003328 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003329 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003330 "$src2, $src1", "$src1, $src2",
3331 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003332 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003333 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003334
Craig Toppere1cac152016-06-07 07:27:54 +00003335 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3336 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3337 "$src2, $src1", "$src1, $src2",
3338 (_.VT (OpNode _.RC:$src1,
3339 (bitconvert (_.LdFrag addr:$src2)))),
3340 itins.rm>,
3341 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003342}
3343
3344multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3345 X86VectorVTInfo _, OpndItins itins,
3346 bit IsCommutable = 0> :
3347 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003348 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3349 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3350 "${src2}"##_.BroadcastStr##", $src1",
3351 "$src1, ${src2}"##_.BroadcastStr,
3352 (_.VT (OpNode _.RC:$src1,
3353 (X86VBroadcast
3354 (_.ScalarLdFrag addr:$src2)))),
3355 itins.rm>,
3356 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003357}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003358
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003359multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3360 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3361 Predicate prd, bit IsCommutable = 0> {
3362 let Predicates = [prd] in
3363 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3364 IsCommutable>, EVEX_V512;
3365
3366 let Predicates = [prd, HasVLX] in {
3367 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3368 IsCommutable>, EVEX_V256;
3369 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3370 IsCommutable>, EVEX_V128;
3371 }
3372}
3373
Robert Khasanov545d1b72014-10-14 14:36:19 +00003374multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3375 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3376 Predicate prd, bit IsCommutable = 0> {
3377 let Predicates = [prd] in
3378 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3379 IsCommutable>, EVEX_V512;
3380
3381 let Predicates = [prd, HasVLX] in {
3382 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3383 IsCommutable>, EVEX_V256;
3384 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3385 IsCommutable>, EVEX_V128;
3386 }
3387}
3388
3389multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3390 OpndItins itins, Predicate prd,
3391 bit IsCommutable = 0> {
3392 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3393 itins, prd, IsCommutable>,
3394 VEX_W, EVEX_CD8<64, CD8VF>;
3395}
3396
3397multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3398 OpndItins itins, Predicate prd,
3399 bit IsCommutable = 0> {
3400 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3401 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3402}
3403
3404multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3405 OpndItins itins, Predicate prd,
3406 bit IsCommutable = 0> {
3407 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3408 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3409}
3410
3411multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3412 OpndItins itins, Predicate prd,
3413 bit IsCommutable = 0> {
3414 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3415 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3416}
3417
3418multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3419 SDNode OpNode, OpndItins itins, Predicate prd,
3420 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003421 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003422 IsCommutable>;
3423
Igor Bregerf2460112015-07-26 14:41:44 +00003424 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003425 IsCommutable>;
3426}
3427
3428multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3429 SDNode OpNode, OpndItins itins, Predicate prd,
3430 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003431 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003432 IsCommutable>;
3433
Igor Bregerf2460112015-07-26 14:41:44 +00003434 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003435 IsCommutable>;
3436}
3437
3438multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3439 bits<8> opc_d, bits<8> opc_q,
3440 string OpcodeStr, SDNode OpNode,
3441 OpndItins itins, bit IsCommutable = 0> {
3442 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3443 itins, HasAVX512, IsCommutable>,
3444 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3445 itins, HasBWI, IsCommutable>;
3446}
3447
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003448multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003449 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003450 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3451 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003452 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003453 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003454 "$src2, $src1","$src1, $src2",
3455 (_Dst.VT (OpNode
3456 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003457 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003458 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003459 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003460 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3461 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3462 "$src2, $src1", "$src1, $src2",
3463 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3464 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003465 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003466 AVX512BIBase, EVEX_4V;
3467
3468 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3469 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3470 OpcodeStr,
3471 "${src2}"##_Brdct.BroadcastStr##", $src1",
3472 "$src1, ${src2}"##_Dst.BroadcastStr,
3473 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3474 (_Brdct.VT (X86VBroadcast
3475 (_Brdct.ScalarLdFrag addr:$src2)))))),
3476 itins.rm>,
3477 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003478}
3479
Robert Khasanov545d1b72014-10-14 14:36:19 +00003480defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3481 SSE_INTALU_ITINS_P, 1>;
3482defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3483 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003484defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3485 SSE_INTALU_ITINS_P, HasBWI, 1>;
3486defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3487 SSE_INTALU_ITINS_P, HasBWI, 0>;
3488defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003489 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003490defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003491 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003492defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003493 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003494defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003495 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003496defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003497 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003498defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003499 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003500defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003501 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003502defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003503 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003504defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003505 SSE_INTALU_ITINS_P, HasBWI, 1>;
3506
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003507multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003508 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3509 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3510 let Predicates = [prd] in
3511 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3512 _SrcVTInfo.info512, _DstVTInfo.info512,
3513 v8i64_info, IsCommutable>,
3514 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3515 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003516 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003517 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003518 v4i64x_info, IsCommutable>,
3519 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003520 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003521 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003522 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003523 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3524 }
Michael Liao66233b72015-08-06 09:06:20 +00003525}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003526
3527defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003528 avx512vl_i32_info, avx512vl_i64_info,
3529 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003530defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003531 avx512vl_i32_info, avx512vl_i64_info,
3532 X86pmuludq, HasAVX512, 1>;
3533defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3534 avx512vl_i8_info, avx512vl_i8_info,
3535 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003536
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003537multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3538 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003539 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3540 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3541 OpcodeStr,
3542 "${src2}"##_Src.BroadcastStr##", $src1",
3543 "$src1, ${src2}"##_Src.BroadcastStr,
3544 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3545 (_Src.VT (X86VBroadcast
3546 (_Src.ScalarLdFrag addr:$src2))))))>,
3547 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003548}
3549
Michael Liao66233b72015-08-06 09:06:20 +00003550multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3551 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003552 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003553 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003554 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003555 "$src2, $src1","$src1, $src2",
3556 (_Dst.VT (OpNode
3557 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003558 (_Src.VT _Src.RC:$src2)))>,
3559 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003560 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3561 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3562 "$src2, $src1", "$src1, $src2",
3563 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3564 (bitconvert (_Src.LdFrag addr:$src2))))>,
3565 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003566}
3567
3568multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3569 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003570 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003571 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3572 v32i16_info>,
3573 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3574 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003575 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003576 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3577 v16i16x_info>,
3578 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3579 v16i16x_info>, EVEX_V256;
3580 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3581 v8i16x_info>,
3582 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3583 v8i16x_info>, EVEX_V128;
3584 }
3585}
3586multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3587 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003588 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003589 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3590 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003591 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003592 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3593 v32i8x_info>, EVEX_V256;
3594 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3595 v16i8x_info>, EVEX_V128;
3596 }
3597}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003598
3599multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3600 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3601 AVX512VLVectorVTInfo _Dst> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003602 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003603 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3604 _Dst.info512>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003605 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003606 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3607 _Dst.info256>, EVEX_V256;
3608 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3609 _Dst.info128>, EVEX_V128;
3610 }
3611}
3612
Craig Topperb6da6542016-05-01 17:38:32 +00003613defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3614defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3615defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3616defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003617
Craig Topper5acb5a12016-05-01 06:24:57 +00003618defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3619 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3620defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3621 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003622
Igor Bregerf2460112015-07-26 14:41:44 +00003623defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003624 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003625defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003626 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003627defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003628 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003629
Igor Bregerf2460112015-07-26 14:41:44 +00003630defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003631 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003632defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003633 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003634defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003635 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003636
Igor Bregerf2460112015-07-26 14:41:44 +00003637defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003638 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003639defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003640 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003641defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003642 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003643
Igor Bregerf2460112015-07-26 14:41:44 +00003644defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003645 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003646defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003647 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003648defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003649 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003650//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003651// AVX-512 Logical Instructions
3652//===----------------------------------------------------------------------===//
3653
Robert Khasanov545d1b72014-10-14 14:36:19 +00003654defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3655 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3656defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3657 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3658defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3659 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3660defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003661 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003662
3663//===----------------------------------------------------------------------===//
3664// AVX-512 FP arithmetic
3665//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003666multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3667 SDNode OpNode, SDNode VecNode, OpndItins itins,
3668 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003669
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003670 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3671 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3672 "$src2, $src1", "$src1, $src2",
3673 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3674 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003675 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003676
3677 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003678 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003679 "$src2, $src1", "$src1, $src2",
3680 (VecNode (_.VT _.RC:$src1),
3681 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3682 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003683 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003684 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3685 Predicates = [HasAVX512] in {
3686 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003687 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003688 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3689 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3690 itins.rr>;
3691 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003692 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003693 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3694 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3695 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3696 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003697}
3698
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003699multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003700 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003701
3702 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3703 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3704 "$rc, $src2, $src1", "$src1, $src2, $rc",
3705 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003706 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003707 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003708}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003709multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3710 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3711
3712 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3713 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003714 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003715 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003716 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003717}
3718
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003719multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3720 SDNode VecNode,
3721 SizeItins itins, bit IsCommutable> {
3722 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3723 itins.s, IsCommutable>,
3724 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3725 itins.s, IsCommutable>,
3726 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3727 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3728 itins.d, IsCommutable>,
3729 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3730 itins.d, IsCommutable>,
3731 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3732}
3733
3734multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3735 SDNode VecNode,
3736 SizeItins itins, bit IsCommutable> {
3737 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3738 itins.s, IsCommutable>,
3739 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3740 itins.s, IsCommutable>,
3741 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3742 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3743 itins.d, IsCommutable>,
3744 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3745 itins.d, IsCommutable>,
3746 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3747}
3748defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3749defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3750defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3751defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3752defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3753defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3754
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003755multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003756 X86VectorVTInfo _, bit IsCommutable> {
3757 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3758 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3759 "$src2, $src1", "$src1, $src2",
3760 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003761 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3762 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3763 "$src2, $src1", "$src1, $src2",
3764 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3765 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3766 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3767 "${src2}"##_.BroadcastStr##", $src1",
3768 "$src1, ${src2}"##_.BroadcastStr,
3769 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3770 (_.ScalarLdFrag addr:$src2))))>,
3771 EVEX_4V, EVEX_B;
Robert Khasanov595e5982014-10-29 15:43:02 +00003772}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003773
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003774multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003775 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003776 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3777 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3778 "$rc, $src2, $src1", "$src1, $src2, $rc",
3779 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3780 EVEX_4V, EVEX_B, EVEX_RC;
3781}
3782
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003783
3784multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003785 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003786 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3787 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3788 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3789 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3790 EVEX_4V, EVEX_B;
3791}
3792
Michael Liao66233b72015-08-06 09:06:20 +00003793multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperdb290662016-05-01 05:57:06 +00003794 Predicate prd, bit IsCommutable = 0> {
3795 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003796 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3797 IsCommutable>, EVEX_V512, PS,
3798 EVEX_CD8<32, CD8VF>;
3799 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3800 IsCommutable>, EVEX_V512, PD, VEX_W,
3801 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00003802 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003803
Robert Khasanov595e5982014-10-29 15:43:02 +00003804 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00003805 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003806 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3807 IsCommutable>, EVEX_V128, PS,
3808 EVEX_CD8<32, CD8VF>;
3809 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3810 IsCommutable>, EVEX_V256, PS,
3811 EVEX_CD8<32, CD8VF>;
3812 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3813 IsCommutable>, EVEX_V128, PD, VEX_W,
3814 EVEX_CD8<64, CD8VF>;
3815 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3816 IsCommutable>, EVEX_V256, PD, VEX_W,
3817 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003818 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003819}
3820
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003821multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003822 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003823 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003824 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003825 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3826}
3827
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003828multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003829 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003830 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003831 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003832 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3833}
3834
Craig Topperdb290662016-05-01 05:57:06 +00003835defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003836 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003837defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003838 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003839defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003840 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003841defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003842 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003843defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003844 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003845defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003846 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003847let isCodeGenOnly = 1 in {
3848 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512, 1>;
3849 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512, 1>;
3850}
Craig Topperdb290662016-05-01 05:57:06 +00003851defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI, 1>;
3852defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI, 0>;
3853defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI, 1>;
3854defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003855
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003856multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3857 X86VectorVTInfo _> {
3858 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3859 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3860 "$src2, $src1", "$src1, $src2",
3861 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003862 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3863 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3864 "$src2, $src1", "$src1, $src2",
3865 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3866 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3867 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3868 "${src2}"##_.BroadcastStr##", $src1",
3869 "$src1, ${src2}"##_.BroadcastStr,
3870 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3871 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3872 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003873}
3874
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003875multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3876 X86VectorVTInfo _> {
3877 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3878 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3879 "$src2, $src1", "$src1, $src2",
3880 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00003881 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3882 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3883 "$src2, $src1", "$src1, $src2",
3884 (OpNode _.RC:$src1,
3885 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3886 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003887}
3888
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003889multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00003890 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003891 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3892 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003893 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003894 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3895 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003896 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
3897 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003898 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003899 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
3900 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003901 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3902
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003903 // Define only if AVX512VL feature is present.
3904 let Predicates = [HasVLX] in {
3905 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3906 EVEX_V128, EVEX_CD8<32, CD8VF>;
3907 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3908 EVEX_V256, EVEX_CD8<32, CD8VF>;
3909 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3910 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3911 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3912 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3913 }
3914}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003915defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003916
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003917//===----------------------------------------------------------------------===//
3918// AVX-512 VPTESTM instructions
3919//===----------------------------------------------------------------------===//
3920
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003921multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3922 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00003923 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003924 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3925 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3926 "$src2, $src1", "$src1, $src2",
3927 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3928 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003929 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3930 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3931 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003932 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003933 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3934 EVEX_4V,
3935 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003936}
3937
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003938multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3939 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003940 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3941 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3942 "${src2}"##_.BroadcastStr##", $src1",
3943 "$src1, ${src2}"##_.BroadcastStr,
3944 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3945 (_.ScalarLdFrag addr:$src2))))>,
3946 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003947}
Igor Bregerfca0a342016-01-28 13:19:25 +00003948
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003949// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00003950multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
3951 X86VectorVTInfo _, string Suffix> {
3952 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
3953 (_.KVT (COPY_TO_REGCLASS
3954 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003955 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003956 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003957 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003958 _.RC:$src2, _.SubRegIdx)),
3959 _.KRC))>;
3960}
3961
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003962multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003963 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003964 let Predicates = [HasAVX512] in
3965 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3966 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3967
3968 let Predicates = [HasAVX512, HasVLX] in {
3969 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3970 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3971 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3972 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3973 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003974 let Predicates = [HasAVX512, NoVLX] in {
3975 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
3976 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003977 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003978}
3979
3980multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3981 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003982 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003983 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003984 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003985}
3986
3987multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3988 SDNode OpNode> {
3989 let Predicates = [HasBWI] in {
3990 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3991 EVEX_V512, VEX_W;
3992 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3993 EVEX_V512;
3994 }
3995 let Predicates = [HasVLX, HasBWI] in {
3996
3997 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3998 EVEX_V256, VEX_W;
3999 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4000 EVEX_V128, VEX_W;
4001 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4002 EVEX_V256;
4003 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4004 EVEX_V128;
4005 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004006
Igor Bregerfca0a342016-01-28 13:19:25 +00004007 let Predicates = [HasAVX512, NoVLX] in {
4008 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4009 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4010 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4011 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004012 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004013
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004014}
4015
4016multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4017 SDNode OpNode> :
4018 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4019 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4020
4021defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4022defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004023
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004024
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004025//===----------------------------------------------------------------------===//
4026// AVX-512 Shift instructions
4027//===----------------------------------------------------------------------===//
4028multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004029 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00004030 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004031 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004032 "$src2, $src1", "$src1, $src2",
4033 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004034 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004035 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004036 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004037 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004038 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4039 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004040 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004041}
4042
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004043multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4044 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004045 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4046 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4047 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4048 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004049 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004050}
4051
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004052multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004053 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004054 // src2 is always 128-bit
4055 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4056 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4057 "$src2, $src1", "$src1, $src2",
4058 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004059 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004060 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4061 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4062 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004063 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004064 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004065 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004066}
4067
Cameron McInally5fb084e2014-12-11 17:13:05 +00004068multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004069 ValueType SrcVT, PatFrag bc_frag,
4070 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4071 let Predicates = [prd] in
4072 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4073 VTInfo.info512>, EVEX_V512,
4074 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4075 let Predicates = [prd, HasVLX] in {
4076 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4077 VTInfo.info256>, EVEX_V256,
4078 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4079 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4080 VTInfo.info128>, EVEX_V128,
4081 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4082 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004083}
4084
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004085multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4086 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004087 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004088 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004089 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004090 avx512vl_i64_info, HasAVX512>, VEX_W;
4091 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4092 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004093}
4094
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004095multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4096 string OpcodeStr, SDNode OpNode,
4097 AVX512VLVectorVTInfo VTInfo> {
4098 let Predicates = [HasAVX512] in
4099 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4100 VTInfo.info512>,
4101 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4102 VTInfo.info512>, EVEX_V512;
4103 let Predicates = [HasAVX512, HasVLX] in {
4104 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4105 VTInfo.info256>,
4106 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4107 VTInfo.info256>, EVEX_V256;
4108 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4109 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004110 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004111 VTInfo.info128>, EVEX_V128;
4112 }
4113}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004114
Michael Liao66233b72015-08-06 09:06:20 +00004115multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004116 Format ImmFormR, Format ImmFormM,
4117 string OpcodeStr, SDNode OpNode> {
4118 let Predicates = [HasBWI] in
4119 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4120 v32i16_info>, EVEX_V512;
4121 let Predicates = [HasVLX, HasBWI] in {
4122 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4123 v16i16x_info>, EVEX_V256;
4124 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4125 v8i16x_info>, EVEX_V128;
4126 }
4127}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004128
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004129multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4130 Format ImmFormR, Format ImmFormM,
4131 string OpcodeStr, SDNode OpNode> {
4132 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4133 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4134 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4135 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4136}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004137
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004138defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004139 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004140
4141defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004142 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004143
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004144defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004145 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004146
Michael Zuckerman298a6802016-01-13 12:39:33 +00004147defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004148defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004149
4150defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4151defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4152defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004153
4154//===-------------------------------------------------------------------===//
4155// Variable Bit Shifts
4156//===-------------------------------------------------------------------===//
4157multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004158 X86VectorVTInfo _> {
4159 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4160 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4161 "$src2, $src1", "$src1, $src2",
4162 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004163 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004164 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4165 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4166 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004167 (_.VT (OpNode _.RC:$src1,
4168 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004169 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004170 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004171}
4172
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004173multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4174 X86VectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004175 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4176 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4177 "${src2}"##_.BroadcastStr##", $src1",
4178 "$src1, ${src2}"##_.BroadcastStr,
4179 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4180 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004181 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004182 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4183}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004184multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4185 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004186 let Predicates = [HasAVX512] in
4187 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4188 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4189
4190 let Predicates = [HasAVX512, HasVLX] in {
4191 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4192 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4193 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4194 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4195 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004196}
4197
4198multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4199 SDNode OpNode> {
4200 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004201 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004202 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004203 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004204}
4205
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004206// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004207multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4208 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004209 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004210 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004211 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004212 (!cast<Instruction>(NAME#"WZrr")
4213 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4214 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4215 sub_ymm)>;
4216
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004217 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004218 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004219 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004220 (!cast<Instruction>(NAME#"WZrr")
4221 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4222 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4223 sub_xmm)>;
4224 }
4225}
4226
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004227multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4228 SDNode OpNode> {
4229 let Predicates = [HasBWI] in
4230 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4231 EVEX_V512, VEX_W;
4232 let Predicates = [HasVLX, HasBWI] in {
4233
4234 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4235 EVEX_V256, VEX_W;
4236 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4237 EVEX_V128, VEX_W;
4238 }
4239}
4240
4241defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004242 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4243 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004244defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004245 avx512_var_shift_w<0x11, "vpsravw", sra>,
4246 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004247defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004248 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4249 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004250defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4251defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004252
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004253//===-------------------------------------------------------------------===//
4254// 1-src variable permutation VPERMW/D/Q
4255//===-------------------------------------------------------------------===//
4256multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4257 AVX512VLVectorVTInfo _> {
4258 let Predicates = [HasAVX512] in
4259 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4260 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4261
4262 let Predicates = [HasAVX512, HasVLX] in
4263 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4264 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4265}
4266
4267multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4268 string OpcodeStr, SDNode OpNode,
4269 AVX512VLVectorVTInfo VTInfo> {
4270 let Predicates = [HasAVX512] in
4271 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4272 VTInfo.info512>,
4273 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4274 VTInfo.info512>, EVEX_V512;
4275 let Predicates = [HasAVX512, HasVLX] in
4276 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4277 VTInfo.info256>,
4278 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4279 VTInfo.info256>, EVEX_V256;
4280}
4281
Michael Zuckermand9cac592016-01-19 17:07:43 +00004282multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4283 Predicate prd, SDNode OpNode,
4284 AVX512VLVectorVTInfo _> {
4285 let Predicates = [prd] in
4286 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4287 EVEX_V512 ;
4288 let Predicates = [HasVLX, prd] in {
4289 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4290 EVEX_V256 ;
4291 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4292 EVEX_V128 ;
4293 }
4294}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004295
Michael Zuckermand9cac592016-01-19 17:07:43 +00004296defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4297 avx512vl_i16_info>, VEX_W;
4298defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4299 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004300
4301defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4302 avx512vl_i32_info>;
4303defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4304 avx512vl_i64_info>, VEX_W;
4305defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4306 avx512vl_f32_info>;
4307defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4308 avx512vl_f64_info>, VEX_W;
4309
4310defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4311 X86VPermi, avx512vl_i64_info>,
4312 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4313defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4314 X86VPermi, avx512vl_f64_info>,
4315 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004316//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004317// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004318//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004319
Igor Breger78741a12015-10-04 07:20:41 +00004320multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4321 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4322 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4323 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4324 "$src2, $src1", "$src1, $src2",
4325 (_.VT (OpNode _.RC:$src1,
4326 (Ctrl.VT Ctrl.RC:$src2)))>,
4327 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004328 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4329 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4330 "$src2, $src1", "$src1, $src2",
4331 (_.VT (OpNode
4332 _.RC:$src1,
4333 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4334 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4335 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4336 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4337 "${src2}"##_.BroadcastStr##", $src1",
4338 "$src1, ${src2}"##_.BroadcastStr,
4339 (_.VT (OpNode
4340 _.RC:$src1,
4341 (Ctrl.VT (X86VBroadcast
4342 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4343 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004344}
4345
4346multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4347 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4348 let Predicates = [HasAVX512] in {
4349 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4350 Ctrl.info512>, EVEX_V512;
4351 }
4352 let Predicates = [HasAVX512, HasVLX] in {
4353 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4354 Ctrl.info128>, EVEX_V128;
4355 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4356 Ctrl.info256>, EVEX_V256;
4357 }
4358}
4359
4360multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4361 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4362
4363 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4364 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4365 X86VPermilpi, _>,
4366 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004367}
4368
4369defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4370 avx512vl_i32_info>;
4371defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4372 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004373//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004374// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4375//===----------------------------------------------------------------------===//
4376
4377defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004378 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004379 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4380defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004381 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004382defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004383 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004384
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004385multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4386 let Predicates = [HasBWI] in
4387 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4388
4389 let Predicates = [HasVLX, HasBWI] in {
4390 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4391 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4392 }
4393}
4394
4395defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4396
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004397//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004398// Move Low to High and High to Low packed FP Instructions
4399//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004400def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4401 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004402 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004403 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4404 IIC_SSE_MOV_LH>, EVEX_4V;
4405def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4406 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004407 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004408 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4409 IIC_SSE_MOV_LH>, EVEX_4V;
4410
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004411let Predicates = [HasAVX512] in {
4412 // MOVLHPS patterns
4413 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4414 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4415 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4416 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004417
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004418 // MOVHLPS patterns
4419 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4420 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4421}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004422
4423//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004424// VMOVHPS/PD VMOVLPS Instructions
4425// All patterns was taken from SSS implementation.
4426//===----------------------------------------------------------------------===//
4427multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4428 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00004429 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4430 (ins _.RC:$src1, f64mem:$src2),
4431 !strconcat(OpcodeStr,
4432 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4433 [(set _.RC:$dst,
4434 (OpNode _.RC:$src1,
4435 (_.VT (bitconvert
4436 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4437 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00004438}
4439
4440defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4441 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4442defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4443 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4444defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4445 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4446defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4447 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4448
4449let Predicates = [HasAVX512] in {
4450 // VMOVHPS patterns
4451 def : Pat<(X86Movlhps VR128X:$src1,
4452 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4453 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4454 def : Pat<(X86Movlhps VR128X:$src1,
4455 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4456 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4457 // VMOVHPD patterns
4458 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4459 (scalar_to_vector (loadf64 addr:$src2)))),
4460 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4461 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4462 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4463 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4464 // VMOVLPS patterns
4465 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4466 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4467 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4468 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4469 // VMOVLPD patterns
4470 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4471 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4472 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4473 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4474 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4475 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4476 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4477}
4478
Igor Bregerb6b27af2015-11-10 07:09:07 +00004479def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4480 (ins f64mem:$dst, VR128X:$src),
4481 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004482 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004483 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4484 (bc_v2f64 (v4f32 VR128X:$src))),
4485 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4486 EVEX, EVEX_CD8<32, CD8VT2>;
4487def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4488 (ins f64mem:$dst, VR128X:$src),
4489 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004490 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004491 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4492 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4493 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4494def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4495 (ins f64mem:$dst, VR128X:$src),
4496 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004497 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004498 (iPTR 0))), addr:$dst)],
4499 IIC_SSE_MOV_LH>,
4500 EVEX, EVEX_CD8<32, CD8VT2>;
4501def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4502 (ins f64mem:$dst, VR128X:$src),
4503 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004504 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004505 (iPTR 0))), addr:$dst)],
4506 IIC_SSE_MOV_LH>,
4507 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00004508
Igor Bregerb6b27af2015-11-10 07:09:07 +00004509let Predicates = [HasAVX512] in {
4510 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00004511 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004512 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4513 (iPTR 0))), addr:$dst),
4514 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4515 // VMOVLPS patterns
4516 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4517 addr:$src1),
4518 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4519 def : Pat<(store (v4i32 (X86Movlps
4520 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4521 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4522 // VMOVLPD patterns
4523 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4524 addr:$src1),
4525 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4526 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4527 addr:$src1),
4528 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4529}
4530//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004531// FMA - Fused Multiply Operations
4532//
Adam Nemet26371ce2014-10-24 00:02:55 +00004533
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004534let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004535multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4536 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004537 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004538 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004539 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004540 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004541 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004542
Craig Toppere1cac152016-06-07 07:27:54 +00004543 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4544 (ins _.RC:$src2, _.MemOp:$src3),
4545 OpcodeStr, "$src3, $src2", "$src2, $src3",
4546 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4547 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004548
Craig Toppere1cac152016-06-07 07:27:54 +00004549 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4550 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4551 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4552 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4553 (OpNode _.RC:$src1,
4554 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
4555 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004556}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004557
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004558multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4559 X86VectorVTInfo _> {
4560 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004561 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4562 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4563 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4564 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004565}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004566} // Constraints = "$src1 = $dst"
4567
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004568multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4569 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4570 let Predicates = [HasAVX512] in {
4571 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4572 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4573 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004574 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004575 let Predicates = [HasVLX, HasAVX512] in {
4576 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4577 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4578 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4579 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004580 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004581}
4582
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004583multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4584 SDNode OpNodeRnd > {
4585 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4586 avx512vl_f32_info>;
4587 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4588 avx512vl_f64_info>, VEX_W;
4589}
4590
4591defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4592defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4593defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4594defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4595defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4596defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4597
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004598
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004599let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004600multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4601 X86VectorVTInfo _> {
4602 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4603 (ins _.RC:$src2, _.RC:$src3),
4604 OpcodeStr, "$src3, $src2", "$src2, $src3",
4605 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4606 AVX512FMA3Base;
4607
Craig Toppere1cac152016-06-07 07:27:54 +00004608 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4609 (ins _.RC:$src2, _.MemOp:$src3),
4610 OpcodeStr, "$src3, $src2", "$src2, $src3",
4611 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4612 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004613
Craig Toppere1cac152016-06-07 07:27:54 +00004614 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4615 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4616 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4617 "$src2, ${src3}"##_.BroadcastStr,
4618 (_.VT (OpNode _.RC:$src2,
4619 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4620 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004621}
4622
4623multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4624 X86VectorVTInfo _> {
4625 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4626 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4627 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4628 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4629 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004630}
4631} // Constraints = "$src1 = $dst"
4632
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004633multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4634 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4635 let Predicates = [HasAVX512] in {
4636 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4637 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4638 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004639 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004640 let Predicates = [HasVLX, HasAVX512] in {
4641 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4642 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4643 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4644 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004645 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004646}
4647
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004648multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4649 SDNode OpNodeRnd > {
4650 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4651 avx512vl_f32_info>;
4652 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4653 avx512vl_f64_info>, VEX_W;
4654}
4655
4656defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4657defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4658defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4659defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4660defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4661defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4662
4663let Constraints = "$src1 = $dst" in {
4664multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4665 X86VectorVTInfo _> {
4666 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4667 (ins _.RC:$src3, _.RC:$src2),
4668 OpcodeStr, "$src2, $src3", "$src3, $src2",
4669 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4670 AVX512FMA3Base;
4671
Craig Toppere1cac152016-06-07 07:27:54 +00004672 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4673 (ins _.RC:$src3, _.MemOp:$src2),
4674 OpcodeStr, "$src2, $src3", "$src3, $src2",
4675 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4676 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004677
Craig Toppere1cac152016-06-07 07:27:54 +00004678 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4679 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4680 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4681 "$src3, ${src2}"##_.BroadcastStr,
4682 (_.VT (OpNode _.RC:$src1,
4683 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4684 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004685}
4686
4687multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4688 X86VectorVTInfo _> {
4689 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4690 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4691 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4692 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4693 AVX512FMA3Base, EVEX_B, EVEX_RC;
4694}
4695} // Constraints = "$src1 = $dst"
4696
4697multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4698 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4699 let Predicates = [HasAVX512] in {
4700 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4701 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4702 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4703 }
4704 let Predicates = [HasVLX, HasAVX512] in {
4705 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4706 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4707 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4708 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4709 }
4710}
4711
4712multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4713 SDNode OpNodeRnd > {
4714 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4715 avx512vl_f32_info>;
4716 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4717 avx512vl_f64_info>, VEX_W;
4718}
4719
4720defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4721defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4722defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4723defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4724defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4725defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004726
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004727// Scalar FMA
4728let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004729multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4730 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4731 dag RHS_r, dag RHS_m > {
4732 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4733 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4734 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004735
Craig Toppere1cac152016-06-07 07:27:54 +00004736 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4737 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
4738 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00004739
4740 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4741 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4742 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4743 AVX512FMA3Base, EVEX_B, EVEX_RC;
4744
4745 let isCodeGenOnly = 1 in {
4746 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4747 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4748 !strconcat(OpcodeStr,
4749 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4750 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004751 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4752 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4753 !strconcat(OpcodeStr,
4754 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4755 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00004756 }// isCodeGenOnly = 1
4757}
4758}// Constraints = "$src1 = $dst"
4759
4760multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4761 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4762 string SUFF> {
4763
4764 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004765 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
4766 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
4767 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004768 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4769 (i32 imm:$rc))),
4770 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4771 _.FRC:$src3))),
4772 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4773 (_.ScalarLdFrag addr:$src3))))>;
4774
4775 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004776 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
4777 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00004778 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004779 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004780 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4781 (i32 imm:$rc))),
4782 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4783 _.FRC:$src1))),
4784 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4785 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4786
4787 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004788 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
4789 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00004790 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004791 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004792 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4793 (i32 imm:$rc))),
4794 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4795 _.FRC:$src2))),
4796 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4797 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4798}
4799
4800multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4801 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4802 let Predicates = [HasAVX512] in {
4803 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4804 OpNodeRnd, f32x_info, "SS">,
4805 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4806 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4807 OpNodeRnd, f64x_info, "SD">,
4808 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4809 }
4810}
4811
4812defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4813defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4814defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4815defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004816
4817//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00004818// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
4819//===----------------------------------------------------------------------===//
4820let Constraints = "$src1 = $dst" in {
4821multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4822 X86VectorVTInfo _> {
4823 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4824 (ins _.RC:$src2, _.RC:$src3),
4825 OpcodeStr, "$src3, $src2", "$src2, $src3",
4826 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4827 AVX512FMA3Base;
4828
Craig Toppere1cac152016-06-07 07:27:54 +00004829 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4830 (ins _.RC:$src2, _.MemOp:$src3),
4831 OpcodeStr, "$src3, $src2", "$src2, $src3",
4832 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4833 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00004834
Craig Toppere1cac152016-06-07 07:27:54 +00004835 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4836 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4837 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4838 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4839 (OpNode _.RC:$src1,
4840 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
4841 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00004842}
4843} // Constraints = "$src1 = $dst"
4844
4845multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4846 AVX512VLVectorVTInfo _> {
4847 let Predicates = [HasIFMA] in {
4848 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
4849 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4850 }
4851 let Predicates = [HasVLX, HasIFMA] in {
4852 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
4853 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4854 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
4855 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4856 }
4857}
4858
4859defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
4860 avx512vl_i64_info>, VEX_W;
4861defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
4862 avx512vl_i64_info>, VEX_W;
4863
4864//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004865// AVX-512 Scalar convert from sign integer to float/double
4866//===----------------------------------------------------------------------===//
4867
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004868multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4869 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4870 PatFrag ld_frag, string asm> {
4871 let hasSideEffects = 0 in {
4872 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4873 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004874 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004875 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004876 let mayLoad = 1 in
4877 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4878 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004879 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004880 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004881 } // hasSideEffects = 0
4882 let isCodeGenOnly = 1 in {
4883 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4884 (ins DstVT.RC:$src1, SrcRC:$src2),
4885 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4886 [(set DstVT.RC:$dst,
4887 (OpNode (DstVT.VT DstVT.RC:$src1),
4888 SrcRC:$src2,
4889 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4890
4891 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4892 (ins DstVT.RC:$src1, x86memop:$src2),
4893 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4894 [(set DstVT.RC:$dst,
4895 (OpNode (DstVT.VT DstVT.RC:$src1),
4896 (ld_frag addr:$src2),
4897 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4898 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004899}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004900
Igor Bregerabe4a792015-06-14 12:44:55 +00004901multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004902 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004903 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4904 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004905 !strconcat(asm,
4906 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004907 [(set DstVT.RC:$dst,
4908 (OpNode (DstVT.VT DstVT.RC:$src1),
4909 SrcRC:$src2,
4910 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4911}
4912
4913multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004914 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4915 PatFrag ld_frag, string asm> {
4916 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4917 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4918 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004919}
4920
Andrew Trick15a47742013-10-09 05:11:10 +00004921let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004922defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004923 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4924 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004925defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004926 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4927 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004928defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004929 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4930 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004931defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004932 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4933 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004934
4935def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4936 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4937def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004938 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004939def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4940 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4941def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004942 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004943
4944def : Pat<(f32 (sint_to_fp GR32:$src)),
4945 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4946def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004947 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004948def : Pat<(f64 (sint_to_fp GR32:$src)),
4949 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4950def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004951 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4952
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004953defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004954 v4f32x_info, i32mem, loadi32,
4955 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004956defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004957 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
4958 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004959defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004960 i32mem, loadi32, "cvtusi2sd{l}">,
4961 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004962defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004963 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
4964 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004965
4966def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4967 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4968def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4969 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4970def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4971 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4972def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4973 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4974
4975def : Pat<(f32 (uint_to_fp GR32:$src)),
4976 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4977def : Pat<(f32 (uint_to_fp GR64:$src)),
4978 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4979def : Pat<(f64 (uint_to_fp GR32:$src)),
4980 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4981def : Pat<(f64 (uint_to_fp GR64:$src)),
4982 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004983}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004984
4985//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004986// AVX-512 Scalar convert from float/double to integer
4987//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004988multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
4989 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00004990 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004991 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00004992 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004993 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
4994 EVEX, VEX_LIG;
4995 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
4996 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
4997 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00004998 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004999 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5000 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5001 [(set DstVT.RC:$dst, (OpNode
5002 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
5003 (i32 FROUND_CURRENT)))]>,
5004 EVEX, VEX_LIG;
Craig Toppere1cac152016-06-07 07:27:54 +00005005 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005006}
Asaf Badouh2744d212015-09-20 14:31:19 +00005007
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005008// Convert float/double to signed/unsigned int 32/64
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005009defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005010 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005011 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005012defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005013 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005014 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005015defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005016 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005017 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005018defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005019 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005020 EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005021defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005022 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005023 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005024defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005025 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005026 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005027defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005028 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005029 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005030defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005031 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005032 EVEX_CD8<64, CD8VT1>;
5033
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005034// The SSE version of these instructions are disabled for AVX512.
5035// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5036let Predicates = [HasAVX512] in {
5037 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
5038 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5039 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
5040 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5041 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
5042 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5043 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
5044 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5045} // HasAVX512
5046
Asaf Badouh2744d212015-09-20 14:31:19 +00005047let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00005048 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5049 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
5050 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
5051 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5052 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
5053 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5054 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5055 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5056 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5057 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5058 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5059 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005060
Craig Topper9dd48c82014-01-02 17:28:14 +00005061 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5062 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5063 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005064} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005065
5066// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005067multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5068 X86VectorVTInfo _DstRC, SDNode OpNode,
Asaf Badouh2744d212015-09-20 14:31:19 +00005069 SDNode OpNodeRnd>{
5070let Predicates = [HasAVX512] in {
5071 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5072 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5073 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
5074 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5075 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5076 []>, EVEX, EVEX_B;
Igor Breger4511e762016-02-22 11:48:27 +00005077 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005078 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005079 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005080 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005081
Craig Toppere1cac152016-06-07 07:27:54 +00005082 let isCodeGenOnly = 1 in {
Asaf Badouh2744d212015-09-20 14:31:19 +00005083 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5084 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Craig Topper19e04b62016-05-19 06:13:58 +00005085 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005086 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5087 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5088 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Craig Topper19e04b62016-05-19 06:13:58 +00005089 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005090 (i32 FROUND_NO_EXC)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005091 EVEX,VEX_LIG , EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00005092 let mayLoad = 1, hasSideEffects = 0 in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005093 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Asaf Badouh2744d212015-09-20 14:31:19 +00005094 (ins _SrcRC.MemOp:$src),
5095 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5096 []>, EVEX, VEX_LIG;
5097
Craig Toppere1cac152016-06-07 07:27:54 +00005098 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005099} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005100}
5101
Asaf Badouh2744d212015-09-20 14:31:19 +00005102
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005103defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005104 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005105 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005106defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005107 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005108 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005109defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005110 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005111 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005112defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005113 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005114 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5115
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005116defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005117 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005118 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005119defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005120 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005121 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005122defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005123 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005124 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005125defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005126 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005127 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5128let Predicates = [HasAVX512] in {
5129 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5130 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5131 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5132 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5133 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5134 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5135 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5136 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5137
Elena Demikhovskycf088092013-12-11 14:31:04 +00005138} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005139//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005140// AVX-512 Convert form float to double and back
5141//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005142multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5143 X86VectorVTInfo _Src, SDNode OpNode> {
5144 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005145 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005146 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005147 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005148 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005149 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5150 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005151 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005152 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005153 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005154 (_Src.VT (scalar_to_vector
5155 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005156 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005157}
5158
Asaf Badouh2744d212015-09-20 14:31:19 +00005159// Scalar Coversion with SAE - suppress all exceptions
5160multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5161 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5162 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005163 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005164 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005165 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005166 (_Src.VT _Src.RC:$src2),
5167 (i32 FROUND_NO_EXC)))>,
5168 EVEX_4V, VEX_LIG, EVEX_B;
5169}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005170
Asaf Badouh2744d212015-09-20 14:31:19 +00005171// Scalar Conversion with rounding control (RC)
5172multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5173 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5174 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005175 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005176 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005177 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005178 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5179 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5180 EVEX_B, EVEX_RC;
5181}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005182multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5183 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005184 X86VectorVTInfo _dst> {
5185 let Predicates = [HasAVX512] in {
5186 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5187 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5188 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5189 EVEX_V512, XD;
5190 }
5191}
5192
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005193multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5194 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005195 X86VectorVTInfo _dst> {
5196 let Predicates = [HasAVX512] in {
5197 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005198 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005199 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5200 }
5201}
5202defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5203 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005204defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005205 X86fpextRnd,f32x_info, f64x_info >;
5206
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005207def : Pat<(f64 (fextend FR32X:$src)),
5208 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005209 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5210 Requires<[HasAVX512]>;
5211def : Pat<(f64 (fextend (loadf32 addr:$src))),
5212 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5213 Requires<[HasAVX512]>;
5214
5215def : Pat<(f64 (extloadf32 addr:$src)),
5216 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005217 Requires<[HasAVX512, OptForSize]>;
5218
Asaf Badouh2744d212015-09-20 14:31:19 +00005219def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005220 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005221 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5222 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005223
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005224def : Pat<(f32 (fround FR64X:$src)),
5225 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005226 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005227 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005228//===----------------------------------------------------------------------===//
5229// AVX-512 Vector convert from signed/unsigned integer to float/double
5230// and from float/double to signed/unsigned integer
5231//===----------------------------------------------------------------------===//
5232
5233multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5234 X86VectorVTInfo _Src, SDNode OpNode,
5235 string Broadcast = _.BroadcastStr,
5236 string Alias = ""> {
5237
5238 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5239 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5240 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5241
5242 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5243 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5244 (_.VT (OpNode (_Src.VT
5245 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5246
5247 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005248 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005249 "${src}"##Broadcast, "${src}"##Broadcast,
5250 (_.VT (OpNode (_Src.VT
5251 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5252 ))>, EVEX, EVEX_B;
5253}
5254// Coversion with SAE - suppress all exceptions
5255multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5256 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5257 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5258 (ins _Src.RC:$src), OpcodeStr,
5259 "{sae}, $src", "$src, {sae}",
5260 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5261 (i32 FROUND_NO_EXC)))>,
5262 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005263}
5264
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005265// Conversion with rounding control (RC)
5266multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5267 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5268 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5269 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5270 "$rc, $src", "$src, $rc",
5271 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5272 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005273}
5274
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005275// Extend Float to Double
5276multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5277 let Predicates = [HasAVX512] in {
5278 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5279 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5280 X86vfpextRnd>, EVEX_V512;
5281 }
5282 let Predicates = [HasVLX] in {
5283 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5284 X86vfpext, "{1to2}">, EVEX_V128;
5285 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5286 EVEX_V256;
5287 }
5288}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005289
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005290// Truncate Double to Float
5291multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5292 let Predicates = [HasAVX512] in {
5293 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5294 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5295 X86vfproundRnd>, EVEX_V512;
5296 }
5297 let Predicates = [HasVLX] in {
5298 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5299 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5300 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5301 "{1to4}", "{y}">, EVEX_V256;
5302 }
5303}
5304
5305defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5306 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5307defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5308 PS, EVEX_CD8<32, CD8VH>;
5309
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005310def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5311 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005312
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005313let Predicates = [HasVLX] in {
5314 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5315 (VCVTPS2PDZ256rm addr:$src)>;
5316}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005317
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005318// Convert Signed/Unsigned Doubleword to Double
5319multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5320 SDNode OpNode128> {
5321 // No rounding in this op
5322 let Predicates = [HasAVX512] in
5323 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5324 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005325
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005326 let Predicates = [HasVLX] in {
5327 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5328 OpNode128, "{1to2}">, EVEX_V128;
5329 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5330 EVEX_V256;
5331 }
5332}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005333
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005334// Convert Signed/Unsigned Doubleword to Float
5335multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5336 SDNode OpNodeRnd> {
5337 let Predicates = [HasAVX512] in
5338 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5339 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5340 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005341
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005342 let Predicates = [HasVLX] in {
5343 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5344 EVEX_V128;
5345 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5346 EVEX_V256;
5347 }
5348}
5349
5350// Convert Float to Signed/Unsigned Doubleword with truncation
5351multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5352 SDNode OpNode, SDNode OpNodeRnd> {
5353 let Predicates = [HasAVX512] in {
5354 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5355 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5356 OpNodeRnd>, EVEX_V512;
5357 }
5358 let Predicates = [HasVLX] in {
5359 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5360 EVEX_V128;
5361 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5362 EVEX_V256;
5363 }
5364}
5365
5366// Convert Float to Signed/Unsigned Doubleword
5367multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5368 SDNode OpNode, SDNode OpNodeRnd> {
5369 let Predicates = [HasAVX512] in {
5370 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5371 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5372 OpNodeRnd>, EVEX_V512;
5373 }
5374 let Predicates = [HasVLX] in {
5375 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5376 EVEX_V128;
5377 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5378 EVEX_V256;
5379 }
5380}
5381
5382// Convert Double to Signed/Unsigned Doubleword with truncation
5383multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5384 SDNode OpNode, SDNode OpNodeRnd> {
5385 let Predicates = [HasAVX512] in {
5386 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5387 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5388 OpNodeRnd>, EVEX_V512;
5389 }
5390 let Predicates = [HasVLX] in {
5391 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5392 // memory forms of these instructions in Asm Parcer. They have the same
5393 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5394 // due to the same reason.
5395 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5396 "{1to2}", "{x}">, EVEX_V128;
5397 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5398 "{1to4}", "{y}">, EVEX_V256;
5399 }
5400}
5401
5402// Convert Double to Signed/Unsigned Doubleword
5403multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5404 SDNode OpNode, SDNode OpNodeRnd> {
5405 let Predicates = [HasAVX512] in {
5406 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5407 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5408 OpNodeRnd>, EVEX_V512;
5409 }
5410 let Predicates = [HasVLX] in {
5411 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5412 // memory forms of these instructions in Asm Parcer. They have the same
5413 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5414 // due to the same reason.
5415 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5416 "{1to2}", "{x}">, EVEX_V128;
5417 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5418 "{1to4}", "{y}">, EVEX_V256;
5419 }
5420}
5421
5422// Convert Double to Signed/Unsigned Quardword
5423multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5424 SDNode OpNode, SDNode OpNodeRnd> {
5425 let Predicates = [HasDQI] in {
5426 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5427 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5428 OpNodeRnd>, EVEX_V512;
5429 }
5430 let Predicates = [HasDQI, HasVLX] in {
5431 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5432 EVEX_V128;
5433 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5434 EVEX_V256;
5435 }
5436}
5437
5438// Convert Double to Signed/Unsigned Quardword with truncation
5439multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5440 SDNode OpNode, SDNode OpNodeRnd> {
5441 let Predicates = [HasDQI] in {
5442 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5443 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5444 OpNodeRnd>, EVEX_V512;
5445 }
5446 let Predicates = [HasDQI, HasVLX] in {
5447 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5448 EVEX_V128;
5449 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5450 EVEX_V256;
5451 }
5452}
5453
5454// Convert Signed/Unsigned Quardword to Double
5455multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5456 SDNode OpNode, SDNode OpNodeRnd> {
5457 let Predicates = [HasDQI] in {
5458 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5459 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5460 OpNodeRnd>, EVEX_V512;
5461 }
5462 let Predicates = [HasDQI, HasVLX] in {
5463 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5464 EVEX_V128;
5465 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5466 EVEX_V256;
5467 }
5468}
5469
5470// Convert Float to Signed/Unsigned Quardword
5471multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5472 SDNode OpNode, SDNode OpNodeRnd> {
5473 let Predicates = [HasDQI] in {
5474 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5475 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5476 OpNodeRnd>, EVEX_V512;
5477 }
5478 let Predicates = [HasDQI, HasVLX] in {
5479 // Explicitly specified broadcast string, since we take only 2 elements
5480 // from v4f32x_info source
5481 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5482 "{1to2}">, EVEX_V128;
5483 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5484 EVEX_V256;
5485 }
5486}
5487
5488// Convert Float to Signed/Unsigned Quardword with truncation
5489multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5490 SDNode OpNode, SDNode OpNodeRnd> {
5491 let Predicates = [HasDQI] in {
5492 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5493 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5494 OpNodeRnd>, EVEX_V512;
5495 }
5496 let Predicates = [HasDQI, HasVLX] in {
5497 // Explicitly specified broadcast string, since we take only 2 elements
5498 // from v4f32x_info source
5499 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5500 "{1to2}">, EVEX_V128;
5501 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5502 EVEX_V256;
5503 }
5504}
5505
5506// Convert Signed/Unsigned Quardword to Float
5507multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5508 SDNode OpNode, SDNode OpNodeRnd> {
5509 let Predicates = [HasDQI] in {
5510 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5511 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5512 OpNodeRnd>, EVEX_V512;
5513 }
5514 let Predicates = [HasDQI, HasVLX] in {
5515 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5516 // memory forms of these instructions in Asm Parcer. They have the same
5517 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5518 // due to the same reason.
5519 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5520 "{1to2}", "{x}">, EVEX_V128;
5521 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5522 "{1to4}", "{y}">, EVEX_V256;
5523 }
5524}
5525
5526defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005527 EVEX_CD8<32, CD8VH>;
5528
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005529defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5530 X86VSintToFpRnd>,
5531 PS, EVEX_CD8<32, CD8VF>;
5532
5533defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5534 X86VFpToSintRnd>,
5535 XS, EVEX_CD8<32, CD8VF>;
5536
5537defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5538 X86VFpToSintRnd>,
5539 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5540
5541defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5542 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005543 EVEX_CD8<32, CD8VF>;
5544
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005545defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5546 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005547 EVEX_CD8<64, CD8VF>;
5548
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005549defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5550 XS, EVEX_CD8<32, CD8VH>;
5551
5552defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5553 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005554 EVEX_CD8<32, CD8VF>;
5555
Craig Topper19e04b62016-05-19 06:13:58 +00005556defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
5557 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005558
Craig Topper19e04b62016-05-19 06:13:58 +00005559defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
5560 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005561 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005562
Craig Topper19e04b62016-05-19 06:13:58 +00005563defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
5564 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005565 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00005566defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
5567 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005568 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005569
Craig Topper19e04b62016-05-19 06:13:58 +00005570defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
5571 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005572 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005573
Craig Topper19e04b62016-05-19 06:13:58 +00005574defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
5575 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005576
Craig Topper19e04b62016-05-19 06:13:58 +00005577defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
5578 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005579 PD, EVEX_CD8<64, CD8VF>;
5580
Craig Topper19e04b62016-05-19 06:13:58 +00005581defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
5582 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005583
5584defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005585 X86VFpToSintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005586 PD, EVEX_CD8<64, CD8VF>;
5587
5588defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005589 X86VFpToSintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005590
5591defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005592 X86VFpToUintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005593 PD, EVEX_CD8<64, CD8VF>;
5594
5595defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005596 X86VFpToUintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005597
5598defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005599 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005600
5601defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005602 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005603
5604defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005605 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005606
5607defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005608 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005609
Craig Toppere38c57a2015-11-27 05:44:02 +00005610let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005611def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005612 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005613 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005614
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005615def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5616 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5617 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5618
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00005619def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
5620 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
5621 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
5622
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005623def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5624 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5625 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005626
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005627def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5628 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5629 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005630
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005631def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5632 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5633 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005634}
5635
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005636let Predicates = [HasAVX512] in {
5637 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5638 (VCVTPD2PSZrm addr:$src)>;
5639 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5640 (VCVTPS2PDZrm addr:$src)>;
5641}
5642
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005643//===----------------------------------------------------------------------===//
5644// Half precision conversion instructions
5645//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005646multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00005647 X86MemOperand x86memop, PatFrag ld_frag> {
5648 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5649 "vcvtph2ps", "$src", "$src",
5650 (X86cvtph2ps (_src.VT _src.RC:$src),
5651 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00005652 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
5653 "vcvtph2ps", "$src", "$src",
5654 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5655 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00005656}
5657
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005658multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005659 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5660 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5661 (X86cvtph2ps (_src.VT _src.RC:$src),
5662 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5663
5664}
5665
5666let Predicates = [HasAVX512] in {
5667 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005668 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005669 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5670 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005671 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00005672 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5673 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5674 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5675 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005676}
5677
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005678multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005679 X86MemOperand x86memop> {
5680 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00005681 (ins _src.RC:$src1, i32u8imm:$src2),
5682 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005683 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005684 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00005685 (i32 FROUND_CURRENT)),
5686 NoItinerary, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00005687 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5688 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
5689 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5690 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5691 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5692 addr:$dst)]>;
5693 let hasSideEffects = 0, mayStore = 1 in
5694 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5695 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
5696 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
5697 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005698}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005699multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5700 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00005701 (ins _src.RC:$src1, i32u8imm:$src2),
5702 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005703 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005704 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00005705 (i32 FROUND_NO_EXC)),
5706 NoItinerary, 0, X86select>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005707}
5708let Predicates = [HasAVX512] in {
5709 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5710 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5711 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5712 let Predicates = [HasVLX] in {
5713 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5714 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5715 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5716 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5717 }
5718}
Asaf Badouh2489f352015-12-02 08:17:51 +00005719
5720// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
5721multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
5722 string OpcodeStr> {
5723 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
5724 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005725 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00005726 (i32 FROUND_NO_EXC)))],
5727 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
5728 Sched<[WriteFAdd]>;
5729}
5730
5731let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5732 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
5733 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5734 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
5735 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5736 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
5737 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5738 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
5739 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5740}
5741
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005742let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5743 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005744 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005745 EVEX_CD8<32, CD8VT1>;
5746 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005747 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005748 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5749 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005750 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005751 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005752 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005753 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005754 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005755 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5756 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005757 let isCodeGenOnly = 1 in {
5758 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005759 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005760 EVEX_CD8<32, CD8VT1>;
5761 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005762 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005763 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005764
Craig Topper9dd48c82014-01-02 17:28:14 +00005765 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005766 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005767 EVEX_CD8<32, CD8VT1>;
5768 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005769 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005770 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5771 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005772}
Michael Liao5bf95782014-12-04 05:20:33 +00005773
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005774/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005775multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5776 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005777 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005778 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5779 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5780 "$src2, $src1", "$src1, $src2",
5781 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00005782 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005783 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00005784 "$src2, $src1", "$src1, $src2",
5785 (OpNode (_.VT _.RC:$src1),
5786 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005787}
5788}
5789
Asaf Badouheaf2da12015-09-21 10:23:53 +00005790defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5791 EVEX_CD8<32, CD8VT1>, T8PD;
5792defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5793 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5794defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5795 EVEX_CD8<32, CD8VT1>, T8PD;
5796defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5797 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005798
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005799/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5800multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005801 X86VectorVTInfo _> {
5802 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5803 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5804 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00005805 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5806 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5807 (OpNode (_.FloatVT
5808 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5809 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5810 (ins _.ScalarMemOp:$src), OpcodeStr,
5811 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5812 (OpNode (_.FloatVT
5813 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5814 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005815}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005816
5817multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5818 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5819 EVEX_V512, EVEX_CD8<32, CD8VF>;
5820 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5821 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5822
5823 // Define only if AVX512VL feature is present.
5824 let Predicates = [HasVLX] in {
5825 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5826 OpNode, v4f32x_info>,
5827 EVEX_V128, EVEX_CD8<32, CD8VF>;
5828 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5829 OpNode, v8f32x_info>,
5830 EVEX_V256, EVEX_CD8<32, CD8VF>;
5831 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5832 OpNode, v2f64x_info>,
5833 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5834 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5835 OpNode, v4f64x_info>,
5836 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5837 }
5838}
5839
5840defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5841defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005842
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005843/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005844multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5845 SDNode OpNode> {
5846
5847 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5848 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5849 "$src2, $src1", "$src1, $src2",
5850 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5851 (i32 FROUND_CURRENT))>;
5852
5853 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5854 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005855 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005856 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005857 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005858
5859 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005860 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005861 "$src2, $src1", "$src1, $src2",
5862 (OpNode (_.VT _.RC:$src1),
5863 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5864 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005865}
5866
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005867multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5868 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5869 EVEX_CD8<32, CD8VT1>;
5870 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5871 EVEX_CD8<64, CD8VT1>, VEX_W;
5872}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005873
Craig Toppere1cac152016-06-07 07:27:54 +00005874let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005875 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5876 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5877}
Igor Breger8352a0d2015-07-28 06:53:28 +00005878
5879defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005880/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005881
5882multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5883 SDNode OpNode> {
5884
5885 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5886 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5887 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5888
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005889 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5890 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5891 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005892 (bitconvert (_.LdFrag addr:$src))),
5893 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005894
5895 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005896 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005897 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005898 (OpNode (_.FloatVT
5899 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5900 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005901}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005902multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5903 SDNode OpNode> {
5904 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5905 (ins _.RC:$src), OpcodeStr,
5906 "{sae}, $src", "$src, {sae}",
5907 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5908}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005909
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005910multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5911 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005912 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5913 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005914 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005915 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5916 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005917}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005918
Asaf Badouh402ebb32015-06-03 13:41:48 +00005919multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5920 SDNode OpNode> {
5921 // Define only if AVX512VL feature is present.
5922 let Predicates = [HasVLX] in {
5923 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5924 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5925 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5926 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5927 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5928 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5929 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5930 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5931 }
5932}
Craig Toppere1cac152016-06-07 07:27:54 +00005933let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00005934
Asaf Badouh402ebb32015-06-03 13:41:48 +00005935 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5936 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5937 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5938}
5939defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5940 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5941
5942multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5943 SDNode OpNodeRnd, X86VectorVTInfo _>{
5944 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5945 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5946 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5947 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005948}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005949
Robert Khasanoveb126392014-10-28 18:15:20 +00005950multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5951 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005952 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005953 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5954 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00005955 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5956 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5957 (OpNode (_.FloatVT
5958 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005959
Craig Toppere1cac152016-06-07 07:27:54 +00005960 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5961 (ins _.ScalarMemOp:$src), OpcodeStr,
5962 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5963 (OpNode (_.FloatVT
5964 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5965 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005966}
5967
Robert Khasanoveb126392014-10-28 18:15:20 +00005968multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5969 SDNode OpNode> {
5970 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5971 v16f32_info>,
5972 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5973 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5974 v8f64_info>,
5975 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5976 // Define only if AVX512VL feature is present.
5977 let Predicates = [HasVLX] in {
5978 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5979 OpNode, v4f32x_info>,
5980 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5981 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5982 OpNode, v8f32x_info>,
5983 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5984 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5985 OpNode, v2f64x_info>,
5986 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5987 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5988 OpNode, v4f64x_info>,
5989 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5990 }
5991}
5992
Asaf Badouh402ebb32015-06-03 13:41:48 +00005993multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5994 SDNode OpNodeRnd> {
5995 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5996 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5997 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5998 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5999}
6000
Igor Breger4c4cd782015-09-20 09:13:41 +00006001multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6002 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6003
6004 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6005 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6006 "$src2, $src1", "$src1, $src2",
6007 (OpNodeRnd (_.VT _.RC:$src1),
6008 (_.VT _.RC:$src2),
6009 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006010 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6011 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6012 "$src2, $src1", "$src1, $src2",
6013 (OpNodeRnd (_.VT _.RC:$src1),
6014 (_.VT (scalar_to_vector
6015 (_.ScalarLdFrag addr:$src2))),
6016 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006017
6018 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6019 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6020 "$rc, $src2, $src1", "$src1, $src2, $rc",
6021 (OpNodeRnd (_.VT _.RC:$src1),
6022 (_.VT _.RC:$src2),
6023 (i32 imm:$rc))>,
6024 EVEX_B, EVEX_RC;
6025
Craig Toppere1cac152016-06-07 07:27:54 +00006026 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006027 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006028 (ins _.FRC:$src1, _.FRC:$src2),
6029 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6030
6031 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006032 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006033 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6034 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6035 }
6036
6037 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6038 (!cast<Instruction>(NAME#SUFF#Zr)
6039 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6040
6041 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6042 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006043 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006044}
6045
6046multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6047 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6048 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6049 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6050 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6051}
6052
Asaf Badouh402ebb32015-06-03 13:41:48 +00006053defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6054 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006055
Igor Breger4c4cd782015-09-20 09:13:41 +00006056defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006057
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006058let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006059 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006060 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006061 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006062 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006063 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006064 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006065 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006066 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006067 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006068 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006069}
6070
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006071multiclass
6072avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006073
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006074 let ExeDomain = _.ExeDomain in {
6075 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6076 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6077 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006078 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006079 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6080
6081 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6082 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006083 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6084 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006085 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006086
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006087 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006088 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6089 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006090 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006091 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006092 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6093 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6094 }
6095 let Predicates = [HasAVX512] in {
6096 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6097 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6098 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6099 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6100 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6101 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6102 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6103 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6104 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6105 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6106 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6107 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6108 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6109 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6110 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6111
6112 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6113 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6114 addr:$src, (i32 0x1))), _.FRC)>;
6115 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6116 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6117 addr:$src, (i32 0x2))), _.FRC)>;
6118 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6119 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6120 addr:$src, (i32 0x3))), _.FRC)>;
6121 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6122 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6123 addr:$src, (i32 0x4))), _.FRC)>;
6124 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6125 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6126 addr:$src, (i32 0xc))), _.FRC)>;
6127 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006128}
6129
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006130defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6131 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006132
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006133defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6134 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006135
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006136//-------------------------------------------------
6137// Integer truncate and extend operations
6138//-------------------------------------------------
6139
Igor Breger074a64e2015-07-24 17:24:15 +00006140multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6141 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6142 X86MemOperand x86memop> {
6143
6144 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6145 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6146 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6147 EVEX, T8XS;
6148
6149 // for intrinsic patter match
6150 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6151 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6152 undef)),
6153 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6154 SrcInfo.RC:$src1)>;
6155
6156 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6157 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6158 DestInfo.ImmAllZerosV)),
6159 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6160 SrcInfo.RC:$src1)>;
6161
6162 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6163 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6164 DestInfo.RC:$src0)),
6165 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6166 DestInfo.KRCWM:$mask ,
6167 SrcInfo.RC:$src1)>;
6168
Craig Topper99f6b622016-05-01 01:03:56 +00006169 let mayStore = 1, mayLoad = 1, hasSideEffects = 0 in {
Igor Breger074a64e2015-07-24 17:24:15 +00006170 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6171 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006172 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006173 []>, EVEX;
6174
Igor Breger074a64e2015-07-24 17:24:15 +00006175 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6176 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006177 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006178 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006179 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006180}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006181
Igor Breger074a64e2015-07-24 17:24:15 +00006182multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6183 X86VectorVTInfo DestInfo,
6184 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006185
Igor Breger074a64e2015-07-24 17:24:15 +00006186 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6187 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6188 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006189
Igor Breger074a64e2015-07-24 17:24:15 +00006190 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6191 (SrcInfo.VT SrcInfo.RC:$src)),
6192 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6193 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6194}
6195
6196multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6197 X86VectorVTInfo DestInfo, string sat > {
6198
6199 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6200 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6201 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6202 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6203 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6204 (SrcInfo.VT SrcInfo.RC:$src))>;
6205
6206 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6207 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6208 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6209 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6210 (SrcInfo.VT SrcInfo.RC:$src))>;
6211}
6212
6213multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6214 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6215 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6216 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6217 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6218 Predicate prd = HasAVX512>{
6219
6220 let Predicates = [HasVLX, prd] in {
6221 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6222 DestInfoZ128, x86memopZ128>,
6223 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6224 truncFrag, mtruncFrag>, EVEX_V128;
6225
6226 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6227 DestInfoZ256, x86memopZ256>,
6228 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6229 truncFrag, mtruncFrag>, EVEX_V256;
6230 }
6231 let Predicates = [prd] in
6232 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6233 DestInfoZ, x86memopZ>,
6234 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6235 truncFrag, mtruncFrag>, EVEX_V512;
6236}
6237
6238multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6239 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6240 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6241 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6242 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6243
6244 let Predicates = [HasVLX, prd] in {
6245 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6246 DestInfoZ128, x86memopZ128>,
6247 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6248 sat>, EVEX_V128;
6249
6250 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6251 DestInfoZ256, x86memopZ256>,
6252 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6253 sat>, EVEX_V256;
6254 }
6255 let Predicates = [prd] in
6256 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6257 DestInfoZ, x86memopZ>,
6258 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6259 sat>, EVEX_V512;
6260}
6261
6262multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6263 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6264 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6265 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6266}
6267multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6268 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6269 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6270 sat>, EVEX_CD8<8, CD8VO>;
6271}
6272
6273multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6274 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6275 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6276 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6277}
6278multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6279 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6280 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6281 sat>, EVEX_CD8<16, CD8VQ>;
6282}
6283
6284multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6285 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6286 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6287 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6288}
6289multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6290 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6291 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6292 sat>, EVEX_CD8<32, CD8VH>;
6293}
6294
6295multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6296 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6297 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6298 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6299}
6300multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6301 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6302 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6303 sat>, EVEX_CD8<8, CD8VQ>;
6304}
6305
6306multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6307 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6308 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6309 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6310}
6311multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6312 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6313 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6314 sat>, EVEX_CD8<16, CD8VH>;
6315}
6316
6317multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6318 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6319 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6320 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6321}
6322multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6323 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6324 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6325 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6326}
6327
6328defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6329defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6330defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6331
6332defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6333defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6334defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6335
6336defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6337defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6338defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6339
6340defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6341defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6342defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6343
6344defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6345defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6346defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6347
6348defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6349defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6350defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006351
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006352let Predicates = [HasAVX512, NoVLX] in {
6353def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6354 (v8i16 (EXTRACT_SUBREG
6355 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6356 VR256X:$src, sub_ymm)))), sub_xmm))>;
6357def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6358 (v4i32 (EXTRACT_SUBREG
6359 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6360 VR256X:$src, sub_ymm)))), sub_xmm))>;
6361}
6362
6363let Predicates = [HasBWI, NoVLX] in {
6364def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6365 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6366 VR256X:$src, sub_ymm))), sub_xmm))>;
6367}
6368
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006369multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006370 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
6371 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode,
6372 bit IsCodeGenOnly>{
6373 let isCodeGenOnly = IsCodeGenOnly in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006374 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6375 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6376 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6377 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006378
Craig Toppere1cac152016-06-07 07:27:54 +00006379 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6380 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6381 (DestInfo.VT (LdFrag addr:$src))>,
6382 EVEX;
Igor Breger2ba64ab2016-05-22 10:21:04 +00006383 }//isCodeGenOnly
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006384}
6385
Igor Bregerc7ba5692016-02-24 08:15:20 +00006386// support full register inputs (like SSE paterns)
Igor Breger2ba64ab2016-05-22 10:21:04 +00006387multiclass avx512_extend_lowering<SDPatternOperator OpNode, X86VectorVTInfo To,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006388 X86VectorVTInfo From, SubRegIndex SubRegIdx> {
6389 def : Pat<(To.VT (OpNode (From.VT From.RC:$src))),
6390 (!cast<Instruction>(NAME#To.ZSuffix#"rr")
6391 (EXTRACT_SUBREG From.RC:$src, SubRegIdx))>;
6392}
6393
Igor Breger2ba64ab2016-05-22 10:21:04 +00006394multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
6395 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006396 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6397 let Predicates = [HasVLX, HasBWI] in {
6398 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006399 v16i8x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006400 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006401
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006402 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006403 v16i8x_info, i128mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006404 avx512_extend_lowering<OpNode, v16i16x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006405 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6406 }
6407 let Predicates = [HasBWI] in {
6408 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006409 v32i8x_info, i256mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006410 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6411 }
6412}
6413
Igor Breger2ba64ab2016-05-22 10:21:04 +00006414multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
6415 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006416 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6417 let Predicates = [HasVLX, HasAVX512] in {
6418 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006419 v16i8x_info, i32mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006420 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6421
6422 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006423 v16i8x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006424 avx512_extend_lowering<OpNode, v8i32x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006425 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6426 }
6427 let Predicates = [HasAVX512] in {
6428 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006429 v16i8x_info, i128mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006430 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6431 }
6432}
6433
Igor Breger2ba64ab2016-05-22 10:21:04 +00006434multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
6435 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006436 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6437 let Predicates = [HasVLX, HasAVX512] in {
6438 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006439 v16i8x_info, i16mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006440 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6441
6442 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006443 v16i8x_info, i32mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006444 avx512_extend_lowering<OpNode, v4i64x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006445 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6446 }
6447 let Predicates = [HasAVX512] in {
6448 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006449 v16i8x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006450 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6451 }
6452}
6453
Igor Breger2ba64ab2016-05-22 10:21:04 +00006454multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
6455 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006456 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6457 let Predicates = [HasVLX, HasAVX512] in {
6458 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006459 v8i16x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006460 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6461
6462 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006463 v8i16x_info, i128mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006464 avx512_extend_lowering<OpNode, v8i32x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006465 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6466 }
6467 let Predicates = [HasAVX512] in {
6468 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006469 v16i16x_info, i256mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006470 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6471 }
6472}
6473
Igor Breger2ba64ab2016-05-22 10:21:04 +00006474multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
6475 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006476 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6477 let Predicates = [HasVLX, HasAVX512] in {
6478 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006479 v8i16x_info, i32mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006480 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6481
6482 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006483 v8i16x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006484 avx512_extend_lowering<OpNode, v4i64x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006485 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6486 }
6487 let Predicates = [HasAVX512] in {
6488 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006489 v8i16x_info, i128mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006490 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6491 }
6492}
6493
Igor Breger2ba64ab2016-05-22 10:21:04 +00006494multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
6495 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006496 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6497
6498 let Predicates = [HasVLX, HasAVX512] in {
6499 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006500 v4i32x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006501 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6502
6503 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006504 v4i32x_info, i128mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006505 avx512_extend_lowering<OpNode, v4i64x_info, v8i32x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006506 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6507 }
6508 let Predicates = [HasAVX512] in {
6509 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006510 v8i32x_info, i256mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006511 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6512 }
6513}
6514
Igor Breger2ba64ab2016-05-22 10:21:04 +00006515defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, 0, "z">;
6516defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, 0, "z">;
6517defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, 0, "z">;
6518defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, 0, "z">;
6519defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, 0, "z">;
6520defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, 0, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006521
Igor Breger2ba64ab2016-05-22 10:21:04 +00006522defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, 0, "s">;
6523defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, 0, "s">;
6524defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, 0, "s">;
6525defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, 0, "s">;
6526defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, 0, "s">;
6527defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, 0, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006528
Igor Breger2ba64ab2016-05-22 10:21:04 +00006529// EXTLOAD patterns, implemented using vpmovz
6530defm VPMOVAXBW : avx512_extend_BW<0x30, "vpmovzxbw", null_frag, 1, "">;
6531defm VPMOVAXBD : avx512_extend_BD<0x31, "vpmovzxbd", null_frag, 1, "">;
6532defm VPMOVAXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", null_frag, 1, "">;
6533defm VPMOVAXWD : avx512_extend_WD<0x33, "vpmovzxwd", null_frag, 1, "">;
6534defm VPMOVAXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", null_frag, 1, "">;
6535defm VPMOVAXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", null_frag, 1, "">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006536
6537//===----------------------------------------------------------------------===//
6538// GATHER - SCATTER Operations
6539
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006540multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6541 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006542 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6543 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006544 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6545 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006546 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006547 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006548 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6549 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6550 vectoraddr:$src2))]>, EVEX, EVEX_K,
6551 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006552}
Cameron McInally45325962014-03-26 13:50:50 +00006553
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006554multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6555 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6556 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006557 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006558 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006559 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006560let Predicates = [HasVLX] in {
6561 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006562 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006563 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006564 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006565 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006566 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006567 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006568 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006569}
Cameron McInally45325962014-03-26 13:50:50 +00006570}
6571
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006572multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6573 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006574 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006575 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006576 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006577 mgatherv8i64>, EVEX_V512;
6578let Predicates = [HasVLX] in {
6579 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006580 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006581 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006582 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006583 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006584 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006585 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6586 vx64xmem, mgatherv2i64>, EVEX_V128;
6587}
Cameron McInally45325962014-03-26 13:50:50 +00006588}
Michael Liao5bf95782014-12-04 05:20:33 +00006589
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006590
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006591defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6592 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6593
6594defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6595 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006596
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006597multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6598 X86MemOperand memop, PatFrag ScatterNode> {
6599
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006600let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006601
6602 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6603 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006604 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006605 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6606 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6607 _.KRCWM:$mask, vectoraddr:$dst))]>,
6608 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006609}
6610
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006611multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6612 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6613 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006614 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006615 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006616 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006617let Predicates = [HasVLX] in {
6618 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006619 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006620 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006621 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006622 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006623 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006624 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006625 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006626}
Cameron McInally45325962014-03-26 13:50:50 +00006627}
6628
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006629multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6630 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006631 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006632 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006633 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006634 mscatterv8i64>, EVEX_V512;
6635let Predicates = [HasVLX] in {
6636 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006637 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006638 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006639 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006640 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006641 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006642 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6643 vx64xmem, mscatterv2i64>, EVEX_V128;
6644}
Cameron McInally45325962014-03-26 13:50:50 +00006645}
6646
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006647defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6648 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006649
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006650defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6651 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006652
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006653// prefetch
6654multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6655 RegisterClass KRC, X86MemOperand memop> {
6656 let Predicates = [HasPFI], hasSideEffects = 1 in
6657 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006658 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006659 []>, EVEX, EVEX_K;
6660}
6661
6662defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006663 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006664
6665defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006666 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006667
6668defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006669 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006670
6671defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006672 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006673
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006674defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006675 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006676
6677defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006678 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006679
6680defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006681 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006682
6683defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006684 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006685
6686defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006687 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006688
6689defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006690 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006691
6692defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006693 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006694
6695defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006696 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006697
6698defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006699 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006700
6701defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006702 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006703
6704defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006705 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006706
6707defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006708 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006709
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006710// Helper fragments to match sext vXi1 to vXiY.
6711def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6712def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6713
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006714multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006715def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006716 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006717 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6718}
Michael Liao5bf95782014-12-04 05:20:33 +00006719
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006720multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6721 string OpcodeStr, Predicate prd> {
6722let Predicates = [prd] in
6723 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6724
6725 let Predicates = [prd, HasVLX] in {
6726 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6727 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6728 }
6729}
6730
6731multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6732 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6733 HasBWI>;
6734 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6735 HasBWI>, VEX_W;
6736 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6737 HasDQI>;
6738 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6739 HasDQI>, VEX_W;
6740}
Michael Liao5bf95782014-12-04 05:20:33 +00006741
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006742defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006743
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006744multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00006745 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6746 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
6747 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
6748}
6749
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006750// Use 512bit version to implement 128/256 bit in case NoVLX.
6751multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00006752 X86VectorVTInfo _> {
6753
6754 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
6755 (_.KVT (COPY_TO_REGCLASS
6756 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006757 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00006758 _.RC:$src, _.SubRegIdx)),
6759 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006760}
6761
6762multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00006763 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6764 let Predicates = [prd] in
6765 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6766 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006767
6768 let Predicates = [prd, HasVLX] in {
6769 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006770 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006771 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006772 EVEX_V128;
6773 }
6774 let Predicates = [prd, NoVLX] in {
6775 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
6776 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006777 }
6778}
6779
6780defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6781 avx512vl_i8_info, HasBWI>;
6782defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6783 avx512vl_i16_info, HasBWI>, VEX_W;
6784defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6785 avx512vl_i32_info, HasDQI>;
6786defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6787 avx512vl_i64_info, HasDQI>, VEX_W;
6788
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006789//===----------------------------------------------------------------------===//
6790// AVX-512 - COMPRESS and EXPAND
6791//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006792
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006793multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6794 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006795 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006796 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006797 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006798
Craig Toppere1cac152016-06-07 07:27:54 +00006799 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006800 def mr : AVX5128I<opc, MRMDestMem, (outs),
6801 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006802 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006803 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6804
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006805 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6806 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006807 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006808 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006809 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006810 addr:$dst)]>,
6811 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006812}
6813
6814multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6815 AVX512VLVectorVTInfo VTInfo> {
6816 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6817
6818 let Predicates = [HasVLX] in {
6819 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6820 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6821 }
6822}
6823
6824defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6825 EVEX;
6826defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6827 EVEX, VEX_W;
6828defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6829 EVEX;
6830defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6831 EVEX, VEX_W;
6832
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006833// expand
6834multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6835 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006836 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006837 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006838 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006839
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006840 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6841 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6842 (_.VT (X86expand (_.VT (bitconvert
6843 (_.LdFrag addr:$src1)))))>,
6844 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006845}
6846
6847multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6848 AVX512VLVectorVTInfo VTInfo> {
6849 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6850
6851 let Predicates = [HasVLX] in {
6852 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6853 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6854 }
6855}
6856
6857defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6858 EVEX;
6859defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6860 EVEX, VEX_W;
6861defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6862 EVEX;
6863defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6864 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006865
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006866//handle instruction reg_vec1 = op(reg_vec,imm)
6867// op(mem_vec,imm)
6868// op(broadcast(eltVt),imm)
6869//all instruction created with FROUND_CURRENT
6870multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6871 X86VectorVTInfo _>{
6872 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6873 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00006874 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006875 (OpNode (_.VT _.RC:$src1),
6876 (i32 imm:$src2),
6877 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006878 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6879 (ins _.MemOp:$src1, i32u8imm:$src2),
6880 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6881 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6882 (i32 imm:$src2),
6883 (i32 FROUND_CURRENT))>;
6884 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6885 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6886 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6887 "${src1}"##_.BroadcastStr##", $src2",
6888 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6889 (i32 imm:$src2),
6890 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006891}
6892
6893//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6894multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6895 SDNode OpNode, X86VectorVTInfo _>{
6896 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6897 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006898 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006899 "$src1, {sae}, $src2",
6900 (OpNode (_.VT _.RC:$src1),
6901 (i32 imm:$src2),
6902 (i32 FROUND_NO_EXC))>, EVEX_B;
6903}
6904
6905multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6906 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6907 let Predicates = [prd] in {
6908 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6909 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6910 EVEX_V512;
6911 }
6912 let Predicates = [prd, HasVLX] in {
6913 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6914 EVEX_V128;
6915 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6916 EVEX_V256;
6917 }
6918}
6919
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006920//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6921// op(reg_vec2,mem_vec,imm)
6922// op(reg_vec2,broadcast(eltVt),imm)
6923//all instruction created with FROUND_CURRENT
6924multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6925 X86VectorVTInfo _>{
6926 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006927 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006928 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6929 (OpNode (_.VT _.RC:$src1),
6930 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006931 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006932 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006933 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6934 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
6935 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6936 (OpNode (_.VT _.RC:$src1),
6937 (_.VT (bitconvert (_.LdFrag addr:$src2))),
6938 (i32 imm:$src3),
6939 (i32 FROUND_CURRENT))>;
6940 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6941 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6942 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6943 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6944 (OpNode (_.VT _.RC:$src1),
6945 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6946 (i32 imm:$src3),
6947 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006948}
6949
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006950//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6951// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006952multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6953 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6954
6955 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6956 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
6957 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6958 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6959 (SrcInfo.VT SrcInfo.RC:$src2),
6960 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006961 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6962 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
6963 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6964 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6965 (SrcInfo.VT (bitconvert
6966 (SrcInfo.LdFrag addr:$src2))),
6967 (i8 imm:$src3)))>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00006968}
6969
6970//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6971// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006972// op(reg_vec2,broadcast(eltVt),imm)
6973multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00006974 X86VectorVTInfo _>:
6975 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
6976
Craig Toppere1cac152016-06-07 07:27:54 +00006977 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6978 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6979 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6980 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6981 (OpNode (_.VT _.RC:$src1),
6982 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6983 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006984}
6985
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006986//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6987// op(reg_vec2,mem_scalar,imm)
6988//all instruction created with FROUND_CURRENT
6989multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6990 X86VectorVTInfo _> {
6991
6992 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006993 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006994 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6995 (OpNode (_.VT _.RC:$src1),
6996 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006997 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006998 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006999 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7000 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7001 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7002 (OpNode (_.VT _.RC:$src1),
7003 (_.VT (scalar_to_vector
7004 (_.ScalarLdFrag addr:$src2))),
7005 (i32 imm:$src3),
7006 (i32 FROUND_CURRENT))>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007007
Craig Toppere1cac152016-06-07 07:27:54 +00007008 let isAsmParserOnly = 1, mayLoad = 1, hasSideEffects = 0 in {
7009 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
7010 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7011 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7012 []>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007013 }
7014}
7015
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007016//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7017multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7018 SDNode OpNode, X86VectorVTInfo _>{
7019 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007020 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007021 OpcodeStr, "$src3, {sae}, $src2, $src1",
7022 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007023 (OpNode (_.VT _.RC:$src1),
7024 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007025 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007026 (i32 FROUND_NO_EXC))>, EVEX_B;
7027}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007028//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7029multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
7030 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007031 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7032 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007033 OpcodeStr, "$src3, {sae}, $src2, $src1",
7034 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007035 (OpNode (_.VT _.RC:$src1),
7036 (_.VT _.RC:$src2),
7037 (i32 imm:$src3),
7038 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007039}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007040
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007041multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7042 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007043 let Predicates = [prd] in {
7044 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007045 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007046 EVEX_V512;
7047
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007048 }
7049 let Predicates = [prd, HasVLX] in {
7050 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007051 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007052 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007053 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007054 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007055}
7056
Igor Breger2ae0fe32015-08-31 11:14:02 +00007057multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7058 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7059 let Predicates = [HasBWI] in {
7060 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7061 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7062 }
7063 let Predicates = [HasBWI, HasVLX] in {
7064 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7065 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7066 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7067 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7068 }
7069}
7070
Igor Breger00d9f842015-06-08 14:03:17 +00007071multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7072 bits<8> opc, SDNode OpNode>{
7073 let Predicates = [HasAVX512] in {
7074 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7075 }
7076 let Predicates = [HasAVX512, HasVLX] in {
7077 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7078 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7079 }
7080}
7081
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007082multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7083 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7084 let Predicates = [prd] in {
7085 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7086 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007087 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007088}
7089
Igor Breger1e58e8a2015-09-02 11:18:55 +00007090multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7091 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7092 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7093 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7094 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7095 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007096}
7097
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007098
Igor Breger1e58e8a2015-09-02 11:18:55 +00007099defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7100 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7101defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7102 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7103defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7104 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7105
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007106
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007107defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7108 0x50, X86VRange, HasDQI>,
7109 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7110defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7111 0x50, X86VRange, HasDQI>,
7112 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7113
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007114defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7115 0x51, X86VRange, HasDQI>,
7116 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7117defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7118 0x51, X86VRange, HasDQI>,
7119 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7120
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007121defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7122 0x57, X86Reduces, HasDQI>,
7123 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7124defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7125 0x57, X86Reduces, HasDQI>,
7126 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007127
Igor Breger1e58e8a2015-09-02 11:18:55 +00007128defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7129 0x27, X86GetMants, HasAVX512>,
7130 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7131defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7132 0x27, X86GetMants, HasAVX512>,
7133 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7134
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007135multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7136 bits<8> opc, SDNode OpNode = X86Shuf128>{
7137 let Predicates = [HasAVX512] in {
7138 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7139
7140 }
7141 let Predicates = [HasAVX512, HasVLX] in {
7142 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7143 }
7144}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007145let Predicates = [HasAVX512] in {
7146def : Pat<(v16f32 (ffloor VR512:$src)),
7147 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7148def : Pat<(v16f32 (fnearbyint VR512:$src)),
7149 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7150def : Pat<(v16f32 (fceil VR512:$src)),
7151 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7152def : Pat<(v16f32 (frint VR512:$src)),
7153 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7154def : Pat<(v16f32 (ftrunc VR512:$src)),
7155 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7156
7157def : Pat<(v8f64 (ffloor VR512:$src)),
7158 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7159def : Pat<(v8f64 (fnearbyint VR512:$src)),
7160 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7161def : Pat<(v8f64 (fceil VR512:$src)),
7162 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7163def : Pat<(v8f64 (frint VR512:$src)),
7164 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7165def : Pat<(v8f64 (ftrunc VR512:$src)),
7166 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7167}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007168
7169defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7170 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7171defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7172 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7173defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7174 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7175defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7176 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007177
Craig Topperc48fa892015-12-27 19:45:21 +00007178multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007179 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7180 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007181}
7182
Craig Topperc48fa892015-12-27 19:45:21 +00007183defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007184 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007185defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007186 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007187
Igor Breger2ae0fe32015-08-31 11:14:02 +00007188multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
7189 let Predicates = p in
7190 def NAME#_.VTName#rri:
7191 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7192 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7193 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7194}
7195
7196multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
7197 avx512_vpalign_lowering<_.info512, [HasBWI]>,
7198 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
7199 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
7200
7201defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
7202 avx512vl_i8_info, avx512vl_i8_info>,
7203 avx512_vpalign_lowering_common<avx512vl_i16_info>,
7204 avx512_vpalign_lowering_common<avx512vl_i32_info>,
7205 avx512_vpalign_lowering_common<avx512vl_f32_info>,
7206 avx512_vpalign_lowering_common<avx512vl_i64_info>,
7207 avx512_vpalign_lowering_common<avx512vl_f64_info>,
7208 EVEX_CD8<8, CD8VF>;
7209
Igor Bregerf3ded812015-08-31 13:09:30 +00007210defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7211 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7212
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007213multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7214 X86VectorVTInfo _> {
7215 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007216 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007217 "$src1", "$src1",
7218 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7219
Craig Toppere1cac152016-06-07 07:27:54 +00007220 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7221 (ins _.MemOp:$src1), OpcodeStr,
7222 "$src1", "$src1",
7223 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7224 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007225}
7226
7227multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7228 X86VectorVTInfo _> :
7229 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007230 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7231 (ins _.ScalarMemOp:$src1), OpcodeStr,
7232 "${src1}"##_.BroadcastStr,
7233 "${src1}"##_.BroadcastStr,
7234 (_.VT (OpNode (X86VBroadcast
7235 (_.ScalarLdFrag addr:$src1))))>,
7236 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007237}
7238
7239multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7240 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7241 let Predicates = [prd] in
7242 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7243
7244 let Predicates = [prd, HasVLX] in {
7245 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7246 EVEX_V256;
7247 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7248 EVEX_V128;
7249 }
7250}
7251
7252multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7253 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7254 let Predicates = [prd] in
7255 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7256 EVEX_V512;
7257
7258 let Predicates = [prd, HasVLX] in {
7259 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7260 EVEX_V256;
7261 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7262 EVEX_V128;
7263 }
7264}
7265
7266multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7267 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007268 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007269 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007270 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7271 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007272}
7273
7274multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7275 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007276 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7277 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007278}
7279
7280multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7281 bits<8> opc_d, bits<8> opc_q,
7282 string OpcodeStr, SDNode OpNode> {
7283 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7284 HasAVX512>,
7285 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7286 HasBWI>;
7287}
7288
7289defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7290
7291def : Pat<(xor
7292 (bc_v16i32 (v16i1sextv16i32)),
7293 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7294 (VPABSDZrr VR512:$src)>;
7295def : Pat<(xor
7296 (bc_v8i64 (v8i1sextv8i64)),
7297 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7298 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007299
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007300multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7301
7302 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007303}
7304
7305defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7306defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7307
Igor Breger24cab0f2015-11-16 07:22:00 +00007308//===---------------------------------------------------------------------===//
7309// Replicate Single FP - MOVSHDUP and MOVSLDUP
7310//===---------------------------------------------------------------------===//
7311multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7312 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7313 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007314}
7315
7316defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7317defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007318
7319//===----------------------------------------------------------------------===//
7320// AVX-512 - MOVDDUP
7321//===----------------------------------------------------------------------===//
7322
7323multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7324 X86VectorVTInfo _> {
7325 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7326 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7327 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007328 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7329 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7330 (_.VT (OpNode (_.VT (scalar_to_vector
7331 (_.ScalarLdFrag addr:$src)))))>,
7332 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00007333}
7334
7335multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7336 AVX512VLVectorVTInfo VTInfo> {
7337
7338 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7339
7340 let Predicates = [HasAVX512, HasVLX] in {
7341 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7342 EVEX_V256;
7343 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7344 EVEX_V128;
7345 }
7346}
7347
7348multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7349 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7350 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007351}
7352
7353defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7354
7355def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7356 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7357def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7358 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7359
Igor Bregerf2460112015-07-26 14:41:44 +00007360//===----------------------------------------------------------------------===//
7361// AVX-512 - Unpack Instructions
7362//===----------------------------------------------------------------------===//
Craig Topperdb290662016-05-01 05:57:06 +00007363defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512>;
7364defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +00007365
7366defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7367 SSE_INTALU_ITINS_P, HasBWI>;
7368defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7369 SSE_INTALU_ITINS_P, HasBWI>;
7370defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7371 SSE_INTALU_ITINS_P, HasBWI>;
7372defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7373 SSE_INTALU_ITINS_P, HasBWI>;
7374
7375defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7376 SSE_INTALU_ITINS_P, HasAVX512>;
7377defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7378 SSE_INTALU_ITINS_P, HasAVX512>;
7379defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7380 SSE_INTALU_ITINS_P, HasAVX512>;
7381defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7382 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007383
7384//===----------------------------------------------------------------------===//
7385// AVX-512 - Extract & Insert Integer Instructions
7386//===----------------------------------------------------------------------===//
7387
7388multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7389 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007390 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7391 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7392 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7393 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7394 imm:$src2)))),
7395 addr:$dst)]>,
7396 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007397}
7398
7399multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7400 let Predicates = [HasBWI] in {
7401 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7402 (ins _.RC:$src1, u8imm:$src2),
7403 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7404 [(set GR32orGR64:$dst,
7405 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7406 EVEX, TAPD;
7407
7408 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7409 }
7410}
7411
7412multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7413 let Predicates = [HasBWI] in {
7414 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7415 (ins _.RC:$src1, u8imm:$src2),
7416 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7417 [(set GR32orGR64:$dst,
7418 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7419 EVEX, PD;
7420
Craig Topper99f6b622016-05-01 01:03:56 +00007421 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00007422 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7423 (ins _.RC:$src1, u8imm:$src2),
7424 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7425 EVEX, TAPD;
7426
Igor Bregerdefab3c2015-10-08 12:55:01 +00007427 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7428 }
7429}
7430
7431multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7432 RegisterClass GRC> {
7433 let Predicates = [HasDQI] in {
7434 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7435 (ins _.RC:$src1, u8imm:$src2),
7436 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7437 [(set GRC:$dst,
7438 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7439 EVEX, TAPD;
7440
Craig Toppere1cac152016-06-07 07:27:54 +00007441 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7442 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7443 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7444 [(store (extractelt (_.VT _.RC:$src1),
7445 imm:$src2),addr:$dst)]>,
7446 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007447 }
7448}
7449
7450defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7451defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7452defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7453defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7454
7455multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7456 X86VectorVTInfo _, PatFrag LdFrag> {
7457 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7458 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7459 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7460 [(set _.RC:$dst,
7461 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7462 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7463}
7464
7465multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7466 X86VectorVTInfo _, PatFrag LdFrag> {
7467 let Predicates = [HasBWI] in {
7468 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7469 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7470 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7471 [(set _.RC:$dst,
7472 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7473
7474 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7475 }
7476}
7477
7478multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7479 X86VectorVTInfo _, RegisterClass GRC> {
7480 let Predicates = [HasDQI] in {
7481 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7482 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7483 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7484 [(set _.RC:$dst,
7485 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7486 EVEX_4V, TAPD;
7487
7488 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7489 _.ScalarLdFrag>, TAPD;
7490 }
7491}
7492
7493defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7494 extloadi8>, TAPD;
7495defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7496 extloadi16>, PD;
7497defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7498defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007499//===----------------------------------------------------------------------===//
7500// VSHUFPS - VSHUFPD Operations
7501//===----------------------------------------------------------------------===//
7502multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7503 AVX512VLVectorVTInfo VTInfo_FP>{
7504 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7505 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7506 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007507}
7508
7509defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7510defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007511//===----------------------------------------------------------------------===//
7512// AVX-512 - Byte shift Left/Right
7513//===----------------------------------------------------------------------===//
7514
7515multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7516 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7517 def rr : AVX512<opc, MRMr,
7518 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7519 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7520 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007521 def rm : AVX512<opc, MRMm,
7522 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7523 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7524 [(set _.RC:$dst,(_.VT (OpNode
7525 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007526}
7527
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007528multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007529 Format MRMm, string OpcodeStr, Predicate prd>{
7530 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007531 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007532 OpcodeStr, v8i64_info>, EVEX_V512;
7533 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007534 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007535 OpcodeStr, v4i64x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007536 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007537 OpcodeStr, v2i64x_info>, EVEX_V128;
7538 }
7539}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007540defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007541 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007542defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007543 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7544
7545
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007546multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007547 string OpcodeStr, X86VectorVTInfo _dst,
7548 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007549 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007550 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007551 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007552 [(set _dst.RC:$dst,(_dst.VT
7553 (OpNode (_src.VT _src.RC:$src1),
7554 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007555 def rm : AVX512BI<opc, MRMSrcMem,
7556 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
7557 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7558 [(set _dst.RC:$dst,(_dst.VT
7559 (OpNode (_src.VT _src.RC:$src1),
7560 (_src.VT (bitconvert
7561 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007562}
7563
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007564multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007565 string OpcodeStr, Predicate prd> {
7566 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007567 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7568 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007569 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007570 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7571 v32i8x_info>, EVEX_V256;
7572 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7573 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007574 }
7575}
7576
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007577defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007578 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007579
7580multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7581 X86VectorVTInfo _>{
7582 let Constraints = "$src1 = $dst" in {
7583 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7584 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007585 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007586 (OpNode (_.VT _.RC:$src1),
7587 (_.VT _.RC:$src2),
7588 (_.VT _.RC:$src3),
7589 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00007590 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7591 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
7592 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
7593 (OpNode (_.VT _.RC:$src1),
7594 (_.VT _.RC:$src2),
7595 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7596 (i8 imm:$src4))>,
7597 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7598 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7599 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7600 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7601 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7602 (OpNode (_.VT _.RC:$src1),
7603 (_.VT _.RC:$src2),
7604 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7605 (i8 imm:$src4))>, EVEX_B,
7606 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007607 }// Constraints = "$src1 = $dst"
7608}
7609
7610multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7611 let Predicates = [HasAVX512] in
7612 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7613 let Predicates = [HasAVX512, HasVLX] in {
7614 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7615 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7616 }
7617}
7618
7619defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7620defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7621
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007622//===----------------------------------------------------------------------===//
7623// AVX-512 - FixupImm
7624//===----------------------------------------------------------------------===//
7625
7626multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
7627 X86VectorVTInfo _>{
7628 let Constraints = "$src1 = $dst" in {
7629 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7630 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7631 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7632 (OpNode (_.VT _.RC:$src1),
7633 (_.VT _.RC:$src2),
7634 (_.IntVT _.RC:$src3),
7635 (i32 imm:$src4),
7636 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007637 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7638 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
7639 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7640 (OpNode (_.VT _.RC:$src1),
7641 (_.VT _.RC:$src2),
7642 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
7643 (i32 imm:$src4),
7644 (i32 FROUND_CURRENT))>;
7645 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7646 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7647 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7648 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7649 (OpNode (_.VT _.RC:$src1),
7650 (_.VT _.RC:$src2),
7651 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7652 (i32 imm:$src4),
7653 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007654 } // Constraints = "$src1 = $dst"
7655}
7656
7657multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
7658 SDNode OpNode, X86VectorVTInfo _>{
7659let Constraints = "$src1 = $dst" in {
7660 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7661 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007662 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007663 "$src2, $src3, {sae}, $src4",
7664 (OpNode (_.VT _.RC:$src1),
7665 (_.VT _.RC:$src2),
7666 (_.IntVT _.RC:$src3),
7667 (i32 imm:$src4),
7668 (i32 FROUND_NO_EXC))>, EVEX_B;
7669 }
7670}
7671
7672multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
7673 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
7674 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in {
7675 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7676 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7677 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7678 (OpNode (_.VT _.RC:$src1),
7679 (_.VT _.RC:$src2),
7680 (_src3VT.VT _src3VT.RC:$src3),
7681 (i32 imm:$src4),
7682 (i32 FROUND_CURRENT))>;
7683
7684 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7685 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7686 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7687 "$src2, $src3, {sae}, $src4",
7688 (OpNode (_.VT _.RC:$src1),
7689 (_.VT _.RC:$src2),
7690 (_src3VT.VT _src3VT.RC:$src3),
7691 (i32 imm:$src4),
7692 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00007693 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7694 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7695 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7696 (OpNode (_.VT _.RC:$src1),
7697 (_.VT _.RC:$src2),
7698 (_src3VT.VT (scalar_to_vector
7699 (_src3VT.ScalarLdFrag addr:$src3))),
7700 (i32 imm:$src4),
7701 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007702 }
7703}
7704
7705multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
7706 let Predicates = [HasAVX512] in
7707 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7708 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7709 AVX512AIi8Base, EVEX_4V, EVEX_V512;
7710 let Predicates = [HasAVX512, HasVLX] in {
7711 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
7712 AVX512AIi8Base, EVEX_4V, EVEX_V128;
7713 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
7714 AVX512AIi8Base, EVEX_4V, EVEX_V256;
7715 }
7716}
7717
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007718defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7719 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007720 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007721defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7722 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007723 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007724defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007725 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007726defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007727 EVEX_CD8<64, CD8VF>, VEX_W;