blob: aeaf3428720bafb8cb06ab95b09d3a1e78483051 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Evan Chenga8e29892007-01-19 07:51:42 +000047def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
48
49def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
50 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
51
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000052def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000053def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
54 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000055def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056
Evan Cheng11db0682010-08-11 06:22:01 +000057def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
58def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
59def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
60def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000061
Dale Johannesen51e28e62010-06-03 21:09:53 +000062def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
63
Jim Grosbach469bbdb2010-07-16 23:05:05 +000064def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
65 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
66
Evan Chenga8e29892007-01-19 07:51:42 +000067// Node definitions.
68def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000069def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
70
Bill Wendlingc69107c2007-11-13 09:19:02 +000071def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000072 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000073def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000074 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
76def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
78 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000079def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000082def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085
Chris Lattner48be23c2008-01-15 22:02:54 +000086def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000087 [SDNPHasChain, SDNPOptInFlag]>;
88
89def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
90 [SDNPInFlag]>;
91def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
92 [SDNPInFlag]>;
93
94def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
95 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
96
97def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
98 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000099def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
100 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000101
Evan Cheng218977b2010-07-13 19:27:42 +0000102def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
103 [SDNPHasChain]>;
104
Evan Chenga8e29892007-01-19 07:51:42 +0000105def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
106 [SDNPOutFlag]>;
107
David Goodwinc0309b42009-06-29 15:33:01 +0000108def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
109 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
112
113def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
114def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
115def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000116
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000117def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000118def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
119 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000120def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
121 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000122
Evan Cheng11db0682010-08-11 06:22:01 +0000123def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
124 [SDNPHasChain]>;
125def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
126 [SDNPHasChain]>;
127def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
128 [SDNPHasChain]>;
129def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
130 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000131
Evan Chengf609bb82010-01-19 00:44:15 +0000132def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
133
Dale Johannesen51e28e62010-06-03 21:09:53 +0000134def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
135 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
136
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000137
138def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
139
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000140//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000141// ARM Instruction Predicate Definitions.
142//
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000143def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
144def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000145def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
146def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
147def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000148def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000149def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000150def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
Bob Wilsonec80e262010-04-09 20:41:18 +0000151def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000152def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
153def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
154def HasNEON : Predicate<"Subtarget->hasNEON()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000155def HasDivide : Predicate<"Subtarget->hasDivide()">;
156def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Evan Cheng11db0682010-08-11 06:22:01 +0000157def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000158def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
159def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000160def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000161def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000162def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000163def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000164def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
165def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000166
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000167// FIXME: Eventually this will be just "hasV6T2Ops".
168def UseMovt : Predicate<"Subtarget->useMovt()">;
169def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
170
Jim Grosbach26767372010-03-24 22:31:46 +0000171def UseVMLx : Predicate<"Subtarget->useVMLx()">;
172
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000173//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000174// ARM Flag Definitions.
175
176class RegConstraint<string C> {
177 string Constraints = C;
178}
179
180//===----------------------------------------------------------------------===//
181// ARM specific transformation functions and pattern fragments.
182//
183
Evan Chenga8e29892007-01-19 07:51:42 +0000184// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
185// so_imm_neg def below.
186def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000188}]>;
189
190// so_imm_not_XFORM - Return a so_imm value packed into the format described for
191// so_imm_not def below.
192def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000194}]>;
195
196// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
197def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000198 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000199 return v == 8 || v == 16 || v == 24;
200}]>;
201
202/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
203def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000205}]>;
206
207/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
208def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000210}]>;
211
Jim Grosbach64171712010-02-16 21:07:46 +0000212def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000213 PatLeaf<(imm), [{
214 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
215 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000216
Evan Chenga2515702007-03-19 07:09:02 +0000217def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 PatLeaf<(imm), [{
219 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
220 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000221
222// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
223def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000224 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000225}]>;
226
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000227/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
228/// e.g., 0xf000ffff
229def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000230 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000231 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000232}] > {
233 let PrintMethod = "printBitfieldInvMaskImmOperand";
234}
235
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000236/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000237def hi16 : SDNodeXForm<imm, [{
238 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
239}]>;
240
241def lo16AllZero : PatLeaf<(i32 imm), [{
242 // Returns true if all low 16-bits are 0.
243 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000244}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000245
Jim Grosbach64171712010-02-16 21:07:46 +0000246/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247/// [0.65535].
248def imm0_65535 : PatLeaf<(i32 imm), [{
249 return (uint32_t)N->getZExtValue() < 65536;
250}]>;
251
Evan Cheng37f25d92008-08-28 23:39:26 +0000252class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
253class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000254
Jim Grosbach0a145f32010-02-16 20:17:57 +0000255/// adde and sube predicates - True based on whether the carry flag output
256/// will be needed or not.
257def adde_dead_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return !N->hasAnyUseOfValue(1);}]>;
260def sube_dead_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return !N->hasAnyUseOfValue(1);}]>;
263def adde_live_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
265 [{return N->hasAnyUseOfValue(1);}]>;
266def sube_live_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
268 [{return N->hasAnyUseOfValue(1);}]>;
269
Evan Chenga8e29892007-01-19 07:51:42 +0000270//===----------------------------------------------------------------------===//
271// Operand Definitions.
272//
273
274// Branch target.
275def brtarget : Operand<OtherVT>;
276
Evan Chenga8e29892007-01-19 07:51:42 +0000277// A list of registers separated by comma. Used by load/store multiple.
278def reglist : Operand<i32> {
279 let PrintMethod = "printRegisterList";
280}
281
282// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
283def cpinst_operand : Operand<i32> {
284 let PrintMethod = "printCPInstOperand";
285}
286
287def jtblock_operand : Operand<i32> {
288 let PrintMethod = "printJTBlockOperand";
289}
Evan Cheng66ac5312009-07-25 00:33:29 +0000290def jt2block_operand : Operand<i32> {
291 let PrintMethod = "printJT2BlockOperand";
292}
Evan Chenga8e29892007-01-19 07:51:42 +0000293
294// Local PC labels.
295def pclabel : Operand<i32> {
296 let PrintMethod = "printPCLabel";
297}
298
299// shifter_operand operands: so_reg and so_imm.
300def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000301 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000302 [shl,srl,sra,rotr]> {
303 let PrintMethod = "printSORegOperand";
304 let MIOperandInfo = (ops GPR, GPR, i32imm);
305}
306
307// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
308// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
309// represented in the imm field in the same 12-bit form that they are encoded
310// into so_imm instructions: the 8-bit immediate is the least significant bits
311// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
312def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000313 PatLeaf<(imm), [{
314 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
315 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000316 let PrintMethod = "printSOImmOperand";
317}
318
Evan Chengc70d1842007-03-20 08:11:30 +0000319// Break so_imm's up into two pieces. This handles immediates with up to 16
320// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
321// get the first/second pieces.
322def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000323 PatLeaf<(imm), [{
324 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
325 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000326 let PrintMethod = "printSOImm2PartOperand";
327}
328
329def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000330 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000332}]>;
333
334def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000335 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000337}]>;
338
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000339def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
340 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
341 }]> {
342 let PrintMethod = "printSOImm2PartOperand";
343}
344
345def so_neg_imm2part_1 : SDNodeXForm<imm, [{
346 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
347 return CurDAG->getTargetConstant(V, MVT::i32);
348}]>;
349
350def so_neg_imm2part_2 : SDNodeXForm<imm, [{
351 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
352 return CurDAG->getTargetConstant(V, MVT::i32);
353}]>;
354
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000355/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
356def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
357 return (int32_t)N->getZExtValue() < 32;
358}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000359
360// Define ARM specific addressing modes.
361
362// addrmode2 := reg +/- reg shop imm
363// addrmode2 := reg +/- imm12
364//
365def addrmode2 : Operand<i32>,
366 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
367 let PrintMethod = "printAddrMode2Operand";
368 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
369}
370
371def am2offset : Operand<i32>,
372 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
373 let PrintMethod = "printAddrMode2OffsetOperand";
374 let MIOperandInfo = (ops GPR, i32imm);
375}
376
377// addrmode3 := reg +/- reg
378// addrmode3 := reg +/- imm8
379//
380def addrmode3 : Operand<i32>,
381 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
382 let PrintMethod = "printAddrMode3Operand";
383 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
384}
385
386def am3offset : Operand<i32>,
387 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
388 let PrintMethod = "printAddrMode3OffsetOperand";
389 let MIOperandInfo = (ops GPR, i32imm);
390}
391
392// addrmode4 := reg, <mode|W>
393//
394def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000395 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000396 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000397 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000398}
399
400// addrmode5 := reg +/- imm8*4
401//
402def addrmode5 : Operand<i32>,
403 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
404 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000405 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000406}
407
Bob Wilson8b024a52009-07-01 23:16:05 +0000408// addrmode6 := reg with optional writeback
409//
410def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000411 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000412 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000413 let MIOperandInfo = (ops GPR:$addr, i32imm);
414}
415
416def am6offset : Operand<i32> {
417 let PrintMethod = "printAddrMode6OffsetOperand";
418 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000419}
420
Evan Chenga8e29892007-01-19 07:51:42 +0000421// addrmodepc := pc + reg
422//
423def addrmodepc : Operand<i32>,
424 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
425 let PrintMethod = "printAddrModePCOperand";
426 let MIOperandInfo = (ops GPR, i32imm);
427}
428
Bob Wilson4f38b382009-08-21 21:58:55 +0000429def nohash_imm : Operand<i32> {
430 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000431}
432
Evan Chenga8e29892007-01-19 07:51:42 +0000433//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000434
Evan Cheng37f25d92008-08-28 23:39:26 +0000435include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000436
437//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000438// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000439//
440
Evan Cheng3924f782008-08-29 07:36:24 +0000441/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000442/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000443multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
444 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000445 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000446 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000447 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
448 let Inst{25} = 1;
449 }
Evan Chengedda31c2008-11-05 18:35:52 +0000450 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000451 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000452 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000453 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000454 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000455 let isCommutable = Commutable;
456 }
Evan Chengedda31c2008-11-05 18:35:52 +0000457 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000458 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000459 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
460 let Inst{25} = 0;
461 }
Evan Chenga8e29892007-01-19 07:51:42 +0000462}
463
Evan Cheng1e249e32009-06-25 20:59:23 +0000464/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000465/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000466let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000467multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
468 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000469 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000470 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000471 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000472 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000473 let Inst{25} = 1;
474 }
Evan Chengedda31c2008-11-05 18:35:52 +0000475 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000476 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000477 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
478 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000479 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000480 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000481 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000482 }
Evan Chengedda31c2008-11-05 18:35:52 +0000483 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000484 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000485 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000486 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000487 let Inst{25} = 0;
488 }
Evan Cheng071a2792007-09-11 19:55:27 +0000489}
Evan Chengc85e8322007-07-05 07:13:32 +0000490}
491
492/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000493/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000494/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000495let isCompare = 1, Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000496multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
497 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000498 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000499 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000500 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000501 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000502 let Inst{25} = 1;
503 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000504 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000505 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000506 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000507 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000508 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000509 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000510 let isCommutable = Commutable;
511 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000512 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000513 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000514 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000515 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000516 let Inst{25} = 0;
517 }
Evan Cheng071a2792007-09-11 19:55:27 +0000518}
Evan Chenga8e29892007-01-19 07:51:42 +0000519}
520
Evan Chenga8e29892007-01-19 07:51:42 +0000521/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
522/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000523/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
524multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000525 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000526 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000527 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000528 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000529 let Inst{11-10} = 0b00;
530 let Inst{19-16} = 0b1111;
531 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000532 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000533 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000534 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000535 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000536 let Inst{19-16} = 0b1111;
537 }
Evan Chenga8e29892007-01-19 07:51:42 +0000538}
539
Johnny Chen2ec5e492010-02-22 21:50:40 +0000540multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
541 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
542 IIC_iUNAr, opc, "\t$dst, $src",
543 [/* For disassembly only; pattern left blank */]>,
544 Requires<[IsARM, HasV6]> {
545 let Inst{11-10} = 0b00;
546 let Inst{19-16} = 0b1111;
547 }
548 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
549 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
550 [/* For disassembly only; pattern left blank */]>,
551 Requires<[IsARM, HasV6]> {
552 let Inst{19-16} = 0b1111;
553 }
554}
555
Evan Chenga8e29892007-01-19 07:51:42 +0000556/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
557/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000558multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
559 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000560 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000561 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000562 Requires<[IsARM, HasV6]> {
563 let Inst{11-10} = 0b00;
564 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000565 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
566 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000567 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000568 [(set GPR:$dst, (opnode GPR:$LHS,
569 (rotr GPR:$RHS, rot_imm:$rot)))]>,
570 Requires<[IsARM, HasV6]>;
571}
572
Johnny Chen2ec5e492010-02-22 21:50:40 +0000573// For disassembly only.
574multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
575 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
576 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
577 [/* For disassembly only; pattern left blank */]>,
578 Requires<[IsARM, HasV6]> {
579 let Inst{11-10} = 0b00;
580 }
581 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
582 i32imm:$rot),
583 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
584 [/* For disassembly only; pattern left blank */]>,
585 Requires<[IsARM, HasV6]>;
586}
587
Evan Cheng62674222009-06-25 23:34:10 +0000588/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
589let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000590multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
591 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000592 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000593 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000594 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000595 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000596 let Inst{25} = 1;
597 }
Evan Cheng62674222009-06-25 23:34:10 +0000598 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000599 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000600 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000601 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000602 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000603 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000604 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000605 }
Evan Cheng62674222009-06-25 23:34:10 +0000606 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000607 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000608 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000609 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000610 let Inst{25} = 0;
611 }
Jim Grosbache5165492009-11-09 00:11:35 +0000612}
613// Carry setting variants
614let Defs = [CPSR] in {
615multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
616 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000617 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000618 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000619 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000620 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000621 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000622 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000623 }
Evan Cheng62674222009-06-25 23:34:10 +0000624 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000625 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000626 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000627 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000628 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000629 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000630 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000631 }
Evan Cheng62674222009-06-25 23:34:10 +0000632 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000633 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000634 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000635 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000636 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000637 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000638 }
Evan Cheng071a2792007-09-11 19:55:27 +0000639}
Evan Chengc85e8322007-07-05 07:13:32 +0000640}
Jim Grosbache5165492009-11-09 00:11:35 +0000641}
Evan Chengc85e8322007-07-05 07:13:32 +0000642
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000643//===----------------------------------------------------------------------===//
644// Instructions
645//===----------------------------------------------------------------------===//
646
Evan Chenga8e29892007-01-19 07:51:42 +0000647//===----------------------------------------------------------------------===//
648// Miscellaneous Instructions.
649//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000650
Evan Chenga8e29892007-01-19 07:51:42 +0000651/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
652/// the function. The first operand is the ID# for this instruction, the second
653/// is the index into the MachineConstantPool that this is, the third is the
654/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000655let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000656def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000657PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000658 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000659 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000660
Jim Grosbach4642ad32010-02-22 23:10:38 +0000661// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
662// from removing one half of the matched pairs. That breaks PEI, which assumes
663// these will always be in pairs, and asserts if it finds otherwise. Better way?
664let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000665def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000666PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000667 "${:comment} ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000668 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000669
Jim Grosbach64171712010-02-16 21:07:46 +0000670def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000671PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000672 "${:comment} ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000673 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000674}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000675
Johnny Chenf4d81052010-02-12 22:53:19 +0000676def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000677 [/* For disassembly only; pattern left blank */]>,
678 Requires<[IsARM, HasV6T2]> {
679 let Inst{27-16} = 0b001100100000;
680 let Inst{7-0} = 0b00000000;
681}
682
Johnny Chenf4d81052010-02-12 22:53:19 +0000683def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
684 [/* For disassembly only; pattern left blank */]>,
685 Requires<[IsARM, HasV6T2]> {
686 let Inst{27-16} = 0b001100100000;
687 let Inst{7-0} = 0b00000001;
688}
689
690def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
691 [/* For disassembly only; pattern left blank */]>,
692 Requires<[IsARM, HasV6T2]> {
693 let Inst{27-16} = 0b001100100000;
694 let Inst{7-0} = 0b00000010;
695}
696
697def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
698 [/* For disassembly only; pattern left blank */]>,
699 Requires<[IsARM, HasV6T2]> {
700 let Inst{27-16} = 0b001100100000;
701 let Inst{7-0} = 0b00000011;
702}
703
Johnny Chen2ec5e492010-02-22 21:50:40 +0000704def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
705 "\t$dst, $a, $b",
706 [/* For disassembly only; pattern left blank */]>,
707 Requires<[IsARM, HasV6]> {
708 let Inst{27-20} = 0b01101000;
709 let Inst{7-4} = 0b1011;
710}
711
Johnny Chenf4d81052010-02-12 22:53:19 +0000712def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
713 [/* For disassembly only; pattern left blank */]>,
714 Requires<[IsARM, HasV6T2]> {
715 let Inst{27-16} = 0b001100100000;
716 let Inst{7-0} = 0b00000100;
717}
718
Johnny Chenc6f7b272010-02-11 18:12:29 +0000719// The i32imm operand $val can be used by a debugger to store more information
720// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000721def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000722 [/* For disassembly only; pattern left blank */]>,
723 Requires<[IsARM]> {
724 let Inst{27-20} = 0b00010010;
725 let Inst{7-4} = 0b0111;
726}
727
Johnny Chenb98e1602010-02-12 18:55:33 +0000728// Change Processor State is a system instruction -- for disassembly only.
729// The singleton $opt operand contains the following information:
730// opt{4-0} = mode from Inst{4-0}
731// opt{5} = changemode from Inst{17}
732// opt{8-6} = AIF from Inst{8-6}
733// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000734def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000735 [/* For disassembly only; pattern left blank */]>,
736 Requires<[IsARM]> {
737 let Inst{31-28} = 0b1111;
738 let Inst{27-20} = 0b00010000;
739 let Inst{16} = 0;
740 let Inst{5} = 0;
741}
742
Johnny Chenb92a23f2010-02-21 04:42:01 +0000743// Preload signals the memory system of possible future data/instruction access.
744// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000745//
746// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
747// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000748multiclass APreLoad<bit data, bit read, string opc> {
749
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000750 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000751 !strconcat(opc, "\t[$base, $imm]"), []> {
752 let Inst{31-26} = 0b111101;
753 let Inst{25} = 0; // 0 for immediate form
754 let Inst{24} = data;
755 let Inst{22} = read;
756 let Inst{21-20} = 0b01;
757 }
758
759 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
760 !strconcat(opc, "\t$addr"), []> {
761 let Inst{31-26} = 0b111101;
762 let Inst{25} = 1; // 1 for register form
763 let Inst{24} = data;
764 let Inst{22} = read;
765 let Inst{21-20} = 0b01;
766 let Inst{4} = 0;
767 }
768}
769
770defm PLD : APreLoad<1, 1, "pld">;
771defm PLDW : APreLoad<1, 0, "pldw">;
772defm PLI : APreLoad<0, 1, "pli">;
773
Johnny Chena1e76212010-02-13 02:51:09 +0000774def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
775 [/* For disassembly only; pattern left blank */]>,
776 Requires<[IsARM]> {
777 let Inst{31-28} = 0b1111;
778 let Inst{27-20} = 0b00010000;
779 let Inst{16} = 1;
780 let Inst{9} = 1;
781 let Inst{7-4} = 0b0000;
782}
783
784def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
785 [/* For disassembly only; pattern left blank */]>,
786 Requires<[IsARM]> {
787 let Inst{31-28} = 0b1111;
788 let Inst{27-20} = 0b00010000;
789 let Inst{16} = 1;
790 let Inst{9} = 0;
791 let Inst{7-4} = 0b0000;
792}
793
Johnny Chenf4d81052010-02-12 22:53:19 +0000794def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000795 [/* For disassembly only; pattern left blank */]>,
796 Requires<[IsARM, HasV7]> {
797 let Inst{27-16} = 0b001100100000;
798 let Inst{7-4} = 0b1111;
799}
800
Johnny Chenba6e0332010-02-11 17:14:31 +0000801// A5.4 Permanently UNDEFINED instructions.
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000802// FIXME: Temporary emitted as raw bytes until this pseudo-op will be added to
803// binutils
Evan Chengfb3611d2010-05-11 07:26:32 +0000804let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000805def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000806 ".long 0xe7ffdefe ${:comment} trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000807 Requires<[IsARM]> {
808 let Inst{27-25} = 0b011;
809 let Inst{24-20} = 0b11111;
810 let Inst{7-5} = 0b111;
811 let Inst{4} = 0b1;
812}
813
Evan Cheng12c3a532008-11-06 17:48:05 +0000814// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000815let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000816def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000817 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000818 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000819
Evan Cheng325474e2008-01-07 23:56:57 +0000820let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000821def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000822 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000823 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000824
Evan Chengd87293c2008-11-06 08:47:38 +0000825def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000826 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000827 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
828
Evan Chengd87293c2008-11-06 08:47:38 +0000829def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000830 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000831 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
832
Evan Chengd87293c2008-11-06 08:47:38 +0000833def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000834 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000835 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
836
Evan Chengd87293c2008-11-06 08:47:38 +0000837def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000838 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000839 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
840}
Chris Lattner13c63102008-01-06 05:55:01 +0000841let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000842def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000843 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000844 [(store GPR:$src, addrmodepc:$addr)]>;
845
Evan Chengd87293c2008-11-06 08:47:38 +0000846def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000847 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000848 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
849
Evan Chengd87293c2008-11-06 08:47:38 +0000850def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000851 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000852 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
853}
Evan Cheng12c3a532008-11-06 17:48:05 +0000854} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000855
Evan Chenge07715c2009-06-23 05:25:29 +0000856
857// LEApcrel - Load a pc-relative address into a register without offending the
858// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000859let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +0000860let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000861def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000862 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +0000863 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +0000864
Jim Grosbacha967d112010-06-21 21:27:27 +0000865} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +0000866def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000867 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +0000868 Pseudo, IIC_iALUi,
869 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000870 let Inst{25} = 1;
871}
Evan Chenge07715c2009-06-23 05:25:29 +0000872
Evan Chenga8e29892007-01-19 07:51:42 +0000873//===----------------------------------------------------------------------===//
874// Control Flow Instructions.
875//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000876
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000877let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
878 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000879 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000880 "bx", "\tlr", [(ARMretflag)]>,
881 Requires<[IsARM, HasV4T]> {
882 let Inst{3-0} = 0b1110;
883 let Inst{7-4} = 0b0001;
884 let Inst{19-8} = 0b111111111111;
885 let Inst{27-20} = 0b00010010;
886 }
887
888 // ARMV4 only
889 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
890 "mov", "\tpc, lr", [(ARMretflag)]>,
891 Requires<[IsARM, NoV4T]> {
892 let Inst{11-0} = 0b000000001110;
893 let Inst{15-12} = 0b1111;
894 let Inst{19-16} = 0b0000;
895 let Inst{27-20} = 0b00011010;
896 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000897}
Rafael Espindola27185192006-09-29 21:20:16 +0000898
Bob Wilson04ea6e52009-10-28 00:37:03 +0000899// Indirect branches
900let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000901 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000902 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000903 [(brind GPR:$dst)]>,
904 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000905 let Inst{7-4} = 0b0001;
906 let Inst{19-8} = 0b111111111111;
907 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000908 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000909 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000910
911 // ARMV4 only
912 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
913 [(brind GPR:$dst)]>,
914 Requires<[IsARM, NoV4T]> {
915 let Inst{11-4} = 0b00000000;
916 let Inst{15-12} = 0b1111;
917 let Inst{19-16} = 0b0000;
918 let Inst{27-20} = 0b00011010;
919 let Inst{31-28} = 0b1110;
920 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000921}
922
Evan Chenga8e29892007-01-19 07:51:42 +0000923// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000924// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000925let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
926 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000927 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
928 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000929 IndexModeUpd, LdStMulFrm, IIC_Br,
Bob Wilsonab346052010-03-16 17:46:45 +0000930 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000931 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000932
Bob Wilson54fc1242009-06-22 21:01:46 +0000933// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000934let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000935 Defs = [R0, R1, R2, R3, R12, LR,
936 D0, D1, D2, D3, D4, D5, D6, D7,
937 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000938 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000939 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000940 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000941 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000942 Requires<[IsARM, IsNotDarwin]> {
943 let Inst{31-28} = 0b1110;
944 }
Evan Cheng277f0742007-06-19 21:05:09 +0000945
Evan Cheng12c3a532008-11-06 17:48:05 +0000946 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000947 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000948 [(ARMcall_pred tglobaladdr:$func)]>,
949 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000950
Evan Chenga8e29892007-01-19 07:51:42 +0000951 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000952 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000953 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000954 [(ARMcall GPR:$func)]>,
955 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000956 let Inst{7-4} = 0b0011;
957 let Inst{19-8} = 0b111111111111;
958 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000959 }
960
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000961 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000962 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
963 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000964 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000965 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000966 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000967 let Inst{7-4} = 0b0001;
968 let Inst{19-8} = 0b111111111111;
969 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000970 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000971
972 // ARMv4
973 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
974 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
975 [(ARMcall_nolink tGPR:$func)]>,
976 Requires<[IsARM, NoV4T, IsNotDarwin]> {
977 let Inst{11-4} = 0b00000000;
978 let Inst{15-12} = 0b1111;
979 let Inst{19-16} = 0b0000;
980 let Inst{27-20} = 0b00011010;
981 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000982}
983
984// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000985let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000986 Defs = [R0, R1, R2, R3, R9, R12, LR,
987 D0, D1, D2, D3, D4, D5, D6, D7,
988 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000989 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000990 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000991 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000992 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
993 let Inst{31-28} = 0b1110;
994 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000995
996 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000997 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000998 [(ARMcall_pred tglobaladdr:$func)]>,
999 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001000
1001 // ARMv5T and above
1002 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001003 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001004 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1005 let Inst{7-4} = 0b0011;
1006 let Inst{19-8} = 0b111111111111;
1007 let Inst{27-20} = 0b00010010;
1008 }
1009
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001010 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001011 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1012 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001013 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001014 [(ARMcall_nolink tGPR:$func)]>,
1015 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001016 let Inst{7-4} = 0b0001;
1017 let Inst{19-8} = 0b111111111111;
1018 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001019 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001020
1021 // ARMv4
1022 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1023 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1024 [(ARMcall_nolink tGPR:$func)]>,
1025 Requires<[IsARM, NoV4T, IsDarwin]> {
1026 let Inst{11-4} = 0b00000000;
1027 let Inst{15-12} = 0b1111;
1028 let Inst{19-16} = 0b0000;
1029 let Inst{27-20} = 0b00011010;
1030 }
Rafael Espindola35574632006-07-18 17:00:30 +00001031}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001032
Dale Johannesen51e28e62010-06-03 21:09:53 +00001033// Tail calls.
1034
1035let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1036 // Darwin versions.
1037 let Defs = [R0, R1, R2, R3, R9, R12,
1038 D0, D1, D2, D3, D4, D5, D6, D7,
1039 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1040 D27, D28, D29, D30, D31, PC],
1041 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001042 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1043 Pseudo, IIC_Br,
1044 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001045
Evan Cheng6523d2f2010-06-19 00:11:54 +00001046 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1047 Pseudo, IIC_Br,
1048 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001049
Evan Cheng6523d2f2010-06-19 00:11:54 +00001050 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001051 IIC_Br, "b\t$dst @ TAILCALL",
1052 []>, Requires<[IsDarwin]>;
1053
1054 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001055 IIC_Br, "b.w\t$dst @ TAILCALL",
1056 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001057
Evan Cheng6523d2f2010-06-19 00:11:54 +00001058 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1059 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1060 []>, Requires<[IsDarwin]> {
1061 let Inst{7-4} = 0b0001;
1062 let Inst{19-8} = 0b111111111111;
1063 let Inst{27-20} = 0b00010010;
1064 let Inst{31-28} = 0b1110;
1065 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001066 }
1067
1068 // Non-Darwin versions (the difference is R9).
1069 let Defs = [R0, R1, R2, R3, R12,
1070 D0, D1, D2, D3, D4, D5, D6, D7,
1071 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1072 D27, D28, D29, D30, D31, PC],
1073 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001074 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1075 Pseudo, IIC_Br,
1076 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001077
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001078 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001079 Pseudo, IIC_Br,
1080 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001081
Evan Cheng6523d2f2010-06-19 00:11:54 +00001082 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1083 IIC_Br, "b\t$dst @ TAILCALL",
1084 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001085
Evan Cheng6523d2f2010-06-19 00:11:54 +00001086 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1087 IIC_Br, "b.w\t$dst @ TAILCALL",
1088 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001089
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001090 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001091 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1092 []>, Requires<[IsNotDarwin]> {
1093 let Inst{7-4} = 0b0001;
1094 let Inst{19-8} = 0b111111111111;
1095 let Inst{27-20} = 0b00010010;
1096 let Inst{31-28} = 0b1110;
1097 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001098 }
1099}
1100
David Goodwin1a8f36e2009-08-12 18:31:53 +00001101let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001102 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001103 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001104 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001105 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001106 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001107
Owen Anderson20ab2902007-11-12 07:39:39 +00001108 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001109 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001110 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001111 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001112 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001113 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001114 let Inst{20} = 0; // S Bit
1115 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001116 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001117 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001118 def BR_JTm : JTI<(outs),
1119 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001120 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001121 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1122 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001123 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001124 let Inst{20} = 1; // L bit
1125 let Inst{21} = 0; // W bit
1126 let Inst{22} = 0; // B bit
1127 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001128 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001129 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001130 def BR_JTadd : JTI<(outs),
1131 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001132 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001133 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1134 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001135 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001136 let Inst{20} = 0; // S bit
1137 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001138 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001139 }
1140 } // isNotDuplicable = 1, isIndirectBranch = 1
1141 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001142
Evan Chengc85e8322007-07-05 07:13:32 +00001143 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001144 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001145 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001146 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001147 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001148}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001149
Johnny Chena1e76212010-02-13 02:51:09 +00001150// Branch and Exchange Jazelle -- for disassembly only
1151def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1152 [/* For disassembly only; pattern left blank */]> {
1153 let Inst{23-20} = 0b0010;
1154 //let Inst{19-8} = 0xfff;
1155 let Inst{7-4} = 0b0010;
1156}
1157
Johnny Chen0296f3e2010-02-16 21:59:54 +00001158// Secure Monitor Call is a system instruction -- for disassembly only
1159def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1160 [/* For disassembly only; pattern left blank */]> {
1161 let Inst{23-20} = 0b0110;
1162 let Inst{7-4} = 0b0111;
1163}
1164
Johnny Chen64dfb782010-02-16 20:04:27 +00001165// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001166let isCall = 1 in {
1167def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1168 [/* For disassembly only; pattern left blank */]>;
1169}
1170
Johnny Chenfb566792010-02-17 21:39:10 +00001171// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001172def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1173 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001174 [/* For disassembly only; pattern left blank */]> {
1175 let Inst{31-28} = 0b1111;
1176 let Inst{22-20} = 0b110; // W = 1
1177}
1178
1179def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1180 NoItinerary, "srs${addr:submode}\tsp, $mode",
1181 [/* For disassembly only; pattern left blank */]> {
1182 let Inst{31-28} = 0b1111;
1183 let Inst{22-20} = 0b100; // W = 0
1184}
1185
Johnny Chenfb566792010-02-17 21:39:10 +00001186// Return From Exception is a system instruction -- for disassembly only
1187def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1188 NoItinerary, "rfe${addr:submode}\t$base!",
1189 [/* For disassembly only; pattern left blank */]> {
1190 let Inst{31-28} = 0b1111;
1191 let Inst{22-20} = 0b011; // W = 1
1192}
1193
1194def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1195 NoItinerary, "rfe${addr:submode}\t$base",
1196 [/* For disassembly only; pattern left blank */]> {
1197 let Inst{31-28} = 0b1111;
1198 let Inst{22-20} = 0b001; // W = 0
1199}
1200
Evan Chenga8e29892007-01-19 07:51:42 +00001201//===----------------------------------------------------------------------===//
1202// Load / store Instructions.
1203//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001204
Evan Chenga8e29892007-01-19 07:51:42 +00001205// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001206let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001207def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001208 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001209 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001210
Evan Chengfa775d02007-03-19 07:20:03 +00001211// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001212let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1213 isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001214def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001215 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001216
Evan Chenga8e29892007-01-19 07:51:42 +00001217// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001218def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001219 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001220 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001221
Jim Grosbach64171712010-02-16 21:07:46 +00001222def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001223 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001224 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001225
Evan Chenga8e29892007-01-19 07:51:42 +00001226// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001227def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001228 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001229 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001230
David Goodwin5d598aa2009-08-19 18:00:44 +00001231def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001232 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001233 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001234
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001235let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001236// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001237def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001238 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001239 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001240
Evan Chenga8e29892007-01-19 07:51:42 +00001241// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001242def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001243 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001244 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001245
Evan Chengd87293c2008-11-06 08:47:38 +00001246def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001247 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001248 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001249
Evan Chengd87293c2008-11-06 08:47:38 +00001250def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001251 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001252 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001253
Evan Chengd87293c2008-11-06 08:47:38 +00001254def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001255 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001256 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001257
Evan Chengd87293c2008-11-06 08:47:38 +00001258def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001259 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001260 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001261
Evan Chengd87293c2008-11-06 08:47:38 +00001262def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001263 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001264 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001265
Evan Chengd87293c2008-11-06 08:47:38 +00001266def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001267 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001268 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001269
Evan Chengd87293c2008-11-06 08:47:38 +00001270def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001271 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001272 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001273
Evan Chengd87293c2008-11-06 08:47:38 +00001274def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001275 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001276 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001277
Evan Chengd87293c2008-11-06 08:47:38 +00001278def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001279 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001280 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001281
1282// For disassembly only
1283def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1284 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1285 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1286 Requires<[IsARM, HasV5TE]>;
1287
1288// For disassembly only
1289def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1290 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1291 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1292 Requires<[IsARM, HasV5TE]>;
1293
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001294} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001295
Johnny Chenadb561d2010-02-18 03:27:42 +00001296// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001297
1298def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1299 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1300 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1301 let Inst{21} = 1; // overwrite
1302}
1303
1304def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001305 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1306 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1307 let Inst{21} = 1; // overwrite
1308}
1309
1310def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chen1cfa0942010-04-15 23:12:47 +00001311 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001312 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1313 let Inst{21} = 1; // overwrite
1314}
1315
1316def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1317 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1318 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1319 let Inst{21} = 1; // overwrite
1320}
1321
1322def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1323 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1324 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001325 let Inst{21} = 1; // overwrite
1326}
1327
Evan Chenga8e29892007-01-19 07:51:42 +00001328// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001329def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001330 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001331 [(store GPR:$src, addrmode2:$addr)]>;
1332
1333// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001334def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1335 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001336 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1337
David Goodwin5d598aa2009-08-19 18:00:44 +00001338def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001339 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001340 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1341
1342// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001343let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001344def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001345 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001346 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001347
1348// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001349def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001350 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001351 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001352 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001353 [(set GPR:$base_wb,
1354 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1355
Evan Chengd87293c2008-11-06 08:47:38 +00001356def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001357 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001358 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001359 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001360 [(set GPR:$base_wb,
1361 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1362
Evan Chengd87293c2008-11-06 08:47:38 +00001363def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001364 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001365 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001366 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001367 [(set GPR:$base_wb,
1368 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1369
Evan Chengd87293c2008-11-06 08:47:38 +00001370def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001371 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001372 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001373 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001374 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1375 GPR:$base, am3offset:$offset))]>;
1376
Evan Chengd87293c2008-11-06 08:47:38 +00001377def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001378 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001379 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001380 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001381 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1382 GPR:$base, am2offset:$offset))]>;
1383
Evan Chengd87293c2008-11-06 08:47:38 +00001384def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001385 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001386 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001387 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001388 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1389 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001390
Johnny Chen39a4bb32010-02-18 22:31:18 +00001391// For disassembly only
1392def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1393 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1394 StMiscFrm, IIC_iStoreru,
1395 "strd", "\t$src1, $src2, [$base, $offset]!",
1396 "$base = $base_wb", []>;
1397
1398// For disassembly only
1399def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1400 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1401 StMiscFrm, IIC_iStoreru,
1402 "strd", "\t$src1, $src2, [$base], $offset",
1403 "$base = $base_wb", []>;
1404
Johnny Chenad4df4c2010-03-01 19:22:00 +00001405// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001406
1407def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001408 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001409 StFrm, IIC_iStoreru,
1410 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1411 [/* For disassembly only; pattern left blank */]> {
1412 let Inst{21} = 1; // overwrite
1413}
1414
1415def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001416 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001417 StFrm, IIC_iStoreru,
1418 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1419 [/* For disassembly only; pattern left blank */]> {
1420 let Inst{21} = 1; // overwrite
1421}
1422
Johnny Chenad4df4c2010-03-01 19:22:00 +00001423def STRHT: AI3sthpo<(outs GPR:$base_wb),
1424 (ins GPR:$src, GPR:$base,am3offset:$offset),
1425 StMiscFrm, IIC_iStoreru,
1426 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1427 [/* For disassembly only; pattern left blank */]> {
1428 let Inst{21} = 1; // overwrite
1429}
1430
Evan Chenga8e29892007-01-19 07:51:42 +00001431//===----------------------------------------------------------------------===//
1432// Load / store multiple Instructions.
1433//
1434
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001435let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001436def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001437 reglist:$dsts, variable_ops),
1438 IndexModeNone, LdStMulFrm, IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +00001439 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001440
Bob Wilson815baeb2010-03-13 01:08:20 +00001441def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1442 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001443 IndexModeUpd, LdStMulFrm, IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001444 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001445 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001446} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001447
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001448let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001449def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001450 reglist:$srcs, variable_ops),
1451 IndexModeNone, LdStMulFrm, IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +00001452 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1453
1454def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1455 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001456 IndexModeUpd, LdStMulFrm, IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001457 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001458 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001459} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001460
1461//===----------------------------------------------------------------------===//
1462// Move Instructions.
1463//
1464
Evan Chengcd799b92009-06-12 20:46:18 +00001465let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001466def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001467 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001468 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001469 let Inst{25} = 0;
1470}
1471
Dale Johannesen38d5f042010-06-15 22:24:08 +00001472// A version for the smaller set of tail call registers.
1473let neverHasSideEffects = 1 in
1474def MOVr_TC : AsI1<0b1101, (outs tcGPR:$dst), (ins tcGPR:$src), DPFrm,
1475 IIC_iMOVr, "mov", "\t$dst, $src", []>, UnaryDP {
1476 let Inst{11-4} = 0b00000000;
1477 let Inst{25} = 0;
1478}
1479
Jim Grosbach64171712010-02-16 21:07:46 +00001480def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001481 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001482 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001483 let Inst{25} = 0;
1484}
Evan Chenga2515702007-03-19 07:09:02 +00001485
Evan Chengb3379fb2009-02-05 08:42:55 +00001486let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001487def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001488 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001489 let Inst{25} = 1;
1490}
1491
1492let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001493def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001494 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001495 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001496 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001497 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001498 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001499 let Inst{25} = 1;
1500}
1501
Evan Cheng5adb66a2009-09-28 09:14:39 +00001502let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001503def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1504 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001505 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001506 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001507 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001508 lo16AllZero:$imm))]>, UnaryDP,
1509 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001510 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001511 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001512}
Evan Cheng13ab0202007-07-10 18:08:01 +00001513
Evan Cheng20956592009-10-21 08:15:52 +00001514def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1515 Requires<[IsARM, HasV6T2]>;
1516
David Goodwinca01a8d2009-09-01 18:32:09 +00001517let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001518def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001519 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001520 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001521
1522// These aren't really mov instructions, but we have to define them this way
1523// due to flag operands.
1524
Evan Cheng071a2792007-09-11 19:55:27 +00001525let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001526def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001527 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001528 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001529def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001530 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001531 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001532}
Evan Chenga8e29892007-01-19 07:51:42 +00001533
Evan Chenga8e29892007-01-19 07:51:42 +00001534//===----------------------------------------------------------------------===//
1535// Extend Instructions.
1536//
1537
1538// Sign extenders
1539
Evan Cheng97f48c32008-11-06 22:15:19 +00001540defm SXTB : AI_unary_rrot<0b01101010,
1541 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1542defm SXTH : AI_unary_rrot<0b01101011,
1543 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001544
Evan Cheng97f48c32008-11-06 22:15:19 +00001545defm SXTAB : AI_bin_rrot<0b01101010,
1546 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1547defm SXTAH : AI_bin_rrot<0b01101011,
1548 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001549
Johnny Chen2ec5e492010-02-22 21:50:40 +00001550// For disassembly only
1551defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1552
1553// For disassembly only
1554defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001555
1556// Zero extenders
1557
1558let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001559defm UXTB : AI_unary_rrot<0b01101110,
1560 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1561defm UXTH : AI_unary_rrot<0b01101111,
1562 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1563defm UXTB16 : AI_unary_rrot<0b01101100,
1564 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001565
Jim Grosbach542f6422010-07-28 23:25:44 +00001566// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1567// The transformation should probably be done as a combiner action
1568// instead so we can include a check for masking back in the upper
1569// eight bits of the source into the lower eight bits of the result.
1570//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1571// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001572def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001573 (UXTB16r_rot GPR:$Src, 8)>;
1574
Evan Cheng97f48c32008-11-06 22:15:19 +00001575defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001576 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001577defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001578 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001579}
1580
Evan Chenga8e29892007-01-19 07:51:42 +00001581// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001582// For disassembly only
1583defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001584
Evan Chenga8e29892007-01-19 07:51:42 +00001585
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001586def SBFX : I<(outs GPR:$dst),
1587 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1588 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001589 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001590 Requires<[IsARM, HasV6T2]> {
1591 let Inst{27-21} = 0b0111101;
1592 let Inst{6-4} = 0b101;
1593}
1594
1595def UBFX : I<(outs GPR:$dst),
1596 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1597 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001598 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001599 Requires<[IsARM, HasV6T2]> {
1600 let Inst{27-21} = 0b0111111;
1601 let Inst{6-4} = 0b101;
1602}
1603
Evan Chenga8e29892007-01-19 07:51:42 +00001604//===----------------------------------------------------------------------===//
1605// Arithmetic Instructions.
1606//
1607
Jim Grosbach26421962008-10-14 20:36:24 +00001608defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001609 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001610defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001611 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001612
Evan Chengc85e8322007-07-05 07:13:32 +00001613// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001614defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1615 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1616defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001617 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001618
Evan Cheng62674222009-06-25 23:34:10 +00001619defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001620 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001621defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001622 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001623defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001624 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001625defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001626 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001627
Evan Chengedda31c2008-11-05 18:35:52 +00001628def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001629 IIC_iALUi, "rsb", "\t$dst, $a, $b",
1630 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001631 let Inst{25} = 1;
1632}
Evan Cheng13ab0202007-07-10 18:08:01 +00001633
Bob Wilsoncff71782010-08-05 18:23:43 +00001634// The reg/reg form is only defined for the disassembler; for codegen it is
1635// equivalent to SUBrr.
1636def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001637 IIC_iALUr, "rsb", "\t$dst, $a, $b",
1638 [/* For disassembly only; pattern left blank */]> {
Bob Wilsoncff71782010-08-05 18:23:43 +00001639 let Inst{25} = 0;
1640 let Inst{11-4} = 0b00000000;
1641}
1642
Evan Chengedda31c2008-11-05 18:35:52 +00001643def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001644 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
1645 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001646 let Inst{25} = 0;
1647}
Evan Chengc85e8322007-07-05 07:13:32 +00001648
1649// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001650let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001651def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001652 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001653 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001654 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001655 let Inst{25} = 1;
1656}
Evan Chengedda31c2008-11-05 18:35:52 +00001657def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001658 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001659 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001660 let Inst{20} = 1;
1661 let Inst{25} = 0;
1662}
Evan Cheng071a2792007-09-11 19:55:27 +00001663}
Evan Chengc85e8322007-07-05 07:13:32 +00001664
Evan Cheng62674222009-06-25 23:34:10 +00001665let Uses = [CPSR] in {
1666def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001667 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001668 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1669 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001670 let Inst{25} = 1;
1671}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001672// The reg/reg form is only defined for the disassembler; for codegen it is
1673// equivalent to SUBrr.
1674def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1675 DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b",
1676 [/* For disassembly only; pattern left blank */]> {
1677 let Inst{25} = 0;
1678 let Inst{11-4} = 0b00000000;
1679}
Evan Cheng62674222009-06-25 23:34:10 +00001680def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001681 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001682 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1683 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001684 let Inst{25} = 0;
1685}
Evan Cheng62674222009-06-25 23:34:10 +00001686}
1687
1688// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001689let Defs = [CPSR], Uses = [CPSR] in {
1690def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001691 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001692 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1693 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001694 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001695 let Inst{25} = 1;
1696}
Evan Cheng1e249e32009-06-25 20:59:23 +00001697def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001698 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001699 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1700 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001701 let Inst{20} = 1;
1702 let Inst{25} = 0;
1703}
Evan Cheng071a2792007-09-11 19:55:27 +00001704}
Evan Cheng2c614c52007-06-06 10:17:05 +00001705
Evan Chenga8e29892007-01-19 07:51:42 +00001706// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001707// The assume-no-carry-in form uses the negation of the input since add/sub
1708// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1709// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1710// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001711def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1712 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001713def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1714 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1715// The with-carry-in form matches bitwise not instead of the negation.
1716// Effectively, the inverse interpretation of the carry flag already accounts
1717// for part of the negation.
1718def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1719 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001720
1721// Note: These are implemented in C++ code, because they have to generate
1722// ADD/SUBrs instructions, which use a complex pattern that a xform function
1723// cannot produce.
1724// (mul X, 2^n+1) -> (add (X << n), X)
1725// (mul X, 2^n-1) -> (rsb X, (X << n))
1726
Johnny Chen667d1272010-02-22 18:50:54 +00001727// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001728// GPR:$dst = GPR:$a op GPR:$b
Nate Begeman692433b2010-07-29 17:56:55 +00001729class AAI<bits<8> op27_20, bits<4> op7_4, string opc,
1730 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Johnny Chen2faf3912010-02-14 06:32:20 +00001731 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Nate Begeman692433b2010-07-29 17:56:55 +00001732 opc, "\t$dst, $a, $b", pattern> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001733 let Inst{27-20} = op27_20;
1734 let Inst{7-4} = op7_4;
1735}
1736
Johnny Chen667d1272010-02-22 18:50:54 +00001737// Saturating add/subtract -- for disassembly only
1738
Nate Begeman692433b2010-07-29 17:56:55 +00001739def QADD : AAI<0b00010000, 0b0101, "qadd",
1740 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001741def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1742def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1743def QASX : AAI<0b01100010, 0b0011, "qasx">;
1744def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1745def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1746def QSAX : AAI<0b01100010, 0b0101, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001747def QSUB : AAI<0b00010010, 0b0101, "qsub",
1748 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001749def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1750def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1751def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1752def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1753def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1754def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1755def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1756def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1757
1758// Signed/Unsigned add/subtract -- for disassembly only
1759
1760def SASX : AAI<0b01100001, 0b0011, "sasx">;
1761def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1762def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1763def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1764def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1765def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1766def UASX : AAI<0b01100101, 0b0011, "uasx">;
1767def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1768def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1769def USAX : AAI<0b01100101, 0b0101, "usax">;
1770def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1771def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1772
1773// Signed/Unsigned halving add/subtract -- for disassembly only
1774
1775def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1776def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1777def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1778def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1779def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1780def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1781def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1782def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1783def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1784def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1785def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1786def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1787
Johnny Chenadc77332010-02-26 22:04:29 +00001788// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001789
Johnny Chenadc77332010-02-26 22:04:29 +00001790def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001791 MulFrm /* for convenience */, NoItinerary, "usad8",
1792 "\t$dst, $a, $b", []>,
1793 Requires<[IsARM, HasV6]> {
1794 let Inst{27-20} = 0b01111000;
1795 let Inst{15-12} = 0b1111;
1796 let Inst{7-4} = 0b0001;
1797}
1798def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1799 MulFrm /* for convenience */, NoItinerary, "usada8",
1800 "\t$dst, $a, $b, $acc", []>,
1801 Requires<[IsARM, HasV6]> {
1802 let Inst{27-20} = 0b01111000;
1803 let Inst{7-4} = 0b0001;
1804}
1805
1806// Signed/Unsigned saturate -- for disassembly only
1807
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001808def sat_shift : Operand<i32> {
1809 let PrintMethod = "printSatShiftOperand";
Johnny Chen667d1272010-02-22 18:50:54 +00001810}
1811
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001812def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, sat_shift:$sh),
1813 SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1814 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001815 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001816 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001817}
1818
Bob Wilson9a1c1892010-08-11 00:01:18 +00001819def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001820 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1821 [/* For disassembly only; pattern left blank */]> {
1822 let Inst{27-20} = 0b01101010;
1823 let Inst{7-4} = 0b0011;
1824}
1825
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001826def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, sat_shift:$sh),
1827 SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
1828 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001829 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001830 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001831}
1832
Bob Wilson9a1c1892010-08-11 00:01:18 +00001833def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001834 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1835 [/* For disassembly only; pattern left blank */]> {
1836 let Inst{27-20} = 0b01101110;
1837 let Inst{7-4} = 0b0011;
1838}
Evan Chenga8e29892007-01-19 07:51:42 +00001839
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001840def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
1841def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001842
Evan Chenga8e29892007-01-19 07:51:42 +00001843//===----------------------------------------------------------------------===//
1844// Bitwise Instructions.
1845//
1846
Jim Grosbach26421962008-10-14 20:36:24 +00001847defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001848 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001849defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001850 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001851defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001852 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001853defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001854 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001855
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001856def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001857 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001858 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001859 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1860 Requires<[IsARM, HasV6T2]> {
1861 let Inst{27-21} = 0b0111110;
1862 let Inst{6-0} = 0b0011111;
1863}
1864
Johnny Chenb2503c02010-02-17 06:31:48 +00001865// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001866def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00001867 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001868 "bfi", "\t$dst, $val, $imm", "$src = $dst",
1869 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
1870 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00001871 Requires<[IsARM, HasV6T2]> {
1872 let Inst{27-21} = 0b0111110;
1873 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1874}
1875
David Goodwin5d598aa2009-08-19 18:00:44 +00001876def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001877 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001878 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001879 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001880 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001881}
Evan Chengedda31c2008-11-05 18:35:52 +00001882def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001883 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001884 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1885 let Inst{25} = 0;
1886}
Evan Chengb3379fb2009-02-05 08:42:55 +00001887let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001888def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001889 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001890 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1891 let Inst{25} = 1;
1892}
Evan Chenga8e29892007-01-19 07:51:42 +00001893
1894def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1895 (BICri GPR:$src, so_imm_not:$imm)>;
1896
1897//===----------------------------------------------------------------------===//
1898// Multiply Instructions.
1899//
1900
Evan Cheng8de898a2009-06-26 00:19:44 +00001901let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001902def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001903 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001904 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001905
Evan Chengfbc9d412008-11-06 01:21:28 +00001906def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001907 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001908 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001909
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001910def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001911 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001912 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1913 Requires<[IsARM, HasV6T2]>;
1914
Evan Chenga8e29892007-01-19 07:51:42 +00001915// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001916let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001917let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001918def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001919 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001920 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001921
Evan Chengfbc9d412008-11-06 01:21:28 +00001922def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001923 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001924 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001925}
Evan Chenga8e29892007-01-19 07:51:42 +00001926
1927// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001928def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001929 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001930 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001931
Evan Chengfbc9d412008-11-06 01:21:28 +00001932def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001933 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001934 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001935
Evan Chengfbc9d412008-11-06 01:21:28 +00001936def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001937 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001938 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001939 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001940} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001941
1942// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001943def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001944 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001945 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001946 Requires<[IsARM, HasV6]> {
1947 let Inst{7-4} = 0b0001;
1948 let Inst{15-12} = 0b1111;
1949}
Evan Cheng13ab0202007-07-10 18:08:01 +00001950
Johnny Chen2ec5e492010-02-22 21:50:40 +00001951def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1952 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1953 [/* For disassembly only; pattern left blank */]>,
1954 Requires<[IsARM, HasV6]> {
1955 let Inst{7-4} = 0b0011; // R = 1
1956 let Inst{15-12} = 0b1111;
1957}
1958
Evan Chengfbc9d412008-11-06 01:21:28 +00001959def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001960 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001961 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001962 Requires<[IsARM, HasV6]> {
1963 let Inst{7-4} = 0b0001;
1964}
Evan Chenga8e29892007-01-19 07:51:42 +00001965
Johnny Chen2ec5e492010-02-22 21:50:40 +00001966def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1967 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1968 [/* For disassembly only; pattern left blank */]>,
1969 Requires<[IsARM, HasV6]> {
1970 let Inst{7-4} = 0b0011; // R = 1
1971}
Evan Chenga8e29892007-01-19 07:51:42 +00001972
Evan Chengfbc9d412008-11-06 01:21:28 +00001973def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001974 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001975 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001976 Requires<[IsARM, HasV6]> {
1977 let Inst{7-4} = 0b1101;
1978}
Evan Chenga8e29892007-01-19 07:51:42 +00001979
Johnny Chen2ec5e492010-02-22 21:50:40 +00001980def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1981 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
1982 [/* For disassembly only; pattern left blank */]>,
1983 Requires<[IsARM, HasV6]> {
1984 let Inst{7-4} = 0b1111; // R = 1
1985}
1986
Raul Herbster37fb5b12007-08-30 23:25:47 +00001987multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001988 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001989 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001990 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1991 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001992 Requires<[IsARM, HasV5TE]> {
1993 let Inst{5} = 0;
1994 let Inst{6} = 0;
1995 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001996
Evan Chengeb4f52e2008-11-06 03:35:07 +00001997 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001998 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001999 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002000 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002001 Requires<[IsARM, HasV5TE]> {
2002 let Inst{5} = 0;
2003 let Inst{6} = 1;
2004 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002005
Evan Chengeb4f52e2008-11-06 03:35:07 +00002006 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002007 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002008 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002009 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002010 Requires<[IsARM, HasV5TE]> {
2011 let Inst{5} = 1;
2012 let Inst{6} = 0;
2013 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002014
Evan Chengeb4f52e2008-11-06 03:35:07 +00002015 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002016 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002017 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2018 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002019 Requires<[IsARM, HasV5TE]> {
2020 let Inst{5} = 1;
2021 let Inst{6} = 1;
2022 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002023
Evan Chengeb4f52e2008-11-06 03:35:07 +00002024 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002025 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002026 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002027 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002028 Requires<[IsARM, HasV5TE]> {
2029 let Inst{5} = 1;
2030 let Inst{6} = 0;
2031 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002032
Evan Chengeb4f52e2008-11-06 03:35:07 +00002033 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002034 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002035 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002036 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002037 Requires<[IsARM, HasV5TE]> {
2038 let Inst{5} = 1;
2039 let Inst{6} = 1;
2040 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002041}
2042
Raul Herbster37fb5b12007-08-30 23:25:47 +00002043
2044multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002045 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002046 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002047 [(set GPR:$dst, (add GPR:$acc,
2048 (opnode (sext_inreg GPR:$a, i16),
2049 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002050 Requires<[IsARM, HasV5TE]> {
2051 let Inst{5} = 0;
2052 let Inst{6} = 0;
2053 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002054
Evan Chengeb4f52e2008-11-06 03:35:07 +00002055 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002056 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002057 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002058 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002059 Requires<[IsARM, HasV5TE]> {
2060 let Inst{5} = 0;
2061 let Inst{6} = 1;
2062 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002063
Evan Chengeb4f52e2008-11-06 03:35:07 +00002064 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002065 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002066 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002067 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002068 Requires<[IsARM, HasV5TE]> {
2069 let Inst{5} = 1;
2070 let Inst{6} = 0;
2071 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002072
Evan Chengeb4f52e2008-11-06 03:35:07 +00002073 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002074 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2075 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2076 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002077 Requires<[IsARM, HasV5TE]> {
2078 let Inst{5} = 1;
2079 let Inst{6} = 1;
2080 }
Evan Chenga8e29892007-01-19 07:51:42 +00002081
Evan Chengeb4f52e2008-11-06 03:35:07 +00002082 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002083 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002084 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002085 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002086 Requires<[IsARM, HasV5TE]> {
2087 let Inst{5} = 0;
2088 let Inst{6} = 0;
2089 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002090
Evan Chengeb4f52e2008-11-06 03:35:07 +00002091 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002092 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002093 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002094 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002095 Requires<[IsARM, HasV5TE]> {
2096 let Inst{5} = 0;
2097 let Inst{6} = 1;
2098 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002099}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002100
Raul Herbster37fb5b12007-08-30 23:25:47 +00002101defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2102defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002103
Johnny Chen83498e52010-02-12 21:59:23 +00002104// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2105def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2106 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2107 [/* For disassembly only; pattern left blank */]>,
2108 Requires<[IsARM, HasV5TE]> {
2109 let Inst{5} = 0;
2110 let Inst{6} = 0;
2111}
2112
2113def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2114 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2115 [/* For disassembly only; pattern left blank */]>,
2116 Requires<[IsARM, HasV5TE]> {
2117 let Inst{5} = 0;
2118 let Inst{6} = 1;
2119}
2120
2121def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2122 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2123 [/* For disassembly only; pattern left blank */]>,
2124 Requires<[IsARM, HasV5TE]> {
2125 let Inst{5} = 1;
2126 let Inst{6} = 0;
2127}
2128
2129def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2130 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2131 [/* For disassembly only; pattern left blank */]>,
2132 Requires<[IsARM, HasV5TE]> {
2133 let Inst{5} = 1;
2134 let Inst{6} = 1;
2135}
2136
Johnny Chen667d1272010-02-22 18:50:54 +00002137// Helper class for AI_smld -- for disassembly only
2138class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2139 InstrItinClass itin, string opc, string asm>
2140 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2141 let Inst{4} = 1;
2142 let Inst{5} = swap;
2143 let Inst{6} = sub;
2144 let Inst{7} = 0;
2145 let Inst{21-20} = 0b00;
2146 let Inst{22} = long;
2147 let Inst{27-23} = 0b01110;
2148}
2149
2150multiclass AI_smld<bit sub, string opc> {
2151
2152 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2153 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2154
2155 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2156 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2157
2158 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2159 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2160
2161 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2162 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2163
2164}
2165
2166defm SMLA : AI_smld<0, "smla">;
2167defm SMLS : AI_smld<1, "smls">;
2168
Johnny Chen2ec5e492010-02-22 21:50:40 +00002169multiclass AI_sdml<bit sub, string opc> {
2170
2171 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2172 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2173 let Inst{15-12} = 0b1111;
2174 }
2175
2176 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2177 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2178 let Inst{15-12} = 0b1111;
2179 }
2180
2181}
2182
2183defm SMUA : AI_sdml<0, "smua">;
2184defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002185
Evan Chenga8e29892007-01-19 07:51:42 +00002186//===----------------------------------------------------------------------===//
2187// Misc. Arithmetic Instructions.
2188//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002189
David Goodwin5d598aa2009-08-19 18:00:44 +00002190def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002191 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002192 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2193 let Inst{7-4} = 0b0001;
2194 let Inst{11-8} = 0b1111;
2195 let Inst{19-16} = 0b1111;
2196}
Rafael Espindola199dd672006-10-17 13:13:23 +00002197
Jim Grosbach3482c802010-01-18 19:58:49 +00002198def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002199 "rbit", "\t$dst, $src",
2200 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2201 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002202 let Inst{7-4} = 0b0011;
2203 let Inst{11-8} = 0b1111;
2204 let Inst{19-16} = 0b1111;
2205}
2206
David Goodwin5d598aa2009-08-19 18:00:44 +00002207def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002208 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002209 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2210 let Inst{7-4} = 0b0011;
2211 let Inst{11-8} = 0b1111;
2212 let Inst{19-16} = 0b1111;
2213}
Rafael Espindola199dd672006-10-17 13:13:23 +00002214
David Goodwin5d598aa2009-08-19 18:00:44 +00002215def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002216 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002217 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002218 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2219 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2220 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2221 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002222 Requires<[IsARM, HasV6]> {
2223 let Inst{7-4} = 0b1011;
2224 let Inst{11-8} = 0b1111;
2225 let Inst{19-16} = 0b1111;
2226}
Rafael Espindola27185192006-09-29 21:20:16 +00002227
David Goodwin5d598aa2009-08-19 18:00:44 +00002228def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002229 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002230 [(set GPR:$dst,
2231 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002232 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2233 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002234 Requires<[IsARM, HasV6]> {
2235 let Inst{7-4} = 0b1011;
2236 let Inst{11-8} = 0b1111;
2237 let Inst{19-16} = 0b1111;
2238}
Rafael Espindola27185192006-09-29 21:20:16 +00002239
Evan Cheng8b59db32008-11-07 01:41:35 +00002240def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
2241 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002242 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002243 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2244 (and (shl GPR:$src2, (i32 imm:$shamt)),
2245 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002246 Requires<[IsARM, HasV6]> {
2247 let Inst{6-4} = 0b001;
2248}
Rafael Espindola27185192006-09-29 21:20:16 +00002249
Evan Chenga8e29892007-01-19 07:51:42 +00002250// Alternate cases for PKHBT where identities eliminate some nodes.
2251def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2252 (PKHBT GPR:$src1, GPR:$src2, 0)>;
2253def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
2254 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002255
Rafael Espindolaa2845842006-10-05 16:48:49 +00002256
Evan Cheng8b59db32008-11-07 01:41:35 +00002257def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
2258 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002259 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002260 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2261 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00002262 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
2263 let Inst{6-4} = 0b101;
2264}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002265
Evan Chenga8e29892007-01-19 07:51:42 +00002266// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2267// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002268def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00002269 (PKHTB GPR:$src1, GPR:$src2, 16)>;
2270def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
2271 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
2272 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002273
Evan Chenga8e29892007-01-19 07:51:42 +00002274//===----------------------------------------------------------------------===//
2275// Comparison Instructions...
2276//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002277
Jim Grosbach26421962008-10-14 20:36:24 +00002278defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002279 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002280//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2281// Compare-to-zero still works out, just not the relationals
2282//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2283// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002284
Evan Chenga8e29892007-01-19 07:51:42 +00002285// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002286defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002287 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002288defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002289 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002290
David Goodwinc0309b42009-06-29 15:33:01 +00002291defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2292 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2293defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2294 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002295
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002296//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2297// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002298
David Goodwinc0309b42009-06-29 15:33:01 +00002299def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002300 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002301
Evan Cheng218977b2010-07-13 19:27:42 +00002302// Pseudo i64 compares for some floating point compares.
2303let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2304 Defs = [CPSR] in {
2305def BCCi64 : PseudoInst<(outs),
2306 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
2307 IIC_Br,
2308 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, imm:$cc",
2309 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2310
2311def BCCZi64 : PseudoInst<(outs),
2312 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst),
2313 IIC_Br,
2314 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, 0, 0, imm:$cc",
2315 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2316} // usesCustomInserter
2317
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002318
Evan Chenga8e29892007-01-19 07:51:42 +00002319// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002320// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002321// a two-value operand where a dag node expects two operands. :(
Evan Chengea420b22010-05-19 01:52:25 +00002322let neverHasSideEffects = 1 in {
Evan Chengd87293c2008-11-06 08:47:38 +00002323def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002324 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002325 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002326 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002327 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002328 let Inst{25} = 0;
2329}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002330
Evan Chengd87293c2008-11-06 08:47:38 +00002331def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002332 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002333 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002334 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002335 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002336 let Inst{25} = 0;
2337}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002338
Evan Chengd87293c2008-11-06 08:47:38 +00002339def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002340 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002341 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002342 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002343 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002344 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002345}
Evan Chengea420b22010-05-19 01:52:25 +00002346} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002347
Jim Grosbach3728e962009-12-10 00:11:09 +00002348//===----------------------------------------------------------------------===//
2349// Atomic operations intrinsics
2350//
2351
2352// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002353let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002354def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002355 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002356 let Inst{31-4} = 0xf57ff05;
2357 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002358 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002359 let Inst{3-0} = 0b1111;
2360}
Jim Grosbach3728e962009-12-10 00:11:09 +00002361
Johnny Chen7def14f2010-08-11 23:35:12 +00002362def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002363 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002364 let Inst{31-4} = 0xf57ff04;
2365 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002366 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002367 let Inst{3-0} = 0b1111;
2368}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002369
Johnny Chen7def14f2010-08-11 23:35:12 +00002370def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002371 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002372 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002373 Requires<[IsARM, HasV6]> {
2374 // FIXME: add support for options other than a full system DMB
2375 // FIXME: add encoding
2376}
2377
Johnny Chen7def14f2010-08-11 23:35:12 +00002378def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002379 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002380 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002381 Requires<[IsARM, HasV6]> {
2382 // FIXME: add support for options other than a full system DSB
2383 // FIXME: add encoding
2384}
Jim Grosbach3728e962009-12-10 00:11:09 +00002385}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002386
Johnny Chen1adc40c2010-08-12 20:46:17 +00002387// Memory Barrier Operations Variants -- for disassembly only
2388
2389def memb_opt : Operand<i32> {
2390 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002391}
2392
Johnny Chen1adc40c2010-08-12 20:46:17 +00002393class AMBI<bits<4> op7_4, string opc>
2394 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2395 [/* For disassembly only; pattern left blank */]>,
2396 Requires<[IsARM, HasDB]> {
2397 let Inst{31-8} = 0xf57ff0;
2398 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002399}
2400
2401// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002402def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002403
2404// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002405def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002406
2407// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002408def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2409 Requires<[IsARM, HasDB]> {
2410 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002411 let Inst{3-0} = 0b1111;
2412}
2413
Jim Grosbach66869102009-12-11 18:52:41 +00002414let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002415 let Uses = [CPSR] in {
2416 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2417 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2418 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2419 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2420 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2421 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2422 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2423 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2424 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2425 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2426 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2427 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2428 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2429 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2430 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2431 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2432 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2433 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2434 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2435 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2436 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2437 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2438 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2439 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2440 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2441 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2442 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2443 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2444 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2445 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2446 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2447 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2448 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2449 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2450 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2451 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2452 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2453 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2454 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2455 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2456 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2457 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2458 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2459 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2460 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2461 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2462 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2463 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2464 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2465 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2466 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2467 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2468 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2469 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2470 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2471 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2472 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2473 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2474 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2475 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2476 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2477 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2478 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2479 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2480 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2481 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2482 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2483 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2484 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2485 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2486 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2487 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2488
2489 def ATOMIC_SWAP_I8 : PseudoInst<
2490 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2491 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2492 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2493 def ATOMIC_SWAP_I16 : PseudoInst<
2494 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2495 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2496 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2497 def ATOMIC_SWAP_I32 : PseudoInst<
2498 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2499 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2500 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2501
Jim Grosbache801dc42009-12-12 01:40:06 +00002502 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2503 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2504 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2505 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2506 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2507 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2508 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2509 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2510 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2511 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2512 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2513 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2514}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002515}
2516
2517let mayLoad = 1 in {
2518def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2519 "ldrexb", "\t$dest, [$ptr]",
2520 []>;
2521def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2522 "ldrexh", "\t$dest, [$ptr]",
2523 []>;
2524def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2525 "ldrex", "\t$dest, [$ptr]",
2526 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002527def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002528 NoItinerary,
2529 "ldrexd", "\t$dest, $dest2, [$ptr]",
2530 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002531}
2532
Jim Grosbach587b0722009-12-16 19:44:06 +00002533let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002534def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002535 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002536 "strexb", "\t$success, $src, [$ptr]",
2537 []>;
2538def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2539 NoItinerary,
2540 "strexh", "\t$success, $src, [$ptr]",
2541 []>;
2542def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002543 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002544 "strex", "\t$success, $src, [$ptr]",
2545 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002546def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002547 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2548 NoItinerary,
2549 "strexd", "\t$success, $src, $src2, [$ptr]",
2550 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002551}
2552
Johnny Chenb9436272010-02-17 22:37:58 +00002553// Clear-Exclusive is for disassembly only.
2554def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2555 [/* For disassembly only; pattern left blank */]>,
2556 Requires<[IsARM, HasV7]> {
2557 let Inst{31-20} = 0xf57;
2558 let Inst{7-4} = 0b0001;
2559}
2560
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002561// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2562let mayLoad = 1 in {
2563def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2564 "swp", "\t$dst, $src, [$ptr]",
2565 [/* For disassembly only; pattern left blank */]> {
2566 let Inst{27-23} = 0b00010;
2567 let Inst{22} = 0; // B = 0
2568 let Inst{21-20} = 0b00;
2569 let Inst{7-4} = 0b1001;
2570}
2571
2572def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2573 "swpb", "\t$dst, $src, [$ptr]",
2574 [/* For disassembly only; pattern left blank */]> {
2575 let Inst{27-23} = 0b00010;
2576 let Inst{22} = 1; // B = 1
2577 let Inst{21-20} = 0b00;
2578 let Inst{7-4} = 0b1001;
2579}
2580}
2581
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002582//===----------------------------------------------------------------------===//
2583// TLS Instructions
2584//
2585
2586// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002587let isCall = 1,
2588 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002589 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002590 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002591 [(set R0, ARMthread_pointer)]>;
2592}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002593
Evan Chenga8e29892007-01-19 07:51:42 +00002594//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002595// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002596// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002597// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002598// Since by its nature we may be coming from some other function to get
2599// here, and we're using the stack frame for the containing function to
2600// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002601// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002602// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002603// except for our own input by listing the relevant registers in Defs. By
2604// doing so, we also cause the prologue/epilogue code to actively preserve
2605// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002606// A constant value is passed in $val, and we use the location as a scratch.
2607let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002608 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2609 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002610 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002611 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002612 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002613 AddrModeNone, SizeSpecial, IndexModeNone,
2614 Pseudo, NoItinerary,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002615 "add\t$val, pc, #8\t${:comment} eh_setjmp begin\n\t"
2616 "str\t$val, [$src, #+4]\n\t"
2617 "mov\tr0, #0\n\t"
2618 "add\tpc, pc, #0\n\t"
2619 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002620 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2621 Requires<[IsARM, HasVFP2]>;
2622}
2623
2624let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002625 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2626 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002627 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2628 AddrModeNone, SizeSpecial, IndexModeNone,
2629 Pseudo, NoItinerary,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002630 "add\t$val, pc, #8\n ${:comment} eh_setjmp begin\n\t"
2631 "str\t$val, [$src, #+4]\n\t"
2632 "mov\tr0, #0\n\t"
2633 "add\tpc, pc, #0\n\t"
2634 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002635 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2636 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002637}
2638
Jim Grosbach5eb19512010-05-22 01:06:18 +00002639// FIXME: Non-Darwin version(s)
2640let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2641 Defs = [ R7, LR, SP ] in {
2642def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2643 AddrModeNone, SizeSpecial, IndexModeNone,
2644 Pseudo, NoItinerary,
2645 "ldr\tsp, [$src, #8]\n\t"
2646 "ldr\t$scratch, [$src, #4]\n\t"
2647 "ldr\tr7, [$src]\n\t"
2648 "bx\t$scratch", "",
2649 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2650 Requires<[IsARM, IsDarwin]>;
2651}
2652
Jim Grosbach0e0da732009-05-12 23:59:14 +00002653//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002654// Non-Instruction Patterns
2655//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002656
Evan Chenga8e29892007-01-19 07:51:42 +00002657// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002658
Evan Chenga8e29892007-01-19 07:51:42 +00002659// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002660let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002661def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002662 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002663 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002664 [(set GPR:$dst, so_imm2part:$src)]>,
2665 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002666
Evan Chenga8e29892007-01-19 07:51:42 +00002667def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002668 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2669 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002670def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002671 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2672 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002673def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2674 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2675 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002676def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2677 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2678 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002679
Evan Cheng5adb66a2009-09-28 09:14:39 +00002680// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002681// This is a single pseudo instruction, the benefit is that it can be remat'd
2682// as a single unit instead of having to handle reg inputs.
2683// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002684let isReMaterializable = 1 in
2685def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002686 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002687 [(set GPR:$dst, (i32 imm:$src))]>,
2688 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002689
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002690// ConstantPool, GlobalAddress, and JumpTable
2691def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2692 Requires<[IsARM, DontUseMovt]>;
2693def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2694def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2695 Requires<[IsARM, UseMovt]>;
2696def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2697 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2698
Evan Chenga8e29892007-01-19 07:51:42 +00002699// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002700
Dale Johannesen51e28e62010-06-03 21:09:53 +00002701// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002702def : ARMPat<(ARMtcret tcGPR:$dst),
2703 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002704
2705def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2706 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2707
2708def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2709 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2710
Dale Johannesen38d5f042010-06-15 22:24:08 +00002711def : ARMPat<(ARMtcret tcGPR:$dst),
2712 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002713
2714def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2715 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2716
2717def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2718 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002719
Evan Chenga8e29892007-01-19 07:51:42 +00002720// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002721def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002722 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002723def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002724 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002725
Evan Chenga8e29892007-01-19 07:51:42 +00002726// zextload i1 -> zextload i8
2727def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002728
Evan Chenga8e29892007-01-19 07:51:42 +00002729// extload -> zextload
2730def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2731def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2732def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002733
Evan Cheng83b5cf02008-11-05 23:22:34 +00002734def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2735def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2736
Evan Cheng34b12d22007-01-19 20:27:35 +00002737// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002738def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2739 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002740 (SMULBB GPR:$a, GPR:$b)>;
2741def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2742 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002743def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2744 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002745 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002746def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002747 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002748def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2749 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002750 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002751def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002752 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002753def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2754 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002755 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002756def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002757 (SMULWB GPR:$a, GPR:$b)>;
2758
2759def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002760 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2761 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002762 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2763def : ARMV5TEPat<(add GPR:$acc,
2764 (mul sext_16_node:$a, sext_16_node:$b)),
2765 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2766def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002767 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2768 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002769 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2770def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002771 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002772 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2773def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002774 (mul (sra GPR:$a, (i32 16)),
2775 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002776 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2777def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002778 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002779 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2780def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002781 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2782 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002783 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2784def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002785 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002786 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2787
Evan Chenga8e29892007-01-19 07:51:42 +00002788//===----------------------------------------------------------------------===//
2789// Thumb Support
2790//
2791
2792include "ARMInstrThumb.td"
2793
2794//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002795// Thumb2 Support
2796//
2797
2798include "ARMInstrThumb2.td"
2799
2800//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002801// Floating Point Support
2802//
2803
2804include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002805
2806//===----------------------------------------------------------------------===//
2807// Advanced SIMD (NEON) Support
2808//
2809
2810include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002811
2812//===----------------------------------------------------------------------===//
2813// Coprocessor Instructions. For disassembly only.
2814//
2815
2816def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2817 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2818 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2819 [/* For disassembly only; pattern left blank */]> {
2820 let Inst{4} = 0;
2821}
2822
2823def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2824 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2825 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2826 [/* For disassembly only; pattern left blank */]> {
2827 let Inst{31-28} = 0b1111;
2828 let Inst{4} = 0;
2829}
2830
Johnny Chen64dfb782010-02-16 20:04:27 +00002831class ACI<dag oops, dag iops, string opc, string asm>
2832 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2833 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2834 let Inst{27-25} = 0b110;
2835}
2836
2837multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2838
2839 def _OFFSET : ACI<(outs),
2840 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2841 opc, "\tp$cop, cr$CRd, $addr"> {
2842 let Inst{31-28} = op31_28;
2843 let Inst{24} = 1; // P = 1
2844 let Inst{21} = 0; // W = 0
2845 let Inst{22} = 0; // D = 0
2846 let Inst{20} = load;
2847 }
2848
2849 def _PRE : ACI<(outs),
2850 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2851 opc, "\tp$cop, cr$CRd, $addr!"> {
2852 let Inst{31-28} = op31_28;
2853 let Inst{24} = 1; // P = 1
2854 let Inst{21} = 1; // W = 1
2855 let Inst{22} = 0; // D = 0
2856 let Inst{20} = load;
2857 }
2858
2859 def _POST : ACI<(outs),
2860 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2861 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2862 let Inst{31-28} = op31_28;
2863 let Inst{24} = 0; // P = 0
2864 let Inst{21} = 1; // W = 1
2865 let Inst{22} = 0; // D = 0
2866 let Inst{20} = load;
2867 }
2868
2869 def _OPTION : ACI<(outs),
2870 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2871 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2872 let Inst{31-28} = op31_28;
2873 let Inst{24} = 0; // P = 0
2874 let Inst{23} = 1; // U = 1
2875 let Inst{21} = 0; // W = 0
2876 let Inst{22} = 0; // D = 0
2877 let Inst{20} = load;
2878 }
2879
2880 def L_OFFSET : ACI<(outs),
2881 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002882 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002883 let Inst{31-28} = op31_28;
2884 let Inst{24} = 1; // P = 1
2885 let Inst{21} = 0; // W = 0
2886 let Inst{22} = 1; // D = 1
2887 let Inst{20} = load;
2888 }
2889
2890 def L_PRE : ACI<(outs),
2891 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002892 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002893 let Inst{31-28} = op31_28;
2894 let Inst{24} = 1; // P = 1
2895 let Inst{21} = 1; // W = 1
2896 let Inst{22} = 1; // D = 1
2897 let Inst{20} = load;
2898 }
2899
2900 def L_POST : ACI<(outs),
2901 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002902 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002903 let Inst{31-28} = op31_28;
2904 let Inst{24} = 0; // P = 0
2905 let Inst{21} = 1; // W = 1
2906 let Inst{22} = 1; // D = 1
2907 let Inst{20} = load;
2908 }
2909
2910 def L_OPTION : ACI<(outs),
2911 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002912 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002913 let Inst{31-28} = op31_28;
2914 let Inst{24} = 0; // P = 0
2915 let Inst{23} = 1; // U = 1
2916 let Inst{21} = 0; // W = 0
2917 let Inst{22} = 1; // D = 1
2918 let Inst{20} = load;
2919 }
2920}
2921
2922defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2923defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2924defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2925defm STC2 : LdStCop<0b1111, 0, "stc2">;
2926
Johnny Chen906d57f2010-02-12 01:44:23 +00002927def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2928 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2929 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2930 [/* For disassembly only; pattern left blank */]> {
2931 let Inst{20} = 0;
2932 let Inst{4} = 1;
2933}
2934
2935def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2936 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2937 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2938 [/* For disassembly only; pattern left blank */]> {
2939 let Inst{31-28} = 0b1111;
2940 let Inst{20} = 0;
2941 let Inst{4} = 1;
2942}
2943
2944def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2945 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2946 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2947 [/* For disassembly only; pattern left blank */]> {
2948 let Inst{20} = 1;
2949 let Inst{4} = 1;
2950}
2951
2952def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2953 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2954 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2955 [/* For disassembly only; pattern left blank */]> {
2956 let Inst{31-28} = 0b1111;
2957 let Inst{20} = 1;
2958 let Inst{4} = 1;
2959}
2960
2961def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2962 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2963 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2964 [/* For disassembly only; pattern left blank */]> {
2965 let Inst{23-20} = 0b0100;
2966}
2967
2968def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2969 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2970 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2971 [/* For disassembly only; pattern left blank */]> {
2972 let Inst{31-28} = 0b1111;
2973 let Inst{23-20} = 0b0100;
2974}
2975
2976def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2977 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2978 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2979 [/* For disassembly only; pattern left blank */]> {
2980 let Inst{23-20} = 0b0101;
2981}
2982
2983def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2984 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2985 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2986 [/* For disassembly only; pattern left blank */]> {
2987 let Inst{31-28} = 0b1111;
2988 let Inst{23-20} = 0b0101;
2989}
2990
Johnny Chenb98e1602010-02-12 18:55:33 +00002991//===----------------------------------------------------------------------===//
2992// Move between special register and ARM core register -- for disassembly only
2993//
2994
2995def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2996 [/* For disassembly only; pattern left blank */]> {
2997 let Inst{23-20} = 0b0000;
2998 let Inst{7-4} = 0b0000;
2999}
3000
3001def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3002 [/* For disassembly only; pattern left blank */]> {
3003 let Inst{23-20} = 0b0100;
3004 let Inst{7-4} = 0b0000;
3005}
3006
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003007def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3008 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003009 [/* For disassembly only; pattern left blank */]> {
3010 let Inst{23-20} = 0b0010;
3011 let Inst{7-4} = 0b0000;
3012}
3013
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003014def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3015 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003016 [/* For disassembly only; pattern left blank */]> {
3017 let Inst{23-20} = 0b0010;
3018 let Inst{7-4} = 0b0000;
3019}
3020
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003021def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3022 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003023 [/* For disassembly only; pattern left blank */]> {
3024 let Inst{23-20} = 0b0110;
3025 let Inst{7-4} = 0b0000;
3026}
3027
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003028def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3029 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003030 [/* For disassembly only; pattern left blank */]> {
3031 let Inst{23-20} = 0b0110;
3032 let Inst{7-4} = 0b0000;
3033}