blob: b46fc740e45d005d8188c0755e6c13b13adb6ff3 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
65 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
66 default: llvm_unreachable("unknown subtarget type");
67 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000068 if (TM.getSubtarget<X86Subtarget>().is64Bit())
69 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000071 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000072 if (TM.getSubtarget<X86Subtarget>().is64Bit())
73 return new X8664_ELFTargetObjectFile(TM);
74 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000075 case X86Subtarget::isMingw:
76 case X86Subtarget::isCygwin:
77 case X86Subtarget::isWindows:
78 return new TargetLoweringObjectFileCOFF();
79 }
Chris Lattnerf0144122009-07-28 03:13:23 +000080}
81
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000082X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000083 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000084 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000085 X86ScalarSSEf64 = Subtarget->hasSSE2();
86 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000087 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000090 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000091
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000092 // Set up the TargetLowering object.
93
94 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000096 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000097 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000098 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000099
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000101 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 setUseUnderscoreSetJmp(false);
103 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000104 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 // MS runtime is weird: it exports _setjmp, but longjmp!
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(false);
108 } else {
109 setUseUnderscoreSetJmp(true);
110 setUseUnderscoreLongJmp(true);
111 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000112
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000113 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000115 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000117 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000119
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000121
Scott Michelfdc40a02009-02-17 22:15:04 +0000122 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000148 // We have an algorithm for SSE2->double, and we turn this into a
149 // 64-bit FILD followed by conditional FADD for other targets.
150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000151 // We have an algorithm for SSE2, and we turn this into a 64-bit
152 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000154 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000155
156 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
157 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
159 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000160
Devang Patel6a784892009-06-05 18:48:29 +0000161 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000162 // SSE has no i16 to fp conversion, only i32
163 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000167 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
169 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000170 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000171 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
173 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000174 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000175
Dale Johannesen73328d12007-09-19 23:55:34 +0000176 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
177 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
179 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000180
Evan Cheng02568ff2006-01-30 22:13:22 +0000181 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
182 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
184 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000185
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000186 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000188 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000190 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
192 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000193 }
194
195 // Handle FP_TO_UINT by promoting the destination to a larger signed
196 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
198 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000200
Evan Cheng25ab6902006-09-08 06:48:29 +0000201 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
203 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000204 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000205 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000206 // Expand FP_TO_UINT into a select.
207 // FIXME: We would like to use a Custom expander here eventually to do
208 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000211 // With SSE3 we can use fisttpll to convert to a signed i64; without
212 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000214 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000215
Chris Lattner399610a2006-12-05 18:22:22 +0000216 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000217 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
219 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000221 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000222 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
223 if (Subtarget->hasMMX() && !DisableMMX)
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
225 else
226 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000227 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000228 }
Chris Lattner21f66852005-12-23 05:15:23 +0000229
Dan Gohmanb00ee212008-02-18 19:34:53 +0000230 // Scalar integer divide and remainder are lowered to use operations that
231 // produce two results, to match the available instructions. This exposes
232 // the two-result form to trivial CSE, which is able to combine x/y and x%y
233 // into a single instruction.
234 //
235 // Scalar integer multiply-high is also lowered to use two-result
236 // operations, to match the available instructions. However, plain multiply
237 // (low) operations are left as Legal, as there are single-result
238 // instructions for this in x86. Using the two-result multiply instructions
239 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
241 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
242 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
243 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::SREM , MVT::i8 , Expand);
245 setOperationAction(ISD::UREM , MVT::i8 , Expand);
246 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
247 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
248 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
249 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::SREM , MVT::i16 , Expand);
251 setOperationAction(ISD::UREM , MVT::i16 , Expand);
252 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
253 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
254 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
255 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::SREM , MVT::i32 , Expand);
257 setOperationAction(ISD::UREM , MVT::i32 , Expand);
258 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
259 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
260 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
261 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::SREM , MVT::i64 , Expand);
263 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000264
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
266 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
267 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
268 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000269 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
274 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
275 setOperationAction(ISD::FREM , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f64 , Expand);
277 setOperationAction(ISD::FREM , MVT::f80 , Expand);
278 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000279
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
281 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000284 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
285 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
287 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
288 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000289 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
291 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
292 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000293 }
294
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
296 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000297
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000298 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000300 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000301 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000302 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
307 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000308 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
311 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
312 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
315 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000318
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000319 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
321 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
322 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
323 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000324 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
326 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000327 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
330 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
331 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
332 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000333 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000334 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000335 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
337 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
338 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000339 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
341 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
342 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000343 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000344
Evan Chengd2cde682008-03-10 19:38:10 +0000345 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000347
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000348 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000350
Mon P Wang63307c32008-05-05 19:05:59 +0000351 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
353 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
354 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
355 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000356
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000361
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000362 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
366 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
367 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000370 }
371
Evan Cheng3c992d22006-03-07 02:02:57 +0000372 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000373 if (!Subtarget->isTargetDarwin() &&
374 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000375 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000377 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000378
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
380 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
381 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
382 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000383 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000384 setExceptionPointerRegister(X86::RAX);
385 setExceptionSelectorRegister(X86::RDX);
386 } else {
387 setExceptionPointerRegister(X86::EAX);
388 setExceptionSelectorRegister(X86::EDX);
389 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
391 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000392
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000394
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000396
Nate Begemanacc398c2006-01-25 18:21:52 +0000397 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::VASTART , MVT::Other, Custom);
399 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000400 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::VAARG , MVT::Other, Custom);
402 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000403 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::VAARG , MVT::Other, Expand);
405 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000406 }
Evan Chengae642192007-03-02 23:16:35 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
409 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000410 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000412 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000414 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000416
Evan Chengc7ce29b2009-02-13 22:36:38 +0000417 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000418 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000419 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
421 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000422
Evan Cheng223547a2006-01-31 22:28:30 +0000423 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::FABS , MVT::f64, Custom);
425 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000426
427 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FNEG , MVT::f64, Custom);
429 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000430
Evan Cheng68c47cb2007-01-05 07:55:56 +0000431 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
433 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000434
Evan Chengd25e9e82006-02-02 00:28:23 +0000435 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FSIN , MVT::f64, Expand);
437 setOperationAction(ISD::FCOS , MVT::f64, Expand);
438 setOperationAction(ISD::FSIN , MVT::f32, Expand);
439 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000440
Chris Lattnera54aa942006-01-29 06:26:08 +0000441 // Expand FP immediates into loads from the stack, except for the special
442 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000443 addLegalFPImmediate(APFloat(+0.0)); // xorpd
444 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000445 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000446 // Use SSE for f32, x87 for f64.
447 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
449 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450
451 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000453
454 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
461 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FSIN , MVT::f32, Expand);
465 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
Nate Begemane1795842008-02-14 08:57:00 +0000467 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468 addLegalFPImmediate(APFloat(+0.0f)); // xorps
469 addLegalFPImmediate(APFloat(+0.0)); // FLD0
470 addLegalFPImmediate(APFloat(+1.0)); // FLD1
471 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
472 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
473
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
476 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000478 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000480 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
482 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000483
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
485 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
486 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
487 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000488
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000492 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000493 addLegalFPImmediate(APFloat(+0.0)); // FLD0
494 addLegalFPImmediate(APFloat(+1.0)); // FLD1
495 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
496 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000497 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000502
Dale Johannesen59a58732007-08-05 18:49:15 +0000503 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000504 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
506 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
507 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000508 {
509 bool ignored;
510 APFloat TmpFlt(+0.0);
511 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
512 &ignored);
513 addLegalFPImmediate(TmpFlt); // FLD0
514 TmpFlt.changeSign();
515 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
516 APFloat TmpFlt2(+1.0);
517 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
518 &ignored);
519 addLegalFPImmediate(TmpFlt2); // FLD1
520 TmpFlt2.changeSign();
521 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
522 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000523
Evan Chengc7ce29b2009-02-13 22:36:38 +0000524 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
526 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000527 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000528 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000529
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000530 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
532 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
533 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000534
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FLOG, MVT::f80, Expand);
536 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
537 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
538 setOperationAction(ISD::FEXP, MVT::f80, Expand);
539 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000540
Mon P Wangf007a8b2008-11-06 05:31:54 +0000541 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000542 // (for widening) or expand (for scalarization). Then we will selectively
543 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
545 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
546 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
561 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
562 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000594 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000595 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
599 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
600 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
601 setTruncStoreAction((MVT::SimpleValueType)VT,
602 (MVT::SimpleValueType)InnerVT, Expand);
603 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
604 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
605 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000606 }
607
Evan Chengc7ce29b2009-02-13 22:36:38 +0000608 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
609 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000610 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000611 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
612 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
613 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
614 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass, false);
615 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000616
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
618 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
619 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
620 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
623 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
624 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
625 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
628 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000629
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::AND, MVT::v8i8, Promote);
631 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
632 setOperationAction(ISD::AND, MVT::v4i16, Promote);
633 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
634 setOperationAction(ISD::AND, MVT::v2i32, Promote);
635 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
636 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::OR, MVT::v8i8, Promote);
639 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
640 setOperationAction(ISD::OR, MVT::v4i16, Promote);
641 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
642 setOperationAction(ISD::OR, MVT::v2i32, Promote);
643 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
644 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000645
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
647 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
648 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
649 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
650 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
651 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
652 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000653
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
655 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
656 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
657 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
658 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
659 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
660 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
661 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
662 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000663
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
665 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
666 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
667 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000669
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
671 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000674
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
676 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000679
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
683 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
684 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
685 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
686 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000689
690 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
691 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
692 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2f32, Custom);
695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 }
698
Evan Cheng92722532009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 }
715
Evan Cheng92722532009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000753
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Evan Cheng2c3ae372006-04-12 21:21:57 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000765 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000776
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
795 if (!VT.is128BitVector()) {
796 continue;
797 }
Eric Christopher4bd24c22010-03-30 01:04:59 +0000798
Owen Andersond6662ad2009-08-10 20:46:15 +0000799 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000801 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000803 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000807 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000809 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000810
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000812
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
815 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
816 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
817 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000818
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
820 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000821 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000825 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000826
Nate Begeman14d12ca2008-02-11 04:19:36 +0000827 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000828 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
829 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
830 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
831 setOperationAction(ISD::FRINT, MVT::f32, Legal);
832 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
833 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
834 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
835 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
836 setOperationAction(ISD::FRINT, MVT::f64, Legal);
837 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
838
Nate Begeman14d12ca2008-02-11 04:19:36 +0000839 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000841
842 // i8 and i16 vectors are custom , because the source register and source
843 // source memory operand types are not the same width. f32 vectors are
844 // custom since the immediate controlling the insert encodes additional
845 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
848 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000850
Owen Anderson825b72b2009-08-11 20:47:22 +0000851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000855
856 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000857 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
858 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000859 }
860 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000861
Nate Begeman30a0de92008-07-17 16:51:19 +0000862 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000864 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000865
David Greene9b9838d2009-06-29 16:47:10 +0000866 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
868 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
869 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
870 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000871
Owen Anderson825b72b2009-08-11 20:47:22 +0000872 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
873 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
874 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
875 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
876 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
877 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
878 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
879 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
880 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
881 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
882 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
883 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
884 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
885 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
886 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000887
888 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
890 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
891 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
892 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
893 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
894 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
895 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
896 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
897 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
898 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
899 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
900 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
901 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
902 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000903
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
905 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
906 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
907 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000908
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
910 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
911 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
913 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000914
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
916 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
917 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
918 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
919 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
920 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000921
922#if 0
923 // Not sure we want to do this since there are no 256-bit integer
924 // operations in AVX
925
926 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
927 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
929 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000930
931 // Do not attempt to custom lower non-power-of-2 vectors
932 if (!isPowerOf2_32(VT.getVectorNumElements()))
933 continue;
934
935 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
936 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
937 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
938 }
939
940 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
942 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000943 }
David Greene9b9838d2009-06-29 16:47:10 +0000944#endif
945
946#if 0
947 // Not sure we want to do this since there are no 256-bit integer
948 // operations in AVX
949
950 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
951 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
953 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000954
955 if (!VT.is256BitVector()) {
956 continue;
957 }
958 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000962 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000968 }
969
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000971#endif
972 }
973
Evan Cheng6be2c582006-04-05 23:38:46 +0000974 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000975 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000976
Bill Wendling74c37652008-12-09 22:08:41 +0000977 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 setOperationAction(ISD::SADDO, MVT::i32, Custom);
979 setOperationAction(ISD::SADDO, MVT::i64, Custom);
980 setOperationAction(ISD::UADDO, MVT::i32, Custom);
981 setOperationAction(ISD::UADDO, MVT::i64, Custom);
982 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
983 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
984 setOperationAction(ISD::USUBO, MVT::i32, Custom);
985 setOperationAction(ISD::USUBO, MVT::i64, Custom);
986 setOperationAction(ISD::SMULO, MVT::i32, Custom);
987 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000988
Evan Chengd54f2d52009-03-31 19:38:51 +0000989 if (!Subtarget->is64Bit()) {
990 // These libcalls are not available in 32-bit.
991 setLibcallName(RTLIB::SHL_I128, 0);
992 setLibcallName(RTLIB::SRL_I128, 0);
993 setLibcallName(RTLIB::SRA_I128, 0);
994 }
995
Evan Cheng206ee9d2006-07-07 08:33:52 +0000996 // We have target-specific dag combine patterns for the following nodes:
997 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000998 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000999 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001000 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001001 setTargetDAGCombine(ISD::SHL);
1002 setTargetDAGCombine(ISD::SRA);
1003 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001004 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001005 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +00001006 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +00001007 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001008 if (Subtarget->is64Bit())
1009 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001010
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001011 computeRegisterProperties();
1012
Evan Cheng87ed7162006-02-14 08:25:08 +00001013 // FIXME: These should be based on subtarget info. Plus, the values should
1014 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001015 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001016 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001017 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001018 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001019 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001020}
1021
Scott Michel5b8f82e2008-03-10 15:42:14 +00001022
Owen Anderson825b72b2009-08-11 20:47:22 +00001023MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1024 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001025}
1026
1027
Evan Cheng29286502008-01-23 23:17:41 +00001028/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1029/// the desired ByVal argument alignment.
1030static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1031 if (MaxAlign == 16)
1032 return;
1033 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1034 if (VTy->getBitWidth() == 128)
1035 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001036 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1037 unsigned EltAlign = 0;
1038 getMaxByValAlign(ATy->getElementType(), EltAlign);
1039 if (EltAlign > MaxAlign)
1040 MaxAlign = EltAlign;
1041 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1042 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1043 unsigned EltAlign = 0;
1044 getMaxByValAlign(STy->getElementType(i), EltAlign);
1045 if (EltAlign > MaxAlign)
1046 MaxAlign = EltAlign;
1047 if (MaxAlign == 16)
1048 break;
1049 }
1050 }
1051 return;
1052}
1053
1054/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1055/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001056/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1057/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001058unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001059 if (Subtarget->is64Bit()) {
1060 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001061 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001062 if (TyAlign > 8)
1063 return TyAlign;
1064 return 8;
1065 }
1066
Evan Cheng29286502008-01-23 23:17:41 +00001067 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001068 if (Subtarget->hasSSE1())
1069 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001070 return Align;
1071}
Chris Lattner2b02a442007-02-25 08:29:00 +00001072
Evan Chengf0df0312008-05-15 08:39:06 +00001073/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001074/// and store operations as a result of memset, memcpy, and memmove
1075/// lowering. If DstAlign is zero that means it's safe to destination
1076/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1077/// means there isn't a need to check it against alignment requirement,
1078/// probably because the source does not need to be loaded. If
1079/// 'NonScalarIntSafe' is true, that means it's safe to return a
1080/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1081/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1082/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001083/// It returns EVT::Other if the type should be determined using generic
1084/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001085EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001086X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1087 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001088 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001089 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001090 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001091 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1092 // linux. This is because the stack realignment code can't handle certain
1093 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001094 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001095 if (NonScalarIntSafe &&
1096 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001097 if (Size >= 16 &&
1098 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001099 ((DstAlign == 0 || DstAlign >= 16) &&
1100 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001101 Subtarget->getStackAlignment() >= 16) {
1102 if (Subtarget->hasSSE2())
1103 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001104 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001105 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001106 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001107 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001108 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001109 Subtarget->hasSSE2()) {
1110 // Do not use f64 to lower memcpy if source is string constant. It's
1111 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001112 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001113 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001114 }
Evan Chengf0df0312008-05-15 08:39:06 +00001115 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001116 return MVT::i64;
1117 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001118}
1119
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001120/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1121/// current function. The returned value is a member of the
1122/// MachineJumpTableInfo::JTEntryKind enum.
1123unsigned X86TargetLowering::getJumpTableEncoding() const {
1124 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1125 // symbol.
1126 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1127 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001128 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001129
1130 // Otherwise, use the normal jump table encoding heuristics.
1131 return TargetLowering::getJumpTableEncoding();
1132}
1133
Chris Lattner589c6f62010-01-26 06:28:43 +00001134/// getPICBaseSymbol - Return the X86-32 PIC base.
1135MCSymbol *
1136X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1137 MCContext &Ctx) const {
1138 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001139 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1140 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001141}
1142
1143
Chris Lattnerc64daab2010-01-26 05:02:42 +00001144const MCExpr *
1145X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1146 const MachineBasicBlock *MBB,
1147 unsigned uid,MCContext &Ctx) const{
1148 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1149 Subtarget->isPICStyleGOT());
1150 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1151 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001152 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1153 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001154}
1155
Evan Chengcc415862007-11-09 01:32:10 +00001156/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1157/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001158SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001159 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001160 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001161 // This doesn't have DebugLoc associated with it, but is not really the
1162 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001163 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001164 return Table;
1165}
1166
Chris Lattner589c6f62010-01-26 06:28:43 +00001167/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1168/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1169/// MCExpr.
1170const MCExpr *X86TargetLowering::
1171getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1172 MCContext &Ctx) const {
1173 // X86-64 uses RIP relative addressing based on the jump table label.
1174 if (Subtarget->isPICStyleRIPRel())
1175 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1176
1177 // Otherwise, the reference is relative to the PIC base.
1178 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1179}
1180
Bill Wendlingb4202b82009-07-01 18:50:55 +00001181/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001182unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001183 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001184}
1185
Chris Lattner2b02a442007-02-25 08:29:00 +00001186//===----------------------------------------------------------------------===//
1187// Return Value Calling Convention Implementation
1188//===----------------------------------------------------------------------===//
1189
Chris Lattner59ed56b2007-02-28 04:55:35 +00001190#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001191
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001192bool
1193X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1194 const SmallVectorImpl<EVT> &OutTys,
1195 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
Dan Gohmand858e902010-04-17 15:26:15 +00001196 SelectionDAG &DAG) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001197 SmallVector<CCValAssign, 16> RVLocs;
1198 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1199 RVLocs, *DAG.getContext());
1200 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1201}
1202
Dan Gohman98ca4f22009-08-05 01:29:28 +00001203SDValue
1204X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001205 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001206 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001207 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001208 MachineFunction &MF = DAG.getMachineFunction();
1209 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001210
Chris Lattner9774c912007-02-27 05:28:59 +00001211 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001212 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1213 RVLocs, *DAG.getContext());
1214 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001215
Evan Chengdcea1632010-02-04 02:40:39 +00001216 // Add the regs to the liveout set for the function.
1217 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1218 for (unsigned i = 0; i != RVLocs.size(); ++i)
1219 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1220 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001221
Dan Gohman475871a2008-07-27 21:46:04 +00001222 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001223
Dan Gohman475871a2008-07-27 21:46:04 +00001224 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001225 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1226 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001227 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1228 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001229
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001230 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001231 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1232 CCValAssign &VA = RVLocs[i];
1233 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001234 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001235
Chris Lattner447ff682008-03-11 03:23:40 +00001236 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1237 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001238 if (VA.getLocReg() == X86::ST0 ||
1239 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001240 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1241 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001242 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001243 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001244 RetOps.push_back(ValToCopy);
1245 // Don't emit a copytoreg.
1246 continue;
1247 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001248
Evan Cheng242b38b2009-02-23 09:03:22 +00001249 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1250 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001251 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001252 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001253 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001254 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001255 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001256 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001257 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001258 }
1259
Dale Johannesendd64c412009-02-04 00:33:20 +00001260 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001261 Flag = Chain.getValue(1);
1262 }
Dan Gohman61a92132008-04-21 23:59:07 +00001263
1264 // The x86-64 ABI for returning structs by value requires that we copy
1265 // the sret argument into %rax for the return. We saved the argument into
1266 // a virtual register in the entry block, so now we copy the value out
1267 // and into %rax.
1268 if (Subtarget->is64Bit() &&
1269 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1270 MachineFunction &MF = DAG.getMachineFunction();
1271 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1272 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001273 assert(Reg &&
1274 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001275 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001276
Dale Johannesendd64c412009-02-04 00:33:20 +00001277 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001278 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001279
1280 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001281 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001282 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001283
Chris Lattner447ff682008-03-11 03:23:40 +00001284 RetOps[0] = Chain; // Update chain.
1285
1286 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001287 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001288 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001289
1290 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001291 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001292}
1293
Dan Gohman98ca4f22009-08-05 01:29:28 +00001294/// LowerCallResult - Lower the result values of a call into the
1295/// appropriate copies out of appropriate physical registers.
1296///
1297SDValue
1298X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001299 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001300 const SmallVectorImpl<ISD::InputArg> &Ins,
1301 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001302 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001303
Chris Lattnere32bbf62007-02-28 07:09:55 +00001304 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001305 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001306 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001307 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001308 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001309 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001310
Chris Lattner3085e152007-02-25 08:59:22 +00001311 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001312 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001313 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001314 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001315
Torok Edwin3f142c32009-02-01 18:15:56 +00001316 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001317 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001318 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001319 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001320 }
1321
Chris Lattner8e6da152008-03-10 21:08:41 +00001322 // If this is a call to a function that returns an fp value on the floating
1323 // point stack, but where we prefer to use the value in xmm registers, copy
1324 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001325 if ((VA.getLocReg() == X86::ST0 ||
1326 VA.getLocReg() == X86::ST1) &&
1327 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001328 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001329 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001330
Evan Cheng79fb3b42009-02-20 20:43:02 +00001331 SDValue Val;
1332 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001333 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1334 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1335 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001336 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001337 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001338 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1339 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001340 } else {
1341 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001342 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001343 Val = Chain.getValue(0);
1344 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001345 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1346 } else {
1347 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1348 CopyVT, InFlag).getValue(1);
1349 Val = Chain.getValue(0);
1350 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001351 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001352
Dan Gohman37eed792009-02-04 17:28:58 +00001353 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001354 // Round the F80 the right size, which also moves to the appropriate xmm
1355 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001356 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001357 // This truncation won't change the value.
1358 DAG.getIntPtrConstant(1));
1359 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001360
Dan Gohman98ca4f22009-08-05 01:29:28 +00001361 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001362 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001363
Dan Gohman98ca4f22009-08-05 01:29:28 +00001364 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001365}
1366
1367
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001368//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001369// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001370//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001371// StdCall calling convention seems to be standard for many Windows' API
1372// routines and around. It differs from C calling convention just a little:
1373// callee should clean up the stack, not caller. Symbols should be also
1374// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001375// For info on fast calling convention see Fast Calling Convention (tail call)
1376// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001377
Dan Gohman98ca4f22009-08-05 01:29:28 +00001378/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001379/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001380static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1381 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001382 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001383
Dan Gohman98ca4f22009-08-05 01:29:28 +00001384 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001385}
1386
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001387/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001388/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001389static bool
1390ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1391 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001392 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001393
Dan Gohman98ca4f22009-08-05 01:29:28 +00001394 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001395}
1396
Dan Gohman095cc292008-09-13 01:54:27 +00001397/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1398/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001399CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001400 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001401 if (CC == CallingConv::GHC)
1402 return CC_X86_64_GHC;
1403 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001404 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001405 else
1406 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001407 }
1408
Gordon Henriksen86737662008-01-05 16:56:59 +00001409 if (CC == CallingConv::X86_FastCall)
1410 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001411 else if (CC == CallingConv::X86_ThisCall)
1412 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001413 else if (CC == CallingConv::Fast)
1414 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001415 else if (CC == CallingConv::GHC)
1416 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001417 else
1418 return CC_X86_32_C;
1419}
1420
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001421/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1422/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001423/// the specific parameter attribute. The copy will be passed as a byval
1424/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001425static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001426CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001427 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1428 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001429 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001430 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001431 /*isVolatile*/false, /*AlwaysInline=*/true,
1432 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001433}
1434
Chris Lattner29689432010-03-11 00:22:57 +00001435/// IsTailCallConvention - Return true if the calling convention is one that
1436/// supports tail call optimization.
1437static bool IsTailCallConvention(CallingConv::ID CC) {
1438 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1439}
1440
Evan Cheng0c439eb2010-01-27 00:07:07 +00001441/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1442/// a tailcall target by changing its ABI.
1443static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001444 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001445}
1446
Dan Gohman98ca4f22009-08-05 01:29:28 +00001447SDValue
1448X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001449 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001450 const SmallVectorImpl<ISD::InputArg> &Ins,
1451 DebugLoc dl, SelectionDAG &DAG,
1452 const CCValAssign &VA,
1453 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001454 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001455 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001456 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001457 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001458 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001459 EVT ValVT;
1460
1461 // If value is passed by pointer we have address passed instead of the value
1462 // itself.
1463 if (VA.getLocInfo() == CCValAssign::Indirect)
1464 ValVT = VA.getLocVT();
1465 else
1466 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001467
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001468 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001469 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001470 // In case of tail call optimization mark all arguments mutable. Since they
1471 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001472 if (Flags.isByVal()) {
1473 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1474 VA.getLocMemOffset(), isImmutable, false);
1475 return DAG.getFrameIndex(FI, getPointerTy());
1476 } else {
1477 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1478 VA.getLocMemOffset(), isImmutable, false);
1479 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1480 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001481 PseudoSourceValue::getFixedStack(FI), 0,
1482 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001483 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001484}
1485
Dan Gohman475871a2008-07-27 21:46:04 +00001486SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001488 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001489 bool isVarArg,
1490 const SmallVectorImpl<ISD::InputArg> &Ins,
1491 DebugLoc dl,
1492 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001493 SmallVectorImpl<SDValue> &InVals)
1494 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001495 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001496 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001497
Gordon Henriksen86737662008-01-05 16:56:59 +00001498 const Function* Fn = MF.getFunction();
1499 if (Fn->hasExternalLinkage() &&
1500 Subtarget->isTargetCygMing() &&
1501 Fn->getName() == "main")
1502 FuncInfo->setForceFramePointer(true);
1503
Evan Cheng1bc78042006-04-26 01:20:17 +00001504 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001505 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001506 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001507
Chris Lattner29689432010-03-11 00:22:57 +00001508 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1509 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001510
Chris Lattner638402b2007-02-28 07:00:42 +00001511 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001512 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001513 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1514 ArgLocs, *DAG.getContext());
1515 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001516
Chris Lattnerf39f7712007-02-28 05:46:49 +00001517 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001518 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001519 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1520 CCValAssign &VA = ArgLocs[i];
1521 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1522 // places.
1523 assert(VA.getValNo() != LastVal &&
1524 "Don't support value assigned to multiple locs yet");
1525 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001526
Chris Lattnerf39f7712007-02-28 05:46:49 +00001527 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001528 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001529 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001530 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001531 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001532 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001533 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001535 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001537 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001538 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001539 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001540 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1541 RC = X86::VR64RegisterClass;
1542 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001543 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001544
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001545 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001546 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001547
Chris Lattnerf39f7712007-02-28 05:46:49 +00001548 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1549 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1550 // right size.
1551 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001552 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001553 DAG.getValueType(VA.getValVT()));
1554 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001555 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001556 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001557 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001558 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001559
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001560 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001561 // Handle MMX values passed in XMM regs.
1562 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1564 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001565 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1566 } else
1567 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001568 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001569 } else {
1570 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001571 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001572 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001573
1574 // If value is passed via pointer - do a load.
1575 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001576 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1577 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001578
Dan Gohman98ca4f22009-08-05 01:29:28 +00001579 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001580 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001581
Dan Gohman61a92132008-04-21 23:59:07 +00001582 // The x86-64 ABI for returning structs by value requires that we copy
1583 // the sret argument into %rax for the return. Save the argument into
1584 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001585 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001586 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1587 unsigned Reg = FuncInfo->getSRetReturnReg();
1588 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001589 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001590 FuncInfo->setSRetReturnReg(Reg);
1591 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001592 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001593 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001594 }
1595
Chris Lattnerf39f7712007-02-28 05:46:49 +00001596 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001597 // Align stack specially for tail calls.
1598 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001599 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001600
Evan Cheng1bc78042006-04-26 01:20:17 +00001601 // If the function takes variable number of arguments, make a frame index for
1602 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001603 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001604 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1605 CallConv != CallingConv::X86_ThisCall)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001606 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,
1607 true, false));
Gordon Henriksen86737662008-01-05 16:56:59 +00001608 }
1609 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001610 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1611
1612 // FIXME: We should really autogenerate these arrays
1613 static const unsigned GPR64ArgRegsWin64[] = {
1614 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001615 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001616 static const unsigned XMMArgRegsWin64[] = {
1617 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1618 };
1619 static const unsigned GPR64ArgRegs64Bit[] = {
1620 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1621 };
1622 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001623 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1624 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1625 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001626 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1627
1628 if (IsWin64) {
1629 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1630 GPR64ArgRegs = GPR64ArgRegsWin64;
1631 XMMArgRegs = XMMArgRegsWin64;
1632 } else {
1633 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1634 GPR64ArgRegs = GPR64ArgRegs64Bit;
1635 XMMArgRegs = XMMArgRegs64Bit;
1636 }
1637 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1638 TotalNumIntRegs);
1639 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1640 TotalNumXMMRegs);
1641
Devang Patel578efa92009-06-05 21:57:13 +00001642 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001643 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001644 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001645 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001646 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001647 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001648 // Kernel mode asks for SSE to be disabled, so don't push them
1649 // on the stack.
1650 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001651
Gordon Henriksen86737662008-01-05 16:56:59 +00001652 // For X86-64, if there are vararg parameters that are passed via
1653 // registers, then we must store them to their spots on the stack so they
1654 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001655 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1656 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1657 FuncInfo->setRegSaveFrameIndex(
1658 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1659 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001660
Gordon Henriksen86737662008-01-05 16:56:59 +00001661 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001662 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001663 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1664 getPointerTy());
1665 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001666 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001667 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1668 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001669 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1670 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001672 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001673 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001674 PseudoSourceValue::getFixedStack(
1675 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001676 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001677 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001678 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001679 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001680
Dan Gohmanface41a2009-08-16 21:24:25 +00001681 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1682 // Now store the XMM (fp + vector) parameter registers.
1683 SmallVector<SDValue, 11> SaveXMMOps;
1684 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001685
Dan Gohmanface41a2009-08-16 21:24:25 +00001686 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1687 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1688 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001689
Dan Gohman1e93df62010-04-17 14:41:14 +00001690 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1691 FuncInfo->getRegSaveFrameIndex()));
1692 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1693 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001694
Dan Gohmanface41a2009-08-16 21:24:25 +00001695 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1696 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1697 X86::VR128RegisterClass);
1698 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1699 SaveXMMOps.push_back(Val);
1700 }
1701 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1702 MVT::Other,
1703 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001705
1706 if (!MemOps.empty())
1707 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1708 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001709 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001710 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001711
Gordon Henriksen86737662008-01-05 16:56:59 +00001712 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001713 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001714 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001715 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001716 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001717 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001718 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001719 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001720 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001721
Gordon Henriksen86737662008-01-05 16:56:59 +00001722 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001723 // RegSaveFrameIndex is X86-64 only.
1724 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001725 if (CallConv == CallingConv::X86_FastCall ||
1726 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001727 // fastcc functions can't have varargs.
1728 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001729 }
Evan Cheng25caf632006-05-23 21:06:34 +00001730
Dan Gohman98ca4f22009-08-05 01:29:28 +00001731 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001732}
1733
Dan Gohman475871a2008-07-27 21:46:04 +00001734SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001735X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1736 SDValue StackPtr, SDValue Arg,
1737 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001738 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001739 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001740 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001741 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001742 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001743 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001744 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001745 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001746 }
Dale Johannesenace16102009-02-03 19:33:06 +00001747 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001748 PseudoSourceValue::getStack(), LocMemOffset,
1749 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001750}
1751
Bill Wendling64e87322009-01-16 19:25:27 +00001752/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001753/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001754SDValue
1755X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001756 SDValue &OutRetAddr, SDValue Chain,
1757 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001758 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001759 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001760 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001761 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001762
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001763 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001764 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001765 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001766}
1767
1768/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1769/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001770static SDValue
1771EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001772 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001773 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001774 // Store the return address to the appropriate stack slot.
1775 if (!FPDiff) return Chain;
1776 // Calculate the new stack slot for the return address.
1777 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001778 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001779 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001780 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001781 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001782 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001783 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1784 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001785 return Chain;
1786}
1787
Dan Gohman98ca4f22009-08-05 01:29:28 +00001788SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001789X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001790 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001791 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001792 const SmallVectorImpl<ISD::OutputArg> &Outs,
1793 const SmallVectorImpl<ISD::InputArg> &Ins,
1794 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001795 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001796 MachineFunction &MF = DAG.getMachineFunction();
1797 bool Is64Bit = Subtarget->is64Bit();
1798 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001799 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001800
Evan Cheng5f941932010-02-05 02:21:12 +00001801 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001802 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001803 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1804 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001805 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001806
1807 // Sibcalls are automatically detected tailcalls which do not require
1808 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001809 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001810 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001811
1812 if (isTailCall)
1813 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001814 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001815
Chris Lattner29689432010-03-11 00:22:57 +00001816 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1817 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001818
Chris Lattner638402b2007-02-28 07:00:42 +00001819 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001820 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001821 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1822 ArgLocs, *DAG.getContext());
1823 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001824
Chris Lattner423c5f42007-02-28 05:31:48 +00001825 // Get a count of how many bytes are to be pushed on the stack.
1826 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001827 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001828 // This is a sibcall. The memory operands are available in caller's
1829 // own caller's stack.
1830 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001831 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001832 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001833
Gordon Henriksen86737662008-01-05 16:56:59 +00001834 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001835 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001836 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001837 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001838 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1839 FPDiff = NumBytesCallerPushed - NumBytes;
1840
1841 // Set the delta of movement of the returnaddr stackslot.
1842 // But only set if delta is greater than previous delta.
1843 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1844 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1845 }
1846
Evan Chengf22f9b32010-02-06 03:28:46 +00001847 if (!IsSibcall)
1848 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001849
Dan Gohman475871a2008-07-27 21:46:04 +00001850 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001851 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001852 if (isTailCall && FPDiff)
1853 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1854 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001855
Dan Gohman475871a2008-07-27 21:46:04 +00001856 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1857 SmallVector<SDValue, 8> MemOpChains;
1858 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001859
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001860 // Walk the register/memloc assignments, inserting copies/loads. In the case
1861 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001862 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1863 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001864 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001865 SDValue Arg = Outs[i].Val;
1866 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001867 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001868
Chris Lattner423c5f42007-02-28 05:31:48 +00001869 // Promote the value if needed.
1870 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001871 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001872 case CCValAssign::Full: break;
1873 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001874 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001875 break;
1876 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001877 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001878 break;
1879 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001880 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1881 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001882 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1883 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1884 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001885 } else
1886 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1887 break;
1888 case CCValAssign::BCvt:
1889 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001890 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001891 case CCValAssign::Indirect: {
1892 // Store the argument.
1893 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001894 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001895 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001896 PseudoSourceValue::getFixedStack(FI), 0,
1897 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001898 Arg = SpillSlot;
1899 break;
1900 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001901 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001902
Chris Lattner423c5f42007-02-28 05:31:48 +00001903 if (VA.isRegLoc()) {
1904 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001905 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001906 assert(VA.isMemLoc());
1907 if (StackPtr.getNode() == 0)
1908 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1909 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1910 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001911 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001912 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001913
Evan Cheng32fe1032006-05-25 00:59:30 +00001914 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001915 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001916 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001917
Evan Cheng347d5f72006-04-28 21:29:37 +00001918 // Build a sequence of copy-to-reg nodes chained together with token chain
1919 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001920 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001921 // Tail call byval lowering might overwrite argument registers so in case of
1922 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001923 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001924 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001925 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001926 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001927 InFlag = Chain.getValue(1);
1928 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001929
Chris Lattner88e1fd52009-07-09 04:24:46 +00001930 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001931 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1932 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001933 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001934 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1935 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001936 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001937 InFlag);
1938 InFlag = Chain.getValue(1);
1939 } else {
1940 // If we are tail calling and generating PIC/GOT style code load the
1941 // address of the callee into ECX. The value in ecx is used as target of
1942 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1943 // for tail calls on PIC/GOT architectures. Normally we would just put the
1944 // address of GOT into ebx and then call target@PLT. But for tail calls
1945 // ebx would be restored (since ebx is callee saved) before jumping to the
1946 // target@PLT.
1947
1948 // Note: The actual moving to ECX is done further down.
1949 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1950 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1951 !G->getGlobal()->hasProtectedVisibility())
1952 Callee = LowerGlobalAddress(Callee, DAG);
1953 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001954 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001955 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001956 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001957
Gordon Henriksen86737662008-01-05 16:56:59 +00001958 if (Is64Bit && isVarArg) {
1959 // From AMD64 ABI document:
1960 // For calls that may call functions that use varargs or stdargs
1961 // (prototype-less calls or calls to functions containing ellipsis (...) in
1962 // the declaration) %al is used as hidden argument to specify the number
1963 // of SSE registers used. The contents of %al do not need to match exactly
1964 // the number of registers, but must be an ubound on the number of SSE
1965 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001966
1967 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001968 // Count the number of XMM registers allocated.
1969 static const unsigned XMMArgRegs[] = {
1970 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1971 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1972 };
1973 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001974 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001975 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001976
Dale Johannesendd64c412009-02-04 00:33:20 +00001977 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001978 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001979 InFlag = Chain.getValue(1);
1980 }
1981
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001982
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001983 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001984 if (isTailCall) {
1985 // Force all the incoming stack arguments to be loaded from the stack
1986 // before any new outgoing arguments are stored to the stack, because the
1987 // outgoing stack slots may alias the incoming argument stack slots, and
1988 // the alias isn't otherwise explicit. This is slightly more conservative
1989 // than necessary, because it means that each store effectively depends
1990 // on every argument instead of just those arguments it would clobber.
1991 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1992
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SmallVector<SDValue, 8> MemOpChains2;
1994 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001995 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001996 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001997 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00001998 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00001999 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2000 CCValAssign &VA = ArgLocs[i];
2001 if (VA.isRegLoc())
2002 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002003 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002004 SDValue Arg = Outs[i].Val;
2005 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002006 // Create frame index.
2007 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002008 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00002009 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002010 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002011
Duncan Sands276dcbd2008-03-21 09:14:45 +00002012 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002013 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002014 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002015 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002016 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002017 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002018 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002019
Dan Gohman98ca4f22009-08-05 01:29:28 +00002020 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2021 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002022 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002023 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002024 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002025 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002026 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002027 PseudoSourceValue::getFixedStack(FI), 0,
2028 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002029 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002030 }
2031 }
2032
2033 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002035 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002036
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002037 // Copy arguments to their registers.
2038 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002039 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002040 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002041 InFlag = Chain.getValue(1);
2042 }
Dan Gohman475871a2008-07-27 21:46:04 +00002043 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002044
Gordon Henriksen86737662008-01-05 16:56:59 +00002045 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002046 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002047 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002048 }
2049
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002050 bool WasGlobalOrExternal = false;
2051 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2052 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2053 // In the 64-bit large code model, we have to make all calls
2054 // through a register, since the call instruction's 32-bit
2055 // pc-relative offset may not be large enough to hold the whole
2056 // address.
2057 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2058 WasGlobalOrExternal = true;
2059 // If the callee is a GlobalAddress node (quite common, every direct call
2060 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2061 // it.
2062
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002063 // We should use extra load for direct calls to dllimported functions in
2064 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002065 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002066 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002067 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002068
Chris Lattner48a7d022009-07-09 05:02:21 +00002069 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2070 // external symbols most go through the PLT in PIC mode. If the symbol
2071 // has hidden or protected visibility, or if it is static or local, then
2072 // we don't need to use the PLT - we can directly call it.
2073 if (Subtarget->isTargetELF() &&
2074 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002075 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002076 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002077 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002078 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2079 Subtarget->getDarwinVers() < 9) {
2080 // PC-relative references to external symbols should go through $stub,
2081 // unless we're building with the leopard linker or later, which
2082 // automatically synthesizes these stubs.
2083 OpFlags = X86II::MO_DARWIN_STUB;
2084 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002085
Chris Lattner74e726e2009-07-09 05:27:35 +00002086 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002087 G->getOffset(), OpFlags);
2088 }
Bill Wendling056292f2008-09-16 21:48:12 +00002089 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002090 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002091 unsigned char OpFlags = 0;
2092
2093 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2094 // symbols should go through the PLT.
2095 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002096 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002097 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002098 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002099 Subtarget->getDarwinVers() < 9) {
2100 // PC-relative references to external symbols should go through $stub,
2101 // unless we're building with the leopard linker or later, which
2102 // automatically synthesizes these stubs.
2103 OpFlags = X86II::MO_DARWIN_STUB;
2104 }
Eric Christopherfd179292009-08-27 18:07:15 +00002105
Chris Lattner48a7d022009-07-09 05:02:21 +00002106 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2107 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002108 }
2109
Chris Lattnerd96d0722007-02-25 06:40:16 +00002110 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002111 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002112 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002113
Evan Chengf22f9b32010-02-06 03:28:46 +00002114 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002115 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2116 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002117 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002118 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002119
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002120 Ops.push_back(Chain);
2121 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002122
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002124 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002125
Gordon Henriksen86737662008-01-05 16:56:59 +00002126 // Add argument registers to the end of the list so that they are known live
2127 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002128 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2129 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2130 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002131
Evan Cheng586ccac2008-03-18 23:36:35 +00002132 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002133 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002134 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2135
2136 // Add an implicit use of AL for x86 vararg functions.
2137 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002139
Gabor Greifba36cb52008-08-28 21:40:38 +00002140 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002141 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002142
Dan Gohman98ca4f22009-08-05 01:29:28 +00002143 if (isTailCall) {
2144 // If this is the first return lowered for this function, add the regs
2145 // to the liveout set for the function.
2146 if (MF.getRegInfo().liveout_empty()) {
2147 SmallVector<CCValAssign, 16> RVLocs;
2148 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2149 *DAG.getContext());
2150 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2151 for (unsigned i = 0; i != RVLocs.size(); ++i)
2152 if (RVLocs[i].isRegLoc())
2153 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2154 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002155 return DAG.getNode(X86ISD::TC_RETURN, dl,
2156 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002157 }
2158
Dale Johannesenace16102009-02-03 19:33:06 +00002159 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002160 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002161
Chris Lattner2d297092006-05-23 18:50:38 +00002162 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002163 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002164 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002165 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002166 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002167 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002168 // pops the hidden struct pointer, so we have to push it back.
2169 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002170 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002171 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002172 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002173
Gordon Henriksenae636f82008-01-03 16:47:34 +00002174 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002175 if (!IsSibcall) {
2176 Chain = DAG.getCALLSEQ_END(Chain,
2177 DAG.getIntPtrConstant(NumBytes, true),
2178 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2179 true),
2180 InFlag);
2181 InFlag = Chain.getValue(1);
2182 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002183
Chris Lattner3085e152007-02-25 08:59:22 +00002184 // Handle result values, copying them out of physregs into vregs that we
2185 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002186 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2187 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002188}
2189
Evan Cheng25ab6902006-09-08 06:48:29 +00002190
2191//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002192// Fast Calling Convention (tail call) implementation
2193//===----------------------------------------------------------------------===//
2194
2195// Like std call, callee cleans arguments, convention except that ECX is
2196// reserved for storing the tail called function address. Only 2 registers are
2197// free for argument passing (inreg). Tail call optimization is performed
2198// provided:
2199// * tailcallopt is enabled
2200// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002201// On X86_64 architecture with GOT-style position independent code only local
2202// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002203// To keep the stack aligned according to platform abi the function
2204// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2205// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002206// If a tail called function callee has more arguments than the caller the
2207// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002208// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002209// original REtADDR, but before the saved framepointer or the spilled registers
2210// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2211// stack layout:
2212// arg1
2213// arg2
2214// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002215// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002216// move area ]
2217// (possible EBP)
2218// ESI
2219// EDI
2220// local1 ..
2221
2222/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2223/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002224unsigned
2225X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2226 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002227 MachineFunction &MF = DAG.getMachineFunction();
2228 const TargetMachine &TM = MF.getTarget();
2229 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2230 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002231 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002232 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002233 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002234 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2235 // Number smaller than 12 so just add the difference.
2236 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2237 } else {
2238 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002239 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002240 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002241 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002242 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002243}
2244
Evan Cheng5f941932010-02-05 02:21:12 +00002245/// MatchingStackOffset - Return true if the given stack call argument is
2246/// already available in the same position (relatively) of the caller's
2247/// incoming argument stack.
2248static
2249bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2250 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2251 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002252 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2253 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002254 if (Arg.getOpcode() == ISD::CopyFromReg) {
2255 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2256 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2257 return false;
2258 MachineInstr *Def = MRI->getVRegDef(VR);
2259 if (!Def)
2260 return false;
2261 if (!Flags.isByVal()) {
2262 if (!TII->isLoadFromStackSlot(Def, FI))
2263 return false;
2264 } else {
2265 unsigned Opcode = Def->getOpcode();
2266 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2267 Def->getOperand(1).isFI()) {
2268 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002269 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002270 } else
2271 return false;
2272 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002273 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2274 if (Flags.isByVal())
2275 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002276 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002277 // define @foo(%struct.X* %A) {
2278 // tail call @bar(%struct.X* byval %A)
2279 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002280 return false;
2281 SDValue Ptr = Ld->getBasePtr();
2282 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2283 if (!FINode)
2284 return false;
2285 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002286 } else
2287 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002288
Evan Cheng4cae1332010-03-05 08:38:04 +00002289 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002290 if (!MFI->isFixedObjectIndex(FI))
2291 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002292 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002293}
2294
Dan Gohman98ca4f22009-08-05 01:29:28 +00002295/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2296/// for tail call optimization. Targets which want to do tail call
2297/// optimization should implement this function.
2298bool
2299X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002300 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002301 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002302 bool isCalleeStructRet,
2303 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002304 const SmallVectorImpl<ISD::OutputArg> &Outs,
2305 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002306 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002307 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002308 CalleeCC != CallingConv::C)
2309 return false;
2310
Evan Cheng7096ae42010-01-29 06:45:59 +00002311 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002312 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002313 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002314 CallingConv::ID CallerCC = CallerF->getCallingConv();
2315 bool CCMatch = CallerCC == CalleeCC;
2316
Dan Gohman1797ed52010-02-08 20:27:50 +00002317 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002318 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002319 return true;
2320 return false;
2321 }
2322
Evan Chengb2c92902010-02-02 02:22:50 +00002323 // Look for obvious safe cases to perform tail call optimization that does not
2324 // requite ABI changes. This is what gcc calls sibcall.
2325
Evan Cheng2c12cb42010-03-26 16:26:03 +00002326 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2327 // emit a special epilogue.
2328 if (RegInfo->needsStackRealignment(MF))
2329 return false;
2330
Evan Cheng3c262ee2010-03-26 02:13:13 +00002331 // Do not sibcall optimize vararg calls unless the call site is not passing any
2332 // arguments.
2333 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002334 return false;
2335
Evan Chenga375d472010-03-15 18:54:48 +00002336 // Also avoid sibcall optimization if either caller or callee uses struct
2337 // return semantics.
2338 if (isCalleeStructRet || isCallerStructRet)
2339 return false;
2340
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002341 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2342 // Therefore if it's not used by the call it is not safe to optimize this into
2343 // a sibcall.
2344 bool Unused = false;
2345 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2346 if (!Ins[i].Used) {
2347 Unused = true;
2348 break;
2349 }
2350 }
2351 if (Unused) {
2352 SmallVector<CCValAssign, 16> RVLocs;
2353 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2354 RVLocs, *DAG.getContext());
2355 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002356 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002357 CCValAssign &VA = RVLocs[i];
2358 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2359 return false;
2360 }
2361 }
2362
Evan Cheng13617962010-04-30 01:12:32 +00002363 // If the calling conventions do not match, then we'd better make sure the
2364 // results are returned in the same way as what the caller expects.
2365 if (!CCMatch) {
2366 SmallVector<CCValAssign, 16> RVLocs1;
2367 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2368 RVLocs1, *DAG.getContext());
2369 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2370
2371 SmallVector<CCValAssign, 16> RVLocs2;
2372 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2373 RVLocs2, *DAG.getContext());
2374 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2375
2376 if (RVLocs1.size() != RVLocs2.size())
2377 return false;
2378 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2379 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2380 return false;
2381 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2382 return false;
2383 if (RVLocs1[i].isRegLoc()) {
2384 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2385 return false;
2386 } else {
2387 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2388 return false;
2389 }
2390 }
2391 }
2392
Evan Chenga6bff982010-01-30 01:22:00 +00002393 // If the callee takes no arguments then go on to check the results of the
2394 // call.
2395 if (!Outs.empty()) {
2396 // Check if stack adjustment is needed. For now, do not do this if any
2397 // argument is passed on the stack.
2398 SmallVector<CCValAssign, 16> ArgLocs;
2399 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2400 ArgLocs, *DAG.getContext());
2401 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002402 if (CCInfo.getNextStackOffset()) {
2403 MachineFunction &MF = DAG.getMachineFunction();
2404 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2405 return false;
2406 if (Subtarget->isTargetWin64())
2407 // Win64 ABI has additional complications.
2408 return false;
2409
2410 // Check if the arguments are already laid out in the right way as
2411 // the caller's fixed stack objects.
2412 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002413 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2414 const X86InstrInfo *TII =
2415 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002416 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2417 CCValAssign &VA = ArgLocs[i];
2418 EVT RegVT = VA.getLocVT();
2419 SDValue Arg = Outs[i].Val;
2420 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002421 if (VA.getLocInfo() == CCValAssign::Indirect)
2422 return false;
2423 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002424 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2425 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002426 return false;
2427 }
2428 }
2429 }
Evan Chenga6bff982010-01-30 01:22:00 +00002430 }
Evan Chengb1712452010-01-27 06:25:16 +00002431
Evan Cheng86809cc2010-02-03 03:28:02 +00002432 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002433}
2434
Dan Gohman3df24e62008-09-03 23:12:08 +00002435FastISel *
Chris Lattnered3a8062010-04-05 06:05:26 +00002436X86TargetLowering::createFastISel(MachineFunction &mf,
Evan Chengddc419c2010-01-26 19:04:47 +00002437 DenseMap<const Value *, unsigned> &vm,
2438 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
Dan Gohmanf81eca02010-04-22 20:46:50 +00002439 DenseMap<const AllocaInst *, int> &am,
2440 std::vector<std::pair<MachineInstr*, unsigned> > &pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002441#ifndef NDEBUG
Dan Gohman25208642010-04-14 19:53:31 +00002442 , SmallSet<const Instruction *, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002443#endif
Dan Gohmand858e902010-04-17 15:26:15 +00002444 ) const {
Dan Gohmanf81eca02010-04-22 20:46:50 +00002445 return X86::createFastISel(mf, vm, bm, am, pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002446#ifndef NDEBUG
2447 , cil
2448#endif
2449 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002450}
2451
2452
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002453//===----------------------------------------------------------------------===//
2454// Other Lowering Hooks
2455//===----------------------------------------------------------------------===//
2456
2457
Dan Gohmand858e902010-04-17 15:26:15 +00002458SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002459 MachineFunction &MF = DAG.getMachineFunction();
2460 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2461 int ReturnAddrIndex = FuncInfo->getRAIndex();
2462
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002463 if (ReturnAddrIndex == 0) {
2464 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002465 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002466 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002467 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002468 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002469 }
2470
Evan Cheng25ab6902006-09-08 06:48:29 +00002471 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002472}
2473
2474
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002475bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2476 bool hasSymbolicDisplacement) {
2477 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002478 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002479 return false;
2480
2481 // If we don't have a symbolic displacement - we don't have any extra
2482 // restrictions.
2483 if (!hasSymbolicDisplacement)
2484 return true;
2485
2486 // FIXME: Some tweaks might be needed for medium code model.
2487 if (M != CodeModel::Small && M != CodeModel::Kernel)
2488 return false;
2489
2490 // For small code model we assume that latest object is 16MB before end of 31
2491 // bits boundary. We may also accept pretty large negative constants knowing
2492 // that all objects are in the positive half of address space.
2493 if (M == CodeModel::Small && Offset < 16*1024*1024)
2494 return true;
2495
2496 // For kernel code model we know that all object resist in the negative half
2497 // of 32bits address space. We may not accept negative offsets, since they may
2498 // be just off and we may accept pretty large positive ones.
2499 if (M == CodeModel::Kernel && Offset > 0)
2500 return true;
2501
2502 return false;
2503}
2504
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002505/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2506/// specific condition code, returning the condition code and the LHS/RHS of the
2507/// comparison to make.
2508static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2509 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002510 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002511 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2512 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2513 // X > -1 -> X == 0, jump !sign.
2514 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002515 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002516 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2517 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002518 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002519 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002520 // X < 1 -> X <= 0
2521 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002522 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002523 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002524 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002525
Evan Chengd9558e02006-01-06 00:43:03 +00002526 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002527 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002528 case ISD::SETEQ: return X86::COND_E;
2529 case ISD::SETGT: return X86::COND_G;
2530 case ISD::SETGE: return X86::COND_GE;
2531 case ISD::SETLT: return X86::COND_L;
2532 case ISD::SETLE: return X86::COND_LE;
2533 case ISD::SETNE: return X86::COND_NE;
2534 case ISD::SETULT: return X86::COND_B;
2535 case ISD::SETUGT: return X86::COND_A;
2536 case ISD::SETULE: return X86::COND_BE;
2537 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002538 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002539 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002540
Chris Lattner4c78e022008-12-23 23:42:27 +00002541 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002542
Chris Lattner4c78e022008-12-23 23:42:27 +00002543 // If LHS is a foldable load, but RHS is not, flip the condition.
2544 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2545 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2546 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2547 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002548 }
2549
Chris Lattner4c78e022008-12-23 23:42:27 +00002550 switch (SetCCOpcode) {
2551 default: break;
2552 case ISD::SETOLT:
2553 case ISD::SETOLE:
2554 case ISD::SETUGT:
2555 case ISD::SETUGE:
2556 std::swap(LHS, RHS);
2557 break;
2558 }
2559
2560 // On a floating point condition, the flags are set as follows:
2561 // ZF PF CF op
2562 // 0 | 0 | 0 | X > Y
2563 // 0 | 0 | 1 | X < Y
2564 // 1 | 0 | 0 | X == Y
2565 // 1 | 1 | 1 | unordered
2566 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002567 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002568 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002569 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002570 case ISD::SETOLT: // flipped
2571 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002572 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002573 case ISD::SETOLE: // flipped
2574 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002575 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002576 case ISD::SETUGT: // flipped
2577 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002578 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002579 case ISD::SETUGE: // flipped
2580 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002581 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002582 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002583 case ISD::SETNE: return X86::COND_NE;
2584 case ISD::SETUO: return X86::COND_P;
2585 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002586 case ISD::SETOEQ:
2587 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002588 }
Evan Chengd9558e02006-01-06 00:43:03 +00002589}
2590
Evan Cheng4a460802006-01-11 00:33:36 +00002591/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2592/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002593/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002594static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002595 switch (X86CC) {
2596 default:
2597 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002598 case X86::COND_B:
2599 case X86::COND_BE:
2600 case X86::COND_E:
2601 case X86::COND_P:
2602 case X86::COND_A:
2603 case X86::COND_AE:
2604 case X86::COND_NE:
2605 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002606 return true;
2607 }
2608}
2609
Evan Chengeb2f9692009-10-27 19:56:55 +00002610/// isFPImmLegal - Returns true if the target can instruction select the
2611/// specified FP immediate natively. If false, the legalizer will
2612/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002613bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002614 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2615 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2616 return true;
2617 }
2618 return false;
2619}
2620
Nate Begeman9008ca62009-04-27 18:41:29 +00002621/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2622/// the specified range (L, H].
2623static bool isUndefOrInRange(int Val, int Low, int Hi) {
2624 return (Val < 0) || (Val >= Low && Val < Hi);
2625}
2626
2627/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2628/// specified value.
2629static bool isUndefOrEqual(int Val, int CmpVal) {
2630 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002631 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002632 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002633}
2634
Nate Begeman9008ca62009-04-27 18:41:29 +00002635/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2636/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2637/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002638static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002639 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002640 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002641 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002642 return (Mask[0] < 2 && Mask[1] < 2);
2643 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002644}
2645
Nate Begeman9008ca62009-04-27 18:41:29 +00002646bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002647 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002648 N->getMask(M);
2649 return ::isPSHUFDMask(M, N->getValueType(0));
2650}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002651
Nate Begeman9008ca62009-04-27 18:41:29 +00002652/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2653/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002654static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002655 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002656 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002657
Nate Begeman9008ca62009-04-27 18:41:29 +00002658 // Lower quadword copied in order or undef.
2659 for (int i = 0; i != 4; ++i)
2660 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002661 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002662
Evan Cheng506d3df2006-03-29 23:07:14 +00002663 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002664 for (int i = 4; i != 8; ++i)
2665 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002666 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002667
Evan Cheng506d3df2006-03-29 23:07:14 +00002668 return true;
2669}
2670
Nate Begeman9008ca62009-04-27 18:41:29 +00002671bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002672 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002673 N->getMask(M);
2674 return ::isPSHUFHWMask(M, N->getValueType(0));
2675}
Evan Cheng506d3df2006-03-29 23:07:14 +00002676
Nate Begeman9008ca62009-04-27 18:41:29 +00002677/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2678/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002679static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002680 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002681 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002682
Rafael Espindola15684b22009-04-24 12:40:33 +00002683 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002684 for (int i = 4; i != 8; ++i)
2685 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002686 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002687
Rafael Espindola15684b22009-04-24 12:40:33 +00002688 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002689 for (int i = 0; i != 4; ++i)
2690 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002691 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002692
Rafael Espindola15684b22009-04-24 12:40:33 +00002693 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002694}
2695
Nate Begeman9008ca62009-04-27 18:41:29 +00002696bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002697 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002698 N->getMask(M);
2699 return ::isPSHUFLWMask(M, N->getValueType(0));
2700}
2701
Nate Begemana09008b2009-10-19 02:17:23 +00002702/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2703/// is suitable for input to PALIGNR.
2704static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2705 bool hasSSSE3) {
2706 int i, e = VT.getVectorNumElements();
2707
2708 // Do not handle v2i64 / v2f64 shuffles with palignr.
2709 if (e < 4 || !hasSSSE3)
2710 return false;
2711
2712 for (i = 0; i != e; ++i)
2713 if (Mask[i] >= 0)
2714 break;
2715
2716 // All undef, not a palignr.
2717 if (i == e)
2718 return false;
2719
2720 // Determine if it's ok to perform a palignr with only the LHS, since we
2721 // don't have access to the actual shuffle elements to see if RHS is undef.
2722 bool Unary = Mask[i] < (int)e;
2723 bool NeedsUnary = false;
2724
2725 int s = Mask[i] - i;
2726
2727 // Check the rest of the elements to see if they are consecutive.
2728 for (++i; i != e; ++i) {
2729 int m = Mask[i];
2730 if (m < 0)
2731 continue;
2732
2733 Unary = Unary && (m < (int)e);
2734 NeedsUnary = NeedsUnary || (m < s);
2735
2736 if (NeedsUnary && !Unary)
2737 return false;
2738 if (Unary && m != ((s+i) & (e-1)))
2739 return false;
2740 if (!Unary && m != (s+i))
2741 return false;
2742 }
2743 return true;
2744}
2745
2746bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2747 SmallVector<int, 8> M;
2748 N->getMask(M);
2749 return ::isPALIGNRMask(M, N->getValueType(0), true);
2750}
2751
Evan Cheng14aed5e2006-03-24 01:18:28 +00002752/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2753/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002754static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 int NumElems = VT.getVectorNumElements();
2756 if (NumElems != 2 && NumElems != 4)
2757 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002758
Nate Begeman9008ca62009-04-27 18:41:29 +00002759 int Half = NumElems / 2;
2760 for (int i = 0; i < Half; ++i)
2761 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002762 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002763 for (int i = Half; i < NumElems; ++i)
2764 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002765 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002766
Evan Cheng14aed5e2006-03-24 01:18:28 +00002767 return true;
2768}
2769
Nate Begeman9008ca62009-04-27 18:41:29 +00002770bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2771 SmallVector<int, 8> M;
2772 N->getMask(M);
2773 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002774}
2775
Evan Cheng213d2cf2007-05-17 18:45:50 +00002776/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002777/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2778/// half elements to come from vector 1 (which would equal the dest.) and
2779/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002780static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002781 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002782
2783 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002784 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002785
Nate Begeman9008ca62009-04-27 18:41:29 +00002786 int Half = NumElems / 2;
2787 for (int i = 0; i < Half; ++i)
2788 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002789 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002790 for (int i = Half; i < NumElems; ++i)
2791 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002792 return false;
2793 return true;
2794}
2795
Nate Begeman9008ca62009-04-27 18:41:29 +00002796static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2797 SmallVector<int, 8> M;
2798 N->getMask(M);
2799 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002800}
2801
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002802/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2803/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002804bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2805 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002806 return false;
2807
Evan Cheng2064a2b2006-03-28 06:50:32 +00002808 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002809 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2810 isUndefOrEqual(N->getMaskElt(1), 7) &&
2811 isUndefOrEqual(N->getMaskElt(2), 2) &&
2812 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002813}
2814
Nate Begeman0b10b912009-11-07 23:17:15 +00002815/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2816/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2817/// <2, 3, 2, 3>
2818bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2819 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2820
2821 if (NumElems != 4)
2822 return false;
2823
2824 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2825 isUndefOrEqual(N->getMaskElt(1), 3) &&
2826 isUndefOrEqual(N->getMaskElt(2), 2) &&
2827 isUndefOrEqual(N->getMaskElt(3), 3);
2828}
2829
Evan Cheng5ced1d82006-04-06 23:23:56 +00002830/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2831/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002832bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2833 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002834
Evan Cheng5ced1d82006-04-06 23:23:56 +00002835 if (NumElems != 2 && NumElems != 4)
2836 return false;
2837
Evan Chengc5cdff22006-04-07 21:53:05 +00002838 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002839 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002840 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002841
Evan Chengc5cdff22006-04-07 21:53:05 +00002842 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002843 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002844 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002845
2846 return true;
2847}
2848
Nate Begeman0b10b912009-11-07 23:17:15 +00002849/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2850/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2851bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002852 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002853
Evan Cheng5ced1d82006-04-06 23:23:56 +00002854 if (NumElems != 2 && NumElems != 4)
2855 return false;
2856
Evan Chengc5cdff22006-04-07 21:53:05 +00002857 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002858 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002859 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002860
Nate Begeman9008ca62009-04-27 18:41:29 +00002861 for (unsigned i = 0; i < NumElems/2; ++i)
2862 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002863 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002864
2865 return true;
2866}
2867
Evan Cheng0038e592006-03-28 00:39:58 +00002868/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2869/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002870static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002871 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002872 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002873 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002874 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002875
Nate Begeman9008ca62009-04-27 18:41:29 +00002876 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2877 int BitI = Mask[i];
2878 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002879 if (!isUndefOrEqual(BitI, j))
2880 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002881 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002882 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002883 return false;
2884 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002885 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002886 return false;
2887 }
Evan Cheng0038e592006-03-28 00:39:58 +00002888 }
Evan Cheng0038e592006-03-28 00:39:58 +00002889 return true;
2890}
2891
Nate Begeman9008ca62009-04-27 18:41:29 +00002892bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2893 SmallVector<int, 8> M;
2894 N->getMask(M);
2895 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002896}
2897
Evan Cheng4fcb9222006-03-28 02:43:26 +00002898/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2899/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002900static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002901 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002902 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002903 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002904 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002905
Nate Begeman9008ca62009-04-27 18:41:29 +00002906 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2907 int BitI = Mask[i];
2908 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002909 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002910 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002911 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002912 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002913 return false;
2914 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002915 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002916 return false;
2917 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002918 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002919 return true;
2920}
2921
Nate Begeman9008ca62009-04-27 18:41:29 +00002922bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2923 SmallVector<int, 8> M;
2924 N->getMask(M);
2925 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002926}
2927
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002928/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2929/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2930/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002931static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002932 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002933 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002934 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002935
Nate Begeman9008ca62009-04-27 18:41:29 +00002936 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2937 int BitI = Mask[i];
2938 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002939 if (!isUndefOrEqual(BitI, j))
2940 return false;
2941 if (!isUndefOrEqual(BitI1, j))
2942 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002943 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002944 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002945}
2946
Nate Begeman9008ca62009-04-27 18:41:29 +00002947bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2948 SmallVector<int, 8> M;
2949 N->getMask(M);
2950 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2951}
2952
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002953/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2954/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2955/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002956static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002957 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002958 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2959 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002960
Nate Begeman9008ca62009-04-27 18:41:29 +00002961 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2962 int BitI = Mask[i];
2963 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002964 if (!isUndefOrEqual(BitI, j))
2965 return false;
2966 if (!isUndefOrEqual(BitI1, j))
2967 return false;
2968 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002969 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002970}
2971
Nate Begeman9008ca62009-04-27 18:41:29 +00002972bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2973 SmallVector<int, 8> M;
2974 N->getMask(M);
2975 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2976}
2977
Evan Cheng017dcc62006-04-21 01:05:10 +00002978/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2979/// specifies a shuffle of elements that is suitable for input to MOVSS,
2980/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002981static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002982 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002983 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002984
2985 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002986
Nate Begeman9008ca62009-04-27 18:41:29 +00002987 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002988 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002989
Nate Begeman9008ca62009-04-27 18:41:29 +00002990 for (int i = 1; i < NumElts; ++i)
2991 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002992 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002993
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002994 return true;
2995}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002996
Nate Begeman9008ca62009-04-27 18:41:29 +00002997bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2998 SmallVector<int, 8> M;
2999 N->getMask(M);
3000 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003001}
3002
Evan Cheng017dcc62006-04-21 01:05:10 +00003003/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3004/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003005/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003006static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003007 bool V2IsSplat = false, bool V2IsUndef = false) {
3008 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003009 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003010 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003011
Nate Begeman9008ca62009-04-27 18:41:29 +00003012 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003013 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003014
Nate Begeman9008ca62009-04-27 18:41:29 +00003015 for (int i = 1; i < NumOps; ++i)
3016 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3017 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3018 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003019 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003020
Evan Cheng39623da2006-04-20 08:58:49 +00003021 return true;
3022}
3023
Nate Begeman9008ca62009-04-27 18:41:29 +00003024static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003025 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003026 SmallVector<int, 8> M;
3027 N->getMask(M);
3028 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003029}
3030
Evan Chengd9539472006-04-14 21:59:03 +00003031/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3032/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003033bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3034 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003035 return false;
3036
3037 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003038 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003039 int Elt = N->getMaskElt(i);
3040 if (Elt >= 0 && Elt != 1)
3041 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003042 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003043
3044 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003045 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003046 int Elt = N->getMaskElt(i);
3047 if (Elt >= 0 && Elt != 3)
3048 return false;
3049 if (Elt == 3)
3050 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003051 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003052 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003053 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003054 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003055}
3056
3057/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3058/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003059bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3060 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003061 return false;
3062
3063 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003064 for (unsigned i = 0; i < 2; ++i)
3065 if (N->getMaskElt(i) > 0)
3066 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003067
3068 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003069 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003070 int Elt = N->getMaskElt(i);
3071 if (Elt >= 0 && Elt != 2)
3072 return false;
3073 if (Elt == 2)
3074 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003075 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003076 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003077 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003078}
3079
Evan Cheng0b457f02008-09-25 20:50:48 +00003080/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3081/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003082bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3083 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003084
Nate Begeman9008ca62009-04-27 18:41:29 +00003085 for (int i = 0; i < e; ++i)
3086 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003087 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003088 for (int i = 0; i < e; ++i)
3089 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003090 return false;
3091 return true;
3092}
3093
Evan Cheng63d33002006-03-22 08:01:21 +00003094/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003095/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003096unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003097 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3098 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3099
Evan Chengb9df0ca2006-03-22 02:53:00 +00003100 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3101 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003102 for (int i = 0; i < NumOperands; ++i) {
3103 int Val = SVOp->getMaskElt(NumOperands-i-1);
3104 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003105 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003106 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003107 if (i != NumOperands - 1)
3108 Mask <<= Shift;
3109 }
Evan Cheng63d33002006-03-22 08:01:21 +00003110 return Mask;
3111}
3112
Evan Cheng506d3df2006-03-29 23:07:14 +00003113/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003114/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003115unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003116 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003117 unsigned Mask = 0;
3118 // 8 nodes, but we only care about the last 4.
3119 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003120 int Val = SVOp->getMaskElt(i);
3121 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003122 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003123 if (i != 4)
3124 Mask <<= 2;
3125 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003126 return Mask;
3127}
3128
3129/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003130/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003131unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003132 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003133 unsigned Mask = 0;
3134 // 8 nodes, but we only care about the first 4.
3135 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003136 int Val = SVOp->getMaskElt(i);
3137 if (Val >= 0)
3138 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003139 if (i != 0)
3140 Mask <<= 2;
3141 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003142 return Mask;
3143}
3144
Nate Begemana09008b2009-10-19 02:17:23 +00003145/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3146/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3147unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3148 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3149 EVT VVT = N->getValueType(0);
3150 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3151 int Val = 0;
3152
3153 unsigned i, e;
3154 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3155 Val = SVOp->getMaskElt(i);
3156 if (Val >= 0)
3157 break;
3158 }
3159 return (Val - i) * EltSize;
3160}
3161
Evan Cheng37b73872009-07-30 08:33:02 +00003162/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3163/// constant +0.0.
3164bool X86::isZeroNode(SDValue Elt) {
3165 return ((isa<ConstantSDNode>(Elt) &&
3166 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3167 (isa<ConstantFPSDNode>(Elt) &&
3168 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3169}
3170
Nate Begeman9008ca62009-04-27 18:41:29 +00003171/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3172/// their permute mask.
3173static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3174 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003175 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003176 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003177 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003178
Nate Begeman5a5ca152009-04-29 05:20:52 +00003179 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 int idx = SVOp->getMaskElt(i);
3181 if (idx < 0)
3182 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003183 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003184 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003185 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003186 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003187 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3189 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003190}
3191
Evan Cheng779ccea2007-12-07 21:30:01 +00003192/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3193/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003194static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003195 unsigned NumElems = VT.getVectorNumElements();
3196 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003197 int idx = Mask[i];
3198 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003199 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003200 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003201 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003202 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003203 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003204 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003205}
3206
Evan Cheng533a0aa2006-04-19 20:35:22 +00003207/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3208/// match movhlps. The lower half elements should come from upper half of
3209/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003210/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003211static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3212 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003213 return false;
3214 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003215 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003216 return false;
3217 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003218 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003219 return false;
3220 return true;
3221}
3222
Evan Cheng5ced1d82006-04-06 23:23:56 +00003223/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003224/// is promoted to a vector. It also returns the LoadSDNode by reference if
3225/// required.
3226static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003227 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3228 return false;
3229 N = N->getOperand(0).getNode();
3230 if (!ISD::isNON_EXTLoad(N))
3231 return false;
3232 if (LD)
3233 *LD = cast<LoadSDNode>(N);
3234 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003235}
3236
Evan Cheng533a0aa2006-04-19 20:35:22 +00003237/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3238/// match movlp{s|d}. The lower half elements should come from lower half of
3239/// V1 (and in order), and the upper half elements should come from the upper
3240/// half of V2 (and in order). And since V1 will become the source of the
3241/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003242static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3243 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003244 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003245 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003246 // Is V2 is a vector load, don't do this transformation. We will try to use
3247 // load folding shufps op.
3248 if (ISD::isNON_EXTLoad(V2))
3249 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003250
Nate Begeman5a5ca152009-04-29 05:20:52 +00003251 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003252
Evan Cheng533a0aa2006-04-19 20:35:22 +00003253 if (NumElems != 2 && NumElems != 4)
3254 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003255 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003256 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003257 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003258 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003259 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003260 return false;
3261 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003262}
3263
Evan Cheng39623da2006-04-20 08:58:49 +00003264/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3265/// all the same.
3266static bool isSplatVector(SDNode *N) {
3267 if (N->getOpcode() != ISD::BUILD_VECTOR)
3268 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003269
Dan Gohman475871a2008-07-27 21:46:04 +00003270 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003271 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3272 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003273 return false;
3274 return true;
3275}
3276
Evan Cheng213d2cf2007-05-17 18:45:50 +00003277/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003278/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003279/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003280static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003281 SDValue V1 = N->getOperand(0);
3282 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003283 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3284 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003285 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003286 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003287 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003288 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3289 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003290 if (Opc != ISD::BUILD_VECTOR ||
3291 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003292 return false;
3293 } else if (Idx >= 0) {
3294 unsigned Opc = V1.getOpcode();
3295 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3296 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003297 if (Opc != ISD::BUILD_VECTOR ||
3298 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003299 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003300 }
3301 }
3302 return true;
3303}
3304
3305/// getZeroVector - Returns a vector of specified type with all zero elements.
3306///
Owen Andersone50ed302009-08-10 22:56:29 +00003307static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003308 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003309 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003310
Chris Lattner8a594482007-11-25 00:24:49 +00003311 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3312 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003313 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003314 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003315 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3316 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003317 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003318 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3319 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003320 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003321 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3322 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003323 }
Dale Johannesenace16102009-02-03 19:33:06 +00003324 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003325}
3326
Chris Lattner8a594482007-11-25 00:24:49 +00003327/// getOnesVector - Returns a vector of specified type with all bits set.
3328///
Owen Andersone50ed302009-08-10 22:56:29 +00003329static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003330 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003331
Chris Lattner8a594482007-11-25 00:24:49 +00003332 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3333 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003334 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003335 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003336 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003337 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003338 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003339 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003340 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003341}
3342
3343
Evan Cheng39623da2006-04-20 08:58:49 +00003344/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3345/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003346static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003347 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003348 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003349
Evan Cheng39623da2006-04-20 08:58:49 +00003350 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003351 SmallVector<int, 8> MaskVec;
3352 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003353
Nate Begeman5a5ca152009-04-29 05:20:52 +00003354 for (unsigned i = 0; i != NumElems; ++i) {
3355 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003356 MaskVec[i] = NumElems;
3357 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003358 }
Evan Cheng39623da2006-04-20 08:58:49 +00003359 }
Evan Cheng39623da2006-04-20 08:58:49 +00003360 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003361 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3362 SVOp->getOperand(1), &MaskVec[0]);
3363 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003364}
3365
Evan Cheng017dcc62006-04-21 01:05:10 +00003366/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3367/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003368static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003369 SDValue V2) {
3370 unsigned NumElems = VT.getVectorNumElements();
3371 SmallVector<int, 8> Mask;
3372 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003373 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003374 Mask.push_back(i);
3375 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003376}
3377
Nate Begeman9008ca62009-04-27 18:41:29 +00003378/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003379static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003380 SDValue V2) {
3381 unsigned NumElems = VT.getVectorNumElements();
3382 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003383 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003384 Mask.push_back(i);
3385 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003386 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003387 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003388}
3389
Nate Begeman9008ca62009-04-27 18:41:29 +00003390/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003391static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003392 SDValue V2) {
3393 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003394 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003395 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003396 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003397 Mask.push_back(i + Half);
3398 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003399 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003400 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003401}
3402
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003403/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003404static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003405 bool HasSSE2) {
3406 if (SV->getValueType(0).getVectorNumElements() <= 4)
3407 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003408
Owen Anderson825b72b2009-08-11 20:47:22 +00003409 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003410 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 DebugLoc dl = SV->getDebugLoc();
3412 SDValue V1 = SV->getOperand(0);
3413 int NumElems = VT.getVectorNumElements();
3414 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003415
Nate Begeman9008ca62009-04-27 18:41:29 +00003416 // unpack elements to the correct location
3417 while (NumElems > 4) {
3418 if (EltNo < NumElems/2) {
3419 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3420 } else {
3421 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3422 EltNo -= NumElems/2;
3423 }
3424 NumElems >>= 1;
3425 }
Eric Christopherfd179292009-08-27 18:07:15 +00003426
Nate Begeman9008ca62009-04-27 18:41:29 +00003427 // Perform the splat.
3428 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003429 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3431 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003432}
3433
Evan Chengba05f722006-04-21 23:03:30 +00003434/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003435/// vector of zero or undef vector. This produces a shuffle where the low
3436/// element of V2 is swizzled into the zero/undef vector, landing at element
3437/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003438static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003439 bool isZero, bool HasSSE2,
3440 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003441 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003442 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003443 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3444 unsigned NumElems = VT.getVectorNumElements();
3445 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003446 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003447 // If this is the insertion idx, put the low elt of V2 here.
3448 MaskVec.push_back(i == Idx ? NumElems : i);
3449 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003450}
3451
Evan Chengf26ffe92008-05-29 08:22:04 +00003452/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3453/// a shuffle that is zero.
3454static
Nate Begeman9008ca62009-04-27 18:41:29 +00003455unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3456 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003457 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003458 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003459 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003460 int Idx = SVOp->getMaskElt(Index);
3461 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003462 ++NumZeros;
3463 continue;
3464 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003465 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003466 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003467 ++NumZeros;
3468 else
3469 break;
3470 }
3471 return NumZeros;
3472}
3473
3474/// isVectorShift - Returns true if the shuffle can be implemented as a
3475/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003476/// FIXME: split into pslldqi, psrldqi, palignr variants.
3477static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003478 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003479 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003480
3481 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003482 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003483 if (!NumZeros) {
3484 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003485 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003486 if (!NumZeros)
3487 return false;
3488 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003489 bool SeenV1 = false;
3490 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003491 for (unsigned i = NumZeros; i < NumElems; ++i) {
3492 unsigned Val = isLeft ? (i - NumZeros) : i;
3493 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3494 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003495 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003496 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003497 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003498 SeenV1 = true;
3499 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003500 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003501 SeenV2 = true;
3502 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003503 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003504 return false;
3505 }
3506 if (SeenV1 && SeenV2)
3507 return false;
3508
Nate Begeman9008ca62009-04-27 18:41:29 +00003509 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003510 ShAmt = NumZeros;
3511 return true;
3512}
3513
3514
Evan Chengc78d3b42006-04-24 18:01:45 +00003515/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3516///
Dan Gohman475871a2008-07-27 21:46:04 +00003517static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003518 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003519 SelectionDAG &DAG,
3520 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003521 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003522 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003523
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003524 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003525 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003526 bool First = true;
3527 for (unsigned i = 0; i < 16; ++i) {
3528 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3529 if (ThisIsNonZero && First) {
3530 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003531 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003532 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003533 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003534 First = false;
3535 }
3536
3537 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003538 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003539 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3540 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003541 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003542 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003543 }
3544 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003545 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3546 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3547 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003548 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003549 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003550 } else
3551 ThisElt = LastElt;
3552
Gabor Greifba36cb52008-08-28 21:40:38 +00003553 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003554 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003555 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003556 }
3557 }
3558
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003560}
3561
Bill Wendlinga348c562007-03-22 18:42:45 +00003562/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003563///
Dan Gohman475871a2008-07-27 21:46:04 +00003564static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003565 unsigned NumNonZero, unsigned NumZero,
3566 SelectionDAG &DAG,
3567 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003568 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003569 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003570
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003571 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003572 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003573 bool First = true;
3574 for (unsigned i = 0; i < 8; ++i) {
3575 bool isNonZero = (NonZeros & (1 << i)) != 0;
3576 if (isNonZero) {
3577 if (First) {
3578 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003580 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003581 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003582 First = false;
3583 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003584 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003585 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003586 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003587 }
3588 }
3589
3590 return V;
3591}
3592
Evan Chengf26ffe92008-05-29 08:22:04 +00003593/// getVShift - Return a vector logical shift node.
3594///
Owen Andersone50ed302009-08-10 22:56:29 +00003595static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003596 unsigned NumBits, SelectionDAG &DAG,
3597 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003598 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003600 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003601 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3602 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3603 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003604 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003605}
3606
Dan Gohman475871a2008-07-27 21:46:04 +00003607SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003608X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003609 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003610
3611 // Check if the scalar load can be widened into a vector load. And if
3612 // the address is "base + cst" see if the cst can be "absorbed" into
3613 // the shuffle mask.
3614 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3615 SDValue Ptr = LD->getBasePtr();
3616 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3617 return SDValue();
3618 EVT PVT = LD->getValueType(0);
3619 if (PVT != MVT::i32 && PVT != MVT::f32)
3620 return SDValue();
3621
3622 int FI = -1;
3623 int64_t Offset = 0;
3624 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3625 FI = FINode->getIndex();
3626 Offset = 0;
3627 } else if (Ptr.getOpcode() == ISD::ADD &&
3628 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3629 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3630 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3631 Offset = Ptr.getConstantOperandVal(1);
3632 Ptr = Ptr.getOperand(0);
3633 } else {
3634 return SDValue();
3635 }
3636
3637 SDValue Chain = LD->getChain();
3638 // Make sure the stack object alignment is at least 16.
3639 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3640 if (DAG.InferPtrAlignment(Ptr) < 16) {
3641 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003642 // Can't change the alignment. FIXME: It's possible to compute
3643 // the exact stack offset and reference FI + adjust offset instead.
3644 // If someone *really* cares about this. That's the way to implement it.
3645 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003646 } else {
3647 MFI->setObjectAlignment(FI, 16);
3648 }
3649 }
3650
3651 // (Offset % 16) must be multiple of 4. Then address is then
3652 // Ptr + (Offset & ~15).
3653 if (Offset < 0)
3654 return SDValue();
3655 if ((Offset % 16) & 3)
3656 return SDValue();
3657 int64_t StartOffset = Offset & ~15;
3658 if (StartOffset)
3659 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3660 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3661
3662 int EltNo = (Offset - StartOffset) >> 2;
3663 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3664 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003665 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3666 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003667 // Canonicalize it to a v4i32 shuffle.
3668 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3669 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3670 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3671 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3672 }
3673
3674 return SDValue();
3675}
3676
Nate Begeman1449f292010-03-24 22:19:06 +00003677/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3678/// vector of type 'VT', see if the elements can be replaced by a single large
3679/// load which has the same value as a build_vector whose operands are 'elts'.
3680///
3681/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3682///
3683/// FIXME: we'd also like to handle the case where the last elements are zero
3684/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3685/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003686static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3687 DebugLoc &dl, SelectionDAG &DAG) {
3688 EVT EltVT = VT.getVectorElementType();
3689 unsigned NumElems = Elts.size();
3690
Nate Begemanfdea31a2010-03-24 20:49:50 +00003691 LoadSDNode *LDBase = NULL;
3692 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003693
3694 // For each element in the initializer, see if we've found a load or an undef.
3695 // If we don't find an initial load element, or later load elements are
3696 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003697 for (unsigned i = 0; i < NumElems; ++i) {
3698 SDValue Elt = Elts[i];
3699
3700 if (!Elt.getNode() ||
3701 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3702 return SDValue();
3703 if (!LDBase) {
3704 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3705 return SDValue();
3706 LDBase = cast<LoadSDNode>(Elt.getNode());
3707 LastLoadedElt = i;
3708 continue;
3709 }
3710 if (Elt.getOpcode() == ISD::UNDEF)
3711 continue;
3712
3713 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3714 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3715 return SDValue();
3716 LastLoadedElt = i;
3717 }
Nate Begeman1449f292010-03-24 22:19:06 +00003718
3719 // If we have found an entire vector of loads and undefs, then return a large
3720 // load of the entire vector width starting at the base pointer. If we found
3721 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003722 if (LastLoadedElt == NumElems - 1) {
3723 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3724 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3725 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3726 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3727 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3728 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3729 LDBase->isVolatile(), LDBase->isNonTemporal(),
3730 LDBase->getAlignment());
3731 } else if (NumElems == 4 && LastLoadedElt == 1) {
3732 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3733 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3734 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3735 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3736 }
3737 return SDValue();
3738}
3739
Evan Chengc3630942009-12-09 21:00:30 +00003740SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003741X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003742 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003743 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003744 if (ISD::isBuildVectorAllZeros(Op.getNode())
3745 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003746 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3747 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3748 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003749 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003750 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003751
Gabor Greifba36cb52008-08-28 21:40:38 +00003752 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003753 return getOnesVector(Op.getValueType(), DAG, dl);
3754 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003755 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003756
Owen Andersone50ed302009-08-10 22:56:29 +00003757 EVT VT = Op.getValueType();
3758 EVT ExtVT = VT.getVectorElementType();
3759 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003760
3761 unsigned NumElems = Op.getNumOperands();
3762 unsigned NumZero = 0;
3763 unsigned NumNonZero = 0;
3764 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003765 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003766 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003767 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003768 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003769 if (Elt.getOpcode() == ISD::UNDEF)
3770 continue;
3771 Values.insert(Elt);
3772 if (Elt.getOpcode() != ISD::Constant &&
3773 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003774 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003775 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003776 NumZero++;
3777 else {
3778 NonZeros |= (1 << i);
3779 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003780 }
3781 }
3782
Dan Gohman7f321562007-06-25 16:23:39 +00003783 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003784 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003785 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003786 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003787
Chris Lattner67f453a2008-03-09 05:42:06 +00003788 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003789 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003790 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003791 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003792
Chris Lattner62098042008-03-09 01:05:04 +00003793 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3794 // the value are obviously zero, truncate the value to i32 and do the
3795 // insertion that way. Only do this if the value is non-constant or if the
3796 // value is a constant being inserted into element 0. It is cheaper to do
3797 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003798 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003799 (!IsAllConstants || Idx == 0)) {
3800 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3801 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3803 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003804
Chris Lattner62098042008-03-09 01:05:04 +00003805 // Truncate the value (which may itself be a constant) to i32, and
3806 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003807 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003808 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003809 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3810 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003811
Chris Lattner62098042008-03-09 01:05:04 +00003812 // Now we have our 32-bit value zero extended in the low element of
3813 // a vector. If Idx != 0, swizzle it into place.
3814 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003815 SmallVector<int, 4> Mask;
3816 Mask.push_back(Idx);
3817 for (unsigned i = 1; i != VecElts; ++i)
3818 Mask.push_back(i);
3819 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003820 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003821 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003822 }
Dale Johannesenace16102009-02-03 19:33:06 +00003823 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003824 }
3825 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003826
Chris Lattner19f79692008-03-08 22:59:52 +00003827 // If we have a constant or non-constant insertion into the low element of
3828 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3829 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003830 // depending on what the source datatype is.
3831 if (Idx == 0) {
3832 if (NumZero == 0) {
3833 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003834 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3835 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003836 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3837 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3838 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3839 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003840 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3841 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3842 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003843 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3844 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3845 Subtarget->hasSSE2(), DAG);
3846 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3847 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003848 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003849
3850 // Is it a vector logical left shift?
3851 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003852 X86::isZeroNode(Op.getOperand(0)) &&
3853 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003854 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003855 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003856 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003857 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003858 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003859 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003860
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003861 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003862 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003863
Chris Lattner19f79692008-03-08 22:59:52 +00003864 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3865 // is a non-constant being inserted into an element other than the low one,
3866 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3867 // movd/movss) to move this into the low element, then shuffle it into
3868 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003869 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003870 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003871
Evan Cheng0db9fe62006-04-25 20:13:52 +00003872 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003873 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3874 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003875 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003876 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003877 MaskVec.push_back(i == Idx ? 0 : 1);
3878 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003879 }
3880 }
3881
Chris Lattner67f453a2008-03-09 05:42:06 +00003882 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003883 if (Values.size() == 1) {
3884 if (EVTBits == 32) {
3885 // Instead of a shuffle like this:
3886 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3887 // Check if it's possible to issue this instead.
3888 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3889 unsigned Idx = CountTrailingZeros_32(NonZeros);
3890 SDValue Item = Op.getOperand(Idx);
3891 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3892 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3893 }
Dan Gohman475871a2008-07-27 21:46:04 +00003894 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003895 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003896
Dan Gohmana3941172007-07-24 22:55:08 +00003897 // A vector full of immediates; various special cases are already
3898 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003899 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003900 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003901
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003902 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003903 if (EVTBits == 64) {
3904 if (NumNonZero == 1) {
3905 // One half is zero or undef.
3906 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003907 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003908 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003909 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3910 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003911 }
Dan Gohman475871a2008-07-27 21:46:04 +00003912 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003913 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003914
3915 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003916 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003917 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003918 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003919 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003920 }
3921
Bill Wendling826f36f2007-03-28 00:57:11 +00003922 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003923 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003924 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003925 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003926 }
3927
3928 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003929 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003930 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003931 if (NumElems == 4 && NumZero > 0) {
3932 for (unsigned i = 0; i < 4; ++i) {
3933 bool isZero = !(NonZeros & (1 << i));
3934 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003935 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003936 else
Dale Johannesenace16102009-02-03 19:33:06 +00003937 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003938 }
3939
3940 for (unsigned i = 0; i < 2; ++i) {
3941 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3942 default: break;
3943 case 0:
3944 V[i] = V[i*2]; // Must be a zero vector.
3945 break;
3946 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003947 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003948 break;
3949 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003950 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003951 break;
3952 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003953 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003954 break;
3955 }
3956 }
3957
Nate Begeman9008ca62009-04-27 18:41:29 +00003958 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003959 bool Reverse = (NonZeros & 0x3) == 2;
3960 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003961 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003962 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3963 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003964 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3965 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003966 }
3967
Nate Begemanfdea31a2010-03-24 20:49:50 +00003968 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3969 // Check for a build vector of consecutive loads.
3970 for (unsigned i = 0; i < NumElems; ++i)
3971 V[i] = Op.getOperand(i);
3972
3973 // Check for elements which are consecutive loads.
3974 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
3975 if (LD.getNode())
3976 return LD;
3977
3978 // For SSE 4.1, use inserts into undef.
3979 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003980 V[0] = DAG.getUNDEF(VT);
3981 for (unsigned i = 0; i < NumElems; ++i)
3982 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3983 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3984 Op.getOperand(i), DAG.getIntPtrConstant(i));
3985 return V[0];
3986 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00003987
3988 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00003989 // e.g. for v4f32
3990 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3991 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3992 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003993 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003994 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003995 NumElems >>= 1;
3996 while (NumElems != 0) {
3997 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003998 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003999 NumElems >>= 1;
4000 }
4001 return V[0];
4002 }
Dan Gohman475871a2008-07-27 21:46:04 +00004003 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004004}
4005
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004006SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004007X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004008 // We support concatenate two MMX registers and place them in a MMX
4009 // register. This is better than doing a stack convert.
4010 DebugLoc dl = Op.getDebugLoc();
4011 EVT ResVT = Op.getValueType();
4012 assert(Op.getNumOperands() == 2);
4013 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4014 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4015 int Mask[2];
4016 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4017 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4018 InVec = Op.getOperand(1);
4019 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4020 unsigned NumElts = ResVT.getVectorNumElements();
4021 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4022 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4023 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4024 } else {
4025 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4026 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4027 Mask[0] = 0; Mask[1] = 2;
4028 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4029 }
4030 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4031}
4032
Nate Begemanb9a47b82009-02-23 08:49:38 +00004033// v8i16 shuffles - Prefer shuffles in the following order:
4034// 1. [all] pshuflw, pshufhw, optional move
4035// 2. [ssse3] 1 x pshufb
4036// 3. [ssse3] 2 x pshufb + 1 x por
4037// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004038static
Nate Begeman9008ca62009-04-27 18:41:29 +00004039SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004040 SelectionDAG &DAG,
4041 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004042 SDValue V1 = SVOp->getOperand(0);
4043 SDValue V2 = SVOp->getOperand(1);
4044 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004045 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004046
Nate Begemanb9a47b82009-02-23 08:49:38 +00004047 // Determine if more than 1 of the words in each of the low and high quadwords
4048 // of the result come from the same quadword of one of the two inputs. Undef
4049 // mask values count as coming from any quadword, for better codegen.
4050 SmallVector<unsigned, 4> LoQuad(4);
4051 SmallVector<unsigned, 4> HiQuad(4);
4052 BitVector InputQuads(4);
4053 for (unsigned i = 0; i < 8; ++i) {
4054 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004055 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004056 MaskVals.push_back(EltIdx);
4057 if (EltIdx < 0) {
4058 ++Quad[0];
4059 ++Quad[1];
4060 ++Quad[2];
4061 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004062 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004063 }
4064 ++Quad[EltIdx / 4];
4065 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004066 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004067
Nate Begemanb9a47b82009-02-23 08:49:38 +00004068 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004069 unsigned MaxQuad = 1;
4070 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004071 if (LoQuad[i] > MaxQuad) {
4072 BestLoQuad = i;
4073 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004074 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004075 }
4076
Nate Begemanb9a47b82009-02-23 08:49:38 +00004077 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004078 MaxQuad = 1;
4079 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004080 if (HiQuad[i] > MaxQuad) {
4081 BestHiQuad = i;
4082 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004083 }
4084 }
4085
Nate Begemanb9a47b82009-02-23 08:49:38 +00004086 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004087 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004088 // single pshufb instruction is necessary. If There are more than 2 input
4089 // quads, disable the next transformation since it does not help SSSE3.
4090 bool V1Used = InputQuads[0] || InputQuads[1];
4091 bool V2Used = InputQuads[2] || InputQuads[3];
4092 if (TLI.getSubtarget()->hasSSSE3()) {
4093 if (InputQuads.count() == 2 && V1Used && V2Used) {
4094 BestLoQuad = InputQuads.find_first();
4095 BestHiQuad = InputQuads.find_next(BestLoQuad);
4096 }
4097 if (InputQuads.count() > 2) {
4098 BestLoQuad = -1;
4099 BestHiQuad = -1;
4100 }
4101 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004102
Nate Begemanb9a47b82009-02-23 08:49:38 +00004103 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4104 // the shuffle mask. If a quad is scored as -1, that means that it contains
4105 // words from all 4 input quadwords.
4106 SDValue NewV;
4107 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004108 SmallVector<int, 8> MaskV;
4109 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4110 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004111 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004112 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4113 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4114 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004115
Nate Begemanb9a47b82009-02-23 08:49:38 +00004116 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4117 // source words for the shuffle, to aid later transformations.
4118 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004119 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004120 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004121 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004122 if (idx != (int)i)
4123 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004124 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004125 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004126 AllWordsInNewV = false;
4127 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004128 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004129
Nate Begemanb9a47b82009-02-23 08:49:38 +00004130 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4131 if (AllWordsInNewV) {
4132 for (int i = 0; i != 8; ++i) {
4133 int idx = MaskVals[i];
4134 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004135 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004136 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004137 if ((idx != i) && idx < 4)
4138 pshufhw = false;
4139 if ((idx != i) && idx > 3)
4140 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004141 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004142 V1 = NewV;
4143 V2Used = false;
4144 BestLoQuad = 0;
4145 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004146 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004147
Nate Begemanb9a47b82009-02-23 08:49:38 +00004148 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4149 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004150 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004151 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004152 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004153 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004154 }
Eric Christopherfd179292009-08-27 18:07:15 +00004155
Nate Begemanb9a47b82009-02-23 08:49:38 +00004156 // If we have SSSE3, and all words of the result are from 1 input vector,
4157 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4158 // is present, fall back to case 4.
4159 if (TLI.getSubtarget()->hasSSSE3()) {
4160 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004161
Nate Begemanb9a47b82009-02-23 08:49:38 +00004162 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004163 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004164 // mask, and elements that come from V1 in the V2 mask, so that the two
4165 // results can be OR'd together.
4166 bool TwoInputs = V1Used && V2Used;
4167 for (unsigned i = 0; i != 8; ++i) {
4168 int EltIdx = MaskVals[i] * 2;
4169 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004170 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4171 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004172 continue;
4173 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004174 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4175 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004176 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004177 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004178 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004179 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004181 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004183
Nate Begemanb9a47b82009-02-23 08:49:38 +00004184 // Calculate the shuffle mask for the second input, shuffle it, and
4185 // OR it with the first shuffled input.
4186 pshufbMask.clear();
4187 for (unsigned i = 0; i != 8; ++i) {
4188 int EltIdx = MaskVals[i] * 2;
4189 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004190 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4191 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004192 continue;
4193 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004194 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4195 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004196 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004197 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004198 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004199 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004200 MVT::v16i8, &pshufbMask[0], 16));
4201 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4202 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004203 }
4204
4205 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4206 // and update MaskVals with new element order.
4207 BitVector InOrder(8);
4208 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004209 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004210 for (int i = 0; i != 4; ++i) {
4211 int idx = MaskVals[i];
4212 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004213 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004214 InOrder.set(i);
4215 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004216 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004217 InOrder.set(i);
4218 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004219 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004220 }
4221 }
4222 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004224 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004225 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004226 }
Eric Christopherfd179292009-08-27 18:07:15 +00004227
Nate Begemanb9a47b82009-02-23 08:49:38 +00004228 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4229 // and update MaskVals with the new element order.
4230 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004231 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004232 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004233 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004234 for (unsigned i = 4; i != 8; ++i) {
4235 int idx = MaskVals[i];
4236 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004237 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004238 InOrder.set(i);
4239 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004240 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004241 InOrder.set(i);
4242 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004243 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004244 }
4245 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004246 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004248 }
Eric Christopherfd179292009-08-27 18:07:15 +00004249
Nate Begemanb9a47b82009-02-23 08:49:38 +00004250 // In case BestHi & BestLo were both -1, which means each quadword has a word
4251 // from each of the four input quadwords, calculate the InOrder bitvector now
4252 // before falling through to the insert/extract cleanup.
4253 if (BestLoQuad == -1 && BestHiQuad == -1) {
4254 NewV = V1;
4255 for (int i = 0; i != 8; ++i)
4256 if (MaskVals[i] < 0 || MaskVals[i] == i)
4257 InOrder.set(i);
4258 }
Eric Christopherfd179292009-08-27 18:07:15 +00004259
Nate Begemanb9a47b82009-02-23 08:49:38 +00004260 // The other elements are put in the right place using pextrw and pinsrw.
4261 for (unsigned i = 0; i != 8; ++i) {
4262 if (InOrder[i])
4263 continue;
4264 int EltIdx = MaskVals[i];
4265 if (EltIdx < 0)
4266 continue;
4267 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004268 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004269 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004270 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004271 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004272 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004273 DAG.getIntPtrConstant(i));
4274 }
4275 return NewV;
4276}
4277
4278// v16i8 shuffles - Prefer shuffles in the following order:
4279// 1. [ssse3] 1 x pshufb
4280// 2. [ssse3] 2 x pshufb + 1 x por
4281// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4282static
Nate Begeman9008ca62009-04-27 18:41:29 +00004283SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004284 SelectionDAG &DAG,
4285 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004286 SDValue V1 = SVOp->getOperand(0);
4287 SDValue V2 = SVOp->getOperand(1);
4288 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004289 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004290 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004291
Nate Begemanb9a47b82009-02-23 08:49:38 +00004292 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004293 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004294 // present, fall back to case 3.
4295 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4296 bool V1Only = true;
4297 bool V2Only = true;
4298 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004299 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004300 if (EltIdx < 0)
4301 continue;
4302 if (EltIdx < 16)
4303 V2Only = false;
4304 else
4305 V1Only = false;
4306 }
Eric Christopherfd179292009-08-27 18:07:15 +00004307
Nate Begemanb9a47b82009-02-23 08:49:38 +00004308 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4309 if (TLI.getSubtarget()->hasSSSE3()) {
4310 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004311
Nate Begemanb9a47b82009-02-23 08:49:38 +00004312 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004313 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004314 //
4315 // Otherwise, we have elements from both input vectors, and must zero out
4316 // elements that come from V2 in the first mask, and V1 in the second mask
4317 // so that we can OR them together.
4318 bool TwoInputs = !(V1Only || V2Only);
4319 for (unsigned i = 0; i != 16; ++i) {
4320 int EltIdx = MaskVals[i];
4321 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004322 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004323 continue;
4324 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004325 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004326 }
4327 // If all the elements are from V2, assign it to V1 and return after
4328 // building the first pshufb.
4329 if (V2Only)
4330 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004331 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004332 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004333 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004334 if (!TwoInputs)
4335 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004336
Nate Begemanb9a47b82009-02-23 08:49:38 +00004337 // Calculate the shuffle mask for the second input, shuffle it, and
4338 // OR it with the first shuffled input.
4339 pshufbMask.clear();
4340 for (unsigned i = 0; i != 16; ++i) {
4341 int EltIdx = MaskVals[i];
4342 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004343 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004344 continue;
4345 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004346 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004347 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004348 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004349 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004350 MVT::v16i8, &pshufbMask[0], 16));
4351 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004352 }
Eric Christopherfd179292009-08-27 18:07:15 +00004353
Nate Begemanb9a47b82009-02-23 08:49:38 +00004354 // No SSSE3 - Calculate in place words and then fix all out of place words
4355 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4356 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004357 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4358 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004359 SDValue NewV = V2Only ? V2 : V1;
4360 for (int i = 0; i != 8; ++i) {
4361 int Elt0 = MaskVals[i*2];
4362 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004363
Nate Begemanb9a47b82009-02-23 08:49:38 +00004364 // This word of the result is all undef, skip it.
4365 if (Elt0 < 0 && Elt1 < 0)
4366 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004367
Nate Begemanb9a47b82009-02-23 08:49:38 +00004368 // This word of the result is already in the correct place, skip it.
4369 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4370 continue;
4371 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4372 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004373
Nate Begemanb9a47b82009-02-23 08:49:38 +00004374 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4375 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4376 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004377
4378 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4379 // using a single extract together, load it and store it.
4380 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004381 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004382 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004383 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004384 DAG.getIntPtrConstant(i));
4385 continue;
4386 }
4387
Nate Begemanb9a47b82009-02-23 08:49:38 +00004388 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004389 // source byte is not also odd, shift the extracted word left 8 bits
4390 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004391 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004392 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004393 DAG.getIntPtrConstant(Elt1 / 2));
4394 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004395 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004396 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004397 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004398 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4399 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004400 }
4401 // If Elt0 is defined, extract it from the appropriate source. If the
4402 // source byte is not also even, shift the extracted word right 8 bits. If
4403 // Elt1 was also defined, OR the extracted values together before
4404 // inserting them in the result.
4405 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004406 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004407 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4408 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004409 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004410 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004411 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004412 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4413 DAG.getConstant(0x00FF, MVT::i16));
4414 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004415 : InsElt0;
4416 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004417 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004418 DAG.getIntPtrConstant(i));
4419 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004420 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004421}
4422
Evan Cheng7a831ce2007-12-15 03:00:47 +00004423/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4424/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4425/// done when every pair / quad of shuffle mask elements point to elements in
4426/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004427/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4428static
Nate Begeman9008ca62009-04-27 18:41:29 +00004429SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4430 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004431 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004432 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004433 SDValue V1 = SVOp->getOperand(0);
4434 SDValue V2 = SVOp->getOperand(1);
4435 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004436 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004437 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004438 EVT MaskEltVT = MaskVT.getVectorElementType();
4439 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004440 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004441 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004442 case MVT::v4f32: NewVT = MVT::v2f64; break;
4443 case MVT::v4i32: NewVT = MVT::v2i64; break;
4444 case MVT::v8i16: NewVT = MVT::v4i32; break;
4445 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004446 }
4447
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004448 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004449 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004450 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004451 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004452 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004453 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004454 int Scale = NumElems / NewWidth;
4455 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004456 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004457 int StartIdx = -1;
4458 for (int j = 0; j < Scale; ++j) {
4459 int EltIdx = SVOp->getMaskElt(i+j);
4460 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004461 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004462 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004463 StartIdx = EltIdx - (EltIdx % Scale);
4464 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004465 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004466 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004467 if (StartIdx == -1)
4468 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004469 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004470 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004471 }
4472
Dale Johannesenace16102009-02-03 19:33:06 +00004473 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4474 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004475 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004476}
4477
Evan Chengd880b972008-05-09 21:53:03 +00004478/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004479///
Owen Andersone50ed302009-08-10 22:56:29 +00004480static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004481 SDValue SrcOp, SelectionDAG &DAG,
4482 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004483 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004484 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004485 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004486 LD = dyn_cast<LoadSDNode>(SrcOp);
4487 if (!LD) {
4488 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4489 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004490 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4491 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004492 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4493 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004494 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004495 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004496 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004497 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4498 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4499 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4500 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004501 SrcOp.getOperand(0)
4502 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004503 }
4504 }
4505 }
4506
Dale Johannesenace16102009-02-03 19:33:06 +00004507 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4508 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004509 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004510 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004511}
4512
Evan Chengace3c172008-07-22 21:13:36 +00004513/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4514/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004515static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004516LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4517 SDValue V1 = SVOp->getOperand(0);
4518 SDValue V2 = SVOp->getOperand(1);
4519 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004520 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004521
Evan Chengace3c172008-07-22 21:13:36 +00004522 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004523 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004524 SmallVector<int, 8> Mask1(4U, -1);
4525 SmallVector<int, 8> PermMask;
4526 SVOp->getMask(PermMask);
4527
Evan Chengace3c172008-07-22 21:13:36 +00004528 unsigned NumHi = 0;
4529 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004530 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004531 int Idx = PermMask[i];
4532 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004533 Locs[i] = std::make_pair(-1, -1);
4534 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004535 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4536 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004537 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004538 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004539 NumLo++;
4540 } else {
4541 Locs[i] = std::make_pair(1, NumHi);
4542 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004543 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004544 NumHi++;
4545 }
4546 }
4547 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004548
Evan Chengace3c172008-07-22 21:13:36 +00004549 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004550 // If no more than two elements come from either vector. This can be
4551 // implemented with two shuffles. First shuffle gather the elements.
4552 // The second shuffle, which takes the first shuffle as both of its
4553 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004554 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004555
Nate Begeman9008ca62009-04-27 18:41:29 +00004556 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004557
Evan Chengace3c172008-07-22 21:13:36 +00004558 for (unsigned i = 0; i != 4; ++i) {
4559 if (Locs[i].first == -1)
4560 continue;
4561 else {
4562 unsigned Idx = (i < 2) ? 0 : 4;
4563 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004564 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004565 }
4566 }
4567
Nate Begeman9008ca62009-04-27 18:41:29 +00004568 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004569 } else if (NumLo == 3 || NumHi == 3) {
4570 // Otherwise, we must have three elements from one vector, call it X, and
4571 // one element from the other, call it Y. First, use a shufps to build an
4572 // intermediate vector with the one element from Y and the element from X
4573 // that will be in the same half in the final destination (the indexes don't
4574 // matter). Then, use a shufps to build the final vector, taking the half
4575 // containing the element from Y from the intermediate, and the other half
4576 // from X.
4577 if (NumHi == 3) {
4578 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004579 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004580 std::swap(V1, V2);
4581 }
4582
4583 // Find the element from V2.
4584 unsigned HiIndex;
4585 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004586 int Val = PermMask[HiIndex];
4587 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004588 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004589 if (Val >= 4)
4590 break;
4591 }
4592
Nate Begeman9008ca62009-04-27 18:41:29 +00004593 Mask1[0] = PermMask[HiIndex];
4594 Mask1[1] = -1;
4595 Mask1[2] = PermMask[HiIndex^1];
4596 Mask1[3] = -1;
4597 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004598
4599 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004600 Mask1[0] = PermMask[0];
4601 Mask1[1] = PermMask[1];
4602 Mask1[2] = HiIndex & 1 ? 6 : 4;
4603 Mask1[3] = HiIndex & 1 ? 4 : 6;
4604 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004605 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004606 Mask1[0] = HiIndex & 1 ? 2 : 0;
4607 Mask1[1] = HiIndex & 1 ? 0 : 2;
4608 Mask1[2] = PermMask[2];
4609 Mask1[3] = PermMask[3];
4610 if (Mask1[2] >= 0)
4611 Mask1[2] += 4;
4612 if (Mask1[3] >= 0)
4613 Mask1[3] += 4;
4614 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004615 }
Evan Chengace3c172008-07-22 21:13:36 +00004616 }
4617
4618 // Break it into (shuffle shuffle_hi, shuffle_lo).
4619 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004620 SmallVector<int,8> LoMask(4U, -1);
4621 SmallVector<int,8> HiMask(4U, -1);
4622
4623 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004624 unsigned MaskIdx = 0;
4625 unsigned LoIdx = 0;
4626 unsigned HiIdx = 2;
4627 for (unsigned i = 0; i != 4; ++i) {
4628 if (i == 2) {
4629 MaskPtr = &HiMask;
4630 MaskIdx = 1;
4631 LoIdx = 0;
4632 HiIdx = 2;
4633 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004634 int Idx = PermMask[i];
4635 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004636 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004637 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004638 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004639 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004640 LoIdx++;
4641 } else {
4642 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004643 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004644 HiIdx++;
4645 }
4646 }
4647
Nate Begeman9008ca62009-04-27 18:41:29 +00004648 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4649 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4650 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004651 for (unsigned i = 0; i != 4; ++i) {
4652 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004653 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004654 } else {
4655 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004656 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004657 }
4658 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004659 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004660}
4661
Dan Gohman475871a2008-07-27 21:46:04 +00004662SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004663X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004664 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004665 SDValue V1 = Op.getOperand(0);
4666 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004667 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004668 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004669 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004670 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004671 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4672 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004673 bool V1IsSplat = false;
4674 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004675
Nate Begeman9008ca62009-04-27 18:41:29 +00004676 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004677 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004678
Nate Begeman9008ca62009-04-27 18:41:29 +00004679 // Promote splats to v4f32.
4680 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004681 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004682 return Op;
4683 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004684 }
4685
Evan Cheng7a831ce2007-12-15 03:00:47 +00004686 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4687 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004688 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004689 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004690 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004691 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004692 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004693 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004694 // FIXME: Figure out a cleaner way to do this.
4695 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004696 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004697 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004698 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004699 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4700 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4701 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004702 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004703 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004704 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4705 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004706 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004707 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004708 }
4709 }
Eric Christopherfd179292009-08-27 18:07:15 +00004710
Nate Begeman9008ca62009-04-27 18:41:29 +00004711 if (X86::isPSHUFDMask(SVOp))
4712 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004713
Evan Chengf26ffe92008-05-29 08:22:04 +00004714 // Check if this can be converted into a logical shift.
4715 bool isLeft = false;
4716 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004717 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004718 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004719 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004720 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004721 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004722 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004723 EVT EltVT = VT.getVectorElementType();
4724 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004725 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004726 }
Eric Christopherfd179292009-08-27 18:07:15 +00004727
Nate Begeman9008ca62009-04-27 18:41:29 +00004728 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004729 if (V1IsUndef)
4730 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004731 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004732 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004733 if (!isMMX)
4734 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004735 }
Eric Christopherfd179292009-08-27 18:07:15 +00004736
Nate Begeman9008ca62009-04-27 18:41:29 +00004737 // FIXME: fold these into legal mask.
4738 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4739 X86::isMOVSLDUPMask(SVOp) ||
4740 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004741 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004742 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004743 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004744
Nate Begeman9008ca62009-04-27 18:41:29 +00004745 if (ShouldXformToMOVHLPS(SVOp) ||
4746 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4747 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004748
Evan Chengf26ffe92008-05-29 08:22:04 +00004749 if (isShift) {
4750 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004751 EVT EltVT = VT.getVectorElementType();
4752 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004753 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004754 }
Eric Christopherfd179292009-08-27 18:07:15 +00004755
Evan Cheng9eca5e82006-10-25 21:49:50 +00004756 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004757 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4758 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004759 V1IsSplat = isSplatVector(V1.getNode());
4760 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004761
Chris Lattner8a594482007-11-25 00:24:49 +00004762 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004763 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004764 Op = CommuteVectorShuffle(SVOp, DAG);
4765 SVOp = cast<ShuffleVectorSDNode>(Op);
4766 V1 = SVOp->getOperand(0);
4767 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004768 std::swap(V1IsSplat, V2IsSplat);
4769 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004770 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004771 }
4772
Nate Begeman9008ca62009-04-27 18:41:29 +00004773 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4774 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004775 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004776 return V1;
4777 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4778 // the instruction selector will not match, so get a canonical MOVL with
4779 // swapped operands to undo the commute.
4780 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004781 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004782
Nate Begeman9008ca62009-04-27 18:41:29 +00004783 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4784 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4785 X86::isUNPCKLMask(SVOp) ||
4786 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004787 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004788
Evan Cheng9bbbb982006-10-25 20:48:19 +00004789 if (V2IsSplat) {
4790 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004791 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004792 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004793 SDValue NewMask = NormalizeMask(SVOp, DAG);
4794 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4795 if (NSVOp != SVOp) {
4796 if (X86::isUNPCKLMask(NSVOp, true)) {
4797 return NewMask;
4798 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4799 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004800 }
4801 }
4802 }
4803
Evan Cheng9eca5e82006-10-25 21:49:50 +00004804 if (Commuted) {
4805 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004806 // FIXME: this seems wrong.
4807 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4808 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4809 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4810 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4811 X86::isUNPCKLMask(NewSVOp) ||
4812 X86::isUNPCKHMask(NewSVOp))
4813 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004814 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004815
Nate Begemanb9a47b82009-02-23 08:49:38 +00004816 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004817
4818 // Normalize the node to match x86 shuffle ops if needed
4819 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4820 return CommuteVectorShuffle(SVOp, DAG);
4821
4822 // Check for legal shuffle and return?
4823 SmallVector<int, 16> PermMask;
4824 SVOp->getMask(PermMask);
4825 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004826 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004827
Evan Cheng14b32e12007-12-11 01:46:18 +00004828 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004829 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004830 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004831 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004832 return NewOp;
4833 }
4834
Owen Anderson825b72b2009-08-11 20:47:22 +00004835 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004836 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004837 if (NewOp.getNode())
4838 return NewOp;
4839 }
Eric Christopherfd179292009-08-27 18:07:15 +00004840
Evan Chengace3c172008-07-22 21:13:36 +00004841 // Handle all 4 wide cases with a number of shuffles except for MMX.
4842 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004843 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004844
Dan Gohman475871a2008-07-27 21:46:04 +00004845 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004846}
4847
Dan Gohman475871a2008-07-27 21:46:04 +00004848SDValue
4849X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004850 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004851 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004852 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004853 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004854 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004855 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004856 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004857 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004858 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004859 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004860 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4861 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4862 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004863 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4864 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004865 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004866 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004867 Op.getOperand(0)),
4868 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004869 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004870 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004871 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004872 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004873 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004874 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004875 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4876 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004877 // result has a single use which is a store or a bitcast to i32. And in
4878 // the case of a store, it's not worth it if the index is a constant 0,
4879 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004880 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004881 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004882 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004883 if ((User->getOpcode() != ISD::STORE ||
4884 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4885 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004886 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004887 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004888 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004889 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4890 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004891 Op.getOperand(0)),
4892 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004893 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4894 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004895 // ExtractPS works with constant index.
4896 if (isa<ConstantSDNode>(Op.getOperand(1)))
4897 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004898 }
Dan Gohman475871a2008-07-27 21:46:04 +00004899 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004900}
4901
4902
Dan Gohman475871a2008-07-27 21:46:04 +00004903SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004904X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
4905 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004906 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004907 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004908
Evan Cheng62a3f152008-03-24 21:52:23 +00004909 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004910 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004911 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004912 return Res;
4913 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004914
Owen Andersone50ed302009-08-10 22:56:29 +00004915 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004916 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004917 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004918 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004919 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004920 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004921 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004922 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4923 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004924 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004925 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004926 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004927 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004928 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004929 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004930 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004931 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004932 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004933 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004934 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004935 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004936 if (Idx == 0)
4937 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004938
Evan Cheng0db9fe62006-04-25 20:13:52 +00004939 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004940 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004941 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004942 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004943 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004944 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004945 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004946 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004947 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4948 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4949 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004950 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004951 if (Idx == 0)
4952 return Op;
4953
4954 // UNPCKHPD the element to the lowest double word, then movsd.
4955 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4956 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004957 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004958 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004959 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004960 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004961 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004962 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004963 }
4964
Dan Gohman475871a2008-07-27 21:46:04 +00004965 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004966}
4967
Dan Gohman475871a2008-07-27 21:46:04 +00004968SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004969X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
4970 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004971 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004972 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004973 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004974
Dan Gohman475871a2008-07-27 21:46:04 +00004975 SDValue N0 = Op.getOperand(0);
4976 SDValue N1 = Op.getOperand(1);
4977 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004978
Dan Gohman8a55ce42009-09-23 21:02:20 +00004979 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004980 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004981 unsigned Opc;
4982 if (VT == MVT::v8i16)
4983 Opc = X86ISD::PINSRW;
4984 else if (VT == MVT::v4i16)
4985 Opc = X86ISD::MMX_PINSRW;
4986 else if (VT == MVT::v16i8)
4987 Opc = X86ISD::PINSRB;
4988 else
4989 Opc = X86ISD::PINSRB;
4990
Nate Begeman14d12ca2008-02-11 04:19:36 +00004991 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4992 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004993 if (N1.getValueType() != MVT::i32)
4994 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4995 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004996 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004997 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004998 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004999 // Bits [7:6] of the constant are the source select. This will always be
5000 // zero here. The DAG Combiner may combine an extract_elt index into these
5001 // bits. For example (insert (extract, 3), 2) could be matched by putting
5002 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005003 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005004 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005005 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005006 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005007 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005008 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005009 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005010 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005011 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005012 // PINSR* works with constant index.
5013 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005014 }
Dan Gohman475871a2008-07-27 21:46:04 +00005015 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005016}
5017
Dan Gohman475871a2008-07-27 21:46:04 +00005018SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005019X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005020 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005021 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005022
5023 if (Subtarget->hasSSE41())
5024 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5025
Dan Gohman8a55ce42009-09-23 21:02:20 +00005026 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005027 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005028
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005029 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005030 SDValue N0 = Op.getOperand(0);
5031 SDValue N1 = Op.getOperand(1);
5032 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005033
Dan Gohman8a55ce42009-09-23 21:02:20 +00005034 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005035 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5036 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005037 if (N1.getValueType() != MVT::i32)
5038 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5039 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005040 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005041 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5042 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005043 }
Dan Gohman475871a2008-07-27 21:46:04 +00005044 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005045}
5046
Dan Gohman475871a2008-07-27 21:46:04 +00005047SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005048X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005049 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005050 if (Op.getValueType() == MVT::v2f32)
5051 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
5052 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
5053 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00005054 Op.getOperand(0))));
5055
Owen Anderson825b72b2009-08-11 20:47:22 +00005056 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
5057 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005058
Owen Anderson825b72b2009-08-11 20:47:22 +00005059 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5060 EVT VT = MVT::v2i32;
5061 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005062 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005063 case MVT::v16i8:
5064 case MVT::v8i16:
5065 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005066 break;
5067 }
Dale Johannesenace16102009-02-03 19:33:06 +00005068 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5069 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005070}
5071
Bill Wendling056292f2008-09-16 21:48:12 +00005072// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5073// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5074// one of the above mentioned nodes. It has to be wrapped because otherwise
5075// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5076// be used to form addressing mode. These wrapped nodes will be selected
5077// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005078SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005079X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005080 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005081
Chris Lattner41621a22009-06-26 19:22:52 +00005082 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5083 // global base reg.
5084 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005085 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005086 CodeModel::Model M = getTargetMachine().getCodeModel();
5087
Chris Lattner4f066492009-07-11 20:29:19 +00005088 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005089 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005090 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005091 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005092 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005093 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005094 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005095
Evan Cheng1606e8e2009-03-13 07:51:59 +00005096 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005097 CP->getAlignment(),
5098 CP->getOffset(), OpFlag);
5099 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005100 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005101 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005102 if (OpFlag) {
5103 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005104 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005105 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005106 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005107 }
5108
5109 return Result;
5110}
5111
Dan Gohmand858e902010-04-17 15:26:15 +00005112SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005113 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005114
Chris Lattner18c59872009-06-27 04:16:01 +00005115 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5116 // global base reg.
5117 unsigned char OpFlag = 0;
5118 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005119 CodeModel::Model M = getTargetMachine().getCodeModel();
5120
Chris Lattner4f066492009-07-11 20:29:19 +00005121 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005122 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005123 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005124 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005125 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005126 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005127 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005128
Chris Lattner18c59872009-06-27 04:16:01 +00005129 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5130 OpFlag);
5131 DebugLoc DL = JT->getDebugLoc();
5132 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005133
Chris Lattner18c59872009-06-27 04:16:01 +00005134 // With PIC, the address is actually $g + Offset.
5135 if (OpFlag) {
5136 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5137 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005138 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005139 Result);
5140 }
Eric Christopherfd179292009-08-27 18:07:15 +00005141
Chris Lattner18c59872009-06-27 04:16:01 +00005142 return Result;
5143}
5144
5145SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005146X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005147 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005148
Chris Lattner18c59872009-06-27 04:16:01 +00005149 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5150 // global base reg.
5151 unsigned char OpFlag = 0;
5152 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005153 CodeModel::Model M = getTargetMachine().getCodeModel();
5154
Chris Lattner4f066492009-07-11 20:29:19 +00005155 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005156 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005157 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005158 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005159 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005160 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005161 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005162
Chris Lattner18c59872009-06-27 04:16:01 +00005163 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005164
Chris Lattner18c59872009-06-27 04:16:01 +00005165 DebugLoc DL = Op.getDebugLoc();
5166 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005167
5168
Chris Lattner18c59872009-06-27 04:16:01 +00005169 // With PIC, the address is actually $g + Offset.
5170 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005171 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005172 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5173 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005174 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005175 Result);
5176 }
Eric Christopherfd179292009-08-27 18:07:15 +00005177
Chris Lattner18c59872009-06-27 04:16:01 +00005178 return Result;
5179}
5180
Dan Gohman475871a2008-07-27 21:46:04 +00005181SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005182X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005183 // Create the TargetBlockAddressAddress node.
5184 unsigned char OpFlags =
5185 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005186 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005187 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005188 DebugLoc dl = Op.getDebugLoc();
5189 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5190 /*isTarget=*/true, OpFlags);
5191
Dan Gohmanf705adb2009-10-30 01:28:02 +00005192 if (Subtarget->isPICStyleRIPRel() &&
5193 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005194 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5195 else
5196 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005197
Dan Gohman29cbade2009-11-20 23:18:13 +00005198 // With PIC, the address is actually $g + Offset.
5199 if (isGlobalRelativeToPICBase(OpFlags)) {
5200 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5201 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5202 Result);
5203 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005204
5205 return Result;
5206}
5207
5208SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005209X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005210 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005211 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005212 // Create the TargetGlobalAddress node, folding in the constant
5213 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005214 unsigned char OpFlags =
5215 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005216 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005217 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005218 if (OpFlags == X86II::MO_NO_FLAG &&
5219 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005220 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005221 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005222 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005223 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005224 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005225 }
Eric Christopherfd179292009-08-27 18:07:15 +00005226
Chris Lattner4f066492009-07-11 20:29:19 +00005227 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005228 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005229 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5230 else
5231 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005232
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005233 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005234 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005235 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5236 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005237 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005238 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005239
Chris Lattner36c25012009-07-10 07:34:39 +00005240 // For globals that require a load from a stub to get the address, emit the
5241 // load.
5242 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005243 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005244 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005245
Dan Gohman6520e202008-10-18 02:06:02 +00005246 // If there was a non-zero offset that we didn't fold, create an explicit
5247 // addition for it.
5248 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005249 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005250 DAG.getConstant(Offset, getPointerTy()));
5251
Evan Cheng0db9fe62006-04-25 20:13:52 +00005252 return Result;
5253}
5254
Evan Chengda43bcf2008-09-24 00:05:32 +00005255SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005256X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005257 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005258 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005259 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005260}
5261
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005262static SDValue
5263GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005264 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005265 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005266 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005267 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005268 DebugLoc dl = GA->getDebugLoc();
5269 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5270 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005271 GA->getOffset(),
5272 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005273 if (InFlag) {
5274 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005275 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005276 } else {
5277 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005278 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005279 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005280
5281 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005282 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005283
Rafael Espindola15f1b662009-04-24 12:59:40 +00005284 SDValue Flag = Chain.getValue(1);
5285 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005286}
5287
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005288// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005289static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005290LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005291 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005292 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005293 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5294 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005295 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005296 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005297 InFlag = Chain.getValue(1);
5298
Chris Lattnerb903bed2009-06-26 21:20:29 +00005299 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005300}
5301
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005302// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005303static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005304LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005305 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005306 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5307 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005308}
5309
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005310// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5311// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005312static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005313 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005314 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005315 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005316 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005317 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005318 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005319 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005320 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005321
5322 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005323 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005324
Chris Lattnerb903bed2009-06-26 21:20:29 +00005325 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005326 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5327 // initialexec.
5328 unsigned WrapperKind = X86ISD::Wrapper;
5329 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005330 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005331 } else if (is64Bit) {
5332 assert(model == TLSModel::InitialExec);
5333 OperandFlags = X86II::MO_GOTTPOFF;
5334 WrapperKind = X86ISD::WrapperRIP;
5335 } else {
5336 assert(model == TLSModel::InitialExec);
5337 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005338 }
Eric Christopherfd179292009-08-27 18:07:15 +00005339
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005340 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5341 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005342 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005343 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005344 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005345
Rafael Espindola9a580232009-02-27 13:37:18 +00005346 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005347 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005348 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005349
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005350 // The address of the thread local variable is the add of the thread
5351 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005352 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005353}
5354
Dan Gohman475871a2008-07-27 21:46:04 +00005355SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005356X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005357 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005358 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005359 assert(Subtarget->isTargetELF() &&
5360 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005361 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005362 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005363
Chris Lattnerb903bed2009-06-26 21:20:29 +00005364 // If GV is an alias then use the aliasee for determining
5365 // thread-localness.
5366 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5367 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005368
Chris Lattnerb903bed2009-06-26 21:20:29 +00005369 TLSModel::Model model = getTLSModel(GV,
5370 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005371
Chris Lattnerb903bed2009-06-26 21:20:29 +00005372 switch (model) {
5373 case TLSModel::GeneralDynamic:
5374 case TLSModel::LocalDynamic: // not implemented
5375 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005376 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005377 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005378
Chris Lattnerb903bed2009-06-26 21:20:29 +00005379 case TLSModel::InitialExec:
5380 case TLSModel::LocalExec:
5381 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5382 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005383 }
Eric Christopherfd179292009-08-27 18:07:15 +00005384
Torok Edwinc23197a2009-07-14 16:55:14 +00005385 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005386 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005387}
5388
Evan Cheng0db9fe62006-04-25 20:13:52 +00005389
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005390/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005391/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005392SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005393 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005394 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005395 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005396 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005397 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005398 SDValue ShOpLo = Op.getOperand(0);
5399 SDValue ShOpHi = Op.getOperand(1);
5400 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005401 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005402 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005403 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005404
Dan Gohman475871a2008-07-27 21:46:04 +00005405 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005406 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005407 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5408 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005409 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005410 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5411 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005412 }
Evan Chenge3413162006-01-09 18:33:28 +00005413
Owen Anderson825b72b2009-08-11 20:47:22 +00005414 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5415 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005416 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005417 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005418
Dan Gohman475871a2008-07-27 21:46:04 +00005419 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005420 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005421 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5422 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005423
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005424 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005425 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5426 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005427 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005428 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5429 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005430 }
5431
Dan Gohman475871a2008-07-27 21:46:04 +00005432 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005433 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005434}
Evan Chenga3195e82006-01-12 22:54:21 +00005435
Dan Gohmand858e902010-04-17 15:26:15 +00005436SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5437 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005438 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005439
5440 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005441 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005442 return Op;
5443 }
5444 return SDValue();
5445 }
5446
Owen Anderson825b72b2009-08-11 20:47:22 +00005447 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005448 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005449
Eli Friedman36df4992009-05-27 00:47:34 +00005450 // These are really Legal; return the operand so the caller accepts it as
5451 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005452 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005453 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005454 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005455 Subtarget->is64Bit()) {
5456 return Op;
5457 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005458
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005459 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005460 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005461 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005462 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005463 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005464 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005465 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005466 PseudoSourceValue::getFixedStack(SSFI), 0,
5467 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005468 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5469}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005470
Owen Andersone50ed302009-08-10 22:56:29 +00005471SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005472 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005473 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005474 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005475 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005476 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005477 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005478 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005479 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005480 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005481 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005482 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005483 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005484 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005485
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005486 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005487 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005488 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005489
5490 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5491 // shouldn't be necessary except that RFP cannot be live across
5492 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005493 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005494 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005495 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005496 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005497 SDValue Ops[] = {
5498 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5499 };
5500 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005501 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005502 PseudoSourceValue::getFixedStack(SSFI), 0,
5503 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005504 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005505
Evan Cheng0db9fe62006-04-25 20:13:52 +00005506 return Result;
5507}
5508
Bill Wendling8b8a6362009-01-17 03:56:04 +00005509// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005510SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5511 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005512 // This algorithm is not obvious. Here it is in C code, more or less:
5513 /*
5514 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5515 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5516 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005517
Bill Wendling8b8a6362009-01-17 03:56:04 +00005518 // Copy ints to xmm registers.
5519 __m128i xh = _mm_cvtsi32_si128( hi );
5520 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005521
Bill Wendling8b8a6362009-01-17 03:56:04 +00005522 // Combine into low half of a single xmm register.
5523 __m128i x = _mm_unpacklo_epi32( xh, xl );
5524 __m128d d;
5525 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005526
Bill Wendling8b8a6362009-01-17 03:56:04 +00005527 // Merge in appropriate exponents to give the integer bits the right
5528 // magnitude.
5529 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005530
Bill Wendling8b8a6362009-01-17 03:56:04 +00005531 // Subtract away the biases to deal with the IEEE-754 double precision
5532 // implicit 1.
5533 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005534
Bill Wendling8b8a6362009-01-17 03:56:04 +00005535 // All conversions up to here are exact. The correctly rounded result is
5536 // calculated using the current rounding mode using the following
5537 // horizontal add.
5538 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5539 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5540 // store doesn't really need to be here (except
5541 // maybe to zero the other double)
5542 return sd;
5543 }
5544 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005545
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005546 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005547 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005548
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005549 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005550 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005551 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5552 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5553 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5554 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005555 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005556 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005557
Bill Wendling8b8a6362009-01-17 03:56:04 +00005558 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005559 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005560 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005561 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005562 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005563 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005564 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005565
Owen Anderson825b72b2009-08-11 20:47:22 +00005566 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5567 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005568 Op.getOperand(0),
5569 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005570 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5571 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005572 Op.getOperand(0),
5573 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005574 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5575 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005576 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005577 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005578 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5579 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5580 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005581 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005582 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005583 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005584
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005585 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005586 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005587 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5588 DAG.getUNDEF(MVT::v2f64), ShufMask);
5589 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5590 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005591 DAG.getIntPtrConstant(0));
5592}
5593
Bill Wendling8b8a6362009-01-17 03:56:04 +00005594// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005595SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5596 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005597 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005598 // FP constant to bias correct the final result.
5599 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005600 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005601
5602 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005603 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5604 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005605 Op.getOperand(0),
5606 DAG.getIntPtrConstant(0)));
5607
Owen Anderson825b72b2009-08-11 20:47:22 +00005608 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5609 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005610 DAG.getIntPtrConstant(0));
5611
5612 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005613 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5614 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005615 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005616 MVT::v2f64, Load)),
5617 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005618 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005619 MVT::v2f64, Bias)));
5620 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5621 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005622 DAG.getIntPtrConstant(0));
5623
5624 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005625 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005626
5627 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005628 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005629
Owen Anderson825b72b2009-08-11 20:47:22 +00005630 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005631 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005632 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005633 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005634 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005635 }
5636
5637 // Handle final rounding.
5638 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005639}
5640
Dan Gohmand858e902010-04-17 15:26:15 +00005641SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5642 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005643 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005644 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005645
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005646 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005647 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5648 // the optimization here.
5649 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005650 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005651
Owen Andersone50ed302009-08-10 22:56:29 +00005652 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005653 EVT DstVT = Op.getValueType();
5654 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005655 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005656 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005657 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005658
5659 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005660 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005661 if (SrcVT == MVT::i32) {
5662 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5663 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5664 getPointerTy(), StackSlot, WordOff);
5665 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5666 StackSlot, NULL, 0, false, false, 0);
5667 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5668 OffsetSlot, NULL, 0, false, false, 0);
5669 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5670 return Fild;
5671 }
5672
5673 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5674 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005675 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005676 // For i64 source, we need to add the appropriate power of 2 if the input
5677 // was negative. This is the same as the optimization in
5678 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5679 // we must be careful to do the computation in x87 extended precision, not
5680 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5681 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5682 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5683 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5684
5685 APInt FF(32, 0x5F800000ULL);
5686
5687 // Check whether the sign bit is set.
5688 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5689 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5690 ISD::SETLT);
5691
5692 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5693 SDValue FudgePtr = DAG.getConstantPool(
5694 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5695 getPointerTy());
5696
5697 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5698 SDValue Zero = DAG.getIntPtrConstant(0);
5699 SDValue Four = DAG.getIntPtrConstant(4);
5700 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5701 Zero, Four);
5702 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5703
5704 // Load the value out, extending it from f32 to f80.
5705 // FIXME: Avoid the extend by constructing the right constant pool?
5706 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
5707 FudgePtr, PseudoSourceValue::getConstantPool(),
5708 0, MVT::f32, false, false, 4);
5709 // Extend everything to 80 bits to force it to be done on x87.
5710 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5711 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005712}
5713
Dan Gohman475871a2008-07-27 21:46:04 +00005714std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005715FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005716 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005717
Owen Andersone50ed302009-08-10 22:56:29 +00005718 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005719
5720 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005721 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5722 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005723 }
5724
Owen Anderson825b72b2009-08-11 20:47:22 +00005725 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5726 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005727 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005728
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005729 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005730 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005731 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005732 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005733 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005734 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005735 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005736 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005737
Evan Cheng87c89352007-10-15 20:11:21 +00005738 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5739 // stack slot.
5740 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005741 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005742 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005743 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005744
Evan Cheng0db9fe62006-04-25 20:13:52 +00005745 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005746 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005747 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005748 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5749 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5750 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005751 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005752
Dan Gohman475871a2008-07-27 21:46:04 +00005753 SDValue Chain = DAG.getEntryNode();
5754 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005755 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005756 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005757 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005758 PseudoSourceValue::getFixedStack(SSFI), 0,
5759 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005760 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005761 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005762 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5763 };
Dale Johannesenace16102009-02-03 19:33:06 +00005764 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005765 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005766 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005767 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5768 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005769
Evan Cheng0db9fe62006-04-25 20:13:52 +00005770 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005771 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005772 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005773
Chris Lattner27a6c732007-11-24 07:07:01 +00005774 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005775}
5776
Dan Gohmand858e902010-04-17 15:26:15 +00005777SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5778 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005779 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 if (Op.getValueType() == MVT::v2i32 &&
5781 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005782 return Op;
5783 }
5784 return SDValue();
5785 }
5786
Eli Friedman948e95a2009-05-23 09:59:16 +00005787 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005788 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005789 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5790 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005791
Chris Lattner27a6c732007-11-24 07:07:01 +00005792 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005793 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005794 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005795}
5796
Dan Gohmand858e902010-04-17 15:26:15 +00005797SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5798 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005799 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5800 SDValue FIST = Vals.first, StackSlot = Vals.second;
5801 assert(FIST.getNode() && "Unexpected failure");
5802
5803 // Load the result.
5804 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005805 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005806}
5807
Dan Gohmand858e902010-04-17 15:26:15 +00005808SDValue X86TargetLowering::LowerFABS(SDValue Op,
5809 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005810 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005811 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005812 EVT VT = Op.getValueType();
5813 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005814 if (VT.isVector())
5815 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005816 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005817 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005818 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005819 CV.push_back(C);
5820 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005821 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005822 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005823 CV.push_back(C);
5824 CV.push_back(C);
5825 CV.push_back(C);
5826 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005827 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005828 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005829 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005830 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005831 PseudoSourceValue::getConstantPool(), 0,
5832 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005833 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005834}
5835
Dan Gohmand858e902010-04-17 15:26:15 +00005836SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005837 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005838 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005839 EVT VT = Op.getValueType();
5840 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005841 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005842 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005843 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005844 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005845 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005846 CV.push_back(C);
5847 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005848 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005849 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005850 CV.push_back(C);
5851 CV.push_back(C);
5852 CV.push_back(C);
5853 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005854 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005855 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005856 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005857 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005858 PseudoSourceValue::getConstantPool(), 0,
5859 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005860 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005861 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005862 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5863 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005864 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005865 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005866 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005867 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005868 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005869}
5870
Dan Gohmand858e902010-04-17 15:26:15 +00005871SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005872 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005873 SDValue Op0 = Op.getOperand(0);
5874 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005875 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005876 EVT VT = Op.getValueType();
5877 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005878
5879 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005880 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005881 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005882 SrcVT = VT;
5883 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005884 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005885 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005886 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005887 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005888 }
5889
5890 // At this point the operands and the result should have the same
5891 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005892
Evan Cheng68c47cb2007-01-05 07:55:56 +00005893 // First get the sign bit of second operand.
5894 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005895 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005896 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5897 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005898 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005899 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5900 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5901 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5902 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005903 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005904 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005905 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005906 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005907 PseudoSourceValue::getConstantPool(), 0,
5908 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005909 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005910
5911 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005912 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005913 // Op0 is MVT::f32, Op1 is MVT::f64.
5914 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5915 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5916 DAG.getConstant(32, MVT::i32));
5917 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5918 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005919 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005920 }
5921
Evan Cheng73d6cf12007-01-05 21:37:56 +00005922 // Clear first operand sign bit.
5923 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005924 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005925 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5926 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005927 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005928 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5929 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5930 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5931 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005932 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005933 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005934 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005935 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005936 PseudoSourceValue::getConstantPool(), 0,
5937 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005938 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005939
5940 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005941 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005942}
5943
Dan Gohman076aee32009-03-04 19:44:21 +00005944/// Emit nodes that will be selected as "test Op0,Op0", or something
5945/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005946SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00005947 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00005948 DebugLoc dl = Op.getDebugLoc();
5949
Dan Gohman31125812009-03-07 01:58:32 +00005950 // CF and OF aren't always set the way we want. Determine which
5951 // of these we need.
5952 bool NeedCF = false;
5953 bool NeedOF = false;
5954 switch (X86CC) {
5955 case X86::COND_A: case X86::COND_AE:
5956 case X86::COND_B: case X86::COND_BE:
5957 NeedCF = true;
5958 break;
5959 case X86::COND_G: case X86::COND_GE:
5960 case X86::COND_L: case X86::COND_LE:
5961 case X86::COND_O: case X86::COND_NO:
5962 NeedOF = true;
5963 break;
5964 default: break;
5965 }
5966
Dan Gohman076aee32009-03-04 19:44:21 +00005967 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005968 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5969 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5970 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005971 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005972 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005973 switch (Op.getNode()->getOpcode()) {
5974 case ISD::ADD:
Stuart Hastings5a6a65b2010-04-28 00:35:10 +00005975 // Due to an isel shortcoming, be conservative if this add is
5976 // likely to be selected as part of a load-modify-store
5977 // instruction. When the root node in a match is a store, isel
5978 // doesn't know how to remap non-chain non-flag uses of other
5979 // nodes in the match, such as the ADD in this case. This leads
5980 // to the ADD being left around and reselected, with the result
5981 // being two adds in the output. Alas, even if none our users
5982 // are stores, that doesn't prove we're O.K. Ergo, if we have
5983 // any parents that aren't CopyToReg or SETCC, eschew INC/DEC.
5984 // A better fix seems to require climbing the DAG back to the
5985 // root, and it doesn't seem to be worth the effort.
Dan Gohman076aee32009-03-04 19:44:21 +00005986 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Stuart Hastings5a6a65b2010-04-28 00:35:10 +00005987 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5988 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
Dan Gohman076aee32009-03-04 19:44:21 +00005989 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005990 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005991 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5992 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005993 if (C->getAPIntValue() == 1) {
5994 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005995 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005996 break;
5997 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005998 // An add of negative one (subtract of one) will be selected as a DEC.
5999 if (C->getAPIntValue().isAllOnesValue()) {
6000 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00006001 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00006002 break;
6003 }
6004 }
Dan Gohman076aee32009-03-04 19:44:21 +00006005 // Otherwise use a regular EFLAGS-setting add.
6006 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00006007 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00006008 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006009 case ISD::AND: {
6010 // If the primary and result isn't used, don't bother using X86ISD::AND,
6011 // because a TEST instruction will be better.
6012 bool NonFlagUse = false;
6013 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00006014 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6015 SDNode *User = *UI;
6016 unsigned UOpNo = UI.getOperandNo();
6017 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6018 // Look pass truncate.
6019 UOpNo = User->use_begin().getOperandNo();
6020 User = *User->use_begin();
6021 }
6022 if (User->getOpcode() != ISD::BRCOND &&
6023 User->getOpcode() != ISD::SETCC &&
6024 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00006025 NonFlagUse = true;
6026 break;
6027 }
Evan Cheng17751da2010-01-07 00:54:06 +00006028 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00006029 if (!NonFlagUse)
6030 break;
6031 }
6032 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00006033 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00006034 case ISD::OR:
6035 case ISD::XOR:
6036 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00006037 // likely to be selected as part of a load-modify-store instruction.
6038 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6039 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6040 if (UI->getOpcode() == ISD::STORE)
6041 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006042 // Otherwise use a regular EFLAGS-setting instruction.
6043 switch (Op.getNode()->getOpcode()) {
6044 case ISD::SUB: Opcode = X86ISD::SUB; break;
6045 case ISD::OR: Opcode = X86ISD::OR; break;
6046 case ISD::XOR: Opcode = X86ISD::XOR; break;
6047 case ISD::AND: Opcode = X86ISD::AND; break;
6048 default: llvm_unreachable("unexpected operator!");
6049 }
Dan Gohman51bb4742009-03-05 21:29:28 +00006050 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00006051 break;
6052 case X86ISD::ADD:
6053 case X86ISD::SUB:
6054 case X86ISD::INC:
6055 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00006056 case X86ISD::OR:
6057 case X86ISD::XOR:
6058 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00006059 return SDValue(Op.getNode(), 1);
6060 default:
6061 default_case:
6062 break;
6063 }
6064 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006065 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00006066 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00006067 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00006068 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00006069 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00006070 DAG.ReplaceAllUsesWith(Op, New);
6071 return SDValue(New.getNode(), 1);
6072 }
6073 }
6074
6075 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00006076 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00006077 DAG.getConstant(0, Op.getValueType()));
6078}
6079
6080/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6081/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006082SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006083 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006084 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6085 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006086 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006087
6088 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006089 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006090}
6091
Evan Chengd40d03e2010-01-06 19:38:29 +00006092/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6093/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006094SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6095 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006096 SDValue Op0 = And.getOperand(0);
6097 SDValue Op1 = And.getOperand(1);
6098 if (Op0.getOpcode() == ISD::TRUNCATE)
6099 Op0 = Op0.getOperand(0);
6100 if (Op1.getOpcode() == ISD::TRUNCATE)
6101 Op1 = Op1.getOperand(0);
6102
Evan Chengd40d03e2010-01-06 19:38:29 +00006103 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00006104 if (Op1.getOpcode() == ISD::SHL) {
6105 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
6106 if (And10C->getZExtValue() == 1) {
6107 LHS = Op0;
6108 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006109 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006110 } else if (Op0.getOpcode() == ISD::SHL) {
6111 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6112 if (And00C->getZExtValue() == 1) {
6113 LHS = Op1;
6114 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006115 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006116 } else if (Op1.getOpcode() == ISD::Constant) {
6117 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6118 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006119 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6120 LHS = AndLHS.getOperand(0);
6121 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006122 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006123 }
Evan Cheng0488db92007-09-25 01:57:46 +00006124
Evan Chengd40d03e2010-01-06 19:38:29 +00006125 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006126 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006127 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006128 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006129 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006130 // Also promote i16 to i32 for performance / code size reason.
6131 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006132 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006133 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006134
Evan Chengd40d03e2010-01-06 19:38:29 +00006135 // If the operand types disagree, extend the shift amount to match. Since
6136 // BT ignores high bits (like shifts) we can use anyextend.
6137 if (LHS.getValueType() != RHS.getValueType())
6138 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006139
Evan Chengd40d03e2010-01-06 19:38:29 +00006140 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6141 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6142 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6143 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006144 }
6145
Evan Cheng54de3ea2010-01-05 06:52:31 +00006146 return SDValue();
6147}
6148
Dan Gohmand858e902010-04-17 15:26:15 +00006149SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006150 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6151 SDValue Op0 = Op.getOperand(0);
6152 SDValue Op1 = Op.getOperand(1);
6153 DebugLoc dl = Op.getDebugLoc();
6154 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6155
6156 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006157 // Lower (X & (1 << N)) == 0 to BT(X, N).
6158 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6159 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6160 if (Op0.getOpcode() == ISD::AND &&
6161 Op0.hasOneUse() &&
6162 Op1.getOpcode() == ISD::Constant &&
6163 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
6164 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6165 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6166 if (NewSetCC.getNode())
6167 return NewSetCC;
6168 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006169
Evan Cheng2c755ba2010-02-27 07:36:59 +00006170 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6171 if (Op0.getOpcode() == X86ISD::SETCC &&
6172 Op1.getOpcode() == ISD::Constant &&
6173 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6174 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6175 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6176 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6177 bool Invert = (CC == ISD::SETNE) ^
6178 cast<ConstantSDNode>(Op1)->isNullValue();
6179 if (Invert)
6180 CCode = X86::GetOppositeBranchCondition(CCode);
6181 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6182 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6183 }
6184
Evan Chenge5b51ac2010-04-17 06:13:15 +00006185 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006186 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006187 if (X86CC == X86::COND_INVALID)
6188 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006189
Evan Cheng552f09a2010-04-26 19:06:11 +00006190 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006191
6192 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006193 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006194 return DAG.getNode(ISD::AND, dl, MVT::i8,
6195 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6196 DAG.getConstant(X86CC, MVT::i8), Cond),
6197 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006198
Owen Anderson825b72b2009-08-11 20:47:22 +00006199 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6200 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006201}
6202
Dan Gohmand858e902010-04-17 15:26:15 +00006203SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006204 SDValue Cond;
6205 SDValue Op0 = Op.getOperand(0);
6206 SDValue Op1 = Op.getOperand(1);
6207 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006208 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006209 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6210 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006211 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006212
6213 if (isFP) {
6214 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006215 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006216 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6217 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006218 bool Swap = false;
6219
6220 switch (SetCCOpcode) {
6221 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006222 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006223 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006224 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006225 case ISD::SETGT: Swap = true; // Fallthrough
6226 case ISD::SETLT:
6227 case ISD::SETOLT: SSECC = 1; break;
6228 case ISD::SETOGE:
6229 case ISD::SETGE: Swap = true; // Fallthrough
6230 case ISD::SETLE:
6231 case ISD::SETOLE: SSECC = 2; break;
6232 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006233 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006234 case ISD::SETNE: SSECC = 4; break;
6235 case ISD::SETULE: Swap = true;
6236 case ISD::SETUGE: SSECC = 5; break;
6237 case ISD::SETULT: Swap = true;
6238 case ISD::SETUGT: SSECC = 6; break;
6239 case ISD::SETO: SSECC = 7; break;
6240 }
6241 if (Swap)
6242 std::swap(Op0, Op1);
6243
Nate Begemanfb8ead02008-07-25 19:05:58 +00006244 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006245 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006246 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006247 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006248 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6249 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006250 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006251 }
6252 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006253 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006254 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6255 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006256 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006257 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006258 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006259 }
6260 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006261 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006262 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006263
Nate Begeman30a0de92008-07-17 16:51:19 +00006264 // We are handling one of the integer comparisons here. Since SSE only has
6265 // GT and EQ comparisons for integer, swapping operands and multiple
6266 // operations may be required for some comparisons.
6267 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6268 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006269
Owen Anderson825b72b2009-08-11 20:47:22 +00006270 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006271 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006272 case MVT::v8i8:
6273 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6274 case MVT::v4i16:
6275 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6276 case MVT::v2i32:
6277 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6278 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006279 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006280
Nate Begeman30a0de92008-07-17 16:51:19 +00006281 switch (SetCCOpcode) {
6282 default: break;
6283 case ISD::SETNE: Invert = true;
6284 case ISD::SETEQ: Opc = EQOpc; break;
6285 case ISD::SETLT: Swap = true;
6286 case ISD::SETGT: Opc = GTOpc; break;
6287 case ISD::SETGE: Swap = true;
6288 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6289 case ISD::SETULT: Swap = true;
6290 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6291 case ISD::SETUGE: Swap = true;
6292 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6293 }
6294 if (Swap)
6295 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006296
Nate Begeman30a0de92008-07-17 16:51:19 +00006297 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6298 // bits of the inputs before performing those operations.
6299 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006300 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006301 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6302 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006303 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006304 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6305 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006306 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6307 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006308 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006309
Dale Johannesenace16102009-02-03 19:33:06 +00006310 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006311
6312 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006313 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006314 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006315
Nate Begeman30a0de92008-07-17 16:51:19 +00006316 return Result;
6317}
Evan Cheng0488db92007-09-25 01:57:46 +00006318
Evan Cheng370e5342008-12-03 08:38:43 +00006319// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006320static bool isX86LogicalCmp(SDValue Op) {
6321 unsigned Opc = Op.getNode()->getOpcode();
6322 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6323 return true;
6324 if (Op.getResNo() == 1 &&
6325 (Opc == X86ISD::ADD ||
6326 Opc == X86ISD::SUB ||
6327 Opc == X86ISD::SMUL ||
6328 Opc == X86ISD::UMUL ||
6329 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006330 Opc == X86ISD::DEC ||
6331 Opc == X86ISD::OR ||
6332 Opc == X86ISD::XOR ||
6333 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006334 return true;
6335
6336 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006337}
6338
Dan Gohmand858e902010-04-17 15:26:15 +00006339SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006340 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006341 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006342 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006343 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006344
Dan Gohman1a492952009-10-20 16:22:37 +00006345 if (Cond.getOpcode() == ISD::SETCC) {
6346 SDValue NewCond = LowerSETCC(Cond, DAG);
6347 if (NewCond.getNode())
6348 Cond = NewCond;
6349 }
Evan Cheng734503b2006-09-11 02:19:56 +00006350
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006351 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6352 SDValue Op1 = Op.getOperand(1);
6353 SDValue Op2 = Op.getOperand(2);
6354 if (Cond.getOpcode() == X86ISD::SETCC &&
6355 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6356 SDValue Cmp = Cond.getOperand(1);
6357 if (Cmp.getOpcode() == X86ISD::CMP) {
6358 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6359 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6360 ConstantSDNode *RHSC =
6361 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6362 if (N1C && N1C->isAllOnesValue() &&
6363 N2C && N2C->isNullValue() &&
6364 RHSC && RHSC->isNullValue()) {
6365 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006366 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006367 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6368 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6369 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6370 }
6371 }
6372 }
6373
Evan Chengad9c0a32009-12-15 00:53:42 +00006374 // Look pass (and (setcc_carry (cmp ...)), 1).
6375 if (Cond.getOpcode() == ISD::AND &&
6376 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6377 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6378 if (C && C->getAPIntValue() == 1)
6379 Cond = Cond.getOperand(0);
6380 }
6381
Evan Cheng3f41d662007-10-08 22:16:29 +00006382 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6383 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006384 if (Cond.getOpcode() == X86ISD::SETCC ||
6385 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006386 CC = Cond.getOperand(0);
6387
Dan Gohman475871a2008-07-27 21:46:04 +00006388 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006389 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006390 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006391
Evan Cheng3f41d662007-10-08 22:16:29 +00006392 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006393 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006394 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006395 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006396
Chris Lattnerd1980a52009-03-12 06:52:53 +00006397 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6398 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006399 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006400 addTest = false;
6401 }
6402 }
6403
6404 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006405 // Look pass the truncate.
6406 if (Cond.getOpcode() == ISD::TRUNCATE)
6407 Cond = Cond.getOperand(0);
6408
6409 // We know the result of AND is compared against zero. Try to match
6410 // it to BT.
6411 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6412 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6413 if (NewSetCC.getNode()) {
6414 CC = NewSetCC.getOperand(0);
6415 Cond = NewSetCC.getOperand(1);
6416 addTest = false;
6417 }
6418 }
6419 }
6420
6421 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006422 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006423 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006424 }
6425
Evan Cheng0488db92007-09-25 01:57:46 +00006426 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6427 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006428 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6429 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006430 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006431}
6432
Evan Cheng370e5342008-12-03 08:38:43 +00006433// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6434// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6435// from the AND / OR.
6436static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6437 Opc = Op.getOpcode();
6438 if (Opc != ISD::OR && Opc != ISD::AND)
6439 return false;
6440 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6441 Op.getOperand(0).hasOneUse() &&
6442 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6443 Op.getOperand(1).hasOneUse());
6444}
6445
Evan Cheng961d6d42009-02-02 08:19:07 +00006446// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6447// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006448static bool isXor1OfSetCC(SDValue Op) {
6449 if (Op.getOpcode() != ISD::XOR)
6450 return false;
6451 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6452 if (N1C && N1C->getAPIntValue() == 1) {
6453 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6454 Op.getOperand(0).hasOneUse();
6455 }
6456 return false;
6457}
6458
Dan Gohmand858e902010-04-17 15:26:15 +00006459SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006460 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006461 SDValue Chain = Op.getOperand(0);
6462 SDValue Cond = Op.getOperand(1);
6463 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006464 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006465 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006466
Dan Gohman1a492952009-10-20 16:22:37 +00006467 if (Cond.getOpcode() == ISD::SETCC) {
6468 SDValue NewCond = LowerSETCC(Cond, DAG);
6469 if (NewCond.getNode())
6470 Cond = NewCond;
6471 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006472#if 0
6473 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006474 else if (Cond.getOpcode() == X86ISD::ADD ||
6475 Cond.getOpcode() == X86ISD::SUB ||
6476 Cond.getOpcode() == X86ISD::SMUL ||
6477 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006478 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006479#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006480
Evan Chengad9c0a32009-12-15 00:53:42 +00006481 // Look pass (and (setcc_carry (cmp ...)), 1).
6482 if (Cond.getOpcode() == ISD::AND &&
6483 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6484 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6485 if (C && C->getAPIntValue() == 1)
6486 Cond = Cond.getOperand(0);
6487 }
6488
Evan Cheng3f41d662007-10-08 22:16:29 +00006489 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6490 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006491 if (Cond.getOpcode() == X86ISD::SETCC ||
6492 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006493 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006494
Dan Gohman475871a2008-07-27 21:46:04 +00006495 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006496 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006497 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006498 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006499 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006500 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006501 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006502 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006503 default: break;
6504 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006505 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006506 // These can only come from an arithmetic instruction with overflow,
6507 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006508 Cond = Cond.getNode()->getOperand(1);
6509 addTest = false;
6510 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006511 }
Evan Cheng0488db92007-09-25 01:57:46 +00006512 }
Evan Cheng370e5342008-12-03 08:38:43 +00006513 } else {
6514 unsigned CondOpc;
6515 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6516 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006517 if (CondOpc == ISD::OR) {
6518 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6519 // two branches instead of an explicit OR instruction with a
6520 // separate test.
6521 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006522 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006523 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006524 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006525 Chain, Dest, CC, Cmp);
6526 CC = Cond.getOperand(1).getOperand(0);
6527 Cond = Cmp;
6528 addTest = false;
6529 }
6530 } else { // ISD::AND
6531 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6532 // two branches instead of an explicit AND instruction with a
6533 // separate test. However, we only do this if this block doesn't
6534 // have a fall-through edge, because this requires an explicit
6535 // jmp when the condition is false.
6536 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006537 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006538 Op.getNode()->hasOneUse()) {
6539 X86::CondCode CCode =
6540 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6541 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006542 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006543 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6544 // Look for an unconditional branch following this conditional branch.
6545 // We need this because we need to reverse the successors in order
6546 // to implement FCMP_OEQ.
6547 if (User.getOpcode() == ISD::BR) {
6548 SDValue FalseBB = User.getOperand(1);
6549 SDValue NewBR =
6550 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6551 assert(NewBR == User);
6552 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006553
Dale Johannesene4d209d2009-02-03 20:21:25 +00006554 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006555 Chain, Dest, CC, Cmp);
6556 X86::CondCode CCode =
6557 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6558 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006559 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006560 Cond = Cmp;
6561 addTest = false;
6562 }
6563 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006564 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006565 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6566 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6567 // It should be transformed during dag combiner except when the condition
6568 // is set by a arithmetics with overflow node.
6569 X86::CondCode CCode =
6570 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6571 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006572 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006573 Cond = Cond.getOperand(0).getOperand(1);
6574 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006575 }
Evan Cheng0488db92007-09-25 01:57:46 +00006576 }
6577
6578 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006579 // Look pass the truncate.
6580 if (Cond.getOpcode() == ISD::TRUNCATE)
6581 Cond = Cond.getOperand(0);
6582
6583 // We know the result of AND is compared against zero. Try to match
6584 // it to BT.
6585 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6586 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6587 if (NewSetCC.getNode()) {
6588 CC = NewSetCC.getOperand(0);
6589 Cond = NewSetCC.getOperand(1);
6590 addTest = false;
6591 }
6592 }
6593 }
6594
6595 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006596 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006597 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006598 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006599 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006600 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006601}
6602
Anton Korobeynikove060b532007-04-17 19:34:00 +00006603
6604// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6605// Calls to _alloca is needed to probe the stack when allocating more than 4k
6606// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6607// that the guard pages used by the OS virtual memory manager are allocated in
6608// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006609SDValue
6610X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006611 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006612 assert(Subtarget->isTargetCygMing() &&
6613 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006614 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006615
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006616 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006617 SDValue Chain = Op.getOperand(0);
6618 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006619 // FIXME: Ensure alignment here
6620
Dan Gohman475871a2008-07-27 21:46:04 +00006621 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006622
Owen Andersone50ed302009-08-10 22:56:29 +00006623 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006624 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006625
Dale Johannesendd64c412009-02-04 00:33:20 +00006626 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006627 Flag = Chain.getValue(1);
6628
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006629 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006630
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006631 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6632 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006633
Dale Johannesendd64c412009-02-04 00:33:20 +00006634 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006635
Dan Gohman475871a2008-07-27 21:46:04 +00006636 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006637 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006638}
6639
Dan Gohmand858e902010-04-17 15:26:15 +00006640SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006641 MachineFunction &MF = DAG.getMachineFunction();
6642 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6643
Dan Gohman69de1932008-02-06 22:27:42 +00006644 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006645 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006646
Evan Cheng25ab6902006-09-08 06:48:29 +00006647 if (!Subtarget->is64Bit()) {
6648 // vastart just stores the address of the VarArgsFrameIndex slot into the
6649 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006650 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6651 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006652 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6653 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006654 }
6655
6656 // __va_list_tag:
6657 // gp_offset (0 - 6 * 8)
6658 // fp_offset (48 - 48 + 8 * 16)
6659 // overflow_arg_area (point to parameters coming in memory).
6660 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006661 SmallVector<SDValue, 8> MemOps;
6662 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006663 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006664 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006665 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6666 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006667 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006668 MemOps.push_back(Store);
6669
6670 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006671 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006672 FIN, DAG.getIntPtrConstant(4));
6673 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006674 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6675 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006676 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006677 MemOps.push_back(Store);
6678
6679 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006680 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006681 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006682 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6683 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006684 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6685 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006686 MemOps.push_back(Store);
6687
6688 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006689 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006690 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006691 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6692 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006693 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6694 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006695 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006696 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006697 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006698}
6699
Dan Gohmand858e902010-04-17 15:26:15 +00006700SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006701 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6702 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006703 SDValue Chain = Op.getOperand(0);
6704 SDValue SrcPtr = Op.getOperand(1);
6705 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006706
Chris Lattner75361b62010-04-07 22:58:41 +00006707 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006708 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006709}
6710
Dan Gohmand858e902010-04-17 15:26:15 +00006711SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006712 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006713 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006714 SDValue Chain = Op.getOperand(0);
6715 SDValue DstPtr = Op.getOperand(1);
6716 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006717 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6718 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006719 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006720
Dale Johannesendd64c412009-02-04 00:33:20 +00006721 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006722 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6723 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006724}
6725
Dan Gohman475871a2008-07-27 21:46:04 +00006726SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006727X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006728 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006729 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006730 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006731 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006732 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006733 case Intrinsic::x86_sse_comieq_ss:
6734 case Intrinsic::x86_sse_comilt_ss:
6735 case Intrinsic::x86_sse_comile_ss:
6736 case Intrinsic::x86_sse_comigt_ss:
6737 case Intrinsic::x86_sse_comige_ss:
6738 case Intrinsic::x86_sse_comineq_ss:
6739 case Intrinsic::x86_sse_ucomieq_ss:
6740 case Intrinsic::x86_sse_ucomilt_ss:
6741 case Intrinsic::x86_sse_ucomile_ss:
6742 case Intrinsic::x86_sse_ucomigt_ss:
6743 case Intrinsic::x86_sse_ucomige_ss:
6744 case Intrinsic::x86_sse_ucomineq_ss:
6745 case Intrinsic::x86_sse2_comieq_sd:
6746 case Intrinsic::x86_sse2_comilt_sd:
6747 case Intrinsic::x86_sse2_comile_sd:
6748 case Intrinsic::x86_sse2_comigt_sd:
6749 case Intrinsic::x86_sse2_comige_sd:
6750 case Intrinsic::x86_sse2_comineq_sd:
6751 case Intrinsic::x86_sse2_ucomieq_sd:
6752 case Intrinsic::x86_sse2_ucomilt_sd:
6753 case Intrinsic::x86_sse2_ucomile_sd:
6754 case Intrinsic::x86_sse2_ucomigt_sd:
6755 case Intrinsic::x86_sse2_ucomige_sd:
6756 case Intrinsic::x86_sse2_ucomineq_sd: {
6757 unsigned Opc = 0;
6758 ISD::CondCode CC = ISD::SETCC_INVALID;
6759 switch (IntNo) {
6760 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006761 case Intrinsic::x86_sse_comieq_ss:
6762 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006763 Opc = X86ISD::COMI;
6764 CC = ISD::SETEQ;
6765 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006766 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006767 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006768 Opc = X86ISD::COMI;
6769 CC = ISD::SETLT;
6770 break;
6771 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006772 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006773 Opc = X86ISD::COMI;
6774 CC = ISD::SETLE;
6775 break;
6776 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006777 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006778 Opc = X86ISD::COMI;
6779 CC = ISD::SETGT;
6780 break;
6781 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006782 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006783 Opc = X86ISD::COMI;
6784 CC = ISD::SETGE;
6785 break;
6786 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006787 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006788 Opc = X86ISD::COMI;
6789 CC = ISD::SETNE;
6790 break;
6791 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006792 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006793 Opc = X86ISD::UCOMI;
6794 CC = ISD::SETEQ;
6795 break;
6796 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006797 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006798 Opc = X86ISD::UCOMI;
6799 CC = ISD::SETLT;
6800 break;
6801 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006802 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006803 Opc = X86ISD::UCOMI;
6804 CC = ISD::SETLE;
6805 break;
6806 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006807 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006808 Opc = X86ISD::UCOMI;
6809 CC = ISD::SETGT;
6810 break;
6811 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006812 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006813 Opc = X86ISD::UCOMI;
6814 CC = ISD::SETGE;
6815 break;
6816 case Intrinsic::x86_sse_ucomineq_ss:
6817 case Intrinsic::x86_sse2_ucomineq_sd:
6818 Opc = X86ISD::UCOMI;
6819 CC = ISD::SETNE;
6820 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006821 }
Evan Cheng734503b2006-09-11 02:19:56 +00006822
Dan Gohman475871a2008-07-27 21:46:04 +00006823 SDValue LHS = Op.getOperand(1);
6824 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006825 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006826 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006827 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6828 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6829 DAG.getConstant(X86CC, MVT::i8), Cond);
6830 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006831 }
Eric Christopher71c67532009-07-29 00:28:05 +00006832 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006833 // an integer value, not just an instruction so lower it to the ptest
6834 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006835 case Intrinsic::x86_sse41_ptestz:
6836 case Intrinsic::x86_sse41_ptestc:
6837 case Intrinsic::x86_sse41_ptestnzc:{
6838 unsigned X86CC = 0;
6839 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006840 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006841 case Intrinsic::x86_sse41_ptestz:
6842 // ZF = 1
6843 X86CC = X86::COND_E;
6844 break;
6845 case Intrinsic::x86_sse41_ptestc:
6846 // CF = 1
6847 X86CC = X86::COND_B;
6848 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006849 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006850 // ZF and CF = 0
6851 X86CC = X86::COND_A;
6852 break;
6853 }
Eric Christopherfd179292009-08-27 18:07:15 +00006854
Eric Christopher71c67532009-07-29 00:28:05 +00006855 SDValue LHS = Op.getOperand(1);
6856 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006857 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6858 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6859 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6860 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006861 }
Evan Cheng5759f972008-05-04 09:15:50 +00006862
6863 // Fix vector shift instructions where the last operand is a non-immediate
6864 // i32 value.
6865 case Intrinsic::x86_sse2_pslli_w:
6866 case Intrinsic::x86_sse2_pslli_d:
6867 case Intrinsic::x86_sse2_pslli_q:
6868 case Intrinsic::x86_sse2_psrli_w:
6869 case Intrinsic::x86_sse2_psrli_d:
6870 case Intrinsic::x86_sse2_psrli_q:
6871 case Intrinsic::x86_sse2_psrai_w:
6872 case Intrinsic::x86_sse2_psrai_d:
6873 case Intrinsic::x86_mmx_pslli_w:
6874 case Intrinsic::x86_mmx_pslli_d:
6875 case Intrinsic::x86_mmx_pslli_q:
6876 case Intrinsic::x86_mmx_psrli_w:
6877 case Intrinsic::x86_mmx_psrli_d:
6878 case Intrinsic::x86_mmx_psrli_q:
6879 case Intrinsic::x86_mmx_psrai_w:
6880 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006881 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006882 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006883 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006884
6885 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006886 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006887 switch (IntNo) {
6888 case Intrinsic::x86_sse2_pslli_w:
6889 NewIntNo = Intrinsic::x86_sse2_psll_w;
6890 break;
6891 case Intrinsic::x86_sse2_pslli_d:
6892 NewIntNo = Intrinsic::x86_sse2_psll_d;
6893 break;
6894 case Intrinsic::x86_sse2_pslli_q:
6895 NewIntNo = Intrinsic::x86_sse2_psll_q;
6896 break;
6897 case Intrinsic::x86_sse2_psrli_w:
6898 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6899 break;
6900 case Intrinsic::x86_sse2_psrli_d:
6901 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6902 break;
6903 case Intrinsic::x86_sse2_psrli_q:
6904 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6905 break;
6906 case Intrinsic::x86_sse2_psrai_w:
6907 NewIntNo = Intrinsic::x86_sse2_psra_w;
6908 break;
6909 case Intrinsic::x86_sse2_psrai_d:
6910 NewIntNo = Intrinsic::x86_sse2_psra_d;
6911 break;
6912 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006913 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006914 switch (IntNo) {
6915 case Intrinsic::x86_mmx_pslli_w:
6916 NewIntNo = Intrinsic::x86_mmx_psll_w;
6917 break;
6918 case Intrinsic::x86_mmx_pslli_d:
6919 NewIntNo = Intrinsic::x86_mmx_psll_d;
6920 break;
6921 case Intrinsic::x86_mmx_pslli_q:
6922 NewIntNo = Intrinsic::x86_mmx_psll_q;
6923 break;
6924 case Intrinsic::x86_mmx_psrli_w:
6925 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6926 break;
6927 case Intrinsic::x86_mmx_psrli_d:
6928 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6929 break;
6930 case Intrinsic::x86_mmx_psrli_q:
6931 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6932 break;
6933 case Intrinsic::x86_mmx_psrai_w:
6934 NewIntNo = Intrinsic::x86_mmx_psra_w;
6935 break;
6936 case Intrinsic::x86_mmx_psrai_d:
6937 NewIntNo = Intrinsic::x86_mmx_psra_d;
6938 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006939 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006940 }
6941 break;
6942 }
6943 }
Mon P Wangefa42202009-09-03 19:56:25 +00006944
6945 // The vector shift intrinsics with scalars uses 32b shift amounts but
6946 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6947 // to be zero.
6948 SDValue ShOps[4];
6949 ShOps[0] = ShAmt;
6950 ShOps[1] = DAG.getConstant(0, MVT::i32);
6951 if (ShAmtVT == MVT::v4i32) {
6952 ShOps[2] = DAG.getUNDEF(MVT::i32);
6953 ShOps[3] = DAG.getUNDEF(MVT::i32);
6954 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6955 } else {
6956 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6957 }
6958
Owen Andersone50ed302009-08-10 22:56:29 +00006959 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006960 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006961 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006962 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006963 Op.getOperand(1), ShAmt);
6964 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006965 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006966}
Evan Cheng72261582005-12-20 06:22:03 +00006967
Dan Gohmand858e902010-04-17 15:26:15 +00006968SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
6969 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006970 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6971 MFI->setReturnAddressIsTaken(true);
6972
Bill Wendling64e87322009-01-16 19:25:27 +00006973 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006974 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006975
6976 if (Depth > 0) {
6977 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6978 SDValue Offset =
6979 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006980 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006981 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006982 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006983 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00006984 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00006985 }
6986
6987 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006988 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006989 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00006990 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006991}
6992
Dan Gohmand858e902010-04-17 15:26:15 +00006993SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00006994 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6995 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00006996
Owen Andersone50ed302009-08-10 22:56:29 +00006997 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006998 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006999 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7000 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007001 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007002 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007003 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7004 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007005 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007006}
7007
Dan Gohman475871a2008-07-27 21:46:04 +00007008SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007009 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007010 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007011}
7012
Dan Gohmand858e902010-04-17 15:26:15 +00007013SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007014 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007015 SDValue Chain = Op.getOperand(0);
7016 SDValue Offset = Op.getOperand(1);
7017 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007018 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007019
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007020 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7021 getPointerTy());
7022 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007023
Dale Johannesene4d209d2009-02-03 20:21:25 +00007024 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007025 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007026 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007027 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007028 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007029 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007030
Dale Johannesene4d209d2009-02-03 20:21:25 +00007031 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007032 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007033 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007034}
7035
Dan Gohman475871a2008-07-27 21:46:04 +00007036SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007037 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007038 SDValue Root = Op.getOperand(0);
7039 SDValue Trmp = Op.getOperand(1); // trampoline
7040 SDValue FPtr = Op.getOperand(2); // nested function
7041 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007042 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007043
Dan Gohman69de1932008-02-06 22:27:42 +00007044 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007045
7046 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007047 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007048
7049 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007050 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7051 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007052
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007053 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7054 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007055
7056 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7057
7058 // Load the pointer to the nested function into R11.
7059 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007060 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007061 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007062 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007063
Owen Anderson825b72b2009-08-11 20:47:22 +00007064 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7065 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007066 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7067 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007068
7069 // Load the 'nest' parameter value into R10.
7070 // R10 is specified in X86CallingConv.td
7071 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007072 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7073 DAG.getConstant(10, MVT::i64));
7074 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007075 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007076
Owen Anderson825b72b2009-08-11 20:47:22 +00007077 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7078 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007079 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7080 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007081
7082 // Jump to the nested function.
7083 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007084 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7085 DAG.getConstant(20, MVT::i64));
7086 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007087 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007088
7089 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007090 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7091 DAG.getConstant(22, MVT::i64));
7092 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007093 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007094
Dan Gohman475871a2008-07-27 21:46:04 +00007095 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007096 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007097 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007098 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007099 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007100 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007101 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007102 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007103
7104 switch (CC) {
7105 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007106 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007107 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007108 case CallingConv::X86_StdCall: {
7109 // Pass 'nest' parameter in ECX.
7110 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007111 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007112
7113 // Check that ECX wasn't needed by an 'inreg' parameter.
7114 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007115 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007116
Chris Lattner58d74912008-03-12 17:45:29 +00007117 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007118 unsigned InRegCount = 0;
7119 unsigned Idx = 1;
7120
7121 for (FunctionType::param_iterator I = FTy->param_begin(),
7122 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007123 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007124 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007125 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007126
7127 if (InRegCount > 2) {
Chris Lattner75361b62010-04-07 22:58:41 +00007128 report_fatal_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007129 }
7130 }
7131 break;
7132 }
7133 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007134 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007135 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007136 // Pass 'nest' parameter in EAX.
7137 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007138 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007139 break;
7140 }
7141
Dan Gohman475871a2008-07-27 21:46:04 +00007142 SDValue OutChains[4];
7143 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007144
Owen Anderson825b72b2009-08-11 20:47:22 +00007145 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7146 DAG.getConstant(10, MVT::i32));
7147 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007148
Chris Lattnera62fe662010-02-05 19:20:30 +00007149 // This is storing the opcode for MOV32ri.
7150 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007151 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007152 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007153 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007154 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007155
Owen Anderson825b72b2009-08-11 20:47:22 +00007156 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7157 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007158 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7159 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007160
Chris Lattnera62fe662010-02-05 19:20:30 +00007161 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007162 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7163 DAG.getConstant(5, MVT::i32));
7164 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007165 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007166
Owen Anderson825b72b2009-08-11 20:47:22 +00007167 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7168 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007169 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7170 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007171
Dan Gohman475871a2008-07-27 21:46:04 +00007172 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007173 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007174 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007175 }
7176}
7177
Dan Gohmand858e902010-04-17 15:26:15 +00007178SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7179 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007180 /*
7181 The rounding mode is in bits 11:10 of FPSR, and has the following
7182 settings:
7183 00 Round to nearest
7184 01 Round to -inf
7185 10 Round to +inf
7186 11 Round to 0
7187
7188 FLT_ROUNDS, on the other hand, expects the following:
7189 -1 Undefined
7190 0 Round to 0
7191 1 Round to nearest
7192 2 Round to +inf
7193 3 Round to -inf
7194
7195 To perform the conversion, we do:
7196 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7197 */
7198
7199 MachineFunction &MF = DAG.getMachineFunction();
7200 const TargetMachine &TM = MF.getTarget();
7201 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7202 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007203 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007204 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007205
7206 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007207 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007208 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007209
Owen Anderson825b72b2009-08-11 20:47:22 +00007210 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007211 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007212
7213 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007214 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7215 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007216
7217 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007218 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007219 DAG.getNode(ISD::SRL, dl, MVT::i16,
7220 DAG.getNode(ISD::AND, dl, MVT::i16,
7221 CWD, DAG.getConstant(0x800, MVT::i16)),
7222 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007223 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007224 DAG.getNode(ISD::SRL, dl, MVT::i16,
7225 DAG.getNode(ISD::AND, dl, MVT::i16,
7226 CWD, DAG.getConstant(0x400, MVT::i16)),
7227 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007228
Dan Gohman475871a2008-07-27 21:46:04 +00007229 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007230 DAG.getNode(ISD::AND, dl, MVT::i16,
7231 DAG.getNode(ISD::ADD, dl, MVT::i16,
7232 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7233 DAG.getConstant(1, MVT::i16)),
7234 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007235
7236
Duncan Sands83ec4b62008-06-06 12:08:01 +00007237 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007238 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007239}
7240
Dan Gohmand858e902010-04-17 15:26:15 +00007241SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007242 EVT VT = Op.getValueType();
7243 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007244 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007245 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007246
7247 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007248 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007249 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007250 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007251 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007252 }
Evan Cheng18efe262007-12-14 02:13:44 +00007253
Evan Cheng152804e2007-12-14 08:30:15 +00007254 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007255 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007256 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007257
7258 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007259 SDValue Ops[] = {
7260 Op,
7261 DAG.getConstant(NumBits+NumBits-1, OpVT),
7262 DAG.getConstant(X86::COND_E, MVT::i8),
7263 Op.getValue(1)
7264 };
7265 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007266
7267 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007268 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007269
Owen Anderson825b72b2009-08-11 20:47:22 +00007270 if (VT == MVT::i8)
7271 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007272 return Op;
7273}
7274
Dan Gohmand858e902010-04-17 15:26:15 +00007275SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007276 EVT VT = Op.getValueType();
7277 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007278 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007279 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007280
7281 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007282 if (VT == MVT::i8) {
7283 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007284 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007285 }
Evan Cheng152804e2007-12-14 08:30:15 +00007286
7287 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007288 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007289 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007290
7291 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007292 SDValue Ops[] = {
7293 Op,
7294 DAG.getConstant(NumBits, OpVT),
7295 DAG.getConstant(X86::COND_E, MVT::i8),
7296 Op.getValue(1)
7297 };
7298 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007299
Owen Anderson825b72b2009-08-11 20:47:22 +00007300 if (VT == MVT::i8)
7301 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007302 return Op;
7303}
7304
Dan Gohmand858e902010-04-17 15:26:15 +00007305SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007306 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007307 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007308 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007309
Mon P Wangaf9b9522008-12-18 21:42:19 +00007310 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7311 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7312 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7313 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7314 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7315 //
7316 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7317 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7318 // return AloBlo + AloBhi + AhiBlo;
7319
7320 SDValue A = Op.getOperand(0);
7321 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007322
Dale Johannesene4d209d2009-02-03 20:21:25 +00007323 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007324 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7325 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007326 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007327 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7328 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007329 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007330 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007331 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007332 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007333 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007334 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007335 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007336 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007337 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007338 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007339 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7340 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007341 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007342 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7343 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007344 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7345 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007346 return Res;
7347}
7348
7349
Dan Gohmand858e902010-04-17 15:26:15 +00007350SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007351 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7352 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007353 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7354 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007355 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007356 SDValue LHS = N->getOperand(0);
7357 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007358 unsigned BaseOp = 0;
7359 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007360 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007361
7362 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007363 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007364 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007365 // A subtract of one will be selected as a INC. Note that INC doesn't
7366 // set CF, so we can't do this for UADDO.
7367 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7368 if (C->getAPIntValue() == 1) {
7369 BaseOp = X86ISD::INC;
7370 Cond = X86::COND_O;
7371 break;
7372 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007373 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007374 Cond = X86::COND_O;
7375 break;
7376 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007377 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007378 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007379 break;
7380 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007381 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7382 // set CF, so we can't do this for USUBO.
7383 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7384 if (C->getAPIntValue() == 1) {
7385 BaseOp = X86ISD::DEC;
7386 Cond = X86::COND_O;
7387 break;
7388 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007389 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007390 Cond = X86::COND_O;
7391 break;
7392 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007393 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007394 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007395 break;
7396 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007397 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007398 Cond = X86::COND_O;
7399 break;
7400 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007401 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007402 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007403 break;
7404 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007405
Bill Wendling61edeb52008-12-02 01:06:39 +00007406 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007407 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007408 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007409
Bill Wendling61edeb52008-12-02 01:06:39 +00007410 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007411 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007412 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007413
Bill Wendling61edeb52008-12-02 01:06:39 +00007414 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7415 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007416}
7417
Dan Gohmand858e902010-04-17 15:26:15 +00007418SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007419 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007420 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007421 unsigned Reg = 0;
7422 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007423 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007424 default:
7425 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007426 case MVT::i8: Reg = X86::AL; size = 1; break;
7427 case MVT::i16: Reg = X86::AX; size = 2; break;
7428 case MVT::i32: Reg = X86::EAX; size = 4; break;
7429 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007430 assert(Subtarget->is64Bit() && "Node not type legal!");
7431 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007432 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007433 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007434 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007435 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007436 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007437 Op.getOperand(1),
7438 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007439 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007440 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007441 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007442 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007443 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007444 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007445 return cpOut;
7446}
7447
Duncan Sands1607f052008-12-01 11:39:25 +00007448SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007449 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007450 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007451 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007452 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007453 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007454 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007455 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7456 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007457 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007458 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7459 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007460 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007461 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007462 rdx.getValue(1)
7463 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007464 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007465}
7466
Dale Johannesen7d07b482010-05-21 00:52:33 +00007467SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7468 SelectionDAG &DAG) const {
7469 EVT SrcVT = Op.getOperand(0).getValueType();
7470 EVT DstVT = Op.getValueType();
7471 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7472 Subtarget->hasMMX() && !DisableMMX) &&
7473 "Unexpected custom BIT_CONVERT");
7474 assert((DstVT == MVT::i64 ||
7475 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7476 "Unexpected custom BIT_CONVERT");
7477 // i64 <=> MMX conversions are Legal.
7478 if (SrcVT==MVT::i64 && DstVT.isVector())
7479 return Op;
7480 if (DstVT==MVT::i64 && SrcVT.isVector())
7481 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007482 // MMX <=> MMX conversions are Legal.
7483 if (SrcVT.isVector() && DstVT.isVector())
7484 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007485 // All other conversions need to be expanded.
7486 return SDValue();
7487}
Dan Gohmand858e902010-04-17 15:26:15 +00007488SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007489 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007490 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007491 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007492 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007493 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007494 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007495 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007496 Node->getOperand(0),
7497 Node->getOperand(1), negOp,
7498 cast<AtomicSDNode>(Node)->getSrcValue(),
7499 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007500}
7501
Evan Cheng0db9fe62006-04-25 20:13:52 +00007502/// LowerOperation - Provide custom lowering hooks for some operations.
7503///
Dan Gohmand858e902010-04-17 15:26:15 +00007504SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007505 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007506 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007507 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7508 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007509 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007510 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007511 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7512 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7513 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7514 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7515 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7516 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007517 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007518 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007519 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007520 case ISD::SHL_PARTS:
7521 case ISD::SRA_PARTS:
7522 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7523 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007524 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007525 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007526 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007527 case ISD::FABS: return LowerFABS(Op, DAG);
7528 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007529 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007530 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007531 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007532 case ISD::SELECT: return LowerSELECT(Op, DAG);
7533 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007534 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007535 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007536 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007537 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007538 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007539 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7540 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007541 case ISD::FRAME_TO_ARGS_OFFSET:
7542 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007543 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007544 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007545 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007546 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007547 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7548 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007549 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007550 case ISD::SADDO:
7551 case ISD::UADDO:
7552 case ISD::SSUBO:
7553 case ISD::USUBO:
7554 case ISD::SMULO:
7555 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007556 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007557 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007558 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007559}
7560
Duncan Sands1607f052008-12-01 11:39:25 +00007561void X86TargetLowering::
7562ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007563 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007564 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007565 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007566 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007567
7568 SDValue Chain = Node->getOperand(0);
7569 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007570 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007571 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007572 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007573 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007574 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007575 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007576 SDValue Result =
7577 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7578 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007579 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007580 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007581 Results.push_back(Result.getValue(2));
7582}
7583
Duncan Sands126d9072008-07-04 11:47:58 +00007584/// ReplaceNodeResults - Replace a node with an illegal result type
7585/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007586void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7587 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007588 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007589 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007590 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007591 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007592 assert(false && "Do not know how to custom type legalize this operation!");
7593 return;
7594 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007595 std::pair<SDValue,SDValue> Vals =
7596 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007597 SDValue FIST = Vals.first, StackSlot = Vals.second;
7598 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007599 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007600 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007601 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7602 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007603 }
7604 return;
7605 }
7606 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007607 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007608 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007609 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007610 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007611 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007612 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007613 eax.getValue(2));
7614 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7615 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007616 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007617 Results.push_back(edx.getValue(1));
7618 return;
7619 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007620 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007621 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007622 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007623 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007624 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7625 DAG.getConstant(0, MVT::i32));
7626 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7627 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007628 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7629 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007630 cpInL.getValue(1));
7631 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007632 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7633 DAG.getConstant(0, MVT::i32));
7634 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7635 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007636 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007637 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007638 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007639 swapInL.getValue(1));
7640 SDValue Ops[] = { swapInH.getValue(0),
7641 N->getOperand(1),
7642 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007643 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007644 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007645 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007646 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007647 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007648 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007649 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007650 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007651 Results.push_back(cpOutH.getValue(1));
7652 return;
7653 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007654 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007655 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7656 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007657 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007658 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7659 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007660 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007661 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7662 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007663 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007664 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7665 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007666 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007667 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7668 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007669 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007670 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7671 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007672 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007673 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7674 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007675 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007676}
7677
Evan Cheng72261582005-12-20 06:22:03 +00007678const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7679 switch (Opcode) {
7680 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007681 case X86ISD::BSF: return "X86ISD::BSF";
7682 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007683 case X86ISD::SHLD: return "X86ISD::SHLD";
7684 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007685 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007686 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007687 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007688 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007689 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007690 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007691 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7692 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7693 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007694 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007695 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007696 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007697 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007698 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007699 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007700 case X86ISD::COMI: return "X86ISD::COMI";
7701 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007702 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007703 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007704 case X86ISD::CMOV: return "X86ISD::CMOV";
7705 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007706 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007707 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7708 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007709 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007710 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007711 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007712 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007713 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007714 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7715 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007716 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007717 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007718 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007719 case X86ISD::FMAX: return "X86ISD::FMAX";
7720 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007721 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7722 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007723 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007724 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007725 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007726 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007727 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007728 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7729 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007730 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7731 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7732 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7733 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7734 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7735 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007736 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7737 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007738 case X86ISD::VSHL: return "X86ISD::VSHL";
7739 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007740 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7741 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7742 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7743 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7744 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7745 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7746 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7747 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7748 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7749 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007750 case X86ISD::ADD: return "X86ISD::ADD";
7751 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007752 case X86ISD::SMUL: return "X86ISD::SMUL";
7753 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007754 case X86ISD::INC: return "X86ISD::INC";
7755 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007756 case X86ISD::OR: return "X86ISD::OR";
7757 case X86ISD::XOR: return "X86ISD::XOR";
7758 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007759 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007760 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007761 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007762 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007763 }
7764}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007765
Chris Lattnerc9addb72007-03-30 23:15:24 +00007766// isLegalAddressingMode - Return true if the addressing mode represented
7767// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007768bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007769 const Type *Ty) const {
7770 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007771 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007772
Chris Lattnerc9addb72007-03-30 23:15:24 +00007773 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007774 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007775 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007776
Chris Lattnerc9addb72007-03-30 23:15:24 +00007777 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007778 unsigned GVFlags =
7779 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007780
Chris Lattnerdfed4132009-07-10 07:38:24 +00007781 // If a reference to this global requires an extra load, we can't fold it.
7782 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007783 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007784
Chris Lattnerdfed4132009-07-10 07:38:24 +00007785 // If BaseGV requires a register for the PIC base, we cannot also have a
7786 // BaseReg specified.
7787 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007788 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007789
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007790 // If lower 4G is not available, then we must use rip-relative addressing.
7791 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7792 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007793 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007794
Chris Lattnerc9addb72007-03-30 23:15:24 +00007795 switch (AM.Scale) {
7796 case 0:
7797 case 1:
7798 case 2:
7799 case 4:
7800 case 8:
7801 // These scales always work.
7802 break;
7803 case 3:
7804 case 5:
7805 case 9:
7806 // These scales are formed with basereg+scalereg. Only accept if there is
7807 // no basereg yet.
7808 if (AM.HasBaseReg)
7809 return false;
7810 break;
7811 default: // Other stuff never works.
7812 return false;
7813 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007814
Chris Lattnerc9addb72007-03-30 23:15:24 +00007815 return true;
7816}
7817
7818
Evan Cheng2bd122c2007-10-26 01:56:11 +00007819bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007820 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007821 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007822 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7823 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007824 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007825 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007826 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007827}
7828
Owen Andersone50ed302009-08-10 22:56:29 +00007829bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007830 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007831 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007832 unsigned NumBits1 = VT1.getSizeInBits();
7833 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007834 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007835 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007836 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007837}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007838
Dan Gohman97121ba2009-04-08 00:15:30 +00007839bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007840 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007841 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007842}
7843
Owen Andersone50ed302009-08-10 22:56:29 +00007844bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007845 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007846 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007847}
7848
Owen Andersone50ed302009-08-10 22:56:29 +00007849bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007850 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007851 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007852}
7853
Evan Cheng60c07e12006-07-05 22:17:51 +00007854/// isShuffleMaskLegal - Targets can use this to indicate that they only
7855/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7856/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7857/// are assumed to be legal.
7858bool
Eric Christopherfd179292009-08-27 18:07:15 +00007859X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007860 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00007861 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007862 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00007863 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00007864
Nate Begemana09008b2009-10-19 02:17:23 +00007865 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007866 return (VT.getVectorNumElements() == 2 ||
7867 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7868 isMOVLMask(M, VT) ||
7869 isSHUFPMask(M, VT) ||
7870 isPSHUFDMask(M, VT) ||
7871 isPSHUFHWMask(M, VT) ||
7872 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007873 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007874 isUNPCKLMask(M, VT) ||
7875 isUNPCKHMask(M, VT) ||
7876 isUNPCKL_v_undef_Mask(M, VT) ||
7877 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007878}
7879
Dan Gohman7d8143f2008-04-09 20:09:42 +00007880bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007881X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007882 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007883 unsigned NumElts = VT.getVectorNumElements();
7884 // FIXME: This collection of masks seems suspect.
7885 if (NumElts == 2)
7886 return true;
7887 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7888 return (isMOVLMask(Mask, VT) ||
7889 isCommutedMOVLMask(Mask, VT, true) ||
7890 isSHUFPMask(Mask, VT) ||
7891 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007892 }
7893 return false;
7894}
7895
7896//===----------------------------------------------------------------------===//
7897// X86 Scheduler Hooks
7898//===----------------------------------------------------------------------===//
7899
Mon P Wang63307c32008-05-05 19:05:59 +00007900// private utility function
7901MachineBasicBlock *
7902X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7903 MachineBasicBlock *MBB,
7904 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007905 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007906 unsigned LoadOpc,
7907 unsigned CXchgOpc,
7908 unsigned copyOpc,
7909 unsigned notOpc,
7910 unsigned EAXreg,
7911 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007912 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007913 // For the atomic bitwise operator, we generate
7914 // thisMBB:
7915 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007916 // ld t1 = [bitinstr.addr]
7917 // op t2 = t1, [bitinstr.val]
7918 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007919 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7920 // bz newMBB
7921 // fallthrough -->nextMBB
7922 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7923 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007924 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007925 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007926
Mon P Wang63307c32008-05-05 19:05:59 +00007927 /// First build the CFG
7928 MachineFunction *F = MBB->getParent();
7929 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007930 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7931 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7932 F->insert(MBBIter, newMBB);
7933 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007934
Mon P Wang63307c32008-05-05 19:05:59 +00007935 // Move all successors to thisMBB to nextMBB
7936 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007937
Mon P Wang63307c32008-05-05 19:05:59 +00007938 // Update thisMBB to fall through to newMBB
7939 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007940
Mon P Wang63307c32008-05-05 19:05:59 +00007941 // newMBB jumps to itself and fall through to nextMBB
7942 newMBB->addSuccessor(nextMBB);
7943 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007944
Mon P Wang63307c32008-05-05 19:05:59 +00007945 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007946 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007947 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007948 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007949 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007950 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007951 int numArgs = bInstr->getNumOperands() - 1;
7952 for (int i=0; i < numArgs; ++i)
7953 argOpers[i] = &bInstr->getOperand(i+1);
7954
7955 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007956 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7957 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007958
Dale Johannesen140be2d2008-08-19 18:47:28 +00007959 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007960 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007961 for (int i=0; i <= lastAddrIndx; ++i)
7962 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007963
Dale Johannesen140be2d2008-08-19 18:47:28 +00007964 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007965 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007966 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007967 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007968 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007969 tt = t1;
7970
Dale Johannesen140be2d2008-08-19 18:47:28 +00007971 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007972 assert((argOpers[valArgIndx]->isReg() ||
7973 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007974 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007975 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007976 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007977 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007978 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007979 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007980 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007981
Dale Johannesene4d209d2009-02-03 20:21:25 +00007982 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007983 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007984
Dale Johannesene4d209d2009-02-03 20:21:25 +00007985 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007986 for (int i=0; i <= lastAddrIndx; ++i)
7987 (*MIB).addOperand(*argOpers[i]);
7988 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007989 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007990 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7991 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007992
Dale Johannesene4d209d2009-02-03 20:21:25 +00007993 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007994 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007995
Mon P Wang63307c32008-05-05 19:05:59 +00007996 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00007997 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007998
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007999 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008000 return nextMBB;
8001}
8002
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008003// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008004MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008005X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8006 MachineBasicBlock *MBB,
8007 unsigned regOpcL,
8008 unsigned regOpcH,
8009 unsigned immOpcL,
8010 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008011 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008012 // For the atomic bitwise operator, we generate
8013 // thisMBB (instructions are in pairs, except cmpxchg8b)
8014 // ld t1,t2 = [bitinstr.addr]
8015 // newMBB:
8016 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8017 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008018 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008019 // mov ECX, EBX <- t5, t6
8020 // mov EAX, EDX <- t1, t2
8021 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8022 // mov t3, t4 <- EAX, EDX
8023 // bz newMBB
8024 // result in out1, out2
8025 // fallthrough -->nextMBB
8026
8027 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8028 const unsigned LoadOpc = X86::MOV32rm;
8029 const unsigned copyOpc = X86::MOV32rr;
8030 const unsigned NotOpc = X86::NOT32r;
8031 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8032 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8033 MachineFunction::iterator MBBIter = MBB;
8034 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008035
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008036 /// First build the CFG
8037 MachineFunction *F = MBB->getParent();
8038 MachineBasicBlock *thisMBB = MBB;
8039 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8040 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8041 F->insert(MBBIter, newMBB);
8042 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008043
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008044 // Move all successors to thisMBB to nextMBB
8045 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008046
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008047 // Update thisMBB to fall through to newMBB
8048 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008049
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008050 // newMBB jumps to itself and fall through to nextMBB
8051 newMBB->addSuccessor(nextMBB);
8052 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008053
Dale Johannesene4d209d2009-02-03 20:21:25 +00008054 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008055 // Insert instructions into newMBB based on incoming instruction
8056 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008057 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008058 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008059 MachineOperand& dest1Oper = bInstr->getOperand(0);
8060 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008061 MachineOperand* argOpers[2 + X86AddrNumOperands];
Dan Gohman71ea4e52010-05-14 21:01:44 +00008062 for (int i=0; i < 2 + X86AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008063 argOpers[i] = &bInstr->getOperand(i+2);
8064
Dan Gohman71ea4e52010-05-14 21:01:44 +00008065 // We use some of the operands multiple times, so conservatively just
8066 // clear any kill flags that might be present.
8067 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8068 argOpers[i]->setIsKill(false);
8069 }
8070
Evan Chengad5b52f2010-01-08 19:14:57 +00008071 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008072 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008073
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008074 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008075 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008076 for (int i=0; i <= lastAddrIndx; ++i)
8077 (*MIB).addOperand(*argOpers[i]);
8078 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008079 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008080 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008081 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008082 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008083 MachineOperand newOp3 = *(argOpers[3]);
8084 if (newOp3.isImm())
8085 newOp3.setImm(newOp3.getImm()+4);
8086 else
8087 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008088 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008089 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008090
8091 // t3/4 are defined later, at the bottom of the loop
8092 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8093 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008094 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008095 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008096 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008097 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8098
Evan Cheng306b4ca2010-01-08 23:41:50 +00008099 // The subsequent operations should be using the destination registers of
8100 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008101 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008102 t1 = F->getRegInfo().createVirtualRegister(RC);
8103 t2 = F->getRegInfo().createVirtualRegister(RC);
8104 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8105 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008106 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008107 t1 = dest1Oper.getReg();
8108 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008109 }
8110
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008111 int valArgIndx = lastAddrIndx + 1;
8112 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008113 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008114 "invalid operand");
8115 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8116 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008117 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008118 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008119 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008120 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008121 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008122 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008123 (*MIB).addOperand(*argOpers[valArgIndx]);
8124 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008125 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008126 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008127 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008128 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008129 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008130 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008131 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008132 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008133 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008134 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008135
Dale Johannesene4d209d2009-02-03 20:21:25 +00008136 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008137 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008138 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008139 MIB.addReg(t2);
8140
Dale Johannesene4d209d2009-02-03 20:21:25 +00008141 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008142 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008143 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008144 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008145
Dale Johannesene4d209d2009-02-03 20:21:25 +00008146 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008147 for (int i=0; i <= lastAddrIndx; ++i)
8148 (*MIB).addOperand(*argOpers[i]);
8149
8150 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008151 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8152 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008153
Dale Johannesene4d209d2009-02-03 20:21:25 +00008154 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008155 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008156 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008157 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008158
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008159 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008160 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008161
8162 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8163 return nextMBB;
8164}
8165
8166// private utility function
8167MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008168X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8169 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008170 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008171 // For the atomic min/max operator, we generate
8172 // thisMBB:
8173 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008174 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008175 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008176 // cmp t1, t2
8177 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008178 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008179 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8180 // bz newMBB
8181 // fallthrough -->nextMBB
8182 //
8183 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8184 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008185 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008186 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008187
Mon P Wang63307c32008-05-05 19:05:59 +00008188 /// First build the CFG
8189 MachineFunction *F = MBB->getParent();
8190 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008191 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8192 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8193 F->insert(MBBIter, newMBB);
8194 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008195
Dan Gohmand6708ea2009-08-15 01:38:56 +00008196 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008197 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008198
Mon P Wang63307c32008-05-05 19:05:59 +00008199 // Update thisMBB to fall through to newMBB
8200 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008201
Mon P Wang63307c32008-05-05 19:05:59 +00008202 // newMBB jumps to newMBB and fall through to nextMBB
8203 newMBB->addSuccessor(nextMBB);
8204 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008205
Dale Johannesene4d209d2009-02-03 20:21:25 +00008206 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008207 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008208 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008209 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008210 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008211 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008212 int numArgs = mInstr->getNumOperands() - 1;
8213 for (int i=0; i < numArgs; ++i)
8214 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008215
Mon P Wang63307c32008-05-05 19:05:59 +00008216 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008217 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8218 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008219
Mon P Wangab3e7472008-05-05 22:56:23 +00008220 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008221 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008222 for (int i=0; i <= lastAddrIndx; ++i)
8223 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008224
Mon P Wang63307c32008-05-05 19:05:59 +00008225 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008226 assert((argOpers[valArgIndx]->isReg() ||
8227 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008228 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008229
8230 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008231 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008232 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008233 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008234 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008235 (*MIB).addOperand(*argOpers[valArgIndx]);
8236
Dale Johannesene4d209d2009-02-03 20:21:25 +00008237 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008238 MIB.addReg(t1);
8239
Dale Johannesene4d209d2009-02-03 20:21:25 +00008240 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008241 MIB.addReg(t1);
8242 MIB.addReg(t2);
8243
8244 // Generate movc
8245 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008246 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008247 MIB.addReg(t2);
8248 MIB.addReg(t1);
8249
8250 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008251 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008252 for (int i=0; i <= lastAddrIndx; ++i)
8253 (*MIB).addOperand(*argOpers[i]);
8254 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008255 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008256 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8257 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008258
Dale Johannesene4d209d2009-02-03 20:21:25 +00008259 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008260 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008261
Mon P Wang63307c32008-05-05 19:05:59 +00008262 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008263 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008264
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008265 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008266 return nextMBB;
8267}
8268
Eric Christopherf83a5de2009-08-27 18:08:16 +00008269// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8270// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008271MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008272X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008273 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008274
8275 MachineFunction *F = BB->getParent();
8276 DebugLoc dl = MI->getDebugLoc();
8277 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8278
8279 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008280 if (memArg)
8281 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8282 else
8283 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008284
8285 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8286
8287 for (unsigned i = 0; i < numArgs; ++i) {
8288 MachineOperand &Op = MI->getOperand(i+1);
8289
8290 if (!(Op.isReg() && Op.isImplicit()))
8291 MIB.addOperand(Op);
8292 }
8293
8294 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8295 .addReg(X86::XMM0);
8296
8297 F->DeleteMachineInstr(MI);
8298
8299 return BB;
8300}
8301
8302MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008303X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8304 MachineInstr *MI,
8305 MachineBasicBlock *MBB) const {
8306 // Emit code to save XMM registers to the stack. The ABI says that the
8307 // number of registers to save is given in %al, so it's theoretically
8308 // possible to do an indirect jump trick to avoid saving all of them,
8309 // however this code takes a simpler approach and just executes all
8310 // of the stores if %al is non-zero. It's less code, and it's probably
8311 // easier on the hardware branch predictor, and stores aren't all that
8312 // expensive anyway.
8313
8314 // Create the new basic blocks. One block contains all the XMM stores,
8315 // and one block is the final destination regardless of whether any
8316 // stores were performed.
8317 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8318 MachineFunction *F = MBB->getParent();
8319 MachineFunction::iterator MBBIter = MBB;
8320 ++MBBIter;
8321 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8322 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8323 F->insert(MBBIter, XMMSaveMBB);
8324 F->insert(MBBIter, EndMBB);
8325
8326 // Set up the CFG.
8327 // Move any original successors of MBB to the end block.
8328 EndMBB->transferSuccessors(MBB);
8329 // The original block will now fall through to the XMM save block.
8330 MBB->addSuccessor(XMMSaveMBB);
8331 // The XMMSaveMBB will fall through to the end block.
8332 XMMSaveMBB->addSuccessor(EndMBB);
8333
8334 // Now add the instructions.
8335 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8336 DebugLoc DL = MI->getDebugLoc();
8337
8338 unsigned CountReg = MI->getOperand(0).getReg();
8339 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8340 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8341
8342 if (!Subtarget->isTargetWin64()) {
8343 // If %al is 0, branch around the XMM save block.
8344 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008345 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008346 MBB->addSuccessor(EndMBB);
8347 }
8348
8349 // In the XMM save block, save all the XMM argument registers.
8350 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8351 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008352 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008353 F->getMachineMemOperand(
8354 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8355 MachineMemOperand::MOStore, Offset,
8356 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008357 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8358 .addFrameIndex(RegSaveFrameIndex)
8359 .addImm(/*Scale=*/1)
8360 .addReg(/*IndexReg=*/0)
8361 .addImm(/*Disp=*/Offset)
8362 .addReg(/*Segment=*/0)
8363 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008364 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008365 }
8366
8367 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8368
8369 return EndMBB;
8370}
Mon P Wang63307c32008-05-05 19:05:59 +00008371
Evan Cheng60c07e12006-07-05 22:17:51 +00008372MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008373X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008374 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008375 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8376 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008377
Chris Lattner52600972009-09-02 05:57:00 +00008378 // To "insert" a SELECT_CC instruction, we actually have to insert the
8379 // diamond control-flow pattern. The incoming instruction knows the
8380 // destination vreg to set, the condition code register to branch on, the
8381 // true/false values to select between, and a branch opcode to use.
8382 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8383 MachineFunction::iterator It = BB;
8384 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008385
Chris Lattner52600972009-09-02 05:57:00 +00008386 // thisMBB:
8387 // ...
8388 // TrueVal = ...
8389 // cmpTY ccX, r1, r2
8390 // bCC copy1MBB
8391 // fallthrough --> copy0MBB
8392 MachineBasicBlock *thisMBB = BB;
8393 MachineFunction *F = BB->getParent();
8394 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8395 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8396 unsigned Opc =
8397 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8398 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8399 F->insert(It, copy0MBB);
8400 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008401 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008402 // block to the new block which will contain the Phi node for the select.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008403 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008404 E = BB->succ_end(); I != E; ++I)
Evan Chengce319102009-09-19 09:51:03 +00008405 sinkMBB->addSuccessor(*I);
Evan Chengce319102009-09-19 09:51:03 +00008406 // Next, remove all successors of the current block, and add the true
8407 // and fallthrough blocks as its successors.
8408 while (!BB->succ_empty())
8409 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008410 // Add the true and fallthrough blocks as its successors.
8411 BB->addSuccessor(copy0MBB);
8412 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008413
Chris Lattner52600972009-09-02 05:57:00 +00008414 // copy0MBB:
8415 // %FalseValue = ...
8416 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008417 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008418
Chris Lattner52600972009-09-02 05:57:00 +00008419 // sinkMBB:
8420 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8421 // ...
Dan Gohman3335a222010-04-30 20:14:26 +00008422 BuildMI(sinkMBB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008423 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8424 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8425
8426 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008427 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008428}
8429
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008430MachineBasicBlock *
8431X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008432 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008433 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8434 DebugLoc DL = MI->getDebugLoc();
8435 MachineFunction *F = BB->getParent();
8436
8437 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8438 // non-trivial part is impdef of ESP.
8439 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8440 // mingw-w64.
8441
8442 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8443 .addExternalSymbol("_alloca")
8444 .addReg(X86::EAX, RegState::Implicit)
8445 .addReg(X86::ESP, RegState::Implicit)
8446 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8447 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8448
8449 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8450 return BB;
8451}
Chris Lattner52600972009-09-02 05:57:00 +00008452
8453MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008454X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008455 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008456 switch (MI->getOpcode()) {
8457 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008458 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008459 return EmitLoweredMingwAlloca(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008460 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008461 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008462 case X86::CMOV_FR32:
8463 case X86::CMOV_FR64:
8464 case X86::CMOV_V4F32:
8465 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008466 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008467 case X86::CMOV_GR16:
8468 case X86::CMOV_GR32:
8469 case X86::CMOV_RFP32:
8470 case X86::CMOV_RFP64:
8471 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008472 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008473
Dale Johannesen849f2142007-07-03 00:53:03 +00008474 case X86::FP32_TO_INT16_IN_MEM:
8475 case X86::FP32_TO_INT32_IN_MEM:
8476 case X86::FP32_TO_INT64_IN_MEM:
8477 case X86::FP64_TO_INT16_IN_MEM:
8478 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008479 case X86::FP64_TO_INT64_IN_MEM:
8480 case X86::FP80_TO_INT16_IN_MEM:
8481 case X86::FP80_TO_INT32_IN_MEM:
8482 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008483 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8484 DebugLoc DL = MI->getDebugLoc();
8485
Evan Cheng60c07e12006-07-05 22:17:51 +00008486 // Change the floating point control register to use "round towards zero"
8487 // mode when truncating to an integer value.
8488 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008489 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008490 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008491
8492 // Load the old value of the high byte of the control word...
8493 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008494 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008495 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008496 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008497
8498 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008499 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008500 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008501
8502 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008503 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008504
8505 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008506 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008507 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008508
8509 // Get the X86 opcode to use.
8510 unsigned Opc;
8511 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008512 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008513 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8514 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8515 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8516 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8517 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8518 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008519 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8520 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8521 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008522 }
8523
8524 X86AddressMode AM;
8525 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008526 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008527 AM.BaseType = X86AddressMode::RegBase;
8528 AM.Base.Reg = Op.getReg();
8529 } else {
8530 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008531 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008532 }
8533 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008534 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008535 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008536 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008537 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008538 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008539 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008540 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008541 AM.GV = Op.getGlobal();
8542 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008543 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008544 }
Chris Lattner52600972009-09-02 05:57:00 +00008545 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008546 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008547
8548 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008549 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008550
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008551 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008552 return BB;
8553 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008554 // String/text processing lowering.
8555 case X86::PCMPISTRM128REG:
8556 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8557 case X86::PCMPISTRM128MEM:
8558 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8559 case X86::PCMPESTRM128REG:
8560 return EmitPCMP(MI, BB, 5, false /* in mem */);
8561 case X86::PCMPESTRM128MEM:
8562 return EmitPCMP(MI, BB, 5, true /* in mem */);
8563
8564 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008565 case X86::ATOMAND32:
8566 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008567 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008568 X86::LCMPXCHG32, X86::MOV32rr,
8569 X86::NOT32r, X86::EAX,
8570 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008571 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008572 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8573 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008574 X86::LCMPXCHG32, X86::MOV32rr,
8575 X86::NOT32r, X86::EAX,
8576 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008577 case X86::ATOMXOR32:
8578 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008579 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008580 X86::LCMPXCHG32, X86::MOV32rr,
8581 X86::NOT32r, X86::EAX,
8582 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008583 case X86::ATOMNAND32:
8584 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008585 X86::AND32ri, X86::MOV32rm,
8586 X86::LCMPXCHG32, X86::MOV32rr,
8587 X86::NOT32r, X86::EAX,
8588 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008589 case X86::ATOMMIN32:
8590 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8591 case X86::ATOMMAX32:
8592 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8593 case X86::ATOMUMIN32:
8594 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8595 case X86::ATOMUMAX32:
8596 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008597
8598 case X86::ATOMAND16:
8599 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8600 X86::AND16ri, X86::MOV16rm,
8601 X86::LCMPXCHG16, X86::MOV16rr,
8602 X86::NOT16r, X86::AX,
8603 X86::GR16RegisterClass);
8604 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008605 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008606 X86::OR16ri, X86::MOV16rm,
8607 X86::LCMPXCHG16, X86::MOV16rr,
8608 X86::NOT16r, X86::AX,
8609 X86::GR16RegisterClass);
8610 case X86::ATOMXOR16:
8611 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8612 X86::XOR16ri, X86::MOV16rm,
8613 X86::LCMPXCHG16, X86::MOV16rr,
8614 X86::NOT16r, X86::AX,
8615 X86::GR16RegisterClass);
8616 case X86::ATOMNAND16:
8617 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8618 X86::AND16ri, X86::MOV16rm,
8619 X86::LCMPXCHG16, X86::MOV16rr,
8620 X86::NOT16r, X86::AX,
8621 X86::GR16RegisterClass, true);
8622 case X86::ATOMMIN16:
8623 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8624 case X86::ATOMMAX16:
8625 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8626 case X86::ATOMUMIN16:
8627 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8628 case X86::ATOMUMAX16:
8629 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8630
8631 case X86::ATOMAND8:
8632 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8633 X86::AND8ri, X86::MOV8rm,
8634 X86::LCMPXCHG8, X86::MOV8rr,
8635 X86::NOT8r, X86::AL,
8636 X86::GR8RegisterClass);
8637 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008638 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008639 X86::OR8ri, X86::MOV8rm,
8640 X86::LCMPXCHG8, X86::MOV8rr,
8641 X86::NOT8r, X86::AL,
8642 X86::GR8RegisterClass);
8643 case X86::ATOMXOR8:
8644 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8645 X86::XOR8ri, X86::MOV8rm,
8646 X86::LCMPXCHG8, X86::MOV8rr,
8647 X86::NOT8r, X86::AL,
8648 X86::GR8RegisterClass);
8649 case X86::ATOMNAND8:
8650 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8651 X86::AND8ri, X86::MOV8rm,
8652 X86::LCMPXCHG8, X86::MOV8rr,
8653 X86::NOT8r, X86::AL,
8654 X86::GR8RegisterClass, true);
8655 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008656 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008657 case X86::ATOMAND64:
8658 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008659 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008660 X86::LCMPXCHG64, X86::MOV64rr,
8661 X86::NOT64r, X86::RAX,
8662 X86::GR64RegisterClass);
8663 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008664 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8665 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008666 X86::LCMPXCHG64, X86::MOV64rr,
8667 X86::NOT64r, X86::RAX,
8668 X86::GR64RegisterClass);
8669 case X86::ATOMXOR64:
8670 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008671 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008672 X86::LCMPXCHG64, X86::MOV64rr,
8673 X86::NOT64r, X86::RAX,
8674 X86::GR64RegisterClass);
8675 case X86::ATOMNAND64:
8676 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8677 X86::AND64ri32, X86::MOV64rm,
8678 X86::LCMPXCHG64, X86::MOV64rr,
8679 X86::NOT64r, X86::RAX,
8680 X86::GR64RegisterClass, true);
8681 case X86::ATOMMIN64:
8682 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8683 case X86::ATOMMAX64:
8684 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8685 case X86::ATOMUMIN64:
8686 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8687 case X86::ATOMUMAX64:
8688 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008689
8690 // This group does 64-bit operations on a 32-bit host.
8691 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008692 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008693 X86::AND32rr, X86::AND32rr,
8694 X86::AND32ri, X86::AND32ri,
8695 false);
8696 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008697 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008698 X86::OR32rr, X86::OR32rr,
8699 X86::OR32ri, X86::OR32ri,
8700 false);
8701 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008702 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008703 X86::XOR32rr, X86::XOR32rr,
8704 X86::XOR32ri, X86::XOR32ri,
8705 false);
8706 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008707 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008708 X86::AND32rr, X86::AND32rr,
8709 X86::AND32ri, X86::AND32ri,
8710 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008711 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008712 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008713 X86::ADD32rr, X86::ADC32rr,
8714 X86::ADD32ri, X86::ADC32ri,
8715 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008716 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008717 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008718 X86::SUB32rr, X86::SBB32rr,
8719 X86::SUB32ri, X86::SBB32ri,
8720 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008721 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008722 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008723 X86::MOV32rr, X86::MOV32rr,
8724 X86::MOV32ri, X86::MOV32ri,
8725 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008726 case X86::VASTART_SAVE_XMM_REGS:
8727 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008728 }
8729}
8730
8731//===----------------------------------------------------------------------===//
8732// X86 Optimization Hooks
8733//===----------------------------------------------------------------------===//
8734
Dan Gohman475871a2008-07-27 21:46:04 +00008735void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008736 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008737 APInt &KnownZero,
8738 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008739 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008740 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008741 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008742 assert((Opc >= ISD::BUILTIN_OP_END ||
8743 Opc == ISD::INTRINSIC_WO_CHAIN ||
8744 Opc == ISD::INTRINSIC_W_CHAIN ||
8745 Opc == ISD::INTRINSIC_VOID) &&
8746 "Should use MaskedValueIsZero if you don't know whether Op"
8747 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008748
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008749 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008750 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008751 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008752 case X86ISD::ADD:
8753 case X86ISD::SUB:
8754 case X86ISD::SMUL:
8755 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008756 case X86ISD::INC:
8757 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008758 case X86ISD::OR:
8759 case X86ISD::XOR:
8760 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008761 // These nodes' second result is a boolean.
8762 if (Op.getResNo() == 0)
8763 break;
8764 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008765 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008766 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8767 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008768 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008769 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008770}
Chris Lattner259e97c2006-01-31 19:43:35 +00008771
Evan Cheng206ee9d2006-07-07 08:33:52 +00008772/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008773/// node is a GlobalAddress + offset.
8774bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00008775 const GlobalValue* &GA,
8776 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00008777 if (N->getOpcode() == X86ISD::Wrapper) {
8778 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008779 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008780 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008781 return true;
8782 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008783 }
Evan Chengad4196b2008-05-12 19:56:52 +00008784 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008785}
8786
Evan Cheng206ee9d2006-07-07 08:33:52 +00008787/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8788/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8789/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008790/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008791static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008792 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008793 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008794 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008795 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008796
Eli Friedman7a5e5552009-06-07 06:52:44 +00008797 if (VT.getSizeInBits() != 128)
8798 return SDValue();
8799
Nate Begemanfdea31a2010-03-24 20:49:50 +00008800 SmallVector<SDValue, 16> Elts;
8801 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8802 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8803
8804 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008805}
Evan Chengd880b972008-05-09 21:53:03 +00008806
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008807/// PerformShuffleCombine - Detect vector gather/scatter index generation
8808/// and convert it from being a bunch of shuffles and extracts to a simple
8809/// store and scalar loads to extract the elements.
8810static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8811 const TargetLowering &TLI) {
8812 SDValue InputVector = N->getOperand(0);
8813
8814 // Only operate on vectors of 4 elements, where the alternative shuffling
8815 // gets to be more expensive.
8816 if (InputVector.getValueType() != MVT::v4i32)
8817 return SDValue();
8818
8819 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8820 // single use which is a sign-extend or zero-extend, and all elements are
8821 // used.
8822 SmallVector<SDNode *, 4> Uses;
8823 unsigned ExtractedElements = 0;
8824 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8825 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8826 if (UI.getUse().getResNo() != InputVector.getResNo())
8827 return SDValue();
8828
8829 SDNode *Extract = *UI;
8830 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8831 return SDValue();
8832
8833 if (Extract->getValueType(0) != MVT::i32)
8834 return SDValue();
8835 if (!Extract->hasOneUse())
8836 return SDValue();
8837 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8838 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8839 return SDValue();
8840 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8841 return SDValue();
8842
8843 // Record which element was extracted.
8844 ExtractedElements |=
8845 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8846
8847 Uses.push_back(Extract);
8848 }
8849
8850 // If not all the elements were used, this may not be worthwhile.
8851 if (ExtractedElements != 15)
8852 return SDValue();
8853
8854 // Ok, we've now decided to do the transformation.
8855 DebugLoc dl = InputVector.getDebugLoc();
8856
8857 // Store the value to a temporary stack slot.
8858 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
8859 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
8860 false, false, 0);
8861
8862 // Replace each use (extract) with a load of the appropriate element.
8863 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
8864 UE = Uses.end(); UI != UE; ++UI) {
8865 SDNode *Extract = *UI;
8866
8867 // Compute the element's address.
8868 SDValue Idx = Extract->getOperand(1);
8869 unsigned EltSize =
8870 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
8871 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
8872 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
8873
8874 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
8875
8876 // Load the scalar.
8877 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
8878 NULL, 0, false, false, 0);
8879
8880 // Replace the exact with the load.
8881 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
8882 }
8883
8884 // The replacement was made in place; don't return anything.
8885 return SDValue();
8886}
8887
Chris Lattner83e6c992006-10-04 06:57:07 +00008888/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008889static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008890 const X86Subtarget *Subtarget) {
8891 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008892 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008893 // Get the LHS/RHS of the select.
8894 SDValue LHS = N->getOperand(1);
8895 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008896
Dan Gohman670e5392009-09-21 18:03:22 +00008897 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00008898 // instructions match the semantics of the common C idiom x<y?x:y but not
8899 // x<=y?x:y, because of how they handle negative zero (which can be
8900 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00008901 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008902 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008903 Cond.getOpcode() == ISD::SETCC) {
8904 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008905
Chris Lattner47b4ce82009-03-11 05:48:52 +00008906 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008907 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00008908 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
8909 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008910 switch (CC) {
8911 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008912 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00008913 // Converting this to a min would handle NaNs incorrectly, and swapping
8914 // the operands would cause it to handle comparisons between positive
8915 // and negative zero incorrectly.
8916 if (!FiniteOnlyFPMath() &&
8917 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8918 if (!UnsafeFPMath &&
8919 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8920 break;
8921 std::swap(LHS, RHS);
8922 }
Dan Gohman670e5392009-09-21 18:03:22 +00008923 Opcode = X86ISD::FMIN;
8924 break;
8925 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00008926 // Converting this to a min would handle comparisons between positive
8927 // and negative zero incorrectly.
8928 if (!UnsafeFPMath &&
8929 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
8930 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008931 Opcode = X86ISD::FMIN;
8932 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008933 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00008934 // Converting this to a min would handle both negative zeros and NaNs
8935 // incorrectly, but we can swap the operands to fix both.
8936 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008937 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008938 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008939 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008940 Opcode = X86ISD::FMIN;
8941 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008942
Dan Gohman670e5392009-09-21 18:03:22 +00008943 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008944 // Converting this to a max would handle comparisons between positive
8945 // and negative zero incorrectly.
8946 if (!UnsafeFPMath &&
8947 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
8948 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008949 Opcode = X86ISD::FMAX;
8950 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008951 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00008952 // Converting this to a max would handle NaNs incorrectly, and swapping
8953 // the operands would cause it to handle comparisons between positive
8954 // and negative zero incorrectly.
8955 if (!FiniteOnlyFPMath() &&
8956 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8957 if (!UnsafeFPMath &&
8958 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8959 break;
8960 std::swap(LHS, RHS);
8961 }
Dan Gohman670e5392009-09-21 18:03:22 +00008962 Opcode = X86ISD::FMAX;
8963 break;
8964 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008965 // Converting this to a max would handle both negative zeros and NaNs
8966 // incorrectly, but we can swap the operands to fix both.
8967 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008968 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008969 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008970 case ISD::SETGE:
8971 Opcode = X86ISD::FMAX;
8972 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008973 }
Dan Gohman670e5392009-09-21 18:03:22 +00008974 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00008975 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
8976 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008977 switch (CC) {
8978 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008979 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008980 // Converting this to a min would handle comparisons between positive
8981 // and negative zero incorrectly, and swapping the operands would
8982 // cause it to handle NaNs incorrectly.
8983 if (!UnsafeFPMath &&
8984 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
8985 if (!FiniteOnlyFPMath() &&
8986 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8987 break;
8988 std::swap(LHS, RHS);
8989 }
Dan Gohman670e5392009-09-21 18:03:22 +00008990 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008991 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008992 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00008993 // Converting this to a min would handle NaNs incorrectly.
8994 if (!UnsafeFPMath &&
8995 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8996 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008997 Opcode = X86ISD::FMIN;
8998 break;
8999 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009000 // Converting this to a min would handle both negative zeros and NaNs
9001 // incorrectly, but we can swap the operands to fix both.
9002 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009003 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009004 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009005 case ISD::SETGE:
9006 Opcode = X86ISD::FMIN;
9007 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009008
Dan Gohman670e5392009-09-21 18:03:22 +00009009 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009010 // Converting this to a max would handle NaNs incorrectly.
9011 if (!FiniteOnlyFPMath() &&
9012 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9013 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009014 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009015 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009016 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009017 // Converting this to a max would handle comparisons between positive
9018 // and negative zero incorrectly, and swapping the operands would
9019 // cause it to handle NaNs incorrectly.
9020 if (!UnsafeFPMath &&
9021 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9022 if (!FiniteOnlyFPMath() &&
9023 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9024 break;
9025 std::swap(LHS, RHS);
9026 }
Dan Gohman670e5392009-09-21 18:03:22 +00009027 Opcode = X86ISD::FMAX;
9028 break;
9029 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009030 // Converting this to a max would handle both negative zeros and NaNs
9031 // incorrectly, but we can swap the operands to fix both.
9032 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009033 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009034 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009035 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009036 Opcode = X86ISD::FMAX;
9037 break;
9038 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009039 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009040
Chris Lattner47b4ce82009-03-11 05:48:52 +00009041 if (Opcode)
9042 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009043 }
Eric Christopherfd179292009-08-27 18:07:15 +00009044
Chris Lattnerd1980a52009-03-12 06:52:53 +00009045 // If this is a select between two integer constants, try to do some
9046 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009047 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9048 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009049 // Don't do this for crazy integer types.
9050 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9051 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009052 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009053 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009054
Chris Lattnercee56e72009-03-13 05:53:31 +00009055 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009056 // Efficiently invertible.
9057 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9058 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9059 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9060 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009061 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009062 }
Eric Christopherfd179292009-08-27 18:07:15 +00009063
Chris Lattnerd1980a52009-03-12 06:52:53 +00009064 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009065 if (FalseC->getAPIntValue() == 0 &&
9066 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009067 if (NeedsCondInvert) // Invert the condition if needed.
9068 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9069 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009070
Chris Lattnerd1980a52009-03-12 06:52:53 +00009071 // Zero extend the condition if needed.
9072 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009073
Chris Lattnercee56e72009-03-13 05:53:31 +00009074 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009075 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009076 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009077 }
Eric Christopherfd179292009-08-27 18:07:15 +00009078
Chris Lattner97a29a52009-03-13 05:22:11 +00009079 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009080 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009081 if (NeedsCondInvert) // Invert the condition if needed.
9082 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9083 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009084
Chris Lattner97a29a52009-03-13 05:22:11 +00009085 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009086 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9087 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009088 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009089 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009090 }
Eric Christopherfd179292009-08-27 18:07:15 +00009091
Chris Lattnercee56e72009-03-13 05:53:31 +00009092 // Optimize cases that will turn into an LEA instruction. This requires
9093 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009094 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009095 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009096 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009097
Chris Lattnercee56e72009-03-13 05:53:31 +00009098 bool isFastMultiplier = false;
9099 if (Diff < 10) {
9100 switch ((unsigned char)Diff) {
9101 default: break;
9102 case 1: // result = add base, cond
9103 case 2: // result = lea base( , cond*2)
9104 case 3: // result = lea base(cond, cond*2)
9105 case 4: // result = lea base( , cond*4)
9106 case 5: // result = lea base(cond, cond*4)
9107 case 8: // result = lea base( , cond*8)
9108 case 9: // result = lea base(cond, cond*8)
9109 isFastMultiplier = true;
9110 break;
9111 }
9112 }
Eric Christopherfd179292009-08-27 18:07:15 +00009113
Chris Lattnercee56e72009-03-13 05:53:31 +00009114 if (isFastMultiplier) {
9115 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9116 if (NeedsCondInvert) // Invert the condition if needed.
9117 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9118 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009119
Chris Lattnercee56e72009-03-13 05:53:31 +00009120 // Zero extend the condition if needed.
9121 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9122 Cond);
9123 // Scale the condition by the difference.
9124 if (Diff != 1)
9125 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9126 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009127
Chris Lattnercee56e72009-03-13 05:53:31 +00009128 // Add the base if non-zero.
9129 if (FalseC->getAPIntValue() != 0)
9130 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9131 SDValue(FalseC, 0));
9132 return Cond;
9133 }
Eric Christopherfd179292009-08-27 18:07:15 +00009134 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009135 }
9136 }
Eric Christopherfd179292009-08-27 18:07:15 +00009137
Dan Gohman475871a2008-07-27 21:46:04 +00009138 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009139}
9140
Chris Lattnerd1980a52009-03-12 06:52:53 +00009141/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9142static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9143 TargetLowering::DAGCombinerInfo &DCI) {
9144 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009145
Chris Lattnerd1980a52009-03-12 06:52:53 +00009146 // If the flag operand isn't dead, don't touch this CMOV.
9147 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9148 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009149
Chris Lattnerd1980a52009-03-12 06:52:53 +00009150 // If this is a select between two integer constants, try to do some
9151 // optimizations. Note that the operands are ordered the opposite of SELECT
9152 // operands.
9153 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9154 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9155 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9156 // larger than FalseC (the false value).
9157 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009158
Chris Lattnerd1980a52009-03-12 06:52:53 +00009159 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9160 CC = X86::GetOppositeBranchCondition(CC);
9161 std::swap(TrueC, FalseC);
9162 }
Eric Christopherfd179292009-08-27 18:07:15 +00009163
Chris Lattnerd1980a52009-03-12 06:52:53 +00009164 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009165 // This is efficient for any integer data type (including i8/i16) and
9166 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009167 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9168 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009169 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9170 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009171
Chris Lattnerd1980a52009-03-12 06:52:53 +00009172 // Zero extend the condition if needed.
9173 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009174
Chris Lattnerd1980a52009-03-12 06:52:53 +00009175 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9176 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009177 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009178 if (N->getNumValues() == 2) // Dead flag value?
9179 return DCI.CombineTo(N, Cond, SDValue());
9180 return Cond;
9181 }
Eric Christopherfd179292009-08-27 18:07:15 +00009182
Chris Lattnercee56e72009-03-13 05:53:31 +00009183 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9184 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009185 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9186 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009187 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9188 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009189
Chris Lattner97a29a52009-03-13 05:22:11 +00009190 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009191 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9192 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009193 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9194 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009195
Chris Lattner97a29a52009-03-13 05:22:11 +00009196 if (N->getNumValues() == 2) // Dead flag value?
9197 return DCI.CombineTo(N, Cond, SDValue());
9198 return Cond;
9199 }
Eric Christopherfd179292009-08-27 18:07:15 +00009200
Chris Lattnercee56e72009-03-13 05:53:31 +00009201 // Optimize cases that will turn into an LEA instruction. This requires
9202 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009203 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009204 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009205 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009206
Chris Lattnercee56e72009-03-13 05:53:31 +00009207 bool isFastMultiplier = false;
9208 if (Diff < 10) {
9209 switch ((unsigned char)Diff) {
9210 default: break;
9211 case 1: // result = add base, cond
9212 case 2: // result = lea base( , cond*2)
9213 case 3: // result = lea base(cond, cond*2)
9214 case 4: // result = lea base( , cond*4)
9215 case 5: // result = lea base(cond, cond*4)
9216 case 8: // result = lea base( , cond*8)
9217 case 9: // result = lea base(cond, cond*8)
9218 isFastMultiplier = true;
9219 break;
9220 }
9221 }
Eric Christopherfd179292009-08-27 18:07:15 +00009222
Chris Lattnercee56e72009-03-13 05:53:31 +00009223 if (isFastMultiplier) {
9224 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9225 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009226 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9227 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009228 // Zero extend the condition if needed.
9229 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9230 Cond);
9231 // Scale the condition by the difference.
9232 if (Diff != 1)
9233 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9234 DAG.getConstant(Diff, Cond.getValueType()));
9235
9236 // Add the base if non-zero.
9237 if (FalseC->getAPIntValue() != 0)
9238 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9239 SDValue(FalseC, 0));
9240 if (N->getNumValues() == 2) // Dead flag value?
9241 return DCI.CombineTo(N, Cond, SDValue());
9242 return Cond;
9243 }
Eric Christopherfd179292009-08-27 18:07:15 +00009244 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009245 }
9246 }
9247 return SDValue();
9248}
9249
9250
Evan Cheng0b0cd912009-03-28 05:57:29 +00009251/// PerformMulCombine - Optimize a single multiply with constant into two
9252/// in order to implement it with two cheaper instructions, e.g.
9253/// LEA + SHL, LEA + LEA.
9254static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9255 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009256 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9257 return SDValue();
9258
Owen Andersone50ed302009-08-10 22:56:29 +00009259 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009260 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009261 return SDValue();
9262
9263 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9264 if (!C)
9265 return SDValue();
9266 uint64_t MulAmt = C->getZExtValue();
9267 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9268 return SDValue();
9269
9270 uint64_t MulAmt1 = 0;
9271 uint64_t MulAmt2 = 0;
9272 if ((MulAmt % 9) == 0) {
9273 MulAmt1 = 9;
9274 MulAmt2 = MulAmt / 9;
9275 } else if ((MulAmt % 5) == 0) {
9276 MulAmt1 = 5;
9277 MulAmt2 = MulAmt / 5;
9278 } else if ((MulAmt % 3) == 0) {
9279 MulAmt1 = 3;
9280 MulAmt2 = MulAmt / 3;
9281 }
9282 if (MulAmt2 &&
9283 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9284 DebugLoc DL = N->getDebugLoc();
9285
9286 if (isPowerOf2_64(MulAmt2) &&
9287 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9288 // If second multiplifer is pow2, issue it first. We want the multiply by
9289 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9290 // is an add.
9291 std::swap(MulAmt1, MulAmt2);
9292
9293 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009294 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009295 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009296 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009297 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009298 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009299 DAG.getConstant(MulAmt1, VT));
9300
Eric Christopherfd179292009-08-27 18:07:15 +00009301 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009302 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009303 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009304 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009305 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009306 DAG.getConstant(MulAmt2, VT));
9307
9308 // Do not add new nodes to DAG combiner worklist.
9309 DCI.CombineTo(N, NewMul, false);
9310 }
9311 return SDValue();
9312}
9313
Evan Chengad9c0a32009-12-15 00:53:42 +00009314static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9315 SDValue N0 = N->getOperand(0);
9316 SDValue N1 = N->getOperand(1);
9317 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9318 EVT VT = N0.getValueType();
9319
9320 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9321 // since the result of setcc_c is all zero's or all ones.
9322 if (N1C && N0.getOpcode() == ISD::AND &&
9323 N0.getOperand(1).getOpcode() == ISD::Constant) {
9324 SDValue N00 = N0.getOperand(0);
9325 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9326 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9327 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9328 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9329 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9330 APInt ShAmt = N1C->getAPIntValue();
9331 Mask = Mask.shl(ShAmt);
9332 if (Mask != 0)
9333 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9334 N00, DAG.getConstant(Mask, VT));
9335 }
9336 }
9337
9338 return SDValue();
9339}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009340
Nate Begeman740ab032009-01-26 00:52:55 +00009341/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9342/// when possible.
9343static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9344 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009345 EVT VT = N->getValueType(0);
9346 if (!VT.isVector() && VT.isInteger() &&
9347 N->getOpcode() == ISD::SHL)
9348 return PerformSHLCombine(N, DAG);
9349
Nate Begeman740ab032009-01-26 00:52:55 +00009350 // On X86 with SSE2 support, we can transform this to a vector shift if
9351 // all elements are shifted by the same amount. We can't do this in legalize
9352 // because the a constant vector is typically transformed to a constant pool
9353 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009354 if (!Subtarget->hasSSE2())
9355 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009356
Owen Anderson825b72b2009-08-11 20:47:22 +00009357 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009358 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009359
Mon P Wang3becd092009-01-28 08:12:05 +00009360 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009361 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009362 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009363 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009364 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9365 unsigned NumElts = VT.getVectorNumElements();
9366 unsigned i = 0;
9367 for (; i != NumElts; ++i) {
9368 SDValue Arg = ShAmtOp.getOperand(i);
9369 if (Arg.getOpcode() == ISD::UNDEF) continue;
9370 BaseShAmt = Arg;
9371 break;
9372 }
9373 for (; i != NumElts; ++i) {
9374 SDValue Arg = ShAmtOp.getOperand(i);
9375 if (Arg.getOpcode() == ISD::UNDEF) continue;
9376 if (Arg != BaseShAmt) {
9377 return SDValue();
9378 }
9379 }
9380 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009381 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009382 SDValue InVec = ShAmtOp.getOperand(0);
9383 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9384 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9385 unsigned i = 0;
9386 for (; i != NumElts; ++i) {
9387 SDValue Arg = InVec.getOperand(i);
9388 if (Arg.getOpcode() == ISD::UNDEF) continue;
9389 BaseShAmt = Arg;
9390 break;
9391 }
9392 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9393 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009394 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009395 if (C->getZExtValue() == SplatIdx)
9396 BaseShAmt = InVec.getOperand(1);
9397 }
9398 }
9399 if (BaseShAmt.getNode() == 0)
9400 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9401 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009402 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009403 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009404
Mon P Wangefa42202009-09-03 19:56:25 +00009405 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009406 if (EltVT.bitsGT(MVT::i32))
9407 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9408 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009409 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009410
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009411 // The shift amount is identical so we can do a vector shift.
9412 SDValue ValOp = N->getOperand(0);
9413 switch (N->getOpcode()) {
9414 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009415 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009416 break;
9417 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009418 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009419 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009420 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009421 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009422 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009423 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009424 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009425 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009426 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009427 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009428 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009429 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009430 break;
9431 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009432 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009433 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009434 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009435 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009436 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009437 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009438 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009439 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009440 break;
9441 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009442 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009443 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009444 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009445 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009446 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009447 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009448 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009449 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009450 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009451 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009452 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009453 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009454 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009455 }
9456 return SDValue();
9457}
9458
Evan Cheng760d1942010-01-04 21:22:48 +00009459static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009460 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009461 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009462 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009463 return SDValue();
9464
Evan Cheng760d1942010-01-04 21:22:48 +00009465 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009466 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009467 return SDValue();
9468
9469 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9470 SDValue N0 = N->getOperand(0);
9471 SDValue N1 = N->getOperand(1);
9472 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9473 std::swap(N0, N1);
9474 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9475 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009476 if (!N0.hasOneUse() || !N1.hasOneUse())
9477 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009478
9479 SDValue ShAmt0 = N0.getOperand(1);
9480 if (ShAmt0.getValueType() != MVT::i8)
9481 return SDValue();
9482 SDValue ShAmt1 = N1.getOperand(1);
9483 if (ShAmt1.getValueType() != MVT::i8)
9484 return SDValue();
9485 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9486 ShAmt0 = ShAmt0.getOperand(0);
9487 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9488 ShAmt1 = ShAmt1.getOperand(0);
9489
9490 DebugLoc DL = N->getDebugLoc();
9491 unsigned Opc = X86ISD::SHLD;
9492 SDValue Op0 = N0.getOperand(0);
9493 SDValue Op1 = N1.getOperand(0);
9494 if (ShAmt0.getOpcode() == ISD::SUB) {
9495 Opc = X86ISD::SHRD;
9496 std::swap(Op0, Op1);
9497 std::swap(ShAmt0, ShAmt1);
9498 }
9499
Evan Cheng8b1190a2010-04-28 01:18:01 +00009500 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009501 if (ShAmt1.getOpcode() == ISD::SUB) {
9502 SDValue Sum = ShAmt1.getOperand(0);
9503 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Evan Cheng8b1190a2010-04-28 01:18:01 +00009504 if (SumC->getSExtValue() == Bits &&
Evan Cheng760d1942010-01-04 21:22:48 +00009505 ShAmt1.getOperand(1) == ShAmt0)
9506 return DAG.getNode(Opc, DL, VT,
9507 Op0, Op1,
9508 DAG.getNode(ISD::TRUNCATE, DL,
9509 MVT::i8, ShAmt0));
9510 }
9511 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9512 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9513 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009514 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +00009515 return DAG.getNode(Opc, DL, VT,
9516 N0.getOperand(0), N1.getOperand(0),
9517 DAG.getNode(ISD::TRUNCATE, DL,
9518 MVT::i8, ShAmt0));
9519 }
9520
9521 return SDValue();
9522}
9523
Chris Lattner149a4e52008-02-22 02:09:43 +00009524/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009525static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009526 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009527 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9528 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009529 // A preferable solution to the general problem is to figure out the right
9530 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009531
9532 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009533 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009534 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009535 if (VT.getSizeInBits() != 64)
9536 return SDValue();
9537
Devang Patel578efa92009-06-05 21:57:13 +00009538 const Function *F = DAG.getMachineFunction().getFunction();
9539 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009540 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009541 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009542 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009543 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009544 isa<LoadSDNode>(St->getValue()) &&
9545 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9546 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009547 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009548 LoadSDNode *Ld = 0;
9549 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009550 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009551 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009552 // Must be a store of a load. We currently handle two cases: the load
9553 // is a direct child, and it's under an intervening TokenFactor. It is
9554 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009555 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009556 Ld = cast<LoadSDNode>(St->getChain());
9557 else if (St->getValue().hasOneUse() &&
9558 ChainVal->getOpcode() == ISD::TokenFactor) {
9559 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009560 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009561 TokenFactorIndex = i;
9562 Ld = cast<LoadSDNode>(St->getValue());
9563 } else
9564 Ops.push_back(ChainVal->getOperand(i));
9565 }
9566 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009567
Evan Cheng536e6672009-03-12 05:59:15 +00009568 if (!Ld || !ISD::isNormalLoad(Ld))
9569 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009570
Evan Cheng536e6672009-03-12 05:59:15 +00009571 // If this is not the MMX case, i.e. we are just turning i64 load/store
9572 // into f64 load/store, avoid the transformation if there are multiple
9573 // uses of the loaded value.
9574 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9575 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009576
Evan Cheng536e6672009-03-12 05:59:15 +00009577 DebugLoc LdDL = Ld->getDebugLoc();
9578 DebugLoc StDL = N->getDebugLoc();
9579 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9580 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9581 // pair instead.
9582 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009583 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009584 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9585 Ld->getBasePtr(), Ld->getSrcValue(),
9586 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009587 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009588 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009589 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009590 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009591 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009592 Ops.size());
9593 }
Evan Cheng536e6672009-03-12 05:59:15 +00009594 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009595 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009596 St->isVolatile(), St->isNonTemporal(),
9597 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009598 }
Evan Cheng536e6672009-03-12 05:59:15 +00009599
9600 // Otherwise, lower to two pairs of 32-bit loads / stores.
9601 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009602 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9603 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009604
Owen Anderson825b72b2009-08-11 20:47:22 +00009605 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009606 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009607 Ld->isVolatile(), Ld->isNonTemporal(),
9608 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009609 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009610 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009611 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009612 MinAlign(Ld->getAlignment(), 4));
9613
9614 SDValue NewChain = LoLd.getValue(1);
9615 if (TokenFactorIndex != -1) {
9616 Ops.push_back(LoLd);
9617 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009618 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009619 Ops.size());
9620 }
9621
9622 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009623 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9624 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009625
9626 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9627 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009628 St->isVolatile(), St->isNonTemporal(),
9629 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009630 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9631 St->getSrcValue(),
9632 St->getSrcValueOffset() + 4,
9633 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009634 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009635 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009636 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009637 }
Dan Gohman475871a2008-07-27 21:46:04 +00009638 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009639}
9640
Chris Lattner6cf73262008-01-25 06:14:17 +00009641/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9642/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009643static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009644 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9645 // F[X]OR(0.0, x) -> x
9646 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009647 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9648 if (C->getValueAPF().isPosZero())
9649 return N->getOperand(1);
9650 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9651 if (C->getValueAPF().isPosZero())
9652 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009653 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009654}
9655
9656/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009657static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009658 // FAND(0.0, x) -> 0.0
9659 // FAND(x, 0.0) -> 0.0
9660 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9661 if (C->getValueAPF().isPosZero())
9662 return N->getOperand(0);
9663 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9664 if (C->getValueAPF().isPosZero())
9665 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009666 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009667}
9668
Dan Gohmane5af2d32009-01-29 01:59:02 +00009669static SDValue PerformBTCombine(SDNode *N,
9670 SelectionDAG &DAG,
9671 TargetLowering::DAGCombinerInfo &DCI) {
9672 // BT ignores high bits in the bit index operand.
9673 SDValue Op1 = N->getOperand(1);
9674 if (Op1.hasOneUse()) {
9675 unsigned BitWidth = Op1.getValueSizeInBits();
9676 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9677 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009678 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9679 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +00009680 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +00009681 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9682 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9683 DCI.CommitTargetLoweringOpt(TLO);
9684 }
9685 return SDValue();
9686}
Chris Lattner83e6c992006-10-04 06:57:07 +00009687
Eli Friedman7a5e5552009-06-07 06:52:44 +00009688static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9689 SDValue Op = N->getOperand(0);
9690 if (Op.getOpcode() == ISD::BIT_CONVERT)
9691 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009692 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009693 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009694 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009695 OpVT.getVectorElementType().getSizeInBits()) {
9696 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9697 }
9698 return SDValue();
9699}
9700
Owen Anderson99177002009-06-29 18:04:45 +00009701// On X86 and X86-64, atomic operations are lowered to locked instructions.
9702// Locked instructions, in turn, have implicit fence semantics (all memory
9703// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009704// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009705// fence-atomic-fence.
9706static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9707 SDValue atomic = N->getOperand(0);
9708 switch (atomic.getOpcode()) {
9709 case ISD::ATOMIC_CMP_SWAP:
9710 case ISD::ATOMIC_SWAP:
9711 case ISD::ATOMIC_LOAD_ADD:
9712 case ISD::ATOMIC_LOAD_SUB:
9713 case ISD::ATOMIC_LOAD_AND:
9714 case ISD::ATOMIC_LOAD_OR:
9715 case ISD::ATOMIC_LOAD_XOR:
9716 case ISD::ATOMIC_LOAD_NAND:
9717 case ISD::ATOMIC_LOAD_MIN:
9718 case ISD::ATOMIC_LOAD_MAX:
9719 case ISD::ATOMIC_LOAD_UMIN:
9720 case ISD::ATOMIC_LOAD_UMAX:
9721 break;
9722 default:
9723 return SDValue();
9724 }
Eric Christopherfd179292009-08-27 18:07:15 +00009725
Owen Anderson99177002009-06-29 18:04:45 +00009726 SDValue fence = atomic.getOperand(0);
9727 if (fence.getOpcode() != ISD::MEMBARRIER)
9728 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009729
Owen Anderson99177002009-06-29 18:04:45 +00009730 switch (atomic.getOpcode()) {
9731 case ISD::ATOMIC_CMP_SWAP:
9732 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9733 atomic.getOperand(1), atomic.getOperand(2),
9734 atomic.getOperand(3));
9735 case ISD::ATOMIC_SWAP:
9736 case ISD::ATOMIC_LOAD_ADD:
9737 case ISD::ATOMIC_LOAD_SUB:
9738 case ISD::ATOMIC_LOAD_AND:
9739 case ISD::ATOMIC_LOAD_OR:
9740 case ISD::ATOMIC_LOAD_XOR:
9741 case ISD::ATOMIC_LOAD_NAND:
9742 case ISD::ATOMIC_LOAD_MIN:
9743 case ISD::ATOMIC_LOAD_MAX:
9744 case ISD::ATOMIC_LOAD_UMIN:
9745 case ISD::ATOMIC_LOAD_UMAX:
9746 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9747 atomic.getOperand(1), atomic.getOperand(2));
9748 default:
9749 return SDValue();
9750 }
9751}
9752
Evan Cheng2e489c42009-12-16 00:53:11 +00009753static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9754 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9755 // (and (i32 x86isd::setcc_carry), 1)
9756 // This eliminates the zext. This transformation is necessary because
9757 // ISD::SETCC is always legalized to i8.
9758 DebugLoc dl = N->getDebugLoc();
9759 SDValue N0 = N->getOperand(0);
9760 EVT VT = N->getValueType(0);
9761 if (N0.getOpcode() == ISD::AND &&
9762 N0.hasOneUse() &&
9763 N0.getOperand(0).hasOneUse()) {
9764 SDValue N00 = N0.getOperand(0);
9765 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9766 return SDValue();
9767 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9768 if (!C || C->getZExtValue() != 1)
9769 return SDValue();
9770 return DAG.getNode(ISD::AND, dl, VT,
9771 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9772 N00.getOperand(0), N00.getOperand(1)),
9773 DAG.getConstant(1, VT));
9774 }
9775
9776 return SDValue();
9777}
9778
Dan Gohman475871a2008-07-27 21:46:04 +00009779SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009780 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009781 SelectionDAG &DAG = DCI.DAG;
9782 switch (N->getOpcode()) {
9783 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009784 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009785 case ISD::EXTRACT_VECTOR_ELT:
9786 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009787 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009788 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009789 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009790 case ISD::SHL:
9791 case ISD::SRA:
9792 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009793 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009794 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009795 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009796 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9797 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009798 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009799 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009800 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009801 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009802 }
9803
Dan Gohman475871a2008-07-27 21:46:04 +00009804 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009805}
9806
Evan Chenge5b51ac2010-04-17 06:13:15 +00009807/// isTypeDesirableForOp - Return true if the target has native support for
9808/// the specified value type and it is 'desirable' to use the type for the
9809/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9810/// instruction encodings are longer and some i16 instructions are slow.
9811bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9812 if (!isTypeLegal(VT))
9813 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009814 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +00009815 return true;
9816
9817 switch (Opc) {
9818 default:
9819 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +00009820 case ISD::LOAD:
9821 case ISD::SIGN_EXTEND:
9822 case ISD::ZERO_EXTEND:
9823 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009824 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009825 case ISD::SRL:
9826 case ISD::SUB:
9827 case ISD::ADD:
9828 case ISD::MUL:
9829 case ISD::AND:
9830 case ISD::OR:
9831 case ISD::XOR:
9832 return false;
9833 }
9834}
9835
Evan Chengc82c20b2010-04-24 04:44:57 +00009836static bool MayFoldLoad(SDValue Op) {
9837 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
9838}
9839
9840static bool MayFoldIntoStore(SDValue Op) {
9841 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
9842}
9843
Evan Chenge5b51ac2010-04-17 06:13:15 +00009844/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +00009845/// beneficial for dag combiner to promote the specified node. If true, it
9846/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009847bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009848 EVT VT = Op.getValueType();
9849 if (VT != MVT::i16)
9850 return false;
9851
Evan Cheng4c26e932010-04-19 19:29:22 +00009852 bool Promote = false;
9853 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009854 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +00009855 default: break;
9856 case ISD::LOAD: {
9857 LoadSDNode *LD = cast<LoadSDNode>(Op);
9858 // If the non-extending load has a single use and it's not live out, then it
9859 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009860 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
9861 Op.hasOneUse()*/) {
9862 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9863 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9864 // The only case where we'd want to promote LOAD (rather then it being
9865 // promoted as an operand is when it's only use is liveout.
9866 if (UI->getOpcode() != ISD::CopyToReg)
9867 return false;
9868 }
9869 }
Evan Cheng4c26e932010-04-19 19:29:22 +00009870 Promote = true;
9871 break;
9872 }
9873 case ISD::SIGN_EXTEND:
9874 case ISD::ZERO_EXTEND:
9875 case ISD::ANY_EXTEND:
9876 Promote = true;
9877 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009878 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009879 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +00009880 SDValue N0 = Op.getOperand(0);
9881 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +00009882 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +00009883 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +00009884 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009885 break;
9886 }
Evan Cheng64b7bf72010-04-16 06:14:10 +00009887 case ISD::ADD:
9888 case ISD::MUL:
9889 case ISD::AND:
9890 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +00009891 case ISD::XOR:
9892 Commute = true;
9893 // fallthrough
9894 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009895 SDValue N0 = Op.getOperand(0);
9896 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +00009897 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +00009898 return false;
9899 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +00009900 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +00009901 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +00009902 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +00009903 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +00009904 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009905 }
9906 }
9907
9908 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +00009909 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009910}
9911
Evan Cheng60c07e12006-07-05 22:17:51 +00009912//===----------------------------------------------------------------------===//
9913// X86 Inline Assembly Support
9914//===----------------------------------------------------------------------===//
9915
Chris Lattnerb8105652009-07-20 17:51:36 +00009916static bool LowerToBSwap(CallInst *CI) {
9917 // FIXME: this should verify that we are targetting a 486 or better. If not,
9918 // we will turn this bswap into something that will be lowered to logical ops
9919 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9920 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009921
Chris Lattnerb8105652009-07-20 17:51:36 +00009922 // Verify this is a simple bswap.
9923 if (CI->getNumOperands() != 2 ||
Eric Christopher551754c2010-04-16 23:37:20 +00009924 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009925 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009926 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009927
Chris Lattnerb8105652009-07-20 17:51:36 +00009928 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9929 if (!Ty || Ty->getBitWidth() % 16 != 0)
9930 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009931
Chris Lattnerb8105652009-07-20 17:51:36 +00009932 // Okay, we can do this xform, do so now.
9933 const Type *Tys[] = { Ty };
9934 Module *M = CI->getParent()->getParent()->getParent();
9935 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009936
Eric Christopher551754c2010-04-16 23:37:20 +00009937 Value *Op = CI->getOperand(1);
Chris Lattnerb8105652009-07-20 17:51:36 +00009938 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009939
Chris Lattnerb8105652009-07-20 17:51:36 +00009940 CI->replaceAllUsesWith(Op);
9941 CI->eraseFromParent();
9942 return true;
9943}
9944
9945bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9946 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9947 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9948
9949 std::string AsmStr = IA->getAsmString();
9950
9951 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009952 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009953 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9954
9955 switch (AsmPieces.size()) {
9956 default: return false;
9957 case 1:
9958 AsmStr = AsmPieces[0];
9959 AsmPieces.clear();
9960 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9961
9962 // bswap $0
9963 if (AsmPieces.size() == 2 &&
9964 (AsmPieces[0] == "bswap" ||
9965 AsmPieces[0] == "bswapq" ||
9966 AsmPieces[0] == "bswapl") &&
9967 (AsmPieces[1] == "$0" ||
9968 AsmPieces[1] == "${0:q}")) {
9969 // No need to check constraints, nothing other than the equivalent of
9970 // "=r,0" would be valid here.
9971 return LowerToBSwap(CI);
9972 }
9973 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009974 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009975 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009976 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009977 AsmPieces[1] == "$$8," &&
9978 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009979 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
9980 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +00009981 const std::string &Constraints = IA->getConstraintString();
9982 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +00009983 std::sort(AsmPieces.begin(), AsmPieces.end());
9984 if (AsmPieces.size() == 4 &&
9985 AsmPieces[0] == "~{cc}" &&
9986 AsmPieces[1] == "~{dirflag}" &&
9987 AsmPieces[2] == "~{flags}" &&
9988 AsmPieces[3] == "~{fpsr}") {
9989 return LowerToBSwap(CI);
9990 }
Chris Lattnerb8105652009-07-20 17:51:36 +00009991 }
9992 break;
9993 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009994 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009995 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009996 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9997 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9998 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009999 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010000 SplitString(AsmPieces[0], Words, " \t");
10001 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10002 Words.clear();
10003 SplitString(AsmPieces[1], Words, " \t");
10004 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10005 Words.clear();
10006 SplitString(AsmPieces[2], Words, " \t,");
10007 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10008 Words[2] == "%edx") {
10009 return LowerToBSwap(CI);
10010 }
10011 }
10012 }
10013 }
10014 break;
10015 }
10016 return false;
10017}
10018
10019
10020
Chris Lattnerf4dff842006-07-11 02:54:03 +000010021/// getConstraintType - Given a constraint letter, return the type of
10022/// constraint it is for this target.
10023X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010024X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10025 if (Constraint.size() == 1) {
10026 switch (Constraint[0]) {
10027 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010028 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010029 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010030 case 'r':
10031 case 'R':
10032 case 'l':
10033 case 'q':
10034 case 'Q':
10035 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010036 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010037 case 'Y':
10038 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010039 case 'e':
10040 case 'Z':
10041 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010042 default:
10043 break;
10044 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010045 }
Chris Lattner4234f572007-03-25 02:14:49 +000010046 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010047}
10048
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010049/// LowerXConstraint - try to replace an X constraint, which matches anything,
10050/// with another that has more specific requirements based on the type of the
10051/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010052const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010053LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010054 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10055 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010056 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010057 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010058 return "Y";
10059 if (Subtarget->hasSSE1())
10060 return "x";
10061 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010062
Chris Lattner5e764232008-04-26 23:02:14 +000010063 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010064}
10065
Chris Lattner48884cd2007-08-25 00:47:38 +000010066/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10067/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010068void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010069 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +000010070 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +000010071 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010072 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010073 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010074
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010075 switch (Constraint) {
10076 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010077 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010078 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010079 if (C->getZExtValue() <= 31) {
10080 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010081 break;
10082 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010083 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010084 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010085 case 'J':
10086 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010087 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010088 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10089 break;
10090 }
10091 }
10092 return;
10093 case 'K':
10094 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010095 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010096 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10097 break;
10098 }
10099 }
10100 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010101 case 'N':
10102 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010103 if (C->getZExtValue() <= 255) {
10104 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010105 break;
10106 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010107 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010108 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010109 case 'e': {
10110 // 32-bit signed value
10111 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10112 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010113 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10114 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010115 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010116 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010117 break;
10118 }
10119 // FIXME gcc accepts some relocatable values here too, but only in certain
10120 // memory models; it's complicated.
10121 }
10122 return;
10123 }
10124 case 'Z': {
10125 // 32-bit unsigned value
10126 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10127 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010128 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10129 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010130 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10131 break;
10132 }
10133 }
10134 // FIXME gcc accepts some relocatable values here too, but only in certain
10135 // memory models; it's complicated.
10136 return;
10137 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010138 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010139 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010140 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010141 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010142 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010143 break;
10144 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010145
Chris Lattnerdc43a882007-05-03 16:52:29 +000010146 // If we are in non-pic codegen mode, we allow the address of a global (with
10147 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010148 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010149 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010150
Chris Lattner49921962009-05-08 18:23:14 +000010151 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10152 while (1) {
10153 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10154 Offset += GA->getOffset();
10155 break;
10156 } else if (Op.getOpcode() == ISD::ADD) {
10157 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10158 Offset += C->getZExtValue();
10159 Op = Op.getOperand(0);
10160 continue;
10161 }
10162 } else if (Op.getOpcode() == ISD::SUB) {
10163 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10164 Offset += -C->getZExtValue();
10165 Op = Op.getOperand(0);
10166 continue;
10167 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010168 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010169
Chris Lattner49921962009-05-08 18:23:14 +000010170 // Otherwise, this isn't something we can handle, reject it.
10171 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010172 }
Eric Christopherfd179292009-08-27 18:07:15 +000010173
Dan Gohman46510a72010-04-15 01:51:59 +000010174 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010175 // If we require an extra load to get this address, as in PIC mode, we
10176 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010177 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10178 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010179 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010180
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010181 if (hasMemory)
10182 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10183 else
10184 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010185 Result = Op;
10186 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010187 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010188 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010189
Gabor Greifba36cb52008-08-28 21:40:38 +000010190 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010191 Ops.push_back(Result);
10192 return;
10193 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010194 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10195 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010196}
10197
Chris Lattner259e97c2006-01-31 19:43:35 +000010198std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010199getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010200 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010201 if (Constraint.size() == 1) {
10202 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010203 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010204 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010205 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10206 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010207 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010208 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10209 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10210 X86::R10D,X86::R11D,X86::R12D,
10211 X86::R13D,X86::R14D,X86::R15D,
10212 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010213 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010214 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10215 X86::SI, X86::DI, X86::R8W,X86::R9W,
10216 X86::R10W,X86::R11W,X86::R12W,
10217 X86::R13W,X86::R14W,X86::R15W,
10218 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010219 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010220 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10221 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10222 X86::R10B,X86::R11B,X86::R12B,
10223 X86::R13B,X86::R14B,X86::R15B,
10224 X86::BPL, X86::SPL, 0);
10225
Owen Anderson825b72b2009-08-11 20:47:22 +000010226 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010227 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10228 X86::RSI, X86::RDI, X86::R8, X86::R9,
10229 X86::R10, X86::R11, X86::R12,
10230 X86::R13, X86::R14, X86::R15,
10231 X86::RBP, X86::RSP, 0);
10232
10233 break;
10234 }
Eric Christopherfd179292009-08-27 18:07:15 +000010235 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010236 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010237 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010238 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010239 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010240 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010241 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010242 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010243 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010244 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10245 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010246 }
10247 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010248
Chris Lattner1efa40f2006-02-22 00:56:39 +000010249 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010250}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010251
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010252std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010253X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010254 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010255 // First, see if this is a constraint that directly corresponds to an LLVM
10256 // register class.
10257 if (Constraint.size() == 1) {
10258 // GCC Constraint Letters
10259 switch (Constraint[0]) {
10260 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010261 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010262 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010263 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010264 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010265 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010266 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010267 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010268 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010269 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010270 case 'R': // LEGACY_REGS
10271 if (VT == MVT::i8)
10272 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10273 if (VT == MVT::i16)
10274 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10275 if (VT == MVT::i32 || !Subtarget->is64Bit())
10276 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10277 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010278 case 'f': // FP Stack registers.
10279 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10280 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010281 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010282 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010283 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010284 return std::make_pair(0U, X86::RFP64RegisterClass);
10285 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010286 case 'y': // MMX_REGS if MMX allowed.
10287 if (!Subtarget->hasMMX()) break;
10288 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010289 case 'Y': // SSE_REGS if SSE2 allowed
10290 if (!Subtarget->hasSSE2()) break;
10291 // FALL THROUGH.
10292 case 'x': // SSE_REGS if SSE1 allowed
10293 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010294
Owen Anderson825b72b2009-08-11 20:47:22 +000010295 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010296 default: break;
10297 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010298 case MVT::f32:
10299 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010300 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010301 case MVT::f64:
10302 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010303 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010304 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010305 case MVT::v16i8:
10306 case MVT::v8i16:
10307 case MVT::v4i32:
10308 case MVT::v2i64:
10309 case MVT::v4f32:
10310 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010311 return std::make_pair(0U, X86::VR128RegisterClass);
10312 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010313 break;
10314 }
10315 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010316
Chris Lattnerf76d1802006-07-31 23:26:50 +000010317 // Use the default implementation in TargetLowering to convert the register
10318 // constraint into a member of a register class.
10319 std::pair<unsigned, const TargetRegisterClass*> Res;
10320 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010321
10322 // Not found as a standard register?
10323 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010324 // Map st(0) -> st(7) -> ST0
10325 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10326 tolower(Constraint[1]) == 's' &&
10327 tolower(Constraint[2]) == 't' &&
10328 Constraint[3] == '(' &&
10329 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10330 Constraint[5] == ')' &&
10331 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010332
Chris Lattner56d77c72009-09-13 22:41:48 +000010333 Res.first = X86::ST0+Constraint[4]-'0';
10334 Res.second = X86::RFP80RegisterClass;
10335 return Res;
10336 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010337
Chris Lattner56d77c72009-09-13 22:41:48 +000010338 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010339 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010340 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010341 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010342 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010343 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010344
10345 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010346 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010347 Res.first = X86::EFLAGS;
10348 Res.second = X86::CCRRegisterClass;
10349 return Res;
10350 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010351
Dale Johannesen330169f2008-11-13 21:52:36 +000010352 // 'A' means EAX + EDX.
10353 if (Constraint == "A") {
10354 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010355 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010356 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010357 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010358 return Res;
10359 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010360
Chris Lattnerf76d1802006-07-31 23:26:50 +000010361 // Otherwise, check to see if this is a register class of the wrong value
10362 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10363 // turn into {ax},{dx}.
10364 if (Res.second->hasType(VT))
10365 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010366
Chris Lattnerf76d1802006-07-31 23:26:50 +000010367 // All of the single-register GCC register classes map their values onto
10368 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10369 // really want an 8-bit or 32-bit register, map to the appropriate register
10370 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010371 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010372 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010373 unsigned DestReg = 0;
10374 switch (Res.first) {
10375 default: break;
10376 case X86::AX: DestReg = X86::AL; break;
10377 case X86::DX: DestReg = X86::DL; break;
10378 case X86::CX: DestReg = X86::CL; break;
10379 case X86::BX: DestReg = X86::BL; break;
10380 }
10381 if (DestReg) {
10382 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010383 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010384 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010385 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010386 unsigned DestReg = 0;
10387 switch (Res.first) {
10388 default: break;
10389 case X86::AX: DestReg = X86::EAX; break;
10390 case X86::DX: DestReg = X86::EDX; break;
10391 case X86::CX: DestReg = X86::ECX; break;
10392 case X86::BX: DestReg = X86::EBX; break;
10393 case X86::SI: DestReg = X86::ESI; break;
10394 case X86::DI: DestReg = X86::EDI; break;
10395 case X86::BP: DestReg = X86::EBP; break;
10396 case X86::SP: DestReg = X86::ESP; break;
10397 }
10398 if (DestReg) {
10399 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010400 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010401 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010402 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010403 unsigned DestReg = 0;
10404 switch (Res.first) {
10405 default: break;
10406 case X86::AX: DestReg = X86::RAX; break;
10407 case X86::DX: DestReg = X86::RDX; break;
10408 case X86::CX: DestReg = X86::RCX; break;
10409 case X86::BX: DestReg = X86::RBX; break;
10410 case X86::SI: DestReg = X86::RSI; break;
10411 case X86::DI: DestReg = X86::RDI; break;
10412 case X86::BP: DestReg = X86::RBP; break;
10413 case X86::SP: DestReg = X86::RSP; break;
10414 }
10415 if (DestReg) {
10416 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010417 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010418 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010419 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010420 } else if (Res.second == X86::FR32RegisterClass ||
10421 Res.second == X86::FR64RegisterClass ||
10422 Res.second == X86::VR128RegisterClass) {
10423 // Handle references to XMM physical registers that got mapped into the
10424 // wrong class. This can happen with constraints like {xmm0} where the
10425 // target independent register mapper will just pick the first match it can
10426 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010427 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010428 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010429 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010430 Res.second = X86::FR64RegisterClass;
10431 else if (X86::VR128RegisterClass->hasType(VT))
10432 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010433 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010434
Chris Lattnerf76d1802006-07-31 23:26:50 +000010435 return Res;
10436}