blob: cd10dde0e1e046acd62fb9f8b019765fa7fb960f [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbach9b087852011-12-19 23:51:07 +000042def nImmVMOVI32NegAsmOperand : AsmOperandClass { let Name = "NEONi32vmovNeg"; }
43def nImmVMOVI32Neg : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmVMOVI32NegAsmOperand;
46}
Evan Chengeaa192a2011-11-15 02:12:34 +000047def nImmVMOVF32 : Operand<i32> {
48 let PrintMethod = "printFPImmOperand";
49 let ParserMatchClass = FPImmOperand;
50}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000051def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
52def nImmSplatI64 : Operand<i32> {
53 let PrintMethod = "printNEONModImmOperand";
54 let ParserMatchClass = nImmSplatI64AsmOperand;
55}
Jim Grosbach0e387b22011-10-17 22:26:03 +000056
Jim Grosbach460a9052011-10-07 23:56:00 +000057def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
58def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
59def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
60def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
61 return ((uint64_t)Imm) < 8;
62}]> {
63 let ParserMatchClass = VectorIndex8Operand;
64 let PrintMethod = "printVectorIndex";
65 let MIOperandInfo = (ops i32imm);
66}
67def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
68 return ((uint64_t)Imm) < 4;
69}]> {
70 let ParserMatchClass = VectorIndex16Operand;
71 let PrintMethod = "printVectorIndex";
72 let MIOperandInfo = (ops i32imm);
73}
74def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
75 return ((uint64_t)Imm) < 2;
76}]> {
77 let ParserMatchClass = VectorIndex32Operand;
78 let PrintMethod = "printVectorIndex";
79 let MIOperandInfo = (ops i32imm);
80}
81
Jim Grosbachbd1cff52011-11-29 23:33:40 +000082// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000083def VecListOneDAsmOperand : AsmOperandClass {
84 let Name = "VecListOneD";
85 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000086 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000087}
88def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
89 let ParserMatchClass = VecListOneDAsmOperand;
90}
Jim Grosbach280dfad2011-10-21 18:54:25 +000091// Register list of two sequential D registers.
92def VecListTwoDAsmOperand : AsmOperandClass {
93 let Name = "VecListTwoD";
94 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000095 let RenderMethod = "addVecListOperands";
Jim Grosbach280dfad2011-10-21 18:54:25 +000096}
97def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
98 let ParserMatchClass = VecListTwoDAsmOperand;
99}
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100// Register list of three sequential D registers.
101def VecListThreeDAsmOperand : AsmOperandClass {
102 let Name = "VecListThreeD";
103 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000104 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000105}
106def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
107 let ParserMatchClass = VecListThreeDAsmOperand;
108}
Jim Grosbachb6310312011-10-21 20:35:01 +0000109// Register list of four sequential D registers.
110def VecListFourDAsmOperand : AsmOperandClass {
111 let Name = "VecListFourD";
112 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000113 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000114}
115def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
116 let ParserMatchClass = VecListFourDAsmOperand;
117}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118// Register list of two D registers spaced by 2 (two sequential Q registers).
119def VecListTwoQAsmOperand : AsmOperandClass {
120 let Name = "VecListTwoQ";
121 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000122 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000123}
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000124def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwoSpaced"> {
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000125 let ParserMatchClass = VecListTwoQAsmOperand;
126}
Jim Grosbach862019c2011-10-18 23:02:30 +0000127
Jim Grosbach98b05a52011-11-30 01:09:44 +0000128// Register list of one D register, with "all lanes" subscripting.
129def VecListOneDAllLanesAsmOperand : AsmOperandClass {
130 let Name = "VecListOneDAllLanes";
131 let ParserMethod = "parseVectorList";
132 let RenderMethod = "addVecListOperands";
133}
134def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
135 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
136}
Jim Grosbach13af2222011-11-30 18:21:25 +0000137// Register list of two D registers, with "all lanes" subscripting.
138def VecListTwoDAllLanesAsmOperand : AsmOperandClass {
139 let Name = "VecListTwoDAllLanes";
140 let ParserMethod = "parseVectorList";
141 let RenderMethod = "addVecListOperands";
142}
143def VecListTwoDAllLanes : RegisterOperand<DPR, "printVectorListTwoAllLanes"> {
144 let ParserMatchClass = VecListTwoDAllLanesAsmOperand;
145}
Jim Grosbach98b05a52011-11-30 01:09:44 +0000146
Jim Grosbach7636bf62011-12-02 00:35:16 +0000147// Register list of one D register, with byte lane subscripting.
148def VecListOneDByteIndexAsmOperand : AsmOperandClass {
149 let Name = "VecListOneDByteIndexed";
150 let ParserMethod = "parseVectorList";
151 let RenderMethod = "addVecListIndexedOperands";
152}
153def VecListOneDByteIndexed : Operand<i32> {
154 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
155 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
156}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000157// ...with half-word lane subscripting.
158def VecListOneDHWordIndexAsmOperand : AsmOperandClass {
159 let Name = "VecListOneDHWordIndexed";
160 let ParserMethod = "parseVectorList";
161 let RenderMethod = "addVecListIndexedOperands";
162}
163def VecListOneDHWordIndexed : Operand<i32> {
164 let ParserMatchClass = VecListOneDHWordIndexAsmOperand;
165 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
166}
167// ...with word lane subscripting.
168def VecListOneDWordIndexAsmOperand : AsmOperandClass {
169 let Name = "VecListOneDWordIndexed";
170 let ParserMethod = "parseVectorList";
171 let RenderMethod = "addVecListIndexedOperands";
172}
173def VecListOneDWordIndexed : Operand<i32> {
174 let ParserMatchClass = VecListOneDWordIndexAsmOperand;
175 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
176}
177// Register list of two D registers, with byte lane subscripting.
Jim Grosbach9b1b3902011-12-14 23:25:46 +0000178def VecListTwoDByteIndexAsmOperand : AsmOperandClass {
179 let Name = "VecListTwoDByteIndexed";
180 let ParserMethod = "parseVectorList";
181 let RenderMethod = "addVecListIndexedOperands";
182}
183def VecListTwoDByteIndexed : Operand<i32> {
184 let ParserMatchClass = VecListTwoDByteIndexAsmOperand;
185 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
186}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000187// ...with half-word lane subscripting.
188def VecListTwoDHWordIndexAsmOperand : AsmOperandClass {
189 let Name = "VecListTwoDHWordIndexed";
190 let ParserMethod = "parseVectorList";
191 let RenderMethod = "addVecListIndexedOperands";
192}
193def VecListTwoDHWordIndexed : Operand<i32> {
194 let ParserMatchClass = VecListTwoDHWordIndexAsmOperand;
195 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
196}
197// ...with word lane subscripting.
198def VecListTwoDWordIndexAsmOperand : AsmOperandClass {
199 let Name = "VecListTwoDWordIndexed";
200 let ParserMethod = "parseVectorList";
201 let RenderMethod = "addVecListIndexedOperands";
202}
203def VecListTwoDWordIndexed : Operand<i32> {
204 let ParserMatchClass = VecListTwoDWordIndexAsmOperand;
205 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
206}
Jim Grosbach7636bf62011-12-02 00:35:16 +0000207
Bob Wilson5bafff32009-06-22 23:27:02 +0000208//===----------------------------------------------------------------------===//
209// NEON-specific DAG Nodes.
210//===----------------------------------------------------------------------===//
211
212def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000213def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000214
215def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000216def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000217def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000218def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
219def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000220def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
221def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000222def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
223def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000224def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
225def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
226
227// Types for vector shift by immediates. The "SHX" version is for long and
228// narrow operations where the source and destination vectors have different
229// types. The "SHINS" version is for shift and insert operations.
230def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
231 SDTCisVT<2, i32>]>;
232def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
233 SDTCisVT<2, i32>]>;
234def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
235 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
236
237def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
238def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
239def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
240def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
241def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
242def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
243def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
244
245def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
246def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
247def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
248
249def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
250def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
251def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
252def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
253def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
254def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
255
256def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
257def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
258def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
259
260def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
261def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
262
263def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
264 SDTCisVT<2, i32>]>;
265def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
266def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
267
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000268def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
269def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
270def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000271def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000272
Owen Andersond9668172010-11-03 22:44:51 +0000273def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
274 SDTCisVT<2, i32>]>;
275def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000276def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000277
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000278def NEONvbsl : SDNode<"ARMISD::VBSL",
279 SDTypeProfile<1, 3, [SDTCisVec<0>,
280 SDTCisSameAs<0, 1>,
281 SDTCisSameAs<0, 2>,
282 SDTCisSameAs<0, 3>]>>;
283
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000284def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
285
Bob Wilson0ce37102009-08-14 05:08:32 +0000286// VDUPLANE can produce a quad-register result from a double-register source,
287// so the result is not constrained to match the source.
288def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
289 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
290 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000291
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000292def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
293 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
294def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
295
Bob Wilsond8e17572009-08-12 22:31:50 +0000296def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
297def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
298def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
299def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
300
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000301def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000302 SDTCisSameAs<0, 2>,
303 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000304def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
305def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
306def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000307
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000308def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
309 SDTCisSameAs<1, 2>]>;
310def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
311def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
312
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000313def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
314 SDTCisSameAs<0, 2>]>;
315def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
316def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
317
Bob Wilsoncba270d2010-07-13 21:16:48 +0000318def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
319 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000320 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000321 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
322 return (EltBits == 32 && EltVal == 0);
323}]>;
324
325def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
326 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000327 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000328 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
329 return (EltBits == 8 && EltVal == 0xff);
330}]>;
331
Bob Wilson5bafff32009-06-22 23:27:02 +0000332//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000333// NEON load / store instructions
334//===----------------------------------------------------------------------===//
335
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000336// Use VLDM to load a Q register as a D register pair.
337// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000338def VLDMQIA
339 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
340 IIC_fpLoad_m, "",
341 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000342
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000343// Use VSTM to store a Q register as a D register pair.
344// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000345def VSTMQIA
346 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
347 IIC_fpStore_m, "",
348 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000349
Bob Wilsonffde0802010-09-02 16:00:54 +0000350// Classes for VLD* pseudo-instructions with multi-register operands.
351// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000352class VLDQPseudo<InstrItinClass itin>
353 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
354class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000355 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000356 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000357 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000358class VLDQWBfixedPseudo<InstrItinClass itin>
359 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
360 (ins addrmode6:$addr), itin,
361 "$addr.addr = $wb">;
362class VLDQWBregisterPseudo<InstrItinClass itin>
363 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
364 (ins addrmode6:$addr, rGPR:$offset), itin,
365 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000366
Bob Wilson9d84fb32010-09-14 20:59:49 +0000367class VLDQQPseudo<InstrItinClass itin>
368 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
369class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000370 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000371 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000372 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000373class VLDQQWBfixedPseudo<InstrItinClass itin>
374 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
375 (ins addrmode6:$addr), itin,
376 "$addr.addr = $wb">;
377class VLDQQWBregisterPseudo<InstrItinClass itin>
378 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
379 (ins addrmode6:$addr, rGPR:$offset), itin,
380 "$addr.addr = $wb">;
381
382
Bob Wilson7de68142011-02-07 17:43:15 +0000383class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000384 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
385 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000386class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000387 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000388 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000389 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000390
Bob Wilson2a0e9742010-11-27 06:35:16 +0000391let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
392
Bob Wilson205a5ca2009-07-08 18:11:30 +0000393// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000394class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000395 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000396 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000397 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000398 let Rm = 0b1111;
399 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000400 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000401}
Bob Wilson621f1952010-03-23 05:25:43 +0000402class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000403 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000404 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000405 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000406 let Rm = 0b1111;
407 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000408 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000409}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000410
Owen Andersond9aa7d32010-11-02 00:05:05 +0000411def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
412def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
413def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
414def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000415
Owen Andersond9aa7d32010-11-02 00:05:05 +0000416def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
417def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
418def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
419def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000420
Evan Chengd2ca8132010-10-09 01:03:04 +0000421def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
422def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
423def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
424def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000425
Bob Wilson99493b22010-03-20 17:59:03 +0000426// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000427multiclass VLD1DWB<bits<4> op7_4, string Dt> {
428 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
429 (ins addrmode6:$Rn), IIC_VLD1u,
430 "vld1", Dt, "$Vd, $Rn!",
431 "$Rn.addr = $wb", []> {
432 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
433 let Inst{4} = Rn{4};
434 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000435 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000436 }
437 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
438 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
439 "vld1", Dt, "$Vd, $Rn, $Rm",
440 "$Rn.addr = $wb", []> {
441 let Inst{4} = Rn{4};
442 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000443 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000444 }
Owen Andersone85bd772010-11-02 00:24:52 +0000445}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000446multiclass VLD1QWB<bits<4> op7_4, string Dt> {
447 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
448 (ins addrmode6:$Rn), IIC_VLD1x2u,
449 "vld1", Dt, "$Vd, $Rn!",
450 "$Rn.addr = $wb", []> {
451 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
452 let Inst{5-4} = Rn{5-4};
453 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000454 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000455 }
456 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
457 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
458 "vld1", Dt, "$Vd, $Rn, $Rm",
459 "$Rn.addr = $wb", []> {
460 let Inst{5-4} = Rn{5-4};
461 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000462 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000463 }
Owen Andersone85bd772010-11-02 00:24:52 +0000464}
Bob Wilson99493b22010-03-20 17:59:03 +0000465
Jim Grosbach10b90a92011-10-24 21:45:13 +0000466defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
467defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
468defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
469defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
470defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
471defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
472defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
473defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000474
Jim Grosbach10b90a92011-10-24 21:45:13 +0000475def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
476def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
477def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
478def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
479def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
480def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
481def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
482def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000483
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000484// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000485class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000486 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000487 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000488 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000489 let Rm = 0b1111;
490 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000491 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000492}
Jim Grosbach59216752011-10-24 23:26:05 +0000493multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
494 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
495 (ins addrmode6:$Rn), IIC_VLD1x2u,
496 "vld1", Dt, "$Vd, $Rn!",
497 "$Rn.addr = $wb", []> {
498 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000499 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000500 let DecoderMethod = "DecodeVLDInstruction";
501 let AsmMatchConverter = "cvtVLDwbFixed";
502 }
503 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
504 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
505 "vld1", Dt, "$Vd, $Rn, $Rm",
506 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000507 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000508 let DecoderMethod = "DecodeVLDInstruction";
509 let AsmMatchConverter = "cvtVLDwbRegister";
510 }
Owen Andersone85bd772010-11-02 00:24:52 +0000511}
Bob Wilson052ba452010-03-22 18:22:06 +0000512
Owen Andersone85bd772010-11-02 00:24:52 +0000513def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
514def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
515def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
516def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000517
Jim Grosbach59216752011-10-24 23:26:05 +0000518defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
519defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
520defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
521defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000522
Jim Grosbach59216752011-10-24 23:26:05 +0000523def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000524
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000525// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000526class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000527 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000528 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000529 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000530 let Rm = 0b1111;
531 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000532 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000533}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000534multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
535 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
536 (ins addrmode6:$Rn), IIC_VLD1x2u,
537 "vld1", Dt, "$Vd, $Rn!",
538 "$Rn.addr = $wb", []> {
539 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
540 let Inst{5-4} = Rn{5-4};
541 let DecoderMethod = "DecodeVLDInstruction";
542 let AsmMatchConverter = "cvtVLDwbFixed";
543 }
544 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
545 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
546 "vld1", Dt, "$Vd, $Rn, $Rm",
547 "$Rn.addr = $wb", []> {
548 let Inst{5-4} = Rn{5-4};
549 let DecoderMethod = "DecodeVLDInstruction";
550 let AsmMatchConverter = "cvtVLDwbRegister";
551 }
Owen Andersone85bd772010-11-02 00:24:52 +0000552}
Johnny Chend7283d92010-02-23 20:51:23 +0000553
Owen Andersone85bd772010-11-02 00:24:52 +0000554def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
555def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
556def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
557def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000558
Jim Grosbach399cdca2011-10-25 00:14:01 +0000559defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
560defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
561defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
562defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000563
Jim Grosbach399cdca2011-10-25 00:14:01 +0000564def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000565
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000566// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach2af50d92011-12-09 19:07:20 +0000567class VLD2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
568 InstrItinClass itin>
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000569 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Jim Grosbach2af50d92011-12-09 19:07:20 +0000570 (ins addrmode6:$Rn), itin,
Jim Grosbach224180e2011-10-21 23:58:57 +0000571 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000572 let Rm = 0b1111;
573 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000574 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000575}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000576
Jim Grosbach2af50d92011-12-09 19:07:20 +0000577def VLD2d8 : VLD2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2>;
578def VLD2d16 : VLD2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2>;
579def VLD2d32 : VLD2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000580
Jim Grosbach2af50d92011-12-09 19:07:20 +0000581def VLD2q8 : VLD2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2>;
582def VLD2q16 : VLD2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2>;
583def VLD2q32 : VLD2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000584
Bob Wilson9d84fb32010-09-14 20:59:49 +0000585def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
586def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
587def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000588
Evan Chengd2ca8132010-10-09 01:03:04 +0000589def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
590def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
591def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000592
Bob Wilson92cb9322010-03-20 20:10:51 +0000593// ...with address register writeback:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000594multiclass VLD2WB<bits<4> op11_8, bits<4> op7_4, string Dt,
595 RegisterOperand VdTy, InstrItinClass itin> {
596 def _fixed : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
597 (ins addrmode6:$Rn), itin,
598 "vld2", Dt, "$Vd, $Rn!",
599 "$Rn.addr = $wb", []> {
600 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
601 let Inst{5-4} = Rn{5-4};
602 let DecoderMethod = "DecodeVLDInstruction";
603 let AsmMatchConverter = "cvtVLDwbFixed";
604 }
605 def _register : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
606 (ins addrmode6:$Rn, rGPR:$Rm), itin,
607 "vld2", Dt, "$Vd, $Rn, $Rm",
608 "$Rn.addr = $wb", []> {
609 let Inst{5-4} = Rn{5-4};
610 let DecoderMethod = "DecodeVLDInstruction";
611 let AsmMatchConverter = "cvtVLDwbRegister";
612 }
Owen Andersoncf667be2010-11-02 01:24:55 +0000613}
Bob Wilson92cb9322010-03-20 20:10:51 +0000614
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000615defm VLD2d8wb : VLD2WB<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2u>;
616defm VLD2d16wb : VLD2WB<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2u>;
617defm VLD2d32wb : VLD2WB<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000618
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000619defm VLD2q8wb : VLD2WB<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2u>;
620defm VLD2q16wb : VLD2WB<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2u>;
621defm VLD2q32wb : VLD2WB<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000622
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000623def VLD2d8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
624def VLD2d16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
625def VLD2d32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
626def VLD2d8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
627def VLD2d16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
628def VLD2d32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000629
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000630def VLD2q8PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
631def VLD2q16PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
632def VLD2q32PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
633def VLD2q8PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
634def VLD2q16PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
635def VLD2q32PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000636
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000637// ...with double-spaced registers
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000638def VLD2b8 : VLD2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2>;
639def VLD2b16 : VLD2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2>;
640def VLD2b32 : VLD2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2>;
641defm VLD2b8wb : VLD2WB<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2u>;
642defm VLD2b16wb : VLD2WB<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2u>;
643defm VLD2b32wb : VLD2WB<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2u>;
Johnny Chend7283d92010-02-23 20:51:23 +0000644
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000645// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000646class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000647 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000648 (ins addrmode6:$Rn), IIC_VLD3,
649 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
650 let Rm = 0b1111;
651 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000652 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000653}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000654
Owen Andersoncf667be2010-11-02 01:24:55 +0000655def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
656def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
657def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000658
Bob Wilson9d84fb32010-09-14 20:59:49 +0000659def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
660def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
661def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000662
Bob Wilson92cb9322010-03-20 20:10:51 +0000663// ...with address register writeback:
664class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
665 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000666 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000667 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
668 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
669 "$Rn.addr = $wb", []> {
670 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000671 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000672}
Bob Wilson92cb9322010-03-20 20:10:51 +0000673
Owen Andersoncf667be2010-11-02 01:24:55 +0000674def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
675def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
676def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000677
Evan Cheng84f69e82010-10-09 01:45:34 +0000678def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
679def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
680def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000681
Bob Wilson7de68142011-02-07 17:43:15 +0000682// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000683def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
684def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
685def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
686def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
687def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
688def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000689
Evan Cheng84f69e82010-10-09 01:45:34 +0000690def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
691def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
692def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000693
Bob Wilson92cb9322010-03-20 20:10:51 +0000694// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000695def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
696def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
697def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
698
Evan Cheng84f69e82010-10-09 01:45:34 +0000699def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
700def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
701def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000702
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000703// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000704class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
705 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000706 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000707 (ins addrmode6:$Rn), IIC_VLD4,
708 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
709 let Rm = 0b1111;
710 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000711 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000712}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000713
Owen Andersoncf667be2010-11-02 01:24:55 +0000714def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
715def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
716def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000717
Bob Wilson9d84fb32010-09-14 20:59:49 +0000718def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
719def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
720def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000721
Bob Wilson92cb9322010-03-20 20:10:51 +0000722// ...with address register writeback:
723class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
724 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000725 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000726 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000727 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
728 "$Rn.addr = $wb", []> {
729 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000730 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000731}
Bob Wilson92cb9322010-03-20 20:10:51 +0000732
Owen Andersoncf667be2010-11-02 01:24:55 +0000733def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
734def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
735def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000736
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000737def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
738def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
739def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000740
Bob Wilson7de68142011-02-07 17:43:15 +0000741// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000742def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
743def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
744def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
745def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
746def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
747def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000748
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000749def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
750def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
751def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000752
Bob Wilson92cb9322010-03-20 20:10:51 +0000753// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000754def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
755def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
756def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
757
758def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
759def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
760def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000761
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000762} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
763
Bob Wilson8466fa12010-09-13 23:01:35 +0000764// Classes for VLD*LN pseudo-instructions with multi-register operands.
765// These are expanded to real instructions after register allocation.
766class VLDQLNPseudo<InstrItinClass itin>
767 : PseudoNLdSt<(outs QPR:$dst),
768 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
769 itin, "$src = $dst">;
770class VLDQLNWBPseudo<InstrItinClass itin>
771 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
772 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
773 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
774class VLDQQLNPseudo<InstrItinClass itin>
775 : PseudoNLdSt<(outs QQPR:$dst),
776 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
777 itin, "$src = $dst">;
778class VLDQQLNWBPseudo<InstrItinClass itin>
779 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
780 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
781 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
782class VLDQQQQLNPseudo<InstrItinClass itin>
783 : PseudoNLdSt<(outs QQQQPR:$dst),
784 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
785 itin, "$src = $dst">;
786class VLDQQQQLNWBPseudo<InstrItinClass itin>
787 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
788 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
789 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
790
Bob Wilsonb07c1712009-10-07 21:53:04 +0000791// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000792class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
793 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000794 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000795 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
796 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000797 "$src = $Vd",
798 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000799 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000800 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000801 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000802 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000803}
Mon P Wang183c6272011-05-09 17:47:27 +0000804class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
805 PatFrag LoadOp>
806 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
807 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
808 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
809 "$src = $Vd",
810 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
811 (i32 (LoadOp addrmode6oneL32:$Rn)),
812 imm:$lane))]> {
813 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000814 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000815}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000816class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
817 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
818 (i32 (LoadOp addrmode6:$addr)),
819 imm:$lane))];
820}
821
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000822def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
823 let Inst{7-5} = lane{2-0};
824}
825def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
826 let Inst{7-6} = lane{1-0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000827 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000828}
Mon P Wang183c6272011-05-09 17:47:27 +0000829def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000830 let Inst{7} = lane{0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000831 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000832}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000833
834def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
835def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
836def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
837
Bob Wilson746fa172010-12-10 22:13:32 +0000838def : Pat<(vector_insert (v2f32 DPR:$src),
839 (f32 (load addrmode6:$addr)), imm:$lane),
840 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
841def : Pat<(vector_insert (v4f32 QPR:$src),
842 (f32 (load addrmode6:$addr)), imm:$lane),
843 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
844
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000845let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
846
847// ...with address register writeback:
848class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000849 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000850 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000851 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000852 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000853 "$src = $Vd, $Rn.addr = $wb", []> {
854 let DecoderMethod = "DecodeVLD1LN";
855}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000856
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000857def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
858 let Inst{7-5} = lane{2-0};
859}
860def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
861 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000862 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000863}
864def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
865 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000866 let Inst{5} = Rn{4};
867 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000868}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000869
870def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
871def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
872def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000873
Bob Wilson243fcc52009-09-01 04:26:28 +0000874// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000875class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000876 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000877 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
878 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000879 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000880 let Rm = 0b1111;
881 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000882 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000883}
Bob Wilson243fcc52009-09-01 04:26:28 +0000884
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000885def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
886 let Inst{7-5} = lane{2-0};
887}
888def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
889 let Inst{7-6} = lane{1-0};
890}
891def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
892 let Inst{7} = lane{0};
893}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000894
Evan Chengd2ca8132010-10-09 01:03:04 +0000895def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
896def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
897def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000898
Bob Wilson41315282010-03-20 20:39:53 +0000899// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000900def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
901 let Inst{7-6} = lane{1-0};
902}
903def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
904 let Inst{7} = lane{0};
905}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000906
Evan Chengd2ca8132010-10-09 01:03:04 +0000907def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
908def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000909
Bob Wilsona1023642010-03-20 20:47:18 +0000910// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000911class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000912 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000913 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000914 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000915 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
916 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
917 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000918 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000919}
Bob Wilsona1023642010-03-20 20:47:18 +0000920
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000921def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
922 let Inst{7-5} = lane{2-0};
923}
924def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
925 let Inst{7-6} = lane{1-0};
926}
927def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
928 let Inst{7} = lane{0};
929}
Bob Wilsona1023642010-03-20 20:47:18 +0000930
Evan Chengd2ca8132010-10-09 01:03:04 +0000931def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
932def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
933def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000934
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000935def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
936 let Inst{7-6} = lane{1-0};
937}
938def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
939 let Inst{7} = lane{0};
940}
Bob Wilsona1023642010-03-20 20:47:18 +0000941
Evan Chengd2ca8132010-10-09 01:03:04 +0000942def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
943def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000944
Bob Wilson243fcc52009-09-01 04:26:28 +0000945// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000946class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000947 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000948 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000949 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000950 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000951 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000952 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000953 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000954}
Bob Wilson243fcc52009-09-01 04:26:28 +0000955
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000956def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
957 let Inst{7-5} = lane{2-0};
958}
959def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
960 let Inst{7-6} = lane{1-0};
961}
962def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
963 let Inst{7} = lane{0};
964}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000965
Evan Cheng84f69e82010-10-09 01:45:34 +0000966def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
967def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
968def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000969
Bob Wilson41315282010-03-20 20:39:53 +0000970// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000971def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
972 let Inst{7-6} = lane{1-0};
973}
974def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
975 let Inst{7} = lane{0};
976}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000977
Evan Cheng84f69e82010-10-09 01:45:34 +0000978def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
979def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000980
Bob Wilsona1023642010-03-20 20:47:18 +0000981// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000982class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000983 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000984 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000985 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000986 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000987 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000988 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
989 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000990 []> {
991 let DecoderMethod = "DecodeVLD3LN";
992}
Bob Wilsona1023642010-03-20 20:47:18 +0000993
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000994def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
995 let Inst{7-5} = lane{2-0};
996}
997def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
998 let Inst{7-6} = lane{1-0};
999}
1000def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001001 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001002}
Bob Wilsona1023642010-03-20 20:47:18 +00001003
Evan Cheng84f69e82010-10-09 01:45:34 +00001004def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1005def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1006def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001007
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001008def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
1009 let Inst{7-6} = lane{1-0};
1010}
1011def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001012 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001013}
Bob Wilsona1023642010-03-20 20:47:18 +00001014
Evan Cheng84f69e82010-10-09 01:45:34 +00001015def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
1016def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001017
Bob Wilson243fcc52009-09-01 04:26:28 +00001018// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001019class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001020 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001021 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +00001022 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +00001023 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001024 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001025 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001026 let Rm = 0b1111;
Jim Grosbach3346dce2011-12-19 18:11:17 +00001027 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001028 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001029}
Bob Wilson243fcc52009-09-01 04:26:28 +00001030
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001031def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
1032 let Inst{7-5} = lane{2-0};
1033}
1034def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
1035 let Inst{7-6} = lane{1-0};
1036}
1037def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001038 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001039 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001040}
Bob Wilson62e053e2009-10-08 22:53:57 +00001041
Evan Cheng10dc63f2010-10-09 04:07:58 +00001042def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1043def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1044def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001045
Bob Wilson41315282010-03-20 20:39:53 +00001046// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001047def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
1048 let Inst{7-6} = lane{1-0};
1049}
1050def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001051 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001052 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001053}
Bob Wilson62e053e2009-10-08 22:53:57 +00001054
Evan Cheng10dc63f2010-10-09 04:07:58 +00001055def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
1056def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001057
Bob Wilsona1023642010-03-20 20:47:18 +00001058// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001059class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001060 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001061 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001062 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001063 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +00001064 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001065"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
1066"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001067 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001068 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001069 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001070}
Bob Wilsona1023642010-03-20 20:47:18 +00001071
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001072def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
1073 let Inst{7-5} = lane{2-0};
1074}
1075def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
1076 let Inst{7-6} = lane{1-0};
1077}
1078def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001079 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001080 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001081}
Bob Wilsona1023642010-03-20 20:47:18 +00001082
Evan Cheng10dc63f2010-10-09 04:07:58 +00001083def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1084def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1085def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001086
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001087def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1088 let Inst{7-6} = lane{1-0};
1089}
1090def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001091 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001092 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001093}
Bob Wilsona1023642010-03-20 20:47:18 +00001094
Evan Cheng10dc63f2010-10-09 04:07:58 +00001095def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1096def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001097
Bob Wilson2a0e9742010-11-27 06:35:16 +00001098} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1099
Bob Wilsonb07c1712009-10-07 21:53:04 +00001100// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001101class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001102 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1103 (ins addrmode6dup:$Rn),
1104 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1105 [(set VecListOneDAllLanes:$Vd,
1106 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001107 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001108 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001109 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001110}
1111class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1112 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001113 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001114}
1115
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001116def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1117def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1118def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001119
1120def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1121def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1122def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1123
Bob Wilson746fa172010-12-10 22:13:32 +00001124def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1125 (VLD1DUPd32 addrmode6:$addr)>;
1126def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1127 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1128
Bob Wilson2a0e9742010-11-27 06:35:16 +00001129let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1130
Bob Wilson20d55152010-12-10 22:13:24 +00001131class VLD1QDUP<bits<4> op7_4, string Dt>
Jim Grosbach13af2222011-11-30 18:21:25 +00001132 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListTwoDAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001133 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbach13af2222011-11-30 18:21:25 +00001134 "vld1", Dt, "$Vd, $Rn", "", []> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001135 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001136 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001137 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001138}
1139
Bob Wilson20d55152010-12-10 22:13:24 +00001140def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1141def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1142def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001143
1144// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001145multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1146 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1147 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1148 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1149 "vld1", Dt, "$Vd, $Rn!",
1150 "$Rn.addr = $wb", []> {
1151 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1152 let Inst{4} = Rn{4};
1153 let DecoderMethod = "DecodeVLD1DupInstruction";
1154 let AsmMatchConverter = "cvtVLDwbFixed";
1155 }
1156 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1157 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1158 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1159 "vld1", Dt, "$Vd, $Rn, $Rm",
1160 "$Rn.addr = $wb", []> {
1161 let Inst{4} = Rn{4};
1162 let DecoderMethod = "DecodeVLD1DupInstruction";
1163 let AsmMatchConverter = "cvtVLDwbRegister";
1164 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001165}
Jim Grosbach096334e2011-11-30 19:35:44 +00001166multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1167 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1168 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1169 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1170 "vld1", Dt, "$Vd, $Rn!",
1171 "$Rn.addr = $wb", []> {
1172 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1173 let Inst{4} = Rn{4};
1174 let DecoderMethod = "DecodeVLD1DupInstruction";
1175 let AsmMatchConverter = "cvtVLDwbFixed";
1176 }
1177 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1178 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1179 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1180 "vld1", Dt, "$Vd, $Rn, $Rm",
1181 "$Rn.addr = $wb", []> {
1182 let Inst{4} = Rn{4};
1183 let DecoderMethod = "DecodeVLD1DupInstruction";
1184 let AsmMatchConverter = "cvtVLDwbRegister";
1185 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001186}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001187
Jim Grosbach096334e2011-11-30 19:35:44 +00001188defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1189defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1190defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001191
Jim Grosbach096334e2011-11-30 19:35:44 +00001192defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1193defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1194defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001195
Jim Grosbach096334e2011-11-30 19:35:44 +00001196def VLD1DUPq8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1197def VLD1DUPq16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1198def VLD1DUPq32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1199def VLD1DUPq8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1200def VLD1DUPq16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1201def VLD1DUPq32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001202
Bob Wilsonb07c1712009-10-07 21:53:04 +00001203// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001204class VLD2DUP<bits<4> op7_4, string Dt>
1205 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001206 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001207 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1208 let Rm = 0b1111;
1209 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001210 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001211}
1212
1213def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1214def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1215def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1216
1217def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1218def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1219def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1220
1221// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001222def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1223def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1224def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001225
1226// ...with address register writeback:
1227class VLD2DUPWB<bits<4> op7_4, string Dt>
1228 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001229 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001230 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1231 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001232 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001233}
1234
1235def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1236def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1237def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1238
Bob Wilson173fb142010-11-30 00:00:38 +00001239def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1240def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1241def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001242
1243def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1244def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1245def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1246
Bob Wilsonb07c1712009-10-07 21:53:04 +00001247// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001248class VLD3DUP<bits<4> op7_4, string Dt>
1249 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001250 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001251 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1252 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001253 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001254 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001255}
1256
1257def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1258def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1259def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1260
1261def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1262def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1263def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1264
1265// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001266def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1267def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1268def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001269
1270// ...with address register writeback:
1271class VLD3DUPWB<bits<4> op7_4, string Dt>
1272 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001273 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001274 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1275 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001276 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001277 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001278}
1279
1280def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1281def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1282def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1283
Bob Wilson173fb142010-11-30 00:00:38 +00001284def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1285def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1286def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001287
1288def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1289def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1290def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1291
Bob Wilsonb07c1712009-10-07 21:53:04 +00001292// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001293class VLD4DUP<bits<4> op7_4, string Dt>
1294 : NLdSt<1, 0b10, 0b1111, op7_4,
1295 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001296 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001297 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1298 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001299 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001300 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001301}
1302
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001303def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1304def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1305def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001306
1307def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1308def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1309def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1310
1311// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001312def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1313def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1314def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001315
1316// ...with address register writeback:
1317class VLD4DUPWB<bits<4> op7_4, string Dt>
1318 : NLdSt<1, 0b10, 0b1111, op7_4,
1319 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001320 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001321 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001322 "$Rn.addr = $wb", []> {
1323 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001324 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001325}
1326
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001327def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1328def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1329def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1330
1331def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1332def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1333def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001334
1335def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1336def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1337def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1338
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001339} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001340
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001341let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001342
Bob Wilson709d5922010-08-25 23:27:42 +00001343// Classes for VST* pseudo-instructions with multi-register operands.
1344// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001345class VSTQPseudo<InstrItinClass itin>
1346 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1347class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001348 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001349 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001350 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001351class VSTQWBfixedPseudo<InstrItinClass itin>
1352 : PseudoNLdSt<(outs GPR:$wb),
1353 (ins addrmode6:$addr, QPR:$src), itin,
1354 "$addr.addr = $wb">;
1355class VSTQWBregisterPseudo<InstrItinClass itin>
1356 : PseudoNLdSt<(outs GPR:$wb),
1357 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1358 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001359class VSTQQPseudo<InstrItinClass itin>
1360 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1361class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001362 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001363 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001364 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001365class VSTQQQQPseudo<InstrItinClass itin>
1366 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001367class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001368 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001369 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001370 "$addr.addr = $wb">;
1371
Bob Wilson11d98992010-03-23 06:20:33 +00001372// VST1 : Vector Store (multiple single elements)
1373class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001374 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1375 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001376 let Rm = 0b1111;
1377 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001378 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001379}
Bob Wilson11d98992010-03-23 06:20:33 +00001380class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001381 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd),
1382 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001383 let Rm = 0b1111;
1384 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001385 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001386}
Bob Wilson11d98992010-03-23 06:20:33 +00001387
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001388def VST1d8 : VST1D<{0,0,0,?}, "8">;
1389def VST1d16 : VST1D<{0,1,0,?}, "16">;
1390def VST1d32 : VST1D<{1,0,0,?}, "32">;
1391def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001392
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001393def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1394def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1395def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1396def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001397
Evan Cheng60ff8792010-10-11 22:03:18 +00001398def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1399def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1400def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1401def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001402
Bob Wilson25eb5012010-03-20 20:54:36 +00001403// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001404multiclass VST1DWB<bits<4> op7_4, string Dt> {
1405 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1406 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1407 "vst1", Dt, "$Vd, $Rn!",
1408 "$Rn.addr = $wb", []> {
1409 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1410 let Inst{4} = Rn{4};
1411 let DecoderMethod = "DecodeVSTInstruction";
1412 let AsmMatchConverter = "cvtVSTwbFixed";
1413 }
1414 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1415 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1416 IIC_VLD1u,
1417 "vst1", Dt, "$Vd, $Rn, $Rm",
1418 "$Rn.addr = $wb", []> {
1419 let Inst{4} = Rn{4};
1420 let DecoderMethod = "DecodeVSTInstruction";
1421 let AsmMatchConverter = "cvtVSTwbRegister";
1422 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001423}
Jim Grosbach4334e032011-10-31 21:50:31 +00001424multiclass VST1QWB<bits<4> op7_4, string Dt> {
1425 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1426 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1427 "vst1", Dt, "$Vd, $Rn!",
1428 "$Rn.addr = $wb", []> {
1429 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1430 let Inst{5-4} = Rn{5-4};
1431 let DecoderMethod = "DecodeVSTInstruction";
1432 let AsmMatchConverter = "cvtVSTwbFixed";
1433 }
1434 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1435 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1436 IIC_VLD1x2u,
1437 "vst1", Dt, "$Vd, $Rn, $Rm",
1438 "$Rn.addr = $wb", []> {
1439 let Inst{5-4} = Rn{5-4};
1440 let DecoderMethod = "DecodeVSTInstruction";
1441 let AsmMatchConverter = "cvtVSTwbRegister";
1442 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001443}
Bob Wilson25eb5012010-03-20 20:54:36 +00001444
Jim Grosbach4334e032011-10-31 21:50:31 +00001445defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1446defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1447defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1448defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001449
Jim Grosbach4334e032011-10-31 21:50:31 +00001450defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1451defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1452defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1453defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001454
Jim Grosbach4334e032011-10-31 21:50:31 +00001455def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1456def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1457def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1458def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1459def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1460def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1461def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1462def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001463
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001464// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001465class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001466 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001467 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1468 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001469 let Rm = 0b1111;
1470 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001471 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001472}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001473multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1474 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1475 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1476 "vst1", Dt, "$Vd, $Rn!",
1477 "$Rn.addr = $wb", []> {
1478 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1479 let Inst{5-4} = Rn{5-4};
1480 let DecoderMethod = "DecodeVSTInstruction";
1481 let AsmMatchConverter = "cvtVSTwbFixed";
1482 }
1483 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1484 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1485 IIC_VLD1x3u,
1486 "vst1", Dt, "$Vd, $Rn, $Rm",
1487 "$Rn.addr = $wb", []> {
1488 let Inst{5-4} = Rn{5-4};
1489 let DecoderMethod = "DecodeVSTInstruction";
1490 let AsmMatchConverter = "cvtVSTwbRegister";
1491 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001492}
Bob Wilson052ba452010-03-22 18:22:06 +00001493
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001494def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1495def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1496def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1497def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001498
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001499defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1500defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1501defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1502defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001503
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001504def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1505def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1506def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001507
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001508// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001509class VST1D4<bits<4> op7_4, string Dt>
1510 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001511 (ins addrmode6:$Rn, VecListFourD:$Vd),
1512 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001513 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001514 let Rm = 0b1111;
1515 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001516 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001517}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001518multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1519 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1520 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1521 "vst1", Dt, "$Vd, $Rn!",
1522 "$Rn.addr = $wb", []> {
1523 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1524 let Inst{5-4} = Rn{5-4};
1525 let DecoderMethod = "DecodeVSTInstruction";
1526 let AsmMatchConverter = "cvtVSTwbFixed";
1527 }
1528 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1529 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1530 IIC_VLD1x4u,
1531 "vst1", Dt, "$Vd, $Rn, $Rm",
1532 "$Rn.addr = $wb", []> {
1533 let Inst{5-4} = Rn{5-4};
1534 let DecoderMethod = "DecodeVSTInstruction";
1535 let AsmMatchConverter = "cvtVSTwbRegister";
1536 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001537}
Bob Wilson25eb5012010-03-20 20:54:36 +00001538
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001539def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1540def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1541def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1542def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001543
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001544defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1545defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1546defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1547defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001548
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001549def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1550def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1551def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001552
Bob Wilsonb36ec862009-08-06 18:47:44 +00001553// VST2 : Vector Store (multiple 2-element structures)
Jim Grosbach20accfc2011-12-14 20:59:15 +00001554class VST2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
1555 InstrItinClass itin>
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001556 : NLdSt<0, 0b00, op11_8, op7_4, (outs), (ins addrmode6:$Rn, VdTy:$Vd),
Jim Grosbach20accfc2011-12-14 20:59:15 +00001557 itin, "vst2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001558 let Rm = 0b1111;
1559 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001560 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001561}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001562
Jim Grosbach20accfc2011-12-14 20:59:15 +00001563def VST2d8 : VST2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VST2>;
1564def VST2d16 : VST2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VST2>;
1565def VST2d32 : VST2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VST2>;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001566
Jim Grosbach20accfc2011-12-14 20:59:15 +00001567def VST2q8 : VST2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VST2x2>;
1568def VST2q16 : VST2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VST2x2>;
1569def VST2q32 : VST2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VST2x2>;
Bob Wilsond2855752009-10-07 18:47:39 +00001570
Evan Cheng60ff8792010-10-11 22:03:18 +00001571def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1572def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1573def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001574
Evan Cheng60ff8792010-10-11 22:03:18 +00001575def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1576def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1577def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001578
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001579// ...with address register writeback:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001580multiclass VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt,
1581 RegisterOperand VdTy> {
1582 def _fixed : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1583 (ins addrmode6:$Rn, VdTy:$Vd), IIC_VLD1u,
1584 "vst2", Dt, "$Vd, $Rn!",
1585 "$Rn.addr = $wb", []> {
1586 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001587 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001588 let DecoderMethod = "DecodeVSTInstruction";
1589 let AsmMatchConverter = "cvtVSTwbFixed";
1590 }
1591 def _register : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1592 (ins addrmode6:$Rn, rGPR:$Rm, VdTy:$Vd), IIC_VLD1u,
1593 "vst2", Dt, "$Vd, $Rn, $Rm",
1594 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001595 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001596 let DecoderMethod = "DecodeVSTInstruction";
1597 let AsmMatchConverter = "cvtVSTwbRegister";
1598 }
Owen Andersond2f37942010-11-02 21:16:58 +00001599}
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001600multiclass VST2QWB<bits<4> op7_4, string Dt> {
1601 def _fixed : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1602 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1u,
1603 "vst2", Dt, "$Vd, $Rn!",
1604 "$Rn.addr = $wb", []> {
1605 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001606 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001607 let DecoderMethod = "DecodeVSTInstruction";
1608 let AsmMatchConverter = "cvtVSTwbFixed";
1609 }
1610 def _register : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1611 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1612 IIC_VLD1u,
1613 "vst2", Dt, "$Vd, $Rn, $Rm",
1614 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001615 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001616 let DecoderMethod = "DecodeVSTInstruction";
1617 let AsmMatchConverter = "cvtVSTwbRegister";
1618 }
Owen Andersond2f37942010-11-02 21:16:58 +00001619}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001620
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001621defm VST2d8wb : VST2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
1622defm VST2d16wb : VST2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
1623defm VST2d32wb : VST2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001624
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001625defm VST2q8wb : VST2QWB<{0,0,?,?}, "8">;
1626defm VST2q16wb : VST2QWB<{0,1,?,?}, "16">;
1627defm VST2q32wb : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001628
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001629def VST2d8PseudoWB_fixed : VSTQWBPseudo<IIC_VST2u>;
1630def VST2d16PseudoWB_fixed : VSTQWBPseudo<IIC_VST2u>;
1631def VST2d32PseudoWB_fixed : VSTQWBPseudo<IIC_VST2u>;
1632def VST2d8PseudoWB_register : VSTQWBPseudo<IIC_VST2u>;
1633def VST2d16PseudoWB_register : VSTQWBPseudo<IIC_VST2u>;
1634def VST2d32PseudoWB_register : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001635
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001636def VST2q8PseudoWB_fixed : VSTQQWBPseudo<IIC_VST2x2u>;
1637def VST2q16PseudoWB_fixed : VSTQQWBPseudo<IIC_VST2x2u>;
1638def VST2q32PseudoWB_fixed : VSTQQWBPseudo<IIC_VST2x2u>;
1639def VST2q8PseudoWB_register : VSTQQWBPseudo<IIC_VST2x2u>;
1640def VST2q16PseudoWB_register : VSTQQWBPseudo<IIC_VST2x2u>;
1641def VST2q32PseudoWB_register : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001642
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001643// ...with double-spaced registers
Jim Grosbach20accfc2011-12-14 20:59:15 +00001644def VST2b8 : VST2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VST2>;
1645def VST2b16 : VST2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VST2>;
1646def VST2b32 : VST2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VST2>;
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001647defm VST2b8wb : VST2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
1648defm VST2b16wb : VST2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
1649defm VST2b32wb : VST2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001650
Bob Wilsonb36ec862009-08-06 18:47:44 +00001651// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001652class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1653 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001654 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1655 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1656 let Rm = 0b1111;
1657 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001658 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001659}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001660
Owen Andersona1a45fd2010-11-02 21:47:03 +00001661def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1662def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1663def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001664
Evan Cheng60ff8792010-10-11 22:03:18 +00001665def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1666def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1667def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001668
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001669// ...with address register writeback:
1670class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1671 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001672 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001673 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001674 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1675 "$Rn.addr = $wb", []> {
1676 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001677 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001678}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001679
Owen Andersona1a45fd2010-11-02 21:47:03 +00001680def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1681def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1682def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001683
Evan Cheng60ff8792010-10-11 22:03:18 +00001684def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1685def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1686def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001687
Bob Wilson7de68142011-02-07 17:43:15 +00001688// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001689def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1690def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1691def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1692def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1693def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1694def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001695
Evan Cheng60ff8792010-10-11 22:03:18 +00001696def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1697def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1698def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001699
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001700// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001701def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1702def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1703def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1704
Evan Cheng60ff8792010-10-11 22:03:18 +00001705def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1706def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1707def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001708
Bob Wilsonb36ec862009-08-06 18:47:44 +00001709// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001710class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1711 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001712 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1713 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001714 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001715 let Rm = 0b1111;
1716 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001717 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001718}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001719
Owen Andersona1a45fd2010-11-02 21:47:03 +00001720def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1721def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1722def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001723
Evan Cheng60ff8792010-10-11 22:03:18 +00001724def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1725def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1726def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001727
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001728// ...with address register writeback:
1729class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1730 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001731 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001732 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001733 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1734 "$Rn.addr = $wb", []> {
1735 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001736 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001737}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001738
Owen Andersona1a45fd2010-11-02 21:47:03 +00001739def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1740def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1741def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001742
Evan Cheng60ff8792010-10-11 22:03:18 +00001743def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1744def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1745def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001746
Bob Wilson7de68142011-02-07 17:43:15 +00001747// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001748def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1749def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1750def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1751def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1752def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1753def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001754
Evan Cheng60ff8792010-10-11 22:03:18 +00001755def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1756def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1757def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001758
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001759// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001760def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1761def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1762def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1763
Evan Cheng60ff8792010-10-11 22:03:18 +00001764def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1765def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1766def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001767
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001768} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1769
Bob Wilson8466fa12010-09-13 23:01:35 +00001770// Classes for VST*LN pseudo-instructions with multi-register operands.
1771// These are expanded to real instructions after register allocation.
1772class VSTQLNPseudo<InstrItinClass itin>
1773 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1774 itin, "">;
1775class VSTQLNWBPseudo<InstrItinClass itin>
1776 : PseudoNLdSt<(outs GPR:$wb),
1777 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1778 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1779class VSTQQLNPseudo<InstrItinClass itin>
1780 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1781 itin, "">;
1782class VSTQQLNWBPseudo<InstrItinClass itin>
1783 : PseudoNLdSt<(outs GPR:$wb),
1784 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1785 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1786class VSTQQQQLNPseudo<InstrItinClass itin>
1787 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1788 itin, "">;
1789class VSTQQQQLNWBPseudo<InstrItinClass itin>
1790 : PseudoNLdSt<(outs GPR:$wb),
1791 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1792 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1793
Bob Wilsonb07c1712009-10-07 21:53:04 +00001794// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001795class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1796 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001797 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001798 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001799 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1800 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001801 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001802 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001803}
Mon P Wang183c6272011-05-09 17:47:27 +00001804class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1805 PatFrag StoreOp, SDNode ExtractOp>
1806 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1807 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1808 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001809 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001810 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001811 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001812}
Bob Wilsond168cef2010-11-03 16:24:53 +00001813class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1814 : VSTQLNPseudo<IIC_VST1ln> {
1815 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1816 addrmode6:$addr)];
1817}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001818
Bob Wilsond168cef2010-11-03 16:24:53 +00001819def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1820 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001821 let Inst{7-5} = lane{2-0};
1822}
Bob Wilsond168cef2010-11-03 16:24:53 +00001823def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1824 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001825 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001826 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001827}
Mon P Wang183c6272011-05-09 17:47:27 +00001828
1829def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001830 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001831 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001832}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001833
Bob Wilsond168cef2010-11-03 16:24:53 +00001834def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1835def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1836def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001837
Bob Wilson746fa172010-12-10 22:13:32 +00001838def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1839 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1840def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1841 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1842
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001843// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001844class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1845 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001846 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001847 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001848 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001849 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001850 "$Rn.addr = $wb",
1851 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001852 addrmode6:$Rn, am6offset:$Rm))]> {
1853 let DecoderMethod = "DecodeVST1LN";
1854}
Bob Wilsonda525062011-02-25 06:42:42 +00001855class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1856 : VSTQLNWBPseudo<IIC_VST1lnu> {
1857 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1858 addrmode6:$addr, am6offset:$offset))];
1859}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001860
Bob Wilsonda525062011-02-25 06:42:42 +00001861def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1862 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001863 let Inst{7-5} = lane{2-0};
1864}
Bob Wilsonda525062011-02-25 06:42:42 +00001865def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1866 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001867 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001868 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001869}
Bob Wilsonda525062011-02-25 06:42:42 +00001870def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1871 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001872 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001873 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001874}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001875
Bob Wilsonda525062011-02-25 06:42:42 +00001876def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1877def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1878def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1879
1880let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001881
Bob Wilson8a3198b2009-09-01 18:51:56 +00001882// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001883class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001884 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001885 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1886 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001887 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001888 let Rm = 0b1111;
1889 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001890 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001891}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001892
Owen Andersonb20594f2010-11-02 22:18:18 +00001893def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1894 let Inst{7-5} = lane{2-0};
1895}
1896def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1897 let Inst{7-6} = lane{1-0};
1898}
1899def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1900 let Inst{7} = lane{0};
1901}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001902
Evan Cheng60ff8792010-10-11 22:03:18 +00001903def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1904def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1905def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001906
Bob Wilson41315282010-03-20 20:39:53 +00001907// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001908def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1909 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001910 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001911}
1912def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1913 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001914 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001915}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001916
Evan Cheng60ff8792010-10-11 22:03:18 +00001917def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1918def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001919
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001920// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001921class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001922 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Jim Grosbach9b1b3902011-12-14 23:25:46 +00001923 (ins addrmode6:$Rn, am6offset:$Rm,
1924 DPR:$Vd, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
1925 "\\{$Vd[$lane], $src2[$lane]\\}, $Rn$Rm",
1926 "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001927 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001928 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001929}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001930
Owen Andersonb20594f2010-11-02 22:18:18 +00001931def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1932 let Inst{7-5} = lane{2-0};
1933}
1934def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1935 let Inst{7-6} = lane{1-0};
1936}
1937def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1938 let Inst{7} = lane{0};
1939}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001940
Evan Cheng60ff8792010-10-11 22:03:18 +00001941def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1942def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1943def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001944
Owen Andersonb20594f2010-11-02 22:18:18 +00001945def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1946 let Inst{7-6} = lane{1-0};
1947}
1948def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1949 let Inst{7} = lane{0};
1950}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001951
Evan Cheng60ff8792010-10-11 22:03:18 +00001952def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1953def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001954
Bob Wilson8a3198b2009-09-01 18:51:56 +00001955// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001956class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001957 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001958 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001959 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001960 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1961 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001962 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001963}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001964
Owen Andersonb20594f2010-11-02 22:18:18 +00001965def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1966 let Inst{7-5} = lane{2-0};
1967}
1968def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1969 let Inst{7-6} = lane{1-0};
1970}
1971def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1972 let Inst{7} = lane{0};
1973}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001974
Evan Cheng60ff8792010-10-11 22:03:18 +00001975def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1976def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1977def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001978
Bob Wilson41315282010-03-20 20:39:53 +00001979// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001980def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1981 let Inst{7-6} = lane{1-0};
1982}
1983def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1984 let Inst{7} = lane{0};
1985}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001986
Evan Cheng60ff8792010-10-11 22:03:18 +00001987def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1988def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001989
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001990// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001991class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001992 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001993 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001994 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001995 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001996 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001997 "$Rn.addr = $wb", []> {
1998 let DecoderMethod = "DecodeVST3LN";
1999}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002000
Owen Andersonb20594f2010-11-02 22:18:18 +00002001def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
2002 let Inst{7-5} = lane{2-0};
2003}
2004def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
2005 let Inst{7-6} = lane{1-0};
2006}
2007def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
2008 let Inst{7} = lane{0};
2009}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002010
Evan Cheng60ff8792010-10-11 22:03:18 +00002011def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2012def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2013def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002014
Owen Andersonb20594f2010-11-02 22:18:18 +00002015def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
2016 let Inst{7-6} = lane{1-0};
2017}
2018def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
2019 let Inst{7} = lane{0};
2020}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002021
Evan Cheng60ff8792010-10-11 22:03:18 +00002022def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
2023def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002024
Bob Wilson8a3198b2009-09-01 18:51:56 +00002025// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002026class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002027 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002028 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00002029 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002030 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002031 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002032 let Rm = 0b1111;
2033 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002034 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002035}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002036
Owen Andersonb20594f2010-11-02 22:18:18 +00002037def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
2038 let Inst{7-5} = lane{2-0};
2039}
2040def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
2041 let Inst{7-6} = lane{1-0};
2042}
2043def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
2044 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002045 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002046}
Bob Wilson56311392009-10-09 00:01:36 +00002047
Evan Cheng60ff8792010-10-11 22:03:18 +00002048def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2049def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2050def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002051
Bob Wilson41315282010-03-20 20:39:53 +00002052// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002053def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
2054 let Inst{7-6} = lane{1-0};
2055}
2056def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
2057 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002058 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002059}
Bob Wilson56311392009-10-09 00:01:36 +00002060
Evan Cheng60ff8792010-10-11 22:03:18 +00002061def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
2062def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00002063
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002064// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002065class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002066 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002067 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002068 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002069 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002070 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
2071 "$Rn.addr = $wb", []> {
2072 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002073 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002074}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002075
Owen Andersonb20594f2010-11-02 22:18:18 +00002076def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
2077 let Inst{7-5} = lane{2-0};
2078}
2079def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
2080 let Inst{7-6} = lane{1-0};
2081}
2082def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
2083 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002084 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002085}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002086
Evan Cheng60ff8792010-10-11 22:03:18 +00002087def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2088def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2089def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002090
Owen Andersonb20594f2010-11-02 22:18:18 +00002091def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
2092 let Inst{7-6} = lane{1-0};
2093}
2094def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
2095 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002096 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002097}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002098
Evan Cheng60ff8792010-10-11 22:03:18 +00002099def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2100def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002101
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002102} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002103
Bob Wilson205a5ca2009-07-08 18:11:30 +00002104
Bob Wilson5bafff32009-06-22 23:27:02 +00002105//===----------------------------------------------------------------------===//
2106// NEON pattern fragments
2107//===----------------------------------------------------------------------===//
2108
2109// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002110def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002111 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2112 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002113}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002114def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002115 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2116 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002117}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002118def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002119 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2120 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002121}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002122def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002123 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2124 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002125}]>;
2126
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002127// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002128def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002129 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2130 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002131}]>;
2132
Bob Wilson5bafff32009-06-22 23:27:02 +00002133// Translate lane numbers from Q registers to D subregs.
2134def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002135 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002136}]>;
2137def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002139}]>;
2140def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002141 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002142}]>;
2143
2144//===----------------------------------------------------------------------===//
2145// Instruction Classes
2146//===----------------------------------------------------------------------===//
2147
Bob Wilson4711d5c2010-12-13 23:02:37 +00002148// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002149class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002150 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2151 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002152 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2153 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2154 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002155class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002156 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2157 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002158 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2159 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2160 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002161
Bob Wilson69bfbd62010-02-17 22:42:54 +00002162// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002163class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002164 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002165 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002166 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002167 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2168 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2169 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002170class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002171 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002172 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002173 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002174 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2175 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2176 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002177
Bob Wilson973a0742010-08-30 20:02:30 +00002178// Narrow 2-register operations.
2179class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2180 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2181 InstrItinClass itin, string OpcodeStr, string Dt,
2182 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002183 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2184 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2185 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002186
Bob Wilson5bafff32009-06-22 23:27:02 +00002187// Narrow 2-register intrinsics.
2188class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2189 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002190 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002191 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002192 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2193 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2194 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002195
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002196// Long 2-register operations (currently only used for VMOVL).
2197class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2198 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2199 InstrItinClass itin, string OpcodeStr, string Dt,
2200 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002201 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2202 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2203 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002204
Bob Wilson04063562010-12-15 22:14:12 +00002205// Long 2-register intrinsics.
2206class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2207 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2208 InstrItinClass itin, string OpcodeStr, string Dt,
2209 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2210 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2211 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2212 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2213
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002214// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002215class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002216 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002217 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002218 OpcodeStr, Dt, "$Vd, $Vm",
2219 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002220class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002221 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002222 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2223 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2224 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002225
Bob Wilson4711d5c2010-12-13 23:02:37 +00002226// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002227class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002228 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002229 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002230 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002231 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2232 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2233 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002234 let isCommutable = Commutable;
2235}
2236// Same as N3VD but no data type.
2237class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2238 InstrItinClass itin, string OpcodeStr,
2239 ValueType ResTy, ValueType OpTy,
2240 SDNode OpNode, bit Commutable>
2241 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002242 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2243 OpcodeStr, "$Vd, $Vn, $Vm", "",
2244 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002245 let isCommutable = Commutable;
2246}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002247
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002248class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002249 InstrItinClass itin, string OpcodeStr, string Dt,
2250 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002251 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002252 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2253 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002254 [(set (Ty DPR:$Vd),
2255 (Ty (ShOp (Ty DPR:$Vn),
2256 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002257 let isCommutable = 0;
2258}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002259class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002260 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002261 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002262 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2263 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002264 [(set (Ty DPR:$Vd),
2265 (Ty (ShOp (Ty DPR:$Vn),
2266 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002267 let isCommutable = 0;
2268}
2269
Bob Wilson5bafff32009-06-22 23:27:02 +00002270class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002271 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002272 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002273 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002274 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2275 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2276 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002277 let isCommutable = Commutable;
2278}
2279class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2280 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002281 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002282 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002283 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2284 OpcodeStr, "$Vd, $Vn, $Vm", "",
2285 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002286 let isCommutable = Commutable;
2287}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002288class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002289 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002290 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002291 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002292 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2293 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002294 [(set (ResTy QPR:$Vd),
2295 (ResTy (ShOp (ResTy QPR:$Vn),
2296 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002297 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002298 let isCommutable = 0;
2299}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002300class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002301 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002302 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002303 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2304 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002305 [(set (ResTy QPR:$Vd),
2306 (ResTy (ShOp (ResTy QPR:$Vn),
2307 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002308 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002309 let isCommutable = 0;
2310}
Bob Wilson5bafff32009-06-22 23:27:02 +00002311
2312// Basic 3-register intrinsics, both double- and quad-register.
2313class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002314 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002315 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002316 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002317 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2318 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2319 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002320 let isCommutable = Commutable;
2321}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002322class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002323 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002324 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002325 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2326 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002327 [(set (Ty DPR:$Vd),
2328 (Ty (IntOp (Ty DPR:$Vn),
2329 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002330 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002331 let isCommutable = 0;
2332}
David Goodwin658ea602009-09-25 18:38:29 +00002333class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002334 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002335 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002336 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2337 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002338 [(set (Ty DPR:$Vd),
2339 (Ty (IntOp (Ty DPR:$Vn),
2340 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002341 let isCommutable = 0;
2342}
Owen Anderson3557d002010-10-26 20:56:57 +00002343class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2344 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002345 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002346 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2347 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2348 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2349 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002350 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002351}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002352
Bob Wilson5bafff32009-06-22 23:27:02 +00002353class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002354 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002355 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002356 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002357 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2358 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2359 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002360 let isCommutable = Commutable;
2361}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002362class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002363 string OpcodeStr, string Dt,
2364 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002365 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002366 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2367 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002368 [(set (ResTy QPR:$Vd),
2369 (ResTy (IntOp (ResTy QPR:$Vn),
2370 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002371 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002372 let isCommutable = 0;
2373}
David Goodwin658ea602009-09-25 18:38:29 +00002374class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002375 string OpcodeStr, string Dt,
2376 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002377 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002378 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2379 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002380 [(set (ResTy QPR:$Vd),
2381 (ResTy (IntOp (ResTy QPR:$Vn),
2382 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002383 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002384 let isCommutable = 0;
2385}
Owen Anderson3557d002010-10-26 20:56:57 +00002386class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2387 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002388 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002389 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2390 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2391 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2392 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002393 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002394}
Bob Wilson5bafff32009-06-22 23:27:02 +00002395
Bob Wilson4711d5c2010-12-13 23:02:37 +00002396// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002397class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002398 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002399 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002400 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002401 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2402 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2403 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2404 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2405
David Goodwin658ea602009-09-25 18:38:29 +00002406class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002407 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002408 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002409 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002410 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002411 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002412 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002413 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002414 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002415 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002416 (Ty (MulOp DPR:$Vn,
2417 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002418 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002419class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002420 string OpcodeStr, string Dt,
2421 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002422 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002423 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002424 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002425 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002426 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002427 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002428 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002429 (Ty (MulOp DPR:$Vn,
2430 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002431 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002432
Bob Wilson5bafff32009-06-22 23:27:02 +00002433class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002434 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002435 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002436 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002437 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2438 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2439 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2440 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002441class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002442 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002443 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002444 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002445 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002446 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002447 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002448 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002449 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002450 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002451 (ResTy (MulOp QPR:$Vn,
2452 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002453 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002454class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002455 string OpcodeStr, string Dt,
2456 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002457 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002458 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002459 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002460 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002461 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002462 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002463 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002464 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002465 (ResTy (MulOp QPR:$Vn,
2466 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002467 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002468
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002469// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2470class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2471 InstrItinClass itin, string OpcodeStr, string Dt,
2472 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2473 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002474 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2475 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2476 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2477 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002478class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2479 InstrItinClass itin, string OpcodeStr, string Dt,
2480 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2481 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002482 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2483 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2484 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2485 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002486
Bob Wilson5bafff32009-06-22 23:27:02 +00002487// Neon 3-argument intrinsics, both double- and quad-register.
2488// The destination register is also used as the first source operand register.
2489class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002490 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002491 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002492 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002493 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2494 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2495 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2496 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002497class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002498 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002499 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002500 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002501 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2502 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2503 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2504 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002505
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002506// Long Multiply-Add/Sub operations.
2507class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2508 InstrItinClass itin, string OpcodeStr, string Dt,
2509 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2510 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002511 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2512 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2513 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2514 (TyQ (MulOp (TyD DPR:$Vn),
2515 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002516class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2517 InstrItinClass itin, string OpcodeStr, string Dt,
2518 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002519 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002520 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002521 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002522 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002523 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002524 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002525 (TyQ (MulOp (TyD DPR:$Vn),
2526 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002527 imm:$lane))))))]>;
2528class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2529 InstrItinClass itin, string OpcodeStr, string Dt,
2530 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002531 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002532 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002533 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002534 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002535 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002536 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002537 (TyQ (MulOp (TyD DPR:$Vn),
2538 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002539 imm:$lane))))))]>;
2540
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002541// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2542class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2543 InstrItinClass itin, string OpcodeStr, string Dt,
2544 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2545 SDNode OpNode>
2546 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002547 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2548 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2549 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2550 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2551 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002552
Bob Wilson5bafff32009-06-22 23:27:02 +00002553// Neon Long 3-argument intrinsic. The destination register is
2554// a quad-register and is also used as the first source operand register.
2555class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002556 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002557 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002558 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002559 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2560 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2561 [(set QPR:$Vd,
2562 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002563class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002564 string OpcodeStr, string Dt,
2565 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002566 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002567 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002568 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002569 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002570 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002571 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002572 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002573 (OpTy DPR:$Vn),
2574 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002575 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002576class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2577 InstrItinClass itin, string OpcodeStr, string Dt,
2578 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002579 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002580 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002581 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002582 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002583 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002584 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002585 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002586 (OpTy DPR:$Vn),
2587 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002588 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002589
Bob Wilson5bafff32009-06-22 23:27:02 +00002590// Narrowing 3-register intrinsics.
2591class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002592 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002593 Intrinsic IntOp, bit Commutable>
2594 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002595 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2596 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2597 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002598 let isCommutable = Commutable;
2599}
2600
Bob Wilson04d6c282010-08-29 05:57:34 +00002601// Long 3-register operations.
2602class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2603 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002604 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2605 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002606 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2607 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2608 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002609 let isCommutable = Commutable;
2610}
2611class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2612 InstrItinClass itin, string OpcodeStr, string Dt,
2613 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002614 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002615 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2616 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002617 [(set QPR:$Vd,
2618 (TyQ (OpNode (TyD DPR:$Vn),
2619 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002620class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2621 InstrItinClass itin, string OpcodeStr, string Dt,
2622 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002623 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002624 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2625 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002626 [(set QPR:$Vd,
2627 (TyQ (OpNode (TyD DPR:$Vn),
2628 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002629
2630// Long 3-register operations with explicitly extended operands.
2631class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2632 InstrItinClass itin, string OpcodeStr, string Dt,
2633 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2634 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002635 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002636 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2637 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2638 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2639 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002640 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002641}
2642
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002643// Long 3-register intrinsics with explicit extend (VABDL).
2644class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2645 InstrItinClass itin, string OpcodeStr, string Dt,
2646 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2647 bit Commutable>
2648 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002649 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2650 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2651 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2652 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002653 let isCommutable = Commutable;
2654}
2655
Bob Wilson5bafff32009-06-22 23:27:02 +00002656// Long 3-register intrinsics.
2657class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002658 InstrItinClass itin, string OpcodeStr, string Dt,
2659 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002660 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002661 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2662 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2663 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002664 let isCommutable = Commutable;
2665}
David Goodwin658ea602009-09-25 18:38:29 +00002666class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002667 string OpcodeStr, string Dt,
2668 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002669 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002670 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2671 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002672 [(set (ResTy QPR:$Vd),
2673 (ResTy (IntOp (OpTy DPR:$Vn),
2674 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002675 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002676class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2677 InstrItinClass itin, string OpcodeStr, string Dt,
2678 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002679 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002680 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2681 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002682 [(set (ResTy QPR:$Vd),
2683 (ResTy (IntOp (OpTy DPR:$Vn),
2684 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002685 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002686
Bob Wilson04d6c282010-08-29 05:57:34 +00002687// Wide 3-register operations.
2688class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2689 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2690 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002691 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002692 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2693 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2694 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2695 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002696 let isCommutable = Commutable;
2697}
2698
2699// Pairwise long 2-register intrinsics, both double- and quad-register.
2700class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002701 bits<2> op17_16, bits<5> op11_7, bit op4,
2702 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002703 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002704 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2705 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2706 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002707class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002708 bits<2> op17_16, bits<5> op11_7, bit op4,
2709 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002710 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002711 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2712 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2713 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002714
2715// Pairwise long 2-register accumulate intrinsics,
2716// both double- and quad-register.
2717// The destination register is also used as the first source operand register.
2718class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002719 bits<2> op17_16, bits<5> op11_7, bit op4,
2720 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002721 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2722 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002723 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2724 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2725 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002726class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002727 bits<2> op17_16, bits<5> op11_7, bit op4,
2728 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002729 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2730 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002731 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2732 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2733 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002734
2735// Shift by immediate,
2736// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002737class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002738 Format f, InstrItinClass itin, Operand ImmTy,
2739 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002740 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002741 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002742 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2743 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002744class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002745 Format f, InstrItinClass itin, Operand ImmTy,
2746 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002747 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002748 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002749 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2750 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002751
Johnny Chen6c8648b2010-03-17 23:26:50 +00002752// Long shift by immediate.
2753class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2754 string OpcodeStr, string Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00002755 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Johnny Chen6c8648b2010-03-17 23:26:50 +00002756 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach4e413952011-12-07 00:02:17 +00002757 (outs QPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), N2RegVShLFrm,
Owen Andersonca6945e2010-12-01 00:28:25 +00002758 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2759 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002760 (i32 imm:$SIMM))))]>;
2761
Bob Wilson5bafff32009-06-22 23:27:02 +00002762// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002763class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002764 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002765 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002766 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002767 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002768 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2769 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002770 (i32 imm:$SIMM))))]>;
2771
2772// Shift right by immediate and accumulate,
2773// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002774class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002775 Operand ImmTy, string OpcodeStr, string Dt,
2776 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002777 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002778 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002779 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2780 [(set DPR:$Vd, (Ty (add DPR:$src1,
2781 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002782class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002783 Operand ImmTy, string OpcodeStr, string Dt,
2784 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002785 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002786 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002787 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2788 [(set QPR:$Vd, (Ty (add QPR:$src1,
2789 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002790
2791// Shift by immediate and insert,
2792// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002793class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002794 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2795 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002796 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002797 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002798 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2799 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002800class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002801 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2802 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002803 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002804 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002805 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2806 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002807
2808// Convert, with fractional bits immediate,
2809// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002810class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002811 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002812 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002813 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002814 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2815 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2816 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002817class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002818 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002819 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002820 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002821 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2822 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2823 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002824
2825//===----------------------------------------------------------------------===//
2826// Multiclasses
2827//===----------------------------------------------------------------------===//
2828
Bob Wilson916ac5b2009-10-03 04:44:16 +00002829// Abbreviations used in multiclass suffixes:
2830// Q = quarter int (8 bit) elements
2831// H = half int (16 bit) elements
2832// S = single int (32 bit) elements
2833// D = double int (64 bit) elements
2834
Bob Wilson094dd802010-12-18 00:42:58 +00002835// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002836
Bob Wilson094dd802010-12-18 00:42:58 +00002837// Neon 2-register comparisons.
2838// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002839multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2840 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002841 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002842 // 64-bit vector types.
2843 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002844 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002845 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002846 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002847 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002848 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002849 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002850 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002851 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002852 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002853 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002854 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002855 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002856 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002857 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002858 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002859 let Inst{10} = 1; // overwrite F = 1
2860 }
2861
2862 // 128-bit vector types.
2863 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002864 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002865 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002866 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002867 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002868 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002869 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002870 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002871 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002872 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002873 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002874 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002875 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002876 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002877 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002878 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002879 let Inst{10} = 1; // overwrite F = 1
2880 }
2881}
2882
Bob Wilson094dd802010-12-18 00:42:58 +00002883
2884// Neon 2-register vector intrinsics,
2885// element sizes of 8, 16 and 32 bits:
2886multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2887 bits<5> op11_7, bit op4,
2888 InstrItinClass itinD, InstrItinClass itinQ,
2889 string OpcodeStr, string Dt, Intrinsic IntOp> {
2890 // 64-bit vector types.
2891 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2892 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2893 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2894 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2895 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2896 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2897
2898 // 128-bit vector types.
2899 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2900 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2901 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2902 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2903 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2904 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2905}
2906
2907
2908// Neon Narrowing 2-register vector operations,
2909// source operand element sizes of 16, 32 and 64 bits:
2910multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2911 bits<5> op11_7, bit op6, bit op4,
2912 InstrItinClass itin, string OpcodeStr, string Dt,
2913 SDNode OpNode> {
2914 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2915 itin, OpcodeStr, !strconcat(Dt, "16"),
2916 v8i8, v8i16, OpNode>;
2917 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2918 itin, OpcodeStr, !strconcat(Dt, "32"),
2919 v4i16, v4i32, OpNode>;
2920 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2921 itin, OpcodeStr, !strconcat(Dt, "64"),
2922 v2i32, v2i64, OpNode>;
2923}
2924
2925// Neon Narrowing 2-register vector intrinsics,
2926// source operand element sizes of 16, 32 and 64 bits:
2927multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2928 bits<5> op11_7, bit op6, bit op4,
2929 InstrItinClass itin, string OpcodeStr, string Dt,
2930 Intrinsic IntOp> {
2931 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2932 itin, OpcodeStr, !strconcat(Dt, "16"),
2933 v8i8, v8i16, IntOp>;
2934 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2935 itin, OpcodeStr, !strconcat(Dt, "32"),
2936 v4i16, v4i32, IntOp>;
2937 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2938 itin, OpcodeStr, !strconcat(Dt, "64"),
2939 v2i32, v2i64, IntOp>;
2940}
2941
2942
2943// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2944// source operand element sizes of 16, 32 and 64 bits:
2945multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2946 string OpcodeStr, string Dt, SDNode OpNode> {
2947 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2948 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2949 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2950 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2951 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2952 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2953}
2954
2955
Bob Wilson5bafff32009-06-22 23:27:02 +00002956// Neon 3-register vector operations.
2957
2958// First with only element sizes of 8, 16 and 32 bits:
2959multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002960 InstrItinClass itinD16, InstrItinClass itinD32,
2961 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002962 string OpcodeStr, string Dt,
2963 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002964 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002965 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002966 OpcodeStr, !strconcat(Dt, "8"),
2967 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002968 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002969 OpcodeStr, !strconcat(Dt, "16"),
2970 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002971 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002972 OpcodeStr, !strconcat(Dt, "32"),
2973 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002974
2975 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002976 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002977 OpcodeStr, !strconcat(Dt, "8"),
2978 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002979 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002980 OpcodeStr, !strconcat(Dt, "16"),
2981 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002982 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002983 OpcodeStr, !strconcat(Dt, "32"),
2984 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002985}
2986
Jim Grosbach45755a72011-12-05 20:09:44 +00002987multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
Jim Grosbach422faab2011-12-05 20:12:26 +00002988 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, "i16", v4i16, ShOp>;
2989 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, "i32", v2i32, ShOp>;
Jim Grosbach45755a72011-12-05 20:09:44 +00002990 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, "i16", v8i16, v4i16, ShOp>;
Jim Grosbach422faab2011-12-05 20:12:26 +00002991 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, "i32",
Evan Chengac0869d2009-11-21 06:21:52 +00002992 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002993}
2994
Bob Wilson5bafff32009-06-22 23:27:02 +00002995// ....then also with element size 64 bits:
2996multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002997 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002998 string OpcodeStr, string Dt,
2999 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00003000 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003001 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00003002 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00003003 OpcodeStr, !strconcat(Dt, "64"),
3004 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003005 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003006 OpcodeStr, !strconcat(Dt, "64"),
3007 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003008}
3009
3010
Bob Wilson5bafff32009-06-22 23:27:02 +00003011// Neon 3-register vector intrinsics.
3012
3013// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003014multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003015 InstrItinClass itinD16, InstrItinClass itinD32,
3016 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003017 string OpcodeStr, string Dt,
3018 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003019 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003020 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003021 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003022 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003023 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003024 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003025 v2i32, v2i32, IntOp, Commutable>;
3026
3027 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003028 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003029 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003030 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003031 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003032 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003033 v4i32, v4i32, IntOp, Commutable>;
3034}
Owen Anderson3557d002010-10-26 20:56:57 +00003035multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3036 InstrItinClass itinD16, InstrItinClass itinD32,
3037 InstrItinClass itinQ16, InstrItinClass itinQ32,
3038 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003039 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003040 // 64-bit vector types.
3041 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
3042 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003043 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003044 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
3045 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003046 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003047
3048 // 128-bit vector types.
3049 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
3050 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003051 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003052 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
3053 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003054 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003055}
Bob Wilson5bafff32009-06-22 23:27:02 +00003056
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003057multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003058 InstrItinClass itinD16, InstrItinClass itinD32,
3059 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003060 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00003061 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003062 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003063 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003064 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003065 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003066 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003067 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003068 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003069}
3070
Bob Wilson5bafff32009-06-22 23:27:02 +00003071// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003072multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003073 InstrItinClass itinD16, InstrItinClass itinD32,
3074 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003075 string OpcodeStr, string Dt,
3076 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003077 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003078 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003079 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003080 OpcodeStr, !strconcat(Dt, "8"),
3081 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003082 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003083 OpcodeStr, !strconcat(Dt, "8"),
3084 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003085}
Owen Anderson3557d002010-10-26 20:56:57 +00003086multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3087 InstrItinClass itinD16, InstrItinClass itinD32,
3088 InstrItinClass itinQ16, InstrItinClass itinQ32,
3089 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003090 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003091 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003092 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003093 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3094 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003095 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003096 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3097 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003098 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003099}
3100
Bob Wilson5bafff32009-06-22 23:27:02 +00003101
3102// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003103multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003104 InstrItinClass itinD16, InstrItinClass itinD32,
3105 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003106 string OpcodeStr, string Dt,
3107 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003108 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003109 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003110 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003111 OpcodeStr, !strconcat(Dt, "64"),
3112 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003113 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003114 OpcodeStr, !strconcat(Dt, "64"),
3115 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003116}
Owen Anderson3557d002010-10-26 20:56:57 +00003117multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3118 InstrItinClass itinD16, InstrItinClass itinD32,
3119 InstrItinClass itinQ16, InstrItinClass itinQ32,
3120 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003121 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003122 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003123 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003124 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3125 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003126 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003127 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3128 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003129 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003130}
Bob Wilson5bafff32009-06-22 23:27:02 +00003131
Bob Wilson5bafff32009-06-22 23:27:02 +00003132// Neon Narrowing 3-register vector intrinsics,
3133// source operand element sizes of 16, 32 and 64 bits:
3134multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003135 string OpcodeStr, string Dt,
3136 Intrinsic IntOp, bit Commutable = 0> {
3137 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3138 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003139 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003140 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3141 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003142 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003143 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3144 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003145 v2i32, v2i64, IntOp, Commutable>;
3146}
3147
3148
Bob Wilson04d6c282010-08-29 05:57:34 +00003149// Neon Long 3-register vector operations.
3150
3151multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3152 InstrItinClass itin16, InstrItinClass itin32,
3153 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003154 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003155 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3156 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003157 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003158 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003159 OpcodeStr, !strconcat(Dt, "16"),
3160 v4i32, v4i16, OpNode, Commutable>;
3161 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3162 OpcodeStr, !strconcat(Dt, "32"),
3163 v2i64, v2i32, OpNode, Commutable>;
3164}
3165
3166multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3167 InstrItinClass itin, string OpcodeStr, string Dt,
3168 SDNode OpNode> {
3169 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3170 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3171 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3172 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3173}
3174
3175multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3176 InstrItinClass itin16, InstrItinClass itin32,
3177 string OpcodeStr, string Dt,
3178 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3179 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3180 OpcodeStr, !strconcat(Dt, "8"),
3181 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003182 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003183 OpcodeStr, !strconcat(Dt, "16"),
3184 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3185 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3186 OpcodeStr, !strconcat(Dt, "32"),
3187 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003188}
3189
Bob Wilson5bafff32009-06-22 23:27:02 +00003190// Neon Long 3-register vector intrinsics.
3191
3192// First with only element sizes of 16 and 32 bits:
3193multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003194 InstrItinClass itin16, InstrItinClass itin32,
3195 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003196 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003197 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003198 OpcodeStr, !strconcat(Dt, "16"),
3199 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003200 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003201 OpcodeStr, !strconcat(Dt, "32"),
3202 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003203}
3204
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003205multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003206 InstrItinClass itin, string OpcodeStr, string Dt,
3207 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003208 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003209 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003210 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003211 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003212}
3213
Bob Wilson5bafff32009-06-22 23:27:02 +00003214// ....then also with element size of 8 bits:
3215multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003216 InstrItinClass itin16, InstrItinClass itin32,
3217 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003218 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003219 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003220 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003221 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003222 OpcodeStr, !strconcat(Dt, "8"),
3223 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003224}
3225
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003226// ....with explicit extend (VABDL).
3227multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3228 InstrItinClass itin, string OpcodeStr, string Dt,
3229 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3230 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3231 OpcodeStr, !strconcat(Dt, "8"),
3232 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003233 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003234 OpcodeStr, !strconcat(Dt, "16"),
3235 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3236 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3237 OpcodeStr, !strconcat(Dt, "32"),
3238 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3239}
3240
Bob Wilson5bafff32009-06-22 23:27:02 +00003241
3242// Neon Wide 3-register vector intrinsics,
3243// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003244multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3245 string OpcodeStr, string Dt,
3246 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3247 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3248 OpcodeStr, !strconcat(Dt, "8"),
3249 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3250 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3251 OpcodeStr, !strconcat(Dt, "16"),
3252 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3253 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3254 OpcodeStr, !strconcat(Dt, "32"),
3255 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003256}
3257
3258
3259// Neon Multiply-Op vector operations,
3260// element sizes of 8, 16 and 32 bits:
3261multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003262 InstrItinClass itinD16, InstrItinClass itinD32,
3263 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003264 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003265 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003266 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003267 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003268 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003269 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003270 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003271 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003272
3273 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003274 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003275 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003276 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003277 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003278 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003279 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003280}
3281
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003282multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003283 InstrItinClass itinD16, InstrItinClass itinD32,
3284 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003285 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003286 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003287 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003288 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003289 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003290 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003291 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3292 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003293 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003294 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3295 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003296}
Bob Wilson5bafff32009-06-22 23:27:02 +00003297
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003298// Neon Intrinsic-Op vector operations,
3299// element sizes of 8, 16 and 32 bits:
3300multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3301 InstrItinClass itinD, InstrItinClass itinQ,
3302 string OpcodeStr, string Dt, Intrinsic IntOp,
3303 SDNode OpNode> {
3304 // 64-bit vector types.
3305 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3306 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3307 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3308 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3309 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3310 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3311
3312 // 128-bit vector types.
3313 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3314 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3315 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3316 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3317 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3318 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3319}
3320
Bob Wilson5bafff32009-06-22 23:27:02 +00003321// Neon 3-argument intrinsics,
3322// element sizes of 8, 16 and 32 bits:
3323multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003324 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003325 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003326 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003327 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003328 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003329 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003330 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003331 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003332 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003333
3334 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003335 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003336 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003337 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003338 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003339 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003340 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003341}
3342
3343
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003344// Neon Long Multiply-Op vector operations,
3345// element sizes of 8, 16 and 32 bits:
3346multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3347 InstrItinClass itin16, InstrItinClass itin32,
3348 string OpcodeStr, string Dt, SDNode MulOp,
3349 SDNode OpNode> {
3350 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3351 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3352 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3353 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3354 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3355 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3356}
3357
3358multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3359 string Dt, SDNode MulOp, SDNode OpNode> {
3360 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3361 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3362 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3363 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3364}
3365
3366
Bob Wilson5bafff32009-06-22 23:27:02 +00003367// Neon Long 3-argument intrinsics.
3368
3369// First with only element sizes of 16 and 32 bits:
3370multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003371 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003372 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003373 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003374 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003375 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003376 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003377}
3378
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003379multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003380 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003381 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003382 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003383 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003384 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003385}
3386
Bob Wilson5bafff32009-06-22 23:27:02 +00003387// ....then also with element size of 8 bits:
3388multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003389 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003390 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003391 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3392 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003393 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003394}
3395
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003396// ....with explicit extend (VABAL).
3397multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3398 InstrItinClass itin, string OpcodeStr, string Dt,
3399 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3400 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3401 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3402 IntOp, ExtOp, OpNode>;
3403 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3404 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3405 IntOp, ExtOp, OpNode>;
3406 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3407 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3408 IntOp, ExtOp, OpNode>;
3409}
3410
Bob Wilson5bafff32009-06-22 23:27:02 +00003411
Bob Wilson5bafff32009-06-22 23:27:02 +00003412// Neon Pairwise long 2-register intrinsics,
3413// element sizes of 8, 16 and 32 bits:
3414multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3415 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003416 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003417 // 64-bit vector types.
3418 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003419 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003420 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003421 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003422 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003423 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003424
3425 // 128-bit vector types.
3426 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003427 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003428 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003429 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003430 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003431 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003432}
3433
3434
3435// Neon Pairwise long 2-register accumulate intrinsics,
3436// element sizes of 8, 16 and 32 bits:
3437multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3438 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003439 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003440 // 64-bit vector types.
3441 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003442 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003443 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003444 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003445 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003446 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003447
3448 // 128-bit vector types.
3449 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003450 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003451 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003452 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003453 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003454 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003455}
3456
3457
3458// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003459// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003460// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003461multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3462 InstrItinClass itin, string OpcodeStr, string Dt,
3463 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003464 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003465 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003466 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003467 let Inst{21-19} = 0b001; // imm6 = 001xxx
3468 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003469 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003470 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003471 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3472 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003473 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003474 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003475 let Inst{21} = 0b1; // imm6 = 1xxxxx
3476 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003477 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003478 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003479 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003480
3481 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003482 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003483 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003484 let Inst{21-19} = 0b001; // imm6 = 001xxx
3485 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003486 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003487 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003488 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3489 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003490 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003491 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003492 let Inst{21} = 0b1; // imm6 = 1xxxxx
3493 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003494 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3495 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3496 // imm6 = xxxxxx
3497}
3498multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3499 InstrItinClass itin, string OpcodeStr, string Dt,
3500 SDNode OpNode> {
3501 // 64-bit vector types.
3502 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3503 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3504 let Inst{21-19} = 0b001; // imm6 = 001xxx
3505 }
3506 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3507 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3508 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3509 }
3510 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3511 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3512 let Inst{21} = 0b1; // imm6 = 1xxxxx
3513 }
3514 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3515 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3516 // imm6 = xxxxxx
3517
3518 // 128-bit vector types.
3519 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3520 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3521 let Inst{21-19} = 0b001; // imm6 = 001xxx
3522 }
3523 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3524 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3525 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3526 }
3527 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3528 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3529 let Inst{21} = 0b1; // imm6 = 1xxxxx
3530 }
3531 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003532 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003533 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003534}
3535
Bob Wilson5bafff32009-06-22 23:27:02 +00003536// Neon Shift-Accumulate vector operations,
3537// element sizes of 8, 16, 32 and 64 bits:
3538multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003539 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003540 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003541 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003542 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003543 let Inst{21-19} = 0b001; // imm6 = 001xxx
3544 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003545 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003546 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003547 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3548 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003549 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003550 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003551 let Inst{21} = 0b1; // imm6 = 1xxxxx
3552 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003553 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003554 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003555 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003556
3557 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003558 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003559 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003560 let Inst{21-19} = 0b001; // imm6 = 001xxx
3561 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003562 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003563 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003564 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3565 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003566 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003567 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003568 let Inst{21} = 0b1; // imm6 = 1xxxxx
3569 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003570 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003571 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003572 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003573}
3574
Bob Wilson5bafff32009-06-22 23:27:02 +00003575// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003576// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003577// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003578multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3579 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003580 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003581 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3582 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003583 let Inst{21-19} = 0b001; // imm6 = 001xxx
3584 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003585 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3586 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003587 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3588 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003589 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3590 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003591 let Inst{21} = 0b1; // imm6 = 1xxxxx
3592 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003593 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3594 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003595 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003596
3597 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003598 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3599 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003600 let Inst{21-19} = 0b001; // imm6 = 001xxx
3601 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003602 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3603 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003604 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3605 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003606 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3607 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003608 let Inst{21} = 0b1; // imm6 = 1xxxxx
3609 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003610 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3611 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3612 // imm6 = xxxxxx
3613}
3614multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3615 string OpcodeStr> {
3616 // 64-bit vector types.
3617 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3618 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3619 let Inst{21-19} = 0b001; // imm6 = 001xxx
3620 }
3621 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3622 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3623 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3624 }
3625 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3626 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3627 let Inst{21} = 0b1; // imm6 = 1xxxxx
3628 }
3629 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3630 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3631 // imm6 = xxxxxx
3632
3633 // 128-bit vector types.
3634 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3635 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3636 let Inst{21-19} = 0b001; // imm6 = 001xxx
3637 }
3638 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3639 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3640 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3641 }
3642 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3643 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3644 let Inst{21} = 0b1; // imm6 = 1xxxxx
3645 }
3646 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3647 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003648 // imm6 = xxxxxx
3649}
3650
3651// Neon Shift Long operations,
3652// element sizes of 8, 16, 32 bits:
3653multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003654 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003655 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003656 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, imm1_7, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003657 let Inst{21-19} = 0b001; // imm6 = 001xxx
3658 }
3659 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003660 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, imm1_15, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003661 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3662 }
3663 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003664 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, imm1_31, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003665 let Inst{21} = 0b1; // imm6 = 1xxxxx
3666 }
3667}
3668
3669// Neon Shift Narrow operations,
3670// element sizes of 16, 32, 64 bits:
3671multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003672 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003673 SDNode OpNode> {
3674 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003675 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003676 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003677 let Inst{21-19} = 0b001; // imm6 = 001xxx
3678 }
3679 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003680 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003681 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003682 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3683 }
3684 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003685 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003686 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003687 let Inst{21} = 0b1; // imm6 = 1xxxxx
3688 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003689}
3690
3691//===----------------------------------------------------------------------===//
3692// Instruction Definitions.
3693//===----------------------------------------------------------------------===//
3694
3695// Vector Add Operations.
3696
3697// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003698defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003699 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003700def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003701 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003702def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003703 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003704// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003705defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3706 "vaddl", "s", add, sext, 1>;
3707defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3708 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003709// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003710defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3711defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003712// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003713defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3714 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3715 "vhadd", "s", int_arm_neon_vhadds, 1>;
3716defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3717 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3718 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003719// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003720defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3721 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3722 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3723defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3724 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3725 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003726// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003727defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3728 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3729 "vqadd", "s", int_arm_neon_vqadds, 1>;
3730defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3731 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3732 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003733// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003734defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3735 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003736// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003737defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3738 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003739
3740// Vector Multiply Operations.
3741
3742// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003743defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003744 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003745def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3746 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3747def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3748 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003749def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003750 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003751def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003752 v4f32, v4f32, fmul, 1>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003753defm VMULsl : N3VSL_HS<0b1000, "vmul", mul>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00003754def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3755def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3756 v2f32, fmul>;
3757
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003758def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3759 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3760 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3761 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003762 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003763 (SubReg_i16_lane imm:$lane)))>;
3764def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3765 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3766 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3767 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003768 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003769 (SubReg_i32_lane imm:$lane)))>;
3770def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3771 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3772 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3773 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003774 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003775 (SubReg_i32_lane imm:$lane)))>;
3776
Bob Wilson5bafff32009-06-22 23:27:02 +00003777// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003778defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003779 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003780 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003781defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3782 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003783 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003784def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003785 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3786 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003787 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3788 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003789 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003790 (SubReg_i16_lane imm:$lane)))>;
3791def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003792 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3793 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003794 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3795 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003796 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003797 (SubReg_i32_lane imm:$lane)))>;
3798
Bob Wilson5bafff32009-06-22 23:27:02 +00003799// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003800defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3801 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003802 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003803defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3804 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003805 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003806def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003807 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3808 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003809 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3810 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003811 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003812 (SubReg_i16_lane imm:$lane)))>;
3813def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003814 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3815 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003816 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3817 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003818 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003819 (SubReg_i32_lane imm:$lane)))>;
3820
Bob Wilson5bafff32009-06-22 23:27:02 +00003821// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003822defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3823 "vmull", "s", NEONvmulls, 1>;
3824defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3825 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003826def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003827 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003828defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3829defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003830
Bob Wilson5bafff32009-06-22 23:27:02 +00003831// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003832defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3833 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3834defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3835 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003836
3837// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3838
3839// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003840defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003841 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3842def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003843 v2f32, fmul_su, fadd_mlx>,
3844 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003845def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003846 v4f32, fmul_su, fadd_mlx>,
3847 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003848defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003849 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3850def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003851 v2f32, fmul_su, fadd_mlx>,
3852 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003853def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003854 v4f32, v2f32, fmul_su, fadd_mlx>,
3855 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003856
3857def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003858 (mul (v8i16 QPR:$src2),
3859 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3860 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003861 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003862 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003863 (SubReg_i16_lane imm:$lane)))>;
3864
3865def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003866 (mul (v4i32 QPR:$src2),
3867 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3868 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003869 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003870 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003871 (SubReg_i32_lane imm:$lane)))>;
3872
Evan Cheng48575f62010-12-05 22:04:16 +00003873def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3874 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003875 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003876 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3877 (v4f32 QPR:$src2),
3878 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003879 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003880 (SubReg_i32_lane imm:$lane)))>,
3881 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003882
Bob Wilson5bafff32009-06-22 23:27:02 +00003883// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003884defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3885 "vmlal", "s", NEONvmulls, add>;
3886defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3887 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003888
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003889defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3890defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003891
Bob Wilson5bafff32009-06-22 23:27:02 +00003892// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003893defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003894 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003895defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003896
Bob Wilson5bafff32009-06-22 23:27:02 +00003897// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003898defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003899 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3900def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003901 v2f32, fmul_su, fsub_mlx>,
3902 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003903def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003904 v4f32, fmul_su, fsub_mlx>,
3905 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003906defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003907 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3908def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003909 v2f32, fmul_su, fsub_mlx>,
3910 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003911def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003912 v4f32, v2f32, fmul_su, fsub_mlx>,
3913 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003914
3915def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003916 (mul (v8i16 QPR:$src2),
3917 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3918 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003919 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003920 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003921 (SubReg_i16_lane imm:$lane)))>;
3922
3923def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003924 (mul (v4i32 QPR:$src2),
3925 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3926 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003927 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003928 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003929 (SubReg_i32_lane imm:$lane)))>;
3930
Evan Cheng48575f62010-12-05 22:04:16 +00003931def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3932 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003933 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3934 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003935 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003936 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003937 (SubReg_i32_lane imm:$lane)))>,
3938 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003939
Bob Wilson5bafff32009-06-22 23:27:02 +00003940// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003941defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3942 "vmlsl", "s", NEONvmulls, sub>;
3943defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3944 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003945
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003946defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3947defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003948
Bob Wilson5bafff32009-06-22 23:27:02 +00003949// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003950defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003951 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003952defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003953
3954// Vector Subtract Operations.
3955
3956// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003957defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003958 "vsub", "i", sub, 0>;
3959def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003960 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003961def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003962 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003963// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003964defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3965 "vsubl", "s", sub, sext, 0>;
3966defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3967 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003968// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003969defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3970defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003971// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003972defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003973 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003974 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003975defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003976 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003977 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003978// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003979defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003980 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003981 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003982defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003983 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003984 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003985// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003986defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3987 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003988// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003989defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3990 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003991
3992// Vector Comparisons.
3993
3994// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003995defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3996 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003997def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003998 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003999def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004000 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004001
Johnny Chen363ac582010-02-23 01:42:58 +00004002defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00004003 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00004004
Bob Wilson5bafff32009-06-22 23:27:02 +00004005// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004006defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4007 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004008defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004009 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00004010def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
4011 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004012def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004013 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004014
Johnny Chen363ac582010-02-23 01:42:58 +00004015defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004016 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004017defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004018 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004019
Bob Wilson5bafff32009-06-22 23:27:02 +00004020// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004021defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4022 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
4023defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4024 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004025def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004026 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004027def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004028 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004029
Johnny Chen363ac582010-02-23 01:42:58 +00004030defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004031 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004032defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004033 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004034
Bob Wilson5bafff32009-06-22 23:27:02 +00004035// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004036def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
4037 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
4038def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
4039 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004040// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004041def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
4042 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
4043def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
4044 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004045// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004046defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00004047 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004048
4049// Vector Bitwise Operations.
4050
Bob Wilsoncba270d2010-07-13 21:16:48 +00004051def vnotd : PatFrag<(ops node:$in),
4052 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
4053def vnotq : PatFrag<(ops node:$in),
4054 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00004055
4056
Bob Wilson5bafff32009-06-22 23:27:02 +00004057// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00004058def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
4059 v2i32, v2i32, and, 1>;
4060def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
4061 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004062
4063// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00004064def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
4065 v2i32, v2i32, xor, 1>;
4066def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
4067 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004068
4069// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00004070def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
4071 v2i32, v2i32, or, 1>;
4072def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
4073 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004074
Owen Andersond9668172010-11-03 22:44:51 +00004075def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004076 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004077 IIC_VMOVImm,
4078 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4079 [(set DPR:$Vd,
4080 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
4081 let Inst{9} = SIMM{9};
4082}
4083
Owen Anderson080c0922010-11-05 19:27:46 +00004084def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004085 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004086 IIC_VMOVImm,
4087 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4088 [(set DPR:$Vd,
4089 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004090 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004091}
4092
4093def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004094 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004095 IIC_VMOVImm,
4096 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4097 [(set QPR:$Vd,
4098 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4099 let Inst{9} = SIMM{9};
4100}
4101
Owen Anderson080c0922010-11-05 19:27:46 +00004102def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004103 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004104 IIC_VMOVImm,
4105 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4106 [(set QPR:$Vd,
4107 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004108 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004109}
4110
4111
Bob Wilson5bafff32009-06-22 23:27:02 +00004112// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00004113def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4114 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4115 "vbic", "$Vd, $Vn, $Vm", "",
4116 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4117 (vnotd DPR:$Vm))))]>;
4118def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4119 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4120 "vbic", "$Vd, $Vn, $Vm", "",
4121 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4122 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004123
Owen Anderson080c0922010-11-05 19:27:46 +00004124def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004125 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004126 IIC_VMOVImm,
4127 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4128 [(set DPR:$Vd,
4129 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4130 let Inst{9} = SIMM{9};
4131}
4132
4133def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004134 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004135 IIC_VMOVImm,
4136 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4137 [(set DPR:$Vd,
4138 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4139 let Inst{10-9} = SIMM{10-9};
4140}
4141
4142def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004143 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004144 IIC_VMOVImm,
4145 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4146 [(set QPR:$Vd,
4147 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4148 let Inst{9} = SIMM{9};
4149}
4150
4151def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004152 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004153 IIC_VMOVImm,
4154 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4155 [(set QPR:$Vd,
4156 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4157 let Inst{10-9} = SIMM{10-9};
4158}
4159
Bob Wilson5bafff32009-06-22 23:27:02 +00004160// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004161def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4162 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4163 "vorn", "$Vd, $Vn, $Vm", "",
4164 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4165 (vnotd DPR:$Vm))))]>;
4166def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4167 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4168 "vorn", "$Vd, $Vn, $Vm", "",
4169 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4170 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004171
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004172// VMVN : Vector Bitwise NOT (Immediate)
4173
4174let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004175
Owen Andersonca6945e2010-12-01 00:28:25 +00004176def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004177 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004178 "vmvn", "i16", "$Vd, $SIMM", "",
4179 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004180 let Inst{9} = SIMM{9};
4181}
4182
Owen Andersonca6945e2010-12-01 00:28:25 +00004183def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004184 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004185 "vmvn", "i16", "$Vd, $SIMM", "",
4186 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004187 let Inst{9} = SIMM{9};
4188}
4189
Owen Andersonca6945e2010-12-01 00:28:25 +00004190def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004191 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004192 "vmvn", "i32", "$Vd, $SIMM", "",
4193 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004194 let Inst{11-8} = SIMM{11-8};
4195}
4196
Owen Andersonca6945e2010-12-01 00:28:25 +00004197def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004198 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004199 "vmvn", "i32", "$Vd, $SIMM", "",
4200 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004201 let Inst{11-8} = SIMM{11-8};
4202}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004203}
4204
Bob Wilson5bafff32009-06-22 23:27:02 +00004205// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004206def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004207 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4208 "vmvn", "$Vd, $Vm", "",
4209 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004210def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004211 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4212 "vmvn", "$Vd, $Vm", "",
4213 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004214def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4215def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004216
4217// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004218def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4219 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004220 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004221 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004222 [(set DPR:$Vd,
4223 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004224
4225def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4226 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4227 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4228
Owen Anderson4110b432010-10-25 20:13:13 +00004229def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4230 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004231 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004232 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004233 [(set QPR:$Vd,
4234 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004235
4236def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4237 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4238 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004239
4240// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004241// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004242// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004243def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004244 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004245 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004246 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004247 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004248def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004249 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004250 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004251 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004252 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004253
Bob Wilson5bafff32009-06-22 23:27:02 +00004254// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004255// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004256// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004257def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004258 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004259 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004260 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004261 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004262def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004263 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004264 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004265 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004266 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004267
4268// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004269// for equivalent operations with different register constraints; it just
4270// inserts copies.
4271
4272// Vector Absolute Differences.
4273
4274// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004275defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004276 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004277 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004278defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004279 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004280 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004281def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004282 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004283def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004284 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004285
4286// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004287defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4288 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4289defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4290 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004291
4292// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004293defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4294 "vaba", "s", int_arm_neon_vabds, add>;
4295defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4296 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004297
4298// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004299defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4300 "vabal", "s", int_arm_neon_vabds, zext, add>;
4301defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4302 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004303
4304// Vector Maximum and Minimum.
4305
4306// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004307defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004308 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004309 "vmax", "s", int_arm_neon_vmaxs, 1>;
4310defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004311 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004312 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004313def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4314 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004315 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004316def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4317 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004318 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4319
4320// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004321defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4322 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4323 "vmin", "s", int_arm_neon_vmins, 1>;
4324defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4325 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4326 "vmin", "u", int_arm_neon_vminu, 1>;
4327def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4328 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004329 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004330def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4331 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004332 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004333
4334// Vector Pairwise Operations.
4335
4336// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004337def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4338 "vpadd", "i8",
4339 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4340def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4341 "vpadd", "i16",
4342 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4343def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4344 "vpadd", "i32",
4345 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004346def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004347 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004348 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004349
4350// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004351defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004352 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004353defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004354 int_arm_neon_vpaddlu>;
4355
4356// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004357defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004358 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004359defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004360 int_arm_neon_vpadalu>;
4361
4362// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004363def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004364 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004365def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004366 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004367def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004368 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004369def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004370 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004371def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004372 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004373def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004374 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004375def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004376 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004377
4378// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004379def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004380 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004381def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004382 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004383def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004384 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004385def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004386 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004387def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004388 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004389def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004390 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004391def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004392 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004393
4394// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4395
4396// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004397def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004398 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004399 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004400def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004401 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004402 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004403def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004404 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004405 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004406def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004407 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004408 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004409
4410// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004411def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004412 IIC_VRECSD, "vrecps", "f32",
4413 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004414def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004415 IIC_VRECSQ, "vrecps", "f32",
4416 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004417
4418// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004419def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004420 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004421 v2i32, v2i32, int_arm_neon_vrsqrte>;
4422def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004423 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004424 v4i32, v4i32, int_arm_neon_vrsqrte>;
4425def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004426 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004427 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004428def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004429 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004430 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004431
4432// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004433def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004434 IIC_VRECSD, "vrsqrts", "f32",
4435 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004436def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004437 IIC_VRECSQ, "vrsqrts", "f32",
4438 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004439
4440// Vector Shifts.
4441
4442// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004443defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004444 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004445 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004446defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004447 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004448 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004449
Bob Wilson5bafff32009-06-22 23:27:02 +00004450// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004451defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4452
Bob Wilson5bafff32009-06-22 23:27:02 +00004453// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004454defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4455defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004456
4457// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004458defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4459defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004460
4461// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004462class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004463 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Jim Grosbach4e413952011-12-07 00:02:17 +00004464 ValueType OpTy, Operand ImmTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004465 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00004466 ResTy, OpTy, ImmTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004467 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004468 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004469}
Evan Chengf81bf152009-11-23 21:57:23 +00004470def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004471 v8i16, v8i8, imm8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004472def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004473 v4i32, v4i16, imm16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004474def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004475 v2i64, v2i32, imm32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004476
4477// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004478defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004479 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004480
4481// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004482defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004483 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004484 "vrshl", "s", int_arm_neon_vrshifts>;
4485defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004486 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004487 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004488// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004489defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4490defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004491
4492// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004493defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004494 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004495
4496// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004497defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004498 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004499 "vqshl", "s", int_arm_neon_vqshifts>;
4500defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004501 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004502 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004503// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004504defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4505defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4506
Bob Wilson5bafff32009-06-22 23:27:02 +00004507// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004508defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004509
4510// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004511defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004512 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004513defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004514 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004515
4516// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004517defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004518 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004519
4520// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004521defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004522 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004523 "vqrshl", "s", int_arm_neon_vqrshifts>;
4524defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004525 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004526 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004527
4528// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004529defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004530 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004531defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004532 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004533
4534// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004535defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004536 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004537
4538// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004539defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4540defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004541// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004542defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4543defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004544
4545// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004546defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4547
Bob Wilson5bafff32009-06-22 23:27:02 +00004548// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004549defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004550
4551// Vector Absolute and Saturating Absolute.
4552
4553// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004554defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004555 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004556 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004557def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004558 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004559 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004560def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004561 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004562 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004563
4564// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004565defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004566 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004567 int_arm_neon_vqabs>;
4568
4569// Vector Negate.
4570
Bob Wilsoncba270d2010-07-13 21:16:48 +00004571def vnegd : PatFrag<(ops node:$in),
4572 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4573def vnegq : PatFrag<(ops node:$in),
4574 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004575
Evan Chengf81bf152009-11-23 21:57:23 +00004576class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004577 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4578 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4579 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004580class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004581 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4582 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4583 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004584
Chris Lattner0a00ed92010-03-28 08:39:10 +00004585// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004586def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4587def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4588def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4589def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4590def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4591def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004592
4593// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004594def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004595 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4596 "vneg", "f32", "$Vd, $Vm", "",
4597 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004598def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004599 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4600 "vneg", "f32", "$Vd, $Vm", "",
4601 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004602
Bob Wilsoncba270d2010-07-13 21:16:48 +00004603def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4604def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4605def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4606def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4607def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4608def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004609
4610// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004611defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004612 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004613 int_arm_neon_vqneg>;
4614
4615// Vector Bit Counting Operations.
4616
4617// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004618defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004619 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004620 int_arm_neon_vcls>;
4621// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004622defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004623 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004624 int_arm_neon_vclz>;
4625// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004626def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004627 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004628 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004629def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004630 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004631 v16i8, v16i8, int_arm_neon_vcnt>;
4632
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004633// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004634def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004635 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4636 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004637def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004638 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4639 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004640
Bob Wilson5bafff32009-06-22 23:27:02 +00004641// Vector Move Operations.
4642
4643// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004644def : InstAlias<"vmov${p} $Vd, $Vm",
4645 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4646def : InstAlias<"vmov${p} $Vd, $Vm",
4647 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004648
Bob Wilson5bafff32009-06-22 23:27:02 +00004649// VMOV : Vector Move (Immediate)
4650
Evan Cheng47006be2010-05-17 21:54:50 +00004651let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004652def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004653 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004654 "vmov", "i8", "$Vd, $SIMM", "",
4655 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4656def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004657 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004658 "vmov", "i8", "$Vd, $SIMM", "",
4659 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004660
Owen Andersonca6945e2010-12-01 00:28:25 +00004661def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004662 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004663 "vmov", "i16", "$Vd, $SIMM", "",
4664 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004665 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004666}
4667
Owen Andersonca6945e2010-12-01 00:28:25 +00004668def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004669 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004670 "vmov", "i16", "$Vd, $SIMM", "",
4671 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004672 let Inst{9} = SIMM{9};
4673}
Bob Wilson5bafff32009-06-22 23:27:02 +00004674
Owen Andersonca6945e2010-12-01 00:28:25 +00004675def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004676 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004677 "vmov", "i32", "$Vd, $SIMM", "",
4678 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004679 let Inst{11-8} = SIMM{11-8};
4680}
4681
Owen Andersonca6945e2010-12-01 00:28:25 +00004682def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004683 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004684 "vmov", "i32", "$Vd, $SIMM", "",
4685 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004686 let Inst{11-8} = SIMM{11-8};
4687}
Bob Wilson5bafff32009-06-22 23:27:02 +00004688
Owen Andersonca6945e2010-12-01 00:28:25 +00004689def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004690 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004691 "vmov", "i64", "$Vd, $SIMM", "",
4692 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4693def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004694 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004695 "vmov", "i64", "$Vd, $SIMM", "",
4696 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004697
4698def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4699 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4700 "vmov", "f32", "$Vd, $SIMM", "",
4701 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4702def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4703 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4704 "vmov", "f32", "$Vd, $SIMM", "",
4705 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004706} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004707
4708// VMOV : Vector Get Lane (move scalar to ARM core register)
4709
Johnny Chen131c4a52009-11-23 17:48:17 +00004710def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004711 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4712 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004713 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4714 imm:$lane))]> {
4715 let Inst{21} = lane{2};
4716 let Inst{6-5} = lane{1-0};
4717}
Johnny Chen131c4a52009-11-23 17:48:17 +00004718def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004719 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4720 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004721 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4722 imm:$lane))]> {
4723 let Inst{21} = lane{1};
4724 let Inst{6} = lane{0};
4725}
Johnny Chen131c4a52009-11-23 17:48:17 +00004726def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004727 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4728 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004729 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4730 imm:$lane))]> {
4731 let Inst{21} = lane{2};
4732 let Inst{6-5} = lane{1-0};
4733}
Johnny Chen131c4a52009-11-23 17:48:17 +00004734def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004735 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4736 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004737 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4738 imm:$lane))]> {
4739 let Inst{21} = lane{1};
4740 let Inst{6} = lane{0};
4741}
Johnny Chen131c4a52009-11-23 17:48:17 +00004742def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004743 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4744 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004745 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4746 imm:$lane))]> {
4747 let Inst{21} = lane{0};
4748}
Bob Wilson5bafff32009-06-22 23:27:02 +00004749// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4750def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4751 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004752 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004753 (SubReg_i8_lane imm:$lane))>;
4754def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4755 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004756 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004757 (SubReg_i16_lane imm:$lane))>;
4758def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4759 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004760 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004761 (SubReg_i8_lane imm:$lane))>;
4762def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4763 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004764 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004765 (SubReg_i16_lane imm:$lane))>;
4766def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4767 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004768 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004769 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004770def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004771 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004772 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004773def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004774 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004775 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004776//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004777// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004778def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004779 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004780
4781
4782// VMOV : Vector Set Lane (move ARM core register to scalar)
4783
Owen Andersond2fbdb72010-10-27 21:28:09 +00004784let Constraints = "$src1 = $V" in {
4785def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004786 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4787 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004788 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4789 GPR:$R, imm:$lane))]> {
4790 let Inst{21} = lane{2};
4791 let Inst{6-5} = lane{1-0};
4792}
4793def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004794 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4795 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004796 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4797 GPR:$R, imm:$lane))]> {
4798 let Inst{21} = lane{1};
4799 let Inst{6} = lane{0};
4800}
4801def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004802 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4803 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004804 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4805 GPR:$R, imm:$lane))]> {
4806 let Inst{21} = lane{0};
4807}
Bob Wilson5bafff32009-06-22 23:27:02 +00004808}
4809def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004810 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004811 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004812 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004813 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004814 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004815def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004816 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004817 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004818 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004819 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004820 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004821def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004822 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004823 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004824 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004825 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004826 (DSubReg_i32_reg imm:$lane)))>;
4827
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004828def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004829 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4830 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004831def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004832 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4833 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004834
4835//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004836// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004837def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004838 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004839
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004840def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004841 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004842def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004843 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004844def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004845 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004846
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004847def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4848 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4849def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4850 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4851def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4852 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4853
4854def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4855 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4856 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004857 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004858def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4859 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4860 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004861 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004862def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4863 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4864 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004865 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004866
Bob Wilson5bafff32009-06-22 23:27:02 +00004867// VDUP : Vector Duplicate (from ARM core register to all elements)
4868
Evan Chengf81bf152009-11-23 21:57:23 +00004869class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004870 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4871 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4872 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004873class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004874 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4875 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4876 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004877
Evan Chengf81bf152009-11-23 21:57:23 +00004878def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4879def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4880def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4881def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4882def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4883def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004884
Jim Grosbach958108a2011-03-11 20:44:08 +00004885def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4886def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004887
4888// VDUP : Vector Duplicate Lane (from scalar to all elements)
4889
Johnny Chene4614f72010-03-25 17:01:27 +00004890class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004891 ValueType Ty, Operand IdxTy>
4892 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4893 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004894 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004895
Johnny Chene4614f72010-03-25 17:01:27 +00004896class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004897 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4898 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4899 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004900 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004901 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004902
Bob Wilson507df402009-10-21 02:15:46 +00004903// Inst{19-16} is partially specified depending on the element size.
4904
Jim Grosbach460a9052011-10-07 23:56:00 +00004905def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4906 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004907 let Inst{19-17} = lane{2-0};
4908}
Jim Grosbach460a9052011-10-07 23:56:00 +00004909def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4910 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004911 let Inst{19-18} = lane{1-0};
4912}
Jim Grosbach460a9052011-10-07 23:56:00 +00004913def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4914 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004915 let Inst{19} = lane{0};
4916}
Jim Grosbach460a9052011-10-07 23:56:00 +00004917def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4918 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004919 let Inst{19-17} = lane{2-0};
4920}
Jim Grosbach460a9052011-10-07 23:56:00 +00004921def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4922 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004923 let Inst{19-18} = lane{1-0};
4924}
Jim Grosbach460a9052011-10-07 23:56:00 +00004925def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4926 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004927 let Inst{19} = lane{0};
4928}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004929
4930def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4931 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4932
4933def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4934 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004935
Bob Wilson0ce37102009-08-14 05:08:32 +00004936def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4937 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4938 (DSubReg_i8_reg imm:$lane))),
4939 (SubReg_i8_lane imm:$lane)))>;
4940def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4941 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4942 (DSubReg_i16_reg imm:$lane))),
4943 (SubReg_i16_lane imm:$lane)))>;
4944def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4945 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4946 (DSubReg_i32_reg imm:$lane))),
4947 (SubReg_i32_lane imm:$lane)))>;
4948def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004949 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004950 (DSubReg_i32_reg imm:$lane))),
4951 (SubReg_i32_lane imm:$lane)))>;
4952
Jim Grosbach65dc3032010-10-06 21:16:16 +00004953def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004954 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004955def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004956 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004957
Bob Wilson5bafff32009-06-22 23:27:02 +00004958// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004959defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004960 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004961// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004962defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4963 "vqmovn", "s", int_arm_neon_vqmovns>;
4964defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4965 "vqmovn", "u", int_arm_neon_vqmovnu>;
4966defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4967 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004968// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004969defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4970defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004971
4972// Vector Conversions.
4973
Johnny Chen9e088762010-03-17 17:52:21 +00004974// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004975def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4976 v2i32, v2f32, fp_to_sint>;
4977def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4978 v2i32, v2f32, fp_to_uint>;
4979def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4980 v2f32, v2i32, sint_to_fp>;
4981def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4982 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004983
Johnny Chen6c8648b2010-03-17 23:26:50 +00004984def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4985 v4i32, v4f32, fp_to_sint>;
4986def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4987 v4i32, v4f32, fp_to_uint>;
4988def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4989 v4f32, v4i32, sint_to_fp>;
4990def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4991 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004992
4993// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00004994let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00004995def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004996 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004997def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004998 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004999def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005000 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005001def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005002 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005003}
Bob Wilson5bafff32009-06-22 23:27:02 +00005004
Owen Andersonb589be92011-11-15 19:55:00 +00005005let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005006def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005007 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005008def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005009 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005010def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005011 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005012def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005013 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005014}
Bob Wilson5bafff32009-06-22 23:27:02 +00005015
Bob Wilson04063562010-12-15 22:14:12 +00005016// VCVT : Vector Convert Between Half-Precision and Single-Precision.
5017def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
5018 IIC_VUNAQ, "vcvt", "f16.f32",
5019 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
5020 Requires<[HasNEON, HasFP16]>;
5021def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
5022 IIC_VUNAQ, "vcvt", "f32.f16",
5023 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
5024 Requires<[HasNEON, HasFP16]>;
5025
Bob Wilsond8e17572009-08-12 22:31:50 +00005026// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00005027
5028// VREV64 : Vector Reverse elements within 64-bit doublewords
5029
Evan Chengf81bf152009-11-23 21:57:23 +00005030class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005031 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
5032 (ins DPR:$Vm), IIC_VMOVD,
5033 OpcodeStr, Dt, "$Vd, $Vm", "",
5034 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005035class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005036 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
5037 (ins QPR:$Vm), IIC_VMOVQ,
5038 OpcodeStr, Dt, "$Vd, $Vm", "",
5039 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005040
Evan Chengf81bf152009-11-23 21:57:23 +00005041def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
5042def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
5043def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005044def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005045
Evan Chengf81bf152009-11-23 21:57:23 +00005046def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
5047def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
5048def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005049def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005050
5051// VREV32 : Vector Reverse elements within 32-bit words
5052
Evan Chengf81bf152009-11-23 21:57:23 +00005053class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005054 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
5055 (ins DPR:$Vm), IIC_VMOVD,
5056 OpcodeStr, Dt, "$Vd, $Vm", "",
5057 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005058class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005059 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
5060 (ins QPR:$Vm), IIC_VMOVQ,
5061 OpcodeStr, Dt, "$Vd, $Vm", "",
5062 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005063
Evan Chengf81bf152009-11-23 21:57:23 +00005064def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
5065def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005066
Evan Chengf81bf152009-11-23 21:57:23 +00005067def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
5068def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005069
5070// VREV16 : Vector Reverse elements within 16-bit halfwords
5071
Evan Chengf81bf152009-11-23 21:57:23 +00005072class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005073 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
5074 (ins DPR:$Vm), IIC_VMOVD,
5075 OpcodeStr, Dt, "$Vd, $Vm", "",
5076 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005077class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005078 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
5079 (ins QPR:$Vm), IIC_VMOVQ,
5080 OpcodeStr, Dt, "$Vd, $Vm", "",
5081 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005082
Evan Chengf81bf152009-11-23 21:57:23 +00005083def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
5084def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005085
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005086// Other Vector Shuffles.
5087
Bob Wilson5e8b8332011-01-07 04:59:04 +00005088// Aligned extractions: really just dropping registers
5089
5090class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5091 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5092 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5093
5094def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5095
5096def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5097
5098def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5099
5100def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5101
5102def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5103
5104
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005105// VEXT : Vector Extract
5106
Jim Grosbach587f5062011-12-02 23:34:39 +00005107class VEXTd<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005108 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
Jim Grosbach587f5062011-12-02 23:34:39 +00005109 (ins DPR:$Vn, DPR:$Vm, immTy:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005110 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5111 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005112 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005113 bits<4> index;
5114 let Inst{11-8} = index{3-0};
5115}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005116
Jim Grosbach587f5062011-12-02 23:34:39 +00005117class VEXTq<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005118 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005119 (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005120 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5121 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005122 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005123 bits<4> index;
5124 let Inst{11-8} = index{3-0};
5125}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005126
Jim Grosbach587f5062011-12-02 23:34:39 +00005127def VEXTd8 : VEXTd<"vext", "8", v8i8, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005128 let Inst{11-8} = index{3-0};
5129}
Jim Grosbach587f5062011-12-02 23:34:39 +00005130def VEXTd16 : VEXTd<"vext", "16", v4i16, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005131 let Inst{11-9} = index{2-0};
5132 let Inst{8} = 0b0;
5133}
Jim Grosbach587f5062011-12-02 23:34:39 +00005134def VEXTd32 : VEXTd<"vext", "32", v2i32, imm0_1> {
Owen Anderson7a258252010-11-03 18:16:27 +00005135 let Inst{11-10} = index{1-0};
5136 let Inst{9-8} = 0b00;
5137}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005138def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5139 (v2f32 DPR:$Vm),
5140 (i32 imm:$index))),
5141 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005142
Jim Grosbach587f5062011-12-02 23:34:39 +00005143def VEXTq8 : VEXTq<"vext", "8", v16i8, imm0_15> {
Owen Anderson7a258252010-11-03 18:16:27 +00005144 let Inst{11-8} = index{3-0};
5145}
Jim Grosbach587f5062011-12-02 23:34:39 +00005146def VEXTq16 : VEXTq<"vext", "16", v8i16, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005147 let Inst{11-9} = index{2-0};
5148 let Inst{8} = 0b0;
5149}
Jim Grosbach587f5062011-12-02 23:34:39 +00005150def VEXTq32 : VEXTq<"vext", "32", v4i32, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005151 let Inst{11-10} = index{1-0};
5152 let Inst{9-8} = 0b00;
5153}
Jim Grosbach8759c3f2011-12-08 22:19:04 +00005154def VEXTq64 : VEXTq<"vext", "64", v2i64, imm0_1> {
Jim Grosbach587f5062011-12-02 23:34:39 +00005155 let Inst{11} = index{0};
5156 let Inst{10-8} = 0b000;
5157}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005158def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5159 (v4f32 QPR:$Vm),
5160 (i32 imm:$index))),
5161 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005162
Bob Wilson64efd902009-08-08 05:53:00 +00005163// VTRN : Vector Transpose
5164
Evan Chengf81bf152009-11-23 21:57:23 +00005165def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5166def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5167def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005168
Evan Chengf81bf152009-11-23 21:57:23 +00005169def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5170def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5171def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005172
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005173// VUZP : Vector Unzip (Deinterleave)
5174
Evan Chengf81bf152009-11-23 21:57:23 +00005175def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5176def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5177def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005178
Evan Chengf81bf152009-11-23 21:57:23 +00005179def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5180def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5181def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005182
5183// VZIP : Vector Zip (Interleave)
5184
Evan Chengf81bf152009-11-23 21:57:23 +00005185def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5186def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5187def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005188
Evan Chengf81bf152009-11-23 21:57:23 +00005189def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5190def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5191def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005192
Bob Wilson114a2662009-08-12 20:51:55 +00005193// Vector Table Lookup and Table Extension.
5194
5195// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005196let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005197def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005198 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005199 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5200 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5201 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005202let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005203def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005204 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005205 (ins VecListTwoD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5206 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005207def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005208 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005209 (ins VecListThreeD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5210 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005211def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005212 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005213 (ins VecListFourD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005214 NVTBLFrm, IIC_VTB4,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005215 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005216} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005217
Bob Wilsonbd916c52010-09-13 23:55:10 +00005218def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005219 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005220def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005221 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005222def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005223 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005224
Bob Wilson114a2662009-08-12 20:51:55 +00005225// VTBX : Vector Table Extension
5226def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005227 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005228 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5229 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005230 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005231 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005232let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005233def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005234 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005235 (ins DPR:$orig, VecListTwoD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5236 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005237def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005238 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005239 (ins DPR:$orig, VecListThreeD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005240 NVTBLFrm, IIC_VTBX3,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005241 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005242 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005243def VTBX4
Jim Grosbach60d99a52011-12-15 22:27:11 +00005244 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd),
5245 (ins DPR:$orig, VecListFourD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5246 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005247 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005248} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005249
Bob Wilsonbd916c52010-09-13 23:55:10 +00005250def VTBX2Pseudo
5251 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005252 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005253def VTBX3Pseudo
5254 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005255 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005256def VTBX4Pseudo
5257 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005258 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005259} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005260
Bob Wilson5bafff32009-06-22 23:27:02 +00005261//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005262// NEON instructions for single-precision FP math
5263//===----------------------------------------------------------------------===//
5264
Bob Wilson0e6d5402010-12-13 23:02:31 +00005265class N2VSPat<SDNode OpNode, NeonI Inst>
5266 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005267 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005268 (v2f32 (COPY_TO_REGCLASS (Inst
5269 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005270 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5271 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005272
5273class N3VSPat<SDNode OpNode, NeonI Inst>
5274 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005275 (EXTRACT_SUBREG
5276 (v2f32 (COPY_TO_REGCLASS (Inst
5277 (INSERT_SUBREG
5278 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5279 SPR:$a, ssub_0),
5280 (INSERT_SUBREG
5281 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5282 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005283
5284class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5285 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005286 (EXTRACT_SUBREG
5287 (v2f32 (COPY_TO_REGCLASS (Inst
5288 (INSERT_SUBREG
5289 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5290 SPR:$acc, ssub_0),
5291 (INSERT_SUBREG
5292 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5293 SPR:$a, ssub_0),
5294 (INSERT_SUBREG
5295 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5296 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005297
Bob Wilson4711d5c2010-12-13 23:02:37 +00005298def : N3VSPat<fadd, VADDfd>;
5299def : N3VSPat<fsub, VSUBfd>;
5300def : N3VSPat<fmul, VMULfd>;
5301def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005302 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005303def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005304 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005305def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005306def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005307def : N3VSPat<NEONfmax, VMAXfd>;
5308def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005309def : N2VSPat<arm_ftosi, VCVTf2sd>;
5310def : N2VSPat<arm_ftoui, VCVTf2ud>;
5311def : N2VSPat<arm_sitof, VCVTs2fd>;
5312def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005313
Evan Cheng1d2426c2009-08-07 19:30:41 +00005314//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005315// Non-Instruction Patterns
5316//===----------------------------------------------------------------------===//
5317
5318// bit_convert
5319def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5320def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5321def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5322def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5323def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5324def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5325def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5326def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5327def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5328def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5329def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5330def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5331def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5332def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5333def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5334def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5335def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5336def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5337def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5338def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5339def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5340def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5341def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5342def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5343def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5344def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5345def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5346def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5347def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5348def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5349
5350def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5351def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5352def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5353def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5354def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5355def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5356def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5357def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5358def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5359def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5360def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5361def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5362def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5363def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5364def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5365def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5366def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5367def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5368def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5369def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5370def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5371def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5372def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5373def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5374def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5375def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5376def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5377def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5378def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5379def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005380
5381
5382//===----------------------------------------------------------------------===//
5383// Assembler aliases
5384//
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005385
Jim Grosbach21d7fb82011-12-09 23:34:09 +00005386def : VFP2InstAlias<"fmdhr${p} $Dd, $Rn",
5387 (VSETLNi32 DPR:$Dd, GPR:$Rn, 1, pred:$p)>;
5388def : VFP2InstAlias<"fmdlr${p} $Dd, $Rn",
5389 (VSETLNi32 DPR:$Dd, GPR:$Rn, 0, pred:$p)>;
5390
Jim Grosbachef448762011-11-14 23:11:19 +00005391
Jim Grosbachd9004412011-12-07 22:52:54 +00005392// VADD two-operand aliases.
5393def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5394 (VADDv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5395def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5396 (VADDv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5397def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5398 (VADDv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5399def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5400 (VADDv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5401
5402def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5403 (VADDv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5404def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5405 (VADDv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5406def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5407 (VADDv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5408def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5409 (VADDv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5410
5411def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5412 (VADDfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5413def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5414 (VADDfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5415
Jim Grosbach12031342011-12-08 20:56:26 +00005416// VSUB two-operand aliases.
5417def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5418 (VSUBv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5419def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5420 (VSUBv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5421def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5422 (VSUBv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5423def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5424 (VSUBv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5425
5426def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5427 (VSUBv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5428def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5429 (VSUBv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5430def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5431 (VSUBv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5432def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5433 (VSUBv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5434
5435def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5436 (VSUBfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5437def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5438 (VSUBfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5439
Jim Grosbach30a264e2011-12-07 23:01:10 +00005440// VADDW two-operand aliases.
5441def : NEONInstAlias<"vaddw${p}.s8 $Vdn, $Vm",
5442 (VADDWsv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5443def : NEONInstAlias<"vaddw${p}.s16 $Vdn, $Vm",
5444 (VADDWsv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5445def : NEONInstAlias<"vaddw${p}.s32 $Vdn, $Vm",
5446 (VADDWsv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5447def : NEONInstAlias<"vaddw${p}.u8 $Vdn, $Vm",
5448 (VADDWuv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5449def : NEONInstAlias<"vaddw${p}.u16 $Vdn, $Vm",
5450 (VADDWuv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5451def : NEONInstAlias<"vaddw${p}.u32 $Vdn, $Vm",
5452 (VADDWuv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5453
Jim Grosbach43329832011-12-09 21:46:04 +00005454// VAND/VBIC/VEOR/VORR accept but do not require a type suffix.
Jim Grosbachef448762011-11-14 23:11:19 +00005455defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5456 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5457defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5458 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005459defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5460 (VBICd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5461defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5462 (VBICq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005463defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5464 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5465defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5466 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5467defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5468 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5469defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5470 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005471// ... two-operand aliases
5472def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5473 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5474def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5475 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005476def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5477 (VBICd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5478def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5479 (VBICq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005480def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5481 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5482def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5483 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005484def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005485 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005486def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005487 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5488
5489defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5490 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5491defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5492 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5493defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5494 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5495defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5496 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5497defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5498 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5499defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5500 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005501
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005502// VMUL two-operand aliases.
Jim Grosbach1c2c8a92011-12-08 20:42:35 +00005503def : NEONInstAlias<"vmul${p}.p8 $Qdn, $Qm",
5504 (VMULpq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5505def : NEONInstAlias<"vmul${p}.i8 $Qdn, $Qm",
5506 (VMULv16i8 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5507def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Qm",
5508 (VMULv8i16 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5509def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Qm",
5510 (VMULv4i32 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5511
5512def : NEONInstAlias<"vmul${p}.p8 $Ddn, $Dm",
5513 (VMULpd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5514def : NEONInstAlias<"vmul${p}.i8 $Ddn, $Dm",
5515 (VMULv8i8 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5516def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm",
5517 (VMULv4i16 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5518def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm",
5519 (VMULv2i32 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5520
Jim Grosbach2b8810c2011-12-08 00:59:47 +00005521def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Qm",
5522 (VMULfq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5523def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm",
5524 (VMULfd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5525
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005526def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm$lane",
5527 (VMULslv4i16 DPR:$Ddn, DPR:$Ddn, DPR_8:$Dm,
5528 VectorIndex16:$lane, pred:$p)>;
5529def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Dm$lane",
5530 (VMULslv8i16 QPR:$Qdn, QPR:$Qdn, DPR_8:$Dm,
5531 VectorIndex16:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005532
5533def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm$lane",
5534 (VMULslv2i32 DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5535 VectorIndex32:$lane, pred:$p)>;
5536def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Dm$lane",
5537 (VMULslv4i32 QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5538 VectorIndex32:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005539
5540def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm$lane",
5541 (VMULslfd DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5542 VectorIndex32:$lane, pred:$p)>;
5543def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Dm$lane",
5544 (VMULslfq QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5545 VectorIndex32:$lane, pred:$p)>;
5546
Jim Grosbach9e7b42a2011-12-08 20:49:43 +00005547// VQADD (register) two-operand aliases.
5548def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5549 (VQADDsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5550def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5551 (VQADDsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5552def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5553 (VQADDsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5554def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5555 (VQADDsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5556def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5557 (VQADDuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5558def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5559 (VQADDuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5560def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5561 (VQADDuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5562def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5563 (VQADDuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5564
5565def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5566 (VQADDsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5567def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5568 (VQADDsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5569def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5570 (VQADDsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5571def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5572 (VQADDsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5573def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5574 (VQADDuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5575def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5576 (VQADDuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5577def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5578 (VQADDuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5579def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5580 (VQADDuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5581
Jim Grosbach730fe6c2011-12-08 01:30:04 +00005582// VSHL (immediate) two-operand aliases.
5583def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5584 (VSHLiv8i8 DPR:$Vdn, DPR:$Vdn, imm0_7:$imm, pred:$p)>;
5585def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5586 (VSHLiv4i16 DPR:$Vdn, DPR:$Vdn, imm0_15:$imm, pred:$p)>;
5587def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5588 (VSHLiv2i32 DPR:$Vdn, DPR:$Vdn, imm0_31:$imm, pred:$p)>;
5589def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5590 (VSHLiv1i64 DPR:$Vdn, DPR:$Vdn, imm0_63:$imm, pred:$p)>;
5591
5592def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5593 (VSHLiv16i8 QPR:$Vdn, QPR:$Vdn, imm0_7:$imm, pred:$p)>;
5594def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5595 (VSHLiv8i16 QPR:$Vdn, QPR:$Vdn, imm0_15:$imm, pred:$p)>;
5596def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5597 (VSHLiv4i32 QPR:$Vdn, QPR:$Vdn, imm0_31:$imm, pred:$p)>;
5598def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5599 (VSHLiv2i64 QPR:$Vdn, QPR:$Vdn, imm0_63:$imm, pred:$p)>;
5600
Jim Grosbachff4cbb42011-12-08 01:12:35 +00005601// VSHL (register) two-operand aliases.
5602def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5603 (VSHLsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5604def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5605 (VSHLsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5606def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5607 (VSHLsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5608def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5609 (VSHLsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5610def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5611 (VSHLuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5612def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5613 (VSHLuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5614def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5615 (VSHLuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5616def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5617 (VSHLuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5618
5619def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5620 (VSHLsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5621def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5622 (VSHLsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5623def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5624 (VSHLsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5625def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5626 (VSHLsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5627def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5628 (VSHLuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5629def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5630 (VSHLuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5631def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5632 (VSHLuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5633def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5634 (VSHLuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5635
Jim Grosbach6b044c22011-12-08 22:06:06 +00005636// VSHL (immediate) two-operand aliases.
5637def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5638 (VSHRsv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5639def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5640 (VSHRsv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5641def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5642 (VSHRsv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5643def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5644 (VSHRsv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5645
5646def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5647 (VSHRsv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5648def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5649 (VSHRsv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5650def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5651 (VSHRsv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5652def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5653 (VSHRsv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5654
5655def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5656 (VSHRuv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5657def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5658 (VSHRuv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5659def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5660 (VSHRuv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5661def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5662 (VSHRuv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5663
5664def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5665 (VSHRuv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5666def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5667 (VSHRuv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5668def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5669 (VSHRuv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5670def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5671 (VSHRuv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5672
Jim Grosbach872eedb2011-12-02 22:01:52 +00005673// VLD1 single-lane pseudo-instructions. These need special handling for
5674// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005675defm VLD1LNdAsm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005676 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005677defm VLD1LNdAsm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005678 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005679defm VLD1LNdAsm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005680 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005681
5682defm VLD1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005683 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005684defm VLD1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005685 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005686defm VLD1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005687 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005688defm VLD1LNdWB_register_Asm :
5689 NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
5690 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5691 rGPR:$Rm, pred:$p)>;
5692defm VLD1LNdWB_register_Asm :
5693 NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005694 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005695 rGPR:$Rm, pred:$p)>;
5696defm VLD1LNdWB_register_Asm :
5697 NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005698 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005699 rGPR:$Rm, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005700
5701
5702// VST1 single-lane pseudo-instructions. These need special handling for
5703// the lane index that an InstAlias can't handle, so we use these instead.
5704defm VST1LNdAsm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005705 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005706defm VST1LNdAsm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005707 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005708defm VST1LNdAsm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005709 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005710
5711defm VST1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005712 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005713defm VST1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005714 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005715defm VST1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005716 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005717defm VST1LNdWB_register_Asm :
5718 NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
5719 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5720 rGPR:$Rm, pred:$p)>;
5721defm VST1LNdWB_register_Asm :
5722 NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005723 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005724 rGPR:$Rm, pred:$p)>;
5725defm VST1LNdWB_register_Asm :
5726 NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005727 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005728 rGPR:$Rm, pred:$p)>;
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005729
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005730// VLD2 single-lane pseudo-instructions. These need special handling for
5731// the lane index that an InstAlias can't handle, so we use these instead.
5732defm VLD2LNdAsm : NEONDT8AsmPseudoInst<"vld2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005733 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005734defm VLD2LNdAsm : NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005735 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005736defm VLD2LNdAsm : NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005737 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005738
5739defm VLD2LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vld2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005740 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005741defm VLD2LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005742 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005743defm VLD2LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005744 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005745defm VLD2LNdWB_register_Asm :
5746 NEONDT8AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
5747 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
5748 rGPR:$Rm, pred:$p)>;
5749defm VLD2LNdWB_register_Asm :
5750 NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005751 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005752 rGPR:$Rm, pred:$p)>;
5753defm VLD2LNdWB_register_Asm :
5754 NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005755 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005756 rGPR:$Rm, pred:$p)>;
5757
5758
5759// VST2 single-lane pseudo-instructions. These need special handling for
5760// the lane index that an InstAlias can't handle, so we use these instead.
5761defm VST2LNdAsm : NEONDT8AsmPseudoInst<"vst2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005762 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005763defm VST2LNdAsm : NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005764 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005765defm VST2LNdAsm : NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005766 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005767
5768defm VST2LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vst2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005769 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005770defm VST2LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005771 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005772defm VST2LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005773 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005774defm VST2LNdWB_register_Asm :
5775 NEONDT8AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
5776 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
5777 rGPR:$Rm, pred:$p)>;
5778defm VST2LNdWB_register_Asm :
5779 NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005780 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005781 rGPR:$Rm, pred:$p)>;
5782defm VST2LNdWB_register_Asm :
5783 NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005784 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005785 rGPR:$Rm, pred:$p)>;
5786
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005787// VMOV takes an optional datatype suffix
5788defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5789 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
5790defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5791 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
5792
Jim Grosbach470855b2011-12-07 17:51:15 +00005793// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
5794// D-register versions.
Jim Grosbacha738da72011-12-15 22:56:33 +00005795def : NEONInstAlias<"vcle${p}.s8 $Dd, $Dn, $Dm",
5796 (VCGEsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5797def : NEONInstAlias<"vcle${p}.s16 $Dd, $Dn, $Dm",
5798 (VCGEsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5799def : NEONInstAlias<"vcle${p}.s32 $Dd, $Dn, $Dm",
5800 (VCGEsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5801def : NEONInstAlias<"vcle${p}.u8 $Dd, $Dn, $Dm",
5802 (VCGEuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5803def : NEONInstAlias<"vcle${p}.u16 $Dd, $Dn, $Dm",
5804 (VCGEuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5805def : NEONInstAlias<"vcle${p}.u32 $Dd, $Dn, $Dm",
5806 (VCGEuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5807def : NEONInstAlias<"vcle${p}.f32 $Dd, $Dn, $Dm",
5808 (VCGEfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5809// Q-register versions.
5810def : NEONInstAlias<"vcle${p}.s8 $Qd, $Qn, $Qm",
5811 (VCGEsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5812def : NEONInstAlias<"vcle${p}.s16 $Qd, $Qn, $Qm",
5813 (VCGEsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5814def : NEONInstAlias<"vcle${p}.s32 $Qd, $Qn, $Qm",
5815 (VCGEsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5816def : NEONInstAlias<"vcle${p}.u8 $Qd, $Qn, $Qm",
5817 (VCGEuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5818def : NEONInstAlias<"vcle${p}.u16 $Qd, $Qn, $Qm",
5819 (VCGEuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5820def : NEONInstAlias<"vcle${p}.u32 $Qd, $Qn, $Qm",
5821 (VCGEuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5822def : NEONInstAlias<"vcle${p}.f32 $Qd, $Qn, $Qm",
5823 (VCGEfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5824
5825// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
5826// D-register versions.
Jim Grosbach470855b2011-12-07 17:51:15 +00005827def : NEONInstAlias<"vclt${p}.s8 $Dd, $Dn, $Dm",
5828 (VCGTsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5829def : NEONInstAlias<"vclt${p}.s16 $Dd, $Dn, $Dm",
5830 (VCGTsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5831def : NEONInstAlias<"vclt${p}.s32 $Dd, $Dn, $Dm",
5832 (VCGTsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5833def : NEONInstAlias<"vclt${p}.u8 $Dd, $Dn, $Dm",
5834 (VCGTuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5835def : NEONInstAlias<"vclt${p}.u16 $Dd, $Dn, $Dm",
5836 (VCGTuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5837def : NEONInstAlias<"vclt${p}.u32 $Dd, $Dn, $Dm",
5838 (VCGTuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5839def : NEONInstAlias<"vclt${p}.f32 $Dd, $Dn, $Dm",
5840 (VCGTfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5841// Q-register versions.
5842def : NEONInstAlias<"vclt${p}.s8 $Qd, $Qn, $Qm",
5843 (VCGTsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5844def : NEONInstAlias<"vclt${p}.s16 $Qd, $Qn, $Qm",
5845 (VCGTsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5846def : NEONInstAlias<"vclt${p}.s32 $Qd, $Qn, $Qm",
5847 (VCGTsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5848def : NEONInstAlias<"vclt${p}.u8 $Qd, $Qn, $Qm",
5849 (VCGTuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5850def : NEONInstAlias<"vclt${p}.u16 $Qd, $Qn, $Qm",
5851 (VCGTuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5852def : NEONInstAlias<"vclt${p}.u32 $Qd, $Qn, $Qm",
5853 (VCGTuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5854def : NEONInstAlias<"vclt${p}.f32 $Qd, $Qn, $Qm",
5855 (VCGTfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
Jim Grosbacha44f2c42011-12-08 00:43:47 +00005856
5857// Two-operand variants for VEXT
5858def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5859 (VEXTd8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_7:$imm, pred:$p)>;
5860def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5861 (VEXTd16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_3:$imm, pred:$p)>;
5862def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
5863 (VEXTd32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_1:$imm, pred:$p)>;
5864
5865def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5866 (VEXTq8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_15:$imm, pred:$p)>;
5867def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5868 (VEXTq16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_7:$imm, pred:$p)>;
5869def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
5870 (VEXTq32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_3:$imm, pred:$p)>;
5871def : NEONInstAlias<"vext${p}.64 $Vdn, $Vm, $imm",
5872 (VEXTq64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_1:$imm, pred:$p)>;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005873
Jim Grosbach0f293de2011-12-13 20:40:37 +00005874// Two-operand variants for VQDMULH
5875def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
5876 (VQDMULHv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5877def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
5878 (VQDMULHv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5879
5880def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
5881 (VQDMULHv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5882def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
5883 (VQDMULHv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5884
Jim Grosbach61b74b42011-12-19 18:57:38 +00005885// Two-operand variants for VMAX.
5886def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
5887 (VMAXsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5888def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
5889 (VMAXsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5890def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
5891 (VMAXsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5892def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
5893 (VMAXuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5894def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
5895 (VMAXuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5896def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
5897 (VMAXuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5898def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
5899 (VMAXfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5900
5901def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
5902 (VMAXsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5903def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
5904 (VMAXsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5905def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
5906 (VMAXsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5907def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
5908 (VMAXuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5909def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
5910 (VMAXuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5911def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
5912 (VMAXuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5913def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
5914 (VMAXfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5915
5916// Two-operand variants for VMIN.
5917def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
5918 (VMINsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5919def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
5920 (VMINsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5921def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
5922 (VMINsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5923def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
5924 (VMINuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5925def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
5926 (VMINuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5927def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
5928 (VMINuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5929def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
5930 (VMINfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5931
5932def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
5933 (VMINsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5934def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
5935 (VMINsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5936def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
5937 (VMINsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5938def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
5939 (VMINuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5940def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
5941 (VMINuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5942def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
5943 (VMINuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5944def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
5945 (VMINfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5946
Jim Grosbachd22170e2011-12-19 19:51:03 +00005947// Two-operand variants for VPADD.
5948def : NEONInstAlias<"vpadd${p}.i8 $Vdn, $Vm",
5949 (VPADDi8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5950def : NEONInstAlias<"vpadd${p}.i16 $Vdn, $Vm",
5951 (VPADDi16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5952def : NEONInstAlias<"vpadd${p}.i32 $Vdn, $Vm",
5953 (VPADDi32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5954def : NEONInstAlias<"vpadd${p}.f32 $Vdn, $Vm",
5955 (VPADDf DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5956
Jim Grosbach9b087852011-12-19 23:51:07 +00005957// "vmov Rd, #-imm" can be handled via "vmvn".
5958def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
5959 (VMVNv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
5960def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
5961 (VMVNv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
5962def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
5963 (VMOVv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
5964def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
5965 (VMOVv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
5966
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005967// 'gas' compatibility aliases for quad-word instructions. Strictly speaking,
5968// these should restrict to just the Q register variants, but the register
5969// classes are enough to match correctly regardless, so we keep it simple
5970// and just use MnemonicAlias.
5971def : NEONMnemonicAlias<"vbicq", "vbic">;
5972def : NEONMnemonicAlias<"vandq", "vand">;
5973def : NEONMnemonicAlias<"veorq", "veor">;
5974def : NEONMnemonicAlias<"vorrq", "vorr">;
5975
5976def : NEONMnemonicAlias<"vmovq", "vmov">;
5977def : NEONMnemonicAlias<"vmvnq", "vmvn">;
Jim Grosbachddecfe52011-12-16 00:12:22 +00005978// Explicit versions for floating point so that the FPImm variants get
5979// handled early. The parser gets confused otherwise.
5980def : NEONMnemonicAlias<"vmovq.f32", "vmov.f32">;
5981def : NEONMnemonicAlias<"vmovq.f64", "vmov.f64">;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005982
5983def : NEONMnemonicAlias<"vaddq", "vadd">;
5984def : NEONMnemonicAlias<"vsubq", "vsub">;
5985
5986def : NEONMnemonicAlias<"vminq", "vmin">;
5987def : NEONMnemonicAlias<"vmaxq", "vmax">;
5988
5989def : NEONMnemonicAlias<"vmulq", "vmul">;
5990
5991def : NEONMnemonicAlias<"vabsq", "vabs">;
5992
5993def : NEONMnemonicAlias<"vshlq", "vshl">;
5994def : NEONMnemonicAlias<"vshrq", "vshr">;
5995
5996def : NEONMnemonicAlias<"vcvtq", "vcvt">;
5997
5998def : NEONMnemonicAlias<"vcleq", "vcle">;
5999def : NEONMnemonicAlias<"vceqq", "vceq">;