blob: 853716b8f6219c81aa40544f10910e1e582b9e53 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng55d42002011-01-08 01:24:27 +000036#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/MachineBasicBlock.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineFunction.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000041#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000042#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000044#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000045#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng55d42002011-01-08 01:24:27 +000047#include "llvm/ADT/StringExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000048#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000049#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000050#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000051#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000052#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000053#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000054using namespace llvm;
55
Dale Johannesen51e28e62010-06-03 21:09:53 +000056STATISTIC(NumTailCalls, "Number of tail calls");
Evan Chengfc8475b2011-01-19 02:16:49 +000057STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Dale Johannesen51e28e62010-06-03 21:09:53 +000058
Bob Wilson703af3a2010-08-13 22:43:33 +000059// This option should go away when tail calls fully work.
60static cl::opt<bool>
61EnableARMTailCalls("arm-tail-calls", cl::Hidden,
62 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
63 cl::init(false));
64
Eric Christopher836c6242010-12-15 23:47:29 +000065cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000066EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000067 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000068 cl::init(false));
69
Evan Cheng46df4eb2010-06-16 07:35:02 +000070static cl::opt<bool>
71ARMInterworking("arm-interworking", cl::Hidden,
72 cl::desc("Enable / disable ARM interworking (for debugging only)"),
73 cl::init(true));
74
Owen Andersone50ed302009-08-10 22:56:29 +000075void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
76 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000077 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000078 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000079 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
80 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000081
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000083 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000084 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000085 }
86
Owen Andersone50ed302009-08-10 22:56:29 +000087 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000088 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000089 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +000090 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000091 if (ElemTy != MVT::i32) {
92 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
93 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
94 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
95 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
96 }
Owen Anderson70671842009-08-10 20:18:46 +000097 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
98 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +000099 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Bob Wilson5e8b8332011-01-07 04:59:04 +0000100 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Legal);
Bob Wilsond0910c42010-04-06 22:02:24 +0000101 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
102 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000103 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000104 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
105 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
106 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000107 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
108 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000109 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
110 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
111 setTruncStoreAction(VT.getSimpleVT(),
112 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000113 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000114 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000115
116 // Promote all bit-wise operations.
117 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000119 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
120 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000121 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000122 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000123 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000124 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000125 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000126 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000127 }
Bob Wilson16330762009-09-16 00:17:28 +0000128
129 // Neon does not support vector divide/remainder operations.
130 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
131 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
133 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
134 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
135 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000136}
137
Owen Andersone50ed302009-08-10 22:56:29 +0000138void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000139 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000141}
142
Owen Andersone50ed302009-08-10 22:56:29 +0000143void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000144 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000146}
147
Chris Lattnerf0144122009-07-28 03:13:23 +0000148static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
149 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000150 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000151
Chris Lattner80ec2792009-08-02 00:34:36 +0000152 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000153}
154
Evan Chenga8e29892007-01-19 07:51:42 +0000155ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000156 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000157 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000158 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000159 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000160
Evan Chengb1df8f22007-04-27 08:15:43 +0000161 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000162 // Uses VFP for Thumb libfuncs if available.
163 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
164 // Single-precision floating-point arithmetic.
165 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
166 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
167 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
168 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 // Double-precision floating-point arithmetic.
171 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
172 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
173 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
174 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000175
Evan Chengb1df8f22007-04-27 08:15:43 +0000176 // Single-precision comparisons.
177 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
178 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
179 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
180 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
181 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
182 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
183 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
184 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000185
Evan Chengb1df8f22007-04-27 08:15:43 +0000186 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000194
Evan Chengb1df8f22007-04-27 08:15:43 +0000195 // Double-precision comparisons.
196 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
197 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
198 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
199 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
200 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
201 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
202 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
203 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000204
Evan Chengb1df8f22007-04-27 08:15:43 +0000205 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 // Floating-point to integer conversions.
215 // i64 conversions are done via library routines even when generating VFP
216 // instructions, so use the same ones.
217 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
218 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
219 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
220 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000221
Evan Chengb1df8f22007-04-27 08:15:43 +0000222 // Conversions between floating types.
223 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
224 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
225
226 // Integer to floating-point conversions.
227 // i64 conversions are done via library routines even when generating VFP
228 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000229 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
230 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000231 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
232 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
233 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
234 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
235 }
Evan Chenga8e29892007-01-19 07:51:42 +0000236 }
237
Bob Wilson2f954612009-05-22 17:38:41 +0000238 // These libcalls are not available in 32-bit.
239 setLibcallName(RTLIB::SHL_I128, 0);
240 setLibcallName(RTLIB::SRL_I128, 0);
241 setLibcallName(RTLIB::SRA_I128, 0);
242
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000243 if (Subtarget->isAAPCS_ABI()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000244 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000245 // RTABI chapter 4.1.2, Table 2
246 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
247 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
248 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
249 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
250 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
251 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
252 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
253 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
254
255 // Double-precision floating-point comparison helper functions
256 // RTABI chapter 4.1.2, Table 3
257 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
258 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
259 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
260 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
261 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
262 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
263 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
264 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
265 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
266 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
267 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
268 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
269 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
270 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
271 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
272 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
273 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
278 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
279 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
280 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
281
282 // Single-precision floating-point arithmetic helper functions
283 // RTABI chapter 4.1.2, Table 4
284 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
285 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
286 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
287 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
288 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
289 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
290 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
291 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
292
293 // Single-precision floating-point comparison helper functions
294 // RTABI chapter 4.1.2, Table 5
295 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
296 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
297 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
298 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
299 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
300 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
301 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
302 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
303 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
304 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
305 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
306 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
307 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
308 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
309 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
310 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
311 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
316 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
317 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
318 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
319
320 // Floating-point to integer conversions.
321 // RTABI chapter 4.1.2, Table 6
322 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
323 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
324 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
325 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
326 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
327 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
328 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
329 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
330 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
335 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
336 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
337 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
338
339 // Conversions between floating types.
340 // RTABI chapter 4.1.2, Table 7
341 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
342 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
343 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000344 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000345
346 // Integer to floating-point conversions.
347 // RTABI chapter 4.1.2, Table 8
348 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
349 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
350 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
351 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
352 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
353 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
354 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
355 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
356 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
361 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
362 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
363 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
364
365 // Long long helper functions
366 // RTABI chapter 4.2, Table 9
367 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
368 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
369 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
370 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
371 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
372 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
373 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
376 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
377 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
378 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
379
380 // Integer division functions
381 // RTABI chapter 4.3.1
382 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
383 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
384 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
385 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
386 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
387 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
388 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
391 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
392 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000393 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000394 }
395
David Goodwinf1daf7d2009-07-08 23:10:31 +0000396 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000398 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000400 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000402 if (!Subtarget->isFPOnlySP())
403 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000406 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000407
408 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 addDRTypeForNEON(MVT::v2f32);
410 addDRTypeForNEON(MVT::v8i8);
411 addDRTypeForNEON(MVT::v4i16);
412 addDRTypeForNEON(MVT::v2i32);
413 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000414
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 addQRTypeForNEON(MVT::v4f32);
416 addQRTypeForNEON(MVT::v2f64);
417 addQRTypeForNEON(MVT::v16i8);
418 addQRTypeForNEON(MVT::v8i16);
419 addQRTypeForNEON(MVT::v4i32);
420 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000421
Bob Wilson74dc72e2009-09-15 23:55:57 +0000422 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
423 // neither Neon nor VFP support any arithmetic operations on it.
424 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
425 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
426 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
427 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
428 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
429 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
430 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
431 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
432 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
433 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
434 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
435 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
436 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
437 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
438 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
439 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
440 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
441 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
442 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
443 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
444 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
445 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
446 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
447 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
448
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000449 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
450
Bob Wilson642b3292009-09-16 00:32:15 +0000451 // Neon does not support some operations on v1i64 and v2i64 types.
452 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000453 // Custom handling for some quad-vector types to detect VMULL.
454 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
455 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
456 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begeman7973f352011-02-11 20:53:29 +0000457 // Custom handling for some vector types to avoid expensive expansions
458 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
459 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
460 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
461 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000462 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
463 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
464
Bob Wilson1c3ef902011-02-07 17:43:21 +0000465 setTargetDAGCombine(ISD::INTRINSIC_VOID);
466 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson5bafff32009-06-22 23:27:02 +0000467 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
468 setTargetDAGCombine(ISD::SHL);
469 setTargetDAGCombine(ISD::SRL);
470 setTargetDAGCombine(ISD::SRA);
471 setTargetDAGCombine(ISD::SIGN_EXTEND);
472 setTargetDAGCombine(ISD::ZERO_EXTEND);
473 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000474 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000475 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000476 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson31600902010-12-21 06:43:19 +0000477 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
478 setTargetDAGCombine(ISD::STORE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000479 }
480
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000481 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000482
483 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000485
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000486 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000488
Evan Chenga8e29892007-01-19 07:51:42 +0000489 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000490 if (!Subtarget->isThumb1Only()) {
491 for (unsigned im = (unsigned)ISD::PRE_INC;
492 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 setIndexedLoadAction(im, MVT::i1, Legal);
494 setIndexedLoadAction(im, MVT::i8, Legal);
495 setIndexedLoadAction(im, MVT::i16, Legal);
496 setIndexedLoadAction(im, MVT::i32, Legal);
497 setIndexedStoreAction(im, MVT::i1, Legal);
498 setIndexedStoreAction(im, MVT::i8, Legal);
499 setIndexedStoreAction(im, MVT::i16, Legal);
500 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000501 }
Evan Chenga8e29892007-01-19 07:51:42 +0000502 }
503
504 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000505 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::MUL, MVT::i64, Expand);
507 setOperationAction(ISD::MULHU, MVT::i32, Expand);
508 setOperationAction(ISD::MULHS, MVT::i32, Expand);
509 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
510 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000511 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::MUL, MVT::i64, Expand);
513 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000514 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000516 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000517 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000518 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000519 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::SRL, MVT::i64, Custom);
521 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000522
523 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000525 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000527 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000528 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000529
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000530 // Only ARMv6 has BSWAP.
531 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000532 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000533
Evan Chenga8e29892007-01-19 07:51:42 +0000534 // These are expanded into libcalls.
Evan Cheng1f190c82010-11-19 06:28:11 +0000535 if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000536 // v7M has a hardware divider
537 setOperationAction(ISD::SDIV, MVT::i32, Expand);
538 setOperationAction(ISD::UDIV, MVT::i32, Expand);
539 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::SREM, MVT::i32, Expand);
541 setOperationAction(ISD::UREM, MVT::i32, Expand);
542 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
543 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000544
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
546 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
547 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
548 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000549 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000550
Evan Chengfb3611d2010-05-11 07:26:32 +0000551 setOperationAction(ISD::TRAP, MVT::Other, Legal);
552
Evan Chenga8e29892007-01-19 07:51:42 +0000553 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::VASTART, MVT::Other, Custom);
555 setOperationAction(ISD::VAARG, MVT::Other, Expand);
556 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
557 setOperationAction(ISD::VAEND, MVT::Other, Expand);
558 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
559 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000560 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikov5899a602011-01-24 22:38:45 +0000561 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
562 setExceptionPointerRegister(ARM::R0);
563 setExceptionSelectorRegister(ARM::R1);
564
Evan Cheng3a1588a2010-04-15 22:20:34 +0000565 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000566 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
567 // the default expansion.
568 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000569 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000570 // membarrier needs custom lowering; the rest are legal and handled
571 // normally.
572 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
573 } else {
574 // Set them all for expansion, which will force libcalls.
575 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
576 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
577 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
578 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000579 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
580 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
581 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000582 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
584 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
585 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
586 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
587 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
588 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
589 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
590 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
591 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
592 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
593 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
594 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
595 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
596 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
599 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000600 // Since the libcalls include locking, fold in the fences
601 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000602 }
603 // 64-bit versions are always libcalls (for now)
604 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000605 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000606 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
607 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
608 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
609 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
610 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
611 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000612
Evan Cheng416941d2010-11-04 05:19:35 +0000613 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000614
Eli Friedmana2c6f452010-06-26 04:36:50 +0000615 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
616 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
618 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000619 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000621
Nate Begemand1fb5832010-08-03 21:31:55 +0000622 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000623 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
624 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000625 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000626 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
627 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000628
629 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000631 if (Subtarget->isTargetDarwin()) {
632 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
633 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000634 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000635 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setOperationAction(ISD::SETCC, MVT::i32, Expand);
638 setOperationAction(ISD::SETCC, MVT::f32, Expand);
639 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000640 setOperationAction(ISD::SELECT, MVT::i32, Custom);
641 setOperationAction(ISD::SELECT, MVT::f32, Custom);
642 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
644 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
645 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000646
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
648 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
649 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
650 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
651 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000652
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000653 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 setOperationAction(ISD::FSIN, MVT::f64, Expand);
655 setOperationAction(ISD::FSIN, MVT::f32, Expand);
656 setOperationAction(ISD::FCOS, MVT::f32, Expand);
657 setOperationAction(ISD::FCOS, MVT::f64, Expand);
658 setOperationAction(ISD::FREM, MVT::f64, Expand);
659 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000660 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
662 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000663 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::FPOW, MVT::f64, Expand);
665 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000666
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000667 // Various VFP goodness
668 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000669 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
670 if (Subtarget->hasVFP2()) {
671 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
672 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
673 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
674 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
675 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000676 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000677 if (!Subtarget->hasFP16()) {
678 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
679 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000680 }
Evan Cheng110cf482008-04-01 01:50:16 +0000681 }
Evan Chenga8e29892007-01-19 07:51:42 +0000682
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000683 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000684 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000685 setTargetDAGCombine(ISD::ADD);
686 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000687 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000688
Owen Anderson080c0922010-11-05 19:27:46 +0000689 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000690 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000691 if (Subtarget->hasNEON())
692 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000693
Evan Chenga8e29892007-01-19 07:51:42 +0000694 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000695
Evan Chengf7d87ee2010-05-21 00:43:17 +0000696 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
697 setSchedulingPreference(Sched::RegPressure);
698 else
699 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000700
Evan Cheng05219282011-01-06 06:52:41 +0000701 //// temporary - rewrite interface to use type
702 maxStoresPerMemcpy = maxStoresPerMemcpyOptSize = 1;
Evan Chengf6799392010-06-26 01:52:05 +0000703
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000704 // On ARM arguments smaller than 4 bytes are extended, so all arguments
705 // are at least 4 bytes aligned.
706 setMinStackArgumentAlignment(4);
707
Evan Chengfff606d2010-09-24 19:07:23 +0000708 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000709}
710
Andrew Trick32cec0a2011-01-19 02:35:27 +0000711// FIXME: It might make sense to define the representative register class as the
712// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
713// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
714// SPR's representative would be DPR_VFP2. This should work well if register
715// pressure tracking were modified such that a register use would increment the
716// pressure of the register class's representative and all of it's super
717// classes' representatives transitively. We have not implemented this because
718// of the difficulty prior to coalescing of modeling operand register classes
719// due to the common occurence of cross class copies and subregister insertions
720// and extractions.
Evan Cheng4f6b4672010-07-21 06:09:07 +0000721std::pair<const TargetRegisterClass*, uint8_t>
722ARMTargetLowering::findRepresentativeClass(EVT VT) const{
723 const TargetRegisterClass *RRC = 0;
724 uint8_t Cost = 1;
725 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000726 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000727 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000728 // Use DPR as representative register class for all floating point
729 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
730 // the cost is 1 for both f32 and f64.
731 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000732 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000733 RRC = ARM::DPRRegisterClass;
Andrew Trick32cec0a2011-01-19 02:35:27 +0000734 // When NEON is used for SP, only half of the register file is available
735 // because operations that define both SP and DP results will be constrained
736 // to the VFP2 class (D0-D15). We currently model this constraint prior to
737 // coalescing by double-counting the SP regs. See the FIXME above.
738 if (Subtarget->useNEONForSinglePrecisionFP())
739 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000740 break;
741 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
742 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000743 RRC = ARM::DPRRegisterClass;
744 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000745 break;
746 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000747 RRC = ARM::DPRRegisterClass;
748 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000749 break;
750 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000751 RRC = ARM::DPRRegisterClass;
752 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000753 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000754 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000755 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000756}
757
Evan Chenga8e29892007-01-19 07:51:42 +0000758const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
759 switch (Opcode) {
760 default: return 0;
761 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Cheng53519f02011-01-21 18:55:51 +0000762 case ARMISD::WrapperDYN: return "ARMISD::WrapperDYN";
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000763 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Chenga8e29892007-01-19 07:51:42 +0000764 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
765 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000766 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000767 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
768 case ARMISD::tCALL: return "ARMISD::tCALL";
769 case ARMISD::BRCOND: return "ARMISD::BRCOND";
770 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000771 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000772 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
773 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
774 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000775 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000776 case ARMISD::CMPFP: return "ARMISD::CMPFP";
777 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000778 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000779 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
780 case ARMISD::CMOV: return "ARMISD::CMOV";
781 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000782
Jim Grosbach3482c802010-01-18 19:58:49 +0000783 case ARMISD::RBIT: return "ARMISD::RBIT";
784
Bob Wilson76a312b2010-03-19 22:51:32 +0000785 case ARMISD::FTOSI: return "ARMISD::FTOSI";
786 case ARMISD::FTOUI: return "ARMISD::FTOUI";
787 case ARMISD::SITOF: return "ARMISD::SITOF";
788 case ARMISD::UITOF: return "ARMISD::UITOF";
789
Evan Chenga8e29892007-01-19 07:51:42 +0000790 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
791 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
792 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000793
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000794 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
795 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000796
Evan Chengc5942082009-10-28 06:55:03 +0000797 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
798 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000799 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000800
Dale Johannesen51e28e62010-06-03 21:09:53 +0000801 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000802
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000803 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000804
Evan Cheng86198642009-08-07 00:34:42 +0000805 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
806
Jim Grosbach3728e962009-12-10 00:11:09 +0000807 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000808 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000809
Evan Chengdfed19f2010-11-03 06:34:55 +0000810 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
811
Bob Wilson5bafff32009-06-22 23:27:02 +0000812 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000813 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000814 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000815 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
816 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000817 case ARMISD::VCGEU: return "ARMISD::VCGEU";
818 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000819 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
820 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000821 case ARMISD::VCGTU: return "ARMISD::VCGTU";
822 case ARMISD::VTST: return "ARMISD::VTST";
823
824 case ARMISD::VSHL: return "ARMISD::VSHL";
825 case ARMISD::VSHRs: return "ARMISD::VSHRs";
826 case ARMISD::VSHRu: return "ARMISD::VSHRu";
827 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
828 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
829 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
830 case ARMISD::VSHRN: return "ARMISD::VSHRN";
831 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
832 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
833 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
834 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
835 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
836 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
837 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
838 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
839 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
840 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
841 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
842 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
843 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
844 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000845 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000846 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000847 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000848 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000849 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000850 case ARMISD::VREV64: return "ARMISD::VREV64";
851 case ARMISD::VREV32: return "ARMISD::VREV32";
852 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000853 case ARMISD::VZIP: return "ARMISD::VZIP";
854 case ARMISD::VUZP: return "ARMISD::VUZP";
855 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000856 case ARMISD::VMULLs: return "ARMISD::VMULLs";
857 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000858 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000859 case ARMISD::FMAX: return "ARMISD::FMAX";
860 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000861 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +0000862 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
863 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000864 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
865 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
866 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson1c3ef902011-02-07 17:43:21 +0000867 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
868 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
869 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
870 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
871 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
872 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
873 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
874 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
875 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
876 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
877 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
878 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
879 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
880 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
881 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
882 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
883 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Chenga8e29892007-01-19 07:51:42 +0000884 }
885}
886
Evan Cheng06b666c2010-05-15 02:18:07 +0000887/// getRegClassFor - Return the register class that should be used for the
888/// specified value type.
889TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
890 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
891 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
892 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000893 if (Subtarget->hasNEON()) {
894 if (VT == MVT::v4i64)
895 return ARM::QQPRRegisterClass;
896 else if (VT == MVT::v8i64)
897 return ARM::QQQQPRRegisterClass;
898 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000899 return TargetLowering::getRegClassFor(VT);
900}
901
Eric Christopherab695882010-07-21 22:26:11 +0000902// Create a fast isel object.
903FastISel *
904ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
905 return ARM::createFastISel(funcInfo);
906}
907
Bill Wendlingb4202b82009-07-01 18:50:55 +0000908/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000909unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000910 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000911}
912
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000913/// getMaximalGlobalOffset - Returns the maximal possible offset which can
914/// be used for loads / stores from the global.
915unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
916 return (Subtarget->isThumb1Only() ? 127 : 4095);
917}
918
Evan Cheng1cc39842010-05-20 23:26:43 +0000919Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000920 unsigned NumVals = N->getNumValues();
921 if (!NumVals)
922 return Sched::RegPressure;
923
924 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000925 EVT VT = N->getValueType(i);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000926 if (VT == MVT::Glue || VT == MVT::Other)
Evan Chengd7e473c2010-10-29 18:07:31 +0000927 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000928 if (VT.isFloatingPoint() || VT.isVector())
929 return Sched::Latency;
930 }
Evan Chengc10f5432010-05-28 23:25:23 +0000931
932 if (!N->isMachineOpcode())
933 return Sched::RegPressure;
934
935 // Load are scheduled for latency even if there instruction itinerary
936 // is not available.
937 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
938 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000939
940 if (TID.getNumDefs() == 0)
941 return Sched::RegPressure;
942 if (!Itins->isEmpty() &&
943 Itins->getOperandCycle(TID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000944 return Sched::Latency;
945
Evan Cheng1cc39842010-05-20 23:26:43 +0000946 return Sched::RegPressure;
947}
948
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000949// FIXME: Move to RegInfo
Evan Cheng31446872010-07-23 22:39:59 +0000950unsigned
951ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
952 MachineFunction &MF) const {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000953 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000954
Evan Cheng31446872010-07-23 22:39:59 +0000955 switch (RC->getID()) {
956 default:
957 return 0;
958 case ARM::tGPRRegClassID:
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000959 return TFI->hasFP(MF) ? 4 : 5;
Evan Chengac096802010-08-10 19:30:19 +0000960 case ARM::GPRRegClassID: {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000961 unsigned FP = TFI->hasFP(MF) ? 1 : 0;
Evan Chengac096802010-08-10 19:30:19 +0000962 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
963 }
Evan Cheng31446872010-07-23 22:39:59 +0000964 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
965 case ARM::DPRRegClassID:
966 return 32 - 10;
967 }
968}
969
Evan Chenga8e29892007-01-19 07:51:42 +0000970//===----------------------------------------------------------------------===//
971// Lowering Code
972//===----------------------------------------------------------------------===//
973
Evan Chenga8e29892007-01-19 07:51:42 +0000974/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
975static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
976 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000977 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000978 case ISD::SETNE: return ARMCC::NE;
979 case ISD::SETEQ: return ARMCC::EQ;
980 case ISD::SETGT: return ARMCC::GT;
981 case ISD::SETGE: return ARMCC::GE;
982 case ISD::SETLT: return ARMCC::LT;
983 case ISD::SETLE: return ARMCC::LE;
984 case ISD::SETUGT: return ARMCC::HI;
985 case ISD::SETUGE: return ARMCC::HS;
986 case ISD::SETULT: return ARMCC::LO;
987 case ISD::SETULE: return ARMCC::LS;
988 }
989}
990
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000991/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
992static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000993 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000994 CondCode2 = ARMCC::AL;
995 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000996 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000997 case ISD::SETEQ:
998 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
999 case ISD::SETGT:
1000 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1001 case ISD::SETGE:
1002 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1003 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001004 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +00001005 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1006 case ISD::SETO: CondCode = ARMCC::VC; break;
1007 case ISD::SETUO: CondCode = ARMCC::VS; break;
1008 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1009 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1010 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1011 case ISD::SETLT:
1012 case ISD::SETULT: CondCode = ARMCC::LT; break;
1013 case ISD::SETLE:
1014 case ISD::SETULE: CondCode = ARMCC::LE; break;
1015 case ISD::SETNE:
1016 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1017 }
Evan Chenga8e29892007-01-19 07:51:42 +00001018}
1019
Bob Wilson1f595bb2009-04-17 19:07:39 +00001020//===----------------------------------------------------------------------===//
1021// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +00001022//===----------------------------------------------------------------------===//
1023
1024#include "ARMGenCallingConv.inc"
1025
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001026/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1027/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001028CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001029 bool Return,
1030 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001031 switch (CC) {
1032 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001033 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001034 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +00001035 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +00001036 if (!Subtarget->isAAPCS_ABI())
1037 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1038 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1039 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1040 }
1041 // Fallthrough
1042 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001043 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +00001044 if (!Subtarget->isAAPCS_ABI())
1045 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1046 else if (Subtarget->hasVFP2() &&
1047 FloatABIType == FloatABI::Hard && !isVarArg)
1048 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1049 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1050 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001051 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +00001052 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001053 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001054 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001055 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001056 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001057 }
1058}
1059
Dan Gohman98ca4f22009-08-05 01:29:28 +00001060/// LowerCallResult - Lower the result values of a call into the
1061/// appropriate copies out of appropriate physical registers.
1062SDValue
1063ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001064 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001065 const SmallVectorImpl<ISD::InputArg> &Ins,
1066 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001067 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001068
Bob Wilson1f595bb2009-04-17 19:07:39 +00001069 // Assign locations to each value returned by this call.
1070 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001071 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001072 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001073 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001074 CCAssignFnForNode(CallConv, /* Return*/ true,
1075 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001076
1077 // Copy all of the result registers out of their specified physreg.
1078 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1079 CCValAssign VA = RVLocs[i];
1080
Bob Wilson80915242009-04-25 00:33:20 +00001081 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001082 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001083 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001084 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001085 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001086 Chain = Lo.getValue(1);
1087 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001088 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001089 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001090 InFlag);
1091 Chain = Hi.getValue(1);
1092 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001093 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001094
Owen Anderson825b72b2009-08-11 20:47:22 +00001095 if (VA.getLocVT() == MVT::v2f64) {
1096 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1097 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1098 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001099
1100 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001101 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001102 Chain = Lo.getValue(1);
1103 InFlag = Lo.getValue(2);
1104 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001105 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001106 Chain = Hi.getValue(1);
1107 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001108 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001109 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1110 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001111 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001112 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001113 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1114 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001115 Chain = Val.getValue(1);
1116 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001117 }
Bob Wilson80915242009-04-25 00:33:20 +00001118
1119 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001120 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001121 case CCValAssign::Full: break;
1122 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001123 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001124 break;
1125 }
1126
Dan Gohman98ca4f22009-08-05 01:29:28 +00001127 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001128 }
1129
Dan Gohman98ca4f22009-08-05 01:29:28 +00001130 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001131}
1132
1133/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1134/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001135/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001136/// a byval function parameter.
1137/// Sometimes what we are copying is the end of a larger object, the part that
1138/// does not fit in registers.
1139static SDValue
1140CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1141 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1142 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001143 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001144 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001145 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001146 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001147}
1148
Bob Wilsondee46d72009-04-17 20:35:10 +00001149/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001150SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001151ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1152 SDValue StackPtr, SDValue Arg,
1153 DebugLoc dl, SelectionDAG &DAG,
1154 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001155 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001156 unsigned LocMemOffset = VA.getLocMemOffset();
1157 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1158 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001159 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001160 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001161
Bob Wilson1f595bb2009-04-17 19:07:39 +00001162 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001163 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001164 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001165}
1166
Dan Gohman98ca4f22009-08-05 01:29:28 +00001167void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001168 SDValue Chain, SDValue &Arg,
1169 RegsToPassVector &RegsToPass,
1170 CCValAssign &VA, CCValAssign &NextVA,
1171 SDValue &StackPtr,
1172 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001173 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001174
Jim Grosbache5165492009-11-09 00:11:35 +00001175 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001177 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1178
1179 if (NextVA.isRegLoc())
1180 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1181 else {
1182 assert(NextVA.isMemLoc());
1183 if (StackPtr.getNode() == 0)
1184 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1185
Dan Gohman98ca4f22009-08-05 01:29:28 +00001186 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1187 dl, DAG, NextVA,
1188 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001189 }
1190}
1191
Dan Gohman98ca4f22009-08-05 01:29:28 +00001192/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001193/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1194/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001195SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001196ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001197 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001198 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001199 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001200 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001201 const SmallVectorImpl<ISD::InputArg> &Ins,
1202 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001203 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001204 MachineFunction &MF = DAG.getMachineFunction();
1205 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1206 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001207 // Temporarily disable tail calls so things don't break.
1208 if (!EnableARMTailCalls)
1209 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001210 if (isTailCall) {
1211 // Check if it's really possible to do a tail call.
1212 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1213 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001214 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001215 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1216 // detected sibcalls.
1217 if (isTailCall) {
1218 ++NumTailCalls;
1219 IsSibCall = true;
1220 }
1221 }
Evan Chenga8e29892007-01-19 07:51:42 +00001222
Bob Wilson1f595bb2009-04-17 19:07:39 +00001223 // Analyze operands of the call, assigning locations to each operand.
1224 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001225 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1226 *DAG.getContext());
1227 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001228 CCAssignFnForNode(CallConv, /* Return*/ false,
1229 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001230
Bob Wilson1f595bb2009-04-17 19:07:39 +00001231 // Get a count of how many bytes are to be pushed on the stack.
1232 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001233
Dale Johannesen51e28e62010-06-03 21:09:53 +00001234 // For tail calls, memory operands are available in our caller's stack.
1235 if (IsSibCall)
1236 NumBytes = 0;
1237
Evan Chenga8e29892007-01-19 07:51:42 +00001238 // Adjust the stack pointer for the new arguments...
1239 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001240 if (!IsSibCall)
1241 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001242
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001243 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001244
Bob Wilson5bafff32009-06-22 23:27:02 +00001245 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001246 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001247
Bob Wilson1f595bb2009-04-17 19:07:39 +00001248 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001249 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001250 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1251 i != e;
1252 ++i, ++realArgIdx) {
1253 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001254 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001255 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001256 bool isByVal = Flags.isByVal();
Evan Chenga8e29892007-01-19 07:51:42 +00001257
Bob Wilson1f595bb2009-04-17 19:07:39 +00001258 // Promote the value if needed.
1259 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001260 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001261 case CCValAssign::Full: break;
1262 case CCValAssign::SExt:
1263 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1264 break;
1265 case CCValAssign::ZExt:
1266 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1267 break;
1268 case CCValAssign::AExt:
1269 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1270 break;
1271 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001272 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001273 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001274 }
1275
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001276 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001277 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001278 if (VA.getLocVT() == MVT::v2f64) {
1279 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1280 DAG.getConstant(0, MVT::i32));
1281 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1282 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001283
Dan Gohman98ca4f22009-08-05 01:29:28 +00001284 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001285 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1286
1287 VA = ArgLocs[++i]; // skip ahead to next loc
1288 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001289 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001290 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1291 } else {
1292 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001293
Dan Gohman98ca4f22009-08-05 01:29:28 +00001294 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1295 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001296 }
1297 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001298 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001299 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001300 }
1301 } else if (VA.isRegLoc()) {
1302 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastingsf222e592011-02-28 17:17:53 +00001303 } else if (!IsSibCall || isByVal) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001304 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001305
Dan Gohman98ca4f22009-08-05 01:29:28 +00001306 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1307 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001308 }
Evan Chenga8e29892007-01-19 07:51:42 +00001309 }
1310
1311 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001312 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001313 &MemOpChains[0], MemOpChains.size());
1314
1315 // Build a sequence of copy-to-reg nodes chained together with token chain
1316 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001317 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001318 // Tail call byval lowering might overwrite argument registers so in case of
1319 // tail call optimization the copies to registers are lowered later.
1320 if (!isTailCall)
1321 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1322 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1323 RegsToPass[i].second, InFlag);
1324 InFlag = Chain.getValue(1);
1325 }
Evan Chenga8e29892007-01-19 07:51:42 +00001326
Dale Johannesen51e28e62010-06-03 21:09:53 +00001327 // For tail calls lower the arguments to the 'real' stack slot.
1328 if (isTailCall) {
1329 // Force all the incoming stack arguments to be loaded from the stack
1330 // before any new outgoing arguments are stored to the stack, because the
1331 // outgoing stack slots may alias the incoming argument stack slots, and
1332 // the alias isn't otherwise explicit. This is slightly more conservative
1333 // than necessary, because it means that each store effectively depends
1334 // on every argument instead of just those arguments it would clobber.
1335
1336 // Do not flag preceeding copytoreg stuff together with the following stuff.
1337 InFlag = SDValue();
1338 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1339 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1340 RegsToPass[i].second, InFlag);
1341 InFlag = Chain.getValue(1);
1342 }
1343 InFlag =SDValue();
1344 }
1345
Bill Wendling056292f2008-09-16 21:48:12 +00001346 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1347 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1348 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001349 bool isDirect = false;
1350 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001351 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001352 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001353
1354 if (EnableARMLongCalls) {
1355 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1356 && "long-calls with non-static relocation model!");
1357 // Handle a global address or an external symbol. If it's not one of
1358 // those, the target's already in a register, so we don't need to do
1359 // anything extra.
1360 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001361 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001362 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001363 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbache7b52522010-04-14 22:28:31 +00001364 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1365 ARMPCLabelIndex,
1366 ARMCP::CPValue, 0);
1367 // Get the address of the callee into a register
1368 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1369 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1370 Callee = DAG.getLoad(getPointerTy(), dl,
1371 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001372 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001373 false, false, 0);
1374 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1375 const char *Sym = S->getSymbol();
1376
1377 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001378 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbache7b52522010-04-14 22:28:31 +00001379 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1380 Sym, ARMPCLabelIndex, 0);
1381 // Get the address of the callee into a register
1382 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1383 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1384 Callee = DAG.getLoad(getPointerTy(), dl,
1385 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001386 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001387 false, false, 0);
1388 }
1389 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001390 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001391 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001392 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001393 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001394 getTargetMachine().getRelocationModel() != Reloc::Static;
1395 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001396 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001397 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001398 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001399 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001400 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001401 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001402 ARMPCLabelIndex,
1403 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001404 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001405 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001406 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001407 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001408 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001409 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001410 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001411 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001412 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001413 } else {
1414 // On ELF targets for PIC code, direct calls should go through the PLT
1415 unsigned OpFlags = 0;
1416 if (Subtarget->isTargetELF() &&
1417 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1418 OpFlags = ARMII::MO_PLT;
1419 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1420 }
Bill Wendling056292f2008-09-16 21:48:12 +00001421 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001422 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001423 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001424 getTargetMachine().getRelocationModel() != Reloc::Static;
1425 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001426 // tBX takes a register source operand.
1427 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001428 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001429 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001430 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001431 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001432 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001433 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001434 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001435 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001436 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001437 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001438 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001439 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001440 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001441 } else {
1442 unsigned OpFlags = 0;
1443 // On ELF targets for PIC code, direct calls should go through the PLT
1444 if (Subtarget->isTargetELF() &&
1445 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1446 OpFlags = ARMII::MO_PLT;
1447 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1448 }
Evan Chenga8e29892007-01-19 07:51:42 +00001449 }
1450
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001451 // FIXME: handle tail calls differently.
1452 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001453 if (Subtarget->isThumb()) {
1454 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001455 CallOpc = ARMISD::CALL_NOLINK;
1456 else
1457 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1458 } else {
1459 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001460 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1461 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001462 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001463
Dan Gohman475871a2008-07-27 21:46:04 +00001464 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001465 Ops.push_back(Chain);
1466 Ops.push_back(Callee);
1467
1468 // Add argument registers to the end of the list so that they are known live
1469 // into the call.
1470 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1471 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1472 RegsToPass[i].second.getValueType()));
1473
Gabor Greifba36cb52008-08-28 21:40:38 +00001474 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001475 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001476
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001477 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001478 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001479 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001480
Duncan Sands4bdcb612008-07-02 17:40:58 +00001481 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001482 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001483 InFlag = Chain.getValue(1);
1484
Chris Lattnere563bbc2008-10-11 22:08:30 +00001485 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1486 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001488 InFlag = Chain.getValue(1);
1489
Bob Wilson1f595bb2009-04-17 19:07:39 +00001490 // Handle result values, copying them out of physregs into vregs that we
1491 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001492 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1493 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001494}
1495
Stuart Hastingsf222e592011-02-28 17:17:53 +00001496/// HandleByVal - Every parameter *after* a byval parameter is passed
1497/// on the stack. Confiscate all the parameter registers to insure
1498/// this.
1499void
1500llvm::ARMTargetLowering::HandleByVal(CCState *State) const {
1501 static const unsigned RegList1[] = {
1502 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1503 };
1504 do {} while (State->AllocateReg(RegList1, 4));
1505}
1506
Dale Johannesen51e28e62010-06-03 21:09:53 +00001507/// MatchingStackOffset - Return true if the given stack call argument is
1508/// already available in the same position (relatively) of the caller's
1509/// incoming argument stack.
1510static
1511bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1512 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1513 const ARMInstrInfo *TII) {
1514 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1515 int FI = INT_MAX;
1516 if (Arg.getOpcode() == ISD::CopyFromReg) {
1517 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001518 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesen51e28e62010-06-03 21:09:53 +00001519 return false;
1520 MachineInstr *Def = MRI->getVRegDef(VR);
1521 if (!Def)
1522 return false;
1523 if (!Flags.isByVal()) {
1524 if (!TII->isLoadFromStackSlot(Def, FI))
1525 return false;
1526 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001527 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001528 }
1529 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1530 if (Flags.isByVal())
1531 // ByVal argument is passed in as a pointer but it's now being
1532 // dereferenced. e.g.
1533 // define @foo(%struct.X* %A) {
1534 // tail call @bar(%struct.X* byval %A)
1535 // }
1536 return false;
1537 SDValue Ptr = Ld->getBasePtr();
1538 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1539 if (!FINode)
1540 return false;
1541 FI = FINode->getIndex();
1542 } else
1543 return false;
1544
1545 assert(FI != INT_MAX);
1546 if (!MFI->isFixedObjectIndex(FI))
1547 return false;
1548 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1549}
1550
1551/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1552/// for tail call optimization. Targets which want to do tail call
1553/// optimization should implement this function.
1554bool
1555ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1556 CallingConv::ID CalleeCC,
1557 bool isVarArg,
1558 bool isCalleeStructRet,
1559 bool isCallerStructRet,
1560 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001561 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001562 const SmallVectorImpl<ISD::InputArg> &Ins,
1563 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001564 const Function *CallerF = DAG.getMachineFunction().getFunction();
1565 CallingConv::ID CallerCC = CallerF->getCallingConv();
1566 bool CCMatch = CallerCC == CalleeCC;
1567
1568 // Look for obvious safe cases to perform tail call optimization that do not
1569 // require ABI changes. This is what gcc calls sibcall.
1570
Jim Grosbach7616b642010-06-16 23:45:49 +00001571 // Do not sibcall optimize vararg calls unless the call site is not passing
1572 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001573 if (isVarArg && !Outs.empty())
1574 return false;
1575
1576 // Also avoid sibcall optimization if either caller or callee uses struct
1577 // return semantics.
1578 if (isCalleeStructRet || isCallerStructRet)
1579 return false;
1580
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001581 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001582 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001583 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1584 // LR. This means if we need to reload LR, it takes an extra instructions,
1585 // which outweighs the value of the tail call; but here we don't know yet
1586 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001587 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001588 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001589
1590 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1591 // but we need to make sure there are enough registers; the only valid
1592 // registers are the 4 used for parameters. We don't currently do this
1593 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001594 if (Subtarget->isThumb1Only())
1595 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001596
Dale Johannesen51e28e62010-06-03 21:09:53 +00001597 // If the calling conventions do not match, then we'd better make sure the
1598 // results are returned in the same way as what the caller expects.
1599 if (!CCMatch) {
1600 SmallVector<CCValAssign, 16> RVLocs1;
1601 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1602 RVLocs1, *DAG.getContext());
1603 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1604
1605 SmallVector<CCValAssign, 16> RVLocs2;
1606 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1607 RVLocs2, *DAG.getContext());
1608 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1609
1610 if (RVLocs1.size() != RVLocs2.size())
1611 return false;
1612 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1613 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1614 return false;
1615 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1616 return false;
1617 if (RVLocs1[i].isRegLoc()) {
1618 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1619 return false;
1620 } else {
1621 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1622 return false;
1623 }
1624 }
1625 }
1626
1627 // If the callee takes no arguments then go on to check the results of the
1628 // call.
1629 if (!Outs.empty()) {
1630 // Check if stack adjustment is needed. For now, do not do this if any
1631 // argument is passed on the stack.
1632 SmallVector<CCValAssign, 16> ArgLocs;
1633 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1634 ArgLocs, *DAG.getContext());
1635 CCInfo.AnalyzeCallOperands(Outs,
1636 CCAssignFnForNode(CalleeCC, false, isVarArg));
1637 if (CCInfo.getNextStackOffset()) {
1638 MachineFunction &MF = DAG.getMachineFunction();
1639
1640 // Check if the arguments are already laid out in the right way as
1641 // the caller's fixed stack objects.
1642 MachineFrameInfo *MFI = MF.getFrameInfo();
1643 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1644 const ARMInstrInfo *TII =
1645 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001646 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1647 i != e;
1648 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001649 CCValAssign &VA = ArgLocs[i];
1650 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001651 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001652 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001653 if (VA.getLocInfo() == CCValAssign::Indirect)
1654 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001655 if (VA.needsCustom()) {
1656 // f64 and vector types are split into multiple registers or
1657 // register/stack-slot combinations. The types will not match
1658 // the registers; give up on memory f64 refs until we figure
1659 // out what to do about this.
1660 if (!VA.isRegLoc())
1661 return false;
1662 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001663 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001664 if (RegVT == MVT::v2f64) {
1665 if (!ArgLocs[++i].isRegLoc())
1666 return false;
1667 if (!ArgLocs[++i].isRegLoc())
1668 return false;
1669 }
1670 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001671 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1672 MFI, MRI, TII))
1673 return false;
1674 }
1675 }
1676 }
1677 }
1678
1679 return true;
1680}
1681
Dan Gohman98ca4f22009-08-05 01:29:28 +00001682SDValue
1683ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001684 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001685 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001686 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001687 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001688
Bob Wilsondee46d72009-04-17 20:35:10 +00001689 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001690 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001691
Bob Wilsondee46d72009-04-17 20:35:10 +00001692 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001693 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1694 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001695
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001697 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1698 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001699
1700 // If this is the first return lowered for this function, add
1701 // the regs to the liveout set for the function.
1702 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1703 for (unsigned i = 0; i != RVLocs.size(); ++i)
1704 if (RVLocs[i].isRegLoc())
1705 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001706 }
1707
Bob Wilson1f595bb2009-04-17 19:07:39 +00001708 SDValue Flag;
1709
1710 // Copy the result values into the output registers.
1711 for (unsigned i = 0, realRVLocIdx = 0;
1712 i != RVLocs.size();
1713 ++i, ++realRVLocIdx) {
1714 CCValAssign &VA = RVLocs[i];
1715 assert(VA.isRegLoc() && "Can only return in registers!");
1716
Dan Gohmanc9403652010-07-07 15:54:55 +00001717 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001718
1719 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001720 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001721 case CCValAssign::Full: break;
1722 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001723 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001724 break;
1725 }
1726
Bob Wilson1f595bb2009-04-17 19:07:39 +00001727 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001728 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001729 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001730 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1731 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001732 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001733 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001734
1735 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1736 Flag = Chain.getValue(1);
1737 VA = RVLocs[++i]; // skip ahead to next loc
1738 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1739 HalfGPRs.getValue(1), Flag);
1740 Flag = Chain.getValue(1);
1741 VA = RVLocs[++i]; // skip ahead to next loc
1742
1743 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001744 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1745 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001746 }
1747 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1748 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001749 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001750 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001751 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001752 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001753 VA = RVLocs[++i]; // skip ahead to next loc
1754 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1755 Flag);
1756 } else
1757 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1758
Bob Wilsondee46d72009-04-17 20:35:10 +00001759 // Guarantee that all emitted copies are
1760 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001761 Flag = Chain.getValue(1);
1762 }
1763
1764 SDValue result;
1765 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001766 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001767 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001768 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001769
1770 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001771}
1772
Evan Cheng3d2125c2010-11-30 23:55:39 +00001773bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N) const {
1774 if (N->getNumValues() != 1)
1775 return false;
1776 if (!N->hasNUsesOfValue(1, 0))
1777 return false;
1778
1779 unsigned NumCopies = 0;
1780 SDNode* Copies[2];
1781 SDNode *Use = *N->use_begin();
1782 if (Use->getOpcode() == ISD::CopyToReg) {
1783 Copies[NumCopies++] = Use;
1784 } else if (Use->getOpcode() == ARMISD::VMOVRRD) {
1785 // f64 returned in a pair of GPRs.
1786 for (SDNode::use_iterator UI = Use->use_begin(), UE = Use->use_end();
1787 UI != UE; ++UI) {
1788 if (UI->getOpcode() != ISD::CopyToReg)
1789 return false;
1790 Copies[UI.getUse().getResNo()] = *UI;
1791 ++NumCopies;
1792 }
1793 } else if (Use->getOpcode() == ISD::BITCAST) {
1794 // f32 returned in a single GPR.
1795 if (!Use->hasNUsesOfValue(1, 0))
1796 return false;
1797 Use = *Use->use_begin();
1798 if (Use->getOpcode() != ISD::CopyToReg || !Use->hasNUsesOfValue(1, 0))
1799 return false;
1800 Copies[NumCopies++] = Use;
1801 } else {
1802 return false;
1803 }
1804
1805 if (NumCopies != 1 && NumCopies != 2)
1806 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001807
1808 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001809 for (unsigned i = 0; i < NumCopies; ++i) {
1810 SDNode *Copy = Copies[i];
1811 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
1812 UI != UE; ++UI) {
1813 if (UI->getOpcode() == ISD::CopyToReg) {
1814 SDNode *Use = *UI;
1815 if (Use == Copies[0] || Use == Copies[1])
1816 continue;
1817 return false;
1818 }
1819 if (UI->getOpcode() != ARMISD::RET_FLAG)
1820 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001821 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001822 }
1823 }
1824
Evan Cheng1bf891a2010-12-01 22:59:46 +00001825 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001826}
1827
Bob Wilsonb62d2572009-11-03 00:02:05 +00001828// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1829// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1830// one of the above mentioned nodes. It has to be wrapped because otherwise
1831// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1832// be used to form addressing mode. These wrapped nodes will be selected
1833// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001834static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001835 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001836 // FIXME there is no actual debug info here
1837 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001838 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001839 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001840 if (CP->isMachineConstantPoolEntry())
1841 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1842 CP->getAlignment());
1843 else
1844 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1845 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001847}
1848
Jim Grosbache1102ca2010-07-19 17:20:38 +00001849unsigned ARMTargetLowering::getJumpTableEncoding() const {
1850 return MachineJumpTableInfo::EK_Inline;
1851}
1852
Dan Gohmand858e902010-04-17 15:26:15 +00001853SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1854 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001855 MachineFunction &MF = DAG.getMachineFunction();
1856 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1857 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001858 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001859 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001860 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001861 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1862 SDValue CPAddr;
1863 if (RelocM == Reloc::Static) {
1864 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1865 } else {
1866 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001867 ARMPCLabelIndex = AFI->createPICLabelUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001868 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1869 ARMCP::CPBlockAddress,
1870 PCAdj);
1871 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1872 }
1873 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1874 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001875 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001876 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001877 if (RelocM == Reloc::Static)
1878 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001879 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001880 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001881}
1882
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001883// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001884SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001885ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001886 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001887 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001888 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001889 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001890 MachineFunction &MF = DAG.getMachineFunction();
1891 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001892 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001893 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001894 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001895 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001896 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001897 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001898 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001899 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001900 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001901 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001902
Evan Chenge7e0d622009-11-06 22:24:13 +00001903 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001904 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001905
1906 // call __tls_get_addr.
1907 ArgListTy Args;
1908 ArgListEntry Entry;
1909 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001910 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001911 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001912 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001913 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001914 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1915 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001916 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001917 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001918 return CallResult.first;
1919}
1920
1921// Lower ISD::GlobalTLSAddress using the "initial exec" or
1922// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001923SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001924ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001925 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001926 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001927 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001928 SDValue Offset;
1929 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001930 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001931 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001932 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001933
Chris Lattner4fb63d02009-07-15 04:12:33 +00001934 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001935 MachineFunction &MF = DAG.getMachineFunction();
1936 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001937 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge7e0d622009-11-06 22:24:13 +00001938 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001939 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1940 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001941 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001942 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001943 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001945 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001946 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001947 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001948 Chain = Offset.getValue(1);
1949
Evan Chenge7e0d622009-11-06 22:24:13 +00001950 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001951 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001952
Evan Cheng9eda6892009-10-31 03:39:36 +00001953 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001954 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001955 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001956 } else {
1957 // local exec model
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001958 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001959 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001961 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001962 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001963 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001964 }
1965
1966 // The address of the thread local variable is the add of the thread
1967 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001968 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001969}
1970
Dan Gohman475871a2008-07-27 21:46:04 +00001971SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001972ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001973 // TODO: implement the "local dynamic" model
1974 assert(Subtarget->isTargetELF() &&
1975 "TLS not implemented for non-ELF targets");
1976 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1977 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1978 // otherwise use the "Local Exec" TLS Model
1979 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1980 return LowerToTLSGeneralDynamicModel(GA, DAG);
1981 else
1982 return LowerToTLSExecModels(GA, DAG);
1983}
1984
Dan Gohman475871a2008-07-27 21:46:04 +00001985SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001986 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001987 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001988 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001989 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001990 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1991 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001992 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001993 ARMConstantPoolValue *CPV =
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001994 new ARMConstantPoolValue(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001995 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001996 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001997 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001998 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001999 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002000 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002001 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002002 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002003 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002004 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002005 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002006 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002007 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002008 }
2009
2010 // If we have T2 ops, we can materialize the address directly via movt/movw
2011 // pair. This is always cheaper.
2012 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002013 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002014 // FIXME: Once remat is capable of dealing with instructions with register
2015 // operands, expand this into two nodes.
2016 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2017 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002018 } else {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002019 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2020 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2021 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2022 MachinePointerInfo::getConstantPool(),
2023 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002024 }
2025}
2026
Dan Gohman475871a2008-07-27 21:46:04 +00002027SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002028 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002029 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002030 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002031 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00002032 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002033 MachineFunction &MF = DAG.getMachineFunction();
2034 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2035
2036 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002037 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002038 // FIXME: Once remat is capable of dealing with instructions with register
2039 // operands, expand this into two nodes.
Evan Cheng53519f02011-01-21 18:55:51 +00002040 if (RelocM == Reloc::Static)
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002041 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2042 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
2043
Evan Cheng53519f02011-01-21 18:55:51 +00002044 unsigned Wrapper = (RelocM == Reloc::PIC_)
2045 ? ARMISD::WrapperPIC : ARMISD::WrapperDYN;
2046 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT,
Evan Cheng9fe20092011-01-20 08:34:58 +00002047 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Evan Chengfc8475b2011-01-19 02:16:49 +00002048 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
2049 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
2050 MachinePointerInfo::getGOT(), false, false, 0);
2051 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002052 }
2053
2054 unsigned ARMPCLabelIndex = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002055 SDValue CPAddr;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002056 if (RelocM == Reloc::Static) {
Evan Cheng1606e8e2009-03-13 07:51:59 +00002057 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002058 } else {
2059 ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00002060 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
2061 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002062 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002063 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00002064 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002065 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00002066
Evan Cheng9eda6892009-10-31 03:39:36 +00002067 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002068 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002069 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002070 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002071
2072 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002073 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002074 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00002075 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00002076
Evan Cheng63476a82009-09-03 07:04:02 +00002077 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002078 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00002079 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002080
2081 return Result;
2082}
2083
Dan Gohman475871a2008-07-27 21:46:04 +00002084SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002085 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002086 assert(Subtarget->isTargetELF() &&
2087 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002088 MachineFunction &MF = DAG.getMachineFunction();
2089 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002090 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002091 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002092 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002093 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00002094 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
2095 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00002096 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002097 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002098 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002099 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002100 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002101 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002102 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002103 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002104}
2105
Jim Grosbach0e0da732009-05-12 23:59:14 +00002106SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00002107ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
2108 const {
2109 DebugLoc dl = Op.getDebugLoc();
2110 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
2111 Op.getOperand(0), Op.getOperand(1));
2112}
2113
2114SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002115ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2116 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002117 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002118 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
2119 Op.getOperand(1), Val);
2120}
2121
2122SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002123ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2124 DebugLoc dl = Op.getDebugLoc();
2125 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2126 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2127}
2128
2129SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002130ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002131 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002132 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002133 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002134 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002135 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002136 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002137 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002138 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2139 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002140 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002141 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002142 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002143 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002144 EVT PtrVT = getPointerTy();
2145 DebugLoc dl = Op.getDebugLoc();
2146 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2147 SDValue CPAddr;
2148 unsigned PCAdj = (RelocM != Reloc::PIC_)
2149 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002150 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002151 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2152 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002153 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002154 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002155 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002156 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002157 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002158 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002159
2160 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002161 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002162 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2163 }
2164 return Result;
2165 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002166 }
2167}
2168
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002169static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002170 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002171 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002172 if (!Subtarget->hasDataBarrier()) {
2173 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2174 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2175 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002176 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002177 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002178 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002179 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002180 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002181
2182 SDValue Op5 = Op.getOperand(5);
2183 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2184 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2185 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2186 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2187
2188 ARM_MB::MemBOpt DMBOpt;
2189 if (isDeviceBarrier)
2190 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2191 else
2192 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2193 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2194 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002195}
2196
Evan Chengdfed19f2010-11-03 06:34:55 +00002197static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2198 const ARMSubtarget *Subtarget) {
2199 // ARM pre v5TE and Thumb1 does not have preload instructions.
2200 if (!(Subtarget->isThumb2() ||
2201 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2202 // Just preserve the chain.
2203 return Op.getOperand(0);
2204
2205 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002206 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2207 if (!isRead &&
2208 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2209 // ARMv7 with MP extension has PLDW.
2210 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002211
2212 if (Subtarget->isThumb())
2213 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002214 isRead = ~isRead & 1;
2215 unsigned isData = Subtarget->isThumb() ? 0 : 1;
Evan Chengdfed19f2010-11-03 06:34:55 +00002216
Evan Cheng416941d2010-11-04 05:19:35 +00002217 // Currently there is no intrinsic that matches pli.
Evan Chengdfed19f2010-11-03 06:34:55 +00002218 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002219 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2220 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002221}
2222
Dan Gohman1e93df62010-04-17 14:41:14 +00002223static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2224 MachineFunction &MF = DAG.getMachineFunction();
2225 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2226
Evan Chenga8e29892007-01-19 07:51:42 +00002227 // vastart just stores the address of the VarArgsFrameIndex slot into the
2228 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002229 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002230 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002231 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002232 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002233 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2234 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002235}
2236
Dan Gohman475871a2008-07-27 21:46:04 +00002237SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002238ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2239 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002240 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002241 MachineFunction &MF = DAG.getMachineFunction();
2242 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2243
2244 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002245 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002246 RC = ARM::tGPRRegisterClass;
2247 else
2248 RC = ARM::GPRRegisterClass;
2249
2250 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002251 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002252 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002253
2254 SDValue ArgValue2;
2255 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002256 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002257 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002258
2259 // Create load node to retrieve arguments from the stack.
2260 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002261 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002262 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002263 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002264 } else {
Devang Patel68e6bee2011-02-21 23:21:26 +00002265 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002266 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002267 }
2268
Jim Grosbache5165492009-11-09 00:11:35 +00002269 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002270}
2271
2272SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002273ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002274 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002275 const SmallVectorImpl<ISD::InputArg>
2276 &Ins,
2277 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002278 SmallVectorImpl<SDValue> &InVals)
2279 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002280
Bob Wilson1f595bb2009-04-17 19:07:39 +00002281 MachineFunction &MF = DAG.getMachineFunction();
2282 MachineFrameInfo *MFI = MF.getFrameInfo();
2283
Bob Wilson1f595bb2009-04-17 19:07:39 +00002284 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2285
2286 // Assign locations to all of the incoming arguments.
2287 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002288 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2289 *DAG.getContext());
2290 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002291 CCAssignFnForNode(CallConv, /* Return*/ false,
2292 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002293
2294 SmallVector<SDValue, 16> ArgValues;
Stuart Hastingsf222e592011-02-28 17:17:53 +00002295 int lastInsIndex = -1;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002296
Stuart Hastingsf222e592011-02-28 17:17:53 +00002297 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002298 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2299 CCValAssign &VA = ArgLocs[i];
2300
Bob Wilsondee46d72009-04-17 20:35:10 +00002301 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002302 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002303 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002304
Bob Wilson1f595bb2009-04-17 19:07:39 +00002305 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002306 // f64 and vector types are split up into multiple registers or
2307 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002308 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002309 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002310 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002311 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002312 SDValue ArgValue2;
2313 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002314 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002315 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2316 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002317 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002318 false, false, 0);
2319 } else {
2320 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2321 Chain, DAG, dl);
2322 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002323 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2324 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002325 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002326 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002327 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2328 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002329 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002330
Bob Wilson5bafff32009-06-22 23:27:02 +00002331 } else {
2332 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002333
Owen Anderson825b72b2009-08-11 20:47:22 +00002334 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002335 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002336 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002337 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002338 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002339 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002340 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002341 RC = (AFI->isThumb1OnlyFunction() ?
2342 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002343 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002344 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002345
2346 // Transform the arguments in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002347 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002348 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002349 }
2350
2351 // If this is an 8 or 16-bit value, it is really passed promoted
2352 // to 32 bits. Insert an assert[sz]ext to capture this, then
2353 // truncate to the right size.
2354 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002355 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002356 case CCValAssign::Full: break;
2357 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002358 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002359 break;
2360 case CCValAssign::SExt:
2361 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2362 DAG.getValueType(VA.getValVT()));
2363 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2364 break;
2365 case CCValAssign::ZExt:
2366 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2367 DAG.getValueType(VA.getValVT()));
2368 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2369 break;
2370 }
2371
Dan Gohman98ca4f22009-08-05 01:29:28 +00002372 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002373
2374 } else { // VA.isRegLoc()
2375
2376 // sanity check
2377 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002378 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002379
Stuart Hastingsf222e592011-02-28 17:17:53 +00002380 int index = ArgLocs[i].getValNo();
2381
2382 // Some Ins[] entries become multiple ArgLoc[] entries.
2383 // Process them only once.
2384 if (index != lastInsIndex)
2385 {
2386 ISD::ArgFlagsTy Flags = Ins[index].Flags;
2387 // FIXME: For now, all byval parameter objects are marked mutable. This can be
2388 // changed with more analysis.
2389 // In case of tail call optimization mark all arguments mutable. Since they
2390 // could be overwritten by lowering of arguments in case of a tail call.
2391 if (Flags.isByVal()) {
2392 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
2393 VA.getLocMemOffset(), false);
2394 InVals.push_back(DAG.getFrameIndex(FI, getPointerTy()));
2395 } else {
2396 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
2397 VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002398
Stuart Hastingsf222e592011-02-28 17:17:53 +00002399 // Create load nodes to retrieve arguments from the stack.
2400 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2401 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2402 MachinePointerInfo::getFixedStack(FI),
2403 false, false, 0));
2404 }
2405 lastInsIndex = index;
2406 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00002407 }
2408 }
2409
2410 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002411 if (isVarArg) {
2412 static const unsigned GPRArgRegs[] = {
2413 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2414 };
2415
Bob Wilsondee46d72009-04-17 20:35:10 +00002416 unsigned NumGPRs = CCInfo.getFirstUnallocated
2417 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002418
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002419 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002420 unsigned VARegSize = (4 - NumGPRs) * 4;
2421 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002422 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002423 if (VARegSaveSize) {
2424 // If this function is vararg, store any remaining integer argument regs
2425 // to their spots on the stack so that they may be loaded by deferencing
2426 // the result of va_next.
2427 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002428 AFI->setVarArgsFrameIndex(
2429 MFI->CreateFixedObject(VARegSaveSize,
2430 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002431 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002432 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2433 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002434
Dan Gohman475871a2008-07-27 21:46:04 +00002435 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002436 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002437 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002438 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002439 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002440 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002441 RC = ARM::GPRRegisterClass;
2442
Devang Patel68e6bee2011-02-21 23:21:26 +00002443 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002444 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002445 SDValue Store =
2446 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002447 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2448 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002449 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002450 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002451 DAG.getConstant(4, getPointerTy()));
2452 }
2453 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002454 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002455 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002456 } else
2457 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002458 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002459 }
2460
Dan Gohman98ca4f22009-08-05 01:29:28 +00002461 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002462}
2463
2464/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002465static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002466 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002467 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002468 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002469 // Maybe this has already been legalized into the constant pool?
2470 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002471 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002472 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002473 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002474 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002475 }
2476 }
2477 return false;
2478}
2479
Evan Chenga8e29892007-01-19 07:51:42 +00002480/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2481/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002482SDValue
2483ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002484 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002485 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002486 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002487 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002488 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002489 // Constant does not fit, try adjusting it by one?
2490 switch (CC) {
2491 default: break;
2492 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002493 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002494 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002495 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002496 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002497 }
2498 break;
2499 case ISD::SETULT:
2500 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002501 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002502 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002503 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002504 }
2505 break;
2506 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002507 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002508 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002509 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002510 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002511 }
2512 break;
2513 case ISD::SETULE:
2514 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002515 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002516 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002518 }
2519 break;
2520 }
2521 }
2522 }
2523
2524 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002525 ARMISD::NodeType CompareType;
2526 switch (CondCode) {
2527 default:
2528 CompareType = ARMISD::CMP;
2529 break;
2530 case ARMCC::EQ:
2531 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002532 // Uses only Z Flag
2533 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002534 break;
2535 }
Evan Cheng218977b2010-07-13 19:27:42 +00002536 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002537 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002538}
2539
2540/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002541SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002542ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002543 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002544 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002545 if (!isFloatingPointZero(RHS))
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002546 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002547 else
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002548 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
2549 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002550}
2551
Bill Wendlingde2b1512010-08-11 08:43:16 +00002552SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2553 SDValue Cond = Op.getOperand(0);
2554 SDValue SelectTrue = Op.getOperand(1);
2555 SDValue SelectFalse = Op.getOperand(2);
2556 DebugLoc dl = Op.getDebugLoc();
2557
2558 // Convert:
2559 //
2560 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2561 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2562 //
2563 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2564 const ConstantSDNode *CMOVTrue =
2565 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2566 const ConstantSDNode *CMOVFalse =
2567 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2568
2569 if (CMOVTrue && CMOVFalse) {
2570 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2571 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2572
2573 SDValue True;
2574 SDValue False;
2575 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2576 True = SelectTrue;
2577 False = SelectFalse;
2578 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2579 True = SelectFalse;
2580 False = SelectTrue;
2581 }
2582
2583 if (True.getNode() && False.getNode()) {
2584 EVT VT = Cond.getValueType();
2585 SDValue ARMcc = Cond.getOperand(2);
2586 SDValue CCR = Cond.getOperand(3);
2587 SDValue Cmp = Cond.getOperand(4);
2588 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2589 }
2590 }
2591 }
2592
2593 return DAG.getSelectCC(dl, Cond,
2594 DAG.getConstant(0, Cond.getValueType()),
2595 SelectTrue, SelectFalse, ISD::SETNE);
2596}
2597
Dan Gohmand858e902010-04-17 15:26:15 +00002598SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002599 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002600 SDValue LHS = Op.getOperand(0);
2601 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002602 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002603 SDValue TrueVal = Op.getOperand(2);
2604 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002605 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002606
Owen Anderson825b72b2009-08-11 20:47:22 +00002607 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002608 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002609 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002610 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2611 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002612 }
2613
2614 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002615 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002616
Evan Cheng218977b2010-07-13 19:27:42 +00002617 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2618 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002619 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002620 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002621 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002622 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002623 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002624 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002625 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002626 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002627 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002628 }
2629 return Result;
2630}
2631
Evan Cheng218977b2010-07-13 19:27:42 +00002632/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2633/// to morph to an integer compare sequence.
2634static bool canChangeToInt(SDValue Op, bool &SeenZero,
2635 const ARMSubtarget *Subtarget) {
2636 SDNode *N = Op.getNode();
2637 if (!N->hasOneUse())
2638 // Otherwise it requires moving the value from fp to integer registers.
2639 return false;
2640 if (!N->getNumValues())
2641 return false;
2642 EVT VT = Op.getValueType();
2643 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2644 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2645 // vmrs are very slow, e.g. cortex-a8.
2646 return false;
2647
2648 if (isFloatingPointZero(Op)) {
2649 SeenZero = true;
2650 return true;
2651 }
2652 return ISD::isNormalLoad(N);
2653}
2654
2655static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2656 if (isFloatingPointZero(Op))
2657 return DAG.getConstant(0, MVT::i32);
2658
2659 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2660 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002661 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002662 Ld->isVolatile(), Ld->isNonTemporal(),
2663 Ld->getAlignment());
2664
2665 llvm_unreachable("Unknown VFP cmp argument!");
2666}
2667
2668static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2669 SDValue &RetVal1, SDValue &RetVal2) {
2670 if (isFloatingPointZero(Op)) {
2671 RetVal1 = DAG.getConstant(0, MVT::i32);
2672 RetVal2 = DAG.getConstant(0, MVT::i32);
2673 return;
2674 }
2675
2676 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2677 SDValue Ptr = Ld->getBasePtr();
2678 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2679 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002680 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002681 Ld->isVolatile(), Ld->isNonTemporal(),
2682 Ld->getAlignment());
2683
2684 EVT PtrType = Ptr.getValueType();
2685 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2686 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2687 PtrType, Ptr, DAG.getConstant(4, PtrType));
2688 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2689 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002690 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002691 Ld->isVolatile(), Ld->isNonTemporal(),
2692 NewAlign);
2693 return;
2694 }
2695
2696 llvm_unreachable("Unknown VFP cmp argument!");
2697}
2698
2699/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2700/// f32 and even f64 comparisons to integer ones.
2701SDValue
2702ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2703 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002704 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002705 SDValue LHS = Op.getOperand(2);
2706 SDValue RHS = Op.getOperand(3);
2707 SDValue Dest = Op.getOperand(4);
2708 DebugLoc dl = Op.getDebugLoc();
2709
2710 bool SeenZero = false;
2711 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2712 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002713 // If one of the operand is zero, it's safe to ignore the NaN case since
2714 // we only care about equality comparisons.
2715 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002716 // If unsafe fp math optimization is enabled and there are no othter uses of
2717 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2718 // to an integer comparison.
2719 if (CC == ISD::SETOEQ)
2720 CC = ISD::SETEQ;
2721 else if (CC == ISD::SETUNE)
2722 CC = ISD::SETNE;
2723
2724 SDValue ARMcc;
2725 if (LHS.getValueType() == MVT::f32) {
2726 LHS = bitcastf32Toi32(LHS, DAG);
2727 RHS = bitcastf32Toi32(RHS, DAG);
2728 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2729 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2730 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2731 Chain, Dest, ARMcc, CCR, Cmp);
2732 }
2733
2734 SDValue LHS1, LHS2;
2735 SDValue RHS1, RHS2;
2736 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2737 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2738 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2739 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002740 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002741 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2742 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2743 }
2744
2745 return SDValue();
2746}
2747
2748SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2749 SDValue Chain = Op.getOperand(0);
2750 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2751 SDValue LHS = Op.getOperand(2);
2752 SDValue RHS = Op.getOperand(3);
2753 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002754 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002755
Owen Anderson825b72b2009-08-11 20:47:22 +00002756 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002757 SDValue ARMcc;
2758 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002759 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002760 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002761 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002762 }
2763
Owen Anderson825b72b2009-08-11 20:47:22 +00002764 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002765
2766 if (UnsafeFPMath &&
2767 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2768 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2769 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2770 if (Result.getNode())
2771 return Result;
2772 }
2773
Evan Chenga8e29892007-01-19 07:51:42 +00002774 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002775 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002776
Evan Cheng218977b2010-07-13 19:27:42 +00002777 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2778 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002779 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002780 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002781 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002782 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002783 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002784 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2785 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002786 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002787 }
2788 return Res;
2789}
2790
Dan Gohmand858e902010-04-17 15:26:15 +00002791SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002792 SDValue Chain = Op.getOperand(0);
2793 SDValue Table = Op.getOperand(1);
2794 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002795 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002796
Owen Andersone50ed302009-08-10 22:56:29 +00002797 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002798 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2799 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002800 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002801 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002802 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002803 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2804 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002805 if (Subtarget->isThumb2()) {
2806 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2807 // which does another jump to the destination. This also makes it easier
2808 // to translate it to TBB / TBH later.
2809 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002810 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002811 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002812 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002813 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002814 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002815 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002816 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002817 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002818 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002819 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002820 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002821 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002822 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002823 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002824 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002825 }
Evan Chenga8e29892007-01-19 07:51:42 +00002826}
2827
Bob Wilson76a312b2010-03-19 22:51:32 +00002828static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2829 DebugLoc dl = Op.getDebugLoc();
2830 unsigned Opc;
2831
2832 switch (Op.getOpcode()) {
2833 default:
2834 assert(0 && "Invalid opcode!");
2835 case ISD::FP_TO_SINT:
2836 Opc = ARMISD::FTOSI;
2837 break;
2838 case ISD::FP_TO_UINT:
2839 Opc = ARMISD::FTOUI;
2840 break;
2841 }
2842 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002843 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00002844}
2845
2846static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2847 EVT VT = Op.getValueType();
2848 DebugLoc dl = Op.getDebugLoc();
2849 unsigned Opc;
2850
2851 switch (Op.getOpcode()) {
2852 default:
2853 assert(0 && "Invalid opcode!");
2854 case ISD::SINT_TO_FP:
2855 Opc = ARMISD::SITOF;
2856 break;
2857 case ISD::UINT_TO_FP:
2858 Opc = ARMISD::UITOF;
2859 break;
2860 }
2861
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002862 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00002863 return DAG.getNode(Opc, dl, VT, Op);
2864}
2865
Evan Cheng515fe3a2010-07-08 02:08:50 +00002866SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002867 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002868 SDValue Tmp0 = Op.getOperand(0);
2869 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002870 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002871 EVT VT = Op.getValueType();
2872 EVT SrcVT = Tmp1.getValueType();
Evan Chenge573fb32011-02-23 02:24:55 +00002873 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
2874 Tmp0.getOpcode() == ARMISD::VMOVDRR;
2875 bool UseNEON = !InGPR && Subtarget->hasNEON();
2876
2877 if (UseNEON) {
2878 // Use VBSL to copy the sign bit.
2879 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
2880 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
2881 DAG.getTargetConstant(EncodedVal, MVT::i32));
2882 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
2883 if (VT == MVT::f64)
2884 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
2885 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
2886 DAG.getConstant(32, MVT::i32));
2887 else /*if (VT == MVT::f32)*/
2888 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
2889 if (SrcVT == MVT::f32) {
2890 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
2891 if (VT == MVT::f64)
2892 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
2893 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
2894 DAG.getConstant(32, MVT::i32));
2895 }
2896 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
2897 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
2898
2899 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
2900 MVT::i32);
2901 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
2902 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
2903 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
2904
2905 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
2906 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
2907 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Chengc24ab5c2011-02-28 18:45:27 +00002908 if (VT == MVT::f32) {
Evan Chenge573fb32011-02-23 02:24:55 +00002909 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
2910 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
2911 DAG.getConstant(0, MVT::i32));
2912 } else {
2913 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
2914 }
2915
2916 return Res;
2917 }
Evan Chengc143dd42011-02-11 02:28:55 +00002918
2919 // Bitcast operand 1 to i32.
2920 if (SrcVT == MVT::f64)
2921 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
2922 &Tmp1, 1).getValue(1);
2923 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
2924
Evan Chenge573fb32011-02-23 02:24:55 +00002925 // Or in the signbit with integer operations.
2926 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
2927 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
2928 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
2929 if (VT == MVT::f32) {
2930 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
2931 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
2932 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
2933 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Chengc143dd42011-02-11 02:28:55 +00002934 }
2935
Evan Chenge573fb32011-02-23 02:24:55 +00002936 // f64: Or the high part with signbit and then combine two parts.
2937 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
2938 &Tmp0, 1);
2939 SDValue Lo = Tmp0.getValue(0);
2940 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
2941 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
2942 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chenga8e29892007-01-19 07:51:42 +00002943}
2944
Evan Cheng2457f2c2010-05-22 01:47:14 +00002945SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2946 MachineFunction &MF = DAG.getMachineFunction();
2947 MachineFrameInfo *MFI = MF.getFrameInfo();
2948 MFI->setReturnAddressIsTaken(true);
2949
2950 EVT VT = Op.getValueType();
2951 DebugLoc dl = Op.getDebugLoc();
2952 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2953 if (Depth) {
2954 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2955 SDValue Offset = DAG.getConstant(4, MVT::i32);
2956 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2957 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002958 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002959 }
2960
2961 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patel68e6bee2011-02-21 23:21:26 +00002962 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002963 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2964}
2965
Dan Gohmand858e902010-04-17 15:26:15 +00002966SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002967 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2968 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002969
Owen Andersone50ed302009-08-10 22:56:29 +00002970 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002971 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2972 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002973 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002974 ? ARM::R7 : ARM::R11;
2975 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2976 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002977 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2978 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002979 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002980 return FrameAddr;
2981}
2982
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002983/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00002984/// expand a bit convert where either the source or destination type is i64 to
2985/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2986/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2987/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002988static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002989 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2990 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002991 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002992
Bob Wilson9f3f0612010-04-17 05:30:19 +00002993 // This function is only supposed to be called for i64 types, either as the
2994 // source or destination of the bit convert.
2995 EVT SrcVT = Op.getValueType();
2996 EVT DstVT = N->getValueType(0);
2997 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002998 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002999
Bob Wilson9f3f0612010-04-17 05:30:19 +00003000 // Turn i64->f64 into VMOVDRR.
3001 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003002 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3003 DAG.getConstant(0, MVT::i32));
3004 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3005 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003006 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00003007 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00003008 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003009
Jim Grosbache5165492009-11-09 00:11:35 +00003010 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00003011 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
3012 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
3013 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
3014 // Merge the pieces into a single i64 value.
3015 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
3016 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003017
Bob Wilson9f3f0612010-04-17 05:30:19 +00003018 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00003019}
3020
Bob Wilson5bafff32009-06-22 23:27:02 +00003021/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003022/// Zero vectors are used to represent vector negation and in those cases
3023/// will be implemented with the NEON VNEG instruction. However, VNEG does
3024/// not support i64 elements, so sometimes the zero vectors will need to be
3025/// explicitly constructed. Regardless, use a canonical VMOV to create the
3026/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003027static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003028 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00003029 // The canonical modified immediate encoding of a zero vector is....0!
3030 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
3031 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
3032 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003033 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00003034}
3035
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003036/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
3037/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003038SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
3039 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003040 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3041 EVT VT = Op.getValueType();
3042 unsigned VTBits = VT.getSizeInBits();
3043 DebugLoc dl = Op.getDebugLoc();
3044 SDValue ShOpLo = Op.getOperand(0);
3045 SDValue ShOpHi = Op.getOperand(1);
3046 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003047 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003048 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003049
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003050 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
3051
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003052 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3053 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3054 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
3055 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3056 DAG.getConstant(VTBits, MVT::i32));
3057 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
3058 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003059 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003060
3061 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3062 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003063 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003064 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003065 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003066 CCR, Cmp);
3067
3068 SDValue Ops[2] = { Lo, Hi };
3069 return DAG.getMergeValues(Ops, 2, dl);
3070}
3071
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003072/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
3073/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003074SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
3075 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003076 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3077 EVT VT = Op.getValueType();
3078 unsigned VTBits = VT.getSizeInBits();
3079 DebugLoc dl = Op.getDebugLoc();
3080 SDValue ShOpLo = Op.getOperand(0);
3081 SDValue ShOpHi = Op.getOperand(1);
3082 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003083 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003084
3085 assert(Op.getOpcode() == ISD::SHL_PARTS);
3086 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3087 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3088 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
3089 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3090 DAG.getConstant(VTBits, MVT::i32));
3091 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
3092 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
3093
3094 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
3095 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3096 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003097 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003098 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003099 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003100 CCR, Cmp);
3101
3102 SDValue Ops[2] = { Lo, Hi };
3103 return DAG.getMergeValues(Ops, 2, dl);
3104}
3105
Jim Grosbach4725ca72010-09-08 03:54:02 +00003106SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00003107 SelectionDAG &DAG) const {
3108 // The rounding mode is in bits 23:22 of the FPSCR.
3109 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
3110 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
3111 // so that the shift + and get folded into a bitfield extract.
3112 DebugLoc dl = Op.getDebugLoc();
3113 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
3114 DAG.getConstant(Intrinsic::arm_get_fpscr,
3115 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003116 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00003117 DAG.getConstant(1U << 22, MVT::i32));
3118 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
3119 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003120 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00003121 DAG.getConstant(3, MVT::i32));
3122}
3123
Jim Grosbach3482c802010-01-18 19:58:49 +00003124static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3125 const ARMSubtarget *ST) {
3126 EVT VT = N->getValueType(0);
3127 DebugLoc dl = N->getDebugLoc();
3128
3129 if (!ST->hasV6T2Ops())
3130 return SDValue();
3131
3132 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3133 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3134}
3135
Bob Wilson5bafff32009-06-22 23:27:02 +00003136static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
3137 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003138 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003139 DebugLoc dl = N->getDebugLoc();
3140
Bob Wilsond5448bb2010-11-18 21:16:28 +00003141 if (!VT.isVector())
3142 return SDValue();
3143
Bob Wilson5bafff32009-06-22 23:27:02 +00003144 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00003145 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003146
Bob Wilsond5448bb2010-11-18 21:16:28 +00003147 // Left shifts translate directly to the vshiftu intrinsic.
3148 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00003149 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00003150 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
3151 N->getOperand(0), N->getOperand(1));
3152
3153 assert((N->getOpcode() == ISD::SRA ||
3154 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
3155
3156 // NEON uses the same intrinsics for both left and right shifts. For
3157 // right shifts, the shift amounts are negative, so negate the vector of
3158 // shift amounts.
3159 EVT ShiftVT = N->getOperand(1).getValueType();
3160 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
3161 getZeroVector(ShiftVT, DAG, dl),
3162 N->getOperand(1));
3163 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
3164 Intrinsic::arm_neon_vshifts :
3165 Intrinsic::arm_neon_vshiftu);
3166 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
3167 DAG.getConstant(vshiftInt, MVT::i32),
3168 N->getOperand(0), NegatedCount);
3169}
3170
3171static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3172 const ARMSubtarget *ST) {
3173 EVT VT = N->getValueType(0);
3174 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003175
Eli Friedmance392eb2009-08-22 03:13:10 +00003176 // We can get here for a node like i32 = ISD::SHL i32, i64
3177 if (VT != MVT::i64)
3178 return SDValue();
3179
3180 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003181 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003182
Chris Lattner27a6c732007-11-24 07:07:01 +00003183 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3184 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003185 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003186 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003187
Chris Lattner27a6c732007-11-24 07:07:01 +00003188 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003189 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003190
Chris Lattner27a6c732007-11-24 07:07:01 +00003191 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003192 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003193 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003194 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003195 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003196
Chris Lattner27a6c732007-11-24 07:07:01 +00003197 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3198 // captures the result into a carry flag.
3199 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003200 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003201
Chris Lattner27a6c732007-11-24 07:07:01 +00003202 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003203 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003204
Chris Lattner27a6c732007-11-24 07:07:01 +00003205 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003206 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003207}
3208
Bob Wilson5bafff32009-06-22 23:27:02 +00003209static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3210 SDValue TmpOp0, TmpOp1;
3211 bool Invert = false;
3212 bool Swap = false;
3213 unsigned Opc = 0;
3214
3215 SDValue Op0 = Op.getOperand(0);
3216 SDValue Op1 = Op.getOperand(1);
3217 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003218 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003219 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3220 DebugLoc dl = Op.getDebugLoc();
3221
3222 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3223 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003224 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003225 case ISD::SETUNE:
3226 case ISD::SETNE: Invert = true; // Fallthrough
3227 case ISD::SETOEQ:
3228 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3229 case ISD::SETOLT:
3230 case ISD::SETLT: Swap = true; // Fallthrough
3231 case ISD::SETOGT:
3232 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3233 case ISD::SETOLE:
3234 case ISD::SETLE: Swap = true; // Fallthrough
3235 case ISD::SETOGE:
3236 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3237 case ISD::SETUGE: Swap = true; // Fallthrough
3238 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3239 case ISD::SETUGT: Swap = true; // Fallthrough
3240 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3241 case ISD::SETUEQ: Invert = true; // Fallthrough
3242 case ISD::SETONE:
3243 // Expand this to (OLT | OGT).
3244 TmpOp0 = Op0;
3245 TmpOp1 = Op1;
3246 Opc = ISD::OR;
3247 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3248 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3249 break;
3250 case ISD::SETUO: Invert = true; // Fallthrough
3251 case ISD::SETO:
3252 // Expand this to (OLT | OGE).
3253 TmpOp0 = Op0;
3254 TmpOp1 = Op1;
3255 Opc = ISD::OR;
3256 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3257 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3258 break;
3259 }
3260 } else {
3261 // Integer comparisons.
3262 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003263 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003264 case ISD::SETNE: Invert = true;
3265 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3266 case ISD::SETLT: Swap = true;
3267 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3268 case ISD::SETLE: Swap = true;
3269 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3270 case ISD::SETULT: Swap = true;
3271 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3272 case ISD::SETULE: Swap = true;
3273 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3274 }
3275
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003276 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003277 if (Opc == ARMISD::VCEQ) {
3278
3279 SDValue AndOp;
3280 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3281 AndOp = Op0;
3282 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3283 AndOp = Op1;
3284
3285 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003286 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003287 AndOp = AndOp.getOperand(0);
3288
3289 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3290 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003291 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3292 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003293 Invert = !Invert;
3294 }
3295 }
3296 }
3297
3298 if (Swap)
3299 std::swap(Op0, Op1);
3300
Owen Andersonc24cb352010-11-08 23:21:22 +00003301 // If one of the operands is a constant vector zero, attempt to fold the
3302 // comparison to a specialized compare-against-zero form.
3303 SDValue SingleOp;
3304 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3305 SingleOp = Op0;
3306 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3307 if (Opc == ARMISD::VCGE)
3308 Opc = ARMISD::VCLEZ;
3309 else if (Opc == ARMISD::VCGT)
3310 Opc = ARMISD::VCLTZ;
3311 SingleOp = Op1;
3312 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003313
Owen Andersonc24cb352010-11-08 23:21:22 +00003314 SDValue Result;
3315 if (SingleOp.getNode()) {
3316 switch (Opc) {
3317 case ARMISD::VCEQ:
3318 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3319 case ARMISD::VCGE:
3320 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3321 case ARMISD::VCLEZ:
3322 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3323 case ARMISD::VCGT:
3324 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3325 case ARMISD::VCLTZ:
3326 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3327 default:
3328 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3329 }
3330 } else {
3331 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3332 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003333
3334 if (Invert)
3335 Result = DAG.getNOT(dl, Result, VT);
3336
3337 return Result;
3338}
3339
Bob Wilsond3c42842010-06-14 22:19:57 +00003340/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3341/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003342/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003343static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3344 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003345 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003346 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003347
Bob Wilson827b2102010-06-15 19:05:35 +00003348 // SplatBitSize is set to the smallest size that splats the vector, so a
3349 // zero vector will always have SplatBitSize == 8. However, NEON modified
3350 // immediate instructions others than VMOV do not support the 8-bit encoding
3351 // of a zero vector, and the default encoding of zero is supposed to be the
3352 // 32-bit version.
3353 if (SplatBits == 0)
3354 SplatBitSize = 32;
3355
Bob Wilson5bafff32009-06-22 23:27:02 +00003356 switch (SplatBitSize) {
3357 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003358 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003359 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003360 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003361 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003362 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003363 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003364 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003365 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003366
3367 case 16:
3368 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003369 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003370 if ((SplatBits & ~0xff) == 0) {
3371 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003372 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003373 Imm = SplatBits;
3374 break;
3375 }
3376 if ((SplatBits & ~0xff00) == 0) {
3377 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003378 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003379 Imm = SplatBits >> 8;
3380 break;
3381 }
3382 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003383
3384 case 32:
3385 // NEON's 32-bit VMOV supports splat values where:
3386 // * only one byte is nonzero, or
3387 // * the least significant byte is 0xff and the second byte is nonzero, or
3388 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003389 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003390 if ((SplatBits & ~0xff) == 0) {
3391 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003392 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003393 Imm = SplatBits;
3394 break;
3395 }
3396 if ((SplatBits & ~0xff00) == 0) {
3397 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003398 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003399 Imm = SplatBits >> 8;
3400 break;
3401 }
3402 if ((SplatBits & ~0xff0000) == 0) {
3403 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003404 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003405 Imm = SplatBits >> 16;
3406 break;
3407 }
3408 if ((SplatBits & ~0xff000000) == 0) {
3409 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003410 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003411 Imm = SplatBits >> 24;
3412 break;
3413 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003414
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003415 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3416 if (type == OtherModImm) return SDValue();
3417
Bob Wilson5bafff32009-06-22 23:27:02 +00003418 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003419 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3420 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003421 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003422 Imm = SplatBits >> 8;
3423 SplatBits |= 0xff;
3424 break;
3425 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003426
3427 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003428 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3429 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003430 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003431 Imm = SplatBits >> 16;
3432 SplatBits |= 0xffff;
3433 break;
3434 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003435
3436 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3437 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3438 // VMOV.I32. A (very) minor optimization would be to replicate the value
3439 // and fall through here to test for a valid 64-bit splat. But, then the
3440 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003441 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003442
3443 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003444 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003445 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003446 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003447 uint64_t BitMask = 0xff;
3448 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003449 unsigned ImmMask = 1;
3450 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003451 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003452 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003453 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003454 Imm |= ImmMask;
3455 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003456 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003457 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003458 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003459 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003460 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003461 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003462 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003463 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003464 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003465 break;
3466 }
3467
Bob Wilson1a913ed2010-06-11 21:34:50 +00003468 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003469 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003470 return SDValue();
3471 }
3472
Bob Wilsoncba270d2010-07-13 21:16:48 +00003473 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3474 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003475}
3476
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003477static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3478 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003479 unsigned NumElts = VT.getVectorNumElements();
3480 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003481
3482 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3483 if (M[0] < 0)
3484 return false;
3485
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003486 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003487
3488 // If this is a VEXT shuffle, the immediate value is the index of the first
3489 // element. The other shuffle indices must be the successive elements after
3490 // the first one.
3491 unsigned ExpectedElt = Imm;
3492 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003493 // Increment the expected index. If it wraps around, it may still be
3494 // a VEXT but the source vectors must be swapped.
3495 ExpectedElt += 1;
3496 if (ExpectedElt == NumElts * 2) {
3497 ExpectedElt = 0;
3498 ReverseVEXT = true;
3499 }
3500
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003501 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003502 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003503 return false;
3504 }
3505
3506 // Adjust the index value if the source operands will be swapped.
3507 if (ReverseVEXT)
3508 Imm -= NumElts;
3509
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003510 return true;
3511}
3512
Bob Wilson8bb9e482009-07-26 00:39:34 +00003513/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3514/// instruction with the specified blocksize. (The order of the elements
3515/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003516static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3517 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003518 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3519 "Only possible block sizes for VREV are: 16, 32, 64");
3520
Bob Wilson8bb9e482009-07-26 00:39:34 +00003521 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003522 if (EltSz == 64)
3523 return false;
3524
3525 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003526 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003527 // If the first shuffle index is UNDEF, be optimistic.
3528 if (M[0] < 0)
3529 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003530
3531 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3532 return false;
3533
3534 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003535 if (M[i] < 0) continue; // ignore UNDEF indices
3536 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003537 return false;
3538 }
3539
3540 return true;
3541}
3542
Bob Wilsonc692cb72009-08-21 20:54:19 +00003543static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3544 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003545 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3546 if (EltSz == 64)
3547 return false;
3548
Bob Wilsonc692cb72009-08-21 20:54:19 +00003549 unsigned NumElts = VT.getVectorNumElements();
3550 WhichResult = (M[0] == 0 ? 0 : 1);
3551 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003552 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3553 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003554 return false;
3555 }
3556 return true;
3557}
3558
Bob Wilson324f4f12009-12-03 06:40:55 +00003559/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3560/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3561/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3562static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3563 unsigned &WhichResult) {
3564 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3565 if (EltSz == 64)
3566 return false;
3567
3568 unsigned NumElts = VT.getVectorNumElements();
3569 WhichResult = (M[0] == 0 ? 0 : 1);
3570 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003571 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3572 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003573 return false;
3574 }
3575 return true;
3576}
3577
Bob Wilsonc692cb72009-08-21 20:54:19 +00003578static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3579 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003580 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3581 if (EltSz == 64)
3582 return false;
3583
Bob Wilsonc692cb72009-08-21 20:54:19 +00003584 unsigned NumElts = VT.getVectorNumElements();
3585 WhichResult = (M[0] == 0 ? 0 : 1);
3586 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003587 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003588 if ((unsigned) M[i] != 2 * i + WhichResult)
3589 return false;
3590 }
3591
3592 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003593 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003594 return false;
3595
3596 return true;
3597}
3598
Bob Wilson324f4f12009-12-03 06:40:55 +00003599/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3600/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3601/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3602static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3603 unsigned &WhichResult) {
3604 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3605 if (EltSz == 64)
3606 return false;
3607
3608 unsigned Half = VT.getVectorNumElements() / 2;
3609 WhichResult = (M[0] == 0 ? 0 : 1);
3610 for (unsigned j = 0; j != 2; ++j) {
3611 unsigned Idx = WhichResult;
3612 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003613 int MIdx = M[i + j * Half];
3614 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003615 return false;
3616 Idx += 2;
3617 }
3618 }
3619
3620 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3621 if (VT.is64BitVector() && EltSz == 32)
3622 return false;
3623
3624 return true;
3625}
3626
Bob Wilsonc692cb72009-08-21 20:54:19 +00003627static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3628 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003629 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3630 if (EltSz == 64)
3631 return false;
3632
Bob Wilsonc692cb72009-08-21 20:54:19 +00003633 unsigned NumElts = VT.getVectorNumElements();
3634 WhichResult = (M[0] == 0 ? 0 : 1);
3635 unsigned Idx = WhichResult * NumElts / 2;
3636 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003637 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3638 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003639 return false;
3640 Idx += 1;
3641 }
3642
3643 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003644 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003645 return false;
3646
3647 return true;
3648}
3649
Bob Wilson324f4f12009-12-03 06:40:55 +00003650/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3651/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3652/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3653static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3654 unsigned &WhichResult) {
3655 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3656 if (EltSz == 64)
3657 return false;
3658
3659 unsigned NumElts = VT.getVectorNumElements();
3660 WhichResult = (M[0] == 0 ? 0 : 1);
3661 unsigned Idx = WhichResult * NumElts / 2;
3662 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003663 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3664 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003665 return false;
3666 Idx += 1;
3667 }
3668
3669 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3670 if (VT.is64BitVector() && EltSz == 32)
3671 return false;
3672
3673 return true;
3674}
3675
Dale Johannesenf630c712010-07-29 20:10:08 +00003676// If N is an integer constant that can be moved into a register in one
3677// instruction, return an SDValue of such a constant (will become a MOV
3678// instruction). Otherwise return null.
3679static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3680 const ARMSubtarget *ST, DebugLoc dl) {
3681 uint64_t Val;
3682 if (!isa<ConstantSDNode>(N))
3683 return SDValue();
3684 Val = cast<ConstantSDNode>(N)->getZExtValue();
3685
3686 if (ST->isThumb1Only()) {
3687 if (Val <= 255 || ~Val <= 255)
3688 return DAG.getConstant(Val, MVT::i32);
3689 } else {
3690 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3691 return DAG.getConstant(Val, MVT::i32);
3692 }
3693 return SDValue();
3694}
3695
Bob Wilson5bafff32009-06-22 23:27:02 +00003696// If this is a case we can't handle, return null and let the default
3697// expansion code take care of it.
Bob Wilson11a1dff2011-01-07 21:37:30 +00003698SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
3699 const ARMSubtarget *ST) const {
Bob Wilsond06791f2009-08-13 01:57:47 +00003700 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003701 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003702 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003703
3704 APInt SplatBits, SplatUndef;
3705 unsigned SplatBitSize;
3706 bool HasAnyUndefs;
3707 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003708 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003709 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003710 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003711 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003712 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003713 DAG, VmovVT, VT.is128BitVector(),
3714 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003715 if (Val.getNode()) {
3716 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003717 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003718 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003719
3720 // Try an immediate VMVN.
3721 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3722 ((1LL << SplatBitSize) - 1));
3723 Val = isNEONModifiedImm(NegatedImm,
3724 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003725 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003726 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003727 if (Val.getNode()) {
3728 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003729 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003730 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003731 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003732 }
3733
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003734 // Scan through the operands to see if only one value is used.
3735 unsigned NumElts = VT.getVectorNumElements();
3736 bool isOnlyLowElement = true;
3737 bool usesOnlyOneValue = true;
3738 bool isConstant = true;
3739 SDValue Value;
3740 for (unsigned i = 0; i < NumElts; ++i) {
3741 SDValue V = Op.getOperand(i);
3742 if (V.getOpcode() == ISD::UNDEF)
3743 continue;
3744 if (i > 0)
3745 isOnlyLowElement = false;
3746 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3747 isConstant = false;
3748
3749 if (!Value.getNode())
3750 Value = V;
3751 else if (V != Value)
3752 usesOnlyOneValue = false;
3753 }
3754
3755 if (!Value.getNode())
3756 return DAG.getUNDEF(VT);
3757
3758 if (isOnlyLowElement)
3759 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3760
Dale Johannesenf630c712010-07-29 20:10:08 +00003761 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3762
Dale Johannesen575cd142010-10-19 20:00:17 +00003763 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3764 // i32 and try again.
3765 if (usesOnlyOneValue && EltSize <= 32) {
3766 if (!isConstant)
3767 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3768 if (VT.getVectorElementType().isFloatingPoint()) {
3769 SmallVector<SDValue, 8> Ops;
3770 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003771 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00003772 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00003773 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
3774 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003775 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3776 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003777 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003778 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003779 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3780 if (Val.getNode())
3781 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003782 }
3783
3784 // If all elements are constants and the case above didn't get hit, fall back
3785 // to the default expansion, which will generate a load from the constant
3786 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003787 if (isConstant)
3788 return SDValue();
3789
Bob Wilson11a1dff2011-01-07 21:37:30 +00003790 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
3791 if (NumElts >= 4) {
3792 SDValue shuffle = ReconstructShuffle(Op, DAG);
3793 if (shuffle != SDValue())
3794 return shuffle;
3795 }
3796
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003797 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003798 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3799 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003800 if (EltSize >= 32) {
3801 // Do the expansion with floating-point types, since that is what the VFP
3802 // registers are defined to use, and since i64 is not legal.
3803 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3804 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003805 SmallVector<SDValue, 8> Ops;
3806 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003807 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003808 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003809 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003810 }
3811
3812 return SDValue();
3813}
3814
Bob Wilson11a1dff2011-01-07 21:37:30 +00003815// Gather data to see if the operation can be modelled as a
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003816// shuffle in combination with VEXTs.
Eric Christopher41262da2011-01-14 23:50:53 +00003817SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
3818 SelectionDAG &DAG) const {
Bob Wilson11a1dff2011-01-07 21:37:30 +00003819 DebugLoc dl = Op.getDebugLoc();
3820 EVT VT = Op.getValueType();
3821 unsigned NumElts = VT.getVectorNumElements();
3822
3823 SmallVector<SDValue, 2> SourceVecs;
3824 SmallVector<unsigned, 2> MinElts;
3825 SmallVector<unsigned, 2> MaxElts;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003826
Bob Wilson11a1dff2011-01-07 21:37:30 +00003827 for (unsigned i = 0; i < NumElts; ++i) {
3828 SDValue V = Op.getOperand(i);
3829 if (V.getOpcode() == ISD::UNDEF)
3830 continue;
3831 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
3832 // A shuffle can only come from building a vector from various
3833 // elements of other vectors.
3834 return SDValue();
3835 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003836
Bob Wilson11a1dff2011-01-07 21:37:30 +00003837 // Record this extraction against the appropriate vector if possible...
3838 SDValue SourceVec = V.getOperand(0);
3839 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
3840 bool FoundSource = false;
3841 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
3842 if (SourceVecs[j] == SourceVec) {
3843 if (MinElts[j] > EltNo)
3844 MinElts[j] = EltNo;
3845 if (MaxElts[j] < EltNo)
3846 MaxElts[j] = EltNo;
3847 FoundSource = true;
3848 break;
3849 }
3850 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003851
Bob Wilson11a1dff2011-01-07 21:37:30 +00003852 // Or record a new source if not...
3853 if (!FoundSource) {
3854 SourceVecs.push_back(SourceVec);
3855 MinElts.push_back(EltNo);
3856 MaxElts.push_back(EltNo);
3857 }
3858 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003859
Bob Wilson11a1dff2011-01-07 21:37:30 +00003860 // Currently only do something sane when at most two source vectors
3861 // involved.
3862 if (SourceVecs.size() > 2)
3863 return SDValue();
3864
3865 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
3866 int VEXTOffsets[2] = {0, 0};
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003867
Bob Wilson11a1dff2011-01-07 21:37:30 +00003868 // This loop extracts the usage patterns of the source vectors
3869 // and prepares appropriate SDValues for a shuffle if possible.
3870 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
3871 if (SourceVecs[i].getValueType() == VT) {
3872 // No VEXT necessary
3873 ShuffleSrcs[i] = SourceVecs[i];
3874 VEXTOffsets[i] = 0;
3875 continue;
3876 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
3877 // It probably isn't worth padding out a smaller vector just to
3878 // break it down again in a shuffle.
3879 return SDValue();
3880 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003881
Bob Wilson11a1dff2011-01-07 21:37:30 +00003882 // Since only 64-bit and 128-bit vectors are legal on ARM and
3883 // we've eliminated the other cases...
Bob Wilson70f85732011-01-07 23:40:46 +00003884 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
3885 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003886
Bob Wilson11a1dff2011-01-07 21:37:30 +00003887 if (MaxElts[i] - MinElts[i] >= NumElts) {
3888 // Span too large for a VEXT to cope
3889 return SDValue();
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003890 }
3891
Bob Wilson11a1dff2011-01-07 21:37:30 +00003892 if (MinElts[i] >= NumElts) {
3893 // The extraction can just take the second half
3894 VEXTOffsets[i] = NumElts;
Eric Christopher41262da2011-01-14 23:50:53 +00003895 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3896 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003897 DAG.getIntPtrConstant(NumElts));
3898 } else if (MaxElts[i] < NumElts) {
3899 // The extraction can just take the first half
3900 VEXTOffsets[i] = 0;
Eric Christopher41262da2011-01-14 23:50:53 +00003901 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3902 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003903 DAG.getIntPtrConstant(0));
3904 } else {
3905 // An actual VEXT is needed
3906 VEXTOffsets[i] = MinElts[i];
Eric Christopher41262da2011-01-14 23:50:53 +00003907 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3908 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003909 DAG.getIntPtrConstant(0));
Eric Christopher41262da2011-01-14 23:50:53 +00003910 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3911 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003912 DAG.getIntPtrConstant(NumElts));
3913 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
3914 DAG.getConstant(VEXTOffsets[i], MVT::i32));
3915 }
3916 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003917
Bob Wilson11a1dff2011-01-07 21:37:30 +00003918 SmallVector<int, 8> Mask;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003919
Bob Wilson11a1dff2011-01-07 21:37:30 +00003920 for (unsigned i = 0; i < NumElts; ++i) {
3921 SDValue Entry = Op.getOperand(i);
3922 if (Entry.getOpcode() == ISD::UNDEF) {
3923 Mask.push_back(-1);
3924 continue;
3925 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003926
Bob Wilson11a1dff2011-01-07 21:37:30 +00003927 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher41262da2011-01-14 23:50:53 +00003928 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
3929 .getOperand(1))->getSExtValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00003930 if (ExtractVec == SourceVecs[0]) {
3931 Mask.push_back(ExtractElt - VEXTOffsets[0]);
3932 } else {
3933 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
3934 }
3935 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003936
Bob Wilson11a1dff2011-01-07 21:37:30 +00003937 // Final check before we try to produce nonsense...
3938 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher41262da2011-01-14 23:50:53 +00003939 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
3940 &Mask[0]);
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003941
Bob Wilson11a1dff2011-01-07 21:37:30 +00003942 return SDValue();
3943}
3944
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003945/// isShuffleMaskLegal - Targets can use this to indicate that they only
3946/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3947/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3948/// are assumed to be legal.
3949bool
3950ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3951 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003952 if (VT.getVectorNumElements() == 4 &&
3953 (VT.is128BitVector() || VT.is64BitVector())) {
3954 unsigned PFIndexes[4];
3955 for (unsigned i = 0; i != 4; ++i) {
3956 if (M[i] < 0)
3957 PFIndexes[i] = 8;
3958 else
3959 PFIndexes[i] = M[i];
3960 }
3961
3962 // Compute the index in the perfect shuffle table.
3963 unsigned PFTableIndex =
3964 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3965 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3966 unsigned Cost = (PFEntry >> 30);
3967
3968 if (Cost <= 4)
3969 return true;
3970 }
3971
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003972 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003973 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003974
Bob Wilson53dd2452010-06-07 23:53:38 +00003975 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3976 return (EltSize >= 32 ||
3977 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003978 isVREVMask(M, VT, 64) ||
3979 isVREVMask(M, VT, 32) ||
3980 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003981 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3982 isVTRNMask(M, VT, WhichResult) ||
3983 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003984 isVZIPMask(M, VT, WhichResult) ||
3985 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3986 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3987 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003988}
3989
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003990/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3991/// the specified operations to build the shuffle.
3992static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3993 SDValue RHS, SelectionDAG &DAG,
3994 DebugLoc dl) {
3995 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3996 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3997 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3998
3999 enum {
4000 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
4001 OP_VREV,
4002 OP_VDUP0,
4003 OP_VDUP1,
4004 OP_VDUP2,
4005 OP_VDUP3,
4006 OP_VEXT1,
4007 OP_VEXT2,
4008 OP_VEXT3,
4009 OP_VUZPL, // VUZP, left result
4010 OP_VUZPR, // VUZP, right result
4011 OP_VZIPL, // VZIP, left result
4012 OP_VZIPR, // VZIP, right result
4013 OP_VTRNL, // VTRN, left result
4014 OP_VTRNR // VTRN, right result
4015 };
4016
4017 if (OpNum == OP_COPY) {
4018 if (LHSID == (1*9+2)*9+3) return LHS;
4019 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4020 return RHS;
4021 }
4022
4023 SDValue OpLHS, OpRHS;
4024 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4025 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
4026 EVT VT = OpLHS.getValueType();
4027
4028 switch (OpNum) {
4029 default: llvm_unreachable("Unknown shuffle opcode!");
4030 case OP_VREV:
4031 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
4032 case OP_VDUP0:
4033 case OP_VDUP1:
4034 case OP_VDUP2:
4035 case OP_VDUP3:
4036 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004037 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004038 case OP_VEXT1:
4039 case OP_VEXT2:
4040 case OP_VEXT3:
4041 return DAG.getNode(ARMISD::VEXT, dl, VT,
4042 OpLHS, OpRHS,
4043 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
4044 case OP_VUZPL:
4045 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004046 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004047 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
4048 case OP_VZIPL:
4049 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004050 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004051 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
4052 case OP_VTRNL:
4053 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004054 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4055 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004056 }
4057}
4058
Bob Wilson5bafff32009-06-22 23:27:02 +00004059static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004060 SDValue V1 = Op.getOperand(0);
4061 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00004062 DebugLoc dl = Op.getDebugLoc();
4063 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004064 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004065 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00004066
Bob Wilson28865062009-08-13 02:13:04 +00004067 // Convert shuffles that are directly supported on NEON to target-specific
4068 // DAG nodes, instead of keeping them as shuffles and matching them again
4069 // during code selection. This is more efficient and avoids the possibility
4070 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00004071 // FIXME: floating-point vectors should be canonicalized to integer vectors
4072 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004073 SVN->getMask(ShuffleMask);
4074
Bob Wilson53dd2452010-06-07 23:53:38 +00004075 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4076 if (EltSize <= 32) {
4077 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
4078 int Lane = SVN->getSplatIndex();
4079 // If this is undef splat, generate it via "just" vdup, if possible.
4080 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00004081
Bob Wilson53dd2452010-06-07 23:53:38 +00004082 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4083 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
4084 }
4085 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
4086 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004087 }
Bob Wilson53dd2452010-06-07 23:53:38 +00004088
4089 bool ReverseVEXT;
4090 unsigned Imm;
4091 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
4092 if (ReverseVEXT)
4093 std::swap(V1, V2);
4094 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
4095 DAG.getConstant(Imm, MVT::i32));
4096 }
4097
4098 if (isVREVMask(ShuffleMask, VT, 64))
4099 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
4100 if (isVREVMask(ShuffleMask, VT, 32))
4101 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
4102 if (isVREVMask(ShuffleMask, VT, 16))
4103 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
4104
4105 // Check for Neon shuffles that modify both input vectors in place.
4106 // If both results are used, i.e., if there are two shuffles with the same
4107 // source operands and with masks corresponding to both results of one of
4108 // these operations, DAG memoization will ensure that a single node is
4109 // used for both shuffles.
4110 unsigned WhichResult;
4111 if (isVTRNMask(ShuffleMask, VT, WhichResult))
4112 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4113 V1, V2).getValue(WhichResult);
4114 if (isVUZPMask(ShuffleMask, VT, WhichResult))
4115 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4116 V1, V2).getValue(WhichResult);
4117 if (isVZIPMask(ShuffleMask, VT, WhichResult))
4118 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4119 V1, V2).getValue(WhichResult);
4120
4121 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
4122 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4123 V1, V1).getValue(WhichResult);
4124 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4125 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4126 V1, V1).getValue(WhichResult);
4127 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4128 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4129 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00004130 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004131
Bob Wilsonc692cb72009-08-21 20:54:19 +00004132 // If the shuffle is not directly supported and it has 4 elements, use
4133 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004134 unsigned NumElts = VT.getVectorNumElements();
4135 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004136 unsigned PFIndexes[4];
4137 for (unsigned i = 0; i != 4; ++i) {
4138 if (ShuffleMask[i] < 0)
4139 PFIndexes[i] = 8;
4140 else
4141 PFIndexes[i] = ShuffleMask[i];
4142 }
4143
4144 // Compute the index in the perfect shuffle table.
4145 unsigned PFTableIndex =
4146 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004147 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4148 unsigned Cost = (PFEntry >> 30);
4149
4150 if (Cost <= 4)
4151 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
4152 }
Bob Wilsond8e17572009-08-12 22:31:50 +00004153
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004154 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004155 if (EltSize >= 32) {
4156 // Do the expansion with floating-point types, since that is what the VFP
4157 // registers are defined to use, and since i64 is not legal.
4158 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4159 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004160 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
4161 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004162 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004163 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00004164 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004165 Ops.push_back(DAG.getUNDEF(EltVT));
4166 else
4167 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
4168 ShuffleMask[i] < (int)NumElts ? V1 : V2,
4169 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
4170 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00004171 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004172 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004173 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00004174 }
4175
Bob Wilson22cac0d2009-08-14 05:16:33 +00004176 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004177}
4178
Bob Wilson5bafff32009-06-22 23:27:02 +00004179static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00004180 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00004181 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00004182 if (!isa<ConstantSDNode>(Lane))
4183 return SDValue();
4184
4185 SDValue Vec = Op.getOperand(0);
4186 if (Op.getValueType() == MVT::i32 &&
4187 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
4188 DebugLoc dl = Op.getDebugLoc();
4189 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
4190 }
4191
4192 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00004193}
4194
Bob Wilsona6d65862009-08-03 20:36:38 +00004195static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
4196 // The only time a CONCAT_VECTORS operation can have legal types is when
4197 // two 64-bit vectors are concatenated to a 128-bit vector.
4198 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
4199 "unexpected CONCAT_VECTORS");
4200 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00004202 SDValue Op0 = Op.getOperand(0);
4203 SDValue Op1 = Op.getOperand(1);
4204 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004205 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004206 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00004207 DAG.getIntPtrConstant(0));
4208 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004210 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00004211 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004212 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004213}
4214
Bob Wilson626613d2010-11-23 19:38:38 +00004215/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
4216/// element has been zero/sign-extended, depending on the isSigned parameter,
4217/// from an integer type half its size.
4218static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
4219 bool isSigned) {
4220 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
4221 EVT VT = N->getValueType(0);
4222 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
4223 SDNode *BVN = N->getOperand(0).getNode();
4224 if (BVN->getValueType(0) != MVT::v4i32 ||
4225 BVN->getOpcode() != ISD::BUILD_VECTOR)
4226 return false;
4227 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4228 unsigned HiElt = 1 - LoElt;
4229 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
4230 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
4231 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
4232 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
4233 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
4234 return false;
4235 if (isSigned) {
4236 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
4237 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
4238 return true;
4239 } else {
4240 if (Hi0->isNullValue() && Hi1->isNullValue())
4241 return true;
4242 }
4243 return false;
4244 }
4245
4246 if (N->getOpcode() != ISD::BUILD_VECTOR)
4247 return false;
4248
4249 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
4250 SDNode *Elt = N->getOperand(i).getNode();
4251 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
4252 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4253 unsigned HalfSize = EltSize / 2;
4254 if (isSigned) {
4255 int64_t SExtVal = C->getSExtValue();
4256 if ((SExtVal >> HalfSize) != (SExtVal >> EltSize))
4257 return false;
4258 } else {
4259 if ((C->getZExtValue() >> HalfSize) != 0)
4260 return false;
4261 }
4262 continue;
4263 }
4264 return false;
4265 }
4266
4267 return true;
4268}
4269
4270/// isSignExtended - Check if a node is a vector value that is sign-extended
4271/// or a constant BUILD_VECTOR with sign-extended elements.
4272static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
4273 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
4274 return true;
4275 if (isExtendedBUILD_VECTOR(N, DAG, true))
4276 return true;
4277 return false;
4278}
4279
4280/// isZeroExtended - Check if a node is a vector value that is zero-extended
4281/// or a constant BUILD_VECTOR with zero-extended elements.
4282static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
4283 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
4284 return true;
4285 if (isExtendedBUILD_VECTOR(N, DAG, false))
4286 return true;
4287 return false;
4288}
4289
4290/// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending
4291/// load, or BUILD_VECTOR with extended elements, return the unextended value.
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004292static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
4293 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
4294 return N->getOperand(0);
Bob Wilson626613d2010-11-23 19:38:38 +00004295 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
4296 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
4297 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
4298 LD->isNonTemporal(), LD->getAlignment());
4299 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
4300 // have been legalized as a BITCAST from v4i32.
4301 if (N->getOpcode() == ISD::BITCAST) {
4302 SDNode *BVN = N->getOperand(0).getNode();
4303 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
4304 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
4305 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4306 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
4307 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
4308 }
4309 // Construct a new BUILD_VECTOR with elements truncated to half the size.
4310 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
4311 EVT VT = N->getValueType(0);
4312 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
4313 unsigned NumElts = VT.getVectorNumElements();
4314 MVT TruncVT = MVT::getIntegerVT(EltSize);
4315 SmallVector<SDValue, 8> Ops;
4316 for (unsigned i = 0; i != NumElts; ++i) {
4317 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
4318 const APInt &CInt = C->getAPIntValue();
Jay Foad40f8f622010-12-07 08:25:19 +00004319 Ops.push_back(DAG.getConstant(CInt.trunc(EltSize), TruncVT));
Bob Wilson626613d2010-11-23 19:38:38 +00004320 }
4321 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
4322 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004323}
4324
4325static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
4326 // Multiplications are only custom-lowered for 128-bit vectors so that
4327 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
4328 EVT VT = Op.getValueType();
4329 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
4330 SDNode *N0 = Op.getOperand(0).getNode();
4331 SDNode *N1 = Op.getOperand(1).getNode();
4332 unsigned NewOpc = 0;
Bob Wilson626613d2010-11-23 19:38:38 +00004333 if (isSignExtended(N0, DAG) && isSignExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004334 NewOpc = ARMISD::VMULLs;
Bob Wilson626613d2010-11-23 19:38:38 +00004335 else if (isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004336 NewOpc = ARMISD::VMULLu;
Bob Wilson626613d2010-11-23 19:38:38 +00004337 else if (VT == MVT::v2i64)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004338 // Fall through to expand this. It is not legal.
4339 return SDValue();
Bob Wilson626613d2010-11-23 19:38:38 +00004340 else
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004341 // Other vector multiplications are legal.
4342 return Op;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004343
4344 // Legalize to a VMULL instruction.
4345 DebugLoc DL = Op.getDebugLoc();
4346 SDValue Op0 = SkipExtension(N0, DAG);
4347 SDValue Op1 = SkipExtension(N1, DAG);
4348
4349 assert(Op0.getValueType().is64BitVector() &&
4350 Op1.getValueType().is64BitVector() &&
4351 "unexpected types for extended operands to VMULL");
4352 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
4353}
4354
Nate Begeman7973f352011-02-11 20:53:29 +00004355static SDValue
4356LowerSDIV_v4i8(SDValue X, SDValue Y, DebugLoc dl, SelectionDAG &DAG) {
4357 // Convert to float
4358 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
4359 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
4360 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
4361 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
4362 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
4363 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
4364 // Get reciprocal estimate.
4365 // float4 recip = vrecpeq_f32(yf);
4366 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4367 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
4368 // Because char has a smaller range than uchar, we can actually get away
4369 // without any newton steps. This requires that we use a weird bias
4370 // of 0xb000, however (again, this has been exhaustively tested).
4371 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
4372 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
4373 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
4374 Y = DAG.getConstant(0xb000, MVT::i32);
4375 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
4376 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
4377 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
4378 // Convert back to short.
4379 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
4380 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
4381 return X;
4382}
4383
4384static SDValue
4385LowerSDIV_v4i16(SDValue N0, SDValue N1, DebugLoc dl, SelectionDAG &DAG) {
4386 SDValue N2;
4387 // Convert to float.
4388 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
4389 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
4390 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
4391 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
4392 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
4393 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
4394
4395 // Use reciprocal estimate and one refinement step.
4396 // float4 recip = vrecpeq_f32(yf);
4397 // recip *= vrecpsq_f32(yf, recip);
4398 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4399 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
4400 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4401 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4402 N1, N2);
4403 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4404 // Because short has a smaller range than ushort, we can actually get away
4405 // with only a single newton step. This requires that we use a weird bias
4406 // of 89, however (again, this has been exhaustively tested).
4407 // float4 result = as_float4(as_int4(xf*recip) + 89);
4408 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4409 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
4410 N1 = DAG.getConstant(89, MVT::i32);
4411 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4412 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4413 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4414 // Convert back to integer and return.
4415 // return vmovn_s32(vcvt_s32_f32(result));
4416 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4417 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4418 return N0;
4419}
4420
4421static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
4422 EVT VT = Op.getValueType();
4423 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4424 "unexpected type for custom-lowering ISD::SDIV");
4425
4426 DebugLoc dl = Op.getDebugLoc();
4427 SDValue N0 = Op.getOperand(0);
4428 SDValue N1 = Op.getOperand(1);
4429 SDValue N2, N3;
4430
4431 if (VT == MVT::v8i8) {
4432 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
4433 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
4434
4435 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4436 DAG.getIntPtrConstant(4));
4437 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4438 DAG.getIntPtrConstant(4));
4439 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4440 DAG.getIntPtrConstant(0));
4441 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4442 DAG.getIntPtrConstant(0));
4443
4444 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
4445 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
4446
4447 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4448 N0 = LowerCONCAT_VECTORS(N0, DAG);
4449
4450 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
4451 return N0;
4452 }
4453 return LowerSDIV_v4i16(N0, N1, dl, DAG);
4454}
4455
4456static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
4457 EVT VT = Op.getValueType();
4458 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4459 "unexpected type for custom-lowering ISD::UDIV");
4460
4461 DebugLoc dl = Op.getDebugLoc();
4462 SDValue N0 = Op.getOperand(0);
4463 SDValue N1 = Op.getOperand(1);
4464 SDValue N2, N3;
4465
4466 if (VT == MVT::v8i8) {
4467 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
4468 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
4469
4470 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4471 DAG.getIntPtrConstant(4));
4472 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4473 DAG.getIntPtrConstant(4));
4474 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4475 DAG.getIntPtrConstant(0));
4476 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4477 DAG.getIntPtrConstant(0));
4478
4479 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
4480 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
4481
4482 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4483 N0 = LowerCONCAT_VECTORS(N0, DAG);
4484
4485 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
4486 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
4487 N0);
4488 return N0;
4489 }
4490
4491 // v4i16 sdiv ... Convert to float.
4492 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
4493 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
4494 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
4495 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
4496 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
4497 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
4498
4499 // Use reciprocal estimate and two refinement steps.
4500 // float4 recip = vrecpeq_f32(yf);
4501 // recip *= vrecpsq_f32(yf, recip);
4502 // recip *= vrecpsq_f32(yf, recip);
4503 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4504 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
4505 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4506 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4507 N1, N2);
4508 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4509 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4510 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4511 N1, N2);
4512 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4513 // Simply multiplying by the reciprocal estimate can leave us a few ulps
4514 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
4515 // and that it will never cause us to return an answer too large).
4516 // float4 result = as_float4(as_int4(xf*recip) + 89);
4517 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4518 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
4519 N1 = DAG.getConstant(2, MVT::i32);
4520 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4521 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4522 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4523 // Convert back to integer and return.
4524 // return vmovn_u32(vcvt_s32_f32(result));
4525 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4526 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4527 return N0;
4528}
4529
Dan Gohmand858e902010-04-17 15:26:15 +00004530SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004531 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004532 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00004533 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00004534 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004535 case ISD::GlobalAddress:
4536 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
4537 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004538 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00004539 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00004540 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
4541 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004542 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00004543 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00004544 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00004545 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00004546 case ISD::SINT_TO_FP:
4547 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
4548 case ISD::FP_TO_SINT:
4549 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004550 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00004551 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00004552 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004553 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004554 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00004555 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00004556 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00004557 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
4558 Subtarget);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004559 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004560 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00004561 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00004562 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00004563 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00004564 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00004565 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00004566 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004567 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00004568 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004569 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004570 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00004571 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004572 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004573 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begeman7973f352011-02-11 20:53:29 +00004574 case ISD::SDIV: return LowerSDIV(Op, DAG);
4575 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004576 }
Dan Gohman475871a2008-07-27 21:46:04 +00004577 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004578}
4579
Duncan Sands1607f052008-12-01 11:39:25 +00004580/// ReplaceNodeResults - Replace the results of node with an illegal result
4581/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00004582void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
4583 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004584 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00004585 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00004586 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00004587 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004588 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00004589 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004590 case ISD::BITCAST:
4591 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004592 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00004593 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00004594 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00004595 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004596 break;
Duncan Sands1607f052008-12-01 11:39:25 +00004597 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00004598 if (Res.getNode())
4599 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00004600}
Chris Lattner27a6c732007-11-24 07:07:01 +00004601
Evan Chenga8e29892007-01-19 07:51:42 +00004602//===----------------------------------------------------------------------===//
4603// ARM Scheduler Hooks
4604//===----------------------------------------------------------------------===//
4605
4606MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004607ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
4608 MachineBasicBlock *BB,
4609 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00004610 unsigned dest = MI->getOperand(0).getReg();
4611 unsigned ptr = MI->getOperand(1).getReg();
4612 unsigned oldval = MI->getOperand(2).getReg();
4613 unsigned newval = MI->getOperand(3).getReg();
4614 unsigned scratch = BB->getParent()->getRegInfo()
4615 .createVirtualRegister(ARM::GPRRegisterClass);
4616 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4617 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004618 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00004619
4620 unsigned ldrOpc, strOpc;
4621 switch (Size) {
4622 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004623 case 1:
4624 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Evan Chengaa261022011-02-07 18:50:47 +00004625 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004626 break;
4627 case 2:
4628 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4629 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4630 break;
4631 case 4:
4632 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4633 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4634 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00004635 }
4636
4637 MachineFunction *MF = BB->getParent();
4638 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4639 MachineFunction::iterator It = BB;
4640 ++It; // insert the new blocks after the current block
4641
4642 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4643 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4644 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4645 MF->insert(It, loop1MBB);
4646 MF->insert(It, loop2MBB);
4647 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004648
4649 // Transfer the remainder of BB and its successor edges to exitMBB.
4650 exitMBB->splice(exitMBB->begin(), BB,
4651 llvm::next(MachineBasicBlock::iterator(MI)),
4652 BB->end());
4653 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004654
4655 // thisMBB:
4656 // ...
4657 // fallthrough --> loop1MBB
4658 BB->addSuccessor(loop1MBB);
4659
4660 // loop1MBB:
4661 // ldrex dest, [ptr]
4662 // cmp dest, oldval
4663 // bne exitMBB
4664 BB = loop1MBB;
4665 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004666 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004667 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004668 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4669 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004670 BB->addSuccessor(loop2MBB);
4671 BB->addSuccessor(exitMBB);
4672
4673 // loop2MBB:
4674 // strex scratch, newval, [ptr]
4675 // cmp scratch, #0
4676 // bne loop1MBB
4677 BB = loop2MBB;
4678 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
4679 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004680 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004681 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004682 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4683 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004684 BB->addSuccessor(loop1MBB);
4685 BB->addSuccessor(exitMBB);
4686
4687 // exitMBB:
4688 // ...
4689 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00004690
Dan Gohman14152b42010-07-06 20:24:04 +00004691 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00004692
Jim Grosbach5278eb82009-12-11 01:42:04 +00004693 return BB;
4694}
4695
4696MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004697ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
4698 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00004699 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
4700 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4701
4702 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004703 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004704 MachineFunction::iterator It = BB;
4705 ++It;
4706
4707 unsigned dest = MI->getOperand(0).getReg();
4708 unsigned ptr = MI->getOperand(1).getReg();
4709 unsigned incr = MI->getOperand(2).getReg();
4710 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00004711
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004712 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004713 unsigned ldrOpc, strOpc;
4714 switch (Size) {
4715 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004716 case 1:
4717 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00004718 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004719 break;
4720 case 2:
4721 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4722 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4723 break;
4724 case 4:
4725 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4726 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4727 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004728 }
4729
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004730 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4731 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4732 MF->insert(It, loopMBB);
4733 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004734
4735 // Transfer the remainder of BB and its successor edges to exitMBB.
4736 exitMBB->splice(exitMBB->begin(), BB,
4737 llvm::next(MachineBasicBlock::iterator(MI)),
4738 BB->end());
4739 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004740
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004741 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004742 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4743 unsigned scratch2 = (!BinOpcode) ? incr :
4744 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4745
4746 // thisMBB:
4747 // ...
4748 // fallthrough --> loopMBB
4749 BB->addSuccessor(loopMBB);
4750
4751 // loopMBB:
4752 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004753 // <binop> scratch2, dest, incr
4754 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004755 // cmp scratch, #0
4756 // bne- loopMBB
4757 // fallthrough --> exitMBB
4758 BB = loopMBB;
4759 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004760 if (BinOpcode) {
4761 // operand order needs to go the other way for NAND
4762 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4763 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4764 addReg(incr).addReg(dest)).addReg(0);
4765 else
4766 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4767 addReg(dest).addReg(incr)).addReg(0);
4768 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004769
4770 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4771 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004772 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004773 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004774 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4775 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004776
4777 BB->addSuccessor(loopMBB);
4778 BB->addSuccessor(exitMBB);
4779
4780 // exitMBB:
4781 // ...
4782 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004783
Dan Gohman14152b42010-07-06 20:24:04 +00004784 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004785
Jim Grosbachc3c23542009-12-14 04:22:04 +00004786 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004787}
4788
Evan Cheng218977b2010-07-13 19:27:42 +00004789static
4790MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4791 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4792 E = MBB->succ_end(); I != E; ++I)
4793 if (*I != Succ)
4794 return *I;
4795 llvm_unreachable("Expecting a BB with two successors!");
4796}
4797
Jim Grosbache801dc42009-12-12 01:40:06 +00004798MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004799ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004800 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004801 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004802 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004803 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004804 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004805 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004806 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004807 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004808
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004809 case ARM::ATOMIC_LOAD_ADD_I8:
4810 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4811 case ARM::ATOMIC_LOAD_ADD_I16:
4812 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4813 case ARM::ATOMIC_LOAD_ADD_I32:
4814 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004815
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004816 case ARM::ATOMIC_LOAD_AND_I8:
4817 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4818 case ARM::ATOMIC_LOAD_AND_I16:
4819 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4820 case ARM::ATOMIC_LOAD_AND_I32:
4821 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004822
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004823 case ARM::ATOMIC_LOAD_OR_I8:
4824 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4825 case ARM::ATOMIC_LOAD_OR_I16:
4826 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4827 case ARM::ATOMIC_LOAD_OR_I32:
4828 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004829
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004830 case ARM::ATOMIC_LOAD_XOR_I8:
4831 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4832 case ARM::ATOMIC_LOAD_XOR_I16:
4833 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4834 case ARM::ATOMIC_LOAD_XOR_I32:
4835 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004836
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004837 case ARM::ATOMIC_LOAD_NAND_I8:
4838 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4839 case ARM::ATOMIC_LOAD_NAND_I16:
4840 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4841 case ARM::ATOMIC_LOAD_NAND_I32:
4842 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004843
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004844 case ARM::ATOMIC_LOAD_SUB_I8:
4845 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4846 case ARM::ATOMIC_LOAD_SUB_I16:
4847 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4848 case ARM::ATOMIC_LOAD_SUB_I32:
4849 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004850
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004851 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4852 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4853 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004854
4855 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4856 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4857 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004858
Evan Cheng007ea272009-08-12 05:17:19 +00004859 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004860 // To "insert" a SELECT_CC instruction, we actually have to insert the
4861 // diamond control-flow pattern. The incoming instruction knows the
4862 // destination vreg to set, the condition code register to branch on, the
4863 // true/false values to select between, and a branch opcode to use.
4864 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004865 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004866 ++It;
4867
4868 // thisMBB:
4869 // ...
4870 // TrueVal = ...
4871 // cmpTY ccX, r1, r2
4872 // bCC copy1MBB
4873 // fallthrough --> copy0MBB
4874 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004875 MachineFunction *F = BB->getParent();
4876 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4877 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004878 F->insert(It, copy0MBB);
4879 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004880
4881 // Transfer the remainder of BB and its successor edges to sinkMBB.
4882 sinkMBB->splice(sinkMBB->begin(), BB,
4883 llvm::next(MachineBasicBlock::iterator(MI)),
4884 BB->end());
4885 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4886
Dan Gohman258c58c2010-07-06 15:49:48 +00004887 BB->addSuccessor(copy0MBB);
4888 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004889
Dan Gohman14152b42010-07-06 20:24:04 +00004890 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4891 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4892
Evan Chenga8e29892007-01-19 07:51:42 +00004893 // copy0MBB:
4894 // %FalseValue = ...
4895 // # fallthrough to sinkMBB
4896 BB = copy0MBB;
4897
4898 // Update machine-CFG edges
4899 BB->addSuccessor(sinkMBB);
4900
4901 // sinkMBB:
4902 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4903 // ...
4904 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004905 BuildMI(*BB, BB->begin(), dl,
4906 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004907 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4908 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4909
Dan Gohman14152b42010-07-06 20:24:04 +00004910 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004911 return BB;
4912 }
Evan Cheng86198642009-08-07 00:34:42 +00004913
Evan Cheng218977b2010-07-13 19:27:42 +00004914 case ARM::BCCi64:
4915 case ARM::BCCZi64: {
Bob Wilson3c904692010-12-23 22:45:49 +00004916 // If there is an unconditional branch to the other successor, remove it.
4917 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004918
Evan Cheng218977b2010-07-13 19:27:42 +00004919 // Compare both parts that make up the double comparison separately for
4920 // equality.
4921 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4922
4923 unsigned LHS1 = MI->getOperand(1).getReg();
4924 unsigned LHS2 = MI->getOperand(2).getReg();
4925 if (RHSisZero) {
4926 AddDefaultPred(BuildMI(BB, dl,
4927 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4928 .addReg(LHS1).addImm(0));
4929 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4930 .addReg(LHS2).addImm(0)
4931 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4932 } else {
4933 unsigned RHS1 = MI->getOperand(3).getReg();
4934 unsigned RHS2 = MI->getOperand(4).getReg();
4935 AddDefaultPred(BuildMI(BB, dl,
4936 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4937 .addReg(LHS1).addReg(RHS1));
4938 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4939 .addReg(LHS2).addReg(RHS2)
4940 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4941 }
4942
4943 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4944 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4945 if (MI->getOperand(0).getImm() == ARMCC::NE)
4946 std::swap(destMBB, exitMBB);
4947
4948 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4949 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4950 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4951 .addMBB(exitMBB);
4952
4953 MI->eraseFromParent(); // The pseudo instruction is gone now.
4954 return BB;
4955 }
Evan Chenga8e29892007-01-19 07:51:42 +00004956 }
4957}
4958
4959//===----------------------------------------------------------------------===//
4960// ARM Optimization Hooks
4961//===----------------------------------------------------------------------===//
4962
Chris Lattnerd1980a52009-03-12 06:52:53 +00004963static
4964SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4965 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004966 SelectionDAG &DAG = DCI.DAG;
4967 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004968 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004969 unsigned Opc = N->getOpcode();
4970 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4971 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4972 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4973 ISD::CondCode CC = ISD::SETCC_INVALID;
4974
4975 if (isSlctCC) {
4976 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4977 } else {
4978 SDValue CCOp = Slct.getOperand(0);
4979 if (CCOp.getOpcode() == ISD::SETCC)
4980 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4981 }
4982
4983 bool DoXform = false;
4984 bool InvCC = false;
4985 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4986 "Bad input!");
4987
4988 if (LHS.getOpcode() == ISD::Constant &&
4989 cast<ConstantSDNode>(LHS)->isNullValue()) {
4990 DoXform = true;
4991 } else if (CC != ISD::SETCC_INVALID &&
4992 RHS.getOpcode() == ISD::Constant &&
4993 cast<ConstantSDNode>(RHS)->isNullValue()) {
4994 std::swap(LHS, RHS);
4995 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004996 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004997 Op0.getOperand(0).getValueType();
4998 bool isInt = OpVT.isInteger();
4999 CC = ISD::getSetCCInverse(CC, isInt);
5000
5001 if (!TLI.isCondCodeLegal(CC, OpVT))
5002 return SDValue(); // Inverse operator isn't legal.
5003
5004 DoXform = true;
5005 InvCC = true;
5006 }
5007
5008 if (DoXform) {
5009 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
5010 if (isSlctCC)
5011 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
5012 Slct.getOperand(0), Slct.getOperand(1), CC);
5013 SDValue CCOp = Slct.getOperand(0);
5014 if (InvCC)
5015 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
5016 CCOp.getOperand(0), CCOp.getOperand(1), CC);
5017 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
5018 CCOp, OtherOp, Result);
5019 }
5020 return SDValue();
5021}
5022
Bob Wilson3d5792a2010-07-29 20:34:14 +00005023/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
5024/// operands N0 and N1. This is a helper for PerformADDCombine that is
5025/// called with the default operands, and if that fails, with commuted
5026/// operands.
5027static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
5028 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00005029 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
5030 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
5031 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
5032 if (Result.getNode()) return Result;
5033 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00005034 return SDValue();
5035}
5036
Bob Wilson3d5792a2010-07-29 20:34:14 +00005037/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
5038///
5039static SDValue PerformADDCombine(SDNode *N,
5040 TargetLowering::DAGCombinerInfo &DCI) {
5041 SDValue N0 = N->getOperand(0);
5042 SDValue N1 = N->getOperand(1);
5043
5044 // First try with the default operand order.
5045 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
5046 if (Result.getNode())
5047 return Result;
5048
5049 // If that didn't work, try again with the operands commuted.
5050 return PerformADDCombineWithOperands(N, N1, N0, DCI);
5051}
5052
Chris Lattnerd1980a52009-03-12 06:52:53 +00005053/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00005054///
Chris Lattnerd1980a52009-03-12 06:52:53 +00005055static SDValue PerformSUBCombine(SDNode *N,
5056 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00005057 SDValue N0 = N->getOperand(0);
5058 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00005059
Chris Lattnerd1980a52009-03-12 06:52:53 +00005060 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
5061 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
5062 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
5063 if (Result.getNode()) return Result;
5064 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00005065
Chris Lattnerd1980a52009-03-12 06:52:53 +00005066 return SDValue();
5067}
5068
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005069static SDValue PerformMULCombine(SDNode *N,
5070 TargetLowering::DAGCombinerInfo &DCI,
5071 const ARMSubtarget *Subtarget) {
5072 SelectionDAG &DAG = DCI.DAG;
5073
5074 if (Subtarget->isThumb1Only())
5075 return SDValue();
5076
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005077 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
5078 return SDValue();
5079
5080 EVT VT = N->getValueType(0);
5081 if (VT != MVT::i32)
5082 return SDValue();
5083
5084 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
5085 if (!C)
5086 return SDValue();
5087
5088 uint64_t MulAmt = C->getZExtValue();
5089 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
5090 ShiftAmt = ShiftAmt & (32 - 1);
5091 SDValue V = N->getOperand(0);
5092 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005093
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005094 SDValue Res;
5095 MulAmt >>= ShiftAmt;
5096 if (isPowerOf2_32(MulAmt - 1)) {
5097 // (mul x, 2^N + 1) => (add (shl x, N), x)
5098 Res = DAG.getNode(ISD::ADD, DL, VT,
5099 V, DAG.getNode(ISD::SHL, DL, VT,
5100 V, DAG.getConstant(Log2_32(MulAmt-1),
5101 MVT::i32)));
5102 } else if (isPowerOf2_32(MulAmt + 1)) {
5103 // (mul x, 2^N - 1) => (sub (shl x, N), x)
5104 Res = DAG.getNode(ISD::SUB, DL, VT,
5105 DAG.getNode(ISD::SHL, DL, VT,
5106 V, DAG.getConstant(Log2_32(MulAmt+1),
5107 MVT::i32)),
5108 V);
5109 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005110 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005111
5112 if (ShiftAmt != 0)
5113 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
5114 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005115
5116 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005117 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005118 return SDValue();
5119}
5120
Owen Anderson080c0922010-11-05 19:27:46 +00005121static SDValue PerformANDCombine(SDNode *N,
5122 TargetLowering::DAGCombinerInfo &DCI) {
5123 // Attempt to use immediate-form VBIC
5124 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
5125 DebugLoc dl = N->getDebugLoc();
5126 EVT VT = N->getValueType(0);
5127 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005128
Owen Anderson080c0922010-11-05 19:27:46 +00005129 APInt SplatBits, SplatUndef;
5130 unsigned SplatBitSize;
5131 bool HasAnyUndefs;
5132 if (BVN &&
5133 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
5134 if (SplatBitSize <= 64) {
5135 EVT VbicVT;
5136 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
5137 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005138 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00005139 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00005140 if (Val.getNode()) {
5141 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005142 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00005143 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005144 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00005145 }
5146 }
5147 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005148
Owen Anderson080c0922010-11-05 19:27:46 +00005149 return SDValue();
5150}
5151
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005152/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
5153static SDValue PerformORCombine(SDNode *N,
5154 TargetLowering::DAGCombinerInfo &DCI,
5155 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00005156 // Attempt to use immediate-form VORR
5157 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
5158 DebugLoc dl = N->getDebugLoc();
5159 EVT VT = N->getValueType(0);
5160 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005161
Owen Anderson60f48702010-11-03 23:15:26 +00005162 APInt SplatBits, SplatUndef;
5163 unsigned SplatBitSize;
5164 bool HasAnyUndefs;
5165 if (BVN && Subtarget->hasNEON() &&
5166 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
5167 if (SplatBitSize <= 64) {
5168 EVT VorrVT;
5169 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
5170 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00005171 DAG, VorrVT, VT.is128BitVector(),
5172 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00005173 if (Val.getNode()) {
5174 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005175 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00005176 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005177 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00005178 }
5179 }
5180 }
5181
Jim Grosbach54238562010-07-17 03:30:54 +00005182 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
5183 // reasonable.
5184
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005185 // BFI is only available on V6T2+
5186 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
5187 return SDValue();
5188
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005189 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00005190 DebugLoc DL = N->getDebugLoc();
5191 // 1) or (and A, mask), val => ARMbfi A, val, mask
5192 // iff (val & mask) == val
5193 //
5194 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
5195 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
5196 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
5197 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
5198 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
5199 // (i.e., copy a bitfield value into another bitfield of the same width)
5200 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005201 return SDValue();
5202
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005203 if (VT != MVT::i32)
5204 return SDValue();
5205
Evan Cheng30fb13f2010-12-13 20:32:54 +00005206 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00005207
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005208 // The value and the mask need to be constants so we can verify this is
5209 // actually a bitfield set. If the mask is 0xffff, we can do better
5210 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00005211 SDValue MaskOp = N0.getOperand(1);
5212 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
5213 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005214 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00005215 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005216 if (Mask == 0xffff)
5217 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005218 SDValue Res;
5219 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00005220 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
5221 if (N1C) {
5222 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00005223 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00005224 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005225
Evan Chenga9688c42010-12-11 04:11:38 +00005226 if (ARM::isBitFieldInvertedMask(Mask)) {
5227 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005228
Evan Cheng30fb13f2010-12-13 20:32:54 +00005229 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00005230 DAG.getConstant(Val, MVT::i32),
5231 DAG.getConstant(Mask, MVT::i32));
5232
5233 // Do not add new nodes to DAG combiner worklist.
5234 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005235 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00005236 }
Jim Grosbach54238562010-07-17 03:30:54 +00005237 } else if (N1.getOpcode() == ISD::AND) {
5238 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00005239 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
5240 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00005241 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00005242 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005243
5244 if (ARM::isBitFieldInvertedMask(Mask) &&
5245 ARM::isBitFieldInvertedMask(~Mask2) &&
5246 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
5247 // The pack halfword instruction works better for masks that fit it,
5248 // so use that when it's available.
5249 if (Subtarget->hasT2ExtractPack() &&
5250 (Mask == 0xffff || Mask == 0xffff0000))
5251 return SDValue();
5252 // 2a
5253 unsigned lsb = CountTrailingZeros_32(Mask2);
5254 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
5255 DAG.getConstant(lsb, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00005256 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00005257 DAG.getConstant(Mask, MVT::i32));
5258 // Do not add new nodes to DAG combiner worklist.
5259 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005260 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005261 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
5262 ARM::isBitFieldInvertedMask(Mask2) &&
5263 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
5264 // The pack halfword instruction works better for masks that fit it,
5265 // so use that when it's available.
5266 if (Subtarget->hasT2ExtractPack() &&
5267 (Mask2 == 0xffff || Mask2 == 0xffff0000))
5268 return SDValue();
5269 // 2b
5270 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005271 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00005272 DAG.getConstant(lsb, MVT::i32));
5273 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
5274 DAG.getConstant(Mask2, MVT::i32));
5275 // Do not add new nodes to DAG combiner worklist.
5276 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005277 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005278 }
5279 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005280
Evan Cheng30fb13f2010-12-13 20:32:54 +00005281 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
5282 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
5283 ARM::isBitFieldInvertedMask(~Mask)) {
5284 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
5285 // where lsb(mask) == #shamt and masked bits of B are known zero.
5286 SDValue ShAmt = N00.getOperand(1);
5287 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
5288 unsigned LSB = CountTrailingZeros_32(Mask);
5289 if (ShAmtC != LSB)
5290 return SDValue();
5291
5292 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
5293 DAG.getConstant(~Mask, MVT::i32));
5294
5295 // Do not add new nodes to DAG combiner worklist.
5296 DCI.CombineTo(N, Res, false);
5297 }
5298
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005299 return SDValue();
5300}
5301
Evan Cheng0c1aec12010-12-14 03:22:07 +00005302/// PerformBFICombine - (bfi A, (and B, C1), C2) -> (bfi A, B, C2) iff
5303/// C1 & C2 == C1.
5304static SDValue PerformBFICombine(SDNode *N,
5305 TargetLowering::DAGCombinerInfo &DCI) {
5306 SDValue N1 = N->getOperand(1);
5307 if (N1.getOpcode() == ISD::AND) {
5308 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
5309 if (!N11C)
5310 return SDValue();
5311 unsigned Mask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
5312 unsigned Mask2 = N11C->getZExtValue();
5313 if ((Mask & Mask2) == Mask2)
5314 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
5315 N->getOperand(0), N1.getOperand(0),
5316 N->getOperand(2));
5317 }
5318 return SDValue();
5319}
5320
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005321/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
5322/// ARMISD::VMOVRRD.
5323static SDValue PerformVMOVRRDCombine(SDNode *N,
5324 TargetLowering::DAGCombinerInfo &DCI) {
5325 // vmovrrd(vmovdrr x, y) -> x,y
5326 SDValue InDouble = N->getOperand(0);
5327 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
5328 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
5329 return SDValue();
5330}
5331
5332/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
5333/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
5334static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
5335 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
5336 SDValue Op0 = N->getOperand(0);
5337 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005338 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005339 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005340 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005341 Op1 = Op1.getOperand(0);
5342 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
5343 Op0.getNode() == Op1.getNode() &&
5344 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005345 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005346 N->getValueType(0), Op0.getOperand(0));
5347 return SDValue();
5348}
5349
Bob Wilson31600902010-12-21 06:43:19 +00005350/// PerformSTORECombine - Target-specific dag combine xforms for
5351/// ISD::STORE.
5352static SDValue PerformSTORECombine(SDNode *N,
5353 TargetLowering::DAGCombinerInfo &DCI) {
5354 // Bitcast an i64 store extracted from a vector to f64.
5355 // Otherwise, the i64 value will be legalized to a pair of i32 values.
5356 StoreSDNode *St = cast<StoreSDNode>(N);
5357 SDValue StVal = St->getValue();
5358 if (!ISD::isNormalStore(St) || St->isVolatile() ||
5359 StVal.getValueType() != MVT::i64 ||
5360 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5361 return SDValue();
5362
5363 SelectionDAG &DAG = DCI.DAG;
5364 DebugLoc dl = StVal.getDebugLoc();
5365 SDValue IntVec = StVal.getOperand(0);
5366 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
5367 IntVec.getValueType().getVectorNumElements());
5368 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
5369 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5370 Vec, StVal.getOperand(1));
5371 dl = N->getDebugLoc();
5372 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
5373 // Make the DAGCombiner fold the bitcasts.
5374 DCI.AddToWorklist(Vec.getNode());
5375 DCI.AddToWorklist(ExtElt.getNode());
5376 DCI.AddToWorklist(V.getNode());
5377 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
5378 St->getPointerInfo(), St->isVolatile(),
5379 St->isNonTemporal(), St->getAlignment(),
5380 St->getTBAAInfo());
5381}
5382
5383/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
5384/// are normal, non-volatile loads. If so, it is profitable to bitcast an
5385/// i64 vector to have f64 elements, since the value can then be loaded
5386/// directly into a VFP register.
5387static bool hasNormalLoadOperand(SDNode *N) {
5388 unsigned NumElts = N->getValueType(0).getVectorNumElements();
5389 for (unsigned i = 0; i < NumElts; ++i) {
5390 SDNode *Elt = N->getOperand(i).getNode();
5391 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
5392 return true;
5393 }
5394 return false;
5395}
5396
Bob Wilson75f02882010-09-17 22:59:05 +00005397/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
5398/// ISD::BUILD_VECTOR.
Bob Wilson31600902010-12-21 06:43:19 +00005399static SDValue PerformBUILD_VECTORCombine(SDNode *N,
5400 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilson75f02882010-09-17 22:59:05 +00005401 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
5402 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
5403 // into a pair of GPRs, which is fine when the value is used as a scalar,
5404 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson31600902010-12-21 06:43:19 +00005405 SelectionDAG &DAG = DCI.DAG;
5406 if (N->getNumOperands() == 2) {
5407 SDValue RV = PerformVMOVDRRCombine(N, DAG);
5408 if (RV.getNode())
5409 return RV;
5410 }
Bob Wilson75f02882010-09-17 22:59:05 +00005411
Bob Wilson31600902010-12-21 06:43:19 +00005412 // Load i64 elements as f64 values so that type legalization does not split
5413 // them up into i32 values.
5414 EVT VT = N->getValueType(0);
5415 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
5416 return SDValue();
5417 DebugLoc dl = N->getDebugLoc();
5418 SmallVector<SDValue, 8> Ops;
5419 unsigned NumElts = VT.getVectorNumElements();
5420 for (unsigned i = 0; i < NumElts; ++i) {
5421 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
5422 Ops.push_back(V);
5423 // Make the DAGCombiner fold the bitcast.
5424 DCI.AddToWorklist(V.getNode());
5425 }
5426 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
5427 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
5428 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
5429}
5430
5431/// PerformInsertEltCombine - Target-specific dag combine xforms for
5432/// ISD::INSERT_VECTOR_ELT.
5433static SDValue PerformInsertEltCombine(SDNode *N,
5434 TargetLowering::DAGCombinerInfo &DCI) {
5435 // Bitcast an i64 load inserted into a vector to f64.
5436 // Otherwise, the i64 value will be legalized to a pair of i32 values.
5437 EVT VT = N->getValueType(0);
5438 SDNode *Elt = N->getOperand(1).getNode();
5439 if (VT.getVectorElementType() != MVT::i64 ||
5440 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
5441 return SDValue();
5442
5443 SelectionDAG &DAG = DCI.DAG;
5444 DebugLoc dl = N->getDebugLoc();
5445 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
5446 VT.getVectorNumElements());
5447 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
5448 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
5449 // Make the DAGCombiner fold the bitcasts.
5450 DCI.AddToWorklist(Vec.getNode());
5451 DCI.AddToWorklist(V.getNode());
5452 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
5453 Vec, V, N->getOperand(2));
5454 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilson75f02882010-09-17 22:59:05 +00005455}
5456
Bob Wilsonf20700c2010-10-27 20:38:28 +00005457/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
5458/// ISD::VECTOR_SHUFFLE.
5459static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
5460 // The LLVM shufflevector instruction does not require the shuffle mask
5461 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
5462 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
5463 // operands do not match the mask length, they are extended by concatenating
5464 // them with undef vectors. That is probably the right thing for other
5465 // targets, but for NEON it is better to concatenate two double-register
5466 // size vector operands into a single quad-register size vector. Do that
5467 // transformation here:
5468 // shuffle(concat(v1, undef), concat(v2, undef)) ->
5469 // shuffle(concat(v1, v2), undef)
5470 SDValue Op0 = N->getOperand(0);
5471 SDValue Op1 = N->getOperand(1);
5472 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
5473 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
5474 Op0.getNumOperands() != 2 ||
5475 Op1.getNumOperands() != 2)
5476 return SDValue();
5477 SDValue Concat0Op1 = Op0.getOperand(1);
5478 SDValue Concat1Op1 = Op1.getOperand(1);
5479 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
5480 Concat1Op1.getOpcode() != ISD::UNDEF)
5481 return SDValue();
5482 // Skip the transformation if any of the types are illegal.
5483 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5484 EVT VT = N->getValueType(0);
5485 if (!TLI.isTypeLegal(VT) ||
5486 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
5487 !TLI.isTypeLegal(Concat1Op1.getValueType()))
5488 return SDValue();
5489
5490 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
5491 Op0.getOperand(0), Op1.getOperand(0));
5492 // Translate the shuffle mask.
5493 SmallVector<int, 16> NewMask;
5494 unsigned NumElts = VT.getVectorNumElements();
5495 unsigned HalfElts = NumElts/2;
5496 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
5497 for (unsigned n = 0; n < NumElts; ++n) {
5498 int MaskElt = SVN->getMaskElt(n);
5499 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00005500 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00005501 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00005502 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00005503 NewElt = HalfElts + MaskElt - NumElts;
5504 NewMask.push_back(NewElt);
5505 }
5506 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
5507 DAG.getUNDEF(VT), NewMask.data());
5508}
5509
Bob Wilson1c3ef902011-02-07 17:43:21 +00005510/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
5511/// NEON load/store intrinsics to merge base address updates.
5512static SDValue CombineBaseUpdate(SDNode *N,
5513 TargetLowering::DAGCombinerInfo &DCI) {
5514 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
5515 return SDValue();
5516
5517 SelectionDAG &DAG = DCI.DAG;
5518 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
5519 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
5520 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
5521 SDValue Addr = N->getOperand(AddrOpIdx);
5522
5523 // Search for a use of the address operand that is an increment.
5524 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
5525 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
5526 SDNode *User = *UI;
5527 if (User->getOpcode() != ISD::ADD ||
5528 UI.getUse().getResNo() != Addr.getResNo())
5529 continue;
5530
5531 // Check that the add is independent of the load/store. Otherwise, folding
5532 // it would create a cycle.
5533 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
5534 continue;
5535
5536 // Find the new opcode for the updating load/store.
5537 bool isLoad = true;
5538 bool isLaneOp = false;
5539 unsigned NewOpc = 0;
5540 unsigned NumVecs = 0;
5541 if (isIntrinsic) {
5542 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
5543 switch (IntNo) {
5544 default: assert(0 && "unexpected intrinsic for Neon base update");
5545 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
5546 NumVecs = 1; break;
5547 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
5548 NumVecs = 2; break;
5549 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
5550 NumVecs = 3; break;
5551 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
5552 NumVecs = 4; break;
5553 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
5554 NumVecs = 2; isLaneOp = true; break;
5555 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
5556 NumVecs = 3; isLaneOp = true; break;
5557 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
5558 NumVecs = 4; isLaneOp = true; break;
5559 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
5560 NumVecs = 1; isLoad = false; break;
5561 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
5562 NumVecs = 2; isLoad = false; break;
5563 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
5564 NumVecs = 3; isLoad = false; break;
5565 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
5566 NumVecs = 4; isLoad = false; break;
5567 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
5568 NumVecs = 2; isLoad = false; isLaneOp = true; break;
5569 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
5570 NumVecs = 3; isLoad = false; isLaneOp = true; break;
5571 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
5572 NumVecs = 4; isLoad = false; isLaneOp = true; break;
5573 }
5574 } else {
5575 isLaneOp = true;
5576 switch (N->getOpcode()) {
5577 default: assert(0 && "unexpected opcode for Neon base update");
5578 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
5579 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
5580 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
5581 }
5582 }
5583
5584 // Find the size of memory referenced by the load/store.
5585 EVT VecTy;
5586 if (isLoad)
5587 VecTy = N->getValueType(0);
5588 else
5589 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
5590 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
5591 if (isLaneOp)
5592 NumBytes /= VecTy.getVectorNumElements();
5593
5594 // If the increment is a constant, it must match the memory ref size.
5595 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
5596 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
5597 uint64_t IncVal = CInc->getZExtValue();
5598 if (IncVal != NumBytes)
5599 continue;
5600 } else if (NumBytes >= 3 * 16) {
5601 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
5602 // separate instructions that make it harder to use a non-constant update.
5603 continue;
5604 }
5605
5606 // Create the new updating load/store node.
5607 EVT Tys[6];
5608 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
5609 unsigned n;
5610 for (n = 0; n < NumResultVecs; ++n)
5611 Tys[n] = VecTy;
5612 Tys[n++] = MVT::i32;
5613 Tys[n] = MVT::Other;
5614 SDVTList SDTys = DAG.getVTList(Tys, NumResultVecs+2);
5615 SmallVector<SDValue, 8> Ops;
5616 Ops.push_back(N->getOperand(0)); // incoming chain
5617 Ops.push_back(N->getOperand(AddrOpIdx));
5618 Ops.push_back(Inc);
5619 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
5620 Ops.push_back(N->getOperand(i));
5621 }
5622 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
5623 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, N->getDebugLoc(), SDTys,
5624 Ops.data(), Ops.size(),
5625 MemInt->getMemoryVT(),
5626 MemInt->getMemOperand());
5627
5628 // Update the uses.
5629 std::vector<SDValue> NewResults;
5630 for (unsigned i = 0; i < NumResultVecs; ++i) {
5631 NewResults.push_back(SDValue(UpdN.getNode(), i));
5632 }
5633 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
5634 DCI.CombineTo(N, NewResults);
5635 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
5636
5637 break;
5638 }
5639 return SDValue();
5640}
5641
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005642/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
5643/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
5644/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
5645/// return true.
5646static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
5647 SelectionDAG &DAG = DCI.DAG;
5648 EVT VT = N->getValueType(0);
5649 // vldN-dup instructions only support 64-bit vectors for N > 1.
5650 if (!VT.is64BitVector())
5651 return false;
5652
5653 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
5654 SDNode *VLD = N->getOperand(0).getNode();
5655 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
5656 return false;
5657 unsigned NumVecs = 0;
5658 unsigned NewOpc = 0;
5659 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
5660 if (IntNo == Intrinsic::arm_neon_vld2lane) {
5661 NumVecs = 2;
5662 NewOpc = ARMISD::VLD2DUP;
5663 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
5664 NumVecs = 3;
5665 NewOpc = ARMISD::VLD3DUP;
5666 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
5667 NumVecs = 4;
5668 NewOpc = ARMISD::VLD4DUP;
5669 } else {
5670 return false;
5671 }
5672
5673 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
5674 // numbers match the load.
5675 unsigned VLDLaneNo =
5676 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
5677 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
5678 UI != UE; ++UI) {
5679 // Ignore uses of the chain result.
5680 if (UI.getUse().getResNo() == NumVecs)
5681 continue;
5682 SDNode *User = *UI;
5683 if (User->getOpcode() != ARMISD::VDUPLANE ||
5684 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
5685 return false;
5686 }
5687
5688 // Create the vldN-dup node.
5689 EVT Tys[5];
5690 unsigned n;
5691 for (n = 0; n < NumVecs; ++n)
5692 Tys[n] = VT;
5693 Tys[n] = MVT::Other;
5694 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
5695 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
5696 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
5697 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
5698 Ops, 2, VLDMemInt->getMemoryVT(),
5699 VLDMemInt->getMemOperand());
5700
5701 // Update the uses.
5702 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
5703 UI != UE; ++UI) {
5704 unsigned ResNo = UI.getUse().getResNo();
5705 // Ignore uses of the chain result.
5706 if (ResNo == NumVecs)
5707 continue;
5708 SDNode *User = *UI;
5709 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
5710 }
5711
5712 // Now the vldN-lane intrinsic is dead except for its chain result.
5713 // Update uses of the chain.
5714 std::vector<SDValue> VLDDupResults;
5715 for (unsigned n = 0; n < NumVecs; ++n)
5716 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
5717 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
5718 DCI.CombineTo(VLD, VLDDupResults);
5719
5720 return true;
5721}
5722
Bob Wilson9e82bf12010-07-14 01:22:12 +00005723/// PerformVDUPLANECombine - Target-specific dag combine xforms for
5724/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005725static SDValue PerformVDUPLANECombine(SDNode *N,
5726 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00005727 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005728
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005729 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
5730 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
5731 if (CombineVLDDUP(N, DCI))
5732 return SDValue(N, 0);
5733
5734 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
5735 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005736 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00005737 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00005738 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00005739 return SDValue();
5740
5741 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
5742 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
5743 // The canonical VMOV for a zero vector uses a 32-bit element size.
5744 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
5745 unsigned EltBits;
5746 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
5747 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005748 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005749 if (EltSize > VT.getVectorElementType().getSizeInBits())
5750 return SDValue();
5751
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005752 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005753}
5754
Bob Wilson5bafff32009-06-22 23:27:02 +00005755/// getVShiftImm - Check if this is a valid build_vector for the immediate
5756/// operand of a vector shift operation, where all the elements of the
5757/// build_vector must have the same constant integer value.
5758static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
5759 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005760 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00005761 Op = Op.getOperand(0);
5762 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5763 APInt SplatBits, SplatUndef;
5764 unsigned SplatBitSize;
5765 bool HasAnyUndefs;
5766 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
5767 HasAnyUndefs, ElementBits) ||
5768 SplatBitSize > ElementBits)
5769 return false;
5770 Cnt = SplatBits.getSExtValue();
5771 return true;
5772}
5773
5774/// isVShiftLImm - Check if this is a valid build_vector for the immediate
5775/// operand of a vector shift left operation. That value must be in the range:
5776/// 0 <= Value < ElementBits for a left shift; or
5777/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005778static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00005779 assert(VT.isVector() && "vector shift count is not a vector type");
5780 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5781 if (! getVShiftImm(Op, ElementBits, Cnt))
5782 return false;
5783 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
5784}
5785
5786/// isVShiftRImm - Check if this is a valid build_vector for the immediate
5787/// operand of a vector shift right operation. For a shift opcode, the value
5788/// is positive, but for an intrinsic the value count must be negative. The
5789/// absolute value must be in the range:
5790/// 1 <= |Value| <= ElementBits for a right shift; or
5791/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005792static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00005793 int64_t &Cnt) {
5794 assert(VT.isVector() && "vector shift count is not a vector type");
5795 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5796 if (! getVShiftImm(Op, ElementBits, Cnt))
5797 return false;
5798 if (isIntrinsic)
5799 Cnt = -Cnt;
5800 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
5801}
5802
5803/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
5804static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
5805 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
5806 switch (IntNo) {
5807 default:
5808 // Don't do anything for most intrinsics.
5809 break;
5810
5811 // Vector shifts: check for immediate versions and lower them.
5812 // Note: This is done during DAG combining instead of DAG legalizing because
5813 // the build_vectors for 64-bit vector element shift counts are generally
5814 // not legal, and it is hard to see their values after they get legalized to
5815 // loads from a constant pool.
5816 case Intrinsic::arm_neon_vshifts:
5817 case Intrinsic::arm_neon_vshiftu:
5818 case Intrinsic::arm_neon_vshiftls:
5819 case Intrinsic::arm_neon_vshiftlu:
5820 case Intrinsic::arm_neon_vshiftn:
5821 case Intrinsic::arm_neon_vrshifts:
5822 case Intrinsic::arm_neon_vrshiftu:
5823 case Intrinsic::arm_neon_vrshiftn:
5824 case Intrinsic::arm_neon_vqshifts:
5825 case Intrinsic::arm_neon_vqshiftu:
5826 case Intrinsic::arm_neon_vqshiftsu:
5827 case Intrinsic::arm_neon_vqshiftns:
5828 case Intrinsic::arm_neon_vqshiftnu:
5829 case Intrinsic::arm_neon_vqshiftnsu:
5830 case Intrinsic::arm_neon_vqrshiftns:
5831 case Intrinsic::arm_neon_vqrshiftnu:
5832 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00005833 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005834 int64_t Cnt;
5835 unsigned VShiftOpc = 0;
5836
5837 switch (IntNo) {
5838 case Intrinsic::arm_neon_vshifts:
5839 case Intrinsic::arm_neon_vshiftu:
5840 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
5841 VShiftOpc = ARMISD::VSHL;
5842 break;
5843 }
5844 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
5845 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
5846 ARMISD::VSHRs : ARMISD::VSHRu);
5847 break;
5848 }
5849 return SDValue();
5850
5851 case Intrinsic::arm_neon_vshiftls:
5852 case Intrinsic::arm_neon_vshiftlu:
5853 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
5854 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005855 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005856
5857 case Intrinsic::arm_neon_vrshifts:
5858 case Intrinsic::arm_neon_vrshiftu:
5859 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
5860 break;
5861 return SDValue();
5862
5863 case Intrinsic::arm_neon_vqshifts:
5864 case Intrinsic::arm_neon_vqshiftu:
5865 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5866 break;
5867 return SDValue();
5868
5869 case Intrinsic::arm_neon_vqshiftsu:
5870 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5871 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005872 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005873
5874 case Intrinsic::arm_neon_vshiftn:
5875 case Intrinsic::arm_neon_vrshiftn:
5876 case Intrinsic::arm_neon_vqshiftns:
5877 case Intrinsic::arm_neon_vqshiftnu:
5878 case Intrinsic::arm_neon_vqshiftnsu:
5879 case Intrinsic::arm_neon_vqrshiftns:
5880 case Intrinsic::arm_neon_vqrshiftnu:
5881 case Intrinsic::arm_neon_vqrshiftnsu:
5882 // Narrowing shifts require an immediate right shift.
5883 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
5884 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00005885 llvm_unreachable("invalid shift count for narrowing vector shift "
5886 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005887
5888 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00005889 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00005890 }
5891
5892 switch (IntNo) {
5893 case Intrinsic::arm_neon_vshifts:
5894 case Intrinsic::arm_neon_vshiftu:
5895 // Opcode already set above.
5896 break;
5897 case Intrinsic::arm_neon_vshiftls:
5898 case Intrinsic::arm_neon_vshiftlu:
5899 if (Cnt == VT.getVectorElementType().getSizeInBits())
5900 VShiftOpc = ARMISD::VSHLLi;
5901 else
5902 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
5903 ARMISD::VSHLLs : ARMISD::VSHLLu);
5904 break;
5905 case Intrinsic::arm_neon_vshiftn:
5906 VShiftOpc = ARMISD::VSHRN; break;
5907 case Intrinsic::arm_neon_vrshifts:
5908 VShiftOpc = ARMISD::VRSHRs; break;
5909 case Intrinsic::arm_neon_vrshiftu:
5910 VShiftOpc = ARMISD::VRSHRu; break;
5911 case Intrinsic::arm_neon_vrshiftn:
5912 VShiftOpc = ARMISD::VRSHRN; break;
5913 case Intrinsic::arm_neon_vqshifts:
5914 VShiftOpc = ARMISD::VQSHLs; break;
5915 case Intrinsic::arm_neon_vqshiftu:
5916 VShiftOpc = ARMISD::VQSHLu; break;
5917 case Intrinsic::arm_neon_vqshiftsu:
5918 VShiftOpc = ARMISD::VQSHLsu; break;
5919 case Intrinsic::arm_neon_vqshiftns:
5920 VShiftOpc = ARMISD::VQSHRNs; break;
5921 case Intrinsic::arm_neon_vqshiftnu:
5922 VShiftOpc = ARMISD::VQSHRNu; break;
5923 case Intrinsic::arm_neon_vqshiftnsu:
5924 VShiftOpc = ARMISD::VQSHRNsu; break;
5925 case Intrinsic::arm_neon_vqrshiftns:
5926 VShiftOpc = ARMISD::VQRSHRNs; break;
5927 case Intrinsic::arm_neon_vqrshiftnu:
5928 VShiftOpc = ARMISD::VQRSHRNu; break;
5929 case Intrinsic::arm_neon_vqrshiftnsu:
5930 VShiftOpc = ARMISD::VQRSHRNsu; break;
5931 }
5932
5933 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005934 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005935 }
5936
5937 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00005938 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005939 int64_t Cnt;
5940 unsigned VShiftOpc = 0;
5941
5942 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
5943 VShiftOpc = ARMISD::VSLI;
5944 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
5945 VShiftOpc = ARMISD::VSRI;
5946 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005947 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005948 }
5949
5950 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
5951 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00005952 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005953 }
5954
5955 case Intrinsic::arm_neon_vqrshifts:
5956 case Intrinsic::arm_neon_vqrshiftu:
5957 // No immediate versions of these to check for.
5958 break;
5959 }
5960
5961 return SDValue();
5962}
5963
5964/// PerformShiftCombine - Checks for immediate versions of vector shifts and
5965/// lowers them. As with the vector shift intrinsics, this is done during DAG
5966/// combining instead of DAG legalizing because the build_vectors for 64-bit
5967/// vector element shift counts are generally not legal, and it is hard to see
5968/// their values after they get legalized to loads from a constant pool.
5969static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
5970 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00005971 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00005972
5973 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00005974 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5975 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00005976 return SDValue();
5977
5978 assert(ST->hasNEON() && "unexpected vector shift");
5979 int64_t Cnt;
5980
5981 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005982 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00005983
5984 case ISD::SHL:
5985 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
5986 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005987 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005988 break;
5989
5990 case ISD::SRA:
5991 case ISD::SRL:
5992 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
5993 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
5994 ARMISD::VSHRs : ARMISD::VSHRu);
5995 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005996 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005997 }
5998 }
5999 return SDValue();
6000}
6001
6002/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
6003/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
6004static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
6005 const ARMSubtarget *ST) {
6006 SDValue N0 = N->getOperand(0);
6007
6008 // Check for sign- and zero-extensions of vector extract operations of 8-
6009 // and 16-bit vector elements. NEON supports these directly. They are
6010 // handled during DAG combining because type legalization will promote them
6011 // to 32-bit types and it is messy to recognize the operations after that.
6012 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
6013 SDValue Vec = N0.getOperand(0);
6014 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006015 EVT VT = N->getValueType(0);
6016 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00006017 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6018
Owen Anderson825b72b2009-08-11 20:47:22 +00006019 if (VT == MVT::i32 &&
6020 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00006021 TLI.isTypeLegal(Vec.getValueType()) &&
6022 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00006023
6024 unsigned Opc = 0;
6025 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006026 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00006027 case ISD::SIGN_EXTEND:
6028 Opc = ARMISD::VGETLANEs;
6029 break;
6030 case ISD::ZERO_EXTEND:
6031 case ISD::ANY_EXTEND:
6032 Opc = ARMISD::VGETLANEu;
6033 break;
6034 }
6035 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
6036 }
6037 }
6038
6039 return SDValue();
6040}
6041
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006042/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
6043/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
6044static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
6045 const ARMSubtarget *ST) {
6046 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00006047 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006048 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
6049 // a NaN; only do the transformation when it matches that behavior.
6050
6051 // For now only do this when using NEON for FP operations; if using VFP, it
6052 // is not obvious that the benefit outweighs the cost of switching to the
6053 // NEON pipeline.
6054 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
6055 N->getValueType(0) != MVT::f32)
6056 return SDValue();
6057
6058 SDValue CondLHS = N->getOperand(0);
6059 SDValue CondRHS = N->getOperand(1);
6060 SDValue LHS = N->getOperand(2);
6061 SDValue RHS = N->getOperand(3);
6062 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
6063
6064 unsigned Opcode = 0;
6065 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00006066 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006067 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00006068 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006069 IsReversed = true ; // x CC y ? y : x
6070 } else {
6071 return SDValue();
6072 }
6073
Bob Wilsone742bb52010-02-24 22:15:53 +00006074 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006075 switch (CC) {
6076 default: break;
6077 case ISD::SETOLT:
6078 case ISD::SETOLE:
6079 case ISD::SETLT:
6080 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006081 case ISD::SETULT:
6082 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00006083 // If LHS is NaN, an ordered comparison will be false and the result will
6084 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
6085 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
6086 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
6087 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
6088 break;
6089 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
6090 // will return -0, so vmin can only be used for unsafe math or if one of
6091 // the operands is known to be nonzero.
6092 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
6093 !UnsafeFPMath &&
6094 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
6095 break;
6096 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006097 break;
6098
6099 case ISD::SETOGT:
6100 case ISD::SETOGE:
6101 case ISD::SETGT:
6102 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006103 case ISD::SETUGT:
6104 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00006105 // If LHS is NaN, an ordered comparison will be false and the result will
6106 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
6107 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
6108 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
6109 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
6110 break;
6111 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
6112 // will return +0, so vmax can only be used for unsafe math or if one of
6113 // the operands is known to be nonzero.
6114 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
6115 !UnsafeFPMath &&
6116 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
6117 break;
6118 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006119 break;
6120 }
6121
6122 if (!Opcode)
6123 return SDValue();
6124 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
6125}
6126
Dan Gohman475871a2008-07-27 21:46:04 +00006127SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00006128 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006129 switch (N->getOpcode()) {
6130 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006131 case ISD::ADD: return PerformADDCombine(N, DCI);
6132 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006133 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006134 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00006135 case ISD::AND: return PerformANDCombine(N, DCI);
Evan Cheng0c1aec12010-12-14 03:22:07 +00006136 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00006137 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006138 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson31600902010-12-21 06:43:19 +00006139 case ISD::STORE: return PerformSTORECombine(N, DCI);
6140 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
6141 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonf20700c2010-10-27 20:38:28 +00006142 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006143 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006144 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00006145 case ISD::SHL:
6146 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006147 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00006148 case ISD::SIGN_EXTEND:
6149 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006150 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
6151 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Bob Wilson1c3ef902011-02-07 17:43:21 +00006152 case ARMISD::VLD2DUP:
6153 case ARMISD::VLD3DUP:
6154 case ARMISD::VLD4DUP:
6155 return CombineBaseUpdate(N, DCI);
6156 case ISD::INTRINSIC_VOID:
6157 case ISD::INTRINSIC_W_CHAIN:
6158 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
6159 case Intrinsic::arm_neon_vld1:
6160 case Intrinsic::arm_neon_vld2:
6161 case Intrinsic::arm_neon_vld3:
6162 case Intrinsic::arm_neon_vld4:
6163 case Intrinsic::arm_neon_vld2lane:
6164 case Intrinsic::arm_neon_vld3lane:
6165 case Intrinsic::arm_neon_vld4lane:
6166 case Intrinsic::arm_neon_vst1:
6167 case Intrinsic::arm_neon_vst2:
6168 case Intrinsic::arm_neon_vst3:
6169 case Intrinsic::arm_neon_vst4:
6170 case Intrinsic::arm_neon_vst2lane:
6171 case Intrinsic::arm_neon_vst3lane:
6172 case Intrinsic::arm_neon_vst4lane:
6173 return CombineBaseUpdate(N, DCI);
6174 default: break;
6175 }
6176 break;
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006177 }
Dan Gohman475871a2008-07-27 21:46:04 +00006178 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006179}
6180
Evan Cheng31959b12011-02-02 01:06:55 +00006181bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
6182 EVT VT) const {
6183 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
6184}
6185
Bill Wendlingaf566342009-08-15 21:21:19 +00006186bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00006187 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00006188 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00006189
6190 switch (VT.getSimpleVT().SimpleTy) {
6191 default:
6192 return false;
6193 case MVT::i8:
6194 case MVT::i16:
6195 case MVT::i32:
6196 return true;
6197 // FIXME: VLD1 etc with standard alignment is legal.
6198 }
6199}
6200
Evan Chenge6c835f2009-08-14 20:09:37 +00006201static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
6202 if (V < 0)
6203 return false;
6204
6205 unsigned Scale = 1;
6206 switch (VT.getSimpleVT().SimpleTy) {
6207 default: return false;
6208 case MVT::i1:
6209 case MVT::i8:
6210 // Scale == 1;
6211 break;
6212 case MVT::i16:
6213 // Scale == 2;
6214 Scale = 2;
6215 break;
6216 case MVT::i32:
6217 // Scale == 4;
6218 Scale = 4;
6219 break;
6220 }
6221
6222 if ((V & (Scale - 1)) != 0)
6223 return false;
6224 V /= Scale;
6225 return V == (V & ((1LL << 5) - 1));
6226}
6227
6228static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
6229 const ARMSubtarget *Subtarget) {
6230 bool isNeg = false;
6231 if (V < 0) {
6232 isNeg = true;
6233 V = - V;
6234 }
6235
6236 switch (VT.getSimpleVT().SimpleTy) {
6237 default: return false;
6238 case MVT::i1:
6239 case MVT::i8:
6240 case MVT::i16:
6241 case MVT::i32:
6242 // + imm12 or - imm8
6243 if (isNeg)
6244 return V == (V & ((1LL << 8) - 1));
6245 return V == (V & ((1LL << 12) - 1));
6246 case MVT::f32:
6247 case MVT::f64:
6248 // Same as ARM mode. FIXME: NEON?
6249 if (!Subtarget->hasVFP2())
6250 return false;
6251 if ((V & 3) != 0)
6252 return false;
6253 V >>= 2;
6254 return V == (V & ((1LL << 8) - 1));
6255 }
6256}
6257
Evan Chengb01fad62007-03-12 23:30:29 +00006258/// isLegalAddressImmediate - Return true if the integer value can be used
6259/// as the offset of the target addressing mode for load / store of the
6260/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00006261static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00006262 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00006263 if (V == 0)
6264 return true;
6265
Evan Cheng65011532009-03-09 19:15:00 +00006266 if (!VT.isSimple())
6267 return false;
6268
Evan Chenge6c835f2009-08-14 20:09:37 +00006269 if (Subtarget->isThumb1Only())
6270 return isLegalT1AddressImmediate(V, VT);
6271 else if (Subtarget->isThumb2())
6272 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00006273
Evan Chenge6c835f2009-08-14 20:09:37 +00006274 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00006275 if (V < 0)
6276 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00006277 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00006278 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00006279 case MVT::i1:
6280 case MVT::i8:
6281 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00006282 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006283 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006284 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00006285 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006286 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006287 case MVT::f32:
6288 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00006289 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00006290 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00006291 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00006292 return false;
6293 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006294 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00006295 }
Evan Chenga8e29892007-01-19 07:51:42 +00006296}
6297
Evan Chenge6c835f2009-08-14 20:09:37 +00006298bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
6299 EVT VT) const {
6300 int Scale = AM.Scale;
6301 if (Scale < 0)
6302 return false;
6303
6304 switch (VT.getSimpleVT().SimpleTy) {
6305 default: return false;
6306 case MVT::i1:
6307 case MVT::i8:
6308 case MVT::i16:
6309 case MVT::i32:
6310 if (Scale == 1)
6311 return true;
6312 // r + r << imm
6313 Scale = Scale & ~1;
6314 return Scale == 2 || Scale == 4 || Scale == 8;
6315 case MVT::i64:
6316 // r + r
6317 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
6318 return true;
6319 return false;
6320 case MVT::isVoid:
6321 // Note, we allow "void" uses (basically, uses that aren't loads or
6322 // stores), because arm allows folding a scale into many arithmetic
6323 // operations. This should be made more precise and revisited later.
6324
6325 // Allow r << imm, but the imm has to be a multiple of two.
6326 if (Scale & 1) return false;
6327 return isPowerOf2_32(Scale);
6328 }
6329}
6330
Chris Lattner37caf8c2007-04-09 23:33:39 +00006331/// isLegalAddressingMode - Return true if the addressing mode represented
6332/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006333bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00006334 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006335 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00006336 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00006337 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006338
Chris Lattner37caf8c2007-04-09 23:33:39 +00006339 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006340 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006341 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006342
Chris Lattner37caf8c2007-04-09 23:33:39 +00006343 switch (AM.Scale) {
6344 case 0: // no scale reg, must be "r+i" or "r", or "i".
6345 break;
6346 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00006347 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00006348 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00006349 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00006350 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00006351 // ARM doesn't support any R+R*scale+imm addr modes.
6352 if (AM.BaseOffs)
6353 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006354
Bob Wilson2c7dab12009-04-08 17:55:28 +00006355 if (!VT.isSimple())
6356 return false;
6357
Evan Chenge6c835f2009-08-14 20:09:37 +00006358 if (Subtarget->isThumb2())
6359 return isLegalT2ScaledAddressingMode(AM, VT);
6360
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006361 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00006362 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00006363 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00006364 case MVT::i1:
6365 case MVT::i8:
6366 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006367 if (Scale < 0) Scale = -Scale;
6368 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006369 return true;
6370 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00006371 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006372 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00006373 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00006374 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006375 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006376 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00006377 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006378
Owen Anderson825b72b2009-08-11 20:47:22 +00006379 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00006380 // Note, we allow "void" uses (basically, uses that aren't loads or
6381 // stores), because arm allows folding a scale into many arithmetic
6382 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006383
Chris Lattner37caf8c2007-04-09 23:33:39 +00006384 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00006385 if (Scale & 1) return false;
6386 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00006387 }
6388 break;
Evan Chengb01fad62007-03-12 23:30:29 +00006389 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00006390 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00006391}
6392
Evan Cheng77e47512009-11-11 19:05:52 +00006393/// isLegalICmpImmediate - Return true if the specified immediate is legal
6394/// icmp immediate, that is the target has icmp instructions which can compare
6395/// a register against the immediate without having to materialize the
6396/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00006397bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00006398 if (!Subtarget->isThumb())
6399 return ARM_AM::getSOImmVal(Imm) != -1;
6400 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00006401 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00006402 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00006403}
6404
Owen Andersone50ed302009-08-10 22:56:29 +00006405static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00006406 bool isSEXTLoad, SDValue &Base,
6407 SDValue &Offset, bool &isInc,
6408 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00006409 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
6410 return false;
6411
Owen Anderson825b72b2009-08-11 20:47:22 +00006412 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00006413 // AddressingMode 3
6414 Base = Ptr->getOperand(0);
6415 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006416 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00006417 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006418 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00006419 isInc = false;
6420 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
6421 return true;
6422 }
6423 }
6424 isInc = (Ptr->getOpcode() == ISD::ADD);
6425 Offset = Ptr->getOperand(1);
6426 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00006427 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00006428 // AddressingMode 2
6429 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006430 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00006431 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006432 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00006433 isInc = false;
6434 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
6435 Base = Ptr->getOperand(0);
6436 return true;
6437 }
6438 }
6439
6440 if (Ptr->getOpcode() == ISD::ADD) {
6441 isInc = true;
6442 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
6443 if (ShOpcVal != ARM_AM::no_shift) {
6444 Base = Ptr->getOperand(1);
6445 Offset = Ptr->getOperand(0);
6446 } else {
6447 Base = Ptr->getOperand(0);
6448 Offset = Ptr->getOperand(1);
6449 }
6450 return true;
6451 }
6452
6453 isInc = (Ptr->getOpcode() == ISD::ADD);
6454 Base = Ptr->getOperand(0);
6455 Offset = Ptr->getOperand(1);
6456 return true;
6457 }
6458
Jim Grosbache5165492009-11-09 00:11:35 +00006459 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00006460 return false;
6461}
6462
Owen Andersone50ed302009-08-10 22:56:29 +00006463static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00006464 bool isSEXTLoad, SDValue &Base,
6465 SDValue &Offset, bool &isInc,
6466 SelectionDAG &DAG) {
6467 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
6468 return false;
6469
6470 Base = Ptr->getOperand(0);
6471 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
6472 int RHSC = (int)RHS->getZExtValue();
6473 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
6474 assert(Ptr->getOpcode() == ISD::ADD);
6475 isInc = false;
6476 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
6477 return true;
6478 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
6479 isInc = Ptr->getOpcode() == ISD::ADD;
6480 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
6481 return true;
6482 }
6483 }
6484
6485 return false;
6486}
6487
Evan Chenga8e29892007-01-19 07:51:42 +00006488/// getPreIndexedAddressParts - returns true by value, base pointer and
6489/// offset pointer and addressing mode by reference if the node's address
6490/// can be legally represented as pre-indexed load / store address.
6491bool
Dan Gohman475871a2008-07-27 21:46:04 +00006492ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
6493 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00006494 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00006495 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006496 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00006497 return false;
6498
Owen Andersone50ed302009-08-10 22:56:29 +00006499 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00006500 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00006501 bool isSEXTLoad = false;
6502 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
6503 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006504 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00006505 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
6506 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
6507 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006508 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00006509 } else
6510 return false;
6511
6512 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00006513 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00006514 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00006515 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
6516 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00006517 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00006518 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00006519 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00006520 if (!isLegal)
6521 return false;
6522
6523 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
6524 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00006525}
6526
6527/// getPostIndexedAddressParts - returns true by value, base pointer and
6528/// offset pointer and addressing mode by reference if this node can be
6529/// combined with a load / store to form a post-indexed load / store.
6530bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00006531 SDValue &Base,
6532 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00006533 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00006534 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006535 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00006536 return false;
6537
Owen Andersone50ed302009-08-10 22:56:29 +00006538 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00006539 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00006540 bool isSEXTLoad = false;
6541 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006542 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00006543 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00006544 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
6545 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006546 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00006547 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00006548 } else
6549 return false;
6550
6551 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00006552 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00006553 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00006554 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00006555 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00006556 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00006557 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
6558 isInc, DAG);
6559 if (!isLegal)
6560 return false;
6561
Evan Cheng28dad2a2010-05-18 21:31:17 +00006562 if (Ptr != Base) {
6563 // Swap base ptr and offset to catch more post-index load / store when
6564 // it's legal. In Thumb2 mode, offset must be an immediate.
6565 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
6566 !Subtarget->isThumb2())
6567 std::swap(Base, Offset);
6568
6569 // Post-indexed load / store update the base pointer.
6570 if (Ptr != Base)
6571 return false;
6572 }
6573
Evan Chenge88d5ce2009-07-02 07:28:31 +00006574 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
6575 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00006576}
6577
Dan Gohman475871a2008-07-27 21:46:04 +00006578void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00006579 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00006580 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006581 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006582 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00006583 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006584 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00006585 switch (Op.getOpcode()) {
6586 default: break;
6587 case ARMISD::CMOV: {
6588 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00006589 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00006590 if (KnownZero == 0 && KnownOne == 0) return;
6591
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006592 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00006593 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
6594 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00006595 KnownZero &= KnownZeroRHS;
6596 KnownOne &= KnownOneRHS;
6597 return;
6598 }
6599 }
6600}
6601
6602//===----------------------------------------------------------------------===//
6603// ARM Inline Assembly Support
6604//===----------------------------------------------------------------------===//
6605
Evan Cheng55d42002011-01-08 01:24:27 +00006606bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
6607 // Looking for "rev" which is V6+.
6608 if (!Subtarget->hasV6Ops())
6609 return false;
6610
6611 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
6612 std::string AsmStr = IA->getAsmString();
6613 SmallVector<StringRef, 4> AsmPieces;
6614 SplitString(AsmStr, AsmPieces, ";\n");
6615
6616 switch (AsmPieces.size()) {
6617 default: return false;
6618 case 1:
6619 AsmStr = AsmPieces[0];
6620 AsmPieces.clear();
6621 SplitString(AsmStr, AsmPieces, " \t,");
6622
6623 // rev $0, $1
6624 if (AsmPieces.size() == 3 &&
6625 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
6626 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
6627 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
6628 if (Ty && Ty->getBitWidth() == 32)
6629 return IntrinsicLowering::LowerToByteSwap(CI);
6630 }
6631 break;
6632 }
6633
6634 return false;
6635}
6636
Evan Chenga8e29892007-01-19 07:51:42 +00006637/// getConstraintType - Given a constraint letter, return the type of
6638/// constraint it is for this target.
6639ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006640ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
6641 if (Constraint.size() == 1) {
6642 switch (Constraint[0]) {
6643 default: break;
6644 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006645 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00006646 }
Evan Chenga8e29892007-01-19 07:51:42 +00006647 }
Chris Lattner4234f572007-03-25 02:14:49 +00006648 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00006649}
6650
John Thompson44ab89e2010-10-29 17:29:13 +00006651/// Examine constraint type and operand type and determine a weight value.
6652/// This object must already have been set up with the operand type
6653/// and the current alternative constraint selected.
6654TargetLowering::ConstraintWeight
6655ARMTargetLowering::getSingleConstraintMatchWeight(
6656 AsmOperandInfo &info, const char *constraint) const {
6657 ConstraintWeight weight = CW_Invalid;
6658 Value *CallOperandVal = info.CallOperandVal;
6659 // If we don't have a value, we can't do a match,
6660 // but allow it at the lowest weight.
6661 if (CallOperandVal == NULL)
6662 return CW_Default;
6663 const Type *type = CallOperandVal->getType();
6664 // Look at the constraint type.
6665 switch (*constraint) {
6666 default:
6667 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6668 break;
6669 case 'l':
6670 if (type->isIntegerTy()) {
6671 if (Subtarget->isThumb())
6672 weight = CW_SpecificReg;
6673 else
6674 weight = CW_Register;
6675 }
6676 break;
6677 case 'w':
6678 if (type->isFloatingPointTy())
6679 weight = CW_Register;
6680 break;
6681 }
6682 return weight;
6683}
6684
Bob Wilson2dc4f542009-03-20 22:42:55 +00006685std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00006686ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006687 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006688 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00006689 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00006690 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006691 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00006692 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00006693 return std::make_pair(0U, ARM::tGPRRegisterClass);
6694 else
6695 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006696 case 'r':
6697 return std::make_pair(0U, ARM::GPRRegisterClass);
6698 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00006699 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006700 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00006701 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006702 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00006703 if (VT.getSizeInBits() == 128)
6704 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006705 break;
Evan Chenga8e29892007-01-19 07:51:42 +00006706 }
6707 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00006708 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00006709 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00006710
Evan Chenga8e29892007-01-19 07:51:42 +00006711 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
6712}
6713
6714std::vector<unsigned> ARMTargetLowering::
6715getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006716 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006717 if (Constraint.size() != 1)
6718 return std::vector<unsigned>();
6719
6720 switch (Constraint[0]) { // GCC ARM Constraint Letters
6721 default: break;
6722 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00006723 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
6724 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
6725 0);
Evan Chenga8e29892007-01-19 07:51:42 +00006726 case 'r':
6727 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
6728 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
6729 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
6730 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006731 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00006732 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006733 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
6734 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
6735 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
6736 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
6737 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
6738 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
6739 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
6740 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00006741 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006742 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
6743 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
6744 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
6745 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00006746 if (VT.getSizeInBits() == 128)
6747 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
6748 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006749 break;
Evan Chenga8e29892007-01-19 07:51:42 +00006750 }
6751
6752 return std::vector<unsigned>();
6753}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006754
6755/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
6756/// vector. If it is invalid, don't add anything to Ops.
6757void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
6758 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006759 std::vector<SDValue>&Ops,
6760 SelectionDAG &DAG) const {
6761 SDValue Result(0, 0);
6762
6763 switch (Constraint) {
6764 default: break;
6765 case 'I': case 'J': case 'K': case 'L':
6766 case 'M': case 'N': case 'O':
6767 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
6768 if (!C)
6769 return;
6770
6771 int64_t CVal64 = C->getSExtValue();
6772 int CVal = (int) CVal64;
6773 // None of these constraints allow values larger than 32 bits. Check
6774 // that the value fits in an int.
6775 if (CVal != CVal64)
6776 return;
6777
6778 switch (Constraint) {
6779 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006780 if (Subtarget->isThumb1Only()) {
6781 // This must be a constant between 0 and 255, for ADD
6782 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006783 if (CVal >= 0 && CVal <= 255)
6784 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006785 } else if (Subtarget->isThumb2()) {
6786 // A constant that can be used as an immediate value in a
6787 // data-processing instruction.
6788 if (ARM_AM::getT2SOImmVal(CVal) != -1)
6789 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006790 } else {
6791 // A constant that can be used as an immediate value in a
6792 // data-processing instruction.
6793 if (ARM_AM::getSOImmVal(CVal) != -1)
6794 break;
6795 }
6796 return;
6797
6798 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006799 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006800 // This must be a constant between -255 and -1, for negated ADD
6801 // immediates. This can be used in GCC with an "n" modifier that
6802 // prints the negated value, for use with SUB instructions. It is
6803 // not useful otherwise but is implemented for compatibility.
6804 if (CVal >= -255 && CVal <= -1)
6805 break;
6806 } else {
6807 // This must be a constant between -4095 and 4095. It is not clear
6808 // what this constraint is intended for. Implemented for
6809 // compatibility with GCC.
6810 if (CVal >= -4095 && CVal <= 4095)
6811 break;
6812 }
6813 return;
6814
6815 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006816 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006817 // A 32-bit value where only one byte has a nonzero value. Exclude
6818 // zero to match GCC. This constraint is used by GCC internally for
6819 // constants that can be loaded with a move/shift combination.
6820 // It is not useful otherwise but is implemented for compatibility.
6821 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
6822 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006823 } else if (Subtarget->isThumb2()) {
6824 // A constant whose bitwise inverse can be used as an immediate
6825 // value in a data-processing instruction. This can be used in GCC
6826 // with a "B" modifier that prints the inverted value, for use with
6827 // BIC and MVN instructions. It is not useful otherwise but is
6828 // implemented for compatibility.
6829 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
6830 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006831 } else {
6832 // A constant whose bitwise inverse can be used as an immediate
6833 // value in a data-processing instruction. This can be used in GCC
6834 // with a "B" modifier that prints the inverted value, for use with
6835 // BIC and MVN instructions. It is not useful otherwise but is
6836 // implemented for compatibility.
6837 if (ARM_AM::getSOImmVal(~CVal) != -1)
6838 break;
6839 }
6840 return;
6841
6842 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006843 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006844 // This must be a constant between -7 and 7,
6845 // for 3-operand ADD/SUB immediate instructions.
6846 if (CVal >= -7 && CVal < 7)
6847 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006848 } else if (Subtarget->isThumb2()) {
6849 // A constant whose negation can be used as an immediate value in a
6850 // data-processing instruction. This can be used in GCC with an "n"
6851 // modifier that prints the negated value, for use with SUB
6852 // instructions. It is not useful otherwise but is implemented for
6853 // compatibility.
6854 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
6855 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006856 } else {
6857 // A constant whose negation can be used as an immediate value in a
6858 // data-processing instruction. This can be used in GCC with an "n"
6859 // modifier that prints the negated value, for use with SUB
6860 // instructions. It is not useful otherwise but is implemented for
6861 // compatibility.
6862 if (ARM_AM::getSOImmVal(-CVal) != -1)
6863 break;
6864 }
6865 return;
6866
6867 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006868 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006869 // This must be a multiple of 4 between 0 and 1020, for
6870 // ADD sp + immediate.
6871 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
6872 break;
6873 } else {
6874 // A power of two or a constant between 0 and 32. This is used in
6875 // GCC for the shift amount on shifted register operands, but it is
6876 // useful in general for any shift amounts.
6877 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
6878 break;
6879 }
6880 return;
6881
6882 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006883 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006884 // This must be a constant between 0 and 31, for shift amounts.
6885 if (CVal >= 0 && CVal <= 31)
6886 break;
6887 }
6888 return;
6889
6890 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006891 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006892 // This must be a multiple of 4 between -508 and 508, for
6893 // ADD/SUB sp = sp + immediate.
6894 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
6895 break;
6896 }
6897 return;
6898 }
6899 Result = DAG.getTargetConstant(CVal, Op.getValueType());
6900 break;
6901 }
6902
6903 if (Result.getNode()) {
6904 Ops.push_back(Result);
6905 return;
6906 }
Dale Johannesen1784d162010-06-25 21:55:36 +00006907 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006908}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00006909
6910bool
6911ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6912 // The ARM target isn't yet aware of offsets.
6913 return false;
6914}
Evan Cheng39382422009-10-28 01:44:26 +00006915
6916int ARM::getVFPf32Imm(const APFloat &FPImm) {
6917 APInt Imm = FPImm.bitcastToAPInt();
6918 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
6919 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
6920 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
6921
6922 // We can handle 4 bits of mantissa.
6923 // mantissa = (16+UInt(e:f:g:h))/16.
6924 if (Mantissa & 0x7ffff)
6925 return -1;
6926 Mantissa >>= 19;
6927 if ((Mantissa & 0xf) != Mantissa)
6928 return -1;
6929
6930 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
6931 if (Exp < -3 || Exp > 4)
6932 return -1;
6933 Exp = ((Exp+3) & 0x7) ^ 4;
6934
6935 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
6936}
6937
6938int ARM::getVFPf64Imm(const APFloat &FPImm) {
6939 APInt Imm = FPImm.bitcastToAPInt();
6940 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
6941 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
6942 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
6943
6944 // We can handle 4 bits of mantissa.
6945 // mantissa = (16+UInt(e:f:g:h))/16.
6946 if (Mantissa & 0xffffffffffffLL)
6947 return -1;
6948 Mantissa >>= 48;
6949 if ((Mantissa & 0xf) != Mantissa)
6950 return -1;
6951
6952 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
6953 if (Exp < -3 || Exp > 4)
6954 return -1;
6955 Exp = ((Exp+3) & 0x7) ^ 4;
6956
6957 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
6958}
6959
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006960bool ARM::isBitFieldInvertedMask(unsigned v) {
6961 if (v == 0xffffffff)
6962 return 0;
6963 // there can be 1's on either or both "outsides", all the "inside"
6964 // bits must be 0's
6965 unsigned int lsb = 0, msb = 31;
6966 while (v & (1 << msb)) --msb;
6967 while (v & (1 << lsb)) ++lsb;
6968 for (unsigned int i = lsb; i <= msb; ++i) {
6969 if (v & (1 << i))
6970 return 0;
6971 }
6972 return 1;
6973}
6974
Evan Cheng39382422009-10-28 01:44:26 +00006975/// isFPImmLegal - Returns true if the target can instruction select the
6976/// specified FP immediate natively. If false, the legalizer will
6977/// materialize the FP immediate as a load from a constant pool.
6978bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
6979 if (!Subtarget->hasVFP3())
6980 return false;
6981 if (VT == MVT::f32)
6982 return ARM::getVFPf32Imm(Imm) != -1;
6983 if (VT == MVT::f64)
6984 return ARM::getVFPf64Imm(Imm) != -1;
6985 return false;
6986}
Bob Wilson65ffec42010-09-21 17:56:22 +00006987
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006988/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00006989/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
6990/// specified in the intrinsic calls.
6991bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
6992 const CallInst &I,
6993 unsigned Intrinsic) const {
6994 switch (Intrinsic) {
6995 case Intrinsic::arm_neon_vld1:
6996 case Intrinsic::arm_neon_vld2:
6997 case Intrinsic::arm_neon_vld3:
6998 case Intrinsic::arm_neon_vld4:
6999 case Intrinsic::arm_neon_vld2lane:
7000 case Intrinsic::arm_neon_vld3lane:
7001 case Intrinsic::arm_neon_vld4lane: {
7002 Info.opc = ISD::INTRINSIC_W_CHAIN;
7003 // Conservatively set memVT to the entire set of vectors loaded.
7004 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
7005 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
7006 Info.ptrVal = I.getArgOperand(0);
7007 Info.offset = 0;
7008 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
7009 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
7010 Info.vol = false; // volatile loads with NEON intrinsics not supported
7011 Info.readMem = true;
7012 Info.writeMem = false;
7013 return true;
7014 }
7015 case Intrinsic::arm_neon_vst1:
7016 case Intrinsic::arm_neon_vst2:
7017 case Intrinsic::arm_neon_vst3:
7018 case Intrinsic::arm_neon_vst4:
7019 case Intrinsic::arm_neon_vst2lane:
7020 case Intrinsic::arm_neon_vst3lane:
7021 case Intrinsic::arm_neon_vst4lane: {
7022 Info.opc = ISD::INTRINSIC_VOID;
7023 // Conservatively set memVT to the entire set of vectors stored.
7024 unsigned NumElts = 0;
7025 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
7026 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
7027 if (!ArgTy->isVectorTy())
7028 break;
7029 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
7030 }
7031 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
7032 Info.ptrVal = I.getArgOperand(0);
7033 Info.offset = 0;
7034 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
7035 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
7036 Info.vol = false; // volatile stores with NEON intrinsics not supported
7037 Info.readMem = false;
7038 Info.writeMem = true;
7039 return true;
7040 }
7041 default:
7042 break;
7043 }
7044
7045 return false;
7046}