blob: 313bdbaba3cdf861bf1e0621d5039ba34dd634af [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010043 bool map_and_fenceable,
44 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020058static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010060static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson61050802012-04-17 15:31:31 +010062static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010070 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010071 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
Chris Wilson73aa8082010-09-30 11:46:12 +010074/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
Chris Wilson21dd3732011-01-26 15:55:56 +000089static int
90i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091{
92 struct drm_i915_private *dev_priv = dev->dev_private;
93 struct completion *x = &dev_priv->error_completion;
94 unsigned long flags;
95 int ret;
96
97 if (!atomic_read(&dev_priv->mm.wedged))
98 return 0;
99
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200100 /*
101 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
102 * userspace. If it takes that long something really bad is going on and
103 * we should simply try to bail out and fail as gracefully as possible.
104 */
105 ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
106 if (ret == 0) {
107 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
108 return -EIO;
109 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100110 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200111 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100112
Chris Wilson21dd3732011-01-26 15:55:56 +0000113 if (atomic_read(&dev_priv->mm.wedged)) {
114 /* GPU is hung, bump the completion count to account for
115 * the token we just consumed so that we never hit zero and
116 * end up waiting upon a subsequent completion event that
117 * will never happen.
118 */
119 spin_lock_irqsave(&x->wait.lock, flags);
120 x->done++;
121 spin_unlock_irqrestore(&x->wait.lock, flags);
122 }
123 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100124}
125
Chris Wilson54cf91d2010-11-25 18:00:26 +0000126int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100127{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128 int ret;
129
Chris Wilson21dd3732011-01-26 15:55:56 +0000130 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 if (ret)
132 return ret;
133
134 ret = mutex_lock_interruptible(&dev->struct_mutex);
135 if (ret)
136 return ret;
137
Chris Wilson23bc5982010-09-29 16:10:57 +0100138 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100139 return 0;
140}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100141
Chris Wilson7d1c4802010-08-07 21:45:03 +0100142static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000143i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100144{
Chris Wilson6c085a72012-08-20 11:40:46 +0200145 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100146}
147
Eric Anholt673a3942008-07-30 12:06:12 -0700148int
149i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000150 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700151{
Eric Anholt673a3942008-07-30 12:06:12 -0700152 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000153
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200154 if (drm_core_check_feature(dev, DRIVER_MODESET))
155 return -ENODEV;
156
Chris Wilson20217462010-11-23 15:26:33 +0000157 if (args->gtt_start >= args->gtt_end ||
158 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
159 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700160
Daniel Vetterf534bc02012-03-26 22:37:04 +0200161 /* GEM with user mode setting was never supported on ilk and later. */
162 if (INTEL_INFO(dev)->gen >= 5)
163 return -ENODEV;
164
Eric Anholt673a3942008-07-30 12:06:12 -0700165 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800166 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
167 args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700168 mutex_unlock(&dev->struct_mutex);
169
Chris Wilson20217462010-11-23 15:26:33 +0000170 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700171}
172
Eric Anholt5a125c32008-10-22 21:40:13 -0700173int
174i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000175 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700176{
Chris Wilson73aa8082010-09-30 11:46:12 +0100177 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700178 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000179 struct drm_i915_gem_object *obj;
180 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700181
Chris Wilson6299f992010-11-24 12:23:44 +0000182 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100183 mutex_lock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +0200184 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100185 if (obj->pin_count)
186 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100187 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700188
Chris Wilson6299f992010-11-24 12:23:44 +0000189 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400190 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000191
Eric Anholt5a125c32008-10-22 21:40:13 -0700192 return 0;
193}
194
Chris Wilson42dcedd2012-11-15 11:32:30 +0000195void *i915_gem_object_alloc(struct drm_device *dev)
196{
197 struct drm_i915_private *dev_priv = dev->dev_private;
198 return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
199}
200
201void i915_gem_object_free(struct drm_i915_gem_object *obj)
202{
203 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
204 kmem_cache_free(dev_priv->slab, obj);
205}
206
Dave Airlieff72145b2011-02-07 12:16:14 +1000207static int
208i915_gem_create(struct drm_file *file,
209 struct drm_device *dev,
210 uint64_t size,
211 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700212{
Chris Wilson05394f32010-11-08 19:18:58 +0000213 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300214 int ret;
215 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700216
Dave Airlieff72145b2011-02-07 12:16:14 +1000217 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200218 if (size == 0)
219 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700220
221 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000222 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700223 if (obj == NULL)
224 return -ENOMEM;
225
Chris Wilson05394f32010-11-08 19:18:58 +0000226 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100227 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000228 drm_gem_object_release(&obj->base);
229 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000230 i915_gem_object_free(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700231 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100232 }
233
Chris Wilson202f2fe2010-10-14 13:20:40 +0100234 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000235 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100236 trace_i915_gem_object_create(obj);
237
Dave Airlieff72145b2011-02-07 12:16:14 +1000238 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700239 return 0;
240}
241
Dave Airlieff72145b2011-02-07 12:16:14 +1000242int
243i915_gem_dumb_create(struct drm_file *file,
244 struct drm_device *dev,
245 struct drm_mode_create_dumb *args)
246{
247 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000248 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000249 args->size = args->pitch * args->height;
250 return i915_gem_create(file, dev,
251 args->size, &args->handle);
252}
253
254int i915_gem_dumb_destroy(struct drm_file *file,
255 struct drm_device *dev,
256 uint32_t handle)
257{
258 return drm_gem_handle_delete(file, handle);
259}
260
261/**
262 * Creates a new mm object and returns a handle to it.
263 */
264int
265i915_gem_create_ioctl(struct drm_device *dev, void *data,
266 struct drm_file *file)
267{
268 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200269
Dave Airlieff72145b2011-02-07 12:16:14 +1000270 return i915_gem_create(file, dev,
271 args->size, &args->handle);
272}
273
Daniel Vetter8c599672011-12-14 13:57:31 +0100274static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100275__copy_to_user_swizzled(char __user *cpu_vaddr,
276 const char *gpu_vaddr, int gpu_offset,
277 int length)
278{
279 int ret, cpu_offset = 0;
280
281 while (length > 0) {
282 int cacheline_end = ALIGN(gpu_offset + 1, 64);
283 int this_length = min(cacheline_end - gpu_offset, length);
284 int swizzled_gpu_offset = gpu_offset ^ 64;
285
286 ret = __copy_to_user(cpu_vaddr + cpu_offset,
287 gpu_vaddr + swizzled_gpu_offset,
288 this_length);
289 if (ret)
290 return ret + length;
291
292 cpu_offset += this_length;
293 gpu_offset += this_length;
294 length -= this_length;
295 }
296
297 return 0;
298}
299
300static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700301__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
302 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100303 int length)
304{
305 int ret, cpu_offset = 0;
306
307 while (length > 0) {
308 int cacheline_end = ALIGN(gpu_offset + 1, 64);
309 int this_length = min(cacheline_end - gpu_offset, length);
310 int swizzled_gpu_offset = gpu_offset ^ 64;
311
312 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
313 cpu_vaddr + cpu_offset,
314 this_length);
315 if (ret)
316 return ret + length;
317
318 cpu_offset += this_length;
319 gpu_offset += this_length;
320 length -= this_length;
321 }
322
323 return 0;
324}
325
Daniel Vetterd174bd62012-03-25 19:47:40 +0200326/* Per-page copy function for the shmem pread fastpath.
327 * Flushes invalid cachelines before reading the target if
328 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700329static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200330shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
331 char __user *user_data,
332 bool page_do_bit17_swizzling, bool needs_clflush)
333{
334 char *vaddr;
335 int ret;
336
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200337 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200338 return -EINVAL;
339
340 vaddr = kmap_atomic(page);
341 if (needs_clflush)
342 drm_clflush_virt_range(vaddr + shmem_page_offset,
343 page_length);
344 ret = __copy_to_user_inatomic(user_data,
345 vaddr + shmem_page_offset,
346 page_length);
347 kunmap_atomic(vaddr);
348
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100349 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200350}
351
Daniel Vetter23c18c72012-03-25 19:47:42 +0200352static void
353shmem_clflush_swizzled_range(char *addr, unsigned long length,
354 bool swizzled)
355{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200356 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200357 unsigned long start = (unsigned long) addr;
358 unsigned long end = (unsigned long) addr + length;
359
360 /* For swizzling simply ensure that we always flush both
361 * channels. Lame, but simple and it works. Swizzled
362 * pwrite/pread is far from a hotpath - current userspace
363 * doesn't use it at all. */
364 start = round_down(start, 128);
365 end = round_up(end, 128);
366
367 drm_clflush_virt_range((void *)start, end - start);
368 } else {
369 drm_clflush_virt_range(addr, length);
370 }
371
372}
373
Daniel Vetterd174bd62012-03-25 19:47:40 +0200374/* Only difference to the fast-path function is that this can handle bit17
375 * and uses non-atomic copy and kmap functions. */
376static int
377shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
378 char __user *user_data,
379 bool page_do_bit17_swizzling, bool needs_clflush)
380{
381 char *vaddr;
382 int ret;
383
384 vaddr = kmap(page);
385 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200386 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
387 page_length,
388 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200389
390 if (page_do_bit17_swizzling)
391 ret = __copy_to_user_swizzled(user_data,
392 vaddr, shmem_page_offset,
393 page_length);
394 else
395 ret = __copy_to_user(user_data,
396 vaddr + shmem_page_offset,
397 page_length);
398 kunmap(page);
399
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100400 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200401}
402
Eric Anholteb014592009-03-10 11:44:52 -0700403static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200404i915_gem_shmem_pread(struct drm_device *dev,
405 struct drm_i915_gem_object *obj,
406 struct drm_i915_gem_pread *args,
407 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700408{
Daniel Vetter8461d222011-12-14 13:57:32 +0100409 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700410 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100411 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100412 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100413 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200414 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200415 int needs_clflush = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100416 struct scatterlist *sg;
417 int i;
Eric Anholteb014592009-03-10 11:44:52 -0700418
Daniel Vetter8461d222011-12-14 13:57:32 +0100419 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700420 remain = args->size;
421
Daniel Vetter8461d222011-12-14 13:57:32 +0100422 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700423
Daniel Vetter84897312012-03-25 19:47:31 +0200424 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
425 /* If we're not in the cpu read domain, set ourself into the gtt
426 * read domain and manually flush cachelines (if required). This
427 * optimizes for the case when the gpu will dirty the data
428 * anyway again before the next pread happens. */
429 if (obj->cache_level == I915_CACHE_NONE)
430 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200431 if (obj->gtt_space) {
432 ret = i915_gem_object_set_to_gtt_domain(obj, false);
433 if (ret)
434 return ret;
435 }
Daniel Vetter84897312012-03-25 19:47:31 +0200436 }
Eric Anholteb014592009-03-10 11:44:52 -0700437
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100438 ret = i915_gem_object_get_pages(obj);
439 if (ret)
440 return ret;
441
442 i915_gem_object_pin_pages(obj);
443
Eric Anholteb014592009-03-10 11:44:52 -0700444 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100445
Chris Wilson9da3da62012-06-01 15:20:22 +0100446 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100447 struct page *page;
448
Chris Wilson9da3da62012-06-01 15:20:22 +0100449 if (i < offset >> PAGE_SHIFT)
450 continue;
451
452 if (remain <= 0)
453 break;
454
Eric Anholteb014592009-03-10 11:44:52 -0700455 /* Operation in this page
456 *
Eric Anholteb014592009-03-10 11:44:52 -0700457 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700458 * page_length = bytes to copy for this page
459 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100460 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700461 page_length = remain;
462 if ((shmem_page_offset + page_length) > PAGE_SIZE)
463 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700464
Chris Wilson9da3da62012-06-01 15:20:22 +0100465 page = sg_page(sg);
Daniel Vetter8461d222011-12-14 13:57:32 +0100466 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
467 (page_to_phys(page) & (1 << 17)) != 0;
468
Daniel Vetterd174bd62012-03-25 19:47:40 +0200469 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
470 user_data, page_do_bit17_swizzling,
471 needs_clflush);
472 if (ret == 0)
473 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700474
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200475 mutex_unlock(&dev->struct_mutex);
476
Daniel Vetter96d79b52012-03-25 19:47:36 +0200477 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200478 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200479 /* Userspace is tricking us, but we've already clobbered
480 * its pages with the prefault and promised to write the
481 * data up to the first fault. Hence ignore any errors
482 * and just continue. */
483 (void)ret;
484 prefaulted = 1;
485 }
486
Daniel Vetterd174bd62012-03-25 19:47:40 +0200487 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
488 user_data, page_do_bit17_swizzling,
489 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700490
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200491 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100492
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200493next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100494 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100495
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100496 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100497 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100498
Eric Anholteb014592009-03-10 11:44:52 -0700499 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100500 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700501 offset += page_length;
502 }
503
Chris Wilson4f27b752010-10-14 15:26:45 +0100504out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100505 i915_gem_object_unpin_pages(obj);
506
Eric Anholteb014592009-03-10 11:44:52 -0700507 return ret;
508}
509
Eric Anholt673a3942008-07-30 12:06:12 -0700510/**
511 * Reads data from the object referenced by handle.
512 *
513 * On error, the contents of *data are undefined.
514 */
515int
516i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000517 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700518{
519 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000520 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100521 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700522
Chris Wilson51311d02010-11-17 09:10:42 +0000523 if (args->size == 0)
524 return 0;
525
526 if (!access_ok(VERIFY_WRITE,
527 (char __user *)(uintptr_t)args->data_ptr,
528 args->size))
529 return -EFAULT;
530
Chris Wilson4f27b752010-10-14 15:26:45 +0100531 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100532 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100533 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700534
Chris Wilson05394f32010-11-08 19:18:58 +0000535 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000536 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100537 ret = -ENOENT;
538 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100539 }
Eric Anholt673a3942008-07-30 12:06:12 -0700540
Chris Wilson7dcd2492010-09-26 20:21:44 +0100541 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000542 if (args->offset > obj->base.size ||
543 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100544 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100545 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100546 }
547
Daniel Vetter1286ff72012-05-10 15:25:09 +0200548 /* prime objects have no backing filp to GEM pread/pwrite
549 * pages from.
550 */
551 if (!obj->base.filp) {
552 ret = -EINVAL;
553 goto out;
554 }
555
Chris Wilsondb53a302011-02-03 11:57:46 +0000556 trace_i915_gem_object_pread(obj, args->offset, args->size);
557
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200558 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700559
Chris Wilson35b62a82010-09-26 20:23:38 +0100560out:
Chris Wilson05394f32010-11-08 19:18:58 +0000561 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100562unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100563 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700564 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700565}
566
Keith Packard0839ccb2008-10-30 19:38:48 -0700567/* This is the fast write path which cannot handle
568 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700569 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700570
Keith Packard0839ccb2008-10-30 19:38:48 -0700571static inline int
572fast_user_write(struct io_mapping *mapping,
573 loff_t page_base, int page_offset,
574 char __user *user_data,
575 int length)
576{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700577 void __iomem *vaddr_atomic;
578 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700579 unsigned long unwritten;
580
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700581 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700582 /* We can use the cpu mem copy function because this is X86. */
583 vaddr = (void __force*)vaddr_atomic + page_offset;
584 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700585 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700586 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100587 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700588}
589
Eric Anholt3de09aa2009-03-09 09:42:23 -0700590/**
591 * This is the fast pwrite path, where we copy the data directly from the
592 * user into the GTT, uncached.
593 */
Eric Anholt673a3942008-07-30 12:06:12 -0700594static int
Chris Wilson05394f32010-11-08 19:18:58 +0000595i915_gem_gtt_pwrite_fast(struct drm_device *dev,
596 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700597 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000598 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700599{
Keith Packard0839ccb2008-10-30 19:38:48 -0700600 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700601 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700602 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700603 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200604 int page_offset, page_length, ret;
605
Chris Wilson86a1ee22012-08-11 15:41:04 +0100606 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200607 if (ret)
608 goto out;
609
610 ret = i915_gem_object_set_to_gtt_domain(obj, true);
611 if (ret)
612 goto out_unpin;
613
614 ret = i915_gem_object_put_fence(obj);
615 if (ret)
616 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700617
618 user_data = (char __user *) (uintptr_t) args->data_ptr;
619 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700620
Chris Wilson05394f32010-11-08 19:18:58 +0000621 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700622
623 while (remain > 0) {
624 /* Operation in this page
625 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700626 * page_base = page offset within aperture
627 * page_offset = offset within page
628 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700629 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100630 page_base = offset & PAGE_MASK;
631 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700632 page_length = remain;
633 if ((page_offset + remain) > PAGE_SIZE)
634 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700635
Keith Packard0839ccb2008-10-30 19:38:48 -0700636 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700637 * source page isn't available. Return the error and we'll
638 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700639 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100640 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200641 page_offset, user_data, page_length)) {
642 ret = -EFAULT;
643 goto out_unpin;
644 }
Eric Anholt673a3942008-07-30 12:06:12 -0700645
Keith Packard0839ccb2008-10-30 19:38:48 -0700646 remain -= page_length;
647 user_data += page_length;
648 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700649 }
Eric Anholt673a3942008-07-30 12:06:12 -0700650
Daniel Vetter935aaa62012-03-25 19:47:35 +0200651out_unpin:
652 i915_gem_object_unpin(obj);
653out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700654 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700655}
656
Daniel Vetterd174bd62012-03-25 19:47:40 +0200657/* Per-page copy function for the shmem pwrite fastpath.
658 * Flushes invalid cachelines before writing to the target if
659 * needs_clflush_before is set and flushes out any written cachelines after
660 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700661static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200662shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
663 char __user *user_data,
664 bool page_do_bit17_swizzling,
665 bool needs_clflush_before,
666 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700667{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200668 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700669 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700670
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200671 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200672 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700673
Daniel Vetterd174bd62012-03-25 19:47:40 +0200674 vaddr = kmap_atomic(page);
675 if (needs_clflush_before)
676 drm_clflush_virt_range(vaddr + shmem_page_offset,
677 page_length);
678 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
679 user_data,
680 page_length);
681 if (needs_clflush_after)
682 drm_clflush_virt_range(vaddr + shmem_page_offset,
683 page_length);
684 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700685
Chris Wilson755d2212012-09-04 21:02:55 +0100686 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700687}
688
Daniel Vetterd174bd62012-03-25 19:47:40 +0200689/* Only difference to the fast-path function is that this can handle bit17
690 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700691static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
693 char __user *user_data,
694 bool page_do_bit17_swizzling,
695 bool needs_clflush_before,
696 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700697{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200698 char *vaddr;
699 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700700
Daniel Vetterd174bd62012-03-25 19:47:40 +0200701 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200702 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200703 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
704 page_length,
705 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200706 if (page_do_bit17_swizzling)
707 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100708 user_data,
709 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200710 else
711 ret = __copy_from_user(vaddr + shmem_page_offset,
712 user_data,
713 page_length);
714 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200715 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
716 page_length,
717 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200718 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100719
Chris Wilson755d2212012-09-04 21:02:55 +0100720 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700721}
722
Eric Anholt40123c12009-03-09 13:42:30 -0700723static int
Daniel Vettere244a442012-03-25 19:47:28 +0200724i915_gem_shmem_pwrite(struct drm_device *dev,
725 struct drm_i915_gem_object *obj,
726 struct drm_i915_gem_pwrite *args,
727 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700728{
Eric Anholt40123c12009-03-09 13:42:30 -0700729 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100730 loff_t offset;
731 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100732 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100733 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200734 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200735 int needs_clflush_after = 0;
736 int needs_clflush_before = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100737 int i;
738 struct scatterlist *sg;
Eric Anholt40123c12009-03-09 13:42:30 -0700739
Daniel Vetter8c599672011-12-14 13:57:31 +0100740 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700741 remain = args->size;
742
Daniel Vetter8c599672011-12-14 13:57:31 +0100743 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700744
Daniel Vetter58642882012-03-25 19:47:37 +0200745 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
746 /* If we're not in the cpu write domain, set ourself into the gtt
747 * write domain and manually flush cachelines (if required). This
748 * optimizes for the case when the gpu will use the data
749 * right away and we therefore have to clflush anyway. */
750 if (obj->cache_level == I915_CACHE_NONE)
751 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200752 if (obj->gtt_space) {
753 ret = i915_gem_object_set_to_gtt_domain(obj, true);
754 if (ret)
755 return ret;
756 }
Daniel Vetter58642882012-03-25 19:47:37 +0200757 }
758 /* Same trick applies for invalidate partially written cachelines before
759 * writing. */
760 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
761 && obj->cache_level == I915_CACHE_NONE)
762 needs_clflush_before = 1;
763
Chris Wilson755d2212012-09-04 21:02:55 +0100764 ret = i915_gem_object_get_pages(obj);
765 if (ret)
766 return ret;
767
768 i915_gem_object_pin_pages(obj);
769
Eric Anholt40123c12009-03-09 13:42:30 -0700770 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000771 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700772
Chris Wilson9da3da62012-06-01 15:20:22 +0100773 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100774 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200775 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100776
Chris Wilson9da3da62012-06-01 15:20:22 +0100777 if (i < offset >> PAGE_SHIFT)
778 continue;
779
780 if (remain <= 0)
781 break;
782
Eric Anholt40123c12009-03-09 13:42:30 -0700783 /* Operation in this page
784 *
Eric Anholt40123c12009-03-09 13:42:30 -0700785 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700786 * page_length = bytes to copy for this page
787 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100788 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700789
790 page_length = remain;
791 if ((shmem_page_offset + page_length) > PAGE_SIZE)
792 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700793
Daniel Vetter58642882012-03-25 19:47:37 +0200794 /* If we don't overwrite a cacheline completely we need to be
795 * careful to have up-to-date data by first clflushing. Don't
796 * overcomplicate things and flush the entire patch. */
797 partial_cacheline_write = needs_clflush_before &&
798 ((shmem_page_offset | page_length)
799 & (boot_cpu_data.x86_clflush_size - 1));
800
Chris Wilson9da3da62012-06-01 15:20:22 +0100801 page = sg_page(sg);
Daniel Vetter8c599672011-12-14 13:57:31 +0100802 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
803 (page_to_phys(page) & (1 << 17)) != 0;
804
Daniel Vetterd174bd62012-03-25 19:47:40 +0200805 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
806 user_data, page_do_bit17_swizzling,
807 partial_cacheline_write,
808 needs_clflush_after);
809 if (ret == 0)
810 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700811
Daniel Vettere244a442012-03-25 19:47:28 +0200812 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200813 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200814 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
815 user_data, page_do_bit17_swizzling,
816 partial_cacheline_write,
817 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700818
Daniel Vettere244a442012-03-25 19:47:28 +0200819 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100820
Daniel Vettere244a442012-03-25 19:47:28 +0200821next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100822 set_page_dirty(page);
823 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100824
Chris Wilson755d2212012-09-04 21:02:55 +0100825 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100826 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100827
Eric Anholt40123c12009-03-09 13:42:30 -0700828 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100829 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700830 offset += page_length;
831 }
832
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100833out:
Chris Wilson755d2212012-09-04 21:02:55 +0100834 i915_gem_object_unpin_pages(obj);
835
Daniel Vettere244a442012-03-25 19:47:28 +0200836 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100837 /*
838 * Fixup: Flush cpu caches in case we didn't flush the dirty
839 * cachelines in-line while writing and the object moved
840 * out of the cpu write domain while we've dropped the lock.
841 */
842 if (!needs_clflush_after &&
843 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vettere244a442012-03-25 19:47:28 +0200844 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800845 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200846 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100847 }
Eric Anholt40123c12009-03-09 13:42:30 -0700848
Daniel Vetter58642882012-03-25 19:47:37 +0200849 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800850 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200851
Eric Anholt40123c12009-03-09 13:42:30 -0700852 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700853}
854
855/**
856 * Writes data to the object referenced by handle.
857 *
858 * On error, the contents of the buffer that were to be modified are undefined.
859 */
860int
861i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100862 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700863{
864 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000865 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000866 int ret;
867
868 if (args->size == 0)
869 return 0;
870
871 if (!access_ok(VERIFY_READ,
872 (char __user *)(uintptr_t)args->data_ptr,
873 args->size))
874 return -EFAULT;
875
Daniel Vetterf56f8212012-03-25 19:47:41 +0200876 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
877 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000878 if (ret)
879 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700880
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100881 ret = i915_mutex_lock_interruptible(dev);
882 if (ret)
883 return ret;
884
Chris Wilson05394f32010-11-08 19:18:58 +0000885 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000886 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100887 ret = -ENOENT;
888 goto unlock;
889 }
Eric Anholt673a3942008-07-30 12:06:12 -0700890
Chris Wilson7dcd2492010-09-26 20:21:44 +0100891 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000892 if (args->offset > obj->base.size ||
893 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100894 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100895 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100896 }
897
Daniel Vetter1286ff72012-05-10 15:25:09 +0200898 /* prime objects have no backing filp to GEM pread/pwrite
899 * pages from.
900 */
901 if (!obj->base.filp) {
902 ret = -EINVAL;
903 goto out;
904 }
905
Chris Wilsondb53a302011-02-03 11:57:46 +0000906 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
907
Daniel Vetter935aaa62012-03-25 19:47:35 +0200908 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700909 /* We can only do the GTT pwrite on untiled buffers, as otherwise
910 * it would end up going through the fenced access, and we'll get
911 * different detiling behavior between reading and writing.
912 * pread/pwrite currently are reading and writing from the CPU
913 * perspective, requiring manual detiling by the client.
914 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100915 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100916 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100917 goto out;
918 }
919
Chris Wilson86a1ee22012-08-11 15:41:04 +0100920 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200921 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100922 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100923 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200924 /* Note that the gtt paths might fail with non-page-backed user
925 * pointers (e.g. gtt mappings when moving data between
926 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700927 }
Eric Anholt673a3942008-07-30 12:06:12 -0700928
Chris Wilson86a1ee22012-08-11 15:41:04 +0100929 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200930 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100931
Chris Wilson35b62a82010-09-26 20:23:38 +0100932out:
Chris Wilson05394f32010-11-08 19:18:58 +0000933 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100934unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100935 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700936 return ret;
937}
938
Chris Wilsonb3612372012-08-24 09:35:08 +0100939int
940i915_gem_check_wedge(struct drm_i915_private *dev_priv,
941 bool interruptible)
942{
943 if (atomic_read(&dev_priv->mm.wedged)) {
944 struct completion *x = &dev_priv->error_completion;
945 bool recovery_complete;
946 unsigned long flags;
947
948 /* Give the error handler a chance to run. */
949 spin_lock_irqsave(&x->wait.lock, flags);
950 recovery_complete = x->done > 0;
951 spin_unlock_irqrestore(&x->wait.lock, flags);
952
953 /* Non-interruptible callers can't handle -EAGAIN, hence return
954 * -EIO unconditionally for these. */
955 if (!interruptible)
956 return -EIO;
957
958 /* Recovery complete, but still wedged means reset failure. */
959 if (recovery_complete)
960 return -EIO;
961
962 return -EAGAIN;
963 }
964
965 return 0;
966}
967
968/*
969 * Compare seqno against outstanding lazy request. Emit a request if they are
970 * equal.
971 */
972static int
973i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
974{
975 int ret;
976
977 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
978
979 ret = 0;
980 if (seqno == ring->outstanding_lazy_request)
981 ret = i915_add_request(ring, NULL, NULL);
982
983 return ret;
984}
985
986/**
987 * __wait_seqno - wait until execution of seqno has finished
988 * @ring: the ring expected to report seqno
989 * @seqno: duh!
990 * @interruptible: do an interruptible wait (normally yes)
991 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
992 *
993 * Returns 0 if the seqno was found within the alloted time. Else returns the
994 * errno with remaining time filled in timeout argument.
995 */
996static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
997 bool interruptible, struct timespec *timeout)
998{
999 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1000 struct timespec before, now, wait_time={1,0};
1001 unsigned long timeout_jiffies;
1002 long end;
1003 bool wait_forever = true;
1004 int ret;
1005
1006 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1007 return 0;
1008
1009 trace_i915_gem_request_wait_begin(ring, seqno);
1010
1011 if (timeout != NULL) {
1012 wait_time = *timeout;
1013 wait_forever = false;
1014 }
1015
1016 timeout_jiffies = timespec_to_jiffies(&wait_time);
1017
1018 if (WARN_ON(!ring->irq_get(ring)))
1019 return -ENODEV;
1020
1021 /* Record current time in case interrupted by signal, or wedged * */
1022 getrawmonotonic(&before);
1023
1024#define EXIT_COND \
1025 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1026 atomic_read(&dev_priv->mm.wedged))
1027 do {
1028 if (interruptible)
1029 end = wait_event_interruptible_timeout(ring->irq_queue,
1030 EXIT_COND,
1031 timeout_jiffies);
1032 else
1033 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1034 timeout_jiffies);
1035
1036 ret = i915_gem_check_wedge(dev_priv, interruptible);
1037 if (ret)
1038 end = ret;
1039 } while (end == 0 && wait_forever);
1040
1041 getrawmonotonic(&now);
1042
1043 ring->irq_put(ring);
1044 trace_i915_gem_request_wait_end(ring, seqno);
1045#undef EXIT_COND
1046
1047 if (timeout) {
1048 struct timespec sleep_time = timespec_sub(now, before);
1049 *timeout = timespec_sub(*timeout, sleep_time);
1050 }
1051
1052 switch (end) {
1053 case -EIO:
1054 case -EAGAIN: /* Wedged */
1055 case -ERESTARTSYS: /* Signal */
1056 return (int)end;
1057 case 0: /* Timeout */
1058 if (timeout)
1059 set_normalized_timespec(timeout, 0, 0);
1060 return -ETIME;
1061 default: /* Completed */
1062 WARN_ON(end < 0); /* We're not aware of other errors */
1063 return 0;
1064 }
1065}
1066
1067/**
1068 * Waits for a sequence number to be signaled, and cleans up the
1069 * request and object lists appropriately for that event.
1070 */
1071int
1072i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1073{
1074 struct drm_device *dev = ring->dev;
1075 struct drm_i915_private *dev_priv = dev->dev_private;
1076 bool interruptible = dev_priv->mm.interruptible;
1077 int ret;
1078
1079 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1080 BUG_ON(seqno == 0);
1081
1082 ret = i915_gem_check_wedge(dev_priv, interruptible);
1083 if (ret)
1084 return ret;
1085
1086 ret = i915_gem_check_olr(ring, seqno);
1087 if (ret)
1088 return ret;
1089
1090 return __wait_seqno(ring, seqno, interruptible, NULL);
1091}
1092
1093/**
1094 * Ensures that all rendering to the object has completed and the object is
1095 * safe to unbind from the GTT or access from the CPU.
1096 */
1097static __must_check int
1098i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1099 bool readonly)
1100{
1101 struct intel_ring_buffer *ring = obj->ring;
1102 u32 seqno;
1103 int ret;
1104
1105 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1106 if (seqno == 0)
1107 return 0;
1108
1109 ret = i915_wait_seqno(ring, seqno);
1110 if (ret)
1111 return ret;
1112
1113 i915_gem_retire_requests_ring(ring);
1114
1115 /* Manually manage the write flush as we may have not yet
1116 * retired the buffer.
1117 */
1118 if (obj->last_write_seqno &&
1119 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1120 obj->last_write_seqno = 0;
1121 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1122 }
1123
1124 return 0;
1125}
1126
Chris Wilson3236f572012-08-24 09:35:09 +01001127/* A nonblocking variant of the above wait. This is a highly dangerous routine
1128 * as the object state may change during this call.
1129 */
1130static __must_check int
1131i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1132 bool readonly)
1133{
1134 struct drm_device *dev = obj->base.dev;
1135 struct drm_i915_private *dev_priv = dev->dev_private;
1136 struct intel_ring_buffer *ring = obj->ring;
1137 u32 seqno;
1138 int ret;
1139
1140 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1141 BUG_ON(!dev_priv->mm.interruptible);
1142
1143 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1144 if (seqno == 0)
1145 return 0;
1146
1147 ret = i915_gem_check_wedge(dev_priv, true);
1148 if (ret)
1149 return ret;
1150
1151 ret = i915_gem_check_olr(ring, seqno);
1152 if (ret)
1153 return ret;
1154
1155 mutex_unlock(&dev->struct_mutex);
1156 ret = __wait_seqno(ring, seqno, true, NULL);
1157 mutex_lock(&dev->struct_mutex);
1158
1159 i915_gem_retire_requests_ring(ring);
1160
1161 /* Manually manage the write flush as we may have not yet
1162 * retired the buffer.
1163 */
1164 if (obj->last_write_seqno &&
1165 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1166 obj->last_write_seqno = 0;
1167 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1168 }
1169
1170 return ret;
1171}
1172
Eric Anholt673a3942008-07-30 12:06:12 -07001173/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001174 * Called when user space prepares to use an object with the CPU, either
1175 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001176 */
1177int
1178i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001179 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001180{
1181 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001182 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001183 uint32_t read_domains = args->read_domains;
1184 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001185 int ret;
1186
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001187 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001188 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001189 return -EINVAL;
1190
Chris Wilson21d509e2009-06-06 09:46:02 +01001191 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001192 return -EINVAL;
1193
1194 /* Having something in the write domain implies it's in the read
1195 * domain, and only that read domain. Enforce that in the request.
1196 */
1197 if (write_domain != 0 && read_domains != write_domain)
1198 return -EINVAL;
1199
Chris Wilson76c1dec2010-09-25 11:22:51 +01001200 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001201 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001202 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001203
Chris Wilson05394f32010-11-08 19:18:58 +00001204 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001205 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001206 ret = -ENOENT;
1207 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001208 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001209
Chris Wilson3236f572012-08-24 09:35:09 +01001210 /* Try to flush the object off the GPU without holding the lock.
1211 * We will repeat the flush holding the lock in the normal manner
1212 * to catch cases where we are gazumped.
1213 */
1214 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1215 if (ret)
1216 goto unref;
1217
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001218 if (read_domains & I915_GEM_DOMAIN_GTT) {
1219 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001220
1221 /* Silently promote "you're not bound, there was nothing to do"
1222 * to success, since the client was just asking us to
1223 * make sure everything was done.
1224 */
1225 if (ret == -EINVAL)
1226 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001227 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001228 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001229 }
1230
Chris Wilson3236f572012-08-24 09:35:09 +01001231unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001232 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001233unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001234 mutex_unlock(&dev->struct_mutex);
1235 return ret;
1236}
1237
1238/**
1239 * Called when user space has done writes to this buffer
1240 */
1241int
1242i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001243 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001244{
1245 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001246 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001247 int ret = 0;
1248
Chris Wilson76c1dec2010-09-25 11:22:51 +01001249 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001250 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001251 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001252
Chris Wilson05394f32010-11-08 19:18:58 +00001253 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001254 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001255 ret = -ENOENT;
1256 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001257 }
1258
Eric Anholt673a3942008-07-30 12:06:12 -07001259 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001260 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001261 i915_gem_object_flush_cpu_write_domain(obj);
1262
Chris Wilson05394f32010-11-08 19:18:58 +00001263 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001264unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001265 mutex_unlock(&dev->struct_mutex);
1266 return ret;
1267}
1268
1269/**
1270 * Maps the contents of an object, returning the address it is mapped
1271 * into.
1272 *
1273 * While the mapping holds a reference on the contents of the object, it doesn't
1274 * imply a ref on the object itself.
1275 */
1276int
1277i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001278 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001279{
1280 struct drm_i915_gem_mmap *args = data;
1281 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001282 unsigned long addr;
1283
Chris Wilson05394f32010-11-08 19:18:58 +00001284 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001285 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001286 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001287
Daniel Vetter1286ff72012-05-10 15:25:09 +02001288 /* prime objects have no backing filp to GEM mmap
1289 * pages from.
1290 */
1291 if (!obj->filp) {
1292 drm_gem_object_unreference_unlocked(obj);
1293 return -EINVAL;
1294 }
1295
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001296 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001297 PROT_READ | PROT_WRITE, MAP_SHARED,
1298 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001299 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001300 if (IS_ERR((void *)addr))
1301 return addr;
1302
1303 args->addr_ptr = (uint64_t) addr;
1304
1305 return 0;
1306}
1307
Jesse Barnesde151cf2008-11-12 10:03:55 -08001308/**
1309 * i915_gem_fault - fault a page into the GTT
1310 * vma: VMA in question
1311 * vmf: fault info
1312 *
1313 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1314 * from userspace. The fault handler takes care of binding the object to
1315 * the GTT (if needed), allocating and programming a fence register (again,
1316 * only if needed based on whether the old reg is still valid or the object
1317 * is tiled) and inserting a new PTE into the faulting process.
1318 *
1319 * Note that the faulting process may involve evicting existing objects
1320 * from the GTT and/or fence registers to make room. So performance may
1321 * suffer if the GTT working set is large or there are few fence registers
1322 * left.
1323 */
1324int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1325{
Chris Wilson05394f32010-11-08 19:18:58 +00001326 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1327 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001328 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001329 pgoff_t page_offset;
1330 unsigned long pfn;
1331 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001332 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001333
1334 /* We don't use vmf->pgoff since that has the fake offset */
1335 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1336 PAGE_SHIFT;
1337
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001338 ret = i915_mutex_lock_interruptible(dev);
1339 if (ret)
1340 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001341
Chris Wilsondb53a302011-02-03 11:57:46 +00001342 trace_i915_gem_object_fault(obj, page_offset, true, write);
1343
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001344 /* Access to snoopable pages through the GTT is incoherent. */
1345 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1346 ret = -EINVAL;
1347 goto unlock;
1348 }
1349
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001350 /* Now bind it into the GTT if needed */
Chris Wilsonc9839302012-11-20 10:45:17 +00001351 ret = i915_gem_object_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001352 if (ret)
1353 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001354
Chris Wilsonc9839302012-11-20 10:45:17 +00001355 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1356 if (ret)
1357 goto unpin;
1358
1359 ret = i915_gem_object_get_fence(obj);
1360 if (ret)
1361 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001362
Chris Wilson6299f992010-11-24 12:23:44 +00001363 obj->fault_mappable = true;
1364
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001365 pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001366 page_offset;
1367
1368 /* Finally, remap it using the new GTT offset */
1369 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001370unpin:
1371 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001372unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001373 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001374out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001375 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001376 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001377 /* If this -EIO is due to a gpu hang, give the reset code a
1378 * chance to clean up the mess. Otherwise return the proper
1379 * SIGBUS. */
1380 if (!atomic_read(&dev_priv->mm.wedged))
1381 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001382 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001383 /* Give the error handler a chance to run and move the
1384 * objects off the GPU active list. Next time we service the
1385 * fault, we should be able to transition the page into the
1386 * GTT without touching the GPU (and so avoid further
1387 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1388 * with coherency, just lost writes.
1389 */
Chris Wilson045e7692010-11-07 09:18:22 +00001390 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001391 case 0:
1392 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001393 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001394 case -EBUSY:
1395 /*
1396 * EBUSY is ok: this just means that another thread
1397 * already did the job.
1398 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001399 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001400 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001401 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001402 case -ENOSPC:
1403 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001404 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001405 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001406 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001407 }
1408}
1409
1410/**
Chris Wilson901782b2009-07-10 08:18:50 +01001411 * i915_gem_release_mmap - remove physical page mappings
1412 * @obj: obj in question
1413 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001414 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001415 * relinquish ownership of the pages back to the system.
1416 *
1417 * It is vital that we remove the page mapping if we have mapped a tiled
1418 * object through the GTT and then lose the fence register due to
1419 * resource pressure. Similarly if the object has been moved out of the
1420 * aperture, than pages mapped into userspace must be revoked. Removing the
1421 * mapping will then trigger a page fault on the next user access, allowing
1422 * fixup by i915_gem_fault().
1423 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001424void
Chris Wilson05394f32010-11-08 19:18:58 +00001425i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001426{
Chris Wilson6299f992010-11-24 12:23:44 +00001427 if (!obj->fault_mappable)
1428 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001429
Chris Wilsonf6e47882011-03-20 21:09:12 +00001430 if (obj->base.dev->dev_mapping)
1431 unmap_mapping_range(obj->base.dev->dev_mapping,
1432 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1433 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001434
Chris Wilson6299f992010-11-24 12:23:44 +00001435 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001436}
1437
Imre Deak0fa87792013-01-07 21:47:35 +02001438uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001439i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001440{
Chris Wilsone28f8712011-07-18 13:11:49 -07001441 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001442
1443 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001444 tiling_mode == I915_TILING_NONE)
1445 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001446
1447 /* Previous chips need a power-of-two fence region when tiling */
1448 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001449 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001450 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001451 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001452
Chris Wilsone28f8712011-07-18 13:11:49 -07001453 while (gtt_size < size)
1454 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001455
Chris Wilsone28f8712011-07-18 13:11:49 -07001456 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001457}
1458
Jesse Barnesde151cf2008-11-12 10:03:55 -08001459/**
1460 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1461 * @obj: object to check
1462 *
1463 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001464 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001465 */
Imre Deakd8651102013-01-07 21:47:33 +02001466uint32_t
1467i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1468 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001469{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001470 /*
1471 * Minimum alignment is 4k (GTT page size), but might be greater
1472 * if a fence register is needed for the object.
1473 */
Imre Deakd8651102013-01-07 21:47:33 +02001474 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001475 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001476 return 4096;
1477
1478 /*
1479 * Previous chips need to be aligned to the size of the smallest
1480 * fence register that can contain the object.
1481 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001482 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001483}
1484
Chris Wilsond8cb5082012-08-11 15:41:03 +01001485static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1486{
1487 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1488 int ret;
1489
1490 if (obj->base.map_list.map)
1491 return 0;
1492
Daniel Vetterda494d72012-12-20 15:11:16 +01001493 dev_priv->mm.shrinker_no_lock_stealing = true;
1494
Chris Wilsond8cb5082012-08-11 15:41:03 +01001495 ret = drm_gem_create_mmap_offset(&obj->base);
1496 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001497 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001498
1499 /* Badly fragmented mmap space? The only way we can recover
1500 * space is by destroying unwanted objects. We can't randomly release
1501 * mmap_offsets as userspace expects them to be persistent for the
1502 * lifetime of the objects. The closest we can is to release the
1503 * offsets on purgeable objects by truncating it and marking it purged,
1504 * which prevents userspace from ever using that object again.
1505 */
1506 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1507 ret = drm_gem_create_mmap_offset(&obj->base);
1508 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001509 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001510
1511 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001512 ret = drm_gem_create_mmap_offset(&obj->base);
1513out:
1514 dev_priv->mm.shrinker_no_lock_stealing = false;
1515
1516 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001517}
1518
1519static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1520{
1521 if (!obj->base.map_list.map)
1522 return;
1523
1524 drm_gem_free_mmap_offset(&obj->base);
1525}
1526
Jesse Barnesde151cf2008-11-12 10:03:55 -08001527int
Dave Airlieff72145b2011-02-07 12:16:14 +10001528i915_gem_mmap_gtt(struct drm_file *file,
1529 struct drm_device *dev,
1530 uint32_t handle,
1531 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001532{
Chris Wilsonda761a62010-10-27 17:37:08 +01001533 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001534 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001535 int ret;
1536
Chris Wilson76c1dec2010-09-25 11:22:51 +01001537 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001538 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001539 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001540
Dave Airlieff72145b2011-02-07 12:16:14 +10001541 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001542 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001543 ret = -ENOENT;
1544 goto unlock;
1545 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001546
Chris Wilson05394f32010-11-08 19:18:58 +00001547 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001548 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001549 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001550 }
1551
Chris Wilson05394f32010-11-08 19:18:58 +00001552 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001553 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001554 ret = -EINVAL;
1555 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001556 }
1557
Chris Wilsond8cb5082012-08-11 15:41:03 +01001558 ret = i915_gem_object_create_mmap_offset(obj);
1559 if (ret)
1560 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001561
Dave Airlieff72145b2011-02-07 12:16:14 +10001562 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001563
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001564out:
Chris Wilson05394f32010-11-08 19:18:58 +00001565 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001566unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001567 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001568 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001569}
1570
Dave Airlieff72145b2011-02-07 12:16:14 +10001571/**
1572 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1573 * @dev: DRM device
1574 * @data: GTT mapping ioctl data
1575 * @file: GEM object info
1576 *
1577 * Simply returns the fake offset to userspace so it can mmap it.
1578 * The mmap call will end up in drm_gem_mmap(), which will set things
1579 * up so we can get faults in the handler above.
1580 *
1581 * The fault handler will take care of binding the object into the GTT
1582 * (since it may have been evicted to make room for something), allocating
1583 * a fence register, and mapping the appropriate aperture address into
1584 * userspace.
1585 */
1586int
1587i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1588 struct drm_file *file)
1589{
1590 struct drm_i915_gem_mmap_gtt *args = data;
1591
Dave Airlieff72145b2011-02-07 12:16:14 +10001592 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1593}
1594
Daniel Vetter225067e2012-08-20 10:23:20 +02001595/* Immediately discard the backing storage */
1596static void
1597i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001598{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001599 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001600
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001601 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001602
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001603 if (obj->base.filp == NULL)
1604 return;
1605
Daniel Vetter225067e2012-08-20 10:23:20 +02001606 /* Our goal here is to return as much of the memory as
1607 * is possible back to the system as we are called from OOM.
1608 * To do this we must instruct the shmfs to drop all of its
1609 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001610 */
Chris Wilson05394f32010-11-08 19:18:58 +00001611 inode = obj->base.filp->f_path.dentry->d_inode;
Daniel Vetter225067e2012-08-20 10:23:20 +02001612 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001613
Daniel Vetter225067e2012-08-20 10:23:20 +02001614 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001615}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001616
Daniel Vetter225067e2012-08-20 10:23:20 +02001617static inline int
1618i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1619{
1620 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001621}
1622
Chris Wilson5cdf5882010-09-27 15:51:07 +01001623static void
Chris Wilson05394f32010-11-08 19:18:58 +00001624i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001625{
Chris Wilson05394f32010-11-08 19:18:58 +00001626 int page_count = obj->base.size / PAGE_SIZE;
Chris Wilson9da3da62012-06-01 15:20:22 +01001627 struct scatterlist *sg;
Chris Wilson6c085a72012-08-20 11:40:46 +02001628 int ret, i;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001629
Chris Wilson05394f32010-11-08 19:18:58 +00001630 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001631
Chris Wilson6c085a72012-08-20 11:40:46 +02001632 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1633 if (ret) {
1634 /* In the event of a disaster, abandon all caches and
1635 * hope for the best.
1636 */
1637 WARN_ON(ret != -EIO);
1638 i915_gem_clflush_object(obj);
1639 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1640 }
1641
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001642 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001643 i915_gem_object_save_bit_17_swizzle(obj);
1644
Chris Wilson05394f32010-11-08 19:18:58 +00001645 if (obj->madv == I915_MADV_DONTNEED)
1646 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001647
Chris Wilson9da3da62012-06-01 15:20:22 +01001648 for_each_sg(obj->pages->sgl, sg, page_count, i) {
1649 struct page *page = sg_page(sg);
1650
Chris Wilson05394f32010-11-08 19:18:58 +00001651 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001652 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001653
Chris Wilson05394f32010-11-08 19:18:58 +00001654 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001655 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001656
Chris Wilson9da3da62012-06-01 15:20:22 +01001657 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001658 }
Chris Wilson05394f32010-11-08 19:18:58 +00001659 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001660
Chris Wilson9da3da62012-06-01 15:20:22 +01001661 sg_free_table(obj->pages);
1662 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001663}
1664
1665static int
1666i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1667{
1668 const struct drm_i915_gem_object_ops *ops = obj->ops;
1669
Chris Wilson2f745ad2012-09-04 21:02:58 +01001670 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001671 return 0;
1672
1673 BUG_ON(obj->gtt_space);
1674
Chris Wilsona5570172012-09-04 21:02:54 +01001675 if (obj->pages_pin_count)
1676 return -EBUSY;
1677
Chris Wilsona2165e32012-12-03 11:49:00 +00001678 /* ->put_pages might need to allocate memory for the bit17 swizzle
1679 * array, hence protect them from being reaped by removing them from gtt
1680 * lists early. */
1681 list_del(&obj->gtt_list);
1682
Chris Wilson37e680a2012-06-07 15:38:42 +01001683 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001684 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001685
Chris Wilson6c085a72012-08-20 11:40:46 +02001686 if (i915_gem_object_is_purgeable(obj))
1687 i915_gem_object_truncate(obj);
1688
1689 return 0;
1690}
1691
1692static long
1693i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1694{
1695 struct drm_i915_gem_object *obj, *next;
1696 long count = 0;
1697
1698 list_for_each_entry_safe(obj, next,
1699 &dev_priv->mm.unbound_list,
1700 gtt_list) {
1701 if (i915_gem_object_is_purgeable(obj) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001702 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001703 count += obj->base.size >> PAGE_SHIFT;
1704 if (count >= target)
1705 return count;
1706 }
1707 }
1708
1709 list_for_each_entry_safe(obj, next,
1710 &dev_priv->mm.inactive_list,
1711 mm_list) {
1712 if (i915_gem_object_is_purgeable(obj) &&
1713 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001714 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001715 count += obj->base.size >> PAGE_SHIFT;
1716 if (count >= target)
1717 return count;
1718 }
1719 }
1720
1721 return count;
1722}
1723
1724static void
1725i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1726{
1727 struct drm_i915_gem_object *obj, *next;
1728
1729 i915_gem_evict_everything(dev_priv->dev);
1730
1731 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001732 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001733}
1734
Chris Wilson37e680a2012-06-07 15:38:42 +01001735static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001736i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001737{
Chris Wilson6c085a72012-08-20 11:40:46 +02001738 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001739 int page_count, i;
1740 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001741 struct sg_table *st;
1742 struct scatterlist *sg;
Eric Anholt673a3942008-07-30 12:06:12 -07001743 struct page *page;
Chris Wilson6c085a72012-08-20 11:40:46 +02001744 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001745
Chris Wilson6c085a72012-08-20 11:40:46 +02001746 /* Assert that the object is not currently in any GPU domain. As it
1747 * wasn't in the GTT, there shouldn't be any way it could have been in
1748 * a GPU cache
1749 */
1750 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1751 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1752
Chris Wilson9da3da62012-06-01 15:20:22 +01001753 st = kmalloc(sizeof(*st), GFP_KERNEL);
1754 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001755 return -ENOMEM;
1756
Chris Wilson9da3da62012-06-01 15:20:22 +01001757 page_count = obj->base.size / PAGE_SIZE;
1758 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1759 sg_free_table(st);
1760 kfree(st);
1761 return -ENOMEM;
1762 }
1763
1764 /* Get the list of pages out of our struct file. They'll be pinned
1765 * at this point until we release them.
1766 *
1767 * Fail silently without starting the shrinker
1768 */
Chris Wilson6c085a72012-08-20 11:40:46 +02001769 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
1770 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001771 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001772 gfp &= ~(__GFP_IO | __GFP_WAIT);
Chris Wilson9da3da62012-06-01 15:20:22 +01001773 for_each_sg(st->sgl, sg, page_count, i) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001774 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1775 if (IS_ERR(page)) {
1776 i915_gem_purge(dev_priv, page_count);
1777 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1778 }
1779 if (IS_ERR(page)) {
1780 /* We've tried hard to allocate the memory by reaping
1781 * our own buffer, now let the real VM do its job and
1782 * go down in flames if truly OOM.
1783 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001784 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001785 gfp |= __GFP_IO | __GFP_WAIT;
1786
1787 i915_gem_shrink_all(dev_priv);
1788 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1789 if (IS_ERR(page))
1790 goto err_pages;
1791
Linus Torvaldscaf49192012-12-10 10:51:16 -08001792 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001793 gfp &= ~(__GFP_IO | __GFP_WAIT);
1794 }
Eric Anholt673a3942008-07-30 12:06:12 -07001795
Chris Wilson9da3da62012-06-01 15:20:22 +01001796 sg_set_page(sg, page, PAGE_SIZE, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001797 }
1798
Chris Wilson74ce6b62012-10-19 15:51:06 +01001799 obj->pages = st;
1800
Eric Anholt673a3942008-07-30 12:06:12 -07001801 if (i915_gem_object_needs_bit17_swizzle(obj))
1802 i915_gem_object_do_bit_17_swizzle(obj);
1803
1804 return 0;
1805
1806err_pages:
Chris Wilson9da3da62012-06-01 15:20:22 +01001807 for_each_sg(st->sgl, sg, i, page_count)
1808 page_cache_release(sg_page(sg));
1809 sg_free_table(st);
1810 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001811 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001812}
1813
Chris Wilson37e680a2012-06-07 15:38:42 +01001814/* Ensure that the associated pages are gathered from the backing storage
1815 * and pinned into our object. i915_gem_object_get_pages() may be called
1816 * multiple times before they are released by a single call to
1817 * i915_gem_object_put_pages() - once the pages are no longer referenced
1818 * either as a result of memory pressure (reaping pages under the shrinker)
1819 * or as the object is itself released.
1820 */
1821int
1822i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1823{
1824 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1825 const struct drm_i915_gem_object_ops *ops = obj->ops;
1826 int ret;
1827
Chris Wilson2f745ad2012-09-04 21:02:58 +01001828 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001829 return 0;
1830
Chris Wilsona5570172012-09-04 21:02:54 +01001831 BUG_ON(obj->pages_pin_count);
1832
Chris Wilson37e680a2012-06-07 15:38:42 +01001833 ret = ops->get_pages(obj);
1834 if (ret)
1835 return ret;
1836
1837 list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1838 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001839}
1840
Chris Wilson54cf91d2010-11-25 18:00:26 +00001841void
Chris Wilson05394f32010-11-08 19:18:58 +00001842i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001843 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001844{
Chris Wilson05394f32010-11-08 19:18:58 +00001845 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001846 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001847 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001848
Zou Nan hai852835f2010-05-21 09:08:56 +08001849 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001850 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001851
1852 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001853 if (!obj->active) {
1854 drm_gem_object_reference(&obj->base);
1855 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001856 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001857
Eric Anholt673a3942008-07-30 12:06:12 -07001858 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001859 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1860 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001861
Chris Wilson0201f1e2012-07-20 12:41:01 +01001862 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001863
Chris Wilsoncaea7472010-11-12 13:53:37 +00001864 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001865 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001866
Chris Wilson7dd49062012-03-21 10:48:18 +00001867 /* Bump MRU to take account of the delayed flush */
1868 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1869 struct drm_i915_fence_reg *reg;
1870
1871 reg = &dev_priv->fence_regs[obj->fence_reg];
1872 list_move_tail(&reg->lru_list,
1873 &dev_priv->mm.fence_list);
1874 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001875 }
1876}
1877
1878static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001879i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1880{
1881 struct drm_device *dev = obj->base.dev;
1882 struct drm_i915_private *dev_priv = dev->dev_private;
1883
Chris Wilson65ce3022012-07-20 12:41:02 +01001884 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001885 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001886
Chris Wilsonf047e392012-07-21 12:31:41 +01001887 if (obj->pin_count) /* are we a framebuffer? */
1888 intel_mark_fb_idle(obj);
1889
Chris Wilsoncaea7472010-11-12 13:53:37 +00001890 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1891
Chris Wilson65ce3022012-07-20 12:41:02 +01001892 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001893 obj->ring = NULL;
1894
Chris Wilson65ce3022012-07-20 12:41:02 +01001895 obj->last_read_seqno = 0;
1896 obj->last_write_seqno = 0;
1897 obj->base.write_domain = 0;
1898
1899 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001900 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001901
1902 obj->active = 0;
1903 drm_gem_object_unreference(&obj->base);
1904
1905 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001906}
Eric Anholt673a3942008-07-30 12:06:12 -07001907
Chris Wilson9d7730912012-11-27 16:22:52 +00001908static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001909i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001910{
Chris Wilson9d7730912012-11-27 16:22:52 +00001911 struct drm_i915_private *dev_priv = dev->dev_private;
1912 struct intel_ring_buffer *ring;
1913 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001914
Chris Wilson107f27a52012-12-10 13:56:17 +02001915 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00001916 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02001917 ret = intel_ring_idle(ring);
1918 if (ret)
1919 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00001920 }
Chris Wilson9d7730912012-11-27 16:22:52 +00001921 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02001922
1923 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00001924 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001925 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001926
Chris Wilson9d7730912012-11-27 16:22:52 +00001927 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1928 ring->sync_seqno[j] = 0;
1929 }
1930
1931 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001932}
1933
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001934int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
1935{
1936 struct drm_i915_private *dev_priv = dev->dev_private;
1937 int ret;
1938
1939 if (seqno == 0)
1940 return -EINVAL;
1941
1942 /* HWS page needs to be set less than what we
1943 * will inject to ring
1944 */
1945 ret = i915_gem_init_seqno(dev, seqno - 1);
1946 if (ret)
1947 return ret;
1948
1949 /* Carefully set the last_seqno value so that wrap
1950 * detection still works
1951 */
1952 dev_priv->next_seqno = seqno;
1953 dev_priv->last_seqno = seqno - 1;
1954 if (dev_priv->last_seqno == 0)
1955 dev_priv->last_seqno--;
1956
1957 return 0;
1958}
1959
Chris Wilson9d7730912012-11-27 16:22:52 +00001960int
1961i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001962{
Chris Wilson9d7730912012-11-27 16:22:52 +00001963 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001964
Chris Wilson9d7730912012-11-27 16:22:52 +00001965 /* reserve 0 for non-seqno */
1966 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001967 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00001968 if (ret)
1969 return ret;
1970
1971 dev_priv->next_seqno = 1;
1972 }
1973
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001974 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00001975 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001976}
1977
Chris Wilson3cce4692010-10-27 16:11:02 +01001978int
Chris Wilsondb53a302011-02-03 11:57:46 +00001979i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001980 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001981 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001982{
Chris Wilsondb53a302011-02-03 11:57:46 +00001983 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01001984 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001985 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001986 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001987 int ret;
1988
Daniel Vettercc889e02012-06-13 20:45:19 +02001989 /*
1990 * Emit any outstanding flushes - execbuf can fail to emit the flush
1991 * after having emitted the batchbuffer command. Hence we need to fix
1992 * things up similar to emitting the lazy request. The difference here
1993 * is that the flush _must_ happen before the next request, no matter
1994 * what.
1995 */
Chris Wilsona7b97612012-07-20 12:41:08 +01001996 ret = intel_ring_flush_all_caches(ring);
1997 if (ret)
1998 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02001999
Chris Wilsonacb868d2012-09-26 13:47:30 +01002000 request = kmalloc(sizeof(*request), GFP_KERNEL);
2001 if (request == NULL)
2002 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002003
Eric Anholt673a3942008-07-30 12:06:12 -07002004
Chris Wilsona71d8d92012-02-15 11:25:36 +00002005 /* Record the position of the start of the request so that
2006 * should we detect the updated seqno part-way through the
2007 * GPU processing the request, we never over-estimate the
2008 * position of the head.
2009 */
2010 request_ring_position = intel_ring_get_tail(ring);
2011
Chris Wilson9d7730912012-11-27 16:22:52 +00002012 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002013 if (ret) {
2014 kfree(request);
2015 return ret;
2016 }
Eric Anholt673a3942008-07-30 12:06:12 -07002017
Chris Wilson9d7730912012-11-27 16:22:52 +00002018 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002019 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002020 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002021 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002022 was_empty = list_empty(&ring->request_list);
2023 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002024 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002025
Chris Wilsondb53a302011-02-03 11:57:46 +00002026 if (file) {
2027 struct drm_i915_file_private *file_priv = file->driver_priv;
2028
Chris Wilson1c255952010-09-26 11:03:27 +01002029 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002030 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002031 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002032 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002033 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002034 }
Eric Anholt673a3942008-07-30 12:06:12 -07002035
Chris Wilson9d7730912012-11-27 16:22:52 +00002036 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002037 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002038
Ben Gamarif65d9422009-09-14 17:48:44 -04002039 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002040 if (i915_enable_hangcheck) {
2041 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002042 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002043 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002044 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002045 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002046 &dev_priv->mm.retire_work,
2047 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002048 intel_mark_busy(dev_priv->dev);
2049 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002050 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002051
Chris Wilsonacb868d2012-09-26 13:47:30 +01002052 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002053 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002054 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002055}
2056
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002057static inline void
2058i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002059{
Chris Wilson1c255952010-09-26 11:03:27 +01002060 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002061
Chris Wilson1c255952010-09-26 11:03:27 +01002062 if (!file_priv)
2063 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002064
Chris Wilson1c255952010-09-26 11:03:27 +01002065 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002066 if (request->file_priv) {
2067 list_del(&request->client_list);
2068 request->file_priv = NULL;
2069 }
Chris Wilson1c255952010-09-26 11:03:27 +01002070 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002071}
2072
Chris Wilsondfaae392010-09-22 10:31:52 +01002073static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2074 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002075{
Chris Wilsondfaae392010-09-22 10:31:52 +01002076 while (!list_empty(&ring->request_list)) {
2077 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002078
Chris Wilsondfaae392010-09-22 10:31:52 +01002079 request = list_first_entry(&ring->request_list,
2080 struct drm_i915_gem_request,
2081 list);
2082
2083 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002084 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002085 kfree(request);
2086 }
2087
2088 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002089 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002090
Chris Wilson05394f32010-11-08 19:18:58 +00002091 obj = list_first_entry(&ring->active_list,
2092 struct drm_i915_gem_object,
2093 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002094
Chris Wilson05394f32010-11-08 19:18:58 +00002095 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002096 }
Eric Anholt673a3942008-07-30 12:06:12 -07002097}
2098
Chris Wilson312817a2010-11-22 11:50:11 +00002099static void i915_gem_reset_fences(struct drm_device *dev)
2100{
2101 struct drm_i915_private *dev_priv = dev->dev_private;
2102 int i;
2103
Daniel Vetter4b9de732011-10-09 21:52:02 +02002104 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002105 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002106
Chris Wilsonada726c2012-04-17 15:31:32 +01002107 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002108
Chris Wilsonada726c2012-04-17 15:31:32 +01002109 if (reg->obj)
2110 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002111
Chris Wilsonada726c2012-04-17 15:31:32 +01002112 reg->pin_count = 0;
2113 reg->obj = NULL;
2114 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002115 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002116
2117 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002118}
2119
Chris Wilson069efc12010-09-30 16:53:18 +01002120void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002121{
Chris Wilsondfaae392010-09-22 10:31:52 +01002122 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002123 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002124 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002125 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002126
Chris Wilsonb4519512012-05-11 14:29:30 +01002127 for_each_ring(ring, dev_priv, i)
2128 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002129
Chris Wilsondfaae392010-09-22 10:31:52 +01002130 /* Move everything out of the GPU domains to ensure we do any
2131 * necessary invalidation upon reuse.
2132 */
Chris Wilson05394f32010-11-08 19:18:58 +00002133 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002134 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002135 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002136 {
Chris Wilson05394f32010-11-08 19:18:58 +00002137 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002138 }
Chris Wilson069efc12010-09-30 16:53:18 +01002139
2140 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002141 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002142}
2143
2144/**
2145 * This function clears the request list as sequence numbers are passed.
2146 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002147void
Chris Wilsondb53a302011-02-03 11:57:46 +00002148i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002149{
Eric Anholt673a3942008-07-30 12:06:12 -07002150 uint32_t seqno;
2151
Chris Wilsondb53a302011-02-03 11:57:46 +00002152 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002153 return;
2154
Chris Wilsondb53a302011-02-03 11:57:46 +00002155 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002156
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002157 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002158
Zou Nan hai852835f2010-05-21 09:08:56 +08002159 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002160 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002161
Zou Nan hai852835f2010-05-21 09:08:56 +08002162 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002163 struct drm_i915_gem_request,
2164 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002165
Chris Wilsondfaae392010-09-22 10:31:52 +01002166 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002167 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002168
Chris Wilsondb53a302011-02-03 11:57:46 +00002169 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002170 /* We know the GPU must have read the request to have
2171 * sent us the seqno + interrupt, so use the position
2172 * of tail of the request to update the last known position
2173 * of the GPU head.
2174 */
2175 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002176
2177 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002178 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002179 kfree(request);
2180 }
2181
2182 /* Move any buffers on the active list that are no longer referenced
2183 * by the ringbuffer to the flushing/inactive lists as appropriate.
2184 */
2185 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002186 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002187
Akshay Joshi0206e352011-08-16 15:34:10 -04002188 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002189 struct drm_i915_gem_object,
2190 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002191
Chris Wilson0201f1e2012-07-20 12:41:01 +01002192 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002193 break;
2194
Chris Wilson65ce3022012-07-20 12:41:02 +01002195 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002196 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002197
Chris Wilsondb53a302011-02-03 11:57:46 +00002198 if (unlikely(ring->trace_irq_seqno &&
2199 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002200 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002201 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002202 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002203
Chris Wilsondb53a302011-02-03 11:57:46 +00002204 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002205}
2206
2207void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002208i915_gem_retire_requests(struct drm_device *dev)
2209{
2210 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002211 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002212 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002213
Chris Wilsonb4519512012-05-11 14:29:30 +01002214 for_each_ring(ring, dev_priv, i)
2215 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002216}
2217
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002218static void
Eric Anholt673a3942008-07-30 12:06:12 -07002219i915_gem_retire_work_handler(struct work_struct *work)
2220{
2221 drm_i915_private_t *dev_priv;
2222 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002223 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002224 bool idle;
2225 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002226
2227 dev_priv = container_of(work, drm_i915_private_t,
2228 mm.retire_work.work);
2229 dev = dev_priv->dev;
2230
Chris Wilson891b48c2010-09-29 12:26:37 +01002231 /* Come back later if the device is busy... */
2232 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002233 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2234 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002235 return;
2236 }
2237
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002238 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002239
Chris Wilson0a587052011-01-09 21:05:44 +00002240 /* Send a periodic flush down the ring so we don't hold onto GEM
2241 * objects indefinitely.
2242 */
2243 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002244 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002245 if (ring->gpu_caches_dirty)
2246 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002247
2248 idle &= list_empty(&ring->request_list);
2249 }
2250
2251 if (!dev_priv->mm.suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002252 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2253 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002254 if (idle)
2255 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002256
Eric Anholt673a3942008-07-30 12:06:12 -07002257 mutex_unlock(&dev->struct_mutex);
2258}
2259
Ben Widawsky5816d642012-04-11 11:18:19 -07002260/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002261 * Ensures that an object will eventually get non-busy by flushing any required
2262 * write domains, emitting any outstanding lazy request and retiring and
2263 * completed requests.
2264 */
2265static int
2266i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2267{
2268 int ret;
2269
2270 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002271 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002272 if (ret)
2273 return ret;
2274
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002275 i915_gem_retire_requests_ring(obj->ring);
2276 }
2277
2278 return 0;
2279}
2280
2281/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002282 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2283 * @DRM_IOCTL_ARGS: standard ioctl arguments
2284 *
2285 * Returns 0 if successful, else an error is returned with the remaining time in
2286 * the timeout parameter.
2287 * -ETIME: object is still busy after timeout
2288 * -ERESTARTSYS: signal interrupted the wait
2289 * -ENONENT: object doesn't exist
2290 * Also possible, but rare:
2291 * -EAGAIN: GPU wedged
2292 * -ENOMEM: damn
2293 * -ENODEV: Internal IRQ fail
2294 * -E?: The add request failed
2295 *
2296 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2297 * non-zero timeout parameter the wait ioctl will wait for the given number of
2298 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2299 * without holding struct_mutex the object may become re-busied before this
2300 * function completes. A similar but shorter * race condition exists in the busy
2301 * ioctl
2302 */
2303int
2304i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2305{
2306 struct drm_i915_gem_wait *args = data;
2307 struct drm_i915_gem_object *obj;
2308 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002309 struct timespec timeout_stack, *timeout = NULL;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002310 u32 seqno = 0;
2311 int ret = 0;
2312
Ben Widawskyeac1f142012-06-05 15:24:24 -07002313 if (args->timeout_ns >= 0) {
2314 timeout_stack = ns_to_timespec(args->timeout_ns);
2315 timeout = &timeout_stack;
2316 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002317
2318 ret = i915_mutex_lock_interruptible(dev);
2319 if (ret)
2320 return ret;
2321
2322 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2323 if (&obj->base == NULL) {
2324 mutex_unlock(&dev->struct_mutex);
2325 return -ENOENT;
2326 }
2327
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002328 /* Need to make sure the object gets inactive eventually. */
2329 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002330 if (ret)
2331 goto out;
2332
2333 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002334 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002335 ring = obj->ring;
2336 }
2337
2338 if (seqno == 0)
2339 goto out;
2340
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002341 /* Do this after OLR check to make sure we make forward progress polling
2342 * on this IOCTL with a 0 timeout (like busy ioctl)
2343 */
2344 if (!args->timeout_ns) {
2345 ret = -ETIME;
2346 goto out;
2347 }
2348
2349 drm_gem_object_unreference(&obj->base);
2350 mutex_unlock(&dev->struct_mutex);
2351
Ben Widawskyeac1f142012-06-05 15:24:24 -07002352 ret = __wait_seqno(ring, seqno, true, timeout);
2353 if (timeout) {
2354 WARN_ON(!timespec_valid(timeout));
2355 args->timeout_ns = timespec_to_ns(timeout);
2356 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002357 return ret;
2358
2359out:
2360 drm_gem_object_unreference(&obj->base);
2361 mutex_unlock(&dev->struct_mutex);
2362 return ret;
2363}
2364
2365/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002366 * i915_gem_object_sync - sync an object to a ring.
2367 *
2368 * @obj: object which may be in use on another ring.
2369 * @to: ring we wish to use the object on. May be NULL.
2370 *
2371 * This code is meant to abstract object synchronization with the GPU.
2372 * Calling with NULL implies synchronizing the object with the CPU
2373 * rather than a particular GPU ring.
2374 *
2375 * Returns 0 if successful, else propagates up the lower layer error.
2376 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002377int
2378i915_gem_object_sync(struct drm_i915_gem_object *obj,
2379 struct intel_ring_buffer *to)
2380{
2381 struct intel_ring_buffer *from = obj->ring;
2382 u32 seqno;
2383 int ret, idx;
2384
2385 if (from == NULL || to == from)
2386 return 0;
2387
Ben Widawsky5816d642012-04-11 11:18:19 -07002388 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002389 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002390
2391 idx = intel_ring_sync_index(from, to);
2392
Chris Wilson0201f1e2012-07-20 12:41:01 +01002393 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002394 if (seqno <= from->sync_seqno[idx])
2395 return 0;
2396
Ben Widawskyb4aca012012-04-25 20:50:12 -07002397 ret = i915_gem_check_olr(obj->ring, seqno);
2398 if (ret)
2399 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002400
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002401 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002402 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002403 /* We use last_read_seqno because sync_to()
2404 * might have just caused seqno wrap under
2405 * the radar.
2406 */
2407 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002408
Ben Widawskye3a5a222012-04-11 11:18:20 -07002409 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002410}
2411
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002412static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2413{
2414 u32 old_write_domain, old_read_domains;
2415
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002416 /* Act a barrier for all accesses through the GTT */
2417 mb();
2418
2419 /* Force a pagefault for domain tracking on next user access */
2420 i915_gem_release_mmap(obj);
2421
Keith Packardb97c3d92011-06-24 21:02:59 -07002422 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2423 return;
2424
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002425 old_read_domains = obj->base.read_domains;
2426 old_write_domain = obj->base.write_domain;
2427
2428 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2429 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2430
2431 trace_i915_gem_object_change_domain(obj,
2432 old_read_domains,
2433 old_write_domain);
2434}
2435
Eric Anholt673a3942008-07-30 12:06:12 -07002436/**
2437 * Unbinds an object from the GTT aperture.
2438 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002439int
Chris Wilson05394f32010-11-08 19:18:58 +00002440i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002441{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002442 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002443 int ret = 0;
2444
Chris Wilson05394f32010-11-08 19:18:58 +00002445 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002446 return 0;
2447
Chris Wilson31d8d652012-05-24 19:11:20 +01002448 if (obj->pin_count)
2449 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002450
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002451 BUG_ON(obj->pages == NULL);
2452
Chris Wilsona8198ee2011-04-13 22:04:09 +01002453 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002454 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002455 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002456 /* Continue on if we fail due to EIO, the GPU is hung so we
2457 * should be safe and we need to cleanup or else we might
2458 * cause memory corruption through use-after-free.
2459 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002460
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002461 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002462
Daniel Vetter96b47b62009-12-15 17:50:00 +01002463 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002464 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002465 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002466 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002467
Chris Wilsondb53a302011-02-03 11:57:46 +00002468 trace_i915_gem_object_unbind(obj);
2469
Daniel Vetter74898d72012-02-15 23:50:22 +01002470 if (obj->has_global_gtt_mapping)
2471 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002472 if (obj->has_aliasing_ppgtt_mapping) {
2473 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2474 obj->has_aliasing_ppgtt_mapping = 0;
2475 }
Daniel Vetter74163902012-02-15 23:50:21 +01002476 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002477
Chris Wilson6c085a72012-08-20 11:40:46 +02002478 list_del(&obj->mm_list);
2479 list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002480 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002481 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002482
Chris Wilson05394f32010-11-08 19:18:58 +00002483 drm_mm_put_block(obj->gtt_space);
2484 obj->gtt_space = NULL;
2485 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002486
Chris Wilson88241782011-01-07 17:09:48 +00002487 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002488}
2489
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002490int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002491{
2492 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002493 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002494 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002495
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002496 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002497 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002498 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2499 if (ret)
2500 return ret;
2501
Chris Wilson3e960502012-11-27 16:22:54 +00002502 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002503 if (ret)
2504 return ret;
2505 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002506
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002507 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002508}
2509
Chris Wilson9ce079e2012-04-17 15:31:30 +01002510static void i965_write_fence_reg(struct drm_device *dev, int reg,
2511 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002512{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002513 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002514 int fence_reg;
2515 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002516 uint64_t val;
2517
Imre Deak56c844e2013-01-07 21:47:34 +02002518 if (INTEL_INFO(dev)->gen >= 6) {
2519 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2520 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2521 } else {
2522 fence_reg = FENCE_REG_965_0;
2523 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2524 }
2525
Chris Wilson9ce079e2012-04-17 15:31:30 +01002526 if (obj) {
2527 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002528
Chris Wilson9ce079e2012-04-17 15:31:30 +01002529 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2530 0xfffff000) << 32;
2531 val |= obj->gtt_offset & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002532 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002533 if (obj->tiling_mode == I915_TILING_Y)
2534 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2535 val |= I965_FENCE_REG_VALID;
2536 } else
2537 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002538
Imre Deak56c844e2013-01-07 21:47:34 +02002539 fence_reg += reg * 8;
2540 I915_WRITE64(fence_reg, val);
2541 POSTING_READ(fence_reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002542}
2543
Chris Wilson9ce079e2012-04-17 15:31:30 +01002544static void i915_write_fence_reg(struct drm_device *dev, int reg,
2545 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002546{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002547 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002548 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002549
Chris Wilson9ce079e2012-04-17 15:31:30 +01002550 if (obj) {
2551 u32 size = obj->gtt_space->size;
2552 int pitch_val;
2553 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002554
Chris Wilson9ce079e2012-04-17 15:31:30 +01002555 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2556 (size & -size) != size ||
2557 (obj->gtt_offset & (size - 1)),
2558 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2559 obj->gtt_offset, obj->map_and_fenceable, size);
2560
2561 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2562 tile_width = 128;
2563 else
2564 tile_width = 512;
2565
2566 /* Note: pitch better be a power of two tile widths */
2567 pitch_val = obj->stride / tile_width;
2568 pitch_val = ffs(pitch_val) - 1;
2569
2570 val = obj->gtt_offset;
2571 if (obj->tiling_mode == I915_TILING_Y)
2572 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2573 val |= I915_FENCE_SIZE_BITS(size);
2574 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2575 val |= I830_FENCE_REG_VALID;
2576 } else
2577 val = 0;
2578
2579 if (reg < 8)
2580 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002581 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002582 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002583
Chris Wilson9ce079e2012-04-17 15:31:30 +01002584 I915_WRITE(reg, val);
2585 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002586}
2587
Chris Wilson9ce079e2012-04-17 15:31:30 +01002588static void i830_write_fence_reg(struct drm_device *dev, int reg,
2589 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002590{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002591 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002592 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002593
Chris Wilson9ce079e2012-04-17 15:31:30 +01002594 if (obj) {
2595 u32 size = obj->gtt_space->size;
2596 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002597
Chris Wilson9ce079e2012-04-17 15:31:30 +01002598 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2599 (size & -size) != size ||
2600 (obj->gtt_offset & (size - 1)),
2601 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2602 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002603
Chris Wilson9ce079e2012-04-17 15:31:30 +01002604 pitch_val = obj->stride / 128;
2605 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002606
Chris Wilson9ce079e2012-04-17 15:31:30 +01002607 val = obj->gtt_offset;
2608 if (obj->tiling_mode == I915_TILING_Y)
2609 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2610 val |= I830_FENCE_SIZE_BITS(size);
2611 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2612 val |= I830_FENCE_REG_VALID;
2613 } else
2614 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002615
Chris Wilson9ce079e2012-04-17 15:31:30 +01002616 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2617 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2618}
2619
2620static void i915_gem_write_fence(struct drm_device *dev, int reg,
2621 struct drm_i915_gem_object *obj)
2622{
2623 switch (INTEL_INFO(dev)->gen) {
2624 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002625 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002626 case 5:
2627 case 4: i965_write_fence_reg(dev, reg, obj); break;
2628 case 3: i915_write_fence_reg(dev, reg, obj); break;
2629 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002630 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002631 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002632}
2633
Chris Wilson61050802012-04-17 15:31:31 +01002634static inline int fence_number(struct drm_i915_private *dev_priv,
2635 struct drm_i915_fence_reg *fence)
2636{
2637 return fence - dev_priv->fence_regs;
2638}
2639
2640static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2641 struct drm_i915_fence_reg *fence,
2642 bool enable)
2643{
2644 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2645 int reg = fence_number(dev_priv, fence);
2646
2647 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2648
2649 if (enable) {
2650 obj->fence_reg = reg;
2651 fence->obj = obj;
2652 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2653 } else {
2654 obj->fence_reg = I915_FENCE_REG_NONE;
2655 fence->obj = NULL;
2656 list_del_init(&fence->lru_list);
2657 }
2658}
2659
Chris Wilsond9e86c02010-11-10 16:40:20 +00002660static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002661i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002662{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002663 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002664 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002665 if (ret)
2666 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002667
2668 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002669 }
2670
Chris Wilson63256ec2011-01-04 18:42:07 +00002671 /* Ensure that all CPU reads are completed before installing a fence
2672 * and all writes before removing the fence.
2673 */
2674 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2675 mb();
2676
Chris Wilson86d5bc32012-07-20 12:41:04 +01002677 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002678 return 0;
2679}
2680
2681int
2682i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2683{
Chris Wilson61050802012-04-17 15:31:31 +01002684 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002685 int ret;
2686
Chris Wilsona360bb12012-04-17 15:31:25 +01002687 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002688 if (ret)
2689 return ret;
2690
Chris Wilson61050802012-04-17 15:31:31 +01002691 if (obj->fence_reg == I915_FENCE_REG_NONE)
2692 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002693
Chris Wilson61050802012-04-17 15:31:31 +01002694 i915_gem_object_update_fence(obj,
2695 &dev_priv->fence_regs[obj->fence_reg],
2696 false);
2697 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002698
2699 return 0;
2700}
2701
2702static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002703i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002704{
Daniel Vetterae3db242010-02-19 11:51:58 +01002705 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002706 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002707 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002708
2709 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002710 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002711 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2712 reg = &dev_priv->fence_regs[i];
2713 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002714 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002715
Chris Wilson1690e1e2011-12-14 13:57:08 +01002716 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002717 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002718 }
2719
Chris Wilsond9e86c02010-11-10 16:40:20 +00002720 if (avail == NULL)
2721 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002722
2723 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002724 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002725 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002726 continue;
2727
Chris Wilson8fe301a2012-04-17 15:31:28 +01002728 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002729 }
2730
Chris Wilson8fe301a2012-04-17 15:31:28 +01002731 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002732}
2733
Jesse Barnesde151cf2008-11-12 10:03:55 -08002734/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002735 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002736 * @obj: object to map through a fence reg
2737 *
2738 * When mapping objects through the GTT, userspace wants to be able to write
2739 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002740 * This function walks the fence regs looking for a free one for @obj,
2741 * stealing one if it can't find any.
2742 *
2743 * It then sets up the reg based on the object's properties: address, pitch
2744 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002745 *
2746 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002747 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002748int
Chris Wilson06d98132012-04-17 15:31:24 +01002749i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002750{
Chris Wilson05394f32010-11-08 19:18:58 +00002751 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002752 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002753 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002754 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002755 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002756
Chris Wilson14415742012-04-17 15:31:33 +01002757 /* Have we updated the tiling parameters upon the object and so
2758 * will need to serialise the write to the associated fence register?
2759 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002760 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002761 ret = i915_gem_object_flush_fence(obj);
2762 if (ret)
2763 return ret;
2764 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002765
Chris Wilsond9e86c02010-11-10 16:40:20 +00002766 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002767 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2768 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002769 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002770 list_move_tail(&reg->lru_list,
2771 &dev_priv->mm.fence_list);
2772 return 0;
2773 }
2774 } else if (enable) {
2775 reg = i915_find_fence_reg(dev);
2776 if (reg == NULL)
2777 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002778
Chris Wilson14415742012-04-17 15:31:33 +01002779 if (reg->obj) {
2780 struct drm_i915_gem_object *old = reg->obj;
2781
2782 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002783 if (ret)
2784 return ret;
2785
Chris Wilson14415742012-04-17 15:31:33 +01002786 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002787 }
Chris Wilson14415742012-04-17 15:31:33 +01002788 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002789 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002790
Chris Wilson14415742012-04-17 15:31:33 +01002791 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002792 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002793
Chris Wilson9ce079e2012-04-17 15:31:30 +01002794 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002795}
2796
Chris Wilson42d6ab42012-07-26 11:49:32 +01002797static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2798 struct drm_mm_node *gtt_space,
2799 unsigned long cache_level)
2800{
2801 struct drm_mm_node *other;
2802
2803 /* On non-LLC machines we have to be careful when putting differing
2804 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00002805 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002806 */
2807 if (HAS_LLC(dev))
2808 return true;
2809
2810 if (gtt_space == NULL)
2811 return true;
2812
2813 if (list_empty(&gtt_space->node_list))
2814 return true;
2815
2816 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2817 if (other->allocated && !other->hole_follows && other->color != cache_level)
2818 return false;
2819
2820 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2821 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2822 return false;
2823
2824 return true;
2825}
2826
2827static void i915_gem_verify_gtt(struct drm_device *dev)
2828{
2829#if WATCH_GTT
2830 struct drm_i915_private *dev_priv = dev->dev_private;
2831 struct drm_i915_gem_object *obj;
2832 int err = 0;
2833
2834 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2835 if (obj->gtt_space == NULL) {
2836 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2837 err++;
2838 continue;
2839 }
2840
2841 if (obj->cache_level != obj->gtt_space->color) {
2842 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2843 obj->gtt_space->start,
2844 obj->gtt_space->start + obj->gtt_space->size,
2845 obj->cache_level,
2846 obj->gtt_space->color);
2847 err++;
2848 continue;
2849 }
2850
2851 if (!i915_gem_valid_gtt_space(dev,
2852 obj->gtt_space,
2853 obj->cache_level)) {
2854 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2855 obj->gtt_space->start,
2856 obj->gtt_space->start + obj->gtt_space->size,
2857 obj->cache_level);
2858 err++;
2859 continue;
2860 }
2861 }
2862
2863 WARN_ON(err);
2864#endif
2865}
2866
Jesse Barnesde151cf2008-11-12 10:03:55 -08002867/**
Eric Anholt673a3942008-07-30 12:06:12 -07002868 * Finds free space in the GTT aperture and binds the object there.
2869 */
2870static int
Chris Wilson05394f32010-11-08 19:18:58 +00002871i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002872 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002873 bool map_and_fenceable,
2874 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07002875{
Chris Wilson05394f32010-11-08 19:18:58 +00002876 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002877 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002878 struct drm_mm_node *node;
Daniel Vetter5e783302010-11-14 22:32:36 +01002879 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002880 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002881 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002882
Chris Wilson05394f32010-11-08 19:18:58 +00002883 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002884 DRM_ERROR("Attempting to bind a purgeable object\n");
2885 return -EINVAL;
2886 }
2887
Chris Wilsone28f8712011-07-18 13:11:49 -07002888 fence_size = i915_gem_get_gtt_size(dev,
2889 obj->base.size,
2890 obj->tiling_mode);
2891 fence_alignment = i915_gem_get_gtt_alignment(dev,
2892 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02002893 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07002894 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02002895 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07002896 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02002897 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002898
Eric Anholt673a3942008-07-30 12:06:12 -07002899 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002900 alignment = map_and_fenceable ? fence_alignment :
2901 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002902 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002903 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2904 return -EINVAL;
2905 }
2906
Chris Wilson05394f32010-11-08 19:18:58 +00002907 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002908
Chris Wilson654fc602010-05-27 13:18:21 +01002909 /* If the object is bigger than the entire aperture, reject it early
2910 * before evicting everything in a vain attempt to find space.
2911 */
Chris Wilson05394f32010-11-08 19:18:58 +00002912 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002913 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002914 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2915 return -E2BIG;
2916 }
2917
Chris Wilson37e680a2012-06-07 15:38:42 +01002918 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002919 if (ret)
2920 return ret;
2921
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002922 i915_gem_object_pin_pages(obj);
2923
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002924 node = kzalloc(sizeof(*node), GFP_KERNEL);
2925 if (node == NULL) {
2926 i915_gem_object_unpin_pages(obj);
2927 return -ENOMEM;
2928 }
2929
Eric Anholt673a3942008-07-30 12:06:12 -07002930 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002931 if (map_and_fenceable)
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002932 ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space, node,
2933 size, alignment, obj->cache_level,
2934 0, dev_priv->mm.gtt_mappable_end);
Daniel Vetter920afa72010-09-16 17:54:23 +02002935 else
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002936 ret = drm_mm_insert_node_generic(&dev_priv->mm.gtt_space, node,
2937 size, alignment, obj->cache_level);
2938 if (ret) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002939 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002940 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002941 map_and_fenceable,
2942 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002943 if (ret == 0)
2944 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01002945
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002946 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002947 kfree(node);
2948 return ret;
2949 }
2950 if (WARN_ON(!i915_gem_valid_gtt_space(dev, node, obj->cache_level))) {
2951 i915_gem_object_unpin_pages(obj);
2952 drm_mm_put_block(node);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002953 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07002954 }
2955
Daniel Vetter74163902012-02-15 23:50:21 +01002956 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002957 if (ret) {
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002958 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002959 drm_mm_put_block(node);
Chris Wilson6c085a72012-08-20 11:40:46 +02002960 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002961 }
Eric Anholt673a3942008-07-30 12:06:12 -07002962
Chris Wilson6c085a72012-08-20 11:40:46 +02002963 list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002964 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002965
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002966 obj->gtt_space = node;
2967 obj->gtt_offset = node->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002968
Daniel Vetter75e9e912010-11-04 17:11:09 +01002969 fenceable =
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002970 node->size == fence_size &&
2971 (node->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002972
Daniel Vetter75e9e912010-11-04 17:11:09 +01002973 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002974 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002975
Chris Wilson05394f32010-11-08 19:18:58 +00002976 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002977
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002978 i915_gem_object_unpin_pages(obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00002979 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002980 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002981 return 0;
2982}
2983
2984void
Chris Wilson05394f32010-11-08 19:18:58 +00002985i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002986{
Eric Anholt673a3942008-07-30 12:06:12 -07002987 /* If we don't have a page list set up, then we're not pinned
2988 * to GPU, and we can ignore the cache flush because it'll happen
2989 * again at bind time.
2990 */
Chris Wilson05394f32010-11-08 19:18:58 +00002991 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002992 return;
2993
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002994 /* If the GPU is snooping the contents of the CPU cache,
2995 * we do not need to manually clear the CPU cache lines. However,
2996 * the caches are only snooped when the render cache is
2997 * flushed/invalidated. As we always have to emit invalidations
2998 * and flushes when moving into and out of the RENDER domain, correct
2999 * snooping behaviour occurs naturally as the result of our domain
3000 * tracking.
3001 */
3002 if (obj->cache_level != I915_CACHE_NONE)
3003 return;
3004
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003005 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003006
Chris Wilson9da3da62012-06-01 15:20:22 +01003007 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08003008}
3009
3010/** Flushes the GTT write domain for the object if it's dirty. */
3011static void
Chris Wilson05394f32010-11-08 19:18:58 +00003012i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003013{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003014 uint32_t old_write_domain;
3015
Chris Wilson05394f32010-11-08 19:18:58 +00003016 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003017 return;
3018
Chris Wilson63256ec2011-01-04 18:42:07 +00003019 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003020 * to it immediately go to main memory as far as we know, so there's
3021 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003022 *
3023 * However, we do have to enforce the order so that all writes through
3024 * the GTT land before any writes to the device, such as updates to
3025 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003026 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003027 wmb();
3028
Chris Wilson05394f32010-11-08 19:18:58 +00003029 old_write_domain = obj->base.write_domain;
3030 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003031
3032 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003033 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003034 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003035}
3036
3037/** Flushes the CPU write domain for the object if it's dirty. */
3038static void
Chris Wilson05394f32010-11-08 19:18:58 +00003039i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003040{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003041 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003042
Chris Wilson05394f32010-11-08 19:18:58 +00003043 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003044 return;
3045
3046 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003047 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003048 old_write_domain = obj->base.write_domain;
3049 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003050
3051 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003052 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003053 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003054}
3055
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003056/**
3057 * Moves a single object to the GTT read, and possibly write domain.
3058 *
3059 * This function returns when the move is complete, including waiting on
3060 * flushes to occur.
3061 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003062int
Chris Wilson20217462010-11-23 15:26:33 +00003063i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003064{
Chris Wilson8325a092012-04-24 15:52:35 +01003065 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003066 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003067 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003068
Eric Anholt02354392008-11-26 13:58:13 -08003069 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003070 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003071 return -EINVAL;
3072
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003073 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3074 return 0;
3075
Chris Wilson0201f1e2012-07-20 12:41:01 +01003076 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003077 if (ret)
3078 return ret;
3079
Chris Wilson72133422010-09-13 23:56:38 +01003080 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003081
Chris Wilson05394f32010-11-08 19:18:58 +00003082 old_write_domain = obj->base.write_domain;
3083 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003084
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003085 /* It should now be out of any other write domains, and we can update
3086 * the domain values for our changes.
3087 */
Chris Wilson05394f32010-11-08 19:18:58 +00003088 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3089 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003090 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003091 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3092 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3093 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003094 }
3095
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003096 trace_i915_gem_object_change_domain(obj,
3097 old_read_domains,
3098 old_write_domain);
3099
Chris Wilson8325a092012-04-24 15:52:35 +01003100 /* And bump the LRU for this access */
3101 if (i915_gem_object_is_inactive(obj))
3102 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3103
Eric Anholte47c68e2008-11-14 13:35:19 -08003104 return 0;
3105}
3106
Chris Wilsone4ffd172011-04-04 09:44:39 +01003107int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3108 enum i915_cache_level cache_level)
3109{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003110 struct drm_device *dev = obj->base.dev;
3111 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003112 int ret;
3113
3114 if (obj->cache_level == cache_level)
3115 return 0;
3116
3117 if (obj->pin_count) {
3118 DRM_DEBUG("can not change the cache level of pinned objects\n");
3119 return -EBUSY;
3120 }
3121
Chris Wilson42d6ab42012-07-26 11:49:32 +01003122 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3123 ret = i915_gem_object_unbind(obj);
3124 if (ret)
3125 return ret;
3126 }
3127
Chris Wilsone4ffd172011-04-04 09:44:39 +01003128 if (obj->gtt_space) {
3129 ret = i915_gem_object_finish_gpu(obj);
3130 if (ret)
3131 return ret;
3132
3133 i915_gem_object_finish_gtt(obj);
3134
3135 /* Before SandyBridge, you could not use tiling or fence
3136 * registers with snooped memory, so relinquish any fences
3137 * currently pointing to our region in the aperture.
3138 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003139 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003140 ret = i915_gem_object_put_fence(obj);
3141 if (ret)
3142 return ret;
3143 }
3144
Daniel Vetter74898d72012-02-15 23:50:22 +01003145 if (obj->has_global_gtt_mapping)
3146 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003147 if (obj->has_aliasing_ppgtt_mapping)
3148 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3149 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003150
3151 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003152 }
3153
3154 if (cache_level == I915_CACHE_NONE) {
3155 u32 old_read_domains, old_write_domain;
3156
3157 /* If we're coming from LLC cached, then we haven't
3158 * actually been tracking whether the data is in the
3159 * CPU cache or not, since we only allow one bit set
3160 * in obj->write_domain and have been skipping the clflushes.
3161 * Just set it to the CPU cache for now.
3162 */
3163 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3164 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3165
3166 old_read_domains = obj->base.read_domains;
3167 old_write_domain = obj->base.write_domain;
3168
3169 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3170 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3171
3172 trace_i915_gem_object_change_domain(obj,
3173 old_read_domains,
3174 old_write_domain);
3175 }
3176
3177 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003178 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003179 return 0;
3180}
3181
Ben Widawsky199adf42012-09-21 17:01:20 -07003182int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3183 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003184{
Ben Widawsky199adf42012-09-21 17:01:20 -07003185 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003186 struct drm_i915_gem_object *obj;
3187 int ret;
3188
3189 ret = i915_mutex_lock_interruptible(dev);
3190 if (ret)
3191 return ret;
3192
3193 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3194 if (&obj->base == NULL) {
3195 ret = -ENOENT;
3196 goto unlock;
3197 }
3198
Ben Widawsky199adf42012-09-21 17:01:20 -07003199 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003200
3201 drm_gem_object_unreference(&obj->base);
3202unlock:
3203 mutex_unlock(&dev->struct_mutex);
3204 return ret;
3205}
3206
Ben Widawsky199adf42012-09-21 17:01:20 -07003207int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3208 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003209{
Ben Widawsky199adf42012-09-21 17:01:20 -07003210 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003211 struct drm_i915_gem_object *obj;
3212 enum i915_cache_level level;
3213 int ret;
3214
Ben Widawsky199adf42012-09-21 17:01:20 -07003215 switch (args->caching) {
3216 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003217 level = I915_CACHE_NONE;
3218 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003219 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003220 level = I915_CACHE_LLC;
3221 break;
3222 default:
3223 return -EINVAL;
3224 }
3225
Ben Widawsky3bc29132012-09-26 16:15:20 -07003226 ret = i915_mutex_lock_interruptible(dev);
3227 if (ret)
3228 return ret;
3229
Chris Wilsone6994ae2012-07-10 10:27:08 +01003230 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3231 if (&obj->base == NULL) {
3232 ret = -ENOENT;
3233 goto unlock;
3234 }
3235
3236 ret = i915_gem_object_set_cache_level(obj, level);
3237
3238 drm_gem_object_unreference(&obj->base);
3239unlock:
3240 mutex_unlock(&dev->struct_mutex);
3241 return ret;
3242}
3243
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003244/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003245 * Prepare buffer for display plane (scanout, cursors, etc).
3246 * Can be called from an uninterruptible phase (modesetting) and allows
3247 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003248 */
3249int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003250i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3251 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003252 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003253{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003254 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003255 int ret;
3256
Chris Wilson0be73282010-12-06 14:36:27 +00003257 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003258 ret = i915_gem_object_sync(obj, pipelined);
3259 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003260 return ret;
3261 }
3262
Eric Anholta7ef0642011-03-29 16:59:54 -07003263 /* The display engine is not coherent with the LLC cache on gen6. As
3264 * a result, we make sure that the pinning that is about to occur is
3265 * done with uncached PTEs. This is lowest common denominator for all
3266 * chipsets.
3267 *
3268 * However for gen6+, we could do better by using the GFDT bit instead
3269 * of uncaching, which would allow us to flush all the LLC-cached data
3270 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3271 */
3272 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3273 if (ret)
3274 return ret;
3275
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003276 /* As the user may map the buffer once pinned in the display plane
3277 * (e.g. libkms for the bootup splash), we have to ensure that we
3278 * always use map_and_fenceable for all scanout buffers.
3279 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003280 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003281 if (ret)
3282 return ret;
3283
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003284 i915_gem_object_flush_cpu_write_domain(obj);
3285
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003286 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003287 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003288
3289 /* It should now be out of any other write domains, and we can update
3290 * the domain values for our changes.
3291 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003292 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003293 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003294
3295 trace_i915_gem_object_change_domain(obj,
3296 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003297 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003298
3299 return 0;
3300}
3301
Chris Wilson85345512010-11-13 09:49:11 +00003302int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003303i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003304{
Chris Wilson88241782011-01-07 17:09:48 +00003305 int ret;
3306
Chris Wilsona8198ee2011-04-13 22:04:09 +01003307 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003308 return 0;
3309
Chris Wilson0201f1e2012-07-20 12:41:01 +01003310 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003311 if (ret)
3312 return ret;
3313
Chris Wilsona8198ee2011-04-13 22:04:09 +01003314 /* Ensure that we invalidate the GPU's caches and TLBs. */
3315 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003316 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003317}
3318
Eric Anholte47c68e2008-11-14 13:35:19 -08003319/**
3320 * Moves a single object to the CPU read, and possibly write domain.
3321 *
3322 * This function returns when the move is complete, including waiting on
3323 * flushes to occur.
3324 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003325int
Chris Wilson919926a2010-11-12 13:42:53 +00003326i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003327{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003328 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003329 int ret;
3330
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003331 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3332 return 0;
3333
Chris Wilson0201f1e2012-07-20 12:41:01 +01003334 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003335 if (ret)
3336 return ret;
3337
Eric Anholte47c68e2008-11-14 13:35:19 -08003338 i915_gem_object_flush_gtt_write_domain(obj);
3339
Chris Wilson05394f32010-11-08 19:18:58 +00003340 old_write_domain = obj->base.write_domain;
3341 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003342
Eric Anholte47c68e2008-11-14 13:35:19 -08003343 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003344 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003345 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003346
Chris Wilson05394f32010-11-08 19:18:58 +00003347 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003348 }
3349
3350 /* It should now be out of any other write domains, and we can update
3351 * the domain values for our changes.
3352 */
Chris Wilson05394f32010-11-08 19:18:58 +00003353 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003354
3355 /* If we're writing through the CPU, then the GPU read domains will
3356 * need to be invalidated at next use.
3357 */
3358 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003359 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3360 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003361 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003362
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003363 trace_i915_gem_object_change_domain(obj,
3364 old_read_domains,
3365 old_write_domain);
3366
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003367 return 0;
3368}
3369
Eric Anholt673a3942008-07-30 12:06:12 -07003370/* Throttle our rendering by waiting until the ring has completed our requests
3371 * emitted over 20 msec ago.
3372 *
Eric Anholtb9624422009-06-03 07:27:35 +00003373 * Note that if we were to use the current jiffies each time around the loop,
3374 * we wouldn't escape the function with any frames outstanding if the time to
3375 * render a frame was over 20ms.
3376 *
Eric Anholt673a3942008-07-30 12:06:12 -07003377 * This should get us reasonable parallelism between CPU and GPU but also
3378 * relatively low latency when blocking on a particular request to finish.
3379 */
3380static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003381i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003382{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003383 struct drm_i915_private *dev_priv = dev->dev_private;
3384 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003385 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003386 struct drm_i915_gem_request *request;
3387 struct intel_ring_buffer *ring = NULL;
3388 u32 seqno = 0;
3389 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003390
Chris Wilsone110e8d2011-01-26 15:39:14 +00003391 if (atomic_read(&dev_priv->mm.wedged))
3392 return -EIO;
3393
Chris Wilson1c255952010-09-26 11:03:27 +01003394 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003395 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003396 if (time_after_eq(request->emitted_jiffies, recent_enough))
3397 break;
3398
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003399 ring = request->ring;
3400 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003401 }
Chris Wilson1c255952010-09-26 11:03:27 +01003402 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003403
3404 if (seqno == 0)
3405 return 0;
3406
Ben Widawsky5c81fe852012-05-24 15:03:08 -07003407 ret = __wait_seqno(ring, seqno, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003408 if (ret == 0)
3409 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003410
Eric Anholt673a3942008-07-30 12:06:12 -07003411 return ret;
3412}
3413
Eric Anholt673a3942008-07-30 12:06:12 -07003414int
Chris Wilson05394f32010-11-08 19:18:58 +00003415i915_gem_object_pin(struct drm_i915_gem_object *obj,
3416 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003417 bool map_and_fenceable,
3418 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003419{
Eric Anholt673a3942008-07-30 12:06:12 -07003420 int ret;
3421
Chris Wilson7e81a422012-09-15 09:41:57 +01003422 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3423 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003424
Chris Wilson05394f32010-11-08 19:18:58 +00003425 if (obj->gtt_space != NULL) {
3426 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3427 (map_and_fenceable && !obj->map_and_fenceable)) {
3428 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003429 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003430 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3431 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003432 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003433 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003434 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003435 ret = i915_gem_object_unbind(obj);
3436 if (ret)
3437 return ret;
3438 }
3439 }
3440
Chris Wilson05394f32010-11-08 19:18:58 +00003441 if (obj->gtt_space == NULL) {
Chris Wilson87422672012-11-21 13:04:03 +00003442 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3443
Chris Wilsona00b10c2010-09-24 21:15:47 +01003444 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003445 map_and_fenceable,
3446 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003447 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003448 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003449
3450 if (!dev_priv->mm.aliasing_ppgtt)
3451 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003452 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003453
Daniel Vetter74898d72012-02-15 23:50:22 +01003454 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3455 i915_gem_gtt_bind_object(obj, obj->cache_level);
3456
Chris Wilson1b502472012-04-24 15:47:30 +01003457 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003458 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003459
3460 return 0;
3461}
3462
3463void
Chris Wilson05394f32010-11-08 19:18:58 +00003464i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003465{
Chris Wilson05394f32010-11-08 19:18:58 +00003466 BUG_ON(obj->pin_count == 0);
3467 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003468
Chris Wilson1b502472012-04-24 15:47:30 +01003469 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003470 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003471}
3472
3473int
3474i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003475 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003476{
3477 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003478 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003479 int ret;
3480
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003481 ret = i915_mutex_lock_interruptible(dev);
3482 if (ret)
3483 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003484
Chris Wilson05394f32010-11-08 19:18:58 +00003485 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003486 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003487 ret = -ENOENT;
3488 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003489 }
Eric Anholt673a3942008-07-30 12:06:12 -07003490
Chris Wilson05394f32010-11-08 19:18:58 +00003491 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003492 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003493 ret = -EINVAL;
3494 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003495 }
3496
Chris Wilson05394f32010-11-08 19:18:58 +00003497 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003498 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3499 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003500 ret = -EINVAL;
3501 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003502 }
3503
Chris Wilson05394f32010-11-08 19:18:58 +00003504 obj->user_pin_count++;
3505 obj->pin_filp = file;
3506 if (obj->user_pin_count == 1) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003507 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003508 if (ret)
3509 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003510 }
3511
3512 /* XXX - flush the CPU caches for pinned objects
3513 * as the X server doesn't manage domains yet
3514 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003515 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003516 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003517out:
Chris Wilson05394f32010-11-08 19:18:58 +00003518 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003519unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003520 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003521 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003522}
3523
3524int
3525i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003526 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003527{
3528 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003529 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003530 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003531
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003532 ret = i915_mutex_lock_interruptible(dev);
3533 if (ret)
3534 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003535
Chris Wilson05394f32010-11-08 19:18:58 +00003536 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003537 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003538 ret = -ENOENT;
3539 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003540 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003541
Chris Wilson05394f32010-11-08 19:18:58 +00003542 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003543 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3544 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003545 ret = -EINVAL;
3546 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003547 }
Chris Wilson05394f32010-11-08 19:18:58 +00003548 obj->user_pin_count--;
3549 if (obj->user_pin_count == 0) {
3550 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003551 i915_gem_object_unpin(obj);
3552 }
Eric Anholt673a3942008-07-30 12:06:12 -07003553
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003554out:
Chris Wilson05394f32010-11-08 19:18:58 +00003555 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003556unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003557 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003558 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003559}
3560
3561int
3562i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003563 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003564{
3565 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003566 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003567 int ret;
3568
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003569 ret = i915_mutex_lock_interruptible(dev);
3570 if (ret)
3571 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003572
Chris Wilson05394f32010-11-08 19:18:58 +00003573 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003574 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003575 ret = -ENOENT;
3576 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003577 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003578
Chris Wilson0be555b2010-08-04 15:36:30 +01003579 /* Count all active objects as busy, even if they are currently not used
3580 * by the gpu. Users of this interface expect objects to eventually
3581 * become non-busy without any further actions, therefore emit any
3582 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003583 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003584 ret = i915_gem_object_flush_active(obj);
3585
Chris Wilson05394f32010-11-08 19:18:58 +00003586 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003587 if (obj->ring) {
3588 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3589 args->busy |= intel_ring_flag(obj->ring) << 16;
3590 }
Eric Anholt673a3942008-07-30 12:06:12 -07003591
Chris Wilson05394f32010-11-08 19:18:58 +00003592 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003593unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003594 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003595 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003596}
3597
3598int
3599i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3600 struct drm_file *file_priv)
3601{
Akshay Joshi0206e352011-08-16 15:34:10 -04003602 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003603}
3604
Chris Wilson3ef94da2009-09-14 16:50:29 +01003605int
3606i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3607 struct drm_file *file_priv)
3608{
3609 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003610 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003611 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003612
3613 switch (args->madv) {
3614 case I915_MADV_DONTNEED:
3615 case I915_MADV_WILLNEED:
3616 break;
3617 default:
3618 return -EINVAL;
3619 }
3620
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003621 ret = i915_mutex_lock_interruptible(dev);
3622 if (ret)
3623 return ret;
3624
Chris Wilson05394f32010-11-08 19:18:58 +00003625 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003626 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003627 ret = -ENOENT;
3628 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003629 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003630
Chris Wilson05394f32010-11-08 19:18:58 +00003631 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003632 ret = -EINVAL;
3633 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003634 }
3635
Chris Wilson05394f32010-11-08 19:18:58 +00003636 if (obj->madv != __I915_MADV_PURGED)
3637 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003638
Chris Wilson6c085a72012-08-20 11:40:46 +02003639 /* if the object is no longer attached, discard its backing storage */
3640 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003641 i915_gem_object_truncate(obj);
3642
Chris Wilson05394f32010-11-08 19:18:58 +00003643 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003644
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003645out:
Chris Wilson05394f32010-11-08 19:18:58 +00003646 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003647unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003648 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003649 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003650}
3651
Chris Wilson37e680a2012-06-07 15:38:42 +01003652void i915_gem_object_init(struct drm_i915_gem_object *obj,
3653 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003654{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003655 INIT_LIST_HEAD(&obj->mm_list);
3656 INIT_LIST_HEAD(&obj->gtt_list);
3657 INIT_LIST_HEAD(&obj->ring_list);
3658 INIT_LIST_HEAD(&obj->exec_list);
3659
Chris Wilson37e680a2012-06-07 15:38:42 +01003660 obj->ops = ops;
3661
Chris Wilson0327d6b2012-08-11 15:41:06 +01003662 obj->fence_reg = I915_FENCE_REG_NONE;
3663 obj->madv = I915_MADV_WILLNEED;
3664 /* Avoid an unnecessary call to unbind on the first bind. */
3665 obj->map_and_fenceable = true;
3666
3667 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3668}
3669
Chris Wilson37e680a2012-06-07 15:38:42 +01003670static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3671 .get_pages = i915_gem_object_get_pages_gtt,
3672 .put_pages = i915_gem_object_put_pages_gtt,
3673};
3674
Chris Wilson05394f32010-11-08 19:18:58 +00003675struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3676 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003677{
Daniel Vetterc397b902010-04-09 19:05:07 +00003678 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003679 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003680 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003681
Chris Wilson42dcedd2012-11-15 11:32:30 +00003682 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003683 if (obj == NULL)
3684 return NULL;
3685
3686 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00003687 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00003688 return NULL;
3689 }
3690
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003691 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3692 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3693 /* 965gm cannot relocate objects above 4GiB. */
3694 mask &= ~__GFP_HIGHMEM;
3695 mask |= __GFP_DMA32;
3696 }
3697
Hugh Dickins5949eac2011-06-27 16:18:18 -07003698 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003699 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003700
Chris Wilson37e680a2012-06-07 15:38:42 +01003701 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003702
Daniel Vetterc397b902010-04-09 19:05:07 +00003703 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3704 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3705
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003706 if (HAS_LLC(dev)) {
3707 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003708 * cache) for about a 10% performance improvement
3709 * compared to uncached. Graphics requests other than
3710 * display scanout are coherent with the CPU in
3711 * accessing this cache. This means in this mode we
3712 * don't need to clflush on the CPU side, and on the
3713 * GPU side we only need to flush internal caches to
3714 * get data visible to the CPU.
3715 *
3716 * However, we maintain the display planes as UC, and so
3717 * need to rebind when first used as such.
3718 */
3719 obj->cache_level = I915_CACHE_LLC;
3720 } else
3721 obj->cache_level = I915_CACHE_NONE;
3722
Chris Wilson05394f32010-11-08 19:18:58 +00003723 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003724}
3725
Eric Anholt673a3942008-07-30 12:06:12 -07003726int i915_gem_init_object(struct drm_gem_object *obj)
3727{
Daniel Vetterc397b902010-04-09 19:05:07 +00003728 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003729
Eric Anholt673a3942008-07-30 12:06:12 -07003730 return 0;
3731}
3732
Chris Wilson1488fc02012-04-24 15:47:31 +01003733void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003734{
Chris Wilson1488fc02012-04-24 15:47:31 +01003735 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003736 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003737 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003738
Chris Wilson26e12f892011-03-20 11:20:19 +00003739 trace_i915_gem_object_destroy(obj);
3740
Chris Wilson1488fc02012-04-24 15:47:31 +01003741 if (obj->phys_obj)
3742 i915_gem_detach_phys_object(dev, obj);
3743
3744 obj->pin_count = 0;
3745 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3746 bool was_interruptible;
3747
3748 was_interruptible = dev_priv->mm.interruptible;
3749 dev_priv->mm.interruptible = false;
3750
3751 WARN_ON(i915_gem_object_unbind(obj));
3752
3753 dev_priv->mm.interruptible = was_interruptible;
3754 }
3755
Chris Wilsona5570172012-09-04 21:02:54 +01003756 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003757 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003758 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003759 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003760
Chris Wilson9da3da62012-06-01 15:20:22 +01003761 BUG_ON(obj->pages);
3762
Chris Wilson2f745ad2012-09-04 21:02:58 +01003763 if (obj->base.import_attach)
3764 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01003765
Chris Wilson05394f32010-11-08 19:18:58 +00003766 drm_gem_object_release(&obj->base);
3767 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003768
Chris Wilson05394f32010-11-08 19:18:58 +00003769 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003770 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003771}
3772
Jesse Barnes5669fca2009-02-17 15:13:31 -08003773int
Eric Anholt673a3942008-07-30 12:06:12 -07003774i915_gem_idle(struct drm_device *dev)
3775{
3776 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003777 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003778
Keith Packard6dbe2772008-10-14 21:41:13 -07003779 mutex_lock(&dev->struct_mutex);
3780
Chris Wilson87acb0a2010-10-19 10:13:00 +01003781 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003782 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003783 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003784 }
Eric Anholt673a3942008-07-30 12:06:12 -07003785
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003786 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003787 if (ret) {
3788 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003789 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003790 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003791 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003792
Chris Wilson29105cc2010-01-07 10:39:13 +00003793 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003794 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003795 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003796
Chris Wilson312817a2010-11-22 11:50:11 +00003797 i915_gem_reset_fences(dev);
3798
Chris Wilson29105cc2010-01-07 10:39:13 +00003799 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3800 * We need to replace this with a semaphore, or something.
3801 * And not confound mm.suspended!
3802 */
3803 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003804 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003805
3806 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003807 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003808
Keith Packard6dbe2772008-10-14 21:41:13 -07003809 mutex_unlock(&dev->struct_mutex);
3810
Chris Wilson29105cc2010-01-07 10:39:13 +00003811 /* Cancel the retire work handler, which should be idle now. */
3812 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3813
Eric Anholt673a3942008-07-30 12:06:12 -07003814 return 0;
3815}
3816
Ben Widawskyb9524a12012-05-25 16:56:24 -07003817void i915_gem_l3_remap(struct drm_device *dev)
3818{
3819 drm_i915_private_t *dev_priv = dev->dev_private;
3820 u32 misccpctl;
3821 int i;
3822
3823 if (!IS_IVYBRIDGE(dev))
3824 return;
3825
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003826 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07003827 return;
3828
3829 misccpctl = I915_READ(GEN7_MISCCPCTL);
3830 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3831 POSTING_READ(GEN7_MISCCPCTL);
3832
3833 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3834 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003835 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003836 DRM_DEBUG("0x%x was already programmed to %x\n",
3837 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003838 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003839 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003840 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07003841 }
3842
3843 /* Make sure all the writes land before disabling dop clock gating */
3844 POSTING_READ(GEN7_L3LOG_BASE);
3845
3846 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3847}
3848
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003849void i915_gem_init_swizzling(struct drm_device *dev)
3850{
3851 drm_i915_private_t *dev_priv = dev->dev_private;
3852
Daniel Vetter11782b02012-01-31 16:47:55 +01003853 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003854 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3855 return;
3856
3857 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3858 DISP_TILE_SURFACE_SWIZZLING);
3859
Daniel Vetter11782b02012-01-31 16:47:55 +01003860 if (IS_GEN5(dev))
3861 return;
3862
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003863 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3864 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003865 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08003866 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003867 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08003868 else
3869 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003870}
Daniel Vettere21af882012-02-09 20:53:27 +01003871
Chris Wilson67b1b572012-07-05 23:49:40 +01003872static bool
3873intel_enable_blt(struct drm_device *dev)
3874{
3875 if (!HAS_BLT(dev))
3876 return false;
3877
3878 /* The blitter was dysfunctional on early prototypes */
3879 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3880 DRM_INFO("BLT not supported on this pre-production hardware;"
3881 " graphics performance will be degraded.\n");
3882 return false;
3883 }
3884
3885 return true;
3886}
3887
Eric Anholt673a3942008-07-30 12:06:12 -07003888int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003889i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003890{
3891 drm_i915_private_t *dev_priv = dev->dev_private;
3892 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003893
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003894 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
Daniel Vetter8ecd1a62012-06-07 15:56:03 +02003895 return -EIO;
3896
Rodrigo Vivieda2d7f2012-10-10 18:35:28 -03003897 if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
3898 I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
3899
Ben Widawskyb9524a12012-05-25 16:56:24 -07003900 i915_gem_l3_remap(dev);
3901
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003902 i915_gem_init_swizzling(dev);
3903
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02003904 dev_priv->next_seqno = dev_priv->last_seqno = (u32)~0 - 0x1000;
3905
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003906 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003907 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003908 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003909
3910 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003911 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003912 if (ret)
3913 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003914 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003915
Chris Wilson67b1b572012-07-05 23:49:40 +01003916 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003917 ret = intel_init_blt_ring_buffer(dev);
3918 if (ret)
3919 goto cleanup_bsd_ring;
3920 }
3921
Ben Widawsky254f9652012-06-04 14:42:42 -07003922 /*
3923 * XXX: There was some w/a described somewhere suggesting loading
3924 * contexts before PPGTT.
3925 */
3926 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01003927 i915_gem_init_ppgtt(dev);
3928
Chris Wilson68f95ba2010-05-27 13:18:22 +01003929 return 0;
3930
Chris Wilson549f7362010-10-19 11:19:32 +01003931cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003932 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003933cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003934 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003935 return ret;
3936}
3937
Chris Wilson1070a422012-04-24 15:47:41 +01003938int i915_gem_init(struct drm_device *dev)
3939{
3940 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01003941 int ret;
3942
Chris Wilson1070a422012-04-24 15:47:41 +01003943 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -08003944 i915_gem_init_global_gtt(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01003945 ret = i915_gem_init_hw(dev);
3946 mutex_unlock(&dev->struct_mutex);
3947 if (ret) {
3948 i915_gem_cleanup_aliasing_ppgtt(dev);
3949 return ret;
3950 }
3951
Daniel Vetter53ca26c2012-04-26 23:28:03 +02003952 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
3953 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3954 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01003955 return 0;
3956}
3957
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003958void
3959i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3960{
3961 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01003962 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003963 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003964
Chris Wilsonb4519512012-05-11 14:29:30 +01003965 for_each_ring(ring, dev_priv, i)
3966 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003967}
3968
3969int
Eric Anholt673a3942008-07-30 12:06:12 -07003970i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3971 struct drm_file *file_priv)
3972{
3973 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01003974 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003975
Jesse Barnes79e53942008-11-07 14:24:08 -08003976 if (drm_core_check_feature(dev, DRIVER_MODESET))
3977 return 0;
3978
Ben Gamariba1234d2009-09-14 17:48:47 -04003979 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003980 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04003981 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003982 }
3983
Eric Anholt673a3942008-07-30 12:06:12 -07003984 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003985 dev_priv->mm.suspended = 0;
3986
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003987 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003988 if (ret != 0) {
3989 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003990 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003991 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003992
Chris Wilson69dc4982010-10-19 10:36:51 +01003993 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003994 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003995
Chris Wilson5f353082010-06-07 14:03:03 +01003996 ret = drm_irq_install(dev);
3997 if (ret)
3998 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003999
Eric Anholt673a3942008-07-30 12:06:12 -07004000 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004001
4002cleanup_ringbuffer:
4003 mutex_lock(&dev->struct_mutex);
4004 i915_gem_cleanup_ringbuffer(dev);
4005 dev_priv->mm.suspended = 1;
4006 mutex_unlock(&dev->struct_mutex);
4007
4008 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004009}
4010
4011int
4012i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4013 struct drm_file *file_priv)
4014{
Jesse Barnes79e53942008-11-07 14:24:08 -08004015 if (drm_core_check_feature(dev, DRIVER_MODESET))
4016 return 0;
4017
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004018 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004019 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004020}
4021
4022void
4023i915_gem_lastclose(struct drm_device *dev)
4024{
4025 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004026
Eric Anholte806b492009-01-22 09:56:58 -08004027 if (drm_core_check_feature(dev, DRIVER_MODESET))
4028 return;
4029
Keith Packard6dbe2772008-10-14 21:41:13 -07004030 ret = i915_gem_idle(dev);
4031 if (ret)
4032 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004033}
4034
Chris Wilson64193402010-10-24 12:38:05 +01004035static void
4036init_ring_lists(struct intel_ring_buffer *ring)
4037{
4038 INIT_LIST_HEAD(&ring->active_list);
4039 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004040}
4041
Eric Anholt673a3942008-07-30 12:06:12 -07004042void
4043i915_gem_load(struct drm_device *dev)
4044{
4045 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004046 int i;
4047
4048 dev_priv->slab =
4049 kmem_cache_create("i915_gem_object",
4050 sizeof(struct drm_i915_gem_object), 0,
4051 SLAB_HWCACHE_ALIGN,
4052 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004053
Chris Wilson69dc4982010-10-19 10:36:51 +01004054 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004055 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004056 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4057 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004058 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004059 for (i = 0; i < I915_NUM_RINGS; i++)
4060 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004061 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004062 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004063 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4064 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004065 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004066
Dave Airlie94400122010-07-20 13:15:31 +10004067 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4068 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004069 I915_WRITE(MI_ARB_STATE,
4070 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004071 }
4072
Chris Wilson72bfa192010-12-19 11:42:05 +00004073 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4074
Jesse Barnesde151cf2008-11-12 10:03:55 -08004075 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004076 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4077 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004078
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004079 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004080 dev_priv->num_fence_regs = 16;
4081 else
4082 dev_priv->num_fence_regs = 8;
4083
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004084 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004085 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004086
Eric Anholt673a3942008-07-30 12:06:12 -07004087 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004088 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004089
Chris Wilsonce453d82011-02-21 14:43:56 +00004090 dev_priv->mm.interruptible = true;
4091
Chris Wilson17250b72010-10-28 12:51:39 +01004092 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4093 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4094 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004095}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004096
4097/*
4098 * Create a physically contiguous memory object for this object
4099 * e.g. for cursor + overlay regs
4100 */
Chris Wilson995b6762010-08-20 13:23:26 +01004101static int i915_gem_init_phys_object(struct drm_device *dev,
4102 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004103{
4104 drm_i915_private_t *dev_priv = dev->dev_private;
4105 struct drm_i915_gem_phys_object *phys_obj;
4106 int ret;
4107
4108 if (dev_priv->mm.phys_objs[id - 1] || !size)
4109 return 0;
4110
Eric Anholt9a298b22009-03-24 12:23:04 -07004111 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004112 if (!phys_obj)
4113 return -ENOMEM;
4114
4115 phys_obj->id = id;
4116
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004117 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004118 if (!phys_obj->handle) {
4119 ret = -ENOMEM;
4120 goto kfree_obj;
4121 }
4122#ifdef CONFIG_X86
4123 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4124#endif
4125
4126 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4127
4128 return 0;
4129kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004130 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004131 return ret;
4132}
4133
Chris Wilson995b6762010-08-20 13:23:26 +01004134static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004135{
4136 drm_i915_private_t *dev_priv = dev->dev_private;
4137 struct drm_i915_gem_phys_object *phys_obj;
4138
4139 if (!dev_priv->mm.phys_objs[id - 1])
4140 return;
4141
4142 phys_obj = dev_priv->mm.phys_objs[id - 1];
4143 if (phys_obj->cur_obj) {
4144 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4145 }
4146
4147#ifdef CONFIG_X86
4148 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4149#endif
4150 drm_pci_free(dev, phys_obj->handle);
4151 kfree(phys_obj);
4152 dev_priv->mm.phys_objs[id - 1] = NULL;
4153}
4154
4155void i915_gem_free_all_phys_object(struct drm_device *dev)
4156{
4157 int i;
4158
Dave Airlie260883c2009-01-22 17:58:49 +10004159 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004160 i915_gem_free_phys_object(dev, i);
4161}
4162
4163void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004164 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004165{
Chris Wilson05394f32010-11-08 19:18:58 +00004166 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004167 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004168 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004169 int page_count;
4170
Chris Wilson05394f32010-11-08 19:18:58 +00004171 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004172 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004173 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004174
Chris Wilson05394f32010-11-08 19:18:58 +00004175 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004176 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004177 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004178 if (!IS_ERR(page)) {
4179 char *dst = kmap_atomic(page);
4180 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4181 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004182
Chris Wilsone5281cc2010-10-28 13:45:36 +01004183 drm_clflush_pages(&page, 1);
4184
4185 set_page_dirty(page);
4186 mark_page_accessed(page);
4187 page_cache_release(page);
4188 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004189 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004190 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004191
Chris Wilson05394f32010-11-08 19:18:58 +00004192 obj->phys_obj->cur_obj = NULL;
4193 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004194}
4195
4196int
4197i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004198 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004199 int id,
4200 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004201{
Chris Wilson05394f32010-11-08 19:18:58 +00004202 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004203 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004204 int ret = 0;
4205 int page_count;
4206 int i;
4207
4208 if (id > I915_MAX_PHYS_OBJECT)
4209 return -EINVAL;
4210
Chris Wilson05394f32010-11-08 19:18:58 +00004211 if (obj->phys_obj) {
4212 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004213 return 0;
4214 i915_gem_detach_phys_object(dev, obj);
4215 }
4216
Dave Airlie71acb5e2008-12-30 20:31:46 +10004217 /* create a new object */
4218 if (!dev_priv->mm.phys_objs[id - 1]) {
4219 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004220 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004221 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004222 DRM_ERROR("failed to init phys object %d size: %zu\n",
4223 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004224 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004225 }
4226 }
4227
4228 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004229 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4230 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004231
Chris Wilson05394f32010-11-08 19:18:58 +00004232 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004233
4234 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004235 struct page *page;
4236 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004237
Hugh Dickins5949eac2011-06-27 16:18:18 -07004238 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004239 if (IS_ERR(page))
4240 return PTR_ERR(page);
4241
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004242 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004243 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004244 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004245 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004246
4247 mark_page_accessed(page);
4248 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004249 }
4250
4251 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004252}
4253
4254static int
Chris Wilson05394f32010-11-08 19:18:58 +00004255i915_gem_phys_pwrite(struct drm_device *dev,
4256 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004257 struct drm_i915_gem_pwrite *args,
4258 struct drm_file *file_priv)
4259{
Chris Wilson05394f32010-11-08 19:18:58 +00004260 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004261 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004262
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004263 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4264 unsigned long unwritten;
4265
4266 /* The physical object once assigned is fixed for the lifetime
4267 * of the obj, so we can safely drop the lock and continue
4268 * to access vaddr.
4269 */
4270 mutex_unlock(&dev->struct_mutex);
4271 unwritten = copy_from_user(vaddr, user_data, args->size);
4272 mutex_lock(&dev->struct_mutex);
4273 if (unwritten)
4274 return -EFAULT;
4275 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004276
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004277 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004278 return 0;
4279}
Eric Anholtb9624422009-06-03 07:27:35 +00004280
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004281void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004282{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004283 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004284
4285 /* Clean up our request list when the client is going away, so that
4286 * later retire_requests won't dereference our soon-to-be-gone
4287 * file_priv.
4288 */
Chris Wilson1c255952010-09-26 11:03:27 +01004289 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004290 while (!list_empty(&file_priv->mm.request_list)) {
4291 struct drm_i915_gem_request *request;
4292
4293 request = list_first_entry(&file_priv->mm.request_list,
4294 struct drm_i915_gem_request,
4295 client_list);
4296 list_del(&request->client_list);
4297 request->file_priv = NULL;
4298 }
Chris Wilson1c255952010-09-26 11:03:27 +01004299 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004300}
Chris Wilson31169712009-09-14 16:50:28 +01004301
Chris Wilson57745062012-11-21 13:04:04 +00004302static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4303{
4304 if (!mutex_is_locked(mutex))
4305 return false;
4306
4307#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4308 return mutex->owner == task;
4309#else
4310 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4311 return false;
4312#endif
4313}
4314
Chris Wilson31169712009-09-14 16:50:28 +01004315static int
Ying Han1495f232011-05-24 17:12:27 -07004316i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004317{
Chris Wilson17250b72010-10-28 12:51:39 +01004318 struct drm_i915_private *dev_priv =
4319 container_of(shrinker,
4320 struct drm_i915_private,
4321 mm.inactive_shrinker);
4322 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004323 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004324 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004325 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004326 int cnt;
4327
Chris Wilson57745062012-11-21 13:04:04 +00004328 if (!mutex_trylock(&dev->struct_mutex)) {
4329 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4330 return 0;
4331
Daniel Vetter677feac2012-12-19 14:33:45 +01004332 if (dev_priv->mm.shrinker_no_lock_stealing)
4333 return 0;
4334
Chris Wilson57745062012-11-21 13:04:04 +00004335 unlock = false;
4336 }
Chris Wilson31169712009-09-14 16:50:28 +01004337
Chris Wilson6c085a72012-08-20 11:40:46 +02004338 if (nr_to_scan) {
4339 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4340 if (nr_to_scan > 0)
4341 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004342 }
4343
Chris Wilson17250b72010-10-28 12:51:39 +01004344 cnt = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02004345 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004346 if (obj->pages_pin_count == 0)
4347 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson6c085a72012-08-20 11:40:46 +02004348 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004349 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004350 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004351
Chris Wilson57745062012-11-21 13:04:04 +00004352 if (unlock)
4353 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004354 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004355}