blob: 0e077d4eaffd772f352d59aaccdaac2e8127f64a [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Alex Deucherda321c82013-04-12 13:55:22 -040099extern int radeon_dpm;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100
101/*
102 * Copy from radeon_drv.h so we don't have to include both and have conflicting
103 * symbol;
104 */
Jerome Glissebb635562012-05-09 15:34:46 +0200105#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
106#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100107/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200108#define RADEON_IB_POOL_SIZE 16
109#define RADEON_DEBUGFS_MAX_COMPONENTS 32
110#define RADEONFB_CONN_LIMIT 4
111#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200112
Alex Deucher1b370782011-11-17 20:13:28 -0500113/* max number of rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200114#define RADEON_NUM_RINGS 6
Jerome Glissebb635562012-05-09 15:34:46 +0200115
116/* fence seq are set to this number when signaled */
117#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500118
119/* internal ring indices */
120/* r1xx+ has gfx CP ring */
Christian Königf2ba57b2013-04-08 12:41:29 +0200121#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500122
123/* cayman has 2 compute CP rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200124#define CAYMAN_RING_TYPE_CP1_INDEX 1
125#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500126
Alex Deucher4d756582012-09-27 15:08:35 -0400127/* R600+ has an async dma ring */
128#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500129/* cayman add a second async dma ring */
130#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400131
Christian Königf2ba57b2013-04-08 12:41:29 +0200132/* R600+ */
133#define R600_RING_TYPE_UVD_INDEX 5
134
Jerome Glisse721604a2012-01-05 22:11:05 -0500135/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200136#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200137#define RADEON_VA_RESERVED_SIZE (8 << 20)
138#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500139
Alex Deucherec46c762013-01-03 12:07:30 -0500140/* reset flags */
141#define RADEON_RESET_GFX (1 << 0)
142#define RADEON_RESET_COMPUTE (1 << 1)
143#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500144#define RADEON_RESET_CP (1 << 3)
145#define RADEON_RESET_GRBM (1 << 4)
146#define RADEON_RESET_DMA1 (1 << 5)
147#define RADEON_RESET_RLC (1 << 6)
148#define RADEON_RESET_SEM (1 << 7)
149#define RADEON_RESET_IH (1 << 8)
150#define RADEON_RESET_VMC (1 << 9)
151#define RADEON_RESET_MC (1 << 10)
152#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500153
Alex Deucher9e05fa12013-01-24 10:06:33 -0500154/* max cursor sizes (in pixels) */
155#define CURSOR_WIDTH 64
156#define CURSOR_HEIGHT 64
157
158#define CIK_CURSOR_WIDTH 128
159#define CIK_CURSOR_HEIGHT 128
160
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200161/*
162 * Errata workarounds.
163 */
164enum radeon_pll_errata {
165 CHIP_ERRATA_R300_CG = 0x00000001,
166 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
167 CHIP_ERRATA_PLL_DELAY = 0x00000004
168};
169
170
171struct radeon_device;
172
173
174/*
175 * BIOS.
176 */
177bool radeon_get_bios(struct radeon_device *rdev);
178
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500179/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000180 * Dummy page
181 */
182struct radeon_dummy_page {
183 struct page *page;
184 dma_addr_t addr;
185};
186int radeon_dummy_page_init(struct radeon_device *rdev);
187void radeon_dummy_page_fini(struct radeon_device *rdev);
188
189
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190/*
191 * Clocks
192 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200193struct radeon_clock {
194 struct radeon_pll p1pll;
195 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500196 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197 struct radeon_pll spll;
198 struct radeon_pll mpll;
199 /* 10 Khz units */
200 uint32_t default_mclk;
201 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500202 uint32_t default_dispclk;
203 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400204 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200205};
206
Rafał Miłecki74338742009-11-03 00:53:02 +0100207/*
208 * Power management
209 */
210int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500211void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100212void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400213void radeon_pm_suspend(struct radeon_device *rdev);
214void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500215void radeon_combios_get_power_modes(struct radeon_device *rdev);
216void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200217int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
218 u8 clock_type,
219 u32 clock,
220 bool strobe_mode,
221 struct atom_clock_dividers *dividers);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400222void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400223int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
224 u16 voltage_level, u8 voltage_type,
225 u32 *gpio_value, u32 *gpio_mask);
226void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
227 u32 eng_clock, u32 mem_clock);
228int radeon_atom_get_voltage_step(struct radeon_device *rdev,
229 u8 voltage_type, u16 *voltage_step);
230int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
231 u8 voltage_type,
232 u16 nominal_voltage,
233 u16 *true_voltage);
234int radeon_atom_get_min_voltage(struct radeon_device *rdev,
235 u8 voltage_type, u16 *min_voltage);
236int radeon_atom_get_max_voltage(struct radeon_device *rdev,
237 u8 voltage_type, u16 *max_voltage);
238int radeon_atom_get_voltage_table(struct radeon_device *rdev,
239 u8 voltage_type,
240 struct atom_voltage_table *voltage_table);
241bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev, u8 voltage_type);
242void radeon_atom_update_memory_dll(struct radeon_device *rdev,
243 u32 mem_clock);
244void radeon_atom_set_ac_timing(struct radeon_device *rdev,
245 u32 mem_clock);
246int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
247 u8 module_index,
248 struct atom_mc_reg_table *reg_table);
249int radeon_atom_get_memory_info(struct radeon_device *rdev,
250 u8 module_index, struct atom_memory_info *mem_info);
251int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
252 bool gddr5, u8 module_index,
253 struct atom_memory_clock_range_table *mclk_range_table);
254int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
255 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400256void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500257extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
258 unsigned *bankh, unsigned *mtaspect,
259 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000260
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261/*
262 * Fences.
263 */
264struct radeon_fence_driver {
265 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000266 uint64_t gpu_addr;
267 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200268 /* sync_seq is protected by ring emission lock */
269 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200270 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200271 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100272 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200273};
274
275struct radeon_fence {
276 struct radeon_device *rdev;
277 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200278 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200279 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400280 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200281 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200282};
283
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000284int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
285int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200286void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500287void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200288int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400289void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200290bool radeon_fence_signaled(struct radeon_fence *fence);
291int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200292int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500293int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200294int radeon_fence_wait_any(struct radeon_device *rdev,
295 struct radeon_fence **fences,
296 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200297struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
298void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200299unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200300bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
301void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
302static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
303 struct radeon_fence *b)
304{
305 if (!a) {
306 return b;
307 }
308
309 if (!b) {
310 return a;
311 }
312
313 BUG_ON(a->ring != b->ring);
314
315 if (a->seq > b->seq) {
316 return a;
317 } else {
318 return b;
319 }
320}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321
Christian Königee60e292012-08-09 16:21:08 +0200322static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
323 struct radeon_fence *b)
324{
325 if (!a) {
326 return false;
327 }
328
329 if (!b) {
330 return true;
331 }
332
333 BUG_ON(a->ring != b->ring);
334
335 return a->seq < b->seq;
336}
337
Dave Airliee024e112009-06-24 09:48:08 +1000338/*
339 * Tiling registers
340 */
341struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100342 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000343};
344
345#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200346
347/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100348 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100350struct radeon_mman {
351 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000352 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100353 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100354 bool mem_global_referenced;
355 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100356};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200357
Jerome Glisse721604a2012-01-05 22:11:05 -0500358/* bo virtual address in a specific vm */
359struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200360 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500361 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500362 uint64_t soffset;
363 uint64_t eoffset;
364 uint32_t flags;
365 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200366 unsigned ref_count;
367
368 /* protected by vm mutex */
369 struct list_head vm_list;
370
371 /* constant after initialization */
372 struct radeon_vm *vm;
373 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500374};
375
Jerome Glisse4c788672009-11-20 14:29:23 +0100376struct radeon_bo {
377 /* Protected by gem.mutex */
378 struct list_head list;
379 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100380 u32 placements[3];
381 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100382 struct ttm_buffer_object tbo;
383 struct ttm_bo_kmap_obj kmap;
384 unsigned pin_count;
385 void *kptr;
386 u32 tiling_flags;
387 u32 pitch;
388 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500389 /* list of all virtual address to which this bo
390 * is associated to
391 */
392 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100393 /* Constant after initialization */
394 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100395 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100396
Jerome Glisse409851f2013-04-25 22:29:27 -0400397 struct ttm_bo_kmap_obj dma_buf_vmap;
398 pid_t pid;
Jerome Glisse4c788672009-11-20 14:29:23 +0100399};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100400#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100401
402struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000403 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100404 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200405 uint64_t gpu_offset;
Christian König4474f3a2013-04-08 12:41:28 +0200406 bool written;
407 unsigned domain;
408 unsigned alt_domain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100409 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200410};
411
Jerome Glisse409851f2013-04-25 22:29:27 -0400412int radeon_gem_debugfs_init(struct radeon_device *rdev);
413
Jerome Glisseb15ba512011-11-15 11:48:34 -0500414/* sub-allocation manager, it has to be protected by another lock.
415 * By conception this is an helper for other part of the driver
416 * like the indirect buffer or semaphore, which both have their
417 * locking.
418 *
419 * Principe is simple, we keep a list of sub allocation in offset
420 * order (first entry has offset == 0, last entry has the highest
421 * offset).
422 *
423 * When allocating new object we first check if there is room at
424 * the end total_size - (last_object_offset + last_object_size) >=
425 * alloc_size. If so we allocate new object there.
426 *
427 * When there is not enough room at the end, we start waiting for
428 * each sub object until we reach object_offset+object_size >=
429 * alloc_size, this object then become the sub object we return.
430 *
431 * Alignment can't be bigger than page size.
432 *
433 * Hole are not considered for allocation to keep things simple.
434 * Assumption is that there won't be hole (all object on same
435 * alignment).
436 */
437struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200438 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500439 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200440 struct list_head *hole;
441 struct list_head flist[RADEON_NUM_RINGS];
442 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500443 unsigned size;
444 uint64_t gpu_addr;
445 void *cpu_ptr;
446 uint32_t domain;
447};
448
449struct radeon_sa_bo;
450
451/* sub-allocation buffer */
452struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200453 struct list_head olist;
454 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500455 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200456 unsigned soffset;
457 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200458 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500459};
460
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200461/*
462 * GEM objects.
463 */
464struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100465 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200466 struct list_head objects;
467};
468
469int radeon_gem_init(struct radeon_device *rdev);
470void radeon_gem_fini(struct radeon_device *rdev);
471int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100472 int alignment, int initial_domain,
473 bool discardable, bool kernel,
474 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200475
Dave Airlieff72145b2011-02-07 12:16:14 +1000476int radeon_mode_dumb_create(struct drm_file *file_priv,
477 struct drm_device *dev,
478 struct drm_mode_create_dumb *args);
479int radeon_mode_dumb_mmap(struct drm_file *filp,
480 struct drm_device *dev,
481 uint32_t handle, uint64_t *offset_p);
482int radeon_mode_dumb_destroy(struct drm_file *file_priv,
483 struct drm_device *dev,
484 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200485
486/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500487 * Semaphores.
488 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500489/* everything here is constant */
490struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200491 struct radeon_sa_bo *sa_bo;
492 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500493 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500494};
495
Jerome Glissec1341e52011-12-21 12:13:47 -0500496int radeon_semaphore_create(struct radeon_device *rdev,
497 struct radeon_semaphore **semaphore);
498void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
499 struct radeon_semaphore *semaphore);
500void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
501 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200502int radeon_semaphore_sync_rings(struct radeon_device *rdev,
503 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200504 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500505void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200506 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200507 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500508
509/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200510 * GART structures, functions & helpers
511 */
512struct radeon_mc;
513
Matt Turnera77f1712009-10-14 00:34:41 -0400514#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000515#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400516#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500517#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400518
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200519struct radeon_gart {
520 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400521 struct radeon_bo *robj;
522 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200523 unsigned num_gpu_pages;
524 unsigned num_cpu_pages;
525 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200526 struct page **pages;
527 dma_addr_t *pages_addr;
528 bool ready;
529};
530
531int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
532void radeon_gart_table_ram_free(struct radeon_device *rdev);
533int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
534void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400535int radeon_gart_table_vram_pin(struct radeon_device *rdev);
536void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200537int radeon_gart_init(struct radeon_device *rdev);
538void radeon_gart_fini(struct radeon_device *rdev);
539void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
540 int pages);
541int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500542 int pages, struct page **pagelist,
543 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400544void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200545
546
547/*
548 * GPU MC structures, functions & helpers
549 */
550struct radeon_mc {
551 resource_size_t aper_size;
552 resource_size_t aper_base;
553 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000554 /* for some chips with <= 32MB we need to lie
555 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000556 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000557 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000558 u64 gtt_size;
559 u64 gtt_start;
560 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000561 u64 vram_start;
562 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200563 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000564 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200565 int vram_mtrr;
566 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000567 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400568 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400569 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200570};
571
Alex Deucher06b64762010-01-05 11:27:29 -0500572bool radeon_combios_sideport_present(struct radeon_device *rdev);
573bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200574
575/*
576 * GPU scratch registers structures, functions & helpers
577 */
578struct radeon_scratch {
579 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400580 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200581 bool free[32];
582 uint32_t reg[32];
583};
584
585int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
586void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
587
Alex Deucher75efdee2013-03-04 12:47:46 -0500588/*
589 * GPU doorbell structures, functions & helpers
590 */
591struct radeon_doorbell {
592 u32 num_pages;
593 bool free[1024];
594 /* doorbell mmio */
595 resource_size_t base;
596 resource_size_t size;
597 void __iomem *ptr;
598};
599
600int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
601void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200602
603/*
604 * IRQS.
605 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500606
607struct radeon_unpin_work {
608 struct work_struct work;
609 struct radeon_device *rdev;
610 int crtc_id;
611 struct radeon_fence *fence;
612 struct drm_pending_vblank_event *event;
613 struct radeon_bo *old_rbo;
614 u64 new_crtc_base;
615};
616
617struct r500_irq_stat_regs {
618 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400619 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500620};
621
622struct r600_irq_stat_regs {
623 u32 disp_int;
624 u32 disp_int_cont;
625 u32 disp_int_cont2;
626 u32 d1grph_int;
627 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400628 u32 hdmi0_status;
629 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500630};
631
632struct evergreen_irq_stat_regs {
633 u32 disp_int;
634 u32 disp_int_cont;
635 u32 disp_int_cont2;
636 u32 disp_int_cont3;
637 u32 disp_int_cont4;
638 u32 disp_int_cont5;
639 u32 d1grph_int;
640 u32 d2grph_int;
641 u32 d3grph_int;
642 u32 d4grph_int;
643 u32 d5grph_int;
644 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400645 u32 afmt_status1;
646 u32 afmt_status2;
647 u32 afmt_status3;
648 u32 afmt_status4;
649 u32 afmt_status5;
650 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500651};
652
Alex Deuchera59781b2012-11-09 10:45:57 -0500653struct cik_irq_stat_regs {
654 u32 disp_int;
655 u32 disp_int_cont;
656 u32 disp_int_cont2;
657 u32 disp_int_cont3;
658 u32 disp_int_cont4;
659 u32 disp_int_cont5;
660 u32 disp_int_cont6;
661};
662
Alex Deucher6f34be52010-11-21 10:59:01 -0500663union radeon_irq_stat_regs {
664 struct r500_irq_stat_regs r500;
665 struct r600_irq_stat_regs r600;
666 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500667 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500668};
669
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400670#define RADEON_MAX_HPD_PINS 6
671#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400672#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400673
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200674struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200675 bool installed;
676 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200677 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200678 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200679 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200680 wait_queue_head_t vblank_queue;
681 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200682 bool afmt[RADEON_MAX_AFMT_BLOCKS];
683 union radeon_irq_stat_regs stat_regs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200684};
685
686int radeon_irq_kms_init(struct radeon_device *rdev);
687void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500688void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
689void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500690void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
691void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200692void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
693void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
694void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
695void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200696
697/*
Christian Könige32eb502011-10-23 12:56:27 +0200698 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200699 */
Alex Deucher74652802011-08-25 13:39:48 -0400700
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200701struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200702 struct radeon_sa_bo *sa_bo;
703 uint32_t length_dw;
704 uint64_t gpu_addr;
705 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200706 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200707 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200708 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200709 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200710 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200711 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200712};
713
Christian Könige32eb502011-10-23 12:56:27 +0200714struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100715 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200716 volatile uint32_t *ring;
717 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200718 unsigned rptr_offs;
719 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200720 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400721 u64 next_rptr_gpu_addr;
722 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200723 unsigned wptr;
724 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200725 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200726 unsigned ring_size;
727 unsigned ring_free_dw;
728 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200729 unsigned long last_activity;
730 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200731 uint64_t gpu_addr;
732 uint32_t align_mask;
733 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200734 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500735 u32 ptr_reg_shift;
736 u32 ptr_reg_mask;
737 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400738 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500739 u64 last_semaphore_signal_addr;
740 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400741 /* for CIK queues */
742 u32 me;
743 u32 pipe;
744 u32 queue;
745 struct radeon_bo *mqd_obj;
746 u32 doorbell_page_num;
747 u32 doorbell_offset;
748 unsigned wptr_offs;
749};
750
751struct radeon_mec {
752 struct radeon_bo *hpd_eop_obj;
753 u64 hpd_eop_gpu_addr;
754 u32 num_pipe;
755 u32 num_mec;
756 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200757};
758
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500759/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500760 * VM
761 */
Christian Königee60e292012-08-09 16:21:08 +0200762
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200763/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200764#define RADEON_NUM_VM 16
765
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200766/* defines number of bits in page table versus page directory,
767 * a page is 4KB so we have 12 bits offset, 9 bits in the page
768 * table and the remaining 19 bits are in the page directory */
769#define RADEON_VM_BLOCK_SIZE 9
770
771/* number of entries in page table */
772#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
773
Jerome Glisse721604a2012-01-05 22:11:05 -0500774struct radeon_vm {
775 struct list_head list;
776 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200777 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200778
779 /* contains the page directory */
780 struct radeon_sa_bo *page_directory;
781 uint64_t pd_gpu_addr;
782
783 /* array of page tables, one for each page directory entry */
784 struct radeon_sa_bo **page_tables;
785
Jerome Glisse721604a2012-01-05 22:11:05 -0500786 struct mutex mutex;
787 /* last fence for cs using this vm */
788 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200789 /* last flush or NULL if we still need to flush */
790 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500791};
792
Jerome Glisse721604a2012-01-05 22:11:05 -0500793struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200794 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500795 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200796 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500797 struct radeon_sa_manager sa_manager;
798 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500799 /* number of VMIDs */
800 unsigned nvm;
801 /* vram base address for page table entry */
802 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500803 /* is vm enabled? */
804 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500805};
806
807/*
808 * file private structure
809 */
810struct radeon_fpriv {
811 struct radeon_vm vm;
812};
813
814/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500815 * R6xx+ IH ring
816 */
817struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100818 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500819 volatile uint32_t *ring;
820 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500821 unsigned ring_size;
822 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500823 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200824 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500825 bool enabled;
826};
827
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400828struct r600_blit_cp_primitives {
829 void (*set_render_target)(struct radeon_device *rdev, int format,
830 int w, int h, u64 gpu_addr);
831 void (*cp_set_surface_sync)(struct radeon_device *rdev,
832 u32 sync_type, u32 size,
833 u64 mc_addr);
834 void (*set_shaders)(struct radeon_device *rdev);
835 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
836 void (*set_tex_resource)(struct radeon_device *rdev,
837 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400838 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400839 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
840 int x2, int y2);
841 void (*draw_auto)(struct radeon_device *rdev);
842 void (*set_default_state)(struct radeon_device *rdev);
843};
844
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000845struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100846 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400847 struct r600_blit_cp_primitives primitives;
848 int max_dim;
849 int ring_size_common;
850 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000851 u64 shader_gpu_addr;
852 u32 vs_offset, ps_offset;
853 u32 state_offset;
854 u32 state_len;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000855};
856
Alex Deucher347e7592012-03-20 17:18:21 -0400857/*
Alex Deucher2948f5e2013-04-12 13:52:52 -0400858 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -0400859 */
Alex Deucher2948f5e2013-04-12 13:52:52 -0400860#include "clearstate_defs.h"
861
862struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -0400863 /* for power gating */
864 struct radeon_bo *save_restore_obj;
865 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400866 volatile uint32_t *sr_ptr;
867 u32 *reg_list;
868 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400869 /* for clear state */
870 struct radeon_bo *clear_state_obj;
871 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400872 volatile uint32_t *cs_ptr;
873 struct cs_section_def *cs_data;
Alex Deucher347e7592012-03-20 17:18:21 -0400874};
875
Jerome Glisse69e130a2011-12-21 12:13:46 -0500876int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200877 struct radeon_ib *ib, struct radeon_vm *vm,
878 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200879void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucher43f12142013-02-01 17:32:42 +0100880void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
Christian König4ef72562012-07-13 13:06:00 +0200881int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
882 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200883int radeon_ib_pool_init(struct radeon_device *rdev);
884void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200885int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200886/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400887bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
888 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200889void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
890int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
891int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
892void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
893void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200894void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200895void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
896int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200897void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200898void radeon_ring_lockup_update(struct radeon_ring *ring);
899bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200900unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
901 uint32_t **data);
902int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
903 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200904int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500905 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
906 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200907void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200908
909
Alex Deucher4d756582012-09-27 15:08:35 -0400910/* r600 async dma */
911void r600_dma_stop(struct radeon_device *rdev);
912int r600_dma_resume(struct radeon_device *rdev);
913void r600_dma_fini(struct radeon_device *rdev);
914
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500915void cayman_dma_stop(struct radeon_device *rdev);
916int cayman_dma_resume(struct radeon_device *rdev);
917void cayman_dma_fini(struct radeon_device *rdev);
918
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200919/*
920 * CS.
921 */
922struct radeon_cs_reloc {
923 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100924 struct radeon_bo *robj;
925 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200926 uint32_t handle;
927 uint32_t flags;
928};
929
930struct radeon_cs_chunk {
931 uint32_t chunk_id;
932 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500933 int kpage_idx[2];
934 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200935 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500936 void __user *user_ptr;
937 int last_copied_page;
938 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200939};
940
941struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100942 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200943 struct radeon_device *rdev;
944 struct drm_file *filp;
945 /* chunks */
946 unsigned nchunks;
947 struct radeon_cs_chunk *chunks;
948 uint64_t *chunks_array;
949 /* IB */
950 unsigned idx;
951 /* relocations */
952 unsigned nrelocs;
953 struct radeon_cs_reloc *relocs;
954 struct radeon_cs_reloc **relocs_ptr;
955 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500956 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200957 /* indices of various chunks */
958 int chunk_ib_idx;
959 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500960 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400961 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200962 struct radeon_ib ib;
963 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200964 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000965 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200966 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500967 u32 cs_flags;
968 u32 ring;
969 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200970};
971
Dave Airlie513bcb42009-09-23 16:56:27 +1000972extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700973extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000974
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200975struct radeon_cs_packet {
976 unsigned idx;
977 unsigned type;
978 unsigned reg;
979 unsigned opcode;
980 int count;
981 unsigned one_reg_wr;
982};
983
984typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
985 struct radeon_cs_packet *pkt,
986 unsigned idx, unsigned reg);
987typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
988 struct radeon_cs_packet *pkt);
989
990
991/*
992 * AGP
993 */
994int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000995void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200996void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200997void radeon_agp_fini(struct radeon_device *rdev);
998
999
1000/*
1001 * Writeback
1002 */
1003struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +01001004 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001005 volatile uint32_t *wb;
1006 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -04001007 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -04001008 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001009};
1010
Alex Deucher724c80e2010-08-27 18:25:25 -04001011#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001012#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001013#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001014#define RADEON_WB_CP1_RPTR_OFFSET 1280
1015#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001016#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001017#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001018#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Christian Königf2ba57b2013-04-08 12:41:29 +02001019#define R600_WB_UVD_RPTR_OFFSET 2560
Alex Deucherd0f8a852010-09-04 05:04:34 -04001020#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001021#define CIK_WB_CP1_WPTR_OFFSET 3328
1022#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucher724c80e2010-08-27 18:25:25 -04001023
Jerome Glissec93bb852009-07-13 21:04:08 +02001024/**
1025 * struct radeon_pm - power management datas
1026 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1027 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1028 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1029 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1030 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1031 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1032 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1033 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1034 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001035 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001036 * @needed_bandwidth: current bandwidth needs
1037 *
1038 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001039 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001040 * Equation between gpu/memory clock and available bandwidth is hw dependent
1041 * (type of memory, bus size, efficiency, ...)
1042 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001043
1044enum radeon_pm_method {
1045 PM_METHOD_PROFILE,
1046 PM_METHOD_DYNPM,
Alex Deucherda321c82013-04-12 13:55:22 -04001047 PM_METHOD_DPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001048};
Alex Deucherce8f5372010-05-07 15:10:16 -04001049
1050enum radeon_dynpm_state {
1051 DYNPM_STATE_DISABLED,
1052 DYNPM_STATE_MINIMUM,
1053 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001054 DYNPM_STATE_ACTIVE,
1055 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001056};
1057enum radeon_dynpm_action {
1058 DYNPM_ACTION_NONE,
1059 DYNPM_ACTION_MINIMUM,
1060 DYNPM_ACTION_DOWNCLOCK,
1061 DYNPM_ACTION_UPCLOCK,
1062 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001063};
Alex Deucher56278a82009-12-28 13:58:44 -05001064
1065enum radeon_voltage_type {
1066 VOLTAGE_NONE = 0,
1067 VOLTAGE_GPIO,
1068 VOLTAGE_VDDC,
1069 VOLTAGE_SW
1070};
1071
Alex Deucher0ec0e742009-12-23 13:21:58 -05001072enum radeon_pm_state_type {
Alex Deucherda321c82013-04-12 13:55:22 -04001073 /* not used for dpm */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001074 POWER_STATE_TYPE_DEFAULT,
1075 POWER_STATE_TYPE_POWERSAVE,
Alex Deucherda321c82013-04-12 13:55:22 -04001076 /* user selectable states */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001077 POWER_STATE_TYPE_BATTERY,
1078 POWER_STATE_TYPE_BALANCED,
1079 POWER_STATE_TYPE_PERFORMANCE,
Alex Deucherda321c82013-04-12 13:55:22 -04001080 /* internal states */
1081 POWER_STATE_TYPE_INTERNAL_UVD,
1082 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1083 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1084 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1085 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1086 POWER_STATE_TYPE_INTERNAL_BOOT,
1087 POWER_STATE_TYPE_INTERNAL_THERMAL,
1088 POWER_STATE_TYPE_INTERNAL_ACPI,
1089 POWER_STATE_TYPE_INTERNAL_ULV,
Alex Deucher0ec0e742009-12-23 13:21:58 -05001090};
1091
Alex Deucherce8f5372010-05-07 15:10:16 -04001092enum radeon_pm_profile_type {
1093 PM_PROFILE_DEFAULT,
1094 PM_PROFILE_AUTO,
1095 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001096 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001097 PM_PROFILE_HIGH,
1098};
1099
1100#define PM_PROFILE_DEFAULT_IDX 0
1101#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001102#define PM_PROFILE_MID_SH_IDX 2
1103#define PM_PROFILE_HIGH_SH_IDX 3
1104#define PM_PROFILE_LOW_MH_IDX 4
1105#define PM_PROFILE_MID_MH_IDX 5
1106#define PM_PROFILE_HIGH_MH_IDX 6
1107#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001108
1109struct radeon_pm_profile {
1110 int dpms_off_ps_idx;
1111 int dpms_on_ps_idx;
1112 int dpms_off_cm_idx;
1113 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001114};
1115
Alex Deucher21a81222010-07-02 12:58:16 -04001116enum radeon_int_thermal_type {
1117 THERMAL_TYPE_NONE,
Alex Deucherda321c82013-04-12 13:55:22 -04001118 THERMAL_TYPE_EXTERNAL,
1119 THERMAL_TYPE_EXTERNAL_GPIO,
Alex Deucher21a81222010-07-02 12:58:16 -04001120 THERMAL_TYPE_RV6XX,
1121 THERMAL_TYPE_RV770,
Alex Deucherda321c82013-04-12 13:55:22 -04001122 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
Alex Deucher21a81222010-07-02 12:58:16 -04001123 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001124 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001125 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001126 THERMAL_TYPE_SI,
Alex Deucherda321c82013-04-12 13:55:22 -04001127 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
Alex Deucher51150202012-12-18 22:07:14 -05001128 THERMAL_TYPE_CI,
Alex Deucher21a81222010-07-02 12:58:16 -04001129};
1130
Alex Deucher56278a82009-12-28 13:58:44 -05001131struct radeon_voltage {
1132 enum radeon_voltage_type type;
1133 /* gpio voltage */
1134 struct radeon_gpio_rec gpio;
1135 u32 delay; /* delay in usec from voltage drop to sclk change */
1136 bool active_high; /* voltage drop is active when bit is high */
1137 /* VDDC voltage */
1138 u8 vddc_id; /* index into vddc voltage table */
1139 u8 vddci_id; /* index into vddci voltage table */
1140 bool vddci_enabled;
1141 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001142 u16 voltage;
1143 /* evergreen+ vddci */
1144 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001145};
1146
Alex Deucherd7311172010-05-03 01:13:14 -04001147/* clock mode flags */
1148#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1149
Alex Deucher56278a82009-12-28 13:58:44 -05001150struct radeon_pm_clock_info {
1151 /* memory clock */
1152 u32 mclk;
1153 /* engine clock */
1154 u32 sclk;
1155 /* voltage info */
1156 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001157 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001158 u32 flags;
1159};
1160
Alex Deuchera48b9b42010-04-22 14:03:55 -04001161/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001162#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001163
Alex Deucher56278a82009-12-28 13:58:44 -05001164struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001165 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001166 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001167 /* number of valid clock modes in this power state */
1168 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001169 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001170 /* standardized state flags */
1171 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001172 u32 misc; /* vbios specific flags */
1173 u32 misc2; /* vbios specific flags */
1174 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001175};
1176
Rafał Miłecki27459322010-02-11 22:16:36 +00001177/*
1178 * Some modes are overclocked by very low value, accept them
1179 */
1180#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1181
Alex Deucher2e9d4c02013-04-12 13:58:03 -04001182enum radeon_dpm_auto_throttle_src {
1183 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1184 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1185};
1186
1187enum radeon_dpm_event_src {
1188 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1189 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1190 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1191 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1192 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1193};
1194
Alex Deucherda321c82013-04-12 13:55:22 -04001195struct radeon_ps {
1196 u32 caps; /* vbios flags */
1197 u32 class; /* vbios flags */
1198 u32 class2; /* vbios flags */
1199 /* UVD clocks */
1200 u32 vclk;
1201 u32 dclk;
1202 /* asic priv */
1203 void *ps_priv;
1204};
1205
1206struct radeon_dpm_thermal {
1207 /* thermal interrupt work */
1208 struct work_struct work;
1209 /* low temperature threshold */
1210 int min_temp;
1211 /* high temperature threshold */
1212 int max_temp;
1213 /* was interrupt low to high or high to low */
1214 bool high_to_low;
1215};
1216
1217struct radeon_dpm {
1218 struct radeon_ps *ps;
1219 /* number of valid power states */
1220 int num_ps;
1221 /* current power state that is active */
1222 struct radeon_ps *current_ps;
1223 /* requested power state */
1224 struct radeon_ps *requested_ps;
1225 /* boot up power state */
1226 struct radeon_ps *boot_ps;
1227 /* default uvd power state */
1228 struct radeon_ps *uvd_ps;
1229 enum radeon_pm_state_type state;
1230 enum radeon_pm_state_type user_state;
1231 u32 platform_caps;
1232 u32 voltage_response_time;
1233 u32 backbias_response_time;
1234 void *priv;
1235 u32 new_active_crtcs;
1236 int new_active_crtc_count;
1237 u32 current_active_crtcs;
1238 int current_active_crtc_count;
1239 /* special states active */
1240 bool thermal_active;
1241 /* thermal handling */
1242 struct radeon_dpm_thermal thermal;
1243};
1244
1245void radeon_dpm_enable_power_state(struct radeon_device *rdev,
1246 enum radeon_pm_state_type dpm_state);
1247
1248
Jerome Glissec93bb852009-07-13 21:04:08 +02001249struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001250 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001251 /* write locked while reprogramming mclk */
1252 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001253 u32 active_crtcs;
1254 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001255 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001256 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001257 fixed20_12 max_bandwidth;
1258 fixed20_12 igp_sideport_mclk;
1259 fixed20_12 igp_system_mclk;
1260 fixed20_12 igp_ht_link_clk;
1261 fixed20_12 igp_ht_link_width;
1262 fixed20_12 k8_bandwidth;
1263 fixed20_12 sideport_bandwidth;
1264 fixed20_12 ht_bandwidth;
1265 fixed20_12 core_bandwidth;
1266 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001267 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001268 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001269 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001270 /* number of valid power states */
1271 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001272 int current_power_state_index;
1273 int current_clock_mode_index;
1274 int requested_power_state_index;
1275 int requested_clock_mode_index;
1276 int default_power_state_index;
1277 u32 current_sclk;
1278 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001279 u16 current_vddc;
1280 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001281 u32 default_sclk;
1282 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001283 u16 default_vddc;
1284 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001285 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001286 /* selected pm method */
1287 enum radeon_pm_method pm_method;
1288 /* dynpm power management */
1289 struct delayed_work dynpm_idle_work;
1290 enum radeon_dynpm_state dynpm_state;
1291 enum radeon_dynpm_action dynpm_planned_action;
1292 unsigned long dynpm_action_timeout;
1293 bool dynpm_can_upclock;
1294 bool dynpm_can_downclock;
1295 /* profile-based power management */
1296 enum radeon_pm_profile_type profile;
1297 int profile_index;
1298 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001299 /* internal thermal controller on rv6xx+ */
1300 enum radeon_int_thermal_type int_thermal_type;
1301 struct device *int_hwmon_dev;
Alex Deucherda321c82013-04-12 13:55:22 -04001302 /* dpm */
1303 bool dpm_enabled;
1304 struct radeon_dpm dpm;
Jerome Glissec93bb852009-07-13 21:04:08 +02001305};
1306
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001307int radeon_pm_get_type_index(struct radeon_device *rdev,
1308 enum radeon_pm_state_type ps_type,
1309 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001310/*
1311 * UVD
1312 */
1313#define RADEON_MAX_UVD_HANDLES 10
1314#define RADEON_UVD_STACK_SIZE (1024*1024)
1315#define RADEON_UVD_HEAP_SIZE (1024*1024)
1316
1317struct radeon_uvd {
1318 struct radeon_bo *vcpu_bo;
1319 void *cpu_addr;
1320 uint64_t gpu_addr;
1321 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1322 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001323 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001324};
1325
1326int radeon_uvd_init(struct radeon_device *rdev);
1327void radeon_uvd_fini(struct radeon_device *rdev);
1328int radeon_uvd_suspend(struct radeon_device *rdev);
1329int radeon_uvd_resume(struct radeon_device *rdev);
1330int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1331 uint32_t handle, struct radeon_fence **fence);
1332int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1333 uint32_t handle, struct radeon_fence **fence);
1334void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1335void radeon_uvd_free_handles(struct radeon_device *rdev,
1336 struct drm_file *filp);
1337int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001338void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001339int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1340 unsigned vclk, unsigned dclk,
1341 unsigned vco_min, unsigned vco_max,
1342 unsigned fb_factor, unsigned fb_mask,
1343 unsigned pd_min, unsigned pd_max,
1344 unsigned pd_even,
1345 unsigned *optimal_fb_div,
1346 unsigned *optimal_vclk_div,
1347 unsigned *optimal_dclk_div);
1348int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1349 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001350
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001351struct r600_audio {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001352 int channels;
1353 int rate;
1354 int bits_per_sample;
1355 u8 status_bits;
1356 u8 category_code;
1357};
1358
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001359/*
1360 * Benchmarking
1361 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001362void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001363
1364
1365/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001366 * Testing
1367 */
1368void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001369void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001370 struct radeon_ring *cpA,
1371 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001372void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001373
1374
1375/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001376 * Debugfs
1377 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001378struct radeon_debugfs {
1379 struct drm_info_list *files;
1380 unsigned num_files;
1381};
1382
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001383int radeon_debugfs_add_files(struct radeon_device *rdev,
1384 struct drm_info_list *files,
1385 unsigned nfiles);
1386int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001387
1388
1389/*
1390 * ASIC specific functions.
1391 */
1392struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001393 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001394 void (*fini)(struct radeon_device *rdev);
1395 int (*resume)(struct radeon_device *rdev);
1396 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001397 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001398 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001399 /* ioctl hw specific callback. Some hw might want to perform special
1400 * operation on specific ioctl. For instance on wait idle some hw
1401 * might want to perform and HDP flush through MMIO as it seems that
1402 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1403 * through ring.
1404 */
1405 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1406 /* check if 3D engine is idle */
1407 bool (*gui_idle)(struct radeon_device *rdev);
1408 /* wait for mc_idle */
1409 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001410 /* get the reference clock */
1411 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001412 /* get the gpu clock counter */
1413 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001414 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001415 struct {
1416 void (*tlb_flush)(struct radeon_device *rdev);
1417 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1418 } gart;
Christian König05b07142012-08-06 20:21:10 +02001419 struct {
1420 int (*init)(struct radeon_device *rdev);
1421 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001422
1423 u32 pt_ring_index;
Alex Deucher43f12142013-02-01 17:32:42 +01001424 void (*set_page)(struct radeon_device *rdev,
1425 struct radeon_ib *ib,
1426 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001427 uint64_t addr, unsigned count,
1428 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001429 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001430 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001431 struct {
1432 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001433 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001434 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001435 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001436 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001437 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001438 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1439 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1440 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001441 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Alex Deucher498522b2012-10-02 14:43:38 -04001442 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Alex Deucherf93bdef2013-01-29 14:10:56 -05001443
1444 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1445 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1446 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König4c87bc22011-10-19 19:02:21 +02001447 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001448 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001449 struct {
1450 int (*set)(struct radeon_device *rdev);
1451 int (*process)(struct radeon_device *rdev);
1452 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001453 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001454 struct {
1455 /* display watermarks */
1456 void (*bandwidth_update)(struct radeon_device *rdev);
1457 /* get frame count */
1458 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1459 /* wait for vblank */
1460 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001461 /* set backlight level */
1462 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001463 /* get backlight level */
1464 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001465 /* audio callbacks */
1466 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1467 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001468 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001469 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001470 struct {
1471 int (*blit)(struct radeon_device *rdev,
1472 uint64_t src_offset,
1473 uint64_t dst_offset,
1474 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001475 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001476 u32 blit_ring_index;
1477 int (*dma)(struct radeon_device *rdev,
1478 uint64_t src_offset,
1479 uint64_t dst_offset,
1480 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001481 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001482 u32 dma_ring_index;
1483 /* method used for bo copy */
1484 int (*copy)(struct radeon_device *rdev,
1485 uint64_t src_offset,
1486 uint64_t dst_offset,
1487 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001488 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001489 /* ring used for bo copies */
1490 u32 copy_ring_index;
1491 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001492 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001493 struct {
1494 int (*set_reg)(struct radeon_device *rdev, int reg,
1495 uint32_t tiling_flags, uint32_t pitch,
1496 uint32_t offset, uint32_t obj_size);
1497 void (*clear_reg)(struct radeon_device *rdev, int reg);
1498 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001499 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001500 struct {
1501 void (*init)(struct radeon_device *rdev);
1502 void (*fini)(struct radeon_device *rdev);
1503 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1504 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1505 } hpd;
Alex Deucherda321c82013-04-12 13:55:22 -04001506 /* static power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001507 struct {
1508 void (*misc)(struct radeon_device *rdev);
1509 void (*prepare)(struct radeon_device *rdev);
1510 void (*finish)(struct radeon_device *rdev);
1511 void (*init_profile)(struct radeon_device *rdev);
1512 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001513 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1514 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1515 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1516 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1517 int (*get_pcie_lanes)(struct radeon_device *rdev);
1518 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1519 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001520 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001521 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001522 } pm;
Alex Deucherda321c82013-04-12 13:55:22 -04001523 /* dynamic power management */
1524 struct {
1525 int (*init)(struct radeon_device *rdev);
1526 void (*setup_asic)(struct radeon_device *rdev);
1527 int (*enable)(struct radeon_device *rdev);
1528 void (*disable)(struct radeon_device *rdev);
1529 int (*set_power_state)(struct radeon_device *rdev);
1530 void (*display_configuration_changed)(struct radeon_device *rdev);
1531 void (*fini)(struct radeon_device *rdev);
1532 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1533 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1534 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
1535 } dpm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001536 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001537 struct {
1538 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1539 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1540 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1541 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001542};
1543
Jerome Glisse21f9a432009-09-11 15:55:33 +02001544/*
1545 * Asic structures
1546 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001547struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001548 const unsigned *reg_safe_bm;
1549 unsigned reg_safe_bm_size;
1550 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001551};
1552
Jerome Glisse21f9a432009-09-11 15:55:33 +02001553struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001554 const unsigned *reg_safe_bm;
1555 unsigned reg_safe_bm_size;
1556 u32 resync_scratch;
1557 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001558};
1559
1560struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001561 unsigned max_pipes;
1562 unsigned max_tile_pipes;
1563 unsigned max_simds;
1564 unsigned max_backends;
1565 unsigned max_gprs;
1566 unsigned max_threads;
1567 unsigned max_stack_entries;
1568 unsigned max_hw_contexts;
1569 unsigned max_gs_threads;
1570 unsigned sx_max_export_size;
1571 unsigned sx_max_export_pos_size;
1572 unsigned sx_max_export_smx_size;
1573 unsigned sq_num_cf_insts;
1574 unsigned tiling_nbanks;
1575 unsigned tiling_npipes;
1576 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001577 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001578 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001579};
1580
1581struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001582 unsigned max_pipes;
1583 unsigned max_tile_pipes;
1584 unsigned max_simds;
1585 unsigned max_backends;
1586 unsigned max_gprs;
1587 unsigned max_threads;
1588 unsigned max_stack_entries;
1589 unsigned max_hw_contexts;
1590 unsigned max_gs_threads;
1591 unsigned sx_max_export_size;
1592 unsigned sx_max_export_pos_size;
1593 unsigned sx_max_export_smx_size;
1594 unsigned sq_num_cf_insts;
1595 unsigned sx_num_of_sets;
1596 unsigned sc_prim_fifo_size;
1597 unsigned sc_hiz_tile_fifo_size;
1598 unsigned sc_earlyz_tile_fifo_fize;
1599 unsigned tiling_nbanks;
1600 unsigned tiling_npipes;
1601 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001602 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001603 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001604};
1605
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001606struct evergreen_asic {
1607 unsigned num_ses;
1608 unsigned max_pipes;
1609 unsigned max_tile_pipes;
1610 unsigned max_simds;
1611 unsigned max_backends;
1612 unsigned max_gprs;
1613 unsigned max_threads;
1614 unsigned max_stack_entries;
1615 unsigned max_hw_contexts;
1616 unsigned max_gs_threads;
1617 unsigned sx_max_export_size;
1618 unsigned sx_max_export_pos_size;
1619 unsigned sx_max_export_smx_size;
1620 unsigned sq_num_cf_insts;
1621 unsigned sx_num_of_sets;
1622 unsigned sc_prim_fifo_size;
1623 unsigned sc_hiz_tile_fifo_size;
1624 unsigned sc_earlyz_tile_fifo_size;
1625 unsigned tiling_nbanks;
1626 unsigned tiling_npipes;
1627 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001628 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001629 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001630};
1631
Alex Deucherfecf1d02011-03-02 20:07:29 -05001632struct cayman_asic {
1633 unsigned max_shader_engines;
1634 unsigned max_pipes_per_simd;
1635 unsigned max_tile_pipes;
1636 unsigned max_simds_per_se;
1637 unsigned max_backends_per_se;
1638 unsigned max_texture_channel_caches;
1639 unsigned max_gprs;
1640 unsigned max_threads;
1641 unsigned max_gs_threads;
1642 unsigned max_stack_entries;
1643 unsigned sx_num_of_sets;
1644 unsigned sx_max_export_size;
1645 unsigned sx_max_export_pos_size;
1646 unsigned sx_max_export_smx_size;
1647 unsigned max_hw_contexts;
1648 unsigned sq_num_cf_insts;
1649 unsigned sc_prim_fifo_size;
1650 unsigned sc_hiz_tile_fifo_size;
1651 unsigned sc_earlyz_tile_fifo_size;
1652
1653 unsigned num_shader_engines;
1654 unsigned num_shader_pipes_per_simd;
1655 unsigned num_tile_pipes;
1656 unsigned num_simds_per_se;
1657 unsigned num_backends_per_se;
1658 unsigned backend_disable_mask_per_asic;
1659 unsigned backend_map;
1660 unsigned num_texture_channel_caches;
1661 unsigned mem_max_burst_length_bytes;
1662 unsigned mem_row_size_in_kb;
1663 unsigned shader_engine_tile_size;
1664 unsigned num_gpus;
1665 unsigned multi_gpu_tile_size;
1666
1667 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001668};
1669
Alex Deucher0a96d722012-03-20 17:18:11 -04001670struct si_asic {
1671 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001672 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001673 unsigned max_cu_per_sh;
1674 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001675 unsigned max_backends_per_se;
1676 unsigned max_texture_channel_caches;
1677 unsigned max_gprs;
1678 unsigned max_gs_threads;
1679 unsigned max_hw_contexts;
1680 unsigned sc_prim_fifo_size_frontend;
1681 unsigned sc_prim_fifo_size_backend;
1682 unsigned sc_hiz_tile_fifo_size;
1683 unsigned sc_earlyz_tile_fifo_size;
1684
Alex Deucher0a96d722012-03-20 17:18:11 -04001685 unsigned num_tile_pipes;
1686 unsigned num_backends_per_se;
1687 unsigned backend_disable_mask_per_asic;
1688 unsigned backend_map;
1689 unsigned num_texture_channel_caches;
1690 unsigned mem_max_burst_length_bytes;
1691 unsigned mem_row_size_in_kb;
1692 unsigned shader_engine_tile_size;
1693 unsigned num_gpus;
1694 unsigned multi_gpu_tile_size;
1695
1696 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04001697 uint32_t tile_mode_array[32];
Alex Deucher0a96d722012-03-20 17:18:11 -04001698};
1699
Alex Deucher8cc1a532013-04-09 12:41:24 -04001700struct cik_asic {
1701 unsigned max_shader_engines;
1702 unsigned max_tile_pipes;
1703 unsigned max_cu_per_sh;
1704 unsigned max_sh_per_se;
1705 unsigned max_backends_per_se;
1706 unsigned max_texture_channel_caches;
1707 unsigned max_gprs;
1708 unsigned max_gs_threads;
1709 unsigned max_hw_contexts;
1710 unsigned sc_prim_fifo_size_frontend;
1711 unsigned sc_prim_fifo_size_backend;
1712 unsigned sc_hiz_tile_fifo_size;
1713 unsigned sc_earlyz_tile_fifo_size;
1714
1715 unsigned num_tile_pipes;
1716 unsigned num_backends_per_se;
1717 unsigned backend_disable_mask_per_asic;
1718 unsigned backend_map;
1719 unsigned num_texture_channel_caches;
1720 unsigned mem_max_burst_length_bytes;
1721 unsigned mem_row_size_in_kb;
1722 unsigned shader_engine_tile_size;
1723 unsigned num_gpus;
1724 unsigned multi_gpu_tile_size;
1725
1726 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04001727 uint32_t tile_mode_array[32];
Alex Deucher8cc1a532013-04-09 12:41:24 -04001728};
1729
Jerome Glisse068a1172009-06-17 13:28:30 +02001730union radeon_asic_config {
1731 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001732 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001733 struct r600_asic r600;
1734 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001735 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001736 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001737 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04001738 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02001739};
1740
Daniel Vetter0a10c852010-03-11 21:19:14 +00001741/*
1742 * asic initizalization from radeon_asic.c
1743 */
1744void radeon_agp_disable(struct radeon_device *rdev);
1745int radeon_asic_init(struct radeon_device *rdev);
1746
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001747
1748/*
1749 * IOCTL.
1750 */
1751int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1752 struct drm_file *filp);
1753int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1754 struct drm_file *filp);
1755int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1756 struct drm_file *file_priv);
1757int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1758 struct drm_file *file_priv);
1759int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1760 struct drm_file *file_priv);
1761int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1762 struct drm_file *file_priv);
1763int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1764 struct drm_file *filp);
1765int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1766 struct drm_file *filp);
1767int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1768 struct drm_file *filp);
1769int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1770 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001771int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1772 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001773int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001774int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1775 struct drm_file *filp);
1776int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1777 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001778
Alex Deucher16cdf042011-10-28 10:30:02 -04001779/* VRAM scratch page for HDP bug, default vram page */
1780struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001781 struct radeon_bo *robj;
1782 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001783 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001784};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001785
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001786/*
1787 * ACPI
1788 */
1789struct radeon_atif_notification_cfg {
1790 bool enabled;
1791 int command_code;
1792};
1793
1794struct radeon_atif_notifications {
1795 bool display_switch;
1796 bool expansion_mode_change;
1797 bool thermal_state;
1798 bool forced_power_state;
1799 bool system_power_state;
1800 bool display_conf_change;
1801 bool px_gfx_switch;
1802 bool brightness_change;
1803 bool dgpu_display_event;
1804};
1805
1806struct radeon_atif_functions {
1807 bool system_params;
1808 bool sbios_requests;
1809 bool select_active_disp;
1810 bool lid_state;
1811 bool get_tv_standard;
1812 bool set_tv_standard;
1813 bool get_panel_expansion_mode;
1814 bool set_panel_expansion_mode;
1815 bool temperature_change;
1816 bool graphics_device_types;
1817};
1818
1819struct radeon_atif {
1820 struct radeon_atif_notifications notifications;
1821 struct radeon_atif_functions functions;
1822 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001823 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001824};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001825
Alex Deuchere3a15922012-08-16 11:13:43 -04001826struct radeon_atcs_functions {
1827 bool get_ext_state;
1828 bool pcie_perf_req;
1829 bool pcie_dev_rdy;
1830 bool pcie_bus_width;
1831};
1832
1833struct radeon_atcs {
1834 struct radeon_atcs_functions functions;
1835};
1836
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001837/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001838 * Core structure, functions and helpers.
1839 */
1840typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1841typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1842
1843struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001844 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001845 struct drm_device *ddev;
1846 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04001847 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001848 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001849 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001850 enum radeon_family family;
1851 unsigned long flags;
1852 int usec_timeout;
1853 enum radeon_pll_errata pll_errata;
1854 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001855 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001856 int disp_priority;
1857 /* BIOS */
1858 uint8_t *bios;
1859 bool is_atom_bios;
1860 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001861 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001862 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001863 resource_size_t rmmio_base;
1864 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01001865 /* protects concurrent MM_INDEX/DATA based register access */
1866 spinlock_t mmio_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001867 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001868 radeon_rreg_t mc_rreg;
1869 radeon_wreg_t mc_wreg;
1870 radeon_rreg_t pll_rreg;
1871 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001872 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001873 radeon_rreg_t pciep_rreg;
1874 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001875 /* io port */
1876 void __iomem *rio_mem;
1877 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001878 struct radeon_clock clock;
1879 struct radeon_mc mc;
1880 struct radeon_gart gart;
1881 struct radeon_mode_info mode_info;
1882 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05001883 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001884 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001885 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02001886 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02001887 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02001888 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02001889 bool ib_pool_ready;
1890 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001891 struct radeon_irq irq;
1892 struct radeon_asic *asic;
1893 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001894 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02001895 struct radeon_uvd uvd;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001896 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001897 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001898 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001899 bool shutdown;
1900 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001901 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001902 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04001903 bool fastfb_working; /* IGP feature*/
Dave Airliee024e112009-06-24 09:48:08 +10001904 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001905 const struct firmware *me_fw; /* all family ME firmware */
1906 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001907 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001908 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04001909 const struct firmware *ce_fw; /* SI CE firmware */
Christian Königf2ba57b2013-04-08 12:41:29 +02001910 const struct firmware *uvd_fw; /* UVD firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05001911 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04001912 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001913 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001914 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001915 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001916 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04001917 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04001918 struct radeon_mec mec;
Alex Deucherd4877cf2009-12-04 16:56:37 -05001919 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04001920 struct work_struct audio_work;
Alex Deucher8f61b342013-06-14 09:13:52 -04001921 struct work_struct reset_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001922 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001923 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Rafał Miłecki3299de92012-05-14 21:25:57 +02001924 bool audio_enabled;
Alex Deucher948bee32013-05-14 12:08:35 -04001925 bool has_uvd;
Rafał Miłecki3299de92012-05-14 21:25:57 +02001926 struct r600_audio audio_status; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04001927 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001928 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001929 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001930 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001931 /* i2c buses */
1932 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001933 /* debugfs */
1934 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1935 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001936 /* virtual memory */
1937 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02001938 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001939 /* ACPI interface */
1940 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04001941 struct radeon_atcs atcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001942};
1943
1944int radeon_device_init(struct radeon_device *rdev,
1945 struct drm_device *ddev,
1946 struct pci_dev *pdev,
1947 uint32_t flags);
1948void radeon_device_fini(struct radeon_device *rdev);
1949int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1950
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001951uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
1952 bool always_indirect);
1953void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
1954 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07001955u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1956void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001957
Alex Deucher75efdee2013-03-04 12:47:46 -05001958u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
1959void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
1960
Jerome Glisse4c788672009-11-20 14:29:23 +01001961/*
1962 * Cast helper
1963 */
1964#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001965
1966/*
1967 * Registers read & write functions.
1968 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001969#define RREG8(reg) readb((rdev->rmmio) + (reg))
1970#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1971#define RREG16(reg) readw((rdev->rmmio) + (reg))
1972#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001973#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
1974#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
1975#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
1976#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
1977#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001978#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1979#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1980#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1981#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1982#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1983#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001984#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1985#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04001986#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
1987#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04001988#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
1989#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04001990#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
1991#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04001992#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
1993#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001994#define WREG32_P(reg, val, mask) \
1995 do { \
1996 uint32_t tmp_ = RREG32(reg); \
1997 tmp_ &= (mask); \
1998 tmp_ |= ((val) & ~(mask)); \
1999 WREG32(reg, tmp_); \
2000 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02002001#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2002#define WREG32_OR(reg, or) WREG32_P(reg, or, ~or)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002003#define WREG32_PLL_P(reg, val, mask) \
2004 do { \
2005 uint32_t tmp_ = RREG32_PLL(reg); \
2006 tmp_ &= (mask); \
2007 tmp_ |= ((val) & ~(mask)); \
2008 WREG32_PLL(reg, tmp_); \
2009 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002010#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04002011#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2012#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002013
Alex Deucher75efdee2013-03-04 12:47:46 -05002014#define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
2015#define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
2016
Dave Airliede1b2892009-08-12 18:43:14 +10002017/*
2018 * Indirect registers accessor
2019 */
2020static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
2021{
2022 uint32_t r;
2023
2024 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2025 r = RREG32(RADEON_PCIE_DATA);
2026 return r;
2027}
2028
2029static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2030{
2031 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2032 WREG32(RADEON_PCIE_DATA, (v));
2033}
2034
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002035static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
2036{
2037 u32 r;
2038
2039 WREG32(TN_SMC_IND_INDEX_0, (reg));
2040 r = RREG32(TN_SMC_IND_DATA_0);
2041 return r;
2042}
2043
2044static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2045{
2046 WREG32(TN_SMC_IND_INDEX_0, (reg));
2047 WREG32(TN_SMC_IND_DATA_0, (v));
2048}
2049
Alex Deucherff82bbc2013-04-12 11:27:20 -04002050static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
2051{
2052 u32 r;
2053
2054 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2055 r = RREG32(R600_RCU_DATA);
2056 return r;
2057}
2058
2059static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2060{
2061 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2062 WREG32(R600_RCU_DATA, (v));
2063}
2064
Alex Deucher46f95642013-04-12 11:49:51 -04002065static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
2066{
2067 u32 r;
2068
2069 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2070 r = RREG32(EVERGREEN_CG_IND_DATA);
2071 return r;
2072}
2073
2074static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2075{
2076 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2077 WREG32(EVERGREEN_CG_IND_DATA, (v));
2078}
2079
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002080void r100_pll_errata_after_index(struct radeon_device *rdev);
2081
2082
2083/*
2084 * ASICs helpers.
2085 */
Dave Airlieb995e432009-07-14 02:02:32 +10002086#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2087 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002088#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2089 (rdev->family == CHIP_RV200) || \
2090 (rdev->family == CHIP_RS100) || \
2091 (rdev->family == CHIP_RS200) || \
2092 (rdev->family == CHIP_RV250) || \
2093 (rdev->family == CHIP_RV280) || \
2094 (rdev->family == CHIP_RS300))
2095#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2096 (rdev->family == CHIP_RV350) || \
2097 (rdev->family == CHIP_R350) || \
2098 (rdev->family == CHIP_RV380) || \
2099 (rdev->family == CHIP_R420) || \
2100 (rdev->family == CHIP_R423) || \
2101 (rdev->family == CHIP_RV410) || \
2102 (rdev->family == CHIP_RS400) || \
2103 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002104#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2105 (rdev->ddev->pdev->device == 0x9443) || \
2106 (rdev->ddev->pdev->device == 0x944B) || \
2107 (rdev->ddev->pdev->device == 0x9506) || \
2108 (rdev->ddev->pdev->device == 0x9509) || \
2109 (rdev->ddev->pdev->device == 0x950F) || \
2110 (rdev->ddev->pdev->device == 0x689C) || \
2111 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002112#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002113#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2114 (rdev->family == CHIP_RS690) || \
2115 (rdev->family == CHIP_RS740) || \
2116 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002117#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2118#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002119#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002120#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2121 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002122#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002123#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2124#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2125 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002126#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002127#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002128#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002129
2130/*
2131 * BIOS helpers.
2132 */
2133#define RBIOS8(i) (rdev->bios[i])
2134#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2135#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2136
2137int radeon_combios_init(struct radeon_device *rdev);
2138void radeon_combios_fini(struct radeon_device *rdev);
2139int radeon_atombios_init(struct radeon_device *rdev);
2140void radeon_atombios_fini(struct radeon_device *rdev);
2141
2142
2143/*
2144 * RING helpers.
2145 */
Andi Kleence580fa2011-10-13 16:08:47 -07002146#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02002147static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002148{
Christian Könige32eb502011-10-23 12:56:27 +02002149 ring->ring[ring->wptr++] = v;
2150 ring->wptr &= ring->ptr_mask;
2151 ring->count_dw--;
2152 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002153}
Andi Kleence580fa2011-10-13 16:08:47 -07002154#else
2155/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02002156void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07002157#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002158
2159/*
2160 * ASICs macro.
2161 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002162#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002163#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2164#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2165#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01002166#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002167#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00002168#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05002169#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
2170#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02002171#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2172#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01002173#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucherf7128122012-02-23 17:53:45 -05002174#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
2175#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
2176#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02002177#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05002178#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02002179#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Alex Deucher498522b2012-10-02 14:43:38 -04002180#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
Alex Deucherf93bdef2013-01-29 14:10:56 -05002181#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_rptr((rdev), (r))
2182#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_wptr((rdev), (r))
2183#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002184#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2185#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002186#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002187#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002188#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002189#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2190#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König4c87bc22011-10-19 19:02:21 +02002191#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
2192#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05002193#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
2194#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
2195#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
2196#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2197#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2198#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002199#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2200#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2201#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2202#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2203#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2204#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2205#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002206#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002207#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002208#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2209#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002210#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002211#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2212#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2213#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2214#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002215#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002216#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2217#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2218#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2219#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2220#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002221#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
2222#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
2223#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
2224#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2225#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002226#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002227#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002228#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2229#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2230#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
2231#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
2232#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
2233#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2234#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2235#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2236#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2237#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002238
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002239/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002240/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002241extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002242extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002243extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002244extern int radeon_modeset_init(struct radeon_device *rdev);
2245extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002246extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002247extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002248extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002249extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002250extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002251extern void radeon_wb_fini(struct radeon_device *rdev);
2252extern int radeon_wb_init(struct radeon_device *rdev);
2253extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002254extern void radeon_surface_init(struct radeon_device *rdev);
2255extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002256extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002257extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002258extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002259extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00002260extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2261extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002262extern int radeon_resume_kms(struct drm_device *dev);
2263extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10002264extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002265extern void radeon_program_register_sequence(struct radeon_device *rdev,
2266 const u32 *registers,
2267 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002268
Daniel Vetter3574dda2011-02-18 17:59:19 +01002269/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002270 * vm
2271 */
2272int radeon_vm_manager_init(struct radeon_device *rdev);
2273void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02002274void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002275void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02002276int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02002277void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02002278struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2279 struct radeon_vm *vm, int ring);
2280void radeon_vm_fence(struct radeon_device *rdev,
2281 struct radeon_vm *vm,
2282 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002283uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05002284int radeon_vm_bo_update_pte(struct radeon_device *rdev,
2285 struct radeon_vm *vm,
2286 struct radeon_bo *bo,
2287 struct ttm_mem_reg *mem);
2288void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2289 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002290struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2291 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002292struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2293 struct radeon_vm *vm,
2294 struct radeon_bo *bo);
2295int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2296 struct radeon_bo_va *bo_va,
2297 uint64_t offset,
2298 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05002299int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02002300 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002301
Alex Deucherf122c612012-03-30 08:59:57 -04002302/* audio */
2303void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05002304
2305/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002306 * R600 vram scratch functions
2307 */
2308int r600_vram_scratch_init(struct radeon_device *rdev);
2309void r600_vram_scratch_fini(struct radeon_device *rdev);
2310
2311/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002312 * r600 cs checking helper
2313 */
2314unsigned r600_mip_minify(unsigned size, unsigned level);
2315bool r600_fmt_is_valid_color(u32 format);
2316bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2317int r600_fmt_get_blocksize(u32 format);
2318int r600_fmt_get_nblocksx(u32 format, u32 w);
2319int r600_fmt_get_nblocksy(u32 format, u32 h);
2320
2321/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002322 * r600 functions used by radeon_encoder.c
2323 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02002324struct radeon_hdmi_acr {
2325 u32 clock;
2326
2327 int n_32khz;
2328 int cts_32khz;
2329
2330 int n_44_1khz;
2331 int cts_44_1khz;
2332
2333 int n_48khz;
2334 int cts_48khz;
2335
2336};
2337
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002338extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2339
Alex Deucher416a2bd2012-05-31 19:00:25 -04002340extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2341 u32 tiling_pipe_num,
2342 u32 max_rb_num,
2343 u32 total_max_rb_num,
2344 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002345
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002346/*
2347 * evergreen functions used by radeon_encoder.c
2348 */
2349
Alex Deucher0af62b02011-01-06 21:19:31 -05002350extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002351extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002352
Alex Deucherc4917072012-07-31 17:14:35 -04002353/* radeon_acpi.c */
2354#if defined(CONFIG_ACPI)
2355extern int radeon_acpi_init(struct radeon_device *rdev);
2356extern void radeon_acpi_fini(struct radeon_device *rdev);
2357#else
2358static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2359static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2360#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002361
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002362int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2363 struct radeon_cs_packet *pkt,
2364 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002365bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002366void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2367 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002368int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2369 struct radeon_cs_reloc **cs_reloc,
2370 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002371int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2372 uint32_t *vline_start_end,
2373 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002374
Jerome Glisse4c788672009-11-20 14:29:23 +01002375#include "radeon_object.h"
2376
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002377#endif