blob: d62681748b87da815d3c71045209eb2b847c4a80 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100320static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300321{
322 int ret;
323
324 if (!ring->fbc_dirty)
325 return 0;
326
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200327 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300328 if (ret)
329 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300330 /* WaFbcNukeOn3DBlt:ivb/hsw */
331 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
332 intel_ring_emit(ring, MSG_FBC_REND_STATE);
333 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200334 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
335 intel_ring_emit(ring, MSG_FBC_REND_STATE);
336 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300337 intel_ring_advance(ring);
338
339 ring->fbc_dirty = false;
340 return 0;
341}
342
Paulo Zanonif3987632012-08-17 18:35:43 -0300343static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100344gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 u32 invalidate_domains, u32 flush_domains)
346{
347 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100348 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300349 int ret;
350
Paulo Zanonif3987632012-08-17 18:35:43 -0300351 /*
352 * Ensure that any following seqno writes only happen when the render
353 * cache is indeed flushed.
354 *
355 * Workaround: 4th PIPE_CONTROL command (except the ones with only
356 * read-cache invalidate bits set) must have the CS_STALL bit set. We
357 * don't try to be clever and just set it unconditionally.
358 */
359 flags |= PIPE_CONTROL_CS_STALL;
360
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300361 /* Just flush everything. Experiments have shown that reducing the
362 * number of bits based on the write domains has little performance
363 * impact.
364 */
365 if (flush_domains) {
366 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
367 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300368 }
369 if (invalidate_domains) {
370 flags |= PIPE_CONTROL_TLB_INVALIDATE;
371 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
372 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
373 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
374 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
375 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000376 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300377 /*
378 * TLB invalidate requires a post-sync write.
379 */
380 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200381 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300382
Chris Wilsonadd284a2014-12-16 08:44:32 +0000383 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
384
Paulo Zanonif3987632012-08-17 18:35:43 -0300385 /* Workaround: we must issue a pipe_control with CS-stall bit
386 * set before a pipe_control command that has the state cache
387 * invalidate bit set. */
388 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300389 }
390
391 ret = intel_ring_begin(ring, 4);
392 if (ret)
393 return ret;
394
395 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
396 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200397 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300398 intel_ring_emit(ring, 0);
399 intel_ring_advance(ring);
400
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200401 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300402 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
403
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300404 return 0;
405}
406
Ben Widawskya5f3d682013-11-02 21:07:27 -0700407static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300408gen8_emit_pipe_control(struct intel_engine_cs *ring,
409 u32 flags, u32 scratch_addr)
410{
411 int ret;
412
413 ret = intel_ring_begin(ring, 6);
414 if (ret)
415 return ret;
416
417 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
418 intel_ring_emit(ring, flags);
419 intel_ring_emit(ring, scratch_addr);
420 intel_ring_emit(ring, 0);
421 intel_ring_emit(ring, 0);
422 intel_ring_emit(ring, 0);
423 intel_ring_advance(ring);
424
425 return 0;
426}
427
428static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100429gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700430 u32 invalidate_domains, u32 flush_domains)
431{
432 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100433 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800434 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700435
436 flags |= PIPE_CONTROL_CS_STALL;
437
438 if (flush_domains) {
439 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
440 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
441 }
442 if (invalidate_domains) {
443 flags |= PIPE_CONTROL_TLB_INVALIDATE;
444 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
445 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
446 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
447 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
448 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
449 flags |= PIPE_CONTROL_QW_WRITE;
450 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800451
452 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
453 ret = gen8_emit_pipe_control(ring,
454 PIPE_CONTROL_CS_STALL |
455 PIPE_CONTROL_STALL_AT_SCOREBOARD,
456 0);
457 if (ret)
458 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700459 }
460
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700461 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
462 if (ret)
463 return ret;
464
465 if (!invalidate_domains && flush_domains)
466 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
467
468 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700469}
470
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100471static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100472 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800473{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300474 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100475 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800476}
477
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100478u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800479{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300480 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000481 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800482
Chris Wilson50877442014-03-21 12:41:53 +0000483 if (INTEL_INFO(ring->dev)->gen >= 8)
484 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
485 RING_ACTHD_UDW(ring->mmio_base));
486 else if (INTEL_INFO(ring->dev)->gen >= 4)
487 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
488 else
489 acthd = I915_READ(ACTHD);
490
491 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800492}
493
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100494static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200495{
496 struct drm_i915_private *dev_priv = ring->dev->dev_private;
497 u32 addr;
498
499 addr = dev_priv->status_page_dmah->busaddr;
500 if (INTEL_INFO(ring->dev)->gen >= 4)
501 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
502 I915_WRITE(HWS_PGA, addr);
503}
504
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100505static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100506{
507 struct drm_i915_private *dev_priv = to_i915(ring->dev);
508
509 if (!IS_GEN2(ring->dev)) {
510 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200511 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
512 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100513 /* Sometimes we observe that the idle flag is not
514 * set even though the ring is empty. So double
515 * check before giving up.
516 */
517 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
518 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100519 }
520 }
521
522 I915_WRITE_CTL(ring, 0);
523 I915_WRITE_HEAD(ring, 0);
524 ring->write_tail(ring, 0);
525
526 if (!IS_GEN2(ring->dev)) {
527 (void)I915_READ_CTL(ring);
528 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
529 }
530
531 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
532}
533
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100534static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800535{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200536 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300537 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100538 struct intel_ringbuffer *ringbuf = ring->buffer;
539 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200540 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800541
Mika Kuoppala59bad942015-01-16 11:34:40 +0200542 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200543
Chris Wilson9991ae72014-04-02 16:36:07 +0100544 if (!stop_ring(ring)) {
545 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000546 DRM_DEBUG_KMS("%s head not reset to zero "
547 "ctl %08x head %08x tail %08x start %08x\n",
548 ring->name,
549 I915_READ_CTL(ring),
550 I915_READ_HEAD(ring),
551 I915_READ_TAIL(ring),
552 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800553
Chris Wilson9991ae72014-04-02 16:36:07 +0100554 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000555 DRM_ERROR("failed to set %s head to zero "
556 "ctl %08x head %08x tail %08x start %08x\n",
557 ring->name,
558 I915_READ_CTL(ring),
559 I915_READ_HEAD(ring),
560 I915_READ_TAIL(ring),
561 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100562 ret = -EIO;
563 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000564 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700565 }
566
Chris Wilson9991ae72014-04-02 16:36:07 +0100567 if (I915_NEED_GFX_HWS(dev))
568 intel_ring_setup_status_page(ring);
569 else
570 ring_setup_phys_status_page(ring);
571
Jiri Kosinaece4a172014-08-07 16:29:53 +0200572 /* Enforce ordering by reading HEAD register back */
573 I915_READ_HEAD(ring);
574
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200575 /* Initialize the ring. This must happen _after_ we've cleared the ring
576 * registers with the above sequence (the readback of the HEAD registers
577 * also enforces ordering), otherwise the hw might lose the new ring
578 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700579 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100580
581 /* WaClearRingBufHeadRegAtInit:ctg,elk */
582 if (I915_READ_HEAD(ring))
583 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
584 ring->name, I915_READ_HEAD(ring));
585 I915_WRITE_HEAD(ring, 0);
586 (void)I915_READ_HEAD(ring);
587
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200588 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100589 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000590 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800591
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800592 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400593 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700594 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400595 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000596 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100597 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
598 ring->name,
599 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
600 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
601 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200602 ret = -EIO;
603 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800604 }
605
Dave Gordonebd0fd42014-11-27 11:22:49 +0000606 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100607 ringbuf->head = I915_READ_HEAD(ring);
608 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000609 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000610
Chris Wilson50f018d2013-06-10 11:20:19 +0100611 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
612
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200613out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200614 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200615
616 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700617}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800618
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100619void
620intel_fini_pipe_control(struct intel_engine_cs *ring)
621{
622 struct drm_device *dev = ring->dev;
623
624 if (ring->scratch.obj == NULL)
625 return;
626
627 if (INTEL_INFO(dev)->gen >= 5) {
628 kunmap(sg_page(ring->scratch.obj->pages->sgl));
629 i915_gem_object_ggtt_unpin(ring->scratch.obj);
630 }
631
632 drm_gem_object_unreference(&ring->scratch.obj->base);
633 ring->scratch.obj = NULL;
634}
635
636int
637intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000638{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000639 int ret;
640
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100641 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000642
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100643 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
644 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000645 DRM_ERROR("Failed to allocate seqno page\n");
646 ret = -ENOMEM;
647 goto err;
648 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100649
Daniel Vettera9cc7262014-02-14 14:01:13 +0100650 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
651 if (ret)
652 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000653
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100654 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000655 if (ret)
656 goto err_unref;
657
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100658 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
659 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
660 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800661 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000662 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800663 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200665 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100666 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667 return 0;
668
669err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800670 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100672 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 return ret;
675}
676
Michel Thierry771b9a52014-11-11 16:47:33 +0000677static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
678 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100679{
Mika Kuoppala72253422014-10-07 17:21:26 +0300680 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100681 struct drm_device *dev = ring->dev;
682 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300683 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100684
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000685 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300686 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100687
Mika Kuoppala72253422014-10-07 17:21:26 +0300688 ring->gpu_caches_dirty = true;
689 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100690 if (ret)
691 return ret;
692
Arun Siluvery22a916a2014-10-22 18:59:52 +0100693 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300694 if (ret)
695 return ret;
696
Arun Siluvery22a916a2014-10-22 18:59:52 +0100697 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300698 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300699 intel_ring_emit(ring, w->reg[i].addr);
700 intel_ring_emit(ring, w->reg[i].value);
701 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100702 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300703
704 intel_ring_advance(ring);
705
706 ring->gpu_caches_dirty = true;
707 ret = intel_ring_flush_all_caches(ring);
708 if (ret)
709 return ret;
710
711 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
712
713 return 0;
714}
715
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100716static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
717 struct intel_context *ctx)
718{
719 int ret;
720
721 ret = intel_ring_workarounds_emit(ring, ctx);
722 if (ret != 0)
723 return ret;
724
725 ret = i915_gem_render_state_init(ring);
726 if (ret)
727 DRM_ERROR("init render state: %d\n", ret);
728
729 return ret;
730}
731
Mika Kuoppala72253422014-10-07 17:21:26 +0300732static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000733 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300734{
735 const u32 idx = dev_priv->workarounds.count;
736
737 if (WARN_ON(idx >= I915_MAX_WA_REGS))
738 return -ENOSPC;
739
740 dev_priv->workarounds.reg[idx].addr = addr;
741 dev_priv->workarounds.reg[idx].value = val;
742 dev_priv->workarounds.reg[idx].mask = mask;
743
744 dev_priv->workarounds.count++;
745
746 return 0;
747}
748
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000749#define WA_REG(addr, mask, val) { \
750 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300751 if (r) \
752 return r; \
753 }
754
755#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000756 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300757
758#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000759 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300760
Damien Lespiau98533252014-12-08 17:33:51 +0000761#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000762 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300763
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000764#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
765#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300766
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000767#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300768
769static int bdw_init_workarounds(struct intel_engine_cs *ring)
770{
771 struct drm_device *dev = ring->dev;
772 struct drm_i915_private *dev_priv = dev->dev_private;
773
Arun Siluvery86d7f232014-08-26 14:44:50 +0100774 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700775 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300776 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
777 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
778 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100779
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700780 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300781 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
782 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100783
Mika Kuoppala72253422014-10-07 17:21:26 +0300784 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
785 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100786
787 /* Use Force Non-Coherent whenever executing a 3D context. This is a
788 * workaround for for a possible hang in the unlikely event a TLB
789 * invalidation occurs during a PSD flush.
790 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300791 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000792 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300793 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000794 /* WaForceContextSaveRestoreNonCoherent:bdw */
795 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
796 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000797 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000798 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300799 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100800
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800801 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
802 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
803 * polygons in the same 8x4 pixel/sample area to be processed without
804 * stalling waiting for the earlier ones to write to Hierarchical Z
805 * buffer."
806 *
807 * This optimization is off by default for Broadwell; turn it on.
808 */
809 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
810
Arun Siluvery86d7f232014-08-26 14:44:50 +0100811 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300812 WA_SET_BIT_MASKED(CACHE_MODE_1,
813 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100814
815 /*
816 * BSpec recommends 8x4 when MSAA is used,
817 * however in practice 16x4 seems fastest.
818 *
819 * Note that PS/WM thread counts depend on the WIZ hashing
820 * disable bit, which we don't touch here, but it's good
821 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
822 */
Damien Lespiau98533252014-12-08 17:33:51 +0000823 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
824 GEN6_WIZ_HASHING_MASK,
825 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100826
Arun Siluvery86d7f232014-08-26 14:44:50 +0100827 return 0;
828}
829
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300830static int chv_init_workarounds(struct intel_engine_cs *ring)
831{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300832 struct drm_device *dev = ring->dev;
833 struct drm_i915_private *dev_priv = dev->dev_private;
834
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300835 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300836 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300837 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000838 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
839 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300840
Arun Siluvery952890092014-10-28 18:33:14 +0000841 /* Use Force Non-Coherent whenever executing a 3D context. This is a
842 * workaround for a possible hang in the unlikely event a TLB
843 * invalidation occurs during a PSD flush.
844 */
845 /* WaForceEnableNonCoherent:chv */
846 /* WaHdcDisableFetchWhenMasked:chv */
847 WA_SET_BIT_MASKED(HDC_CHICKEN0,
848 HDC_FORCE_NON_COHERENT |
849 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
850
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800851 /* According to the CACHE_MODE_0 default value documentation, some
852 * CHV platforms disable this optimization by default. Turn it on.
853 */
854 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
855
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200856 /* Wa4x4STCOptimizationDisable:chv */
857 WA_SET_BIT_MASKED(CACHE_MODE_1,
858 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
859
Kenneth Graunked60de812015-01-10 18:02:22 -0800860 /* Improve HiZ throughput on CHV. */
861 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
862
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200863 /*
864 * BSpec recommends 8x4 when MSAA is used,
865 * however in practice 16x4 seems fastest.
866 *
867 * Note that PS/WM thread counts depend on the WIZ hashing
868 * disable bit, which we don't touch here, but it's good
869 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
870 */
871 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
872 GEN6_WIZ_HASHING_MASK,
873 GEN6_WIZ_HASHING_16x4);
874
Mika Kuoppala72253422014-10-07 17:21:26 +0300875 return 0;
876}
877
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000878static int gen9_init_workarounds(struct intel_engine_cs *ring)
879{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000880 struct drm_device *dev = ring->dev;
881 struct drm_i915_private *dev_priv = dev->dev_private;
882
883 /* WaDisablePartialInstShootdown:skl */
884 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
885 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
886
Nick Hoath84241712015-02-05 10:47:20 +0000887 /* Syncing dependencies between camera and graphics */
888 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
889 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
890
Nick Hoathe90fff12015-02-06 11:30:03 +0000891 if (INTEL_REVID(dev) >= SKL_REVID_A0 &&
892 INTEL_REVID(dev) <= SKL_REVID_B0) {
Nick Hoath1de45822015-02-05 10:47:19 +0000893 /*
894 * WaDisableDgMirrorFixInHalfSliceChicken5:skl
895 * This is a pre-production w/a.
896 */
897 I915_WRITE(GEN9_HALF_SLICE_CHICKEN5,
898 I915_READ(GEN9_HALF_SLICE_CHICKEN5) &
899 ~GEN9_DG_MIRROR_FIX_ENABLE);
900 }
901
Nick Hoathcac23df2015-02-05 10:47:22 +0000902 if (INTEL_REVID(dev) >= SKL_REVID_C0) {
903 /* WaEnableYV12BugFixInHalfSliceChicken7:skl */
904 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
905 GEN9_ENABLE_YV12_BUGFIX);
906 }
907
Hoath, Nicholas13bea492015-02-05 10:47:24 +0000908 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
909 /*
910 *Use Force Non-Coherent whenever executing a 3D context. This
911 * is a workaround for a possible hang in the unlikely event
912 * a TLB invalidation occurs during a PSD flush.
913 */
914 /* WaForceEnableNonCoherent:skl */
915 WA_SET_BIT_MASKED(HDC_CHICKEN0,
916 HDC_FORCE_NON_COHERENT);
917 }
918
Hoath, Nicholas18404812015-02-05 10:47:23 +0000919 /* Wa4x4STCOptimizationDisable:skl */
920 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
921
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000922 return 0;
923}
924
Michel Thierry771b9a52014-11-11 16:47:33 +0000925int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +0300926{
927 struct drm_device *dev = ring->dev;
928 struct drm_i915_private *dev_priv = dev->dev_private;
929
930 WARN_ON(ring->id != RCS);
931
932 dev_priv->workarounds.count = 0;
933
934 if (IS_BROADWELL(dev))
935 return bdw_init_workarounds(ring);
936
937 if (IS_CHERRYVIEW(dev))
938 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300939
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000940 if (IS_GEN9(dev))
941 return gen9_init_workarounds(ring);
942
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300943 return 0;
944}
945
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100946static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800947{
Chris Wilson78501ea2010-10-27 12:18:21 +0100948 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000949 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100950 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200951 if (ret)
952 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800953
Akash Goel61a563a2014-03-25 18:01:50 +0530954 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
955 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200956 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000957
958 /* We need to disable the AsyncFlip performance optimisations in order
959 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
960 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100961 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300962 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000963 */
Imre Deakfbdcb062013-02-13 15:27:34 +0000964 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000965 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
966
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000967 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530968 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000969 if (INTEL_INFO(dev)->gen == 6)
970 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000971 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000972
Akash Goel01fa0302014-03-24 23:00:04 +0530973 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000974 if (IS_GEN7(dev))
975 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530976 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000977 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100978
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200979 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700980 /* From the Sandybridge PRM, volume 1 part 3, page 24:
981 * "If this bit is set, STCunit will have LRA as replacement
982 * policy. [...] This bit must be reset. LRA replacement
983 * policy is not supported."
984 */
985 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200986 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800987 }
988
Daniel Vetter6b26c862012-04-24 14:04:12 +0200989 if (INTEL_INFO(dev)->gen >= 6)
990 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000991
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700992 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700993 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700994
Mika Kuoppala72253422014-10-07 17:21:26 +0300995 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800996}
997
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100998static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000999{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001000 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001001 struct drm_i915_private *dev_priv = dev->dev_private;
1002
1003 if (dev_priv->semaphore_obj) {
1004 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1005 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1006 dev_priv->semaphore_obj = NULL;
1007 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001008
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001009 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001010}
1011
Ben Widawsky3e789982014-06-30 09:53:37 -07001012static int gen8_rcs_signal(struct intel_engine_cs *signaller,
1013 unsigned int num_dwords)
1014{
1015#define MBOX_UPDATE_DWORDS 8
1016 struct drm_device *dev = signaller->dev;
1017 struct drm_i915_private *dev_priv = dev->dev_private;
1018 struct intel_engine_cs *waiter;
1019 int i, ret, num_rings;
1020
1021 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1022 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1023#undef MBOX_UPDATE_DWORDS
1024
1025 ret = intel_ring_begin(signaller, num_dwords);
1026 if (ret)
1027 return ret;
1028
1029 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001030 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001031 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1032 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1033 continue;
1034
John Harrison6259cea2014-11-24 18:49:29 +00001035 seqno = i915_gem_request_get_seqno(
1036 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001037 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1038 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1039 PIPE_CONTROL_QW_WRITE |
1040 PIPE_CONTROL_FLUSH_ENABLE);
1041 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1042 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001043 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001044 intel_ring_emit(signaller, 0);
1045 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1046 MI_SEMAPHORE_TARGET(waiter->id));
1047 intel_ring_emit(signaller, 0);
1048 }
1049
1050 return 0;
1051}
1052
1053static int gen8_xcs_signal(struct intel_engine_cs *signaller,
1054 unsigned int num_dwords)
1055{
1056#define MBOX_UPDATE_DWORDS 6
1057 struct drm_device *dev = signaller->dev;
1058 struct drm_i915_private *dev_priv = dev->dev_private;
1059 struct intel_engine_cs *waiter;
1060 int i, ret, num_rings;
1061
1062 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1063 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1064#undef MBOX_UPDATE_DWORDS
1065
1066 ret = intel_ring_begin(signaller, num_dwords);
1067 if (ret)
1068 return ret;
1069
1070 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001071 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001072 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1073 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1074 continue;
1075
John Harrison6259cea2014-11-24 18:49:29 +00001076 seqno = i915_gem_request_get_seqno(
1077 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001078 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1079 MI_FLUSH_DW_OP_STOREDW);
1080 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1081 MI_FLUSH_DW_USE_GTT);
1082 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001083 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001084 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1085 MI_SEMAPHORE_TARGET(waiter->id));
1086 intel_ring_emit(signaller, 0);
1087 }
1088
1089 return 0;
1090}
1091
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001092static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001093 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001094{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001095 struct drm_device *dev = signaller->dev;
1096 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001097 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001098 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001099
Ben Widawskya1444b72014-06-30 09:53:35 -07001100#define MBOX_UPDATE_DWORDS 3
1101 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1102 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1103#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001104
1105 ret = intel_ring_begin(signaller, num_dwords);
1106 if (ret)
1107 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001108
Ben Widawsky78325f22014-04-29 14:52:29 -07001109 for_each_ring(useless, dev_priv, i) {
1110 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1111 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001112 u32 seqno = i915_gem_request_get_seqno(
1113 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001114 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1115 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001116 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001117 }
1118 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001119
Ben Widawskya1444b72014-06-30 09:53:35 -07001120 /* If num_dwords was rounded, make sure the tail pointer is correct */
1121 if (num_rings % 2 == 0)
1122 intel_ring_emit(signaller, MI_NOOP);
1123
Ben Widawsky024a43e2014-04-29 14:52:30 -07001124 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001125}
1126
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001127/**
1128 * gen6_add_request - Update the semaphore mailbox registers
1129 *
1130 * @ring - ring that is adding a request
1131 * @seqno - return seqno stuck into the ring
1132 *
1133 * Update the mailbox registers in the *other* rings with the current seqno.
1134 * This acts like a signal in the canonical semaphore.
1135 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001136static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001137gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001138{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001139 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001140
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001141 if (ring->semaphore.signal)
1142 ret = ring->semaphore.signal(ring, 4);
1143 else
1144 ret = intel_ring_begin(ring, 4);
1145
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001146 if (ret)
1147 return ret;
1148
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001149 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1150 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001151 intel_ring_emit(ring,
1152 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001153 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001154 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001155
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001156 return 0;
1157}
1158
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001159static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1160 u32 seqno)
1161{
1162 struct drm_i915_private *dev_priv = dev->dev_private;
1163 return dev_priv->last_seqno < seqno;
1164}
1165
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001166/**
1167 * intel_ring_sync - sync the waiter to the signaller on seqno
1168 *
1169 * @waiter - ring that is waiting
1170 * @signaller - ring which has, or will signal
1171 * @seqno - seqno which the waiter will block on
1172 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001173
1174static int
1175gen8_ring_sync(struct intel_engine_cs *waiter,
1176 struct intel_engine_cs *signaller,
1177 u32 seqno)
1178{
1179 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1180 int ret;
1181
1182 ret = intel_ring_begin(waiter, 4);
1183 if (ret)
1184 return ret;
1185
1186 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1187 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001188 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001189 MI_SEMAPHORE_SAD_GTE_SDD);
1190 intel_ring_emit(waiter, seqno);
1191 intel_ring_emit(waiter,
1192 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1193 intel_ring_emit(waiter,
1194 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1195 intel_ring_advance(waiter);
1196 return 0;
1197}
1198
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001199static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001200gen6_ring_sync(struct intel_engine_cs *waiter,
1201 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001202 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001203{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001204 u32 dw1 = MI_SEMAPHORE_MBOX |
1205 MI_SEMAPHORE_COMPARE |
1206 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001207 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1208 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001209
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001210 /* Throughout all of the GEM code, seqno passed implies our current
1211 * seqno is >= the last seqno executed. However for hardware the
1212 * comparison is strictly greater than.
1213 */
1214 seqno -= 1;
1215
Ben Widawskyebc348b2014-04-29 14:52:28 -07001216 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001217
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001218 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001219 if (ret)
1220 return ret;
1221
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001222 /* If seqno wrap happened, omit the wait with no-ops */
1223 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001224 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001225 intel_ring_emit(waiter, seqno);
1226 intel_ring_emit(waiter, 0);
1227 intel_ring_emit(waiter, MI_NOOP);
1228 } else {
1229 intel_ring_emit(waiter, MI_NOOP);
1230 intel_ring_emit(waiter, MI_NOOP);
1231 intel_ring_emit(waiter, MI_NOOP);
1232 intel_ring_emit(waiter, MI_NOOP);
1233 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001234 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001235
1236 return 0;
1237}
1238
Chris Wilsonc6df5412010-12-15 09:56:50 +00001239#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1240do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001241 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1242 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001243 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1244 intel_ring_emit(ring__, 0); \
1245 intel_ring_emit(ring__, 0); \
1246} while (0)
1247
1248static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001249pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001250{
Chris Wilson18393f62014-04-09 09:19:40 +01001251 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001252 int ret;
1253
1254 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1255 * incoherent with writes to memory, i.e. completely fubar,
1256 * so we need to use PIPE_NOTIFY instead.
1257 *
1258 * However, we also need to workaround the qword write
1259 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1260 * memory before requesting an interrupt.
1261 */
1262 ret = intel_ring_begin(ring, 32);
1263 if (ret)
1264 return ret;
1265
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001266 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001267 PIPE_CONTROL_WRITE_FLUSH |
1268 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001269 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001270 intel_ring_emit(ring,
1271 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001272 intel_ring_emit(ring, 0);
1273 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001274 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001275 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001276 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001277 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001278 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001279 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001280 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001281 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001282 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001283 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001284
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001285 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001286 PIPE_CONTROL_WRITE_FLUSH |
1287 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001288 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001289 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001290 intel_ring_emit(ring,
1291 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001292 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001293 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001294
Chris Wilsonc6df5412010-12-15 09:56:50 +00001295 return 0;
1296}
1297
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001298static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001299gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001300{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001301 /* Workaround to force correct ordering between irq and seqno writes on
1302 * ivb (and maybe also on snb) by reading from a CS register (like
1303 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001304 if (!lazy_coherency) {
1305 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1306 POSTING_READ(RING_ACTHD(ring->mmio_base));
1307 }
1308
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001309 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1310}
1311
1312static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001313ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001314{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001315 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1316}
1317
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001318static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001319ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001320{
1321 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1322}
1323
Chris Wilsonc6df5412010-12-15 09:56:50 +00001324static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001325pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001326{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001327 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001328}
1329
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001330static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001331pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001332{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001333 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001334}
1335
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001336static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001337gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001338{
1339 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001340 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001341 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001342
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001343 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001344 return false;
1345
Chris Wilson7338aef2012-04-24 21:48:47 +01001346 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001347 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001348 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001349 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001350
1351 return true;
1352}
1353
1354static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001355gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001356{
1357 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001358 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001359 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001360
Chris Wilson7338aef2012-04-24 21:48:47 +01001361 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001362 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001363 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001364 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001365}
1366
1367static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001368i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001369{
Chris Wilson78501ea2010-10-27 12:18:21 +01001370 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001371 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001372 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001373
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001374 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001375 return false;
1376
Chris Wilson7338aef2012-04-24 21:48:47 +01001377 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001378 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001379 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1380 I915_WRITE(IMR, dev_priv->irq_mask);
1381 POSTING_READ(IMR);
1382 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001383 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001384
1385 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001386}
1387
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001388static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001389i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001390{
Chris Wilson78501ea2010-10-27 12:18:21 +01001391 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001392 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001393 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001394
Chris Wilson7338aef2012-04-24 21:48:47 +01001395 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001396 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001397 dev_priv->irq_mask |= ring->irq_enable_mask;
1398 I915_WRITE(IMR, dev_priv->irq_mask);
1399 POSTING_READ(IMR);
1400 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001401 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001402}
1403
Chris Wilsonc2798b12012-04-22 21:13:57 +01001404static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001405i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001406{
1407 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001408 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001409 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001410
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001411 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001412 return false;
1413
Chris Wilson7338aef2012-04-24 21:48:47 +01001414 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001415 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001416 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1417 I915_WRITE16(IMR, dev_priv->irq_mask);
1418 POSTING_READ16(IMR);
1419 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001420 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001421
1422 return true;
1423}
1424
1425static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001426i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001427{
1428 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001429 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001430 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001431
Chris Wilson7338aef2012-04-24 21:48:47 +01001432 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001433 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001434 dev_priv->irq_mask |= ring->irq_enable_mask;
1435 I915_WRITE16(IMR, dev_priv->irq_mask);
1436 POSTING_READ16(IMR);
1437 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001438 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001439}
1440
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001441void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001442{
Eric Anholt45930102011-05-06 17:12:35 -07001443 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001444 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001445 u32 mmio = 0;
1446
1447 /* The ring status page addresses are no longer next to the rest of
1448 * the ring registers as of gen7.
1449 */
1450 if (IS_GEN7(dev)) {
1451 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001452 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001453 mmio = RENDER_HWS_PGA_GEN7;
1454 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001455 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001456 mmio = BLT_HWS_PGA_GEN7;
1457 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001458 /*
1459 * VCS2 actually doesn't exist on Gen7. Only shut up
1460 * gcc switch check warning
1461 */
1462 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001463 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001464 mmio = BSD_HWS_PGA_GEN7;
1465 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001466 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001467 mmio = VEBOX_HWS_PGA_GEN7;
1468 break;
Eric Anholt45930102011-05-06 17:12:35 -07001469 }
1470 } else if (IS_GEN6(ring->dev)) {
1471 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1472 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001473 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001474 mmio = RING_HWS_PGA(ring->mmio_base);
1475 }
1476
Chris Wilson78501ea2010-10-27 12:18:21 +01001477 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1478 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001479
Damien Lespiaudc616b82014-03-13 01:40:28 +00001480 /*
1481 * Flush the TLB for this page
1482 *
1483 * FIXME: These two bits have disappeared on gen8, so a question
1484 * arises: do we still need this and if so how should we go about
1485 * invalidating the TLB?
1486 */
1487 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001488 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301489
1490 /* ring should be idle before issuing a sync flush*/
1491 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1492
Chris Wilson884020b2013-08-06 19:01:14 +01001493 I915_WRITE(reg,
1494 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1495 INSTPM_SYNC_FLUSH));
1496 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1497 1000))
1498 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1499 ring->name);
1500 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001501}
1502
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001503static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001504bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001505 u32 invalidate_domains,
1506 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001507{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001508 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001509
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001510 ret = intel_ring_begin(ring, 2);
1511 if (ret)
1512 return ret;
1513
1514 intel_ring_emit(ring, MI_FLUSH);
1515 intel_ring_emit(ring, MI_NOOP);
1516 intel_ring_advance(ring);
1517 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001518}
1519
Chris Wilson3cce4692010-10-27 16:11:02 +01001520static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001521i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001522{
Chris Wilson3cce4692010-10-27 16:11:02 +01001523 int ret;
1524
1525 ret = intel_ring_begin(ring, 4);
1526 if (ret)
1527 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001528
Chris Wilson3cce4692010-10-27 16:11:02 +01001529 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1530 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001531 intel_ring_emit(ring,
1532 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001533 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001534 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001535
Chris Wilson3cce4692010-10-27 16:11:02 +01001536 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001537}
1538
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001539static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001540gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001541{
1542 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001543 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001544 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001545
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001546 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1547 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001548
Chris Wilson7338aef2012-04-24 21:48:47 +01001549 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001550 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001551 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001552 I915_WRITE_IMR(ring,
1553 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001554 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001555 else
1556 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001557 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001558 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001559 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001560
1561 return true;
1562}
1563
1564static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001565gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001566{
1567 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001568 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001569 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001570
Chris Wilson7338aef2012-04-24 21:48:47 +01001571 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001572 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001573 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001574 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001575 else
1576 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001577 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001578 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001579 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001580}
1581
Ben Widawskya19d2932013-05-28 19:22:30 -07001582static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001583hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001584{
1585 struct drm_device *dev = ring->dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
1587 unsigned long flags;
1588
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001589 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001590 return false;
1591
Daniel Vetter59cdb632013-07-04 23:35:28 +02001592 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001593 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001594 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001595 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001596 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001597 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001598
1599 return true;
1600}
1601
1602static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001603hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001604{
1605 struct drm_device *dev = ring->dev;
1606 struct drm_i915_private *dev_priv = dev->dev_private;
1607 unsigned long flags;
1608
Daniel Vetter59cdb632013-07-04 23:35:28 +02001609 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001610 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001611 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001612 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001613 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001614 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001615}
1616
Ben Widawskyabd58f02013-11-02 21:07:09 -07001617static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001618gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001619{
1620 struct drm_device *dev = ring->dev;
1621 struct drm_i915_private *dev_priv = dev->dev_private;
1622 unsigned long flags;
1623
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001624 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001625 return false;
1626
1627 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1628 if (ring->irq_refcount++ == 0) {
1629 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1630 I915_WRITE_IMR(ring,
1631 ~(ring->irq_enable_mask |
1632 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1633 } else {
1634 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1635 }
1636 POSTING_READ(RING_IMR(ring->mmio_base));
1637 }
1638 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1639
1640 return true;
1641}
1642
1643static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001644gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001645{
1646 struct drm_device *dev = ring->dev;
1647 struct drm_i915_private *dev_priv = dev->dev_private;
1648 unsigned long flags;
1649
1650 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1651 if (--ring->irq_refcount == 0) {
1652 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1653 I915_WRITE_IMR(ring,
1654 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1655 } else {
1656 I915_WRITE_IMR(ring, ~0);
1657 }
1658 POSTING_READ(RING_IMR(ring->mmio_base));
1659 }
1660 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1661}
1662
Zou Nan haid1b851f2010-05-21 09:08:57 +08001663static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001664i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001665 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001666 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001667{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001668 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001669
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001670 ret = intel_ring_begin(ring, 2);
1671 if (ret)
1672 return ret;
1673
Chris Wilson78501ea2010-10-27 12:18:21 +01001674 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001675 MI_BATCH_BUFFER_START |
1676 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001677 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001678 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001679 intel_ring_advance(ring);
1680
Zou Nan haid1b851f2010-05-21 09:08:57 +08001681 return 0;
1682}
1683
Daniel Vetterb45305f2012-12-17 16:21:27 +01001684/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1685#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001686#define I830_TLB_ENTRIES (2)
1687#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001688static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001689i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001690 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001691 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001692{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001693 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001694 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001695
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001696 ret = intel_ring_begin(ring, 6);
1697 if (ret)
1698 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001699
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001700 /* Evict the invalid PTE TLBs */
1701 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1702 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1703 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1704 intel_ring_emit(ring, cs_offset);
1705 intel_ring_emit(ring, 0xdeadbeef);
1706 intel_ring_emit(ring, MI_NOOP);
1707 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001708
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001709 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001710 if (len > I830_BATCH_LIMIT)
1711 return -ENOSPC;
1712
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001713 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001714 if (ret)
1715 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001716
1717 /* Blit the batch (which has now all relocs applied) to the
1718 * stable batch scratch bo area (so that the CS never
1719 * stumbles over its tlb invalidation bug) ...
1720 */
1721 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1722 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001723 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001724 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001725 intel_ring_emit(ring, 4096);
1726 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001727
Daniel Vetterb45305f2012-12-17 16:21:27 +01001728 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001729 intel_ring_emit(ring, MI_NOOP);
1730 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001731
1732 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001733 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001734 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001735
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001736 ret = intel_ring_begin(ring, 4);
1737 if (ret)
1738 return ret;
1739
1740 intel_ring_emit(ring, MI_BATCH_BUFFER);
1741 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1742 intel_ring_emit(ring, offset + len - 8);
1743 intel_ring_emit(ring, MI_NOOP);
1744 intel_ring_advance(ring);
1745
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001746 return 0;
1747}
1748
1749static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001750i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001751 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001752 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001753{
1754 int ret;
1755
1756 ret = intel_ring_begin(ring, 2);
1757 if (ret)
1758 return ret;
1759
Chris Wilson65f56872012-04-17 16:38:12 +01001760 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001761 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001762 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001763
Eric Anholt62fdfea2010-05-21 13:26:39 -07001764 return 0;
1765}
1766
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001767static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001768{
Chris Wilson05394f32010-11-08 19:18:58 +00001769 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001770
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001771 obj = ring->status_page.obj;
1772 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001773 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001774
Chris Wilson9da3da62012-06-01 15:20:22 +01001775 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001776 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001777 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001778 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001779}
1780
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001781static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001782{
Chris Wilson05394f32010-11-08 19:18:58 +00001783 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001784
Chris Wilsone3efda42014-04-09 09:19:41 +01001785 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001786 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001787 int ret;
1788
1789 obj = i915_gem_alloc_object(ring->dev, 4096);
1790 if (obj == NULL) {
1791 DRM_ERROR("Failed to allocate status page\n");
1792 return -ENOMEM;
1793 }
1794
1795 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1796 if (ret)
1797 goto err_unref;
1798
Chris Wilson1f767e02014-07-03 17:33:03 -04001799 flags = 0;
1800 if (!HAS_LLC(ring->dev))
1801 /* On g33, we cannot place HWS above 256MiB, so
1802 * restrict its pinning to the low mappable arena.
1803 * Though this restriction is not documented for
1804 * gen4, gen5, or byt, they also behave similarly
1805 * and hang if the HWS is placed at the top of the
1806 * GTT. To generalise, it appears that all !llc
1807 * platforms have issues with us placing the HWS
1808 * above the mappable region (even though we never
1809 * actualy map it).
1810 */
1811 flags |= PIN_MAPPABLE;
1812 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001813 if (ret) {
1814err_unref:
1815 drm_gem_object_unreference(&obj->base);
1816 return ret;
1817 }
1818
1819 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001820 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001821
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001822 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001823 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001824 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001825
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001826 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1827 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001828
1829 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001830}
1831
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001832static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001833{
1834 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001835
1836 if (!dev_priv->status_page_dmah) {
1837 dev_priv->status_page_dmah =
1838 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1839 if (!dev_priv->status_page_dmah)
1840 return -ENOMEM;
1841 }
1842
Chris Wilson6b8294a2012-11-16 11:43:20 +00001843 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1844 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1845
1846 return 0;
1847}
1848
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001849void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1850{
1851 iounmap(ringbuf->virtual_start);
1852 ringbuf->virtual_start = NULL;
1853 i915_gem_object_ggtt_unpin(ringbuf->obj);
1854}
1855
1856int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1857 struct intel_ringbuffer *ringbuf)
1858{
1859 struct drm_i915_private *dev_priv = to_i915(dev);
1860 struct drm_i915_gem_object *obj = ringbuf->obj;
1861 int ret;
1862
1863 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1864 if (ret)
1865 return ret;
1866
1867 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1868 if (ret) {
1869 i915_gem_object_ggtt_unpin(obj);
1870 return ret;
1871 }
1872
1873 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1874 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1875 if (ringbuf->virtual_start == NULL) {
1876 i915_gem_object_ggtt_unpin(obj);
1877 return -EINVAL;
1878 }
1879
1880 return 0;
1881}
1882
Oscar Mateo84c23772014-07-24 17:04:15 +01001883void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001884{
Oscar Mateo2919d292014-07-03 16:28:02 +01001885 drm_gem_object_unreference(&ringbuf->obj->base);
1886 ringbuf->obj = NULL;
1887}
1888
Oscar Mateo84c23772014-07-24 17:04:15 +01001889int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1890 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001891{
Chris Wilsone3efda42014-04-09 09:19:41 +01001892 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001893
1894 obj = NULL;
1895 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001896 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001897 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001898 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001899 if (obj == NULL)
1900 return -ENOMEM;
1901
Akash Goel24f3a8c2014-06-17 10:59:42 +05301902 /* mark ring buffers as read-only from GPU side by default */
1903 obj->gt_ro = 1;
1904
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001905 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001906
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001907 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001908}
1909
Ben Widawskyc43b5632012-04-16 14:07:40 -07001910static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001911 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001912{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001913 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01001914 int ret;
1915
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001916 WARN_ON(ring->buffer);
1917
1918 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1919 if (!ringbuf)
1920 return -ENOMEM;
1921 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01001922
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001923 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001924 INIT_LIST_HEAD(&ring->active_list);
1925 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001926 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001927 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001928 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001929 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001930
Chris Wilsonb259f672011-03-29 13:19:09 +01001931 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001932
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001933 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001934 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001935 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001936 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001937 } else {
1938 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001939 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001940 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001941 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001942 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001943
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001944 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001945
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001946 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1947 if (ret) {
1948 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
1949 ring->name, ret);
1950 goto error;
1951 }
1952
1953 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
1954 if (ret) {
1955 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
1956 ring->name, ret);
1957 intel_destroy_ringbuffer_obj(ringbuf);
1958 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001959 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001960
Chris Wilson55249ba2010-12-22 14:04:47 +00001961 /* Workaround an erratum on the i830 which causes a hang if
1962 * the TAIL pointer points to within the last 2 cachelines
1963 * of the buffer.
1964 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001965 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001966 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001967 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001968
Brad Volkin44e895a2014-05-10 14:10:43 -07001969 ret = i915_cmd_parser_init_ring(ring);
1970 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001971 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001972
Oscar Mateo8ee14972014-05-22 14:13:34 +01001973 return 0;
1974
1975error:
1976 kfree(ringbuf);
1977 ring->buffer = NULL;
1978 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001979}
1980
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001981void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001982{
John Harrison6402c332014-10-31 12:00:26 +00001983 struct drm_i915_private *dev_priv;
1984 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01001985
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001986 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001987 return;
1988
John Harrison6402c332014-10-31 12:00:26 +00001989 dev_priv = to_i915(ring->dev);
1990 ringbuf = ring->buffer;
1991
Chris Wilsone3efda42014-04-09 09:19:41 +01001992 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001993 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001994
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001995 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01001996 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00001997 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01001998
Zou Nan hai8d192152010-11-02 16:31:01 +08001999 if (ring->cleanup)
2000 ring->cleanup(ring);
2001
Chris Wilson78501ea2010-10-27 12:18:21 +01002002 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002003
2004 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002005
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002006 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002007 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002008}
2009
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002010static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002011{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002012 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002013 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002014 int ret;
2015
Dave Gordonebd0fd42014-11-27 11:22:49 +00002016 if (intel_ring_space(ringbuf) >= n)
2017 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002018
2019 list_for_each_entry(request, &ring->request_list, list) {
Nick Hoath72f95af2015-01-15 13:10:37 +00002020 if (__intel_ring_space(request->postfix, ringbuf->tail,
Oscar Mateo82e104c2014-07-24 17:04:26 +01002021 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00002022 break;
2023 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00002024 }
2025
Daniel Vettera4b3a572014-11-26 14:17:05 +01002026 if (&request->list == &ring->request_list)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002027 return -ENOSPC;
2028
Daniel Vettera4b3a572014-11-26 14:17:05 +01002029 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002030 if (ret)
2031 return ret;
2032
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002033 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002034
2035 return 0;
2036}
2037
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002038static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002039{
Chris Wilson78501ea2010-10-27 12:18:21 +01002040 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08002041 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002042 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01002043 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002044 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00002045
Chris Wilsona71d8d92012-02-15 11:25:36 +00002046 ret = intel_ring_wait_request(ring, n);
2047 if (ret != -ENOSPC)
2048 return ret;
2049
Chris Wilson09246732013-08-10 22:16:32 +01002050 /* force the tail write in case we have been skipping them */
2051 __intel_ring_advance(ring);
2052
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02002053 /* With GEM the hangcheck timer should kick us out of the loop,
2054 * leaving it early runs the risk of corrupting GEM state (due
2055 * to running on almost untested codepaths). But on resume
2056 * timers don't work yet, so prevent a complete hang in that
2057 * case by choosing an insanely large timeout. */
2058 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01002059
Dave Gordonebd0fd42014-11-27 11:22:49 +00002060 ret = 0;
Chris Wilsondcfe0502014-05-05 09:07:32 +01002061 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002062 do {
Dave Gordonebd0fd42014-11-27 11:22:49 +00002063 if (intel_ring_space(ringbuf) >= n)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002064 break;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002065 ringbuf->head = I915_READ_HEAD(ring);
2066 if (intel_ring_space(ringbuf) >= n)
2067 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002068
Chris Wilsone60a0b12010-10-13 10:09:14 +01002069 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002070
Chris Wilsondcfe0502014-05-05 09:07:32 +01002071 if (dev_priv->mm.interruptible && signal_pending(current)) {
2072 ret = -ERESTARTSYS;
2073 break;
2074 }
2075
Daniel Vetter33196de2012-11-14 17:14:05 +01002076 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2077 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002078 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002079 break;
2080
2081 if (time_after(jiffies, end)) {
2082 ret = -EBUSY;
2083 break;
2084 }
2085 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00002086 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01002087 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002088}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002089
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002090static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002091{
2092 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002093 struct intel_ringbuffer *ringbuf = ring->buffer;
2094 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002095
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002096 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00002097 int ret = ring_wait_for_space(ring, rem);
2098 if (ret)
2099 return ret;
2100 }
2101
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002102 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002103 rem /= 4;
2104 while (rem--)
2105 iowrite32(MI_NOOP, virt++);
2106
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002107 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002108 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002109
2110 return 0;
2111}
2112
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002113int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002114{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002115 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002116 int ret;
2117
2118 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002119 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002120 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002121 if (ret)
2122 return ret;
2123 }
2124
2125 /* Wait upon the last request to be completed */
2126 if (list_empty(&ring->request_list))
2127 return 0;
2128
Daniel Vettera4b3a572014-11-26 14:17:05 +01002129 req = list_entry(ring->request_list.prev,
Chris Wilson3e960502012-11-27 16:22:54 +00002130 struct drm_i915_gem_request,
Daniel Vettera4b3a572014-11-26 14:17:05 +01002131 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002132
Daniel Vettera4b3a572014-11-26 14:17:05 +01002133 return i915_wait_request(req);
Chris Wilson3e960502012-11-27 16:22:54 +00002134}
2135
Chris Wilson9d7730912012-11-27 16:22:52 +00002136static int
John Harrison6259cea2014-11-24 18:49:29 +00002137intel_ring_alloc_request(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002138{
John Harrison9eba5d42014-11-24 18:49:23 +00002139 int ret;
2140 struct drm_i915_gem_request *request;
John Harrison67e29372014-12-05 13:49:35 +00002141 struct drm_i915_private *dev_private = ring->dev->dev_private;
John Harrison9eba5d42014-11-24 18:49:23 +00002142
John Harrison6259cea2014-11-24 18:49:29 +00002143 if (ring->outstanding_lazy_request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002144 return 0;
John Harrison9eba5d42014-11-24 18:49:23 +00002145
John Harrisonaaeb1ba2014-12-05 13:49:34 +00002146 request = kzalloc(sizeof(*request), GFP_KERNEL);
John Harrison9eba5d42014-11-24 18:49:23 +00002147 if (request == NULL)
2148 return -ENOMEM;
2149
John Harrisonabfe2622014-11-24 18:49:24 +00002150 kref_init(&request->ref);
John Harrisonff79e852014-11-24 18:49:41 +00002151 request->ring = ring;
John Harrison67e29372014-12-05 13:49:35 +00002152 request->uniq = dev_private->request_uniq++;
John Harrisonabfe2622014-11-24 18:49:24 +00002153
John Harrison6259cea2014-11-24 18:49:29 +00002154 ret = i915_gem_get_seqno(ring->dev, &request->seqno);
John Harrison9eba5d42014-11-24 18:49:23 +00002155 if (ret) {
2156 kfree(request);
2157 return ret;
2158 }
2159
John Harrison6259cea2014-11-24 18:49:29 +00002160 ring->outstanding_lazy_request = request;
John Harrison9eba5d42014-11-24 18:49:23 +00002161 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002162}
2163
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002164static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002165 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002166{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002167 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002168 int ret;
2169
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002170 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002171 ret = intel_wrap_ring_buffer(ring);
2172 if (unlikely(ret))
2173 return ret;
2174 }
2175
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002176 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002177 ret = ring_wait_for_space(ring, bytes);
2178 if (unlikely(ret))
2179 return ret;
2180 }
2181
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002182 return 0;
2183}
2184
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002185int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002186 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002187{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002188 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002189 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002190
Daniel Vetter33196de2012-11-14 17:14:05 +01002191 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2192 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002193 if (ret)
2194 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002195
Chris Wilson304d6952014-01-02 14:32:35 +00002196 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2197 if (ret)
2198 return ret;
2199
Chris Wilson9d7730912012-11-27 16:22:52 +00002200 /* Preallocate the olr before touching the ring */
John Harrison6259cea2014-11-24 18:49:29 +00002201 ret = intel_ring_alloc_request(ring);
Chris Wilson9d7730912012-11-27 16:22:52 +00002202 if (ret)
2203 return ret;
2204
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002205 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002206 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002207}
2208
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002209/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002210int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002211{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002212 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002213 int ret;
2214
2215 if (num_dwords == 0)
2216 return 0;
2217
Chris Wilson18393f62014-04-09 09:19:40 +01002218 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002219 ret = intel_ring_begin(ring, num_dwords);
2220 if (ret)
2221 return ret;
2222
2223 while (num_dwords--)
2224 intel_ring_emit(ring, MI_NOOP);
2225
2226 intel_ring_advance(ring);
2227
2228 return 0;
2229}
2230
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002231void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002232{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002233 struct drm_device *dev = ring->dev;
2234 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002235
John Harrison6259cea2014-11-24 18:49:29 +00002236 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002237
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002238 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002239 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2240 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002241 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002242 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002243 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002244
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002245 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002246 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002247}
2248
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002249static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002250 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002251{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002252 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002253
2254 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002255
Chris Wilson12f55812012-07-05 17:14:01 +01002256 /* Disable notification that the ring is IDLE. The GT
2257 * will then assume that it is busy and bring it out of rc6.
2258 */
2259 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2260 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2261
2262 /* Clear the context id. Here be magic! */
2263 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2264
2265 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002266 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002267 GEN6_BSD_SLEEP_INDICATOR) == 0,
2268 50))
2269 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002270
Chris Wilson12f55812012-07-05 17:14:01 +01002271 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002272 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002273 POSTING_READ(RING_TAIL(ring->mmio_base));
2274
2275 /* Let the ring send IDLE messages to the GT again,
2276 * and so let it sleep to conserve power when idle.
2277 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002278 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002279 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002280}
2281
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002282static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002283 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002284{
Chris Wilson71a77e02011-02-02 12:13:49 +00002285 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002286 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002287
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002288 ret = intel_ring_begin(ring, 4);
2289 if (ret)
2290 return ret;
2291
Chris Wilson71a77e02011-02-02 12:13:49 +00002292 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002293 if (INTEL_INFO(ring->dev)->gen >= 8)
2294 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002295 /*
2296 * Bspec vol 1c.5 - video engine command streamer:
2297 * "If ENABLED, all TLBs will be invalidated once the flush
2298 * operation is complete. This bit is only valid when the
2299 * Post-Sync Operation field is a value of 1h or 3h."
2300 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002301 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002302 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2303 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002304 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002305 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002306 if (INTEL_INFO(ring->dev)->gen >= 8) {
2307 intel_ring_emit(ring, 0); /* upper addr */
2308 intel_ring_emit(ring, 0); /* value */
2309 } else {
2310 intel_ring_emit(ring, 0);
2311 intel_ring_emit(ring, MI_NOOP);
2312 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002313 intel_ring_advance(ring);
2314 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002315}
2316
2317static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002318gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002319 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002320 unsigned flags)
2321{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002322 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002323 int ret;
2324
2325 ret = intel_ring_begin(ring, 4);
2326 if (ret)
2327 return ret;
2328
2329 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002330 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002331 intel_ring_emit(ring, lower_32_bits(offset));
2332 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002333 intel_ring_emit(ring, MI_NOOP);
2334 intel_ring_advance(ring);
2335
2336 return 0;
2337}
2338
2339static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002340hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002341 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002342 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002343{
Akshay Joshi0206e352011-08-16 15:34:10 -04002344 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002345
Akshay Joshi0206e352011-08-16 15:34:10 -04002346 ret = intel_ring_begin(ring, 2);
2347 if (ret)
2348 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002349
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002350 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002351 MI_BATCH_BUFFER_START |
2352 (flags & I915_DISPATCH_SECURE ?
2353 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002354 /* bit0-7 is the length on GEN6+ */
2355 intel_ring_emit(ring, offset);
2356 intel_ring_advance(ring);
2357
2358 return 0;
2359}
2360
2361static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002362gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002363 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002364 unsigned flags)
2365{
2366 int ret;
2367
2368 ret = intel_ring_begin(ring, 2);
2369 if (ret)
2370 return ret;
2371
2372 intel_ring_emit(ring,
2373 MI_BATCH_BUFFER_START |
2374 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002375 /* bit0-7 is the length on GEN6+ */
2376 intel_ring_emit(ring, offset);
2377 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002378
Akshay Joshi0206e352011-08-16 15:34:10 -04002379 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002380}
2381
Chris Wilson549f7362010-10-19 11:19:32 +01002382/* Blitter support (SandyBridge+) */
2383
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002384static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002385 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002386{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002387 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002388 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002389 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002390 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002391
Daniel Vetter6a233c72011-12-14 13:57:07 +01002392 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002393 if (ret)
2394 return ret;
2395
Chris Wilson71a77e02011-02-02 12:13:49 +00002396 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002397 if (INTEL_INFO(ring->dev)->gen >= 8)
2398 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002399 /*
2400 * Bspec vol 1c.3 - blitter engine command streamer:
2401 * "If ENABLED, all TLBs will be invalidated once the flush
2402 * operation is complete. This bit is only valid when the
2403 * Post-Sync Operation field is a value of 1h or 3h."
2404 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002405 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002406 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002407 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002408 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002409 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002410 if (INTEL_INFO(ring->dev)->gen >= 8) {
2411 intel_ring_emit(ring, 0); /* upper addr */
2412 intel_ring_emit(ring, 0); /* value */
2413 } else {
2414 intel_ring_emit(ring, 0);
2415 intel_ring_emit(ring, MI_NOOP);
2416 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002417 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002418
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002419 if (!invalidate && flush) {
2420 if (IS_GEN7(dev))
2421 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2422 else if (IS_BROADWELL(dev))
2423 dev_priv->fbc.need_sw_cache_clean = true;
2424 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002425
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002426 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002427}
2428
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002429int intel_init_render_ring_buffer(struct drm_device *dev)
2430{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002431 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002432 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002433 struct drm_i915_gem_object *obj;
2434 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002435
Daniel Vetter59465b52012-04-11 22:12:48 +02002436 ring->name = "render ring";
2437 ring->id = RCS;
2438 ring->mmio_base = RENDER_RING_BASE;
2439
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002440 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002441 if (i915_semaphore_is_enabled(dev)) {
2442 obj = i915_gem_alloc_object(dev, 4096);
2443 if (obj == NULL) {
2444 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2445 i915.semaphores = 0;
2446 } else {
2447 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2448 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2449 if (ret != 0) {
2450 drm_gem_object_unreference(&obj->base);
2451 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2452 i915.semaphores = 0;
2453 } else
2454 dev_priv->semaphore_obj = obj;
2455 }
2456 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002457
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002458 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002459 ring->add_request = gen6_add_request;
2460 ring->flush = gen8_render_ring_flush;
2461 ring->irq_get = gen8_ring_get_irq;
2462 ring->irq_put = gen8_ring_put_irq;
2463 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2464 ring->get_seqno = gen6_ring_get_seqno;
2465 ring->set_seqno = ring_set_seqno;
2466 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002467 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002468 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002469 ring->semaphore.signal = gen8_rcs_signal;
2470 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002471 }
2472 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002473 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002474 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002475 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002476 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002477 ring->irq_get = gen6_ring_get_irq;
2478 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002479 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002480 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002481 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002482 if (i915_semaphore_is_enabled(dev)) {
2483 ring->semaphore.sync_to = gen6_ring_sync;
2484 ring->semaphore.signal = gen6_signal;
2485 /*
2486 * The current semaphore is only applied on pre-gen8
2487 * platform. And there is no VCS2 ring on the pre-gen8
2488 * platform. So the semaphore between RCS and VCS2 is
2489 * initialized as INVALID. Gen8 will initialize the
2490 * sema between VCS2 and RCS later.
2491 */
2492 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2493 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2494 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2495 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2496 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2497 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2498 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2499 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2500 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2501 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2502 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002503 } else if (IS_GEN5(dev)) {
2504 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002505 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002506 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002507 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002508 ring->irq_get = gen5_ring_get_irq;
2509 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002510 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2511 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002512 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002513 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002514 if (INTEL_INFO(dev)->gen < 4)
2515 ring->flush = gen2_render_ring_flush;
2516 else
2517 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002518 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002519 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002520 if (IS_GEN2(dev)) {
2521 ring->irq_get = i8xx_ring_get_irq;
2522 ring->irq_put = i8xx_ring_put_irq;
2523 } else {
2524 ring->irq_get = i9xx_ring_get_irq;
2525 ring->irq_put = i9xx_ring_put_irq;
2526 }
Daniel Vettere3670312012-04-11 22:12:53 +02002527 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002528 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002529 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002530
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002531 if (IS_HASWELL(dev))
2532 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002533 else if (IS_GEN8(dev))
2534 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002535 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002536 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2537 else if (INTEL_INFO(dev)->gen >= 4)
2538 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2539 else if (IS_I830(dev) || IS_845G(dev))
2540 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2541 else
2542 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002543 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002544 ring->cleanup = render_ring_cleanup;
2545
Daniel Vetterb45305f2012-12-17 16:21:27 +01002546 /* Workaround batchbuffer to combat CS tlb bug. */
2547 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002548 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002549 if (obj == NULL) {
2550 DRM_ERROR("Failed to allocate batch bo\n");
2551 return -ENOMEM;
2552 }
2553
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002554 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002555 if (ret != 0) {
2556 drm_gem_object_unreference(&obj->base);
2557 DRM_ERROR("Failed to ping batch bo\n");
2558 return ret;
2559 }
2560
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002561 ring->scratch.obj = obj;
2562 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002563 }
2564
Daniel Vetter99be1df2014-11-20 00:33:06 +01002565 ret = intel_init_ring_buffer(dev, ring);
2566 if (ret)
2567 return ret;
2568
2569 if (INTEL_INFO(dev)->gen >= 5) {
2570 ret = intel_init_pipe_control(ring);
2571 if (ret)
2572 return ret;
2573 }
2574
2575 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002576}
2577
2578int intel_init_bsd_ring_buffer(struct drm_device *dev)
2579{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002580 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002581 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002582
Daniel Vetter58fa3832012-04-11 22:12:49 +02002583 ring->name = "bsd ring";
2584 ring->id = VCS;
2585
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002586 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002587 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002588 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002589 /* gen6 bsd needs a special wa for tail updates */
2590 if (IS_GEN6(dev))
2591 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002592 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002593 ring->add_request = gen6_add_request;
2594 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002595 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002596 if (INTEL_INFO(dev)->gen >= 8) {
2597 ring->irq_enable_mask =
2598 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2599 ring->irq_get = gen8_ring_get_irq;
2600 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002601 ring->dispatch_execbuffer =
2602 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002603 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002604 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002605 ring->semaphore.signal = gen8_xcs_signal;
2606 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002607 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002608 } else {
2609 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2610 ring->irq_get = gen6_ring_get_irq;
2611 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002612 ring->dispatch_execbuffer =
2613 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002614 if (i915_semaphore_is_enabled(dev)) {
2615 ring->semaphore.sync_to = gen6_ring_sync;
2616 ring->semaphore.signal = gen6_signal;
2617 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2618 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2619 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2620 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2621 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2622 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2623 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2624 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2625 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2626 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2627 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002628 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002629 } else {
2630 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002631 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002632 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002633 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002634 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002635 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002636 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002637 ring->irq_get = gen5_ring_get_irq;
2638 ring->irq_put = gen5_ring_put_irq;
2639 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002640 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002641 ring->irq_get = i9xx_ring_get_irq;
2642 ring->irq_put = i9xx_ring_put_irq;
2643 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002644 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002645 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002646 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002647
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002648 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002649}
Chris Wilson549f7362010-10-19 11:19:32 +01002650
Zhao Yakui845f74a2014-04-17 10:37:37 +08002651/**
Damien Lespiau62659922015-01-29 14:13:40 +00002652 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002653 */
2654int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2655{
2656 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002657 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002658
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002659 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002660 ring->id = VCS2;
2661
2662 ring->write_tail = ring_write_tail;
2663 ring->mmio_base = GEN8_BSD2_RING_BASE;
2664 ring->flush = gen6_bsd_ring_flush;
2665 ring->add_request = gen6_add_request;
2666 ring->get_seqno = gen6_ring_get_seqno;
2667 ring->set_seqno = ring_set_seqno;
2668 ring->irq_enable_mask =
2669 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2670 ring->irq_get = gen8_ring_get_irq;
2671 ring->irq_put = gen8_ring_put_irq;
2672 ring->dispatch_execbuffer =
2673 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002674 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002675 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002676 ring->semaphore.signal = gen8_xcs_signal;
2677 GEN8_RING_SEMAPHORE_INIT;
2678 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002679 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002680
2681 return intel_init_ring_buffer(dev, ring);
2682}
2683
Chris Wilson549f7362010-10-19 11:19:32 +01002684int intel_init_blt_ring_buffer(struct drm_device *dev)
2685{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002686 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002687 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002688
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002689 ring->name = "blitter ring";
2690 ring->id = BCS;
2691
2692 ring->mmio_base = BLT_RING_BASE;
2693 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002694 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002695 ring->add_request = gen6_add_request;
2696 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002697 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002698 if (INTEL_INFO(dev)->gen >= 8) {
2699 ring->irq_enable_mask =
2700 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2701 ring->irq_get = gen8_ring_get_irq;
2702 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002703 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002704 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002705 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002706 ring->semaphore.signal = gen8_xcs_signal;
2707 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002708 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002709 } else {
2710 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2711 ring->irq_get = gen6_ring_get_irq;
2712 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002713 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002714 if (i915_semaphore_is_enabled(dev)) {
2715 ring->semaphore.signal = gen6_signal;
2716 ring->semaphore.sync_to = gen6_ring_sync;
2717 /*
2718 * The current semaphore is only applied on pre-gen8
2719 * platform. And there is no VCS2 ring on the pre-gen8
2720 * platform. So the semaphore between BCS and VCS2 is
2721 * initialized as INVALID. Gen8 will initialize the
2722 * sema between BCS and VCS2 later.
2723 */
2724 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2725 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2726 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2727 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2728 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2729 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2730 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2731 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2732 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2733 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2734 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002735 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002736 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002737
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002738 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002739}
Chris Wilsona7b97612012-07-20 12:41:08 +01002740
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002741int intel_init_vebox_ring_buffer(struct drm_device *dev)
2742{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002743 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002744 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002745
2746 ring->name = "video enhancement ring";
2747 ring->id = VECS;
2748
2749 ring->mmio_base = VEBOX_RING_BASE;
2750 ring->write_tail = ring_write_tail;
2751 ring->flush = gen6_ring_flush;
2752 ring->add_request = gen6_add_request;
2753 ring->get_seqno = gen6_ring_get_seqno;
2754 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002755
2756 if (INTEL_INFO(dev)->gen >= 8) {
2757 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002758 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002759 ring->irq_get = gen8_ring_get_irq;
2760 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002761 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002762 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002763 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002764 ring->semaphore.signal = gen8_xcs_signal;
2765 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002766 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002767 } else {
2768 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2769 ring->irq_get = hsw_vebox_get_irq;
2770 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002771 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002772 if (i915_semaphore_is_enabled(dev)) {
2773 ring->semaphore.sync_to = gen6_ring_sync;
2774 ring->semaphore.signal = gen6_signal;
2775 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2776 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2777 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2778 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2779 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2780 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2781 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2782 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2783 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2784 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2785 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002786 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002787 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002788
2789 return intel_init_ring_buffer(dev, ring);
2790}
2791
Chris Wilsona7b97612012-07-20 12:41:08 +01002792int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002793intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002794{
2795 int ret;
2796
2797 if (!ring->gpu_caches_dirty)
2798 return 0;
2799
2800 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2801 if (ret)
2802 return ret;
2803
2804 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2805
2806 ring->gpu_caches_dirty = false;
2807 return 0;
2808}
2809
2810int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002811intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002812{
2813 uint32_t flush_domains;
2814 int ret;
2815
2816 flush_domains = 0;
2817 if (ring->gpu_caches_dirty)
2818 flush_domains = I915_GEM_GPU_DOMAINS;
2819
2820 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2821 if (ret)
2822 return ret;
2823
2824 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2825
2826 ring->gpu_caches_dirty = false;
2827 return 0;
2828}
Chris Wilsone3efda42014-04-09 09:19:41 +01002829
2830void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002831intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002832{
2833 int ret;
2834
2835 if (!intel_ring_initialized(ring))
2836 return;
2837
2838 ret = intel_ring_idle(ring);
2839 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2840 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2841 ring->name, ret);
2842
2843 stop_ring(ring);
2844}