blob: 2e1e884ac86c03aa1ac19a96e44a712a530cd12c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059 PIPE_C,
60 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070061};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070063
Paulo Zanonia5c961d2012-10-24 15:59:34 -020064enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
Jesse Barnes80824002009-09-10 15:28:06 -070072enum plane {
73 PLANE_A = 0,
74 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080075 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070076};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080078
Ville Syrjälä06da8da2013-04-17 17:48:51 +030079#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
Eugeni Dodonov2b139522012-03-29 12:32:22 -030081enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
Paulo Zanonib97186f2013-05-03 12:15:36 -030091enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300101 POWER_DOMAIN_TRANSCODER_EDP,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300102 POWER_DOMAIN_VGA,
Imre Deakbddc7642013-10-16 17:25:49 +0300103
104 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300105};
106
Imre Deakbddc7642013-10-16 17:25:49 +0300107#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
108
Paulo Zanonib97186f2013-05-03 12:15:36 -0300109#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
110#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
111 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300112#define POWER_DOMAIN_TRANSCODER(tran) \
113 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
114 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300115
Imre Deakbddc7642013-10-16 17:25:49 +0300116#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
117 BIT(POWER_DOMAIN_PIPE_A) | \
118 BIT(POWER_DOMAIN_TRANSCODER_EDP))
119
Egbert Eich1d843f92013-02-25 12:06:49 -0500120enum hpd_pin {
121 HPD_NONE = 0,
122 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
123 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
124 HPD_CRT,
125 HPD_SDVO_B,
126 HPD_SDVO_C,
127 HPD_PORT_B,
128 HPD_PORT_C,
129 HPD_PORT_D,
130 HPD_NUM_PINS
131};
132
Chris Wilson2a2d5482012-12-03 11:49:06 +0000133#define I915_GEM_GPU_DOMAINS \
134 (I915_GEM_DOMAIN_RENDER | \
135 I915_GEM_DOMAIN_SAMPLER | \
136 I915_GEM_DOMAIN_COMMAND | \
137 I915_GEM_DOMAIN_INSTRUCTION | \
138 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700139
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700140#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800141
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200142#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
143 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
144 if ((intel_encoder)->base.crtc == (__crtc))
145
Daniel Vettere7b903d2013-06-05 13:34:14 +0200146struct drm_i915_private;
147
Daniel Vettere2b78262013-06-07 23:10:03 +0200148enum intel_dpll_id {
149 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
150 /* real shared dpll ids must be >= 0 */
151 DPLL_ID_PCH_PLL_A,
152 DPLL_ID_PCH_PLL_B,
153};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100154#define I915_NUM_PLLS 2
155
Daniel Vetter53589012013-06-05 13:34:16 +0200156struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200157 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200158 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200159 uint32_t fp0;
160 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200161};
162
Daniel Vetter46edb022013-06-05 13:34:12 +0200163struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 int refcount; /* count of number of CRTCs sharing this PLL */
165 int active; /* count of number of active CRTCs (i.e. DPMS on) */
166 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200167 const char *name;
168 /* should match the index in the dev_priv->shared_dplls array */
169 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200170 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200171 void (*mode_set)(struct drm_i915_private *dev_priv,
172 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200173 void (*enable)(struct drm_i915_private *dev_priv,
174 struct intel_shared_dpll *pll);
175 void (*disable)(struct drm_i915_private *dev_priv,
176 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200177 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
178 struct intel_shared_dpll *pll,
179 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100182/* Used by dp and fdi links */
183struct intel_link_m_n {
184 uint32_t tu;
185 uint32_t gmch_m;
186 uint32_t gmch_n;
187 uint32_t link_m;
188 uint32_t link_n;
189};
190
191void intel_link_compute_m_n(int bpp, int nlanes,
192 int pixel_clock, int link_clock,
193 struct intel_link_m_n *m_n);
194
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300195struct intel_ddi_plls {
196 int spll_refcount;
197 int wrpll1_refcount;
198 int wrpll2_refcount;
199};
200
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201/* Interface history:
202 *
203 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100204 * 1.2: Add Power Management
205 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100206 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000207 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000208 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
209 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 */
211#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000212#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213#define DRIVER_PATCHLEVEL 0
214
Chris Wilson23bc5982010-09-29 16:10:57 +0100215#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100216#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700217
Dave Airlie71acb5e2008-12-30 20:31:46 +1000218#define I915_GEM_PHYS_CURSOR_0 1
219#define I915_GEM_PHYS_CURSOR_1 2
220#define I915_GEM_PHYS_OVERLAY_REGS 3
221#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
222
223struct drm_i915_gem_phys_object {
224 int id;
225 struct page **page_list;
226 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000227 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000228};
229
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700230struct opregion_header;
231struct opregion_acpi;
232struct opregion_swsci;
233struct opregion_asle;
234
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100235struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700236 struct opregion_header __iomem *header;
237 struct opregion_acpi __iomem *acpi;
238 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300239 u32 swsci_gbda_sub_functions;
240 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700241 struct opregion_asle __iomem *asle;
242 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000243 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100244};
Chris Wilson44834a62010-08-19 16:09:23 +0100245#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100246
Chris Wilson6ef3d422010-08-04 20:26:07 +0100247struct intel_overlay;
248struct intel_overlay_error_state;
249
Dave Airlie7c1c2872008-11-28 14:22:24 +1000250struct drm_i915_master_private {
251 drm_local_map_t *sarea;
252 struct _drm_i915_sarea *sarea_priv;
253};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800254#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300255#define I915_MAX_NUM_FENCES 32
256/* 32 fences + sign bit for FENCE_REG_NONE */
257#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800258
259struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200260 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000261 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100262 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800263};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000264
yakui_zhao9b9d1722009-05-31 17:17:17 +0800265struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100266 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800267 u8 dvo_port;
268 u8 slave_addr;
269 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100270 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400271 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800272};
273
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000274struct intel_display_error_state;
275
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700276struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200277 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700278 u32 eir;
279 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700280 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700281 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000282 u32 derrmr;
283 u32 forcewake;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700284 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800285 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100286 u32 tail[I915_NUM_RINGS];
287 u32 head[I915_NUM_RINGS];
Chris Wilson0f3b6842013-01-15 12:05:55 +0000288 u32 ctl[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100289 u32 ipeir[I915_NUM_RINGS];
290 u32 ipehr[I915_NUM_RINGS];
291 u32 instdone[I915_NUM_RINGS];
292 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100293 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000294 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100295 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100296 /* our own tracking of ring head and tail */
297 u32 cpu_ring_head[I915_NUM_RINGS];
298 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100299 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700300 u32 err_int; /* gen7 */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100301 u32 instpm[I915_NUM_RINGS];
302 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700303 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100304 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000305 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100306 u32 fault_reg[I915_NUM_RINGS];
307 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100308 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200309 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700310 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000311 struct drm_i915_error_ring {
312 struct drm_i915_error_object {
313 int page_count;
314 u32 gtt_offset;
315 u32 *pages[0];
Ben Widawsky8c123e52013-03-04 17:00:29 -0800316 } *ringbuffer, *batchbuffer, *ctx;
Chris Wilson52d39a22012-02-15 11:25:37 +0000317 struct drm_i915_error_request {
318 long jiffies;
319 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000320 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000321 } *requests;
322 int num_requests;
323 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000324 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000325 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000326 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100327 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000328 u32 gtt_offset;
329 u32 read_domains;
330 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200331 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000332 s32 pinned:2;
333 u32 tiling:2;
334 u32 dirty:1;
335 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100336 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100337 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700338 } **active_bo, **pinned_bo;
339 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100340 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000341 struct intel_display_error_state *display;
Mika Kuoppalada661462013-09-06 16:03:28 +0300342 int hangcheck_score[I915_NUM_RINGS];
343 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700344};
345
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100346struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100347struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200348struct intel_limit;
349struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100350
Jesse Barnese70236a2009-09-21 10:42:27 -0700351struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400352 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700353 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
354 void (*disable_fbc)(struct drm_device *dev);
355 int (*get_display_clock_speed)(struct drm_device *dev);
356 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200357 /**
358 * find_dpll() - Find the best values for the PLL
359 * @limit: limits for the PLL
360 * @crtc: current CRTC
361 * @target: target frequency in kHz
362 * @refclk: reference clock frequency in kHz
363 * @match_clock: if provided, @best_clock P divider must
364 * match the P divider from @match_clock
365 * used for LVDS downclocking
366 * @best_clock: best PLL values found
367 *
368 * Returns true on success, false on failure.
369 */
370 bool (*find_dpll)(const struct intel_limit *limit,
371 struct drm_crtc *crtc,
372 int target, int refclk,
373 struct dpll *match_clock,
374 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300375 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300376 void (*update_sprite_wm)(struct drm_plane *plane,
377 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300378 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300379 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200380 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100381 /* Returns the active state of the crtc, and if the crtc is active,
382 * fills out the pipe-config with the hw state. */
383 bool (*get_pipe_config)(struct intel_crtc *,
384 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700385 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700386 int x, int y,
387 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200388 void (*crtc_enable)(struct drm_crtc *crtc);
389 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100390 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800391 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300392 struct drm_crtc *crtc,
393 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700394 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700395 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700396 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
397 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700398 struct drm_i915_gem_object *obj,
399 uint32_t flags);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700400 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
401 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100402 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700403 /* clock updates for mode set */
404 /* cursor updates */
405 /* render clock increase/decrease */
406 /* display clock increase/decrease */
407 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700408};
409
Chris Wilson907b28c2013-07-19 20:36:52 +0100410struct intel_uncore_funcs {
Chris Wilson990bbda2012-07-02 11:51:02 -0300411 void (*force_wake_get)(struct drm_i915_private *dev_priv);
412 void (*force_wake_put)(struct drm_i915_private *dev_priv);
Ben Widawsky0b274482013-10-04 21:22:51 -0700413
414 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
415 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
416 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
417 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
418
419 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
420 uint8_t val, bool trace);
421 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
422 uint16_t val, bool trace);
423 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
424 uint32_t val, bool trace);
425 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
426 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300427};
428
Chris Wilson907b28c2013-07-19 20:36:52 +0100429struct intel_uncore {
430 spinlock_t lock; /** lock is also taken in irq contexts. */
431
432 struct intel_uncore_funcs funcs;
433
434 unsigned fifo_count;
435 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100436
437 struct delayed_work force_wake_work;
Chris Wilson907b28c2013-07-19 20:36:52 +0100438};
439
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100440#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
441 func(is_mobile) sep \
442 func(is_i85x) sep \
443 func(is_i915g) sep \
444 func(is_i945gm) sep \
445 func(is_g33) sep \
446 func(need_gfx_hws) sep \
447 func(is_g4x) sep \
448 func(is_pineview) sep \
449 func(is_broadwater) sep \
450 func(is_crestline) sep \
451 func(is_ivybridge) sep \
452 func(is_valleyview) sep \
453 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700454 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100455 func(has_fbc) sep \
456 func(has_pipe_cxsr) sep \
457 func(has_hotplug) sep \
458 func(cursor_needs_physical) sep \
459 func(has_overlay) sep \
460 func(overlay_needs_physical) sep \
461 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100462 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100463 func(has_ddi) sep \
464 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200465
Damien Lespiaua587f772013-04-22 18:40:38 +0100466#define DEFINE_FLAG(name) u8 name:1
467#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200468
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500469struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200470 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700471 u8 num_pipes:3;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000472 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700473 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100474 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500475};
476
Damien Lespiaua587f772013-04-22 18:40:38 +0100477#undef DEFINE_FLAG
478#undef SEP_SEMICOLON
479
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800480enum i915_cache_level {
481 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100482 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
483 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
484 caches, eg sampler/render caches, and the
485 large Last-Level-Cache. LLC is coherent with
486 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100487 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800488};
489
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700490typedef uint32_t gen6_gtt_pte_t;
491
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700492struct i915_address_space {
Ben Widawsky93bd8642013-07-16 16:50:06 -0700493 struct drm_mm mm;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700494 struct drm_device *dev;
Ben Widawskya7bbbd62013-07-16 16:50:07 -0700495 struct list_head global_link;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700496 unsigned long start; /* Start offset always 0 for dri2 */
497 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
498
499 struct {
500 dma_addr_t addr;
501 struct page *page;
502 } scratch;
503
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700504 /**
505 * List of objects currently involved in rendering.
506 *
507 * Includes buffers having the contents of their GPU caches
508 * flushed, not necessarily primitives. last_rendering_seqno
509 * represents when the rendering involved will be completed.
510 *
511 * A reference is held on the buffer while on this list.
512 */
513 struct list_head active_list;
514
515 /**
516 * LRU list of objects which are not in the ringbuffer and
517 * are ready to unbind, but are still in the GTT.
518 *
519 * last_rendering_seqno is 0 while an object is in this list.
520 *
521 * A reference is not held on the buffer while on this list,
522 * as merely being GTT-bound shouldn't prevent its being
523 * freed, and we'll pull it off the list in the free path.
524 */
525 struct list_head inactive_list;
526
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700527 /* FIXME: Need a more generic return type */
528 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
529 enum i915_cache_level level);
530 void (*clear_range)(struct i915_address_space *vm,
531 unsigned int first_entry,
532 unsigned int num_entries);
533 void (*insert_entries)(struct i915_address_space *vm,
534 struct sg_table *st,
535 unsigned int first_entry,
536 enum i915_cache_level cache_level);
537 void (*cleanup)(struct i915_address_space *vm);
538};
539
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800540/* The Graphics Translation Table is the way in which GEN hardware translates a
541 * Graphics Virtual Address into a Physical Address. In addition to the normal
542 * collateral associated with any va->pa translations GEN hardware also has a
543 * portion of the GTT which can be mapped by the CPU and remain both coherent
544 * and correct (in cases like swizzling). That region is referred to as GMADR in
545 * the spec.
546 */
547struct i915_gtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700548 struct i915_address_space base;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800549 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800550
551 unsigned long mappable_end; /* End offset that we can CPU map */
552 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
553 phys_addr_t mappable_base; /* PA of our GMADR */
554
555 /** "Graphics Stolen Memory" holds the global PTEs */
556 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800557
558 bool do_idle_maps;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800559
Ben Widawsky911bdf02013-06-27 16:30:23 -0700560 int mtrr;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800561
562 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800563 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800564 size_t *stolen, phys_addr_t *mappable_base,
565 unsigned long *mappable_end);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800566};
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700567#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800568
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100569struct i915_hw_ppgtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700570 struct i915_address_space base;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100571 unsigned num_pd_entries;
572 struct page **pt_pages;
573 uint32_t pd_offset;
574 dma_addr_t *pt_dma_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800575
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700576 int (*enable)(struct drm_device *dev);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100577};
578
Ben Widawsky0b02e792013-07-31 17:00:08 -0700579/**
580 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
581 * VMA's presence cannot be guaranteed before binding, or after unbinding the
582 * object into/from the address space.
583 *
584 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
Ben Widawsky2f633152013-07-17 12:19:03 -0700585 * will always be <= an objects lifetime. So object refcounting should cover us.
586 */
587struct i915_vma {
588 struct drm_mm_node node;
589 struct drm_i915_gem_object *obj;
590 struct i915_address_space *vm;
591
Ben Widawskyca191b12013-07-31 17:00:14 -0700592 /** This object's place on the active/inactive lists */
593 struct list_head mm_list;
594
Ben Widawsky2f633152013-07-17 12:19:03 -0700595 struct list_head vma_link; /* Link in the object's VMA list */
Ben Widawsky82a55ad2013-08-14 11:38:34 +0200596
597 /** This vma's place in the batchbuffer or on the eviction list */
598 struct list_head exec_list;
599
Ben Widawsky27173f12013-08-14 11:38:36 +0200600 /**
601 * Used for performing relocations during execbuffer insertion.
602 */
603 struct hlist_node exec_node;
604 unsigned long exec_handle;
605 struct drm_i915_gem_exec_object2 *exec_entry;
606
Daniel Vetter02e792f2009-09-15 22:57:34 +0200607};
608
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300609struct i915_ctx_hang_stats {
610 /* This context had batch pending when hang was declared */
611 unsigned batch_pending;
612
613 /* This context had batch active when hang was declared */
614 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300615
616 /* Time when this context was last blamed for a GPU reset */
617 unsigned long guilty_ts;
618
619 /* This context is banned to submit more work */
620 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300621};
Ben Widawsky40521052012-06-04 14:42:43 -0700622
623/* This must match up with the value previously used for execbuf2.rsvd1. */
624#define DEFAULT_CONTEXT_ID 0
625struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300626 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700627 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700628 bool is_initialized;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700629 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700630 struct drm_i915_file_private *file_priv;
631 struct intel_ring_buffer *ring;
632 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300633 struct i915_ctx_hang_stats hang_stats;
Ben Widawskya33afea2013-09-17 21:12:45 -0700634
635 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700636};
637
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700638struct i915_fbc {
639 unsigned long size;
640 unsigned int fb_id;
641 enum plane plane;
642 int y;
643
644 struct drm_mm_node *compressed_fb;
645 struct drm_mm_node *compressed_llb;
646
647 struct intel_fbc_work {
648 struct delayed_work work;
649 struct drm_crtc *crtc;
650 struct drm_framebuffer *fb;
651 int interval;
652 } *fbc_work;
653
Chris Wilson29ebf902013-07-27 17:23:55 +0100654 enum no_fbc_reason {
655 FBC_OK, /* FBC is enabled */
656 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700657 FBC_NO_OUTPUT, /* no outputs enabled to compress */
658 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
659 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
660 FBC_MODE_TOO_LARGE, /* mode too large for compression */
661 FBC_BAD_PLANE, /* fbc not supported on plane */
662 FBC_NOT_TILED, /* buffer not tiled */
663 FBC_MULTIPLE_PIPES, /* more than one pipe active */
664 FBC_MODULE_PARAM,
665 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
666 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800667};
668
Rodrigo Vivia031d702013-10-03 16:15:06 -0300669struct i915_psr {
670 bool sink_support;
671 bool source_ok;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300672};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700673
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800674enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300675 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800676 PCH_IBX, /* Ibexpeak PCH */
677 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300678 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700679 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800680};
681
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200682enum intel_sbi_destination {
683 SBI_ICLK,
684 SBI_MPHY,
685};
686
Jesse Barnesb690e962010-07-19 13:53:12 -0700687#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700688#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100689#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Kamal Mostafae85843b2013-07-19 15:02:01 -0700690#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
Jesse Barnesb690e962010-07-19 13:53:12 -0700691
Dave Airlie8be48d92010-03-30 05:34:14 +0000692struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100693struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000694
Daniel Vetterc2b91522012-02-14 22:37:19 +0100695struct intel_gmbus {
696 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000697 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100698 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100699 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100700 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100701 struct drm_i915_private *dev_priv;
702};
703
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100704struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000705 u8 saveLBB;
706 u32 saveDSPACNTR;
707 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000708 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000709 u32 savePIPEACONF;
710 u32 savePIPEBCONF;
711 u32 savePIPEASRC;
712 u32 savePIPEBSRC;
713 u32 saveFPA0;
714 u32 saveFPA1;
715 u32 saveDPLL_A;
716 u32 saveDPLL_A_MD;
717 u32 saveHTOTAL_A;
718 u32 saveHBLANK_A;
719 u32 saveHSYNC_A;
720 u32 saveVTOTAL_A;
721 u32 saveVBLANK_A;
722 u32 saveVSYNC_A;
723 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000724 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800725 u32 saveTRANS_HTOTAL_A;
726 u32 saveTRANS_HBLANK_A;
727 u32 saveTRANS_HSYNC_A;
728 u32 saveTRANS_VTOTAL_A;
729 u32 saveTRANS_VBLANK_A;
730 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000731 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000732 u32 saveDSPASTRIDE;
733 u32 saveDSPASIZE;
734 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700735 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000736 u32 saveDSPASURF;
737 u32 saveDSPATILEOFF;
738 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700739 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000740 u32 saveBLC_PWM_CTL;
741 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800742 u32 saveBLC_CPU_PWM_CTL;
743 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000744 u32 saveFPB0;
745 u32 saveFPB1;
746 u32 saveDPLL_B;
747 u32 saveDPLL_B_MD;
748 u32 saveHTOTAL_B;
749 u32 saveHBLANK_B;
750 u32 saveHSYNC_B;
751 u32 saveVTOTAL_B;
752 u32 saveVBLANK_B;
753 u32 saveVSYNC_B;
754 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000755 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800756 u32 saveTRANS_HTOTAL_B;
757 u32 saveTRANS_HBLANK_B;
758 u32 saveTRANS_HSYNC_B;
759 u32 saveTRANS_VTOTAL_B;
760 u32 saveTRANS_VBLANK_B;
761 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000762 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000763 u32 saveDSPBSTRIDE;
764 u32 saveDSPBSIZE;
765 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700766 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000767 u32 saveDSPBSURF;
768 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700769 u32 saveVGA0;
770 u32 saveVGA1;
771 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000772 u32 saveVGACNTRL;
773 u32 saveADPA;
774 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700775 u32 savePP_ON_DELAYS;
776 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000777 u32 saveDVOA;
778 u32 saveDVOB;
779 u32 saveDVOC;
780 u32 savePP_ON;
781 u32 savePP_OFF;
782 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700783 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000784 u32 savePFIT_CONTROL;
785 u32 save_palette_a[256];
786 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700787 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000788 u32 saveFBC_CFB_BASE;
789 u32 saveFBC_LL_BASE;
790 u32 saveFBC_CONTROL;
791 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000792 u32 saveIER;
793 u32 saveIIR;
794 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800795 u32 saveDEIER;
796 u32 saveDEIMR;
797 u32 saveGTIER;
798 u32 saveGTIMR;
799 u32 saveFDI_RXA_IMR;
800 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800801 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800802 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000803 u32 saveSWF0[16];
804 u32 saveSWF1[16];
805 u32 saveSWF2[3];
806 u8 saveMSR;
807 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800808 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000809 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000810 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000811 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000812 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200813 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000814 u32 saveCURACNTR;
815 u32 saveCURAPOS;
816 u32 saveCURABASE;
817 u32 saveCURBCNTR;
818 u32 saveCURBPOS;
819 u32 saveCURBBASE;
820 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700821 u32 saveDP_B;
822 u32 saveDP_C;
823 u32 saveDP_D;
824 u32 savePIPEA_GMCH_DATA_M;
825 u32 savePIPEB_GMCH_DATA_M;
826 u32 savePIPEA_GMCH_DATA_N;
827 u32 savePIPEB_GMCH_DATA_N;
828 u32 savePIPEA_DP_LINK_M;
829 u32 savePIPEB_DP_LINK_M;
830 u32 savePIPEA_DP_LINK_N;
831 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800832 u32 saveFDI_RXA_CTL;
833 u32 saveFDI_TXA_CTL;
834 u32 saveFDI_RXB_CTL;
835 u32 saveFDI_TXB_CTL;
836 u32 savePFA_CTL_1;
837 u32 savePFB_CTL_1;
838 u32 savePFA_WIN_SZ;
839 u32 savePFB_WIN_SZ;
840 u32 savePFA_WIN_POS;
841 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000842 u32 savePCH_DREF_CONTROL;
843 u32 saveDISP_ARB_CTL;
844 u32 savePIPEA_DATA_M1;
845 u32 savePIPEA_DATA_N1;
846 u32 savePIPEA_LINK_M1;
847 u32 savePIPEA_LINK_N1;
848 u32 savePIPEB_DATA_M1;
849 u32 savePIPEB_DATA_N1;
850 u32 savePIPEB_LINK_M1;
851 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000852 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400853 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100854};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100855
856struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200857 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100858 struct work_struct work;
859 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200860
Daniel Vetterc85aa882012-11-02 19:55:03 +0100861 /* The below variables an all the rps hw state are protected by
862 * dev->struct mutext. */
863 u8 cur_delay;
864 u8 min_delay;
865 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700866 u8 rpe_delay;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100867 u8 rp1_delay;
868 u8 rp0_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700869 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700870
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100871 int last_adj;
872 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
873
Chris Wilsonc0951f02013-10-10 21:58:50 +0100874 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700875 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700876
877 /*
878 * Protects RPS/RC6 register access and PCU communication.
879 * Must be taken after struct_mutex if nested.
880 */
881 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100882};
883
Daniel Vetter1a240d42012-11-29 22:18:51 +0100884/* defined intel_pm.c */
885extern spinlock_t mchdev_lock;
886
Daniel Vetterc85aa882012-11-02 19:55:03 +0100887struct intel_ilk_power_mgmt {
888 u8 cur_delay;
889 u8 min_delay;
890 u8 max_delay;
891 u8 fmax;
892 u8 fstart;
893
894 u64 last_count1;
895 unsigned long last_time1;
896 unsigned long chipset_power;
897 u64 last_count2;
898 struct timespec last_time2;
899 unsigned long gfx_power;
900 u8 corr;
901
902 int c_m;
903 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100904
905 struct drm_i915_gem_object *pwrctx;
906 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100907};
908
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800909/* Power well structure for haswell */
910struct i915_power_well {
911 struct drm_device *device;
Imre Deak959cbc12013-10-16 17:25:50 +0300912 struct mutex lock;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800913 /* power well enable/disable usage count */
914 int count;
915 int i915_request;
916};
917
Daniel Vetter231f42a2012-11-02 19:55:05 +0100918struct i915_dri1_state {
919 unsigned allow_batchbuffer : 1;
920 u32 __iomem *gfx_hws_cpu_addr;
921
922 unsigned int cpp;
923 int back_offset;
924 int front_offset;
925 int current_page;
926 int page_flipping;
927
928 uint32_t counter;
929};
930
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200931struct i915_ums_state {
932 /**
933 * Flag if the X Server, and thus DRM, is not currently in
934 * control of the device.
935 *
936 * This is set between LeaveVT and EnterVT. It needs to be
937 * replaced with a semaphore. It also needs to be
938 * transitioned away from for kernel modesetting.
939 */
940 int mm_suspended;
941};
942
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700943#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100944struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700945 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100946 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700947 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100948};
949
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100950struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100951 /** Memory allocator for GTT stolen memory */
952 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100953 /** List of all objects in gtt_space. Used to restore gtt
954 * mappings on resume */
955 struct list_head bound_list;
956 /**
957 * List of objects which are not bound to the GTT (thus
958 * are idle and not used by the GPU) but still have
959 * (presumably uncached) pages still attached.
960 */
961 struct list_head unbound_list;
962
963 /** Usable portion of the GTT for GEM */
964 unsigned long stolen_base; /* limited to low memory (32-bit) */
965
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100966 /** PPGTT used for aliasing the PPGTT with the GTT */
967 struct i915_hw_ppgtt *aliasing_ppgtt;
968
969 struct shrinker inactive_shrinker;
970 bool shrinker_no_lock_stealing;
971
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100972 /** LRU list of objects with fence regs on them. */
973 struct list_head fence_list;
974
975 /**
976 * We leave the user IRQ off as much as possible,
977 * but this means that requests will finish and never
978 * be retired once the system goes idle. Set a timer to
979 * fire periodically while the ring is running. When it
980 * fires, go retire requests.
981 */
982 struct delayed_work retire_work;
983
984 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +0100985 * When we detect an idle GPU, we want to turn on
986 * powersaving features. So once we see that there
987 * are no more requests outstanding and no more
988 * arrive within a small period of time, we fire
989 * off the idle_work.
990 */
991 struct delayed_work idle_work;
992
993 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100994 * Are we in a non-interruptible section of code like
995 * modesetting?
996 */
997 bool interruptible;
998
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100999 /** Bit 6 swizzling required for X tiling */
1000 uint32_t bit_6_swizzle_x;
1001 /** Bit 6 swizzling required for Y tiling */
1002 uint32_t bit_6_swizzle_y;
1003
1004 /* storage for physical objects */
1005 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1006
1007 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001008 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001009 size_t object_memory;
1010 u32 object_count;
1011};
1012
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001013struct drm_i915_error_state_buf {
1014 unsigned bytes;
1015 unsigned size;
1016 int err;
1017 u8 *buf;
1018 loff_t start;
1019 loff_t pos;
1020};
1021
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001022struct i915_error_state_file_priv {
1023 struct drm_device *dev;
1024 struct drm_i915_error_state *error;
1025};
1026
Daniel Vetter99584db2012-11-14 17:14:04 +01001027struct i915_gpu_error {
1028 /* For hangcheck timer */
1029#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1030#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001031 /* Hang gpu twice in this window and your context gets banned */
1032#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1033
Daniel Vetter99584db2012-11-14 17:14:04 +01001034 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001035
1036 /* For reset and error_state handling. */
1037 spinlock_t lock;
1038 /* Protected by the above dev->gpu_error.lock. */
1039 struct drm_i915_error_state *first_error;
1040 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001041
Chris Wilson094f9a52013-09-25 17:34:55 +01001042
1043 unsigned long missed_irq_rings;
1044
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001045 /**
Daniel Vetterf69061b2012-12-06 09:01:42 +01001046 * State variable and reset counter controlling the reset flow
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001047 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001048 * Upper bits are for the reset counter. This counter is used by the
1049 * wait_seqno code to race-free noticed that a reset event happened and
1050 * that it needs to restart the entire ioctl (since most likely the
1051 * seqno it waited for won't ever signal anytime soon).
1052 *
1053 * This is important for lock-free wait paths, where no contended lock
1054 * naturally enforces the correct ordering between the bail-out of the
1055 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001056 *
1057 * Lowest bit controls the reset state machine: Set means a reset is in
1058 * progress. This state will (presuming we don't have any bugs) decay
1059 * into either unset (successful reset) or the special WEDGED value (hw
1060 * terminally sour). All waiters on the reset_queue will be woken when
1061 * that happens.
1062 */
1063 atomic_t reset_counter;
1064
1065 /**
1066 * Special values/flags for reset_counter
1067 *
1068 * Note that the code relies on
1069 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1070 * being true.
1071 */
1072#define I915_RESET_IN_PROGRESS_FLAG 1
1073#define I915_WEDGED 0xffffffff
1074
1075 /**
1076 * Waitqueue to signal when the reset has completed. Used by clients
1077 * that wait for dev_priv->mm.wedged to settle.
1078 */
1079 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001080
Daniel Vetter99584db2012-11-14 17:14:04 +01001081 /* For gpu hang simulation. */
1082 unsigned int stop_rings;
Chris Wilson094f9a52013-09-25 17:34:55 +01001083
1084 /* For missed irq/seqno simulation. */
1085 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001086};
1087
Zhang Ruib8efb172013-02-05 15:41:53 +08001088enum modeset_restore {
1089 MODESET_ON_LID_OPEN,
1090 MODESET_DONE,
1091 MODESET_SUSPENDED,
1092};
1093
Paulo Zanoni6acab152013-09-12 17:06:24 -03001094struct ddi_vbt_port_info {
1095 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001096
1097 uint8_t supports_dvi:1;
1098 uint8_t supports_hdmi:1;
1099 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001100};
1101
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001102struct intel_vbt_data {
1103 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1104 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1105
1106 /* Feature bits */
1107 unsigned int int_tv_support:1;
1108 unsigned int lvds_dither:1;
1109 unsigned int lvds_vbt:1;
1110 unsigned int int_crt_support:1;
1111 unsigned int lvds_use_ssc:1;
1112 unsigned int display_clock_mode:1;
1113 unsigned int fdi_rx_polarity_inverted:1;
1114 int lvds_ssc_freq;
1115 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1116
1117 /* eDP */
1118 int edp_rate;
1119 int edp_lanes;
1120 int edp_preemphasis;
1121 int edp_vswing;
1122 bool edp_initialized;
1123 bool edp_support;
1124 int edp_bpp;
1125 struct edp_power_seq edp_pps;
1126
Shobhit Kumard17c5442013-08-27 15:12:25 +03001127 /* MIPI DSI */
1128 struct {
1129 u16 panel_id;
1130 } dsi;
1131
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001132 int crt_ddc_pin;
1133
1134 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001135 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001136
1137 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001138};
1139
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001140enum intel_ddb_partitioning {
1141 INTEL_DDB_PART_1_2,
1142 INTEL_DDB_PART_5_6, /* IVB+ */
1143};
1144
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001145struct intel_wm_level {
1146 bool enable;
1147 uint32_t pri_val;
1148 uint32_t spr_val;
1149 uint32_t cur_val;
1150 uint32_t fbc_val;
1151};
1152
Ville Syrjälä609cede2013-10-09 19:18:03 +03001153struct hsw_wm_values {
1154 uint32_t wm_pipe[3];
1155 uint32_t wm_lp[3];
1156 uint32_t wm_lp_spr[3];
1157 uint32_t wm_linetime[3];
1158 bool enable_fbc_wm;
1159 enum intel_ddb_partitioning partitioning;
1160};
1161
Paulo Zanonic67a4702013-08-19 13:18:09 -03001162/*
1163 * This struct tracks the state needed for the Package C8+ feature.
1164 *
1165 * Package states C8 and deeper are really deep PC states that can only be
1166 * reached when all the devices on the system allow it, so even if the graphics
1167 * device allows PC8+, it doesn't mean the system will actually get to these
1168 * states.
1169 *
1170 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1171 * is disabled and the GPU is idle. When these conditions are met, we manually
1172 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1173 * refclk to Fclk.
1174 *
1175 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1176 * the state of some registers, so when we come back from PC8+ we need to
1177 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1178 * need to take care of the registers kept by RC6.
1179 *
1180 * The interrupt disabling is part of the requirements. We can only leave the
1181 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1182 * can lock the machine.
1183 *
1184 * Ideally every piece of our code that needs PC8+ disabled would call
1185 * hsw_disable_package_c8, which would increment disable_count and prevent the
1186 * system from reaching PC8+. But we don't have a symmetric way to do this for
1187 * everything, so we have the requirements_met and gpu_idle variables. When we
1188 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1189 * increase it in the opposite case. The requirements_met variable is true when
1190 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1191 * variable is true when the GPU is idle.
1192 *
1193 * In addition to everything, we only actually enable PC8+ if disable_count
1194 * stays at zero for at least some seconds. This is implemented with the
1195 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1196 * consecutive times when all screens are disabled and some background app
1197 * queries the state of our connectors, or we have some application constantly
1198 * waking up to use the GPU. Only after the enable_work function actually
1199 * enables PC8+ the "enable" variable will become true, which means that it can
1200 * be false even if disable_count is 0.
1201 *
1202 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1203 * goes back to false exactly before we reenable the IRQs. We use this variable
1204 * to check if someone is trying to enable/disable IRQs while they're supposed
1205 * to be disabled. This shouldn't happen and we'll print some error messages in
1206 * case it happens, but if it actually happens we'll also update the variables
1207 * inside struct regsave so when we restore the IRQs they will contain the
1208 * latest expected values.
1209 *
1210 * For more, read "Display Sequences for Package C8" on our documentation.
1211 */
1212struct i915_package_c8 {
1213 bool requirements_met;
1214 bool gpu_idle;
1215 bool irqs_disabled;
1216 /* Only true after the delayed work task actually enables it. */
1217 bool enabled;
1218 int disable_count;
1219 struct mutex lock;
1220 struct delayed_work enable_work;
1221
1222 struct {
1223 uint32_t deimr;
1224 uint32_t sdeimr;
1225 uint32_t gtimr;
1226 uint32_t gtier;
1227 uint32_t gen6_pmimr;
1228 } regsave;
1229};
1230
Daniel Vetter926321d2013-10-16 13:30:34 +02001231enum intel_pipe_crc_source {
1232 INTEL_PIPE_CRC_SOURCE_NONE,
1233 INTEL_PIPE_CRC_SOURCE_PLANE1,
1234 INTEL_PIPE_CRC_SOURCE_PLANE2,
1235 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001236 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001237 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1238 INTEL_PIPE_CRC_SOURCE_TV,
1239 INTEL_PIPE_CRC_SOURCE_DP_B,
1240 INTEL_PIPE_CRC_SOURCE_DP_C,
1241 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter926321d2013-10-16 13:30:34 +02001242 INTEL_PIPE_CRC_SOURCE_MAX,
1243};
1244
Shuang He8bf1e9f2013-10-15 18:55:27 +01001245struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001246 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001247 uint32_t crc[5];
1248};
1249
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001250#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001251struct intel_pipe_crc {
Damien Lespiaube5c7a92013-10-15 18:55:41 +01001252 atomic_t available; /* exclusive access to the device */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001253 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001254 enum intel_pipe_crc_source source;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001255 atomic_t head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001256 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001257};
1258
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001259typedef struct drm_i915_private {
1260 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001261 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001262
1263 const struct intel_device_info *info;
1264
1265 int relative_constants_mode;
1266
1267 void __iomem *regs;
1268
Chris Wilson907b28c2013-07-19 20:36:52 +01001269 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001270
1271 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1272
Daniel Vetter28c70f12012-12-01 13:53:45 +01001273
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001274 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1275 * controller on different i2c buses. */
1276 struct mutex gmbus_mutex;
1277
1278 /**
1279 * Base address of the gmbus and gpio block.
1280 */
1281 uint32_t gpio_mmio_base;
1282
Daniel Vetter28c70f12012-12-01 13:53:45 +01001283 wait_queue_head_t gmbus_wait_queue;
1284
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001285 struct pci_dev *bridge_dev;
1286 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001287 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001288
1289 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001290 struct resource mch_res;
1291
1292 atomic_t irq_received;
1293
1294 /* protects the irq masks */
1295 spinlock_t irq_lock;
1296
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001297 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1298 struct pm_qos_request pm_qos;
1299
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001300 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001301 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001302
1303 /** Cached value of IMR to avoid reads in updating the bitfield */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001304 u32 irq_mask;
1305 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001306 u32 pm_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001307
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001308 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001309 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001310 struct {
1311 unsigned long hpd_last_jiffies;
1312 int hpd_cnt;
1313 enum {
1314 HPD_ENABLED = 0,
1315 HPD_DISABLED = 1,
1316 HPD_MARK_DISABLED = 2
1317 } hpd_mark;
1318 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001319 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001320 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001321
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001322 int num_plane;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001323
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001324 struct i915_fbc fbc;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001325 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001326 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001327
1328 /* overlay */
1329 struct intel_overlay *overlay;
Ville Syrjälä2c6602d2013-02-08 23:13:35 +02001330 unsigned int sprite_scaling_enabled;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001331
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001332 /* backlight */
1333 struct {
1334 int level;
1335 bool enabled;
Jani Nikula8ba2d182013-04-12 15:18:37 +03001336 spinlock_t lock; /* bl registers and the above bl fields */
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001337 struct backlight_device *device;
1338 } backlight;
1339
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001340 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001341 bool no_aux_handshake;
1342
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001343 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1344 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1345 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1346
1347 unsigned int fsb_freq, mem_freq, is_ddr3;
1348
Daniel Vetter645416f2013-09-02 16:22:25 +02001349 /**
1350 * wq - Driver workqueue for GEM.
1351 *
1352 * NOTE: Work items scheduled here are not allowed to grab any modeset
1353 * locks, for otherwise the flushing done in the pageflip code will
1354 * result in deadlocks.
1355 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001356 struct workqueue_struct *wq;
1357
1358 /* Display functions */
1359 struct drm_i915_display_funcs display;
1360
1361 /* PCH chipset type */
1362 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001363 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001364
1365 unsigned long quirks;
1366
Zhang Ruib8efb172013-02-05 15:41:53 +08001367 enum modeset_restore modeset_restore;
1368 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001369
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001370 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001371 struct i915_gtt gtt; /* VMA representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001372
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001373 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001374
Daniel Vetter87813422012-05-02 11:49:32 +02001375 /* Kernel Modesetting */
1376
yakui_zhao9b9d1722009-05-31 17:17:17 +08001377 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001378
Jesse Barnes27f82272011-09-02 12:54:37 -07001379 struct drm_crtc *plane_to_crtc_mapping[3];
1380 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001381 wait_queue_head_t pending_flip_queue;
1382
Daniel Vetterc4597872013-10-21 21:04:07 +02001383#ifdef CONFIG_DEBUG_FS
1384 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1385#endif
1386
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001387 int num_shared_dpll;
1388 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001389 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001390
Jesse Barnes652c3932009-08-17 13:31:43 -07001391 /* Reclocking support */
1392 bool render_reclock_avail;
1393 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001394 /* indicates the reduced downclock for LVDS*/
1395 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001396 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001397
Zhenyu Wangc48044112009-12-17 14:48:43 +08001398 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001399
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001400 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001401
Ben Widawsky59124502013-07-04 11:02:05 -07001402 /* Cannot be determined by PCIID. You must always read a register. */
1403 size_t ellc_size;
1404
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001405 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001406 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001407
Daniel Vetter20e4d402012-08-08 23:35:39 +02001408 /* ilk-only ips/rps state. Everything in here is protected by the global
1409 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001410 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001411
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001412 /* Haswell power well */
1413 struct i915_power_well power_well;
1414
Rodrigo Vivia031d702013-10-03 16:15:06 -03001415 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001416
Daniel Vetter99584db2012-11-14 17:14:04 +01001417 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001418
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001419 struct drm_i915_gem_object *vlv_pctx;
1420
Daniel Vetter4520f532013-10-09 09:18:51 +02001421#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001422 /* list of fbdev register on this device */
1423 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001424#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001425
Jesse Barnes073f34d2012-11-02 11:13:59 -07001426 /*
1427 * The console may be contended at resume, but we don't
1428 * want it to block on it.
1429 */
1430 struct work_struct console_resume_work;
1431
Chris Wilsone953fd72011-02-21 22:23:52 +00001432 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001433 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001434
Ben Widawsky254f9652012-06-04 14:42:42 -07001435 bool hw_contexts_disabled;
1436 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001437 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001438
Damien Lespiau3e683202012-12-11 18:48:29 +00001439 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001440
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001441 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001442
Ville Syrjälä53615a52013-08-01 16:18:50 +03001443 struct {
1444 /*
1445 * Raw watermark latency values:
1446 * in 0.1us units for WM0,
1447 * in 0.5us units for WM1+.
1448 */
1449 /* primary */
1450 uint16_t pri_latency[5];
1451 /* sprite */
1452 uint16_t spr_latency[5];
1453 /* cursor */
1454 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001455
1456 /* current hardware state */
1457 struct hsw_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001458 } wm;
1459
Paulo Zanonic67a4702013-08-19 13:18:09 -03001460 struct i915_package_c8 pc8;
1461
Daniel Vetter231f42a2012-11-02 19:55:05 +01001462 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1463 * here! */
1464 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001465 /* Old ums support infrastructure, same warning applies. */
1466 struct i915_ums_state ums;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467} drm_i915_private_t;
1468
Chris Wilson2c1792a2013-08-01 18:39:55 +01001469static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1470{
1471 return dev->dev_private;
1472}
1473
Chris Wilsonb4519512012-05-11 14:29:30 +01001474/* Iterate over initialised rings */
1475#define for_each_ring(ring__, dev_priv__, i__) \
1476 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1477 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1478
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001479enum hdmi_force_audio {
1480 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1481 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1482 HDMI_AUDIO_AUTO, /* trust EDID */
1483 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1484};
1485
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001486#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001487
Chris Wilson37e680a2012-06-07 15:38:42 +01001488struct drm_i915_gem_object_ops {
1489 /* Interface between the GEM object and its backing storage.
1490 * get_pages() is called once prior to the use of the associated set
1491 * of pages before to binding them into the GTT, and put_pages() is
1492 * called after we no longer need them. As we expect there to be
1493 * associated cost with migrating pages between the backing storage
1494 * and making them available for the GPU (e.g. clflush), we may hold
1495 * onto the pages after they are no longer referenced by the GPU
1496 * in case they may be used again shortly (for example migrating the
1497 * pages to a different memory domain within the GTT). put_pages()
1498 * will therefore most likely be called when the object itself is
1499 * being released or under memory pressure (where we attempt to
1500 * reap pages for the shrinker).
1501 */
1502 int (*get_pages)(struct drm_i915_gem_object *);
1503 void (*put_pages)(struct drm_i915_gem_object *);
1504};
1505
Eric Anholt673a3942008-07-30 12:06:12 -07001506struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001507 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001508
Chris Wilson37e680a2012-06-07 15:38:42 +01001509 const struct drm_i915_gem_object_ops *ops;
1510
Ben Widawsky2f633152013-07-17 12:19:03 -07001511 /** List of VMAs backed by this object */
1512 struct list_head vma_list;
1513
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001514 /** Stolen memory for this object, instead of being backed by shmem. */
1515 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001516 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001517
Chris Wilson69dc4982010-10-19 10:36:51 +01001518 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001519 /** Used in execbuf to temporarily hold a ref */
1520 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001521
1522 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001523 * This is set if the object is on the active lists (has pending
1524 * rendering and so a non-zero seqno), and is not set if it i s on
1525 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001526 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001527 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001528
1529 /**
1530 * This is set if the object has been written to since last bound
1531 * to the GTT
1532 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001533 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001534
1535 /**
1536 * Fence register bits (if any) for this object. Will be set
1537 * as needed when mapped into the GTT.
1538 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001539 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001540 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001541
1542 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001543 * Advice: are the backing pages purgeable?
1544 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001545 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001546
1547 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001548 * Current tiling mode for the object.
1549 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001550 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001551 /**
1552 * Whether the tiling parameters for the currently associated fence
1553 * register have changed. Note that for the purposes of tracking
1554 * tiling changes we also treat the unfenced register, the register
1555 * slot that the object occupies whilst it executes a fenced
1556 * command (such as BLT on gen2/3), as a "fence".
1557 */
1558 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001559
1560 /** How many users have pinned this object in GTT space. The following
1561 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1562 * (via user_pin_count), execbuffer (objects are not allowed multiple
1563 * times for the same batchbuffer), and the framebuffer code. When
1564 * switching/pageflipping, the framebuffer code has at most two buffers
1565 * pinned per crtc.
1566 *
1567 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1568 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001569 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001570#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001571
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001572 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001573 * Is the object at the current location in the gtt mappable and
1574 * fenceable? Used to avoid costly recalculations.
1575 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001576 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001577
1578 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001579 * Whether the current gtt mapping needs to be mappable (and isn't just
1580 * mappable by accident). Track pin and fault separate for a more
1581 * accurate mappable working set.
1582 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001583 unsigned int fault_mappable:1;
1584 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001585 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001586
Chris Wilsoncaea7472010-11-12 13:53:37 +00001587 /*
1588 * Is the GPU currently using a fence to access this buffer,
1589 */
1590 unsigned int pending_fenced_gpu_access:1;
1591 unsigned int fenced_gpu_access:1;
1592
Chris Wilson651d7942013-08-08 14:41:10 +01001593 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001594
Daniel Vetter7bddb012012-02-09 17:15:47 +01001595 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001596 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001597 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001598
Chris Wilson9da3da62012-06-01 15:20:22 +01001599 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001600 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001601
Daniel Vetter1286ff72012-05-10 15:25:09 +02001602 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001603 void *dma_buf_vmapping;
1604 int vmapping_count;
1605
Chris Wilsoncaea7472010-11-12 13:53:37 +00001606 struct intel_ring_buffer *ring;
1607
Chris Wilson1c293ea2012-04-17 15:31:27 +01001608 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001609 uint32_t last_read_seqno;
1610 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001611 /** Breadcrumb of last fenced GPU access to the buffer. */
1612 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001613
Daniel Vetter778c3542010-05-13 11:49:44 +02001614 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001615 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001616
Daniel Vetter80075d42013-10-09 21:23:52 +02001617 /** References from framebuffers, locks out tiling changes. */
1618 unsigned long framebuffer_references;
1619
Eric Anholt280b7132009-03-12 16:56:27 -07001620 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001621 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001622
Jesse Barnes79e53942008-11-07 14:24:08 -08001623 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001624 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001625 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001626
1627 /** for phy allocated objects */
1628 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001629};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001630#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001631
Daniel Vetter62b8b212010-04-09 19:05:08 +00001632#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001633
Eric Anholt673a3942008-07-30 12:06:12 -07001634/**
1635 * Request queue structure.
1636 *
1637 * The request queue allows us to note sequence numbers that have been emitted
1638 * and may be associated with active buffers to be retired.
1639 *
1640 * By keeping this list, we can avoid having to do questionable
1641 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1642 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1643 */
1644struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001645 /** On Which ring this request was generated */
1646 struct intel_ring_buffer *ring;
1647
Eric Anholt673a3942008-07-30 12:06:12 -07001648 /** GEM sequence number associated with this request. */
1649 uint32_t seqno;
1650
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001651 /** Position in the ringbuffer of the start of the request */
1652 u32 head;
1653
1654 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001655 u32 tail;
1656
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001657 /** Context related to this request */
1658 struct i915_hw_context *ctx;
1659
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001660 /** Batch buffer related to this request if any */
1661 struct drm_i915_gem_object *batch_obj;
1662
Eric Anholt673a3942008-07-30 12:06:12 -07001663 /** Time at which this request was emitted, in jiffies. */
1664 unsigned long emitted_jiffies;
1665
Eric Anholtb9624422009-06-03 07:27:35 +00001666 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001667 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001668
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001669 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001670 /** file_priv list entry for this request */
1671 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001672};
1673
1674struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001675 struct drm_i915_private *dev_priv;
1676
Eric Anholt673a3942008-07-30 12:06:12 -07001677 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001678 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001679 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001680 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001681 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001682 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001683
1684 struct i915_ctx_hang_stats hang_stats;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001685 atomic_t rps_wait_boost;
Eric Anholt673a3942008-07-30 12:06:12 -07001686};
1687
Chris Wilson2c1792a2013-08-01 18:39:55 +01001688#define INTEL_INFO(dev) (to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001689
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001690#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1691#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001692#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001693#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001694#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001695#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1696#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001697#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1698#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1699#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001700#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001701#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001702#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1703#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001704#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1705#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001706#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001707#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001708#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1709 (dev)->pdev->device == 0x0152 || \
1710 (dev)->pdev->device == 0x015a)
1711#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1712 (dev)->pdev->device == 0x0106 || \
1713 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001714#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001715#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001716#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001717#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001718 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Paulo Zanonid567b072012-11-20 13:27:43 -02001719#define IS_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001720 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03001721#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001722 ((dev)->pdev->device & 0x00F0) == 0x0020)
Ben Widawskyb833d682013-08-23 16:00:07 -07001723#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001724
Jesse Barnes85436692011-04-06 12:11:14 -07001725/*
1726 * The genX designation typically refers to the render engine, so render
1727 * capability related checks should use IS_GEN, while display and other checks
1728 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1729 * chips, etc.).
1730 */
Zou Nan haicae58522010-11-09 17:17:32 +08001731#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1732#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1733#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1734#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1735#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001736#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001737
Ben Widawsky73ae4782013-10-15 10:02:57 -07001738#define RENDER_RING (1<<RCS)
1739#define BSD_RING (1<<VCS)
1740#define BLT_RING (1<<BCS)
1741#define VEBOX_RING (1<<VECS)
1742#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1743#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1744#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001745#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Chris Wilson651d7942013-08-08 14:41:10 +01001746#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08001747#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1748
Ben Widawsky254f9652012-06-04 14:42:42 -07001749#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001750#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001751
Chris Wilson05394f32010-11-08 19:18:58 +00001752#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001753#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1754
Daniel Vetterb45305f2012-12-17 16:21:27 +01001755/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1756#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1757
Zou Nan haicae58522010-11-09 17:17:32 +08001758/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1759 * rows, which changed the alignment requirements and fence programming.
1760 */
1761#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1762 IS_I915GM(dev)))
1763#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1764#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1765#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001766#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1767#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08001768
1769#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1770#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1771#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001772
Damien Lespiauf5adf942013-06-24 18:29:34 +01001773#define HAS_IPS(dev) (IS_ULT(dev))
1774
Damien Lespiaudd93be52013-04-22 18:40:39 +01001775#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Paulo Zanoni86d52df2013-03-06 20:03:18 -03001776#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
Damien Lespiau30568c42013-04-22 18:40:41 +01001777#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawsky18b59922013-09-20 09:35:30 -07001778#define HAS_PSR(dev) (IS_HASWELL(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001779
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001780#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1781#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1782#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1783#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1784#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1785#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1786
Chris Wilson2c1792a2013-08-01 18:39:55 +01001787#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001788#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001789#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1790#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001791#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001792#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001793
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001794/* DPF == dynamic parity feature */
1795#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1796#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001797
Ben Widawskyc8735b02012-09-07 19:43:39 -07001798#define GT_FREQUENCY_MULTIPLIER 50
1799
Chris Wilson05394f32010-11-08 19:18:58 +00001800#include "i915_trace.h"
1801
Rob Clarkbaa70942013-08-02 13:27:49 -04001802extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001803extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001804extern unsigned int i915_fbpercrtc __always_unused;
1805extern int i915_panel_ignore_lid __read_mostly;
1806extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001807extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001808extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001809extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001810extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001811extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001812extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001813extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001814extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001815extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001816extern int i915_enable_psr __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001817extern unsigned int i915_preliminary_hw_support __read_mostly;
Paulo Zanoni2124b722013-03-22 14:07:23 -03001818extern int i915_disable_power_well __read_mostly;
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03001819extern int i915_enable_ips __read_mostly;
Jesse Barnes2385bdf2013-06-26 01:38:15 +03001820extern bool i915_fastboot __read_mostly;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001821extern int i915_enable_pc8 __read_mostly;
Paulo Zanoni90058742013-08-19 13:18:11 -03001822extern int i915_pc8_timeout __read_mostly;
Xiong Zhang0b74b502013-07-19 13:51:24 +08001823extern bool i915_prefault_disable __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001824
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001825extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1826extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001827extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1828extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1829
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001831void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001832extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001833extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001834extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001835extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001836extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001837extern void i915_driver_preclose(struct drm_device *dev,
1838 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001839extern void i915_driver_postclose(struct drm_device *dev,
1840 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001841extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001842#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001843extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1844 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001845#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001846extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001847 struct drm_clip_rect *box,
1848 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001849extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001850extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001851extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1852extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1853extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1854extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1855
Jesse Barnes073f34d2012-11-02 11:13:59 -07001856extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001857
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001859void i915_queue_hangcheck(struct drm_device *dev);
Chris Wilson527f9e92010-11-11 01:16:58 +00001860void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001862extern void intel_irq_init(struct drm_device *dev);
Ben Widawskye1b4d302013-07-30 16:27:57 -07001863extern void intel_pm_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001864extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001865extern void intel_pm_init(struct drm_device *dev);
1866
1867extern void intel_uncore_sanitize(struct drm_device *dev);
1868extern void intel_uncore_early_sanitize(struct drm_device *dev);
1869extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001870extern void intel_uncore_clear_errors(struct drm_device *dev);
1871extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01001872extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001873
Keith Packard7c463582008-11-04 02:03:27 -08001874void
1875i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1876
1877void
1878i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1879
Eric Anholt673a3942008-07-30 12:06:12 -07001880/* i915_gem.c */
1881int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1882 struct drm_file *file_priv);
1883int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1884 struct drm_file *file_priv);
1885int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1886 struct drm_file *file_priv);
1887int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1888 struct drm_file *file_priv);
1889int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1890 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001891int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1892 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001893int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1894 struct drm_file *file_priv);
1895int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1896 struct drm_file *file_priv);
1897int i915_gem_execbuffer(struct drm_device *dev, void *data,
1898 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001899int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1900 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001901int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1902 struct drm_file *file_priv);
1903int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1904 struct drm_file *file_priv);
1905int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1906 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001907int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1908 struct drm_file *file);
1909int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1910 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001911int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1912 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001913int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1914 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001915int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1916 struct drm_file *file_priv);
1917int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1918 struct drm_file *file_priv);
1919int i915_gem_set_tiling(struct drm_device *dev, void *data,
1920 struct drm_file *file_priv);
1921int i915_gem_get_tiling(struct drm_device *dev, void *data,
1922 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001923int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1924 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001925int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1926 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001927void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001928void *i915_gem_object_alloc(struct drm_device *dev);
1929void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001930void i915_gem_object_init(struct drm_i915_gem_object *obj,
1931 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001932struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1933 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001934void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07001935void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001936
Chris Wilson20217462010-11-23 15:26:33 +00001937int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07001938 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00001939 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001940 bool map_and_fenceable,
1941 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001942void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001943int __must_check i915_vma_unbind(struct i915_vma *vma);
1944int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00001945int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001946void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001947void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001948
Chris Wilson37e680a2012-06-07 15:38:42 +01001949int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001950static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1951{
Imre Deak67d5a502013-02-18 19:28:02 +02001952 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01001953
Imre Deak67d5a502013-02-18 19:28:02 +02001954 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02001955 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02001956
1957 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01001958}
Chris Wilsona5570172012-09-04 21:02:54 +01001959static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1960{
1961 BUG_ON(obj->pages == NULL);
1962 obj->pages_pin_count++;
1963}
1964static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1965{
1966 BUG_ON(obj->pages_pin_count == 0);
1967 obj->pages_pin_count--;
1968}
1969
Chris Wilson54cf91d2010-11-25 18:00:26 +00001970int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001971int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1972 struct intel_ring_buffer *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07001973void i915_vma_move_to_active(struct i915_vma *vma,
1974 struct intel_ring_buffer *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10001975int i915_gem_dumb_create(struct drm_file *file_priv,
1976 struct drm_device *dev,
1977 struct drm_mode_create_dumb *args);
1978int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1979 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001980/**
1981 * Returns true if seq1 is later than seq2.
1982 */
1983static inline bool
1984i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1985{
1986 return (int32_t)(seq1 - seq2) >= 0;
1987}
1988
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001989int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1990int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01001991int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001992int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001993
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001994static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001995i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1996{
1997 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1998 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1999 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002000 return true;
2001 } else
2002 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002003}
2004
2005static inline void
2006i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2007{
2008 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2009 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonb8c3af72013-06-12 11:29:47 +01002010 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002011 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2012 }
2013}
2014
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002015bool i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002016void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002017int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002018 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002019static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2020{
2021 return unlikely(atomic_read(&error->reset_counter)
2022 & I915_RESET_IN_PROGRESS_FLAG);
2023}
2024
2025static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2026{
2027 return atomic_read(&error->reset_counter) == I915_WEDGED;
2028}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002029
Chris Wilson069efc12010-09-30 16:53:18 +01002030void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002031bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002032int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002033int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002034int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyc3787e22013-09-17 21:12:44 -07002035int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002036void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002037void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002038int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002039int __must_check i915_gem_suspend(struct drm_device *dev);
Mika Kuoppala0025c072013-06-12 12:35:30 +03002040int __i915_add_request(struct intel_ring_buffer *ring,
2041 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002042 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002043 u32 *seqno);
2044#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002045 __i915_add_request(ring, NULL, NULL, seqno)
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002046int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2047 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002048int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002049int __must_check
2050i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2051 bool write);
2052int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002053i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2054int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002055i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2056 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00002057 struct intel_ring_buffer *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002058void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002059int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002060 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002061 int id,
2062 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002063void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002064 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002065void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002066int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002067void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002068
Chris Wilson467cffb2011-03-07 10:42:03 +00002069uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002070i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2071uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002072i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2073 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002074
Chris Wilsone4ffd172011-04-04 09:44:39 +01002075int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2076 enum i915_cache_level cache_level);
2077
Daniel Vetter1286ff72012-05-10 15:25:09 +02002078struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2079 struct dma_buf *dma_buf);
2080
2081struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2082 struct drm_gem_object *gem_obj, int flags);
2083
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002084void i915_gem_restore_fences(struct drm_device *dev);
2085
Ben Widawskya70a3142013-07-31 16:59:56 -07002086unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2087 struct i915_address_space *vm);
2088bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2089bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2090 struct i915_address_space *vm);
2091unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2092 struct i915_address_space *vm);
2093struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2094 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002095struct i915_vma *
2096i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2097 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002098
2099struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2100
Ben Widawskya70a3142013-07-31 16:59:56 -07002101/* Some GGTT VM helpers */
2102#define obj_to_ggtt(obj) \
2103 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2104static inline bool i915_is_ggtt(struct i915_address_space *vm)
2105{
2106 struct i915_address_space *ggtt =
2107 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2108 return vm == ggtt;
2109}
2110
2111static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2112{
2113 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2114}
2115
2116static inline unsigned long
2117i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2118{
2119 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2120}
2121
2122static inline unsigned long
2123i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2124{
2125 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2126}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002127
2128static inline int __must_check
2129i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2130 uint32_t alignment,
2131 bool map_and_fenceable,
2132 bool nonblocking)
2133{
2134 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2135 map_and_fenceable, nonblocking);
2136}
Ben Widawskya70a3142013-07-31 16:59:56 -07002137
Ben Widawsky254f9652012-06-04 14:42:42 -07002138/* i915_gem_context.c */
2139void i915_gem_context_init(struct drm_device *dev);
2140void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002141void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07002142int i915_switch_context(struct intel_ring_buffer *ring,
2143 struct drm_file *file, int to_id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002144void i915_gem_context_free(struct kref *ctx_ref);
2145static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2146{
2147 kref_get(&ctx->ref);
2148}
2149
2150static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2151{
2152 kref_put(&ctx->ref, i915_gem_context_free);
2153}
2154
Mika Kuoppalac0bb6172013-06-12 12:35:29 +03002155struct i915_ctx_hang_stats * __must_check
Chris Wilson11fa3382013-07-03 17:22:06 +03002156i915_gem_context_get_hang_stats(struct drm_device *dev,
Mika Kuoppalac0bb6172013-06-12 12:35:29 +03002157 struct drm_file *file,
2158 u32 id);
Ben Widawsky84624812012-06-04 14:42:54 -07002159int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2160 struct drm_file *file);
2161int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2162 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002163
Daniel Vetter76aaf222010-11-05 22:23:30 +01002164/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002165void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002166void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2167 struct drm_i915_gem_object *obj,
2168 enum i915_cache_level cache_level);
2169void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2170 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002171
Daniel Vetter76aaf222010-11-05 22:23:30 +01002172void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01002173int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2174void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01002175 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00002176void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01002177void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Ben Widawskyd7e50082012-12-18 10:31:25 -08002178void i915_gem_init_global_gtt(struct drm_device *dev);
2179void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2180 unsigned long mappable_end, unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002181int i915_gem_gtt_init(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08002182static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002183{
2184 if (INTEL_INFO(dev)->gen < 6)
2185 intel_gtt_chipset_flush();
2186}
2187
Daniel Vetter76aaf222010-11-05 22:23:30 +01002188
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002189/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002190int __must_check i915_gem_evict_something(struct drm_device *dev,
2191 struct i915_address_space *vm,
2192 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002193 unsigned alignment,
2194 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002195 bool mappable,
2196 bool nonblock);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002197int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002198int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002199
Chris Wilson9797fbf2012-04-24 15:47:39 +01002200/* i915_gem_stolen.c */
2201int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00002202int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2203void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002204void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002205struct drm_i915_gem_object *
2206i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002207struct drm_i915_gem_object *
2208i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2209 u32 stolen_offset,
2210 u32 gtt_offset,
2211 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002212void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002213
Eric Anholt673a3942008-07-30 12:06:12 -07002214/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002215static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002216{
2217 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2218
2219 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2220 obj->tiling_mode != I915_TILING_NONE;
2221}
2222
Eric Anholt673a3942008-07-30 12:06:12 -07002223void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00002224void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2225void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002226
2227/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002228#if WATCH_LISTS
2229int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002230#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002231#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002232#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233
Ben Gamari20172632009-02-17 20:08:50 -05002234/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002235int i915_debugfs_init(struct drm_minor *minor);
2236void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002237#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002238void intel_display_crc_init(struct drm_device *dev);
2239#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002240static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002241#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002242
2243/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002244__printf(2, 3)
2245void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002246int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2247 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002248int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2249 size_t count, loff_t pos);
2250static inline void i915_error_state_buf_release(
2251 struct drm_i915_error_state_buf *eb)
2252{
2253 kfree(eb->buf);
2254}
Mika Kuoppala84734a02013-07-12 16:50:57 +03002255void i915_capture_error_state(struct drm_device *dev);
2256void i915_error_state_get(struct drm_device *dev,
2257 struct i915_error_state_file_priv *error_priv);
2258void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2259void i915_destroy_error_state(struct drm_device *dev);
2260
2261void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2262const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002263
Jesse Barnes317c35d2008-08-25 15:11:06 -07002264/* i915_suspend.c */
2265extern int i915_save_state(struct drm_device *dev);
2266extern int i915_restore_state(struct drm_device *dev);
2267
Daniel Vetterd8157a32013-01-25 17:53:20 +01002268/* i915_ums.c */
2269void i915_save_display_reg(struct drm_device *dev);
2270void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002271
Ben Widawsky0136db582012-04-10 21:17:01 -07002272/* i915_sysfs.c */
2273void i915_setup_sysfs(struct drm_device *dev_priv);
2274void i915_teardown_sysfs(struct drm_device *dev_priv);
2275
Chris Wilsonf899fc62010-07-20 15:44:45 -07002276/* intel_i2c.c */
2277extern int intel_setup_gmbus(struct drm_device *dev);
2278extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002279static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002280{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002281 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002282}
2283
2284extern struct i2c_adapter *intel_gmbus_get_adapter(
2285 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002286extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2287extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002288static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002289{
2290 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2291}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002292extern void intel_i2c_reset(struct drm_device *dev);
2293
Chris Wilson3b617962010-08-24 09:02:58 +01002294/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002295struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002296extern int intel_opregion_setup(struct drm_device *dev);
2297#ifdef CONFIG_ACPI
2298extern void intel_opregion_init(struct drm_device *dev);
2299extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002300extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002301extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2302 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002303extern int intel_opregion_notify_adapter(struct drm_device *dev,
2304 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002305#else
Chris Wilson44834a62010-08-19 16:09:23 +01002306static inline void intel_opregion_init(struct drm_device *dev) { return; }
2307static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002308static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002309static inline int
2310intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2311{
2312 return 0;
2313}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002314static inline int
2315intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2316{
2317 return 0;
2318}
Len Brown65e082c2008-10-24 17:18:10 -04002319#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002320
Jesse Barnes723bfd72010-10-07 16:01:13 -07002321/* intel_acpi.c */
2322#ifdef CONFIG_ACPI
2323extern void intel_register_dsm_handler(void);
2324extern void intel_unregister_dsm_handler(void);
2325#else
2326static inline void intel_register_dsm_handler(void) { return; }
2327static inline void intel_unregister_dsm_handler(void) { return; }
2328#endif /* CONFIG_ACPI */
2329
Jesse Barnes79e53942008-11-07 14:24:08 -08002330/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002331extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002332extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002333extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002334extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002335extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10002336extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002337extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2338 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002339extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002340extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002341extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002342extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002343extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002344extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002345extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2346extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2347extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04002348extern void intel_detect_pch(struct drm_device *dev);
2349extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002350extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002351
Ben Widawsky2911a352012-04-05 14:47:36 -07002352extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002353int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2354 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002355
Chris Wilson6ef3d422010-08-04 20:26:07 +01002356/* overlay */
2357extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002358extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2359 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002360
2361extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002362extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002363 struct drm_device *dev,
2364 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002365
Ben Widawskyb7287d82011-04-25 11:22:22 -07002366/* On SNB platform, before reading ring registers forcewake bit
2367 * must be set to prevent GT core from power down and stale values being
2368 * returned.
2369 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07002370void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2371void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002372
Ben Widawsky42c05262012-09-26 10:34:00 -07002373int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2374int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002375
2376/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002377u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2378void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2379u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002380u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2381void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2382u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2383void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2384u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2385void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2386u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2387void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002388u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2389void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002390u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2391 enum intel_sbi_destination destination);
2392void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2393 enum intel_sbi_destination destination);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002394
Jesse Barnes855ba3b2013-04-17 15:54:57 -07002395int vlv_gpu_freq(int ddr_freq, int val);
2396int vlv_freq_opcode(int ddr_freq, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002397
Ben Widawsky0b274482013-10-04 21:22:51 -07002398#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2399#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002400
Ben Widawsky0b274482013-10-04 21:22:51 -07002401#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2402#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2403#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2404#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002405
Ben Widawsky0b274482013-10-04 21:22:51 -07002406#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2407#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2408#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2409#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002410
Ben Widawsky0b274482013-10-04 21:22:51 -07002411#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2412#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002413
2414#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2415#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2416
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002417/* "Broadcast RGB" property */
2418#define INTEL_BROADCAST_RGB_AUTO 0
2419#define INTEL_BROADCAST_RGB_FULL 1
2420#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002421
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002422static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2423{
2424 if (HAS_PCH_SPLIT(dev))
2425 return CPU_VGACNTRL;
2426 else if (IS_VALLEYVIEW(dev))
2427 return VLV_VGACNTRL;
2428 else
2429 return VGACNTRL;
2430}
2431
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002432static inline void __user *to_user_ptr(u64 address)
2433{
2434 return (void __user *)(uintptr_t)address;
2435}
2436
Imre Deakdf977292013-05-21 20:03:17 +03002437static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2438{
2439 unsigned long j = msecs_to_jiffies(m);
2440
2441 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2442}
2443
2444static inline unsigned long
2445timespec_to_jiffies_timeout(const struct timespec *value)
2446{
2447 unsigned long j = timespec_to_jiffies(value);
2448
2449 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2450}
2451
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452#endif