blob: e6cc020ea32c704bf3cf751f0d13322325227e72 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010043 bool map_and_fenceable,
44 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020058static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010060static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson61050802012-04-17 15:31:31 +010062static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010070 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010071 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
Chris Wilson73aa8082010-09-30 11:46:12 +010074/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
Chris Wilson21dd3732011-01-26 15:55:56 +000089static int
90i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091{
92 struct drm_i915_private *dev_priv = dev->dev_private;
93 struct completion *x = &dev_priv->error_completion;
94 unsigned long flags;
95 int ret;
96
97 if (!atomic_read(&dev_priv->mm.wedged))
98 return 0;
99
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200100 /*
101 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
102 * userspace. If it takes that long something really bad is going on and
103 * we should simply try to bail out and fail as gracefully as possible.
104 */
105 ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
106 if (ret == 0) {
107 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
108 return -EIO;
109 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100110 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200111 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100112
Chris Wilson21dd3732011-01-26 15:55:56 +0000113 if (atomic_read(&dev_priv->mm.wedged)) {
114 /* GPU is hung, bump the completion count to account for
115 * the token we just consumed so that we never hit zero and
116 * end up waiting upon a subsequent completion event that
117 * will never happen.
118 */
119 spin_lock_irqsave(&x->wait.lock, flags);
120 x->done++;
121 spin_unlock_irqrestore(&x->wait.lock, flags);
122 }
123 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100124}
125
Chris Wilson54cf91d2010-11-25 18:00:26 +0000126int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100127{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128 int ret;
129
Chris Wilson21dd3732011-01-26 15:55:56 +0000130 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 if (ret)
132 return ret;
133
134 ret = mutex_lock_interruptible(&dev->struct_mutex);
135 if (ret)
136 return ret;
137
Chris Wilson23bc5982010-09-29 16:10:57 +0100138 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100139 return 0;
140}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100141
Chris Wilson7d1c4802010-08-07 21:45:03 +0100142static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000143i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100144{
Chris Wilson6c085a72012-08-20 11:40:46 +0200145 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100146}
147
Eric Anholt673a3942008-07-30 12:06:12 -0700148int
149i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000150 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700151{
Eric Anholt673a3942008-07-30 12:06:12 -0700152 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000153
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200154 if (drm_core_check_feature(dev, DRIVER_MODESET))
155 return -ENODEV;
156
Chris Wilson20217462010-11-23 15:26:33 +0000157 if (args->gtt_start >= args->gtt_end ||
158 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
159 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700160
Daniel Vetterf534bc02012-03-26 22:37:04 +0200161 /* GEM with user mode setting was never supported on ilk and later. */
162 if (INTEL_INFO(dev)->gen >= 5)
163 return -ENODEV;
164
Eric Anholt673a3942008-07-30 12:06:12 -0700165 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800166 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
167 args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700168 mutex_unlock(&dev->struct_mutex);
169
Chris Wilson20217462010-11-23 15:26:33 +0000170 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700171}
172
Eric Anholt5a125c32008-10-22 21:40:13 -0700173int
174i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000175 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700176{
Chris Wilson73aa8082010-09-30 11:46:12 +0100177 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700178 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000179 struct drm_i915_gem_object *obj;
180 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700181
Chris Wilson6299f992010-11-24 12:23:44 +0000182 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100183 mutex_lock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +0200184 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100185 if (obj->pin_count)
186 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100187 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700188
Chris Wilson6299f992010-11-24 12:23:44 +0000189 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400190 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000191
Eric Anholt5a125c32008-10-22 21:40:13 -0700192 return 0;
193}
194
Chris Wilson42dcedd2012-11-15 11:32:30 +0000195void *i915_gem_object_alloc(struct drm_device *dev)
196{
197 struct drm_i915_private *dev_priv = dev->dev_private;
198 return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
199}
200
201void i915_gem_object_free(struct drm_i915_gem_object *obj)
202{
203 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
204 kmem_cache_free(dev_priv->slab, obj);
205}
206
Dave Airlieff72145b2011-02-07 12:16:14 +1000207static int
208i915_gem_create(struct drm_file *file,
209 struct drm_device *dev,
210 uint64_t size,
211 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700212{
Chris Wilson05394f32010-11-08 19:18:58 +0000213 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300214 int ret;
215 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700216
Dave Airlieff72145b2011-02-07 12:16:14 +1000217 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200218 if (size == 0)
219 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700220
221 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000222 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700223 if (obj == NULL)
224 return -ENOMEM;
225
Chris Wilson05394f32010-11-08 19:18:58 +0000226 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100227 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000228 drm_gem_object_release(&obj->base);
229 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000230 i915_gem_object_free(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700231 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100232 }
233
Chris Wilson202f2fe2010-10-14 13:20:40 +0100234 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000235 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100236 trace_i915_gem_object_create(obj);
237
Dave Airlieff72145b2011-02-07 12:16:14 +1000238 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700239 return 0;
240}
241
Dave Airlieff72145b2011-02-07 12:16:14 +1000242int
243i915_gem_dumb_create(struct drm_file *file,
244 struct drm_device *dev,
245 struct drm_mode_create_dumb *args)
246{
247 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000248 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000249 args->size = args->pitch * args->height;
250 return i915_gem_create(file, dev,
251 args->size, &args->handle);
252}
253
254int i915_gem_dumb_destroy(struct drm_file *file,
255 struct drm_device *dev,
256 uint32_t handle)
257{
258 return drm_gem_handle_delete(file, handle);
259}
260
261/**
262 * Creates a new mm object and returns a handle to it.
263 */
264int
265i915_gem_create_ioctl(struct drm_device *dev, void *data,
266 struct drm_file *file)
267{
268 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200269
Dave Airlieff72145b2011-02-07 12:16:14 +1000270 return i915_gem_create(file, dev,
271 args->size, &args->handle);
272}
273
Daniel Vetter8c599672011-12-14 13:57:31 +0100274static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100275__copy_to_user_swizzled(char __user *cpu_vaddr,
276 const char *gpu_vaddr, int gpu_offset,
277 int length)
278{
279 int ret, cpu_offset = 0;
280
281 while (length > 0) {
282 int cacheline_end = ALIGN(gpu_offset + 1, 64);
283 int this_length = min(cacheline_end - gpu_offset, length);
284 int swizzled_gpu_offset = gpu_offset ^ 64;
285
286 ret = __copy_to_user(cpu_vaddr + cpu_offset,
287 gpu_vaddr + swizzled_gpu_offset,
288 this_length);
289 if (ret)
290 return ret + length;
291
292 cpu_offset += this_length;
293 gpu_offset += this_length;
294 length -= this_length;
295 }
296
297 return 0;
298}
299
300static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700301__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
302 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100303 int length)
304{
305 int ret, cpu_offset = 0;
306
307 while (length > 0) {
308 int cacheline_end = ALIGN(gpu_offset + 1, 64);
309 int this_length = min(cacheline_end - gpu_offset, length);
310 int swizzled_gpu_offset = gpu_offset ^ 64;
311
312 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
313 cpu_vaddr + cpu_offset,
314 this_length);
315 if (ret)
316 return ret + length;
317
318 cpu_offset += this_length;
319 gpu_offset += this_length;
320 length -= this_length;
321 }
322
323 return 0;
324}
325
Daniel Vetterd174bd62012-03-25 19:47:40 +0200326/* Per-page copy function for the shmem pread fastpath.
327 * Flushes invalid cachelines before reading the target if
328 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700329static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200330shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
331 char __user *user_data,
332 bool page_do_bit17_swizzling, bool needs_clflush)
333{
334 char *vaddr;
335 int ret;
336
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200337 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200338 return -EINVAL;
339
340 vaddr = kmap_atomic(page);
341 if (needs_clflush)
342 drm_clflush_virt_range(vaddr + shmem_page_offset,
343 page_length);
344 ret = __copy_to_user_inatomic(user_data,
345 vaddr + shmem_page_offset,
346 page_length);
347 kunmap_atomic(vaddr);
348
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100349 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200350}
351
Daniel Vetter23c18c72012-03-25 19:47:42 +0200352static void
353shmem_clflush_swizzled_range(char *addr, unsigned long length,
354 bool swizzled)
355{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200356 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200357 unsigned long start = (unsigned long) addr;
358 unsigned long end = (unsigned long) addr + length;
359
360 /* For swizzling simply ensure that we always flush both
361 * channels. Lame, but simple and it works. Swizzled
362 * pwrite/pread is far from a hotpath - current userspace
363 * doesn't use it at all. */
364 start = round_down(start, 128);
365 end = round_up(end, 128);
366
367 drm_clflush_virt_range((void *)start, end - start);
368 } else {
369 drm_clflush_virt_range(addr, length);
370 }
371
372}
373
Daniel Vetterd174bd62012-03-25 19:47:40 +0200374/* Only difference to the fast-path function is that this can handle bit17
375 * and uses non-atomic copy and kmap functions. */
376static int
377shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
378 char __user *user_data,
379 bool page_do_bit17_swizzling, bool needs_clflush)
380{
381 char *vaddr;
382 int ret;
383
384 vaddr = kmap(page);
385 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200386 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
387 page_length,
388 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200389
390 if (page_do_bit17_swizzling)
391 ret = __copy_to_user_swizzled(user_data,
392 vaddr, shmem_page_offset,
393 page_length);
394 else
395 ret = __copy_to_user(user_data,
396 vaddr + shmem_page_offset,
397 page_length);
398 kunmap(page);
399
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100400 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200401}
402
Eric Anholteb014592009-03-10 11:44:52 -0700403static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200404i915_gem_shmem_pread(struct drm_device *dev,
405 struct drm_i915_gem_object *obj,
406 struct drm_i915_gem_pread *args,
407 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700408{
Daniel Vetter8461d222011-12-14 13:57:32 +0100409 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700410 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100411 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100412 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100413 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200414 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200415 int needs_clflush = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100416 struct scatterlist *sg;
417 int i;
Eric Anholteb014592009-03-10 11:44:52 -0700418
Daniel Vetter8461d222011-12-14 13:57:32 +0100419 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700420 remain = args->size;
421
Daniel Vetter8461d222011-12-14 13:57:32 +0100422 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700423
Daniel Vetter84897312012-03-25 19:47:31 +0200424 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
425 /* If we're not in the cpu read domain, set ourself into the gtt
426 * read domain and manually flush cachelines (if required). This
427 * optimizes for the case when the gpu will dirty the data
428 * anyway again before the next pread happens. */
429 if (obj->cache_level == I915_CACHE_NONE)
430 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200431 if (obj->gtt_space) {
432 ret = i915_gem_object_set_to_gtt_domain(obj, false);
433 if (ret)
434 return ret;
435 }
Daniel Vetter84897312012-03-25 19:47:31 +0200436 }
Eric Anholteb014592009-03-10 11:44:52 -0700437
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100438 ret = i915_gem_object_get_pages(obj);
439 if (ret)
440 return ret;
441
442 i915_gem_object_pin_pages(obj);
443
Eric Anholteb014592009-03-10 11:44:52 -0700444 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100445
Chris Wilson9da3da62012-06-01 15:20:22 +0100446 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100447 struct page *page;
448
Chris Wilson9da3da62012-06-01 15:20:22 +0100449 if (i < offset >> PAGE_SHIFT)
450 continue;
451
452 if (remain <= 0)
453 break;
454
Eric Anholteb014592009-03-10 11:44:52 -0700455 /* Operation in this page
456 *
Eric Anholteb014592009-03-10 11:44:52 -0700457 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700458 * page_length = bytes to copy for this page
459 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100460 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700461 page_length = remain;
462 if ((shmem_page_offset + page_length) > PAGE_SIZE)
463 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700464
Chris Wilson9da3da62012-06-01 15:20:22 +0100465 page = sg_page(sg);
Daniel Vetter8461d222011-12-14 13:57:32 +0100466 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
467 (page_to_phys(page) & (1 << 17)) != 0;
468
Daniel Vetterd174bd62012-03-25 19:47:40 +0200469 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
470 user_data, page_do_bit17_swizzling,
471 needs_clflush);
472 if (ret == 0)
473 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700474
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200475 mutex_unlock(&dev->struct_mutex);
476
Daniel Vetter96d79b52012-03-25 19:47:36 +0200477 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200478 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200479 /* Userspace is tricking us, but we've already clobbered
480 * its pages with the prefault and promised to write the
481 * data up to the first fault. Hence ignore any errors
482 * and just continue. */
483 (void)ret;
484 prefaulted = 1;
485 }
486
Daniel Vetterd174bd62012-03-25 19:47:40 +0200487 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
488 user_data, page_do_bit17_swizzling,
489 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700490
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200491 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100492
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200493next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100494 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100495
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100496 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100497 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100498
Eric Anholteb014592009-03-10 11:44:52 -0700499 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100500 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700501 offset += page_length;
502 }
503
Chris Wilson4f27b752010-10-14 15:26:45 +0100504out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100505 i915_gem_object_unpin_pages(obj);
506
Eric Anholteb014592009-03-10 11:44:52 -0700507 return ret;
508}
509
Eric Anholt673a3942008-07-30 12:06:12 -0700510/**
511 * Reads data from the object referenced by handle.
512 *
513 * On error, the contents of *data are undefined.
514 */
515int
516i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000517 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700518{
519 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000520 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100521 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700522
Chris Wilson51311d02010-11-17 09:10:42 +0000523 if (args->size == 0)
524 return 0;
525
526 if (!access_ok(VERIFY_WRITE,
527 (char __user *)(uintptr_t)args->data_ptr,
528 args->size))
529 return -EFAULT;
530
Chris Wilson4f27b752010-10-14 15:26:45 +0100531 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100532 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100533 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700534
Chris Wilson05394f32010-11-08 19:18:58 +0000535 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000536 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100537 ret = -ENOENT;
538 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100539 }
Eric Anholt673a3942008-07-30 12:06:12 -0700540
Chris Wilson7dcd2492010-09-26 20:21:44 +0100541 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000542 if (args->offset > obj->base.size ||
543 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100544 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100545 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100546 }
547
Daniel Vetter1286ff72012-05-10 15:25:09 +0200548 /* prime objects have no backing filp to GEM pread/pwrite
549 * pages from.
550 */
551 if (!obj->base.filp) {
552 ret = -EINVAL;
553 goto out;
554 }
555
Chris Wilsondb53a302011-02-03 11:57:46 +0000556 trace_i915_gem_object_pread(obj, args->offset, args->size);
557
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200558 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700559
Chris Wilson35b62a82010-09-26 20:23:38 +0100560out:
Chris Wilson05394f32010-11-08 19:18:58 +0000561 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100562unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100563 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700564 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700565}
566
Keith Packard0839ccb2008-10-30 19:38:48 -0700567/* This is the fast write path which cannot handle
568 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700569 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700570
Keith Packard0839ccb2008-10-30 19:38:48 -0700571static inline int
572fast_user_write(struct io_mapping *mapping,
573 loff_t page_base, int page_offset,
574 char __user *user_data,
575 int length)
576{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700577 void __iomem *vaddr_atomic;
578 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700579 unsigned long unwritten;
580
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700581 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700582 /* We can use the cpu mem copy function because this is X86. */
583 vaddr = (void __force*)vaddr_atomic + page_offset;
584 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700585 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700586 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100587 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700588}
589
Eric Anholt3de09aa2009-03-09 09:42:23 -0700590/**
591 * This is the fast pwrite path, where we copy the data directly from the
592 * user into the GTT, uncached.
593 */
Eric Anholt673a3942008-07-30 12:06:12 -0700594static int
Chris Wilson05394f32010-11-08 19:18:58 +0000595i915_gem_gtt_pwrite_fast(struct drm_device *dev,
596 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700597 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000598 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700599{
Keith Packard0839ccb2008-10-30 19:38:48 -0700600 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700601 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700602 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700603 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200604 int page_offset, page_length, ret;
605
Chris Wilson86a1ee22012-08-11 15:41:04 +0100606 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200607 if (ret)
608 goto out;
609
610 ret = i915_gem_object_set_to_gtt_domain(obj, true);
611 if (ret)
612 goto out_unpin;
613
614 ret = i915_gem_object_put_fence(obj);
615 if (ret)
616 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700617
618 user_data = (char __user *) (uintptr_t) args->data_ptr;
619 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700620
Chris Wilson05394f32010-11-08 19:18:58 +0000621 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700622
623 while (remain > 0) {
624 /* Operation in this page
625 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700626 * page_base = page offset within aperture
627 * page_offset = offset within page
628 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700629 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100630 page_base = offset & PAGE_MASK;
631 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700632 page_length = remain;
633 if ((page_offset + remain) > PAGE_SIZE)
634 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700635
Keith Packard0839ccb2008-10-30 19:38:48 -0700636 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700637 * source page isn't available. Return the error and we'll
638 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700639 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100640 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200641 page_offset, user_data, page_length)) {
642 ret = -EFAULT;
643 goto out_unpin;
644 }
Eric Anholt673a3942008-07-30 12:06:12 -0700645
Keith Packard0839ccb2008-10-30 19:38:48 -0700646 remain -= page_length;
647 user_data += page_length;
648 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700649 }
Eric Anholt673a3942008-07-30 12:06:12 -0700650
Daniel Vetter935aaa62012-03-25 19:47:35 +0200651out_unpin:
652 i915_gem_object_unpin(obj);
653out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700654 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700655}
656
Daniel Vetterd174bd62012-03-25 19:47:40 +0200657/* Per-page copy function for the shmem pwrite fastpath.
658 * Flushes invalid cachelines before writing to the target if
659 * needs_clflush_before is set and flushes out any written cachelines after
660 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700661static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200662shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
663 char __user *user_data,
664 bool page_do_bit17_swizzling,
665 bool needs_clflush_before,
666 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700667{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200668 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700669 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700670
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200671 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200672 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700673
Daniel Vetterd174bd62012-03-25 19:47:40 +0200674 vaddr = kmap_atomic(page);
675 if (needs_clflush_before)
676 drm_clflush_virt_range(vaddr + shmem_page_offset,
677 page_length);
678 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
679 user_data,
680 page_length);
681 if (needs_clflush_after)
682 drm_clflush_virt_range(vaddr + shmem_page_offset,
683 page_length);
684 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700685
Chris Wilson755d2212012-09-04 21:02:55 +0100686 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700687}
688
Daniel Vetterd174bd62012-03-25 19:47:40 +0200689/* Only difference to the fast-path function is that this can handle bit17
690 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700691static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
693 char __user *user_data,
694 bool page_do_bit17_swizzling,
695 bool needs_clflush_before,
696 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700697{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200698 char *vaddr;
699 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700700
Daniel Vetterd174bd62012-03-25 19:47:40 +0200701 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200702 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200703 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
704 page_length,
705 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200706 if (page_do_bit17_swizzling)
707 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100708 user_data,
709 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200710 else
711 ret = __copy_from_user(vaddr + shmem_page_offset,
712 user_data,
713 page_length);
714 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200715 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
716 page_length,
717 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200718 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100719
Chris Wilson755d2212012-09-04 21:02:55 +0100720 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700721}
722
Eric Anholt40123c12009-03-09 13:42:30 -0700723static int
Daniel Vettere244a442012-03-25 19:47:28 +0200724i915_gem_shmem_pwrite(struct drm_device *dev,
725 struct drm_i915_gem_object *obj,
726 struct drm_i915_gem_pwrite *args,
727 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700728{
Eric Anholt40123c12009-03-09 13:42:30 -0700729 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100730 loff_t offset;
731 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100732 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100733 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200734 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200735 int needs_clflush_after = 0;
736 int needs_clflush_before = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100737 int i;
738 struct scatterlist *sg;
Eric Anholt40123c12009-03-09 13:42:30 -0700739
Daniel Vetter8c599672011-12-14 13:57:31 +0100740 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700741 remain = args->size;
742
Daniel Vetter8c599672011-12-14 13:57:31 +0100743 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700744
Daniel Vetter58642882012-03-25 19:47:37 +0200745 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
746 /* If we're not in the cpu write domain, set ourself into the gtt
747 * write domain and manually flush cachelines (if required). This
748 * optimizes for the case when the gpu will use the data
749 * right away and we therefore have to clflush anyway. */
750 if (obj->cache_level == I915_CACHE_NONE)
751 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200752 if (obj->gtt_space) {
753 ret = i915_gem_object_set_to_gtt_domain(obj, true);
754 if (ret)
755 return ret;
756 }
Daniel Vetter58642882012-03-25 19:47:37 +0200757 }
758 /* Same trick applies for invalidate partially written cachelines before
759 * writing. */
760 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
761 && obj->cache_level == I915_CACHE_NONE)
762 needs_clflush_before = 1;
763
Chris Wilson755d2212012-09-04 21:02:55 +0100764 ret = i915_gem_object_get_pages(obj);
765 if (ret)
766 return ret;
767
768 i915_gem_object_pin_pages(obj);
769
Eric Anholt40123c12009-03-09 13:42:30 -0700770 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000771 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700772
Chris Wilson9da3da62012-06-01 15:20:22 +0100773 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100774 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200775 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100776
Chris Wilson9da3da62012-06-01 15:20:22 +0100777 if (i < offset >> PAGE_SHIFT)
778 continue;
779
780 if (remain <= 0)
781 break;
782
Eric Anholt40123c12009-03-09 13:42:30 -0700783 /* Operation in this page
784 *
Eric Anholt40123c12009-03-09 13:42:30 -0700785 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700786 * page_length = bytes to copy for this page
787 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100788 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700789
790 page_length = remain;
791 if ((shmem_page_offset + page_length) > PAGE_SIZE)
792 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700793
Daniel Vetter58642882012-03-25 19:47:37 +0200794 /* If we don't overwrite a cacheline completely we need to be
795 * careful to have up-to-date data by first clflushing. Don't
796 * overcomplicate things and flush the entire patch. */
797 partial_cacheline_write = needs_clflush_before &&
798 ((shmem_page_offset | page_length)
799 & (boot_cpu_data.x86_clflush_size - 1));
800
Chris Wilson9da3da62012-06-01 15:20:22 +0100801 page = sg_page(sg);
Daniel Vetter8c599672011-12-14 13:57:31 +0100802 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
803 (page_to_phys(page) & (1 << 17)) != 0;
804
Daniel Vetterd174bd62012-03-25 19:47:40 +0200805 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
806 user_data, page_do_bit17_swizzling,
807 partial_cacheline_write,
808 needs_clflush_after);
809 if (ret == 0)
810 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700811
Daniel Vettere244a442012-03-25 19:47:28 +0200812 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200813 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200814 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
815 user_data, page_do_bit17_swizzling,
816 partial_cacheline_write,
817 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700818
Daniel Vettere244a442012-03-25 19:47:28 +0200819 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100820
Daniel Vettere244a442012-03-25 19:47:28 +0200821next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100822 set_page_dirty(page);
823 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100824
Chris Wilson755d2212012-09-04 21:02:55 +0100825 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100826 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100827
Eric Anholt40123c12009-03-09 13:42:30 -0700828 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100829 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700830 offset += page_length;
831 }
832
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100833out:
Chris Wilson755d2212012-09-04 21:02:55 +0100834 i915_gem_object_unpin_pages(obj);
835
Daniel Vettere244a442012-03-25 19:47:28 +0200836 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100837 /*
838 * Fixup: Flush cpu caches in case we didn't flush the dirty
839 * cachelines in-line while writing and the object moved
840 * out of the cpu write domain while we've dropped the lock.
841 */
842 if (!needs_clflush_after &&
843 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vettere244a442012-03-25 19:47:28 +0200844 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800845 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200846 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100847 }
Eric Anholt40123c12009-03-09 13:42:30 -0700848
Daniel Vetter58642882012-03-25 19:47:37 +0200849 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800850 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200851
Eric Anholt40123c12009-03-09 13:42:30 -0700852 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700853}
854
855/**
856 * Writes data to the object referenced by handle.
857 *
858 * On error, the contents of the buffer that were to be modified are undefined.
859 */
860int
861i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100862 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700863{
864 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000865 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000866 int ret;
867
868 if (args->size == 0)
869 return 0;
870
871 if (!access_ok(VERIFY_READ,
872 (char __user *)(uintptr_t)args->data_ptr,
873 args->size))
874 return -EFAULT;
875
Daniel Vetterf56f8212012-03-25 19:47:41 +0200876 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
877 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000878 if (ret)
879 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700880
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100881 ret = i915_mutex_lock_interruptible(dev);
882 if (ret)
883 return ret;
884
Chris Wilson05394f32010-11-08 19:18:58 +0000885 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000886 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100887 ret = -ENOENT;
888 goto unlock;
889 }
Eric Anholt673a3942008-07-30 12:06:12 -0700890
Chris Wilson7dcd2492010-09-26 20:21:44 +0100891 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000892 if (args->offset > obj->base.size ||
893 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100894 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100895 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100896 }
897
Daniel Vetter1286ff72012-05-10 15:25:09 +0200898 /* prime objects have no backing filp to GEM pread/pwrite
899 * pages from.
900 */
901 if (!obj->base.filp) {
902 ret = -EINVAL;
903 goto out;
904 }
905
Chris Wilsondb53a302011-02-03 11:57:46 +0000906 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
907
Daniel Vetter935aaa62012-03-25 19:47:35 +0200908 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700909 /* We can only do the GTT pwrite on untiled buffers, as otherwise
910 * it would end up going through the fenced access, and we'll get
911 * different detiling behavior between reading and writing.
912 * pread/pwrite currently are reading and writing from the CPU
913 * perspective, requiring manual detiling by the client.
914 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100915 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100916 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100917 goto out;
918 }
919
Chris Wilson86a1ee22012-08-11 15:41:04 +0100920 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200921 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100922 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100923 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200924 /* Note that the gtt paths might fail with non-page-backed user
925 * pointers (e.g. gtt mappings when moving data between
926 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700927 }
Eric Anholt673a3942008-07-30 12:06:12 -0700928
Chris Wilson86a1ee22012-08-11 15:41:04 +0100929 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200930 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100931
Chris Wilson35b62a82010-09-26 20:23:38 +0100932out:
Chris Wilson05394f32010-11-08 19:18:58 +0000933 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100934unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100935 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700936 return ret;
937}
938
Chris Wilsonb3612372012-08-24 09:35:08 +0100939int
940i915_gem_check_wedge(struct drm_i915_private *dev_priv,
941 bool interruptible)
942{
943 if (atomic_read(&dev_priv->mm.wedged)) {
944 struct completion *x = &dev_priv->error_completion;
945 bool recovery_complete;
946 unsigned long flags;
947
948 /* Give the error handler a chance to run. */
949 spin_lock_irqsave(&x->wait.lock, flags);
950 recovery_complete = x->done > 0;
951 spin_unlock_irqrestore(&x->wait.lock, flags);
952
953 /* Non-interruptible callers can't handle -EAGAIN, hence return
954 * -EIO unconditionally for these. */
955 if (!interruptible)
956 return -EIO;
957
958 /* Recovery complete, but still wedged means reset failure. */
959 if (recovery_complete)
960 return -EIO;
961
962 return -EAGAIN;
963 }
964
965 return 0;
966}
967
968/*
969 * Compare seqno against outstanding lazy request. Emit a request if they are
970 * equal.
971 */
972static int
973i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
974{
975 int ret;
976
977 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
978
979 ret = 0;
980 if (seqno == ring->outstanding_lazy_request)
981 ret = i915_add_request(ring, NULL, NULL);
982
983 return ret;
984}
985
986/**
987 * __wait_seqno - wait until execution of seqno has finished
988 * @ring: the ring expected to report seqno
989 * @seqno: duh!
990 * @interruptible: do an interruptible wait (normally yes)
991 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
992 *
993 * Returns 0 if the seqno was found within the alloted time. Else returns the
994 * errno with remaining time filled in timeout argument.
995 */
996static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
997 bool interruptible, struct timespec *timeout)
998{
999 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1000 struct timespec before, now, wait_time={1,0};
1001 unsigned long timeout_jiffies;
1002 long end;
1003 bool wait_forever = true;
1004 int ret;
1005
1006 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1007 return 0;
1008
1009 trace_i915_gem_request_wait_begin(ring, seqno);
1010
1011 if (timeout != NULL) {
1012 wait_time = *timeout;
1013 wait_forever = false;
1014 }
1015
1016 timeout_jiffies = timespec_to_jiffies(&wait_time);
1017
1018 if (WARN_ON(!ring->irq_get(ring)))
1019 return -ENODEV;
1020
1021 /* Record current time in case interrupted by signal, or wedged * */
1022 getrawmonotonic(&before);
1023
1024#define EXIT_COND \
1025 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1026 atomic_read(&dev_priv->mm.wedged))
1027 do {
1028 if (interruptible)
1029 end = wait_event_interruptible_timeout(ring->irq_queue,
1030 EXIT_COND,
1031 timeout_jiffies);
1032 else
1033 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1034 timeout_jiffies);
1035
1036 ret = i915_gem_check_wedge(dev_priv, interruptible);
1037 if (ret)
1038 end = ret;
1039 } while (end == 0 && wait_forever);
1040
1041 getrawmonotonic(&now);
1042
1043 ring->irq_put(ring);
1044 trace_i915_gem_request_wait_end(ring, seqno);
1045#undef EXIT_COND
1046
1047 if (timeout) {
1048 struct timespec sleep_time = timespec_sub(now, before);
1049 *timeout = timespec_sub(*timeout, sleep_time);
1050 }
1051
1052 switch (end) {
1053 case -EIO:
1054 case -EAGAIN: /* Wedged */
1055 case -ERESTARTSYS: /* Signal */
1056 return (int)end;
1057 case 0: /* Timeout */
1058 if (timeout)
1059 set_normalized_timespec(timeout, 0, 0);
1060 return -ETIME;
1061 default: /* Completed */
1062 WARN_ON(end < 0); /* We're not aware of other errors */
1063 return 0;
1064 }
1065}
1066
1067/**
1068 * Waits for a sequence number to be signaled, and cleans up the
1069 * request and object lists appropriately for that event.
1070 */
1071int
1072i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1073{
1074 struct drm_device *dev = ring->dev;
1075 struct drm_i915_private *dev_priv = dev->dev_private;
1076 bool interruptible = dev_priv->mm.interruptible;
1077 int ret;
1078
1079 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1080 BUG_ON(seqno == 0);
1081
1082 ret = i915_gem_check_wedge(dev_priv, interruptible);
1083 if (ret)
1084 return ret;
1085
1086 ret = i915_gem_check_olr(ring, seqno);
1087 if (ret)
1088 return ret;
1089
1090 return __wait_seqno(ring, seqno, interruptible, NULL);
1091}
1092
1093/**
1094 * Ensures that all rendering to the object has completed and the object is
1095 * safe to unbind from the GTT or access from the CPU.
1096 */
1097static __must_check int
1098i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1099 bool readonly)
1100{
1101 struct intel_ring_buffer *ring = obj->ring;
1102 u32 seqno;
1103 int ret;
1104
1105 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1106 if (seqno == 0)
1107 return 0;
1108
1109 ret = i915_wait_seqno(ring, seqno);
1110 if (ret)
1111 return ret;
1112
1113 i915_gem_retire_requests_ring(ring);
1114
1115 /* Manually manage the write flush as we may have not yet
1116 * retired the buffer.
1117 */
1118 if (obj->last_write_seqno &&
1119 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1120 obj->last_write_seqno = 0;
1121 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1122 }
1123
1124 return 0;
1125}
1126
Chris Wilson3236f572012-08-24 09:35:09 +01001127/* A nonblocking variant of the above wait. This is a highly dangerous routine
1128 * as the object state may change during this call.
1129 */
1130static __must_check int
1131i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1132 bool readonly)
1133{
1134 struct drm_device *dev = obj->base.dev;
1135 struct drm_i915_private *dev_priv = dev->dev_private;
1136 struct intel_ring_buffer *ring = obj->ring;
1137 u32 seqno;
1138 int ret;
1139
1140 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1141 BUG_ON(!dev_priv->mm.interruptible);
1142
1143 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1144 if (seqno == 0)
1145 return 0;
1146
1147 ret = i915_gem_check_wedge(dev_priv, true);
1148 if (ret)
1149 return ret;
1150
1151 ret = i915_gem_check_olr(ring, seqno);
1152 if (ret)
1153 return ret;
1154
1155 mutex_unlock(&dev->struct_mutex);
1156 ret = __wait_seqno(ring, seqno, true, NULL);
1157 mutex_lock(&dev->struct_mutex);
1158
1159 i915_gem_retire_requests_ring(ring);
1160
1161 /* Manually manage the write flush as we may have not yet
1162 * retired the buffer.
1163 */
1164 if (obj->last_write_seqno &&
1165 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1166 obj->last_write_seqno = 0;
1167 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1168 }
1169
1170 return ret;
1171}
1172
Eric Anholt673a3942008-07-30 12:06:12 -07001173/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001174 * Called when user space prepares to use an object with the CPU, either
1175 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001176 */
1177int
1178i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001179 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001180{
1181 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001182 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001183 uint32_t read_domains = args->read_domains;
1184 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001185 int ret;
1186
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001187 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001188 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001189 return -EINVAL;
1190
Chris Wilson21d509e2009-06-06 09:46:02 +01001191 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001192 return -EINVAL;
1193
1194 /* Having something in the write domain implies it's in the read
1195 * domain, and only that read domain. Enforce that in the request.
1196 */
1197 if (write_domain != 0 && read_domains != write_domain)
1198 return -EINVAL;
1199
Chris Wilson76c1dec2010-09-25 11:22:51 +01001200 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001201 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001202 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001203
Chris Wilson05394f32010-11-08 19:18:58 +00001204 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001205 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001206 ret = -ENOENT;
1207 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001208 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001209
Chris Wilson3236f572012-08-24 09:35:09 +01001210 /* Try to flush the object off the GPU without holding the lock.
1211 * We will repeat the flush holding the lock in the normal manner
1212 * to catch cases where we are gazumped.
1213 */
1214 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1215 if (ret)
1216 goto unref;
1217
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001218 if (read_domains & I915_GEM_DOMAIN_GTT) {
1219 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001220
1221 /* Silently promote "you're not bound, there was nothing to do"
1222 * to success, since the client was just asking us to
1223 * make sure everything was done.
1224 */
1225 if (ret == -EINVAL)
1226 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001227 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001228 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001229 }
1230
Chris Wilson3236f572012-08-24 09:35:09 +01001231unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001232 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001233unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001234 mutex_unlock(&dev->struct_mutex);
1235 return ret;
1236}
1237
1238/**
1239 * Called when user space has done writes to this buffer
1240 */
1241int
1242i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001243 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001244{
1245 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001246 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001247 int ret = 0;
1248
Chris Wilson76c1dec2010-09-25 11:22:51 +01001249 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001250 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001251 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001252
Chris Wilson05394f32010-11-08 19:18:58 +00001253 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001254 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001255 ret = -ENOENT;
1256 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001257 }
1258
Eric Anholt673a3942008-07-30 12:06:12 -07001259 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001260 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001261 i915_gem_object_flush_cpu_write_domain(obj);
1262
Chris Wilson05394f32010-11-08 19:18:58 +00001263 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001264unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001265 mutex_unlock(&dev->struct_mutex);
1266 return ret;
1267}
1268
1269/**
1270 * Maps the contents of an object, returning the address it is mapped
1271 * into.
1272 *
1273 * While the mapping holds a reference on the contents of the object, it doesn't
1274 * imply a ref on the object itself.
1275 */
1276int
1277i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001278 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001279{
1280 struct drm_i915_gem_mmap *args = data;
1281 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001282 unsigned long addr;
1283
Chris Wilson05394f32010-11-08 19:18:58 +00001284 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001285 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001286 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001287
Daniel Vetter1286ff72012-05-10 15:25:09 +02001288 /* prime objects have no backing filp to GEM mmap
1289 * pages from.
1290 */
1291 if (!obj->filp) {
1292 drm_gem_object_unreference_unlocked(obj);
1293 return -EINVAL;
1294 }
1295
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001296 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001297 PROT_READ | PROT_WRITE, MAP_SHARED,
1298 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001299 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001300 if (IS_ERR((void *)addr))
1301 return addr;
1302
1303 args->addr_ptr = (uint64_t) addr;
1304
1305 return 0;
1306}
1307
Jesse Barnesde151cf2008-11-12 10:03:55 -08001308/**
1309 * i915_gem_fault - fault a page into the GTT
1310 * vma: VMA in question
1311 * vmf: fault info
1312 *
1313 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1314 * from userspace. The fault handler takes care of binding the object to
1315 * the GTT (if needed), allocating and programming a fence register (again,
1316 * only if needed based on whether the old reg is still valid or the object
1317 * is tiled) and inserting a new PTE into the faulting process.
1318 *
1319 * Note that the faulting process may involve evicting existing objects
1320 * from the GTT and/or fence registers to make room. So performance may
1321 * suffer if the GTT working set is large or there are few fence registers
1322 * left.
1323 */
1324int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1325{
Chris Wilson05394f32010-11-08 19:18:58 +00001326 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1327 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001328 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001329 pgoff_t page_offset;
1330 unsigned long pfn;
1331 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001332 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001333
1334 /* We don't use vmf->pgoff since that has the fake offset */
1335 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1336 PAGE_SHIFT;
1337
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001338 ret = i915_mutex_lock_interruptible(dev);
1339 if (ret)
1340 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001341
Chris Wilsondb53a302011-02-03 11:57:46 +00001342 trace_i915_gem_object_fault(obj, page_offset, true, write);
1343
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001344 /* Access to snoopable pages through the GTT is incoherent. */
1345 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1346 ret = -EINVAL;
1347 goto unlock;
1348 }
1349
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001350 /* Now bind it into the GTT if needed */
Chris Wilsonc9839302012-11-20 10:45:17 +00001351 ret = i915_gem_object_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001352 if (ret)
1353 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001354
Chris Wilsonc9839302012-11-20 10:45:17 +00001355 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1356 if (ret)
1357 goto unpin;
1358
1359 ret = i915_gem_object_get_fence(obj);
1360 if (ret)
1361 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001362
Chris Wilson6299f992010-11-24 12:23:44 +00001363 obj->fault_mappable = true;
1364
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001365 pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001366 page_offset;
1367
1368 /* Finally, remap it using the new GTT offset */
1369 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001370unpin:
1371 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001372unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001373 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001374out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001375 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001376 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001377 /* If this -EIO is due to a gpu hang, give the reset code a
1378 * chance to clean up the mess. Otherwise return the proper
1379 * SIGBUS. */
1380 if (!atomic_read(&dev_priv->mm.wedged))
1381 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001382 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001383 /* Give the error handler a chance to run and move the
1384 * objects off the GPU active list. Next time we service the
1385 * fault, we should be able to transition the page into the
1386 * GTT without touching the GPU (and so avoid further
1387 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1388 * with coherency, just lost writes.
1389 */
Chris Wilson045e7692010-11-07 09:18:22 +00001390 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001391 case 0:
1392 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001393 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001394 case -EBUSY:
1395 /*
1396 * EBUSY is ok: this just means that another thread
1397 * already did the job.
1398 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001399 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001400 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001401 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001402 case -ENOSPC:
1403 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001404 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001405 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001406 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001407 }
1408}
1409
1410/**
Chris Wilson901782b2009-07-10 08:18:50 +01001411 * i915_gem_release_mmap - remove physical page mappings
1412 * @obj: obj in question
1413 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001414 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001415 * relinquish ownership of the pages back to the system.
1416 *
1417 * It is vital that we remove the page mapping if we have mapped a tiled
1418 * object through the GTT and then lose the fence register due to
1419 * resource pressure. Similarly if the object has been moved out of the
1420 * aperture, than pages mapped into userspace must be revoked. Removing the
1421 * mapping will then trigger a page fault on the next user access, allowing
1422 * fixup by i915_gem_fault().
1423 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001424void
Chris Wilson05394f32010-11-08 19:18:58 +00001425i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001426{
Chris Wilson6299f992010-11-24 12:23:44 +00001427 if (!obj->fault_mappable)
1428 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001429
Chris Wilsonf6e47882011-03-20 21:09:12 +00001430 if (obj->base.dev->dev_mapping)
1431 unmap_mapping_range(obj->base.dev->dev_mapping,
1432 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1433 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001434
Chris Wilson6299f992010-11-24 12:23:44 +00001435 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001436}
1437
Chris Wilson92b88ae2010-11-09 11:47:32 +00001438static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001439i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001440{
Chris Wilsone28f8712011-07-18 13:11:49 -07001441 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001442
1443 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001444 tiling_mode == I915_TILING_NONE)
1445 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001446
1447 /* Previous chips need a power-of-two fence region when tiling */
1448 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001449 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001450 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001451 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001452
Chris Wilsone28f8712011-07-18 13:11:49 -07001453 while (gtt_size < size)
1454 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001455
Chris Wilsone28f8712011-07-18 13:11:49 -07001456 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001457}
1458
Jesse Barnesde151cf2008-11-12 10:03:55 -08001459/**
1460 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1461 * @obj: object to check
1462 *
1463 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001464 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001465 */
1466static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001467i915_gem_get_gtt_alignment(struct drm_device *dev,
1468 uint32_t size,
1469 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001470{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001471 /*
1472 * Minimum alignment is 4k (GTT page size), but might be greater
1473 * if a fence register is needed for the object.
1474 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001475 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001476 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001477 return 4096;
1478
1479 /*
1480 * Previous chips need to be aligned to the size of the smallest
1481 * fence register that can contain the object.
1482 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001483 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001484}
1485
Daniel Vetter5e783302010-11-14 22:32:36 +01001486/**
1487 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1488 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001489 * @dev: the device
1490 * @size: size of the object
1491 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001492 *
1493 * Return the required GTT alignment for an object, only taking into account
1494 * unfenced tiled surface requirements.
1495 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001496uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001497i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1498 uint32_t size,
1499 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001500{
Daniel Vetter5e783302010-11-14 22:32:36 +01001501 /*
1502 * Minimum alignment is 4k (GTT page size) for sane hw.
1503 */
1504 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001505 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001506 return 4096;
1507
Chris Wilsone28f8712011-07-18 13:11:49 -07001508 /* Previous hardware however needs to be aligned to a power-of-two
1509 * tile height. The simplest method for determining this is to reuse
1510 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001511 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001512 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001513}
1514
Chris Wilsond8cb5082012-08-11 15:41:03 +01001515static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1516{
1517 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1518 int ret;
1519
1520 if (obj->base.map_list.map)
1521 return 0;
1522
Daniel Vetterda494d72012-12-20 15:11:16 +01001523 dev_priv->mm.shrinker_no_lock_stealing = true;
1524
Chris Wilsond8cb5082012-08-11 15:41:03 +01001525 ret = drm_gem_create_mmap_offset(&obj->base);
1526 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001527 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001528
1529 /* Badly fragmented mmap space? The only way we can recover
1530 * space is by destroying unwanted objects. We can't randomly release
1531 * mmap_offsets as userspace expects them to be persistent for the
1532 * lifetime of the objects. The closest we can is to release the
1533 * offsets on purgeable objects by truncating it and marking it purged,
1534 * which prevents userspace from ever using that object again.
1535 */
1536 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1537 ret = drm_gem_create_mmap_offset(&obj->base);
1538 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001539 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001540
1541 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001542 ret = drm_gem_create_mmap_offset(&obj->base);
1543out:
1544 dev_priv->mm.shrinker_no_lock_stealing = false;
1545
1546 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001547}
1548
1549static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1550{
1551 if (!obj->base.map_list.map)
1552 return;
1553
1554 drm_gem_free_mmap_offset(&obj->base);
1555}
1556
Jesse Barnesde151cf2008-11-12 10:03:55 -08001557int
Dave Airlieff72145b2011-02-07 12:16:14 +10001558i915_gem_mmap_gtt(struct drm_file *file,
1559 struct drm_device *dev,
1560 uint32_t handle,
1561 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001562{
Chris Wilsonda761a62010-10-27 17:37:08 +01001563 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001564 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001565 int ret;
1566
Chris Wilson76c1dec2010-09-25 11:22:51 +01001567 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001568 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001569 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001570
Dave Airlieff72145b2011-02-07 12:16:14 +10001571 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001572 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001573 ret = -ENOENT;
1574 goto unlock;
1575 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001576
Chris Wilson05394f32010-11-08 19:18:58 +00001577 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001578 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001579 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001580 }
1581
Chris Wilson05394f32010-11-08 19:18:58 +00001582 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001583 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001584 ret = -EINVAL;
1585 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001586 }
1587
Chris Wilsond8cb5082012-08-11 15:41:03 +01001588 ret = i915_gem_object_create_mmap_offset(obj);
1589 if (ret)
1590 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001591
Dave Airlieff72145b2011-02-07 12:16:14 +10001592 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001593
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001594out:
Chris Wilson05394f32010-11-08 19:18:58 +00001595 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001596unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001597 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001598 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001599}
1600
Dave Airlieff72145b2011-02-07 12:16:14 +10001601/**
1602 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1603 * @dev: DRM device
1604 * @data: GTT mapping ioctl data
1605 * @file: GEM object info
1606 *
1607 * Simply returns the fake offset to userspace so it can mmap it.
1608 * The mmap call will end up in drm_gem_mmap(), which will set things
1609 * up so we can get faults in the handler above.
1610 *
1611 * The fault handler will take care of binding the object into the GTT
1612 * (since it may have been evicted to make room for something), allocating
1613 * a fence register, and mapping the appropriate aperture address into
1614 * userspace.
1615 */
1616int
1617i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1618 struct drm_file *file)
1619{
1620 struct drm_i915_gem_mmap_gtt *args = data;
1621
Dave Airlieff72145b2011-02-07 12:16:14 +10001622 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1623}
1624
Daniel Vetter225067e2012-08-20 10:23:20 +02001625/* Immediately discard the backing storage */
1626static void
1627i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001628{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001629 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001630
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001631 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001632
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001633 if (obj->base.filp == NULL)
1634 return;
1635
Daniel Vetter225067e2012-08-20 10:23:20 +02001636 /* Our goal here is to return as much of the memory as
1637 * is possible back to the system as we are called from OOM.
1638 * To do this we must instruct the shmfs to drop all of its
1639 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001640 */
Chris Wilson05394f32010-11-08 19:18:58 +00001641 inode = obj->base.filp->f_path.dentry->d_inode;
Daniel Vetter225067e2012-08-20 10:23:20 +02001642 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001643
Daniel Vetter225067e2012-08-20 10:23:20 +02001644 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001645}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001646
Daniel Vetter225067e2012-08-20 10:23:20 +02001647static inline int
1648i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1649{
1650 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001651}
1652
Chris Wilson5cdf5882010-09-27 15:51:07 +01001653static void
Chris Wilson05394f32010-11-08 19:18:58 +00001654i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001655{
Chris Wilson05394f32010-11-08 19:18:58 +00001656 int page_count = obj->base.size / PAGE_SIZE;
Chris Wilson9da3da62012-06-01 15:20:22 +01001657 struct scatterlist *sg;
Chris Wilson6c085a72012-08-20 11:40:46 +02001658 int ret, i;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001659
Chris Wilson05394f32010-11-08 19:18:58 +00001660 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001661
Chris Wilson6c085a72012-08-20 11:40:46 +02001662 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1663 if (ret) {
1664 /* In the event of a disaster, abandon all caches and
1665 * hope for the best.
1666 */
1667 WARN_ON(ret != -EIO);
1668 i915_gem_clflush_object(obj);
1669 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1670 }
1671
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001672 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001673 i915_gem_object_save_bit_17_swizzle(obj);
1674
Chris Wilson05394f32010-11-08 19:18:58 +00001675 if (obj->madv == I915_MADV_DONTNEED)
1676 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001677
Chris Wilson9da3da62012-06-01 15:20:22 +01001678 for_each_sg(obj->pages->sgl, sg, page_count, i) {
1679 struct page *page = sg_page(sg);
1680
Chris Wilson05394f32010-11-08 19:18:58 +00001681 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001682 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001683
Chris Wilson05394f32010-11-08 19:18:58 +00001684 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001685 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001686
Chris Wilson9da3da62012-06-01 15:20:22 +01001687 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001688 }
Chris Wilson05394f32010-11-08 19:18:58 +00001689 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001690
Chris Wilson9da3da62012-06-01 15:20:22 +01001691 sg_free_table(obj->pages);
1692 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001693}
1694
1695static int
1696i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1697{
1698 const struct drm_i915_gem_object_ops *ops = obj->ops;
1699
Chris Wilson2f745ad2012-09-04 21:02:58 +01001700 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001701 return 0;
1702
1703 BUG_ON(obj->gtt_space);
1704
Chris Wilsona5570172012-09-04 21:02:54 +01001705 if (obj->pages_pin_count)
1706 return -EBUSY;
1707
Chris Wilsona2165e32012-12-03 11:49:00 +00001708 /* ->put_pages might need to allocate memory for the bit17 swizzle
1709 * array, hence protect them from being reaped by removing them from gtt
1710 * lists early. */
1711 list_del(&obj->gtt_list);
1712
Chris Wilson37e680a2012-06-07 15:38:42 +01001713 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001714 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001715
Chris Wilson6c085a72012-08-20 11:40:46 +02001716 if (i915_gem_object_is_purgeable(obj))
1717 i915_gem_object_truncate(obj);
1718
1719 return 0;
1720}
1721
1722static long
1723i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1724{
1725 struct drm_i915_gem_object *obj, *next;
1726 long count = 0;
1727
1728 list_for_each_entry_safe(obj, next,
1729 &dev_priv->mm.unbound_list,
1730 gtt_list) {
1731 if (i915_gem_object_is_purgeable(obj) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001732 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001733 count += obj->base.size >> PAGE_SHIFT;
1734 if (count >= target)
1735 return count;
1736 }
1737 }
1738
1739 list_for_each_entry_safe(obj, next,
1740 &dev_priv->mm.inactive_list,
1741 mm_list) {
1742 if (i915_gem_object_is_purgeable(obj) &&
1743 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001744 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001745 count += obj->base.size >> PAGE_SHIFT;
1746 if (count >= target)
1747 return count;
1748 }
1749 }
1750
1751 return count;
1752}
1753
1754static void
1755i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1756{
1757 struct drm_i915_gem_object *obj, *next;
1758
1759 i915_gem_evict_everything(dev_priv->dev);
1760
1761 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001762 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001763}
1764
Chris Wilson37e680a2012-06-07 15:38:42 +01001765static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001766i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001767{
Chris Wilson6c085a72012-08-20 11:40:46 +02001768 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001769 int page_count, i;
1770 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001771 struct sg_table *st;
1772 struct scatterlist *sg;
Eric Anholt673a3942008-07-30 12:06:12 -07001773 struct page *page;
Chris Wilson6c085a72012-08-20 11:40:46 +02001774 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001775
Chris Wilson6c085a72012-08-20 11:40:46 +02001776 /* Assert that the object is not currently in any GPU domain. As it
1777 * wasn't in the GTT, there shouldn't be any way it could have been in
1778 * a GPU cache
1779 */
1780 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1781 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1782
Chris Wilson9da3da62012-06-01 15:20:22 +01001783 st = kmalloc(sizeof(*st), GFP_KERNEL);
1784 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001785 return -ENOMEM;
1786
Chris Wilson9da3da62012-06-01 15:20:22 +01001787 page_count = obj->base.size / PAGE_SIZE;
1788 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1789 sg_free_table(st);
1790 kfree(st);
1791 return -ENOMEM;
1792 }
1793
1794 /* Get the list of pages out of our struct file. They'll be pinned
1795 * at this point until we release them.
1796 *
1797 * Fail silently without starting the shrinker
1798 */
Chris Wilson6c085a72012-08-20 11:40:46 +02001799 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
1800 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001801 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001802 gfp &= ~(__GFP_IO | __GFP_WAIT);
Chris Wilson9da3da62012-06-01 15:20:22 +01001803 for_each_sg(st->sgl, sg, page_count, i) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001804 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1805 if (IS_ERR(page)) {
1806 i915_gem_purge(dev_priv, page_count);
1807 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1808 }
1809 if (IS_ERR(page)) {
1810 /* We've tried hard to allocate the memory by reaping
1811 * our own buffer, now let the real VM do its job and
1812 * go down in flames if truly OOM.
1813 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001814 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001815 gfp |= __GFP_IO | __GFP_WAIT;
1816
1817 i915_gem_shrink_all(dev_priv);
1818 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1819 if (IS_ERR(page))
1820 goto err_pages;
1821
Linus Torvaldscaf49192012-12-10 10:51:16 -08001822 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001823 gfp &= ~(__GFP_IO | __GFP_WAIT);
1824 }
Eric Anholt673a3942008-07-30 12:06:12 -07001825
Chris Wilson9da3da62012-06-01 15:20:22 +01001826 sg_set_page(sg, page, PAGE_SIZE, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001827 }
1828
Chris Wilson74ce6b62012-10-19 15:51:06 +01001829 obj->pages = st;
1830
Eric Anholt673a3942008-07-30 12:06:12 -07001831 if (i915_gem_object_needs_bit17_swizzle(obj))
1832 i915_gem_object_do_bit_17_swizzle(obj);
1833
1834 return 0;
1835
1836err_pages:
Chris Wilson9da3da62012-06-01 15:20:22 +01001837 for_each_sg(st->sgl, sg, i, page_count)
1838 page_cache_release(sg_page(sg));
1839 sg_free_table(st);
1840 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001841 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001842}
1843
Chris Wilson37e680a2012-06-07 15:38:42 +01001844/* Ensure that the associated pages are gathered from the backing storage
1845 * and pinned into our object. i915_gem_object_get_pages() may be called
1846 * multiple times before they are released by a single call to
1847 * i915_gem_object_put_pages() - once the pages are no longer referenced
1848 * either as a result of memory pressure (reaping pages under the shrinker)
1849 * or as the object is itself released.
1850 */
1851int
1852i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1853{
1854 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1855 const struct drm_i915_gem_object_ops *ops = obj->ops;
1856 int ret;
1857
Chris Wilson2f745ad2012-09-04 21:02:58 +01001858 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001859 return 0;
1860
Chris Wilsona5570172012-09-04 21:02:54 +01001861 BUG_ON(obj->pages_pin_count);
1862
Chris Wilson37e680a2012-06-07 15:38:42 +01001863 ret = ops->get_pages(obj);
1864 if (ret)
1865 return ret;
1866
1867 list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1868 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001869}
1870
Chris Wilson54cf91d2010-11-25 18:00:26 +00001871void
Chris Wilson05394f32010-11-08 19:18:58 +00001872i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001873 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001874{
Chris Wilson05394f32010-11-08 19:18:58 +00001875 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001876 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001877 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001878
Zou Nan hai852835f2010-05-21 09:08:56 +08001879 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001880 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001881
1882 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001883 if (!obj->active) {
1884 drm_gem_object_reference(&obj->base);
1885 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001886 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001887
Eric Anholt673a3942008-07-30 12:06:12 -07001888 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001889 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1890 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001891
Chris Wilson0201f1e2012-07-20 12:41:01 +01001892 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001893
Chris Wilsoncaea7472010-11-12 13:53:37 +00001894 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001895 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001896
Chris Wilson7dd49062012-03-21 10:48:18 +00001897 /* Bump MRU to take account of the delayed flush */
1898 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1899 struct drm_i915_fence_reg *reg;
1900
1901 reg = &dev_priv->fence_regs[obj->fence_reg];
1902 list_move_tail(&reg->lru_list,
1903 &dev_priv->mm.fence_list);
1904 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001905 }
1906}
1907
1908static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001909i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1910{
1911 struct drm_device *dev = obj->base.dev;
1912 struct drm_i915_private *dev_priv = dev->dev_private;
1913
Chris Wilson65ce3022012-07-20 12:41:02 +01001914 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001915 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001916
Chris Wilsonf047e392012-07-21 12:31:41 +01001917 if (obj->pin_count) /* are we a framebuffer? */
1918 intel_mark_fb_idle(obj);
1919
Chris Wilsoncaea7472010-11-12 13:53:37 +00001920 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1921
Chris Wilson65ce3022012-07-20 12:41:02 +01001922 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001923 obj->ring = NULL;
1924
Chris Wilson65ce3022012-07-20 12:41:02 +01001925 obj->last_read_seqno = 0;
1926 obj->last_write_seqno = 0;
1927 obj->base.write_domain = 0;
1928
1929 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001930 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001931
1932 obj->active = 0;
1933 drm_gem_object_unreference(&obj->base);
1934
1935 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001936}
Eric Anholt673a3942008-07-30 12:06:12 -07001937
Chris Wilson9d7730912012-11-27 16:22:52 +00001938static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001939i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001940{
Chris Wilson9d7730912012-11-27 16:22:52 +00001941 struct drm_i915_private *dev_priv = dev->dev_private;
1942 struct intel_ring_buffer *ring;
1943 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001944
Chris Wilson107f27a52012-12-10 13:56:17 +02001945 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00001946 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02001947 ret = intel_ring_idle(ring);
1948 if (ret)
1949 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00001950 }
Chris Wilson9d7730912012-11-27 16:22:52 +00001951 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02001952
1953 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00001954 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001955 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001956
Chris Wilson9d7730912012-11-27 16:22:52 +00001957 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1958 ring->sync_seqno[j] = 0;
1959 }
1960
1961 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001962}
1963
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001964int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
1965{
1966 struct drm_i915_private *dev_priv = dev->dev_private;
1967 int ret;
1968
1969 if (seqno == 0)
1970 return -EINVAL;
1971
1972 /* HWS page needs to be set less than what we
1973 * will inject to ring
1974 */
1975 ret = i915_gem_init_seqno(dev, seqno - 1);
1976 if (ret)
1977 return ret;
1978
1979 /* Carefully set the last_seqno value so that wrap
1980 * detection still works
1981 */
1982 dev_priv->next_seqno = seqno;
1983 dev_priv->last_seqno = seqno - 1;
1984 if (dev_priv->last_seqno == 0)
1985 dev_priv->last_seqno--;
1986
1987 return 0;
1988}
1989
Chris Wilson9d7730912012-11-27 16:22:52 +00001990int
1991i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001992{
Chris Wilson9d7730912012-11-27 16:22:52 +00001993 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001994
Chris Wilson9d7730912012-11-27 16:22:52 +00001995 /* reserve 0 for non-seqno */
1996 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001997 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00001998 if (ret)
1999 return ret;
2000
2001 dev_priv->next_seqno = 1;
2002 }
2003
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002004 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002005 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002006}
2007
Chris Wilson3cce4692010-10-27 16:11:02 +01002008int
Chris Wilsondb53a302011-02-03 11:57:46 +00002009i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002010 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01002011 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002012{
Chris Wilsondb53a302011-02-03 11:57:46 +00002013 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002014 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002015 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002016 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002017 int ret;
2018
Daniel Vettercc889e02012-06-13 20:45:19 +02002019 /*
2020 * Emit any outstanding flushes - execbuf can fail to emit the flush
2021 * after having emitted the batchbuffer command. Hence we need to fix
2022 * things up similar to emitting the lazy request. The difference here
2023 * is that the flush _must_ happen before the next request, no matter
2024 * what.
2025 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002026 ret = intel_ring_flush_all_caches(ring);
2027 if (ret)
2028 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002029
Chris Wilsonacb868d2012-09-26 13:47:30 +01002030 request = kmalloc(sizeof(*request), GFP_KERNEL);
2031 if (request == NULL)
2032 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002033
Eric Anholt673a3942008-07-30 12:06:12 -07002034
Chris Wilsona71d8d92012-02-15 11:25:36 +00002035 /* Record the position of the start of the request so that
2036 * should we detect the updated seqno part-way through the
2037 * GPU processing the request, we never over-estimate the
2038 * position of the head.
2039 */
2040 request_ring_position = intel_ring_get_tail(ring);
2041
Chris Wilson9d7730912012-11-27 16:22:52 +00002042 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002043 if (ret) {
2044 kfree(request);
2045 return ret;
2046 }
Eric Anholt673a3942008-07-30 12:06:12 -07002047
Chris Wilson9d7730912012-11-27 16:22:52 +00002048 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002049 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002050 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002051 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002052 was_empty = list_empty(&ring->request_list);
2053 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002054 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002055
Chris Wilsondb53a302011-02-03 11:57:46 +00002056 if (file) {
2057 struct drm_i915_file_private *file_priv = file->driver_priv;
2058
Chris Wilson1c255952010-09-26 11:03:27 +01002059 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002060 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002061 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002062 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002063 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002064 }
Eric Anholt673a3942008-07-30 12:06:12 -07002065
Chris Wilson9d7730912012-11-27 16:22:52 +00002066 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002067 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002068
Ben Gamarif65d9422009-09-14 17:48:44 -04002069 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002070 if (i915_enable_hangcheck) {
2071 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002072 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002073 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002074 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002075 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002076 &dev_priv->mm.retire_work,
2077 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002078 intel_mark_busy(dev_priv->dev);
2079 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002080 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002081
Chris Wilsonacb868d2012-09-26 13:47:30 +01002082 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002083 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002084 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002085}
2086
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002087static inline void
2088i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002089{
Chris Wilson1c255952010-09-26 11:03:27 +01002090 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002091
Chris Wilson1c255952010-09-26 11:03:27 +01002092 if (!file_priv)
2093 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002094
Chris Wilson1c255952010-09-26 11:03:27 +01002095 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002096 if (request->file_priv) {
2097 list_del(&request->client_list);
2098 request->file_priv = NULL;
2099 }
Chris Wilson1c255952010-09-26 11:03:27 +01002100 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002101}
2102
Chris Wilsondfaae392010-09-22 10:31:52 +01002103static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2104 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002105{
Chris Wilsondfaae392010-09-22 10:31:52 +01002106 while (!list_empty(&ring->request_list)) {
2107 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002108
Chris Wilsondfaae392010-09-22 10:31:52 +01002109 request = list_first_entry(&ring->request_list,
2110 struct drm_i915_gem_request,
2111 list);
2112
2113 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002114 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002115 kfree(request);
2116 }
2117
2118 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002119 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002120
Chris Wilson05394f32010-11-08 19:18:58 +00002121 obj = list_first_entry(&ring->active_list,
2122 struct drm_i915_gem_object,
2123 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002124
Chris Wilson05394f32010-11-08 19:18:58 +00002125 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002126 }
Eric Anholt673a3942008-07-30 12:06:12 -07002127}
2128
Chris Wilson312817a2010-11-22 11:50:11 +00002129static void i915_gem_reset_fences(struct drm_device *dev)
2130{
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 int i;
2133
Daniel Vetter4b9de732011-10-09 21:52:02 +02002134 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002135 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002136
Chris Wilsonada726c2012-04-17 15:31:32 +01002137 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002138
Chris Wilsonada726c2012-04-17 15:31:32 +01002139 if (reg->obj)
2140 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002141
Chris Wilsonada726c2012-04-17 15:31:32 +01002142 reg->pin_count = 0;
2143 reg->obj = NULL;
2144 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002145 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002146
2147 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002148}
2149
Chris Wilson069efc12010-09-30 16:53:18 +01002150void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002151{
Chris Wilsondfaae392010-09-22 10:31:52 +01002152 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002153 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002154 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002155 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002156
Chris Wilsonb4519512012-05-11 14:29:30 +01002157 for_each_ring(ring, dev_priv, i)
2158 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002159
Chris Wilsondfaae392010-09-22 10:31:52 +01002160 /* Move everything out of the GPU domains to ensure we do any
2161 * necessary invalidation upon reuse.
2162 */
Chris Wilson05394f32010-11-08 19:18:58 +00002163 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002164 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002165 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002166 {
Chris Wilson05394f32010-11-08 19:18:58 +00002167 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002168 }
Chris Wilson069efc12010-09-30 16:53:18 +01002169
2170 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002171 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002172}
2173
2174/**
2175 * This function clears the request list as sequence numbers are passed.
2176 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002177void
Chris Wilsondb53a302011-02-03 11:57:46 +00002178i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002179{
Eric Anholt673a3942008-07-30 12:06:12 -07002180 uint32_t seqno;
2181
Chris Wilsondb53a302011-02-03 11:57:46 +00002182 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002183 return;
2184
Chris Wilsondb53a302011-02-03 11:57:46 +00002185 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002186
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002187 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002188
Zou Nan hai852835f2010-05-21 09:08:56 +08002189 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002190 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002191
Zou Nan hai852835f2010-05-21 09:08:56 +08002192 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002193 struct drm_i915_gem_request,
2194 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002195
Chris Wilsondfaae392010-09-22 10:31:52 +01002196 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002197 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002198
Chris Wilsondb53a302011-02-03 11:57:46 +00002199 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002200 /* We know the GPU must have read the request to have
2201 * sent us the seqno + interrupt, so use the position
2202 * of tail of the request to update the last known position
2203 * of the GPU head.
2204 */
2205 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002206
2207 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002208 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002209 kfree(request);
2210 }
2211
2212 /* Move any buffers on the active list that are no longer referenced
2213 * by the ringbuffer to the flushing/inactive lists as appropriate.
2214 */
2215 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002216 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002217
Akshay Joshi0206e352011-08-16 15:34:10 -04002218 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002219 struct drm_i915_gem_object,
2220 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002221
Chris Wilson0201f1e2012-07-20 12:41:01 +01002222 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002223 break;
2224
Chris Wilson65ce3022012-07-20 12:41:02 +01002225 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002226 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002227
Chris Wilsondb53a302011-02-03 11:57:46 +00002228 if (unlikely(ring->trace_irq_seqno &&
2229 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002230 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002231 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002232 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002233
Chris Wilsondb53a302011-02-03 11:57:46 +00002234 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002235}
2236
2237void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002238i915_gem_retire_requests(struct drm_device *dev)
2239{
2240 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002241 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002242 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002243
Chris Wilsonb4519512012-05-11 14:29:30 +01002244 for_each_ring(ring, dev_priv, i)
2245 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002246}
2247
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002248static void
Eric Anholt673a3942008-07-30 12:06:12 -07002249i915_gem_retire_work_handler(struct work_struct *work)
2250{
2251 drm_i915_private_t *dev_priv;
2252 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002253 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002254 bool idle;
2255 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002256
2257 dev_priv = container_of(work, drm_i915_private_t,
2258 mm.retire_work.work);
2259 dev = dev_priv->dev;
2260
Chris Wilson891b48c2010-09-29 12:26:37 +01002261 /* Come back later if the device is busy... */
2262 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002263 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2264 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002265 return;
2266 }
2267
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002268 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002269
Chris Wilson0a587052011-01-09 21:05:44 +00002270 /* Send a periodic flush down the ring so we don't hold onto GEM
2271 * objects indefinitely.
2272 */
2273 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002274 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002275 if (ring->gpu_caches_dirty)
2276 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002277
2278 idle &= list_empty(&ring->request_list);
2279 }
2280
2281 if (!dev_priv->mm.suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002282 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2283 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002284 if (idle)
2285 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002286
Eric Anholt673a3942008-07-30 12:06:12 -07002287 mutex_unlock(&dev->struct_mutex);
2288}
2289
Ben Widawsky5816d642012-04-11 11:18:19 -07002290/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002291 * Ensures that an object will eventually get non-busy by flushing any required
2292 * write domains, emitting any outstanding lazy request and retiring and
2293 * completed requests.
2294 */
2295static int
2296i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2297{
2298 int ret;
2299
2300 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002301 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002302 if (ret)
2303 return ret;
2304
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002305 i915_gem_retire_requests_ring(obj->ring);
2306 }
2307
2308 return 0;
2309}
2310
2311/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002312 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2313 * @DRM_IOCTL_ARGS: standard ioctl arguments
2314 *
2315 * Returns 0 if successful, else an error is returned with the remaining time in
2316 * the timeout parameter.
2317 * -ETIME: object is still busy after timeout
2318 * -ERESTARTSYS: signal interrupted the wait
2319 * -ENONENT: object doesn't exist
2320 * Also possible, but rare:
2321 * -EAGAIN: GPU wedged
2322 * -ENOMEM: damn
2323 * -ENODEV: Internal IRQ fail
2324 * -E?: The add request failed
2325 *
2326 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2327 * non-zero timeout parameter the wait ioctl will wait for the given number of
2328 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2329 * without holding struct_mutex the object may become re-busied before this
2330 * function completes. A similar but shorter * race condition exists in the busy
2331 * ioctl
2332 */
2333int
2334i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2335{
2336 struct drm_i915_gem_wait *args = data;
2337 struct drm_i915_gem_object *obj;
2338 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002339 struct timespec timeout_stack, *timeout = NULL;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002340 u32 seqno = 0;
2341 int ret = 0;
2342
Ben Widawskyeac1f142012-06-05 15:24:24 -07002343 if (args->timeout_ns >= 0) {
2344 timeout_stack = ns_to_timespec(args->timeout_ns);
2345 timeout = &timeout_stack;
2346 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002347
2348 ret = i915_mutex_lock_interruptible(dev);
2349 if (ret)
2350 return ret;
2351
2352 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2353 if (&obj->base == NULL) {
2354 mutex_unlock(&dev->struct_mutex);
2355 return -ENOENT;
2356 }
2357
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002358 /* Need to make sure the object gets inactive eventually. */
2359 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002360 if (ret)
2361 goto out;
2362
2363 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002364 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002365 ring = obj->ring;
2366 }
2367
2368 if (seqno == 0)
2369 goto out;
2370
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002371 /* Do this after OLR check to make sure we make forward progress polling
2372 * on this IOCTL with a 0 timeout (like busy ioctl)
2373 */
2374 if (!args->timeout_ns) {
2375 ret = -ETIME;
2376 goto out;
2377 }
2378
2379 drm_gem_object_unreference(&obj->base);
2380 mutex_unlock(&dev->struct_mutex);
2381
Ben Widawskyeac1f142012-06-05 15:24:24 -07002382 ret = __wait_seqno(ring, seqno, true, timeout);
2383 if (timeout) {
2384 WARN_ON(!timespec_valid(timeout));
2385 args->timeout_ns = timespec_to_ns(timeout);
2386 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002387 return ret;
2388
2389out:
2390 drm_gem_object_unreference(&obj->base);
2391 mutex_unlock(&dev->struct_mutex);
2392 return ret;
2393}
2394
2395/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002396 * i915_gem_object_sync - sync an object to a ring.
2397 *
2398 * @obj: object which may be in use on another ring.
2399 * @to: ring we wish to use the object on. May be NULL.
2400 *
2401 * This code is meant to abstract object synchronization with the GPU.
2402 * Calling with NULL implies synchronizing the object with the CPU
2403 * rather than a particular GPU ring.
2404 *
2405 * Returns 0 if successful, else propagates up the lower layer error.
2406 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002407int
2408i915_gem_object_sync(struct drm_i915_gem_object *obj,
2409 struct intel_ring_buffer *to)
2410{
2411 struct intel_ring_buffer *from = obj->ring;
2412 u32 seqno;
2413 int ret, idx;
2414
2415 if (from == NULL || to == from)
2416 return 0;
2417
Ben Widawsky5816d642012-04-11 11:18:19 -07002418 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002419 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002420
2421 idx = intel_ring_sync_index(from, to);
2422
Chris Wilson0201f1e2012-07-20 12:41:01 +01002423 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002424 if (seqno <= from->sync_seqno[idx])
2425 return 0;
2426
Ben Widawskyb4aca012012-04-25 20:50:12 -07002427 ret = i915_gem_check_olr(obj->ring, seqno);
2428 if (ret)
2429 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002430
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002431 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002432 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002433 /* We use last_read_seqno because sync_to()
2434 * might have just caused seqno wrap under
2435 * the radar.
2436 */
2437 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002438
Ben Widawskye3a5a222012-04-11 11:18:20 -07002439 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002440}
2441
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002442static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2443{
2444 u32 old_write_domain, old_read_domains;
2445
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002446 /* Act a barrier for all accesses through the GTT */
2447 mb();
2448
2449 /* Force a pagefault for domain tracking on next user access */
2450 i915_gem_release_mmap(obj);
2451
Keith Packardb97c3d92011-06-24 21:02:59 -07002452 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2453 return;
2454
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002455 old_read_domains = obj->base.read_domains;
2456 old_write_domain = obj->base.write_domain;
2457
2458 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2459 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2460
2461 trace_i915_gem_object_change_domain(obj,
2462 old_read_domains,
2463 old_write_domain);
2464}
2465
Eric Anholt673a3942008-07-30 12:06:12 -07002466/**
2467 * Unbinds an object from the GTT aperture.
2468 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002469int
Chris Wilson05394f32010-11-08 19:18:58 +00002470i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002471{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002472 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002473 int ret = 0;
2474
Chris Wilson05394f32010-11-08 19:18:58 +00002475 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002476 return 0;
2477
Chris Wilson31d8d652012-05-24 19:11:20 +01002478 if (obj->pin_count)
2479 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002480
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002481 BUG_ON(obj->pages == NULL);
2482
Chris Wilsona8198ee2011-04-13 22:04:09 +01002483 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002484 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002485 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002486 /* Continue on if we fail due to EIO, the GPU is hung so we
2487 * should be safe and we need to cleanup or else we might
2488 * cause memory corruption through use-after-free.
2489 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002490
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002491 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002492
Daniel Vetter96b47b62009-12-15 17:50:00 +01002493 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002494 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002495 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002496 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002497
Chris Wilsondb53a302011-02-03 11:57:46 +00002498 trace_i915_gem_object_unbind(obj);
2499
Daniel Vetter74898d72012-02-15 23:50:22 +01002500 if (obj->has_global_gtt_mapping)
2501 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002502 if (obj->has_aliasing_ppgtt_mapping) {
2503 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2504 obj->has_aliasing_ppgtt_mapping = 0;
2505 }
Daniel Vetter74163902012-02-15 23:50:21 +01002506 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002507
Chris Wilson6c085a72012-08-20 11:40:46 +02002508 list_del(&obj->mm_list);
2509 list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002510 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002511 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002512
Chris Wilson05394f32010-11-08 19:18:58 +00002513 drm_mm_put_block(obj->gtt_space);
2514 obj->gtt_space = NULL;
2515 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002516
Chris Wilson88241782011-01-07 17:09:48 +00002517 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002518}
2519
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002520int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002521{
2522 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002523 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002524 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002525
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002526 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002527 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002528 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2529 if (ret)
2530 return ret;
2531
Chris Wilson3e960502012-11-27 16:22:54 +00002532 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002533 if (ret)
2534 return ret;
2535 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002536
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002537 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002538}
2539
Chris Wilson9ce079e2012-04-17 15:31:30 +01002540static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2541 struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002542{
Eric Anholt4e901fd2009-10-26 16:44:17 -07002543 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002544 uint64_t val;
2545
Chris Wilson9ce079e2012-04-17 15:31:30 +01002546 if (obj) {
2547 u32 size = obj->gtt_space->size;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002548
Chris Wilson9ce079e2012-04-17 15:31:30 +01002549 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2550 0xfffff000) << 32;
2551 val |= obj->gtt_offset & 0xfffff000;
2552 val |= (uint64_t)((obj->stride / 128) - 1) <<
2553 SANDYBRIDGE_FENCE_PITCH_SHIFT;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002554
Chris Wilson9ce079e2012-04-17 15:31:30 +01002555 if (obj->tiling_mode == I915_TILING_Y)
2556 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2557 val |= I965_FENCE_REG_VALID;
2558 } else
2559 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002560
Chris Wilson9ce079e2012-04-17 15:31:30 +01002561 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2562 POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002563}
2564
Chris Wilson9ce079e2012-04-17 15:31:30 +01002565static void i965_write_fence_reg(struct drm_device *dev, int reg,
2566 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002567{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002568 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002569 uint64_t val;
2570
Chris Wilson9ce079e2012-04-17 15:31:30 +01002571 if (obj) {
2572 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002573
Chris Wilson9ce079e2012-04-17 15:31:30 +01002574 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2575 0xfffff000) << 32;
2576 val |= obj->gtt_offset & 0xfffff000;
2577 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2578 if (obj->tiling_mode == I915_TILING_Y)
2579 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2580 val |= I965_FENCE_REG_VALID;
2581 } else
2582 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002583
Chris Wilson9ce079e2012-04-17 15:31:30 +01002584 I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2585 POSTING_READ(FENCE_REG_965_0 + reg * 8);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002586}
2587
Chris Wilson9ce079e2012-04-17 15:31:30 +01002588static void i915_write_fence_reg(struct drm_device *dev, int reg,
2589 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002590{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002591 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002592 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002593
Chris Wilson9ce079e2012-04-17 15:31:30 +01002594 if (obj) {
2595 u32 size = obj->gtt_space->size;
2596 int pitch_val;
2597 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002598
Chris Wilson9ce079e2012-04-17 15:31:30 +01002599 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2600 (size & -size) != size ||
2601 (obj->gtt_offset & (size - 1)),
2602 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2603 obj->gtt_offset, obj->map_and_fenceable, size);
2604
2605 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2606 tile_width = 128;
2607 else
2608 tile_width = 512;
2609
2610 /* Note: pitch better be a power of two tile widths */
2611 pitch_val = obj->stride / tile_width;
2612 pitch_val = ffs(pitch_val) - 1;
2613
2614 val = obj->gtt_offset;
2615 if (obj->tiling_mode == I915_TILING_Y)
2616 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2617 val |= I915_FENCE_SIZE_BITS(size);
2618 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2619 val |= I830_FENCE_REG_VALID;
2620 } else
2621 val = 0;
2622
2623 if (reg < 8)
2624 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002625 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002626 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002627
Chris Wilson9ce079e2012-04-17 15:31:30 +01002628 I915_WRITE(reg, val);
2629 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002630}
2631
Chris Wilson9ce079e2012-04-17 15:31:30 +01002632static void i830_write_fence_reg(struct drm_device *dev, int reg,
2633 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002634{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002635 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002636 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002637
Chris Wilson9ce079e2012-04-17 15:31:30 +01002638 if (obj) {
2639 u32 size = obj->gtt_space->size;
2640 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002641
Chris Wilson9ce079e2012-04-17 15:31:30 +01002642 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2643 (size & -size) != size ||
2644 (obj->gtt_offset & (size - 1)),
2645 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2646 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002647
Chris Wilson9ce079e2012-04-17 15:31:30 +01002648 pitch_val = obj->stride / 128;
2649 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002650
Chris Wilson9ce079e2012-04-17 15:31:30 +01002651 val = obj->gtt_offset;
2652 if (obj->tiling_mode == I915_TILING_Y)
2653 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2654 val |= I830_FENCE_SIZE_BITS(size);
2655 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2656 val |= I830_FENCE_REG_VALID;
2657 } else
2658 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002659
Chris Wilson9ce079e2012-04-17 15:31:30 +01002660 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2661 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2662}
2663
2664static void i915_gem_write_fence(struct drm_device *dev, int reg,
2665 struct drm_i915_gem_object *obj)
2666{
2667 switch (INTEL_INFO(dev)->gen) {
2668 case 7:
2669 case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2670 case 5:
2671 case 4: i965_write_fence_reg(dev, reg, obj); break;
2672 case 3: i915_write_fence_reg(dev, reg, obj); break;
2673 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002674 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002675 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002676}
2677
Chris Wilson61050802012-04-17 15:31:31 +01002678static inline int fence_number(struct drm_i915_private *dev_priv,
2679 struct drm_i915_fence_reg *fence)
2680{
2681 return fence - dev_priv->fence_regs;
2682}
2683
2684static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2685 struct drm_i915_fence_reg *fence,
2686 bool enable)
2687{
2688 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2689 int reg = fence_number(dev_priv, fence);
2690
2691 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2692
2693 if (enable) {
2694 obj->fence_reg = reg;
2695 fence->obj = obj;
2696 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2697 } else {
2698 obj->fence_reg = I915_FENCE_REG_NONE;
2699 fence->obj = NULL;
2700 list_del_init(&fence->lru_list);
2701 }
2702}
2703
Chris Wilsond9e86c02010-11-10 16:40:20 +00002704static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002705i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002706{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002707 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002708 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002709 if (ret)
2710 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002711
2712 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002713 }
2714
Chris Wilson63256ec2011-01-04 18:42:07 +00002715 /* Ensure that all CPU reads are completed before installing a fence
2716 * and all writes before removing the fence.
2717 */
2718 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2719 mb();
2720
Chris Wilson86d5bc32012-07-20 12:41:04 +01002721 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002722 return 0;
2723}
2724
2725int
2726i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2727{
Chris Wilson61050802012-04-17 15:31:31 +01002728 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002729 int ret;
2730
Chris Wilsona360bb12012-04-17 15:31:25 +01002731 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002732 if (ret)
2733 return ret;
2734
Chris Wilson61050802012-04-17 15:31:31 +01002735 if (obj->fence_reg == I915_FENCE_REG_NONE)
2736 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002737
Chris Wilson61050802012-04-17 15:31:31 +01002738 i915_gem_object_update_fence(obj,
2739 &dev_priv->fence_regs[obj->fence_reg],
2740 false);
2741 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002742
2743 return 0;
2744}
2745
2746static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002747i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002748{
Daniel Vetterae3db242010-02-19 11:51:58 +01002749 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002750 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002751 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002752
2753 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002754 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002755 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2756 reg = &dev_priv->fence_regs[i];
2757 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002758 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002759
Chris Wilson1690e1e2011-12-14 13:57:08 +01002760 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002761 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002762 }
2763
Chris Wilsond9e86c02010-11-10 16:40:20 +00002764 if (avail == NULL)
2765 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002766
2767 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002768 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002769 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002770 continue;
2771
Chris Wilson8fe301a2012-04-17 15:31:28 +01002772 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002773 }
2774
Chris Wilson8fe301a2012-04-17 15:31:28 +01002775 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002776}
2777
Jesse Barnesde151cf2008-11-12 10:03:55 -08002778/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002779 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002780 * @obj: object to map through a fence reg
2781 *
2782 * When mapping objects through the GTT, userspace wants to be able to write
2783 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002784 * This function walks the fence regs looking for a free one for @obj,
2785 * stealing one if it can't find any.
2786 *
2787 * It then sets up the reg based on the object's properties: address, pitch
2788 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002789 *
2790 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002791 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002792int
Chris Wilson06d98132012-04-17 15:31:24 +01002793i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002794{
Chris Wilson05394f32010-11-08 19:18:58 +00002795 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002796 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002797 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002798 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002799 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002800
Chris Wilson14415742012-04-17 15:31:33 +01002801 /* Have we updated the tiling parameters upon the object and so
2802 * will need to serialise the write to the associated fence register?
2803 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002804 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002805 ret = i915_gem_object_flush_fence(obj);
2806 if (ret)
2807 return ret;
2808 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002809
Chris Wilsond9e86c02010-11-10 16:40:20 +00002810 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002811 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2812 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002813 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002814 list_move_tail(&reg->lru_list,
2815 &dev_priv->mm.fence_list);
2816 return 0;
2817 }
2818 } else if (enable) {
2819 reg = i915_find_fence_reg(dev);
2820 if (reg == NULL)
2821 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002822
Chris Wilson14415742012-04-17 15:31:33 +01002823 if (reg->obj) {
2824 struct drm_i915_gem_object *old = reg->obj;
2825
2826 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002827 if (ret)
2828 return ret;
2829
Chris Wilson14415742012-04-17 15:31:33 +01002830 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002831 }
Chris Wilson14415742012-04-17 15:31:33 +01002832 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002833 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002834
Chris Wilson14415742012-04-17 15:31:33 +01002835 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002836 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002837
Chris Wilson9ce079e2012-04-17 15:31:30 +01002838 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002839}
2840
Chris Wilson42d6ab42012-07-26 11:49:32 +01002841static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2842 struct drm_mm_node *gtt_space,
2843 unsigned long cache_level)
2844{
2845 struct drm_mm_node *other;
2846
2847 /* On non-LLC machines we have to be careful when putting differing
2848 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00002849 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002850 */
2851 if (HAS_LLC(dev))
2852 return true;
2853
2854 if (gtt_space == NULL)
2855 return true;
2856
2857 if (list_empty(&gtt_space->node_list))
2858 return true;
2859
2860 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2861 if (other->allocated && !other->hole_follows && other->color != cache_level)
2862 return false;
2863
2864 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2865 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2866 return false;
2867
2868 return true;
2869}
2870
2871static void i915_gem_verify_gtt(struct drm_device *dev)
2872{
2873#if WATCH_GTT
2874 struct drm_i915_private *dev_priv = dev->dev_private;
2875 struct drm_i915_gem_object *obj;
2876 int err = 0;
2877
2878 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2879 if (obj->gtt_space == NULL) {
2880 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2881 err++;
2882 continue;
2883 }
2884
2885 if (obj->cache_level != obj->gtt_space->color) {
2886 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2887 obj->gtt_space->start,
2888 obj->gtt_space->start + obj->gtt_space->size,
2889 obj->cache_level,
2890 obj->gtt_space->color);
2891 err++;
2892 continue;
2893 }
2894
2895 if (!i915_gem_valid_gtt_space(dev,
2896 obj->gtt_space,
2897 obj->cache_level)) {
2898 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2899 obj->gtt_space->start,
2900 obj->gtt_space->start + obj->gtt_space->size,
2901 obj->cache_level);
2902 err++;
2903 continue;
2904 }
2905 }
2906
2907 WARN_ON(err);
2908#endif
2909}
2910
Jesse Barnesde151cf2008-11-12 10:03:55 -08002911/**
Eric Anholt673a3942008-07-30 12:06:12 -07002912 * Finds free space in the GTT aperture and binds the object there.
2913 */
2914static int
Chris Wilson05394f32010-11-08 19:18:58 +00002915i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002916 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002917 bool map_and_fenceable,
2918 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07002919{
Chris Wilson05394f32010-11-08 19:18:58 +00002920 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002921 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002922 struct drm_mm_node *node;
Daniel Vetter5e783302010-11-14 22:32:36 +01002923 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002924 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002925 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002926
Chris Wilson05394f32010-11-08 19:18:58 +00002927 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002928 DRM_ERROR("Attempting to bind a purgeable object\n");
2929 return -EINVAL;
2930 }
2931
Chris Wilsone28f8712011-07-18 13:11:49 -07002932 fence_size = i915_gem_get_gtt_size(dev,
2933 obj->base.size,
2934 obj->tiling_mode);
2935 fence_alignment = i915_gem_get_gtt_alignment(dev,
2936 obj->base.size,
2937 obj->tiling_mode);
2938 unfenced_alignment =
2939 i915_gem_get_unfenced_gtt_alignment(dev,
2940 obj->base.size,
2941 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002942
Eric Anholt673a3942008-07-30 12:06:12 -07002943 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002944 alignment = map_and_fenceable ? fence_alignment :
2945 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002946 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002947 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2948 return -EINVAL;
2949 }
2950
Chris Wilson05394f32010-11-08 19:18:58 +00002951 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002952
Chris Wilson654fc602010-05-27 13:18:21 +01002953 /* If the object is bigger than the entire aperture, reject it early
2954 * before evicting everything in a vain attempt to find space.
2955 */
Chris Wilson05394f32010-11-08 19:18:58 +00002956 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002957 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002958 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2959 return -E2BIG;
2960 }
2961
Chris Wilson37e680a2012-06-07 15:38:42 +01002962 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002963 if (ret)
2964 return ret;
2965
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002966 i915_gem_object_pin_pages(obj);
2967
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002968 node = kzalloc(sizeof(*node), GFP_KERNEL);
2969 if (node == NULL) {
2970 i915_gem_object_unpin_pages(obj);
2971 return -ENOMEM;
2972 }
2973
Eric Anholt673a3942008-07-30 12:06:12 -07002974 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002975 if (map_and_fenceable)
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002976 ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space, node,
2977 size, alignment, obj->cache_level,
2978 0, dev_priv->mm.gtt_mappable_end);
Daniel Vetter920afa72010-09-16 17:54:23 +02002979 else
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002980 ret = drm_mm_insert_node_generic(&dev_priv->mm.gtt_space, node,
2981 size, alignment, obj->cache_level);
2982 if (ret) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002983 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002984 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002985 map_and_fenceable,
2986 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002987 if (ret == 0)
2988 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01002989
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002990 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002991 kfree(node);
2992 return ret;
2993 }
2994 if (WARN_ON(!i915_gem_valid_gtt_space(dev, node, obj->cache_level))) {
2995 i915_gem_object_unpin_pages(obj);
2996 drm_mm_put_block(node);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002997 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07002998 }
2999
Daniel Vetter74163902012-02-15 23:50:21 +01003000 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01003001 if (ret) {
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003002 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003003 drm_mm_put_block(node);
Chris Wilson6c085a72012-08-20 11:40:46 +02003004 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003005 }
Eric Anholt673a3942008-07-30 12:06:12 -07003006
Chris Wilson6c085a72012-08-20 11:40:46 +02003007 list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00003008 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003009
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003010 obj->gtt_space = node;
3011 obj->gtt_offset = node->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003012
Daniel Vetter75e9e912010-11-04 17:11:09 +01003013 fenceable =
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003014 node->size == fence_size &&
3015 (node->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003016
Daniel Vetter75e9e912010-11-04 17:11:09 +01003017 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00003018 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003019
Chris Wilson05394f32010-11-08 19:18:58 +00003020 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003021
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003022 i915_gem_object_unpin_pages(obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00003023 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003024 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003025 return 0;
3026}
3027
3028void
Chris Wilson05394f32010-11-08 19:18:58 +00003029i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003030{
Eric Anholt673a3942008-07-30 12:06:12 -07003031 /* If we don't have a page list set up, then we're not pinned
3032 * to GPU, and we can ignore the cache flush because it'll happen
3033 * again at bind time.
3034 */
Chris Wilson05394f32010-11-08 19:18:58 +00003035 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003036 return;
3037
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003038 /* If the GPU is snooping the contents of the CPU cache,
3039 * we do not need to manually clear the CPU cache lines. However,
3040 * the caches are only snooped when the render cache is
3041 * flushed/invalidated. As we always have to emit invalidations
3042 * and flushes when moving into and out of the RENDER domain, correct
3043 * snooping behaviour occurs naturally as the result of our domain
3044 * tracking.
3045 */
3046 if (obj->cache_level != I915_CACHE_NONE)
3047 return;
3048
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003049 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003050
Chris Wilson9da3da62012-06-01 15:20:22 +01003051 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08003052}
3053
3054/** Flushes the GTT write domain for the object if it's dirty. */
3055static void
Chris Wilson05394f32010-11-08 19:18:58 +00003056i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003057{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003058 uint32_t old_write_domain;
3059
Chris Wilson05394f32010-11-08 19:18:58 +00003060 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003061 return;
3062
Chris Wilson63256ec2011-01-04 18:42:07 +00003063 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003064 * to it immediately go to main memory as far as we know, so there's
3065 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003066 *
3067 * However, we do have to enforce the order so that all writes through
3068 * the GTT land before any writes to the device, such as updates to
3069 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003070 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003071 wmb();
3072
Chris Wilson05394f32010-11-08 19:18:58 +00003073 old_write_domain = obj->base.write_domain;
3074 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003075
3076 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003077 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003078 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003079}
3080
3081/** Flushes the CPU write domain for the object if it's dirty. */
3082static void
Chris Wilson05394f32010-11-08 19:18:58 +00003083i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003084{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003085 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003086
Chris Wilson05394f32010-11-08 19:18:58 +00003087 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003088 return;
3089
3090 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003091 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003092 old_write_domain = obj->base.write_domain;
3093 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003094
3095 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003096 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003097 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003098}
3099
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003100/**
3101 * Moves a single object to the GTT read, and possibly write domain.
3102 *
3103 * This function returns when the move is complete, including waiting on
3104 * flushes to occur.
3105 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003106int
Chris Wilson20217462010-11-23 15:26:33 +00003107i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003108{
Chris Wilson8325a092012-04-24 15:52:35 +01003109 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003110 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003111 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003112
Eric Anholt02354392008-11-26 13:58:13 -08003113 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003114 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003115 return -EINVAL;
3116
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003117 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3118 return 0;
3119
Chris Wilson0201f1e2012-07-20 12:41:01 +01003120 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003121 if (ret)
3122 return ret;
3123
Chris Wilson72133422010-09-13 23:56:38 +01003124 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003125
Chris Wilson05394f32010-11-08 19:18:58 +00003126 old_write_domain = obj->base.write_domain;
3127 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003128
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003129 /* It should now be out of any other write domains, and we can update
3130 * the domain values for our changes.
3131 */
Chris Wilson05394f32010-11-08 19:18:58 +00003132 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3133 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003134 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003135 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3136 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3137 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003138 }
3139
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003140 trace_i915_gem_object_change_domain(obj,
3141 old_read_domains,
3142 old_write_domain);
3143
Chris Wilson8325a092012-04-24 15:52:35 +01003144 /* And bump the LRU for this access */
3145 if (i915_gem_object_is_inactive(obj))
3146 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3147
Eric Anholte47c68e2008-11-14 13:35:19 -08003148 return 0;
3149}
3150
Chris Wilsone4ffd172011-04-04 09:44:39 +01003151int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3152 enum i915_cache_level cache_level)
3153{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003154 struct drm_device *dev = obj->base.dev;
3155 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003156 int ret;
3157
3158 if (obj->cache_level == cache_level)
3159 return 0;
3160
3161 if (obj->pin_count) {
3162 DRM_DEBUG("can not change the cache level of pinned objects\n");
3163 return -EBUSY;
3164 }
3165
Chris Wilson42d6ab42012-07-26 11:49:32 +01003166 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3167 ret = i915_gem_object_unbind(obj);
3168 if (ret)
3169 return ret;
3170 }
3171
Chris Wilsone4ffd172011-04-04 09:44:39 +01003172 if (obj->gtt_space) {
3173 ret = i915_gem_object_finish_gpu(obj);
3174 if (ret)
3175 return ret;
3176
3177 i915_gem_object_finish_gtt(obj);
3178
3179 /* Before SandyBridge, you could not use tiling or fence
3180 * registers with snooped memory, so relinquish any fences
3181 * currently pointing to our region in the aperture.
3182 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003183 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003184 ret = i915_gem_object_put_fence(obj);
3185 if (ret)
3186 return ret;
3187 }
3188
Daniel Vetter74898d72012-02-15 23:50:22 +01003189 if (obj->has_global_gtt_mapping)
3190 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003191 if (obj->has_aliasing_ppgtt_mapping)
3192 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3193 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003194
3195 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003196 }
3197
3198 if (cache_level == I915_CACHE_NONE) {
3199 u32 old_read_domains, old_write_domain;
3200
3201 /* If we're coming from LLC cached, then we haven't
3202 * actually been tracking whether the data is in the
3203 * CPU cache or not, since we only allow one bit set
3204 * in obj->write_domain and have been skipping the clflushes.
3205 * Just set it to the CPU cache for now.
3206 */
3207 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3208 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3209
3210 old_read_domains = obj->base.read_domains;
3211 old_write_domain = obj->base.write_domain;
3212
3213 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3214 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3215
3216 trace_i915_gem_object_change_domain(obj,
3217 old_read_domains,
3218 old_write_domain);
3219 }
3220
3221 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003222 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003223 return 0;
3224}
3225
Ben Widawsky199adf42012-09-21 17:01:20 -07003226int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3227 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003228{
Ben Widawsky199adf42012-09-21 17:01:20 -07003229 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003230 struct drm_i915_gem_object *obj;
3231 int ret;
3232
3233 ret = i915_mutex_lock_interruptible(dev);
3234 if (ret)
3235 return ret;
3236
3237 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3238 if (&obj->base == NULL) {
3239 ret = -ENOENT;
3240 goto unlock;
3241 }
3242
Ben Widawsky199adf42012-09-21 17:01:20 -07003243 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003244
3245 drm_gem_object_unreference(&obj->base);
3246unlock:
3247 mutex_unlock(&dev->struct_mutex);
3248 return ret;
3249}
3250
Ben Widawsky199adf42012-09-21 17:01:20 -07003251int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3252 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003253{
Ben Widawsky199adf42012-09-21 17:01:20 -07003254 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003255 struct drm_i915_gem_object *obj;
3256 enum i915_cache_level level;
3257 int ret;
3258
Ben Widawsky199adf42012-09-21 17:01:20 -07003259 switch (args->caching) {
3260 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003261 level = I915_CACHE_NONE;
3262 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003263 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003264 level = I915_CACHE_LLC;
3265 break;
3266 default:
3267 return -EINVAL;
3268 }
3269
Ben Widawsky3bc29132012-09-26 16:15:20 -07003270 ret = i915_mutex_lock_interruptible(dev);
3271 if (ret)
3272 return ret;
3273
Chris Wilsone6994ae2012-07-10 10:27:08 +01003274 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3275 if (&obj->base == NULL) {
3276 ret = -ENOENT;
3277 goto unlock;
3278 }
3279
3280 ret = i915_gem_object_set_cache_level(obj, level);
3281
3282 drm_gem_object_unreference(&obj->base);
3283unlock:
3284 mutex_unlock(&dev->struct_mutex);
3285 return ret;
3286}
3287
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003288/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003289 * Prepare buffer for display plane (scanout, cursors, etc).
3290 * Can be called from an uninterruptible phase (modesetting) and allows
3291 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003292 */
3293int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003294i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3295 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003296 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003297{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003298 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003299 int ret;
3300
Chris Wilson0be73282010-12-06 14:36:27 +00003301 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003302 ret = i915_gem_object_sync(obj, pipelined);
3303 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003304 return ret;
3305 }
3306
Eric Anholta7ef0642011-03-29 16:59:54 -07003307 /* The display engine is not coherent with the LLC cache on gen6. As
3308 * a result, we make sure that the pinning that is about to occur is
3309 * done with uncached PTEs. This is lowest common denominator for all
3310 * chipsets.
3311 *
3312 * However for gen6+, we could do better by using the GFDT bit instead
3313 * of uncaching, which would allow us to flush all the LLC-cached data
3314 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3315 */
3316 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3317 if (ret)
3318 return ret;
3319
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003320 /* As the user may map the buffer once pinned in the display plane
3321 * (e.g. libkms for the bootup splash), we have to ensure that we
3322 * always use map_and_fenceable for all scanout buffers.
3323 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003324 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003325 if (ret)
3326 return ret;
3327
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003328 i915_gem_object_flush_cpu_write_domain(obj);
3329
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003330 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003331 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003332
3333 /* It should now be out of any other write domains, and we can update
3334 * the domain values for our changes.
3335 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003336 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003337 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003338
3339 trace_i915_gem_object_change_domain(obj,
3340 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003341 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003342
3343 return 0;
3344}
3345
Chris Wilson85345512010-11-13 09:49:11 +00003346int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003347i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003348{
Chris Wilson88241782011-01-07 17:09:48 +00003349 int ret;
3350
Chris Wilsona8198ee2011-04-13 22:04:09 +01003351 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003352 return 0;
3353
Chris Wilson0201f1e2012-07-20 12:41:01 +01003354 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003355 if (ret)
3356 return ret;
3357
Chris Wilsona8198ee2011-04-13 22:04:09 +01003358 /* Ensure that we invalidate the GPU's caches and TLBs. */
3359 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003360 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003361}
3362
Eric Anholte47c68e2008-11-14 13:35:19 -08003363/**
3364 * Moves a single object to the CPU read, and possibly write domain.
3365 *
3366 * This function returns when the move is complete, including waiting on
3367 * flushes to occur.
3368 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003369int
Chris Wilson919926a2010-11-12 13:42:53 +00003370i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003371{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003372 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003373 int ret;
3374
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003375 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3376 return 0;
3377
Chris Wilson0201f1e2012-07-20 12:41:01 +01003378 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003379 if (ret)
3380 return ret;
3381
Eric Anholte47c68e2008-11-14 13:35:19 -08003382 i915_gem_object_flush_gtt_write_domain(obj);
3383
Chris Wilson05394f32010-11-08 19:18:58 +00003384 old_write_domain = obj->base.write_domain;
3385 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003386
Eric Anholte47c68e2008-11-14 13:35:19 -08003387 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003388 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003389 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003390
Chris Wilson05394f32010-11-08 19:18:58 +00003391 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003392 }
3393
3394 /* It should now be out of any other write domains, and we can update
3395 * the domain values for our changes.
3396 */
Chris Wilson05394f32010-11-08 19:18:58 +00003397 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003398
3399 /* If we're writing through the CPU, then the GPU read domains will
3400 * need to be invalidated at next use.
3401 */
3402 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003403 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3404 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003405 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003406
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003407 trace_i915_gem_object_change_domain(obj,
3408 old_read_domains,
3409 old_write_domain);
3410
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003411 return 0;
3412}
3413
Eric Anholt673a3942008-07-30 12:06:12 -07003414/* Throttle our rendering by waiting until the ring has completed our requests
3415 * emitted over 20 msec ago.
3416 *
Eric Anholtb9624422009-06-03 07:27:35 +00003417 * Note that if we were to use the current jiffies each time around the loop,
3418 * we wouldn't escape the function with any frames outstanding if the time to
3419 * render a frame was over 20ms.
3420 *
Eric Anholt673a3942008-07-30 12:06:12 -07003421 * This should get us reasonable parallelism between CPU and GPU but also
3422 * relatively low latency when blocking on a particular request to finish.
3423 */
3424static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003425i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003426{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003427 struct drm_i915_private *dev_priv = dev->dev_private;
3428 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003429 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003430 struct drm_i915_gem_request *request;
3431 struct intel_ring_buffer *ring = NULL;
3432 u32 seqno = 0;
3433 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003434
Chris Wilsone110e8d2011-01-26 15:39:14 +00003435 if (atomic_read(&dev_priv->mm.wedged))
3436 return -EIO;
3437
Chris Wilson1c255952010-09-26 11:03:27 +01003438 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003439 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003440 if (time_after_eq(request->emitted_jiffies, recent_enough))
3441 break;
3442
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003443 ring = request->ring;
3444 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003445 }
Chris Wilson1c255952010-09-26 11:03:27 +01003446 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003447
3448 if (seqno == 0)
3449 return 0;
3450
Ben Widawsky5c81fe852012-05-24 15:03:08 -07003451 ret = __wait_seqno(ring, seqno, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003452 if (ret == 0)
3453 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003454
Eric Anholt673a3942008-07-30 12:06:12 -07003455 return ret;
3456}
3457
Eric Anholt673a3942008-07-30 12:06:12 -07003458int
Chris Wilson05394f32010-11-08 19:18:58 +00003459i915_gem_object_pin(struct drm_i915_gem_object *obj,
3460 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003461 bool map_and_fenceable,
3462 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003463{
Eric Anholt673a3942008-07-30 12:06:12 -07003464 int ret;
3465
Chris Wilson7e81a422012-09-15 09:41:57 +01003466 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3467 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003468
Chris Wilson05394f32010-11-08 19:18:58 +00003469 if (obj->gtt_space != NULL) {
3470 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3471 (map_and_fenceable && !obj->map_and_fenceable)) {
3472 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003473 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003474 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3475 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003476 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003477 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003478 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003479 ret = i915_gem_object_unbind(obj);
3480 if (ret)
3481 return ret;
3482 }
3483 }
3484
Chris Wilson05394f32010-11-08 19:18:58 +00003485 if (obj->gtt_space == NULL) {
Chris Wilson87422672012-11-21 13:04:03 +00003486 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3487
Chris Wilsona00b10c2010-09-24 21:15:47 +01003488 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003489 map_and_fenceable,
3490 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003491 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003492 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003493
3494 if (!dev_priv->mm.aliasing_ppgtt)
3495 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003496 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003497
Daniel Vetter74898d72012-02-15 23:50:22 +01003498 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3499 i915_gem_gtt_bind_object(obj, obj->cache_level);
3500
Chris Wilson1b502472012-04-24 15:47:30 +01003501 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003502 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003503
3504 return 0;
3505}
3506
3507void
Chris Wilson05394f32010-11-08 19:18:58 +00003508i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003509{
Chris Wilson05394f32010-11-08 19:18:58 +00003510 BUG_ON(obj->pin_count == 0);
3511 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003512
Chris Wilson1b502472012-04-24 15:47:30 +01003513 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003514 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003515}
3516
3517int
3518i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003519 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003520{
3521 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003522 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003523 int ret;
3524
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003525 ret = i915_mutex_lock_interruptible(dev);
3526 if (ret)
3527 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003528
Chris Wilson05394f32010-11-08 19:18:58 +00003529 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003530 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003531 ret = -ENOENT;
3532 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003533 }
Eric Anholt673a3942008-07-30 12:06:12 -07003534
Chris Wilson05394f32010-11-08 19:18:58 +00003535 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003536 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003537 ret = -EINVAL;
3538 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003539 }
3540
Chris Wilson05394f32010-11-08 19:18:58 +00003541 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003542 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3543 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003544 ret = -EINVAL;
3545 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003546 }
3547
Chris Wilson05394f32010-11-08 19:18:58 +00003548 obj->user_pin_count++;
3549 obj->pin_filp = file;
3550 if (obj->user_pin_count == 1) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003551 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003552 if (ret)
3553 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003554 }
3555
3556 /* XXX - flush the CPU caches for pinned objects
3557 * as the X server doesn't manage domains yet
3558 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003559 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003560 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003561out:
Chris Wilson05394f32010-11-08 19:18:58 +00003562 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003563unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003564 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003565 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003566}
3567
3568int
3569i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003570 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003571{
3572 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003573 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003574 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003575
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003576 ret = i915_mutex_lock_interruptible(dev);
3577 if (ret)
3578 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003579
Chris Wilson05394f32010-11-08 19:18:58 +00003580 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003581 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003582 ret = -ENOENT;
3583 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003584 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003585
Chris Wilson05394f32010-11-08 19:18:58 +00003586 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003587 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3588 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003589 ret = -EINVAL;
3590 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003591 }
Chris Wilson05394f32010-11-08 19:18:58 +00003592 obj->user_pin_count--;
3593 if (obj->user_pin_count == 0) {
3594 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003595 i915_gem_object_unpin(obj);
3596 }
Eric Anholt673a3942008-07-30 12:06:12 -07003597
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003598out:
Chris Wilson05394f32010-11-08 19:18:58 +00003599 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003600unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003601 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003602 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003603}
3604
3605int
3606i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003607 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003608{
3609 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003610 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003611 int ret;
3612
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003613 ret = i915_mutex_lock_interruptible(dev);
3614 if (ret)
3615 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003616
Chris Wilson05394f32010-11-08 19:18:58 +00003617 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003618 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003619 ret = -ENOENT;
3620 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003621 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003622
Chris Wilson0be555b2010-08-04 15:36:30 +01003623 /* Count all active objects as busy, even if they are currently not used
3624 * by the gpu. Users of this interface expect objects to eventually
3625 * become non-busy without any further actions, therefore emit any
3626 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003627 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003628 ret = i915_gem_object_flush_active(obj);
3629
Chris Wilson05394f32010-11-08 19:18:58 +00003630 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003631 if (obj->ring) {
3632 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3633 args->busy |= intel_ring_flag(obj->ring) << 16;
3634 }
Eric Anholt673a3942008-07-30 12:06:12 -07003635
Chris Wilson05394f32010-11-08 19:18:58 +00003636 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003637unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003638 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003639 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003640}
3641
3642int
3643i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3644 struct drm_file *file_priv)
3645{
Akshay Joshi0206e352011-08-16 15:34:10 -04003646 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003647}
3648
Chris Wilson3ef94da2009-09-14 16:50:29 +01003649int
3650i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3651 struct drm_file *file_priv)
3652{
3653 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003654 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003655 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003656
3657 switch (args->madv) {
3658 case I915_MADV_DONTNEED:
3659 case I915_MADV_WILLNEED:
3660 break;
3661 default:
3662 return -EINVAL;
3663 }
3664
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003665 ret = i915_mutex_lock_interruptible(dev);
3666 if (ret)
3667 return ret;
3668
Chris Wilson05394f32010-11-08 19:18:58 +00003669 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003670 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003671 ret = -ENOENT;
3672 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003673 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003674
Chris Wilson05394f32010-11-08 19:18:58 +00003675 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003676 ret = -EINVAL;
3677 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003678 }
3679
Chris Wilson05394f32010-11-08 19:18:58 +00003680 if (obj->madv != __I915_MADV_PURGED)
3681 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003682
Chris Wilson6c085a72012-08-20 11:40:46 +02003683 /* if the object is no longer attached, discard its backing storage */
3684 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003685 i915_gem_object_truncate(obj);
3686
Chris Wilson05394f32010-11-08 19:18:58 +00003687 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003688
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003689out:
Chris Wilson05394f32010-11-08 19:18:58 +00003690 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003691unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003692 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003693 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003694}
3695
Chris Wilson37e680a2012-06-07 15:38:42 +01003696void i915_gem_object_init(struct drm_i915_gem_object *obj,
3697 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003698{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003699 INIT_LIST_HEAD(&obj->mm_list);
3700 INIT_LIST_HEAD(&obj->gtt_list);
3701 INIT_LIST_HEAD(&obj->ring_list);
3702 INIT_LIST_HEAD(&obj->exec_list);
3703
Chris Wilson37e680a2012-06-07 15:38:42 +01003704 obj->ops = ops;
3705
Chris Wilson0327d6b2012-08-11 15:41:06 +01003706 obj->fence_reg = I915_FENCE_REG_NONE;
3707 obj->madv = I915_MADV_WILLNEED;
3708 /* Avoid an unnecessary call to unbind on the first bind. */
3709 obj->map_and_fenceable = true;
3710
3711 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3712}
3713
Chris Wilson37e680a2012-06-07 15:38:42 +01003714static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3715 .get_pages = i915_gem_object_get_pages_gtt,
3716 .put_pages = i915_gem_object_put_pages_gtt,
3717};
3718
Chris Wilson05394f32010-11-08 19:18:58 +00003719struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3720 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003721{
Daniel Vetterc397b902010-04-09 19:05:07 +00003722 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003723 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003724 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003725
Chris Wilson42dcedd2012-11-15 11:32:30 +00003726 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003727 if (obj == NULL)
3728 return NULL;
3729
3730 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00003731 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00003732 return NULL;
3733 }
3734
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003735 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3736 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3737 /* 965gm cannot relocate objects above 4GiB. */
3738 mask &= ~__GFP_HIGHMEM;
3739 mask |= __GFP_DMA32;
3740 }
3741
Hugh Dickins5949eac2011-06-27 16:18:18 -07003742 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003743 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003744
Chris Wilson37e680a2012-06-07 15:38:42 +01003745 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003746
Daniel Vetterc397b902010-04-09 19:05:07 +00003747 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3748 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3749
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003750 if (HAS_LLC(dev)) {
3751 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003752 * cache) for about a 10% performance improvement
3753 * compared to uncached. Graphics requests other than
3754 * display scanout are coherent with the CPU in
3755 * accessing this cache. This means in this mode we
3756 * don't need to clflush on the CPU side, and on the
3757 * GPU side we only need to flush internal caches to
3758 * get data visible to the CPU.
3759 *
3760 * However, we maintain the display planes as UC, and so
3761 * need to rebind when first used as such.
3762 */
3763 obj->cache_level = I915_CACHE_LLC;
3764 } else
3765 obj->cache_level = I915_CACHE_NONE;
3766
Chris Wilson05394f32010-11-08 19:18:58 +00003767 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003768}
3769
Eric Anholt673a3942008-07-30 12:06:12 -07003770int i915_gem_init_object(struct drm_gem_object *obj)
3771{
Daniel Vetterc397b902010-04-09 19:05:07 +00003772 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003773
Eric Anholt673a3942008-07-30 12:06:12 -07003774 return 0;
3775}
3776
Chris Wilson1488fc02012-04-24 15:47:31 +01003777void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003778{
Chris Wilson1488fc02012-04-24 15:47:31 +01003779 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003780 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003781 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003782
Chris Wilson26e12f892011-03-20 11:20:19 +00003783 trace_i915_gem_object_destroy(obj);
3784
Chris Wilson1488fc02012-04-24 15:47:31 +01003785 if (obj->phys_obj)
3786 i915_gem_detach_phys_object(dev, obj);
3787
3788 obj->pin_count = 0;
3789 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3790 bool was_interruptible;
3791
3792 was_interruptible = dev_priv->mm.interruptible;
3793 dev_priv->mm.interruptible = false;
3794
3795 WARN_ON(i915_gem_object_unbind(obj));
3796
3797 dev_priv->mm.interruptible = was_interruptible;
3798 }
3799
Chris Wilsona5570172012-09-04 21:02:54 +01003800 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003801 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003802 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003803 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003804
Chris Wilson9da3da62012-06-01 15:20:22 +01003805 BUG_ON(obj->pages);
3806
Chris Wilson2f745ad2012-09-04 21:02:58 +01003807 if (obj->base.import_attach)
3808 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01003809
Chris Wilson05394f32010-11-08 19:18:58 +00003810 drm_gem_object_release(&obj->base);
3811 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003812
Chris Wilson05394f32010-11-08 19:18:58 +00003813 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003814 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003815}
3816
Jesse Barnes5669fca2009-02-17 15:13:31 -08003817int
Eric Anholt673a3942008-07-30 12:06:12 -07003818i915_gem_idle(struct drm_device *dev)
3819{
3820 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003821 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003822
Keith Packard6dbe2772008-10-14 21:41:13 -07003823 mutex_lock(&dev->struct_mutex);
3824
Chris Wilson87acb0a2010-10-19 10:13:00 +01003825 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003826 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003827 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003828 }
Eric Anholt673a3942008-07-30 12:06:12 -07003829
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003830 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003831 if (ret) {
3832 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003833 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003834 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003835 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003836
Chris Wilson29105cc2010-01-07 10:39:13 +00003837 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003838 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003839 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003840
Chris Wilson312817a2010-11-22 11:50:11 +00003841 i915_gem_reset_fences(dev);
3842
Chris Wilson29105cc2010-01-07 10:39:13 +00003843 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3844 * We need to replace this with a semaphore, or something.
3845 * And not confound mm.suspended!
3846 */
3847 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003848 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003849
3850 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003851 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003852
Keith Packard6dbe2772008-10-14 21:41:13 -07003853 mutex_unlock(&dev->struct_mutex);
3854
Chris Wilson29105cc2010-01-07 10:39:13 +00003855 /* Cancel the retire work handler, which should be idle now. */
3856 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3857
Eric Anholt673a3942008-07-30 12:06:12 -07003858 return 0;
3859}
3860
Ben Widawskyb9524a12012-05-25 16:56:24 -07003861void i915_gem_l3_remap(struct drm_device *dev)
3862{
3863 drm_i915_private_t *dev_priv = dev->dev_private;
3864 u32 misccpctl;
3865 int i;
3866
3867 if (!IS_IVYBRIDGE(dev))
3868 return;
3869
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003870 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07003871 return;
3872
3873 misccpctl = I915_READ(GEN7_MISCCPCTL);
3874 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3875 POSTING_READ(GEN7_MISCCPCTL);
3876
3877 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3878 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003879 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003880 DRM_DEBUG("0x%x was already programmed to %x\n",
3881 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003882 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003883 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003884 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07003885 }
3886
3887 /* Make sure all the writes land before disabling dop clock gating */
3888 POSTING_READ(GEN7_L3LOG_BASE);
3889
3890 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3891}
3892
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003893void i915_gem_init_swizzling(struct drm_device *dev)
3894{
3895 drm_i915_private_t *dev_priv = dev->dev_private;
3896
Daniel Vetter11782b02012-01-31 16:47:55 +01003897 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003898 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3899 return;
3900
3901 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3902 DISP_TILE_SURFACE_SWIZZLING);
3903
Daniel Vetter11782b02012-01-31 16:47:55 +01003904 if (IS_GEN5(dev))
3905 return;
3906
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003907 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3908 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003909 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08003910 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003911 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08003912 else
3913 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003914}
Daniel Vettere21af882012-02-09 20:53:27 +01003915
Chris Wilson67b1b572012-07-05 23:49:40 +01003916static bool
3917intel_enable_blt(struct drm_device *dev)
3918{
3919 if (!HAS_BLT(dev))
3920 return false;
3921
3922 /* The blitter was dysfunctional on early prototypes */
3923 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3924 DRM_INFO("BLT not supported on this pre-production hardware;"
3925 " graphics performance will be degraded.\n");
3926 return false;
3927 }
3928
3929 return true;
3930}
3931
Eric Anholt673a3942008-07-30 12:06:12 -07003932int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003933i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003934{
3935 drm_i915_private_t *dev_priv = dev->dev_private;
3936 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003937
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003938 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
Daniel Vetter8ecd1a62012-06-07 15:56:03 +02003939 return -EIO;
3940
Rodrigo Vivieda2d7f2012-10-10 18:35:28 -03003941 if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
3942 I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
3943
Ben Widawskyb9524a12012-05-25 16:56:24 -07003944 i915_gem_l3_remap(dev);
3945
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003946 i915_gem_init_swizzling(dev);
3947
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02003948 dev_priv->next_seqno = dev_priv->last_seqno = (u32)~0 - 0x1000;
3949
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003950 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003951 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003952 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003953
3954 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003955 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003956 if (ret)
3957 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003958 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003959
Chris Wilson67b1b572012-07-05 23:49:40 +01003960 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003961 ret = intel_init_blt_ring_buffer(dev);
3962 if (ret)
3963 goto cleanup_bsd_ring;
3964 }
3965
Ben Widawsky254f9652012-06-04 14:42:42 -07003966 /*
3967 * XXX: There was some w/a described somewhere suggesting loading
3968 * contexts before PPGTT.
3969 */
3970 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01003971 i915_gem_init_ppgtt(dev);
3972
Chris Wilson68f95ba2010-05-27 13:18:22 +01003973 return 0;
3974
Chris Wilson549f7362010-10-19 11:19:32 +01003975cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003976 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003977cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003978 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003979 return ret;
3980}
3981
Chris Wilson1070a422012-04-24 15:47:41 +01003982int i915_gem_init(struct drm_device *dev)
3983{
3984 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01003985 int ret;
3986
Chris Wilson1070a422012-04-24 15:47:41 +01003987 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -08003988 i915_gem_init_global_gtt(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01003989 ret = i915_gem_init_hw(dev);
3990 mutex_unlock(&dev->struct_mutex);
3991 if (ret) {
3992 i915_gem_cleanup_aliasing_ppgtt(dev);
3993 return ret;
3994 }
3995
Daniel Vetter53ca26c2012-04-26 23:28:03 +02003996 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
3997 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3998 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01003999 return 0;
4000}
4001
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004002void
4003i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4004{
4005 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004006 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004007 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004008
Chris Wilsonb4519512012-05-11 14:29:30 +01004009 for_each_ring(ring, dev_priv, i)
4010 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004011}
4012
4013int
Eric Anholt673a3942008-07-30 12:06:12 -07004014i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4015 struct drm_file *file_priv)
4016{
4017 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004018 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004019
Jesse Barnes79e53942008-11-07 14:24:08 -08004020 if (drm_core_check_feature(dev, DRIVER_MODESET))
4021 return 0;
4022
Ben Gamariba1234d2009-09-14 17:48:47 -04004023 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004024 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004025 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004026 }
4027
Eric Anholt673a3942008-07-30 12:06:12 -07004028 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004029 dev_priv->mm.suspended = 0;
4030
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004031 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004032 if (ret != 0) {
4033 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004034 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004035 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004036
Chris Wilson69dc4982010-10-19 10:36:51 +01004037 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004038 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004039
Chris Wilson5f353082010-06-07 14:03:03 +01004040 ret = drm_irq_install(dev);
4041 if (ret)
4042 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004043
Eric Anholt673a3942008-07-30 12:06:12 -07004044 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004045
4046cleanup_ringbuffer:
4047 mutex_lock(&dev->struct_mutex);
4048 i915_gem_cleanup_ringbuffer(dev);
4049 dev_priv->mm.suspended = 1;
4050 mutex_unlock(&dev->struct_mutex);
4051
4052 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004053}
4054
4055int
4056i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4057 struct drm_file *file_priv)
4058{
Jesse Barnes79e53942008-11-07 14:24:08 -08004059 if (drm_core_check_feature(dev, DRIVER_MODESET))
4060 return 0;
4061
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004062 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004063 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004064}
4065
4066void
4067i915_gem_lastclose(struct drm_device *dev)
4068{
4069 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004070
Eric Anholte806b492009-01-22 09:56:58 -08004071 if (drm_core_check_feature(dev, DRIVER_MODESET))
4072 return;
4073
Keith Packard6dbe2772008-10-14 21:41:13 -07004074 ret = i915_gem_idle(dev);
4075 if (ret)
4076 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004077}
4078
Chris Wilson64193402010-10-24 12:38:05 +01004079static void
4080init_ring_lists(struct intel_ring_buffer *ring)
4081{
4082 INIT_LIST_HEAD(&ring->active_list);
4083 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004084}
4085
Eric Anholt673a3942008-07-30 12:06:12 -07004086void
4087i915_gem_load(struct drm_device *dev)
4088{
4089 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004090 int i;
4091
4092 dev_priv->slab =
4093 kmem_cache_create("i915_gem_object",
4094 sizeof(struct drm_i915_gem_object), 0,
4095 SLAB_HWCACHE_ALIGN,
4096 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004097
Chris Wilson69dc4982010-10-19 10:36:51 +01004098 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004099 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004100 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4101 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004102 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004103 for (i = 0; i < I915_NUM_RINGS; i++)
4104 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004105 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004106 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004107 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4108 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004109 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004110
Dave Airlie94400122010-07-20 13:15:31 +10004111 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4112 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004113 I915_WRITE(MI_ARB_STATE,
4114 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004115 }
4116
Chris Wilson72bfa192010-12-19 11:42:05 +00004117 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4118
Jesse Barnesde151cf2008-11-12 10:03:55 -08004119 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004120 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4121 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004122
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004123 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004124 dev_priv->num_fence_regs = 16;
4125 else
4126 dev_priv->num_fence_regs = 8;
4127
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004128 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004129 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004130
Eric Anholt673a3942008-07-30 12:06:12 -07004131 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004132 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004133
Chris Wilsonce453d82011-02-21 14:43:56 +00004134 dev_priv->mm.interruptible = true;
4135
Chris Wilson17250b72010-10-28 12:51:39 +01004136 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4137 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4138 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004139}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004140
4141/*
4142 * Create a physically contiguous memory object for this object
4143 * e.g. for cursor + overlay regs
4144 */
Chris Wilson995b6762010-08-20 13:23:26 +01004145static int i915_gem_init_phys_object(struct drm_device *dev,
4146 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004147{
4148 drm_i915_private_t *dev_priv = dev->dev_private;
4149 struct drm_i915_gem_phys_object *phys_obj;
4150 int ret;
4151
4152 if (dev_priv->mm.phys_objs[id - 1] || !size)
4153 return 0;
4154
Eric Anholt9a298b22009-03-24 12:23:04 -07004155 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004156 if (!phys_obj)
4157 return -ENOMEM;
4158
4159 phys_obj->id = id;
4160
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004161 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004162 if (!phys_obj->handle) {
4163 ret = -ENOMEM;
4164 goto kfree_obj;
4165 }
4166#ifdef CONFIG_X86
4167 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4168#endif
4169
4170 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4171
4172 return 0;
4173kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004174 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004175 return ret;
4176}
4177
Chris Wilson995b6762010-08-20 13:23:26 +01004178static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004179{
4180 drm_i915_private_t *dev_priv = dev->dev_private;
4181 struct drm_i915_gem_phys_object *phys_obj;
4182
4183 if (!dev_priv->mm.phys_objs[id - 1])
4184 return;
4185
4186 phys_obj = dev_priv->mm.phys_objs[id - 1];
4187 if (phys_obj->cur_obj) {
4188 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4189 }
4190
4191#ifdef CONFIG_X86
4192 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4193#endif
4194 drm_pci_free(dev, phys_obj->handle);
4195 kfree(phys_obj);
4196 dev_priv->mm.phys_objs[id - 1] = NULL;
4197}
4198
4199void i915_gem_free_all_phys_object(struct drm_device *dev)
4200{
4201 int i;
4202
Dave Airlie260883c2009-01-22 17:58:49 +10004203 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004204 i915_gem_free_phys_object(dev, i);
4205}
4206
4207void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004208 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004209{
Chris Wilson05394f32010-11-08 19:18:58 +00004210 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004211 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004212 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004213 int page_count;
4214
Chris Wilson05394f32010-11-08 19:18:58 +00004215 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004216 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004217 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004218
Chris Wilson05394f32010-11-08 19:18:58 +00004219 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004220 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004221 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004222 if (!IS_ERR(page)) {
4223 char *dst = kmap_atomic(page);
4224 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4225 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004226
Chris Wilsone5281cc2010-10-28 13:45:36 +01004227 drm_clflush_pages(&page, 1);
4228
4229 set_page_dirty(page);
4230 mark_page_accessed(page);
4231 page_cache_release(page);
4232 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004233 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004234 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004235
Chris Wilson05394f32010-11-08 19:18:58 +00004236 obj->phys_obj->cur_obj = NULL;
4237 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004238}
4239
4240int
4241i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004242 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004243 int id,
4244 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004245{
Chris Wilson05394f32010-11-08 19:18:58 +00004246 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004247 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004248 int ret = 0;
4249 int page_count;
4250 int i;
4251
4252 if (id > I915_MAX_PHYS_OBJECT)
4253 return -EINVAL;
4254
Chris Wilson05394f32010-11-08 19:18:58 +00004255 if (obj->phys_obj) {
4256 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004257 return 0;
4258 i915_gem_detach_phys_object(dev, obj);
4259 }
4260
Dave Airlie71acb5e2008-12-30 20:31:46 +10004261 /* create a new object */
4262 if (!dev_priv->mm.phys_objs[id - 1]) {
4263 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004264 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004265 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004266 DRM_ERROR("failed to init phys object %d size: %zu\n",
4267 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004268 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004269 }
4270 }
4271
4272 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004273 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4274 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004275
Chris Wilson05394f32010-11-08 19:18:58 +00004276 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004277
4278 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004279 struct page *page;
4280 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004281
Hugh Dickins5949eac2011-06-27 16:18:18 -07004282 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004283 if (IS_ERR(page))
4284 return PTR_ERR(page);
4285
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004286 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004287 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004288 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004289 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004290
4291 mark_page_accessed(page);
4292 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004293 }
4294
4295 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004296}
4297
4298static int
Chris Wilson05394f32010-11-08 19:18:58 +00004299i915_gem_phys_pwrite(struct drm_device *dev,
4300 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004301 struct drm_i915_gem_pwrite *args,
4302 struct drm_file *file_priv)
4303{
Chris Wilson05394f32010-11-08 19:18:58 +00004304 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004305 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004306
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004307 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4308 unsigned long unwritten;
4309
4310 /* The physical object once assigned is fixed for the lifetime
4311 * of the obj, so we can safely drop the lock and continue
4312 * to access vaddr.
4313 */
4314 mutex_unlock(&dev->struct_mutex);
4315 unwritten = copy_from_user(vaddr, user_data, args->size);
4316 mutex_lock(&dev->struct_mutex);
4317 if (unwritten)
4318 return -EFAULT;
4319 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004320
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004321 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004322 return 0;
4323}
Eric Anholtb9624422009-06-03 07:27:35 +00004324
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004325void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004326{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004327 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004328
4329 /* Clean up our request list when the client is going away, so that
4330 * later retire_requests won't dereference our soon-to-be-gone
4331 * file_priv.
4332 */
Chris Wilson1c255952010-09-26 11:03:27 +01004333 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004334 while (!list_empty(&file_priv->mm.request_list)) {
4335 struct drm_i915_gem_request *request;
4336
4337 request = list_first_entry(&file_priv->mm.request_list,
4338 struct drm_i915_gem_request,
4339 client_list);
4340 list_del(&request->client_list);
4341 request->file_priv = NULL;
4342 }
Chris Wilson1c255952010-09-26 11:03:27 +01004343 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004344}
Chris Wilson31169712009-09-14 16:50:28 +01004345
Chris Wilson57745062012-11-21 13:04:04 +00004346static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4347{
4348 if (!mutex_is_locked(mutex))
4349 return false;
4350
4351#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4352 return mutex->owner == task;
4353#else
4354 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4355 return false;
4356#endif
4357}
4358
Chris Wilson31169712009-09-14 16:50:28 +01004359static int
Ying Han1495f232011-05-24 17:12:27 -07004360i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004361{
Chris Wilson17250b72010-10-28 12:51:39 +01004362 struct drm_i915_private *dev_priv =
4363 container_of(shrinker,
4364 struct drm_i915_private,
4365 mm.inactive_shrinker);
4366 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004367 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004368 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004369 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004370 int cnt;
4371
Chris Wilson57745062012-11-21 13:04:04 +00004372 if (!mutex_trylock(&dev->struct_mutex)) {
4373 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4374 return 0;
4375
Daniel Vetter677feac2012-12-19 14:33:45 +01004376 if (dev_priv->mm.shrinker_no_lock_stealing)
4377 return 0;
4378
Chris Wilson57745062012-11-21 13:04:04 +00004379 unlock = false;
4380 }
Chris Wilson31169712009-09-14 16:50:28 +01004381
Chris Wilson6c085a72012-08-20 11:40:46 +02004382 if (nr_to_scan) {
4383 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4384 if (nr_to_scan > 0)
4385 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004386 }
4387
Chris Wilson17250b72010-10-28 12:51:39 +01004388 cnt = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02004389 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004390 if (obj->pages_pin_count == 0)
4391 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson6c085a72012-08-20 11:40:46 +02004392 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004393 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004394 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004395
Chris Wilson57745062012-11-21 13:04:04 +00004396 if (unlock)
4397 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004398 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004399}