blob: 3df22f0c84dfd4ce07a339d742ff5dd38dca85cf [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053075 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070079};
80
Matt Roper3d7d6512014-06-10 08:28:13 -070081/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
Chris Wilson6b383a72010-09-13 13:54:26 +010086static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080087
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100119
Jesse Barnes79e53942008-11-07 14:24:08 -0800120typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800122} intel_range_t;
123
124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int dot_limit;
126 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800127} intel_p2_t;
128
Ma Lingd4906092009-03-18 20:13:27 +0800129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800133};
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
Daniel Vetterd2acd212012-10-20 20:57:43 +0200171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
Jani Nikula79e50a42015-08-26 10:58:20 +0300181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
Chris Wilson021357a2010-09-07 20:54:59 +0100225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
Chris Wilson8b99e682010-10-13 09:59:17 +0100228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100233}
234
Daniel Vetter5d536e22013-07-06 12:52:06 +0200235static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400236 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200237 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200238 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700246};
247
Daniel Vetter5d536e22013-07-06 12:52:06 +0200248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200250 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200251 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
Keith Packarde4b36692009-06-05 19:22:17 -0700261static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200263 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200264 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700272};
Eric Anholt273e27c2011-03-30 13:01:10 -0700273
Keith Packarde4b36692009-06-05 19:22:17 -0700274static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700298};
299
Eric Anholt273e27c2011-03-30 13:01:10 -0700300
Keith Packarde4b36692009-06-05 19:22:17 -0700301static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800313 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800340 },
Keith Packarde4b36692009-06-05 19:22:17 -0700341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800354 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500357static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700370};
371
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500372static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Eric Anholt273e27c2011-03-30 13:01:10 -0700385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800390static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700401};
402
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800403static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800427};
428
Eric Anholt273e27c2011-03-30 13:01:10 -0700429/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400438 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400451 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800454};
455
Ville Syrjälädc730512013-09-24 21:26:30 +0300456static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200464 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700465 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300468 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700470};
471
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200480 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530491 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200503 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200504}
505
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
Damien Lespiau40935612014-10-29 11:16:59 +0000509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300510{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300511 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300512 struct intel_encoder *encoder;
513
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200529{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200530 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300531 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200533 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200535
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300536 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
541
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200544 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200545 }
546
547 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200548
549 return false;
550}
551
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800554{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200555 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800556 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100559 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000560 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000565 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200570 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800571 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800572
573 return limit;
574}
575
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800578{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200579 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800580 const intel_limit_t *limit;
581
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100583 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700584 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800585 else
Keith Packarde4b36692009-06-05 19:22:17 -0700586 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700589 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700591 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800592 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700593 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800594
595 return limit;
596}
597
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800600{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200601 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 const intel_limit_t *limit;
603
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200607 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800608 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200609 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500610 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500612 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800613 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700617 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300618 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100619 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700626 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700628 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200629 else
630 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 }
632 return limit;
633}
634
Imre Deakdccbea32015-06-22 23:35:51 +0300635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500643/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800645{
Shaohua Li21778322009-02-23 15:19:16 +0800646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200648 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300649 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300652
653 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800654}
655
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
Imre Deakdccbea32015-06-22 23:35:51 +0300661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800662{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200663 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300666 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300669
670 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800671}
672
Imre Deakdccbea32015-06-22 23:35:51 +0300673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300678 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300681
682 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300683}
684
Imre Deakdccbea32015-06-22 23:35:51 +0300685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300690 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300694
695 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300696}
697
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
Chris Wilson1b894b52010-12-14 20:04:54 +0000704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800707{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400711 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400713 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400715 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300716
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
Jesse Barnes79e53942008-11-07 14:24:08 -0800728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400734 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800735
736 return true;
737}
738
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800743{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300744 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800745
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800751 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100752 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300753 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800754 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 } else {
757 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800773
Akshay Joshi0206e352011-08-16 15:34:10 -0400774 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
Zhao Yakui42158662009-11-20 11:24:18 +0800778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200782 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800788 int this_err;
789
Imre Deakdccbea32015-06-22 23:35:51 +0300790 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800793 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
Ma Lingd4906092009-03-18 20:13:27 +0800811static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200816{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300817 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818 intel_clock_t clock;
819 int err = target;
820
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200821 memset(best_clock, 0, sizeof(*best_clock));
822
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
833 int this_err;
834
Imre Deakdccbea32015-06-22 23:35:51 +0300835 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
838 continue;
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
Ma Lingd4906092009-03-18 20:13:27 +0800856static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800861{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300862 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800863 intel_clock_t clock;
864 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300865 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800868
869 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
Ma Lingd4906092009-03-18 20:13:27 +0800873 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200874 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
Imre Deakdccbea32015-06-22 23:35:51 +0300885 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800888 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000889
890 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800901 return found;
902}
Ma Lingd4906092009-03-18 20:13:27 +0800903
Imre Deakd5dd62b2015-03-17 11:40:03 +0200904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
Imre Deak24be4e42015-03-17 11:40:04 +0200924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
Zhenyu Wang2c072452009-06-05 15:38:42 +0800944static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700949{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300951 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300952 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300953 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300956 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700957
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700961
962 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300967 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700968 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200970 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300971
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300974
Imre Deakdccbea32015-06-22 23:35:51 +0300975 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300976
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300979 continue;
980
Imre Deakd5dd62b2015-03-17 11:40:03 +0200981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300986
Imre Deakd5dd62b2015-03-17 11:40:03 +0200987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700990 }
991 }
992 }
993 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700994
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300995 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700997
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300998static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001005 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001006 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001012 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001026 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
Imre Deakdccbea32015-06-22 23:35:51 +03001038 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
Imre Deak9ca3ba02015-03-17 11:40:05 +02001043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001050 }
1051 }
1052
1053 return found;
1054}
1055
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001072 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001073 * as Haswell has gained clock readout/fastboot support.
1074 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001075 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001076 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001081 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001082 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001083 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001084}
1085
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001092 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001093}
1094
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001098 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001108 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
Keith Packardab7ad7f2010-10-03 00:33:06 -07001114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001116 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001128 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001129 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001135 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001136
Keith Packardab7ad7f2010-10-03 00:33:06 -07001137 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001138 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001139
Keith Packardab7ad7f2010-10-03 00:33:06 -07001140 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001143 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001144 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001145 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001147 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001148 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001149}
1150
Jesse Barnesb24e7172011-01-04 15:09:30 -08001151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001159{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001160 u32 val;
1161 bool cur_state;
1162
Ville Syrjälä649636e2015-09-22 19:50:01 +03001163 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001164 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 "PLL state assertion failure (expected %s, current %s)\n",
1167 state_string(state), state_string(cur_state));
1168}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001169
Jani Nikula23538ef2013-08-27 15:12:22 +03001170/* XXX: the dsi pll is shared between MIPI DSI ports */
1171static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1172{
1173 u32 val;
1174 bool cur_state;
1175
Ville Syrjäläa5805162015-05-26 20:42:30 +03001176 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001177 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179
1180 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001181 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001182 "DSI PLL state assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
1184}
1185#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1186#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001189intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001194 return NULL;
1195
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001196 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001197}
1198
Jesse Barnesb24e7172011-01-04 15:09:30 -08001199/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001200void assert_shared_dpll(struct drm_i915_private *dev_priv,
1201 struct intel_shared_dpll *pll,
1202 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001203{
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001205 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001206
Chris Wilson92b27b02012-05-20 18:10:50 +01001207 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001208 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001209 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001210
Daniel Vetter53589012013-06-05 13:34:16 +02001211 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001213 "%s assertion failure (expected %s, current %s)\n",
1214 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001215}
Jesse Barnes040484a2011-01-03 12:14:26 -08001216
1217static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
1219{
Jesse Barnes040484a2011-01-03 12:14:26 -08001220 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001221 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1222 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001223
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001224 if (HAS_DDI(dev_priv->dev)) {
1225 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001226 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001227 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001228 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001229 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 cur_state = !!(val & FDI_TX_ENABLE);
1231 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001232 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001233 "FDI TX state assertion failure (expected %s, current %s)\n",
1234 state_string(state), state_string(cur_state));
1235}
1236#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1237#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1238
1239static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
1241{
Jesse Barnes040484a2011-01-03 12:14:26 -08001242 u32 val;
1243 bool cur_state;
1244
Ville Syrjälä649636e2015-09-22 19:50:01 +03001245 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001246 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001247 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001248 "FDI RX state assertion failure (expected %s, current %s)\n",
1249 state_string(state), state_string(cur_state));
1250}
1251#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1252#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1253
1254static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 u32 val;
1258
1259 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001260 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001261 return;
1262
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001263 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001264 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 return;
1266
Ville Syrjälä649636e2015-09-22 19:50:01 +03001267 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001268 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001269}
1270
Daniel Vetter55607e82013-06-16 21:42:39 +02001271void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001273{
Jesse Barnes040484a2011-01-03 12:14:26 -08001274 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001275 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001276
Ville Syrjälä649636e2015-09-22 19:50:01 +03001277 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001278 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001279 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1281 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001282}
1283
Daniel Vetterb680c372014-09-19 18:27:27 +02001284void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001286{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001287 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001288 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001289 u32 val;
1290 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001291 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292
Jani Nikulabedd4db2014-08-22 15:04:13 +03001293 if (WARN_ON(HAS_DDI(dev)))
1294 return;
1295
1296 if (HAS_PCH_SPLIT(dev)) {
1297 u32 port_sel;
1298
Jesse Barnesea0760c2011-01-04 15:09:32 -08001299 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001300 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1301
1302 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1303 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1304 panel_pipe = PIPE_B;
1305 /* XXX: else fix for eDP */
1306 } else if (IS_VALLEYVIEW(dev)) {
1307 /* presumably write lock depends on pipe, not port select */
1308 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1309 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 } else {
1311 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001312 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1313 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001314 }
1315
1316 val = I915_READ(pp_reg);
1317 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001318 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001319 locked = false;
1320
Rob Clarke2c719b2014-12-15 13:56:32 -05001321 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001322 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001323 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324}
1325
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001326static void assert_cursor(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
1328{
1329 struct drm_device *dev = dev_priv->dev;
1330 bool cur_state;
1331
Paulo Zanonid9d82082014-02-27 16:30:56 -03001332 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001333 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001335 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1339 pipe_name(pipe), state_string(state), state_string(cur_state));
1340}
1341#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1342#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1343
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001344void assert_pipe(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001347 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001348 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1349 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001351 /* if we need the pipe quirk it must be always on */
1352 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1353 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001354 state = true;
1355
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001356 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001357 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001358 cur_state = false;
1359 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001360 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001361 cur_state = !!(val & PIPECONF_ENABLE);
1362 }
1363
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001365 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001366 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367}
1368
Chris Wilson931872f2012-01-16 23:01:13 +00001369static void assert_plane(struct drm_i915_private *dev_priv,
1370 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001373 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374
Ville Syrjälä649636e2015-09-22 19:50:01 +03001375 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001376 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001378 "plane %c assertion failure (expected %s, current %s)\n",
1379 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001380}
1381
Chris Wilson931872f2012-01-16 23:01:13 +00001382#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1383#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1384
Jesse Barnesb24e7172011-01-04 15:09:30 -08001385static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001388 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001389 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390
Ville Syrjälä653e1022013-06-04 13:49:05 +03001391 /* Primary planes are fixed to pipes on gen4+ */
1392 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001393 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001394 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001395 "plane %c assertion failure, should be disabled but not\n",
1396 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001397 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001398 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399
Jesse Barnesb24e7172011-01-04 15:09:30 -08001400 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001401 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001402 u32 val = I915_READ(DSPCNTR(i));
1403 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001404 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001405 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1407 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001408 }
1409}
1410
Jesse Barnes19332d72013-03-28 09:55:38 -07001411static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001415 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001416
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001417 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001418 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001419 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001420 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001421 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1422 sprite, pipe_name(pipe));
1423 }
1424 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001425 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001426 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001427 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001429 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 }
1431 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001432 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001433 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001435 plane_name(pipe), pipe_name(pipe));
1436 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001437 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001439 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1440 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001441 }
1442}
1443
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001444static void assert_vblank_disabled(struct drm_crtc *crtc)
1445{
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001447 drm_crtc_vblank_put(crtc);
1448}
1449
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001450static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001451{
1452 u32 val;
1453 bool enabled;
1454
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001456
Jesse Barnes92f25842011-01-04 15:09:34 -08001457 val = I915_READ(PCH_DREF_CONTROL);
1458 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1459 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001460 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001461}
1462
Daniel Vetterab9412b2013-05-03 11:49:46 +02001463static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001465{
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 u32 val;
1467 bool enabled;
1468
Ville Syrjälä649636e2015-09-22 19:50:01 +03001469 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001470 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001471 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001472 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1473 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001474}
1475
Keith Packard4e634382011-08-06 10:39:45 -07001476static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001478{
1479 if ((val & DP_PORT_EN) == 0)
1480 return false;
1481
1482 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001483 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001484 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1485 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001486 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1487 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1488 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001489 } else {
1490 if ((val & DP_PIPE_MASK) != (pipe << 30))
1491 return false;
1492 }
1493 return true;
1494}
1495
Keith Packard1519b992011-08-06 10:35:34 -07001496static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1497 enum pipe pipe, u32 val)
1498{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001499 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001500 return false;
1501
1502 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001503 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001504 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001505 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1506 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1507 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001508 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001509 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001510 return false;
1511 }
1512 return true;
1513}
1514
1515static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1516 enum pipe pipe, u32 val)
1517{
1518 if ((val & LVDS_PORT_EN) == 0)
1519 return false;
1520
1521 if (HAS_PCH_CPT(dev_priv->dev)) {
1522 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1523 return false;
1524 } else {
1525 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1526 return false;
1527 }
1528 return true;
1529}
1530
1531static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1532 enum pipe pipe, u32 val)
1533{
1534 if ((val & ADPA_DAC_ENABLE) == 0)
1535 return false;
1536 if (HAS_PCH_CPT(dev_priv->dev)) {
1537 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1538 return false;
1539 } else {
1540 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1541 return false;
1542 }
1543 return true;
1544}
1545
Jesse Barnes291906f2011-02-02 12:28:03 -08001546static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001547 enum pipe pipe, i915_reg_t reg,
1548 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001549{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001550 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001551 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001552 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001553 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001554
Rob Clarke2c719b2014-12-15 13:56:32 -05001555 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001556 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001557 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001558}
1559
1560static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001561 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001562{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001563 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001564 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001565 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001566 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001567
Rob Clarke2c719b2014-12-15 13:56:32 -05001568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001569 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001570 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001571}
1572
1573static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1574 enum pipe pipe)
1575{
Jesse Barnes291906f2011-02-02 12:28:03 -08001576 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001577
Keith Packardf0575e92011-07-25 22:12:43 -07001578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001581
Ville Syrjälä649636e2015-09-22 19:50:01 +03001582 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001583 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001584 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001585 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001586
Ville Syrjälä649636e2015-09-22 19:50:01 +03001587 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001590 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001591
Paulo Zanonie2debe92013-02-18 19:00:27 -03001592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001595}
1596
Ville Syrjäläd288f652014-10-28 13:20:22 +02001597static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001598 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599{
Daniel Vetter426115c2013-07-11 22:13:42 +02001600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001602 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001603 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001604
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001606
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001607 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001611 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001612 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
Ville Syrjäläd288f652014-10-28 13:20:22 +02001621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001622 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001623
1624 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001628 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001631 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
Ville Syrjäläd288f652014-10-28 13:20:22 +02001636static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001637 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
Ville Syrjäläa5805162015-05-26 20:42:30 +03001649 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
Ville Syrjälä54433e92015-05-26 20:42:31 +03001656 mutex_unlock(&dev_priv->sb_lock);
1657
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665
1666 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001670 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001672 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673}
1674
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001681 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683
1684 return count;
1685}
1686
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001687static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001688{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001691 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001692 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001693
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001694 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001695
1696 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001698
1699 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001715
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001716 /*
1717 * Apparently we need to have VGA mode enabled prior to changing
1718 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1719 * dividers, even though the register value does change.
1720 */
1721 I915_WRITE(reg, 0);
1722
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001723 I915_WRITE(reg, dpll);
1724
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001725 /* Wait for the clocks to stabilize. */
1726 POSTING_READ(reg);
1727 udelay(150);
1728
1729 if (INTEL_INFO(dev)->gen >= 4) {
1730 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001731 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001732 } else {
1733 /* The pixel multiplier can only be updated once the
1734 * DPLL is enabled and the clocks are stable.
1735 *
1736 * So write it again.
1737 */
1738 I915_WRITE(reg, dpll);
1739 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740
1741 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001742 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001743 POSTING_READ(reg);
1744 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001745 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 POSTING_READ(reg);
1747 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001748 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001749 POSTING_READ(reg);
1750 udelay(150); /* wait for warmup */
1751}
1752
1753/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001754 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001755 * @dev_priv: i915 private structure
1756 * @pipe: pipe PLL to disable
1757 *
1758 * Disable the PLL for @pipe, making sure the pipe is off first.
1759 *
1760 * Note! This is for pre-ILK only.
1761 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001762static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001763{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001764 struct drm_device *dev = crtc->base.dev;
1765 struct drm_i915_private *dev_priv = dev->dev_private;
1766 enum pipe pipe = crtc->pipe;
1767
1768 /* Disable DVO 2x clock on both PLLs if necessary */
1769 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001770 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001771 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001772 I915_WRITE(DPLL(PIPE_B),
1773 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1774 I915_WRITE(DPLL(PIPE_A),
1775 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1776 }
1777
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001778 /* Don't disable pipe or pipe PLLs if needed */
1779 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1780 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001781 return;
1782
1783 /* Make sure the pipe isn't still relying on us */
1784 assert_pipe_disabled(dev_priv, pipe);
1785
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001786 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001787 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001788}
1789
Jesse Barnesf6071162013-10-01 10:41:38 -07001790static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1791{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001792 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001793
1794 /* Make sure the pipe isn't still relying on us */
1795 assert_pipe_disabled(dev_priv, pipe);
1796
Imre Deake5cbfbf2014-01-09 17:08:16 +02001797 /*
1798 * Leave integrated clock source and reference clock enabled for pipe B.
1799 * The latter is needed for VGA hotplug / manual detection.
1800 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001801 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001802 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001803 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001804 I915_WRITE(DPLL(pipe), val);
1805 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001806
1807}
1808
1809static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1810{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001811 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001812 u32 val;
1813
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001814 /* Make sure the pipe isn't still relying on us */
1815 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001816
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001817 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001818 val = DPLL_SSC_REF_CLK_CHV |
1819 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001820 if (pipe != PIPE_A)
1821 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1822 I915_WRITE(DPLL(pipe), val);
1823 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001824
Ville Syrjäläa5805162015-05-26 20:42:30 +03001825 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001826
1827 /* Disable 10bit clock to display controller */
1828 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1829 val &= ~DPIO_DCLKP_EN;
1830 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1831
Ville Syrjäläa5805162015-05-26 20:42:30 +03001832 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001833}
1834
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001835void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001836 struct intel_digital_port *dport,
1837 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001838{
1839 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001840 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001841
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001842 switch (dport->port) {
1843 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001844 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001845 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846 break;
1847 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001848 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001849 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001850 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001851 break;
1852 case PORT_D:
1853 port_mask = DPLL_PORTD_READY_MASK;
1854 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001855 break;
1856 default:
1857 BUG();
1858 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001859
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001860 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1861 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1862 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001863}
1864
Daniel Vetterb14b1052014-04-24 23:55:13 +02001865static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1866{
1867 struct drm_device *dev = crtc->base.dev;
1868 struct drm_i915_private *dev_priv = dev->dev_private;
1869 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1870
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001871 if (WARN_ON(pll == NULL))
1872 return;
1873
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001874 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001875 if (pll->active == 0) {
1876 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1877 WARN_ON(pll->on);
1878 assert_shared_dpll_disabled(dev_priv, pll);
1879
1880 pll->mode_set(dev_priv, pll);
1881 }
1882}
1883
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001884/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001885 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001886 * @dev_priv: i915 private structure
1887 * @pipe: pipe PLL to enable
1888 *
1889 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1890 * drives the transcoder clock.
1891 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001892static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001893{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001894 struct drm_device *dev = crtc->base.dev;
1895 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001896 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001897
Daniel Vetter87a875b2013-06-05 13:34:19 +02001898 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001899 return;
1900
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001901 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001902 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001903
Damien Lespiau74dd6922014-07-29 18:06:17 +01001904 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001905 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001906 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001907
Daniel Vettercdbd2312013-06-05 13:34:03 +02001908 if (pll->active++) {
1909 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001910 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001911 return;
1912 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001913 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001914
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001915 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1916
Daniel Vetter46edb022013-06-05 13:34:12 +02001917 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001918 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001919 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001920}
1921
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001922static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001923{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001924 struct drm_device *dev = crtc->base.dev;
1925 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001926 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001927
Jesse Barnes92f25842011-01-04 15:09:34 -08001928 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001929 if (INTEL_INFO(dev)->gen < 5)
1930 return;
1931
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001932 if (pll == NULL)
1933 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001934
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001935 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001936 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001937
Daniel Vetter46edb022013-06-05 13:34:12 +02001938 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1939 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001940 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001941
Chris Wilson48da64a2012-05-13 20:16:12 +01001942 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001943 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001944 return;
1945 }
1946
Daniel Vettere9d69442013-06-05 13:34:15 +02001947 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001948 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001949 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001950 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001951
Daniel Vetter46edb022013-06-05 13:34:12 +02001952 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001953 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001954 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001955
1956 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001957}
1958
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001959static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1960 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001961{
Daniel Vetter23670b322012-11-01 09:15:30 +01001962 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001963 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001965 i915_reg_t reg;
1966 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001967
1968 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001969 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001970
1971 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001972 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001973 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001974
1975 /* FDI must be feeding us bits for PCH ports */
1976 assert_fdi_tx_enabled(dev_priv, pipe);
1977 assert_fdi_rx_enabled(dev_priv, pipe);
1978
Daniel Vetter23670b322012-11-01 09:15:30 +01001979 if (HAS_PCH_CPT(dev)) {
1980 /* Workaround: Set the timing override bit before enabling the
1981 * pch transcoder. */
1982 reg = TRANS_CHICKEN2(pipe);
1983 val = I915_READ(reg);
1984 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1985 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001986 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001987
Daniel Vetterab9412b2013-05-03 11:49:46 +02001988 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001989 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001990 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001991
1992 if (HAS_PCH_IBX(dev_priv->dev)) {
1993 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001994 * Make the BPC in transcoder be consistent with
1995 * that in pipeconf reg. For HDMI we must use 8bpc
1996 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001997 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001998 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001999 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2000 val |= PIPECONF_8BPC;
2001 else
2002 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002003 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002004
2005 val &= ~TRANS_INTERLACE_MASK;
2006 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002007 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002008 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002009 val |= TRANS_LEGACY_INTERLACED_ILK;
2010 else
2011 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002012 else
2013 val |= TRANS_PROGRESSIVE;
2014
Jesse Barnes040484a2011-01-03 12:14:26 -08002015 I915_WRITE(reg, val | TRANS_ENABLE);
2016 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002017 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002018}
2019
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002020static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002021 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002022{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002023 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002024
2025 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002026 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002027
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002028 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002029 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002030 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002031
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002032 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002033 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002034 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002035 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002036
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002037 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002038 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002039
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002040 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2041 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002042 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002043 else
2044 val |= TRANS_PROGRESSIVE;
2045
Daniel Vetterab9412b2013-05-03 11:49:46 +02002046 I915_WRITE(LPT_TRANSCONF, val);
2047 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002048 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002049}
2050
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002051static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2052 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002053{
Daniel Vetter23670b322012-11-01 09:15:30 +01002054 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002055 i915_reg_t reg;
2056 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002057
2058 /* FDI relies on the transcoder */
2059 assert_fdi_tx_disabled(dev_priv, pipe);
2060 assert_fdi_rx_disabled(dev_priv, pipe);
2061
Jesse Barnes291906f2011-02-02 12:28:03 -08002062 /* Ports must be off as well */
2063 assert_pch_ports_disabled(dev_priv, pipe);
2064
Daniel Vetterab9412b2013-05-03 11:49:46 +02002065 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002066 val = I915_READ(reg);
2067 val &= ~TRANS_ENABLE;
2068 I915_WRITE(reg, val);
2069 /* wait for PCH transcoder off, transcoder state */
2070 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002071 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002072
Ville Syrjäläc4656132015-10-29 21:25:56 +02002073 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002074 /* Workaround: Clear the timing override chicken bit again. */
2075 reg = TRANS_CHICKEN2(pipe);
2076 val = I915_READ(reg);
2077 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2078 I915_WRITE(reg, val);
2079 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002080}
2081
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002082static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002083{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002084 u32 val;
2085
Daniel Vetterab9412b2013-05-03 11:49:46 +02002086 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002087 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002088 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002089 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002090 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002091 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002092
2093 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002094 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002095 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002096 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002097}
2098
2099/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002100 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002101 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002102 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002103 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002105 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002106static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107{
Paulo Zanoni03722642014-01-17 13:51:09 -02002108 struct drm_device *dev = crtc->base.dev;
2109 struct drm_i915_private *dev_priv = dev->dev_private;
2110 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002111 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002112 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002113 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002114 u32 val;
2115
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002116 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2117
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002118 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002119 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002120 assert_sprites_disabled(dev_priv, pipe);
2121
Paulo Zanoni681e5812012-12-06 11:12:38 -02002122 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002123 pch_transcoder = TRANSCODER_A;
2124 else
2125 pch_transcoder = pipe;
2126
Jesse Barnesb24e7172011-01-04 15:09:30 -08002127 /*
2128 * A pipe without a PLL won't actually be able to drive bits from
2129 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2130 * need the check.
2131 */
Imre Deak50360402015-01-16 00:55:16 -08002132 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002133 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002134 assert_dsi_pll_enabled(dev_priv);
2135 else
2136 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002137 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002138 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002139 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002140 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002141 assert_fdi_tx_pll_enabled(dev_priv,
2142 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002143 }
2144 /* FIXME: assert CPU port conditions for SNB+ */
2145 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002146
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002147 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002148 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002149 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002150 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2151 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002152 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002153 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002154
2155 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002156 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002157}
2158
2159/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002160 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002161 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002162 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002163 * Disable the pipe of @crtc, making sure that various hardware
2164 * specific requirements are met, if applicable, e.g. plane
2165 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002166 *
2167 * Will wait until the pipe has shut down before returning.
2168 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002169static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002170{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002171 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002172 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002173 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002174 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002175 u32 val;
2176
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002177 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2178
Jesse Barnesb24e7172011-01-04 15:09:30 -08002179 /*
2180 * Make sure planes won't keep trying to pump pixels to us,
2181 * or we might hang the display.
2182 */
2183 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002184 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002185 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002186
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002187 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002189 if ((val & PIPECONF_ENABLE) == 0)
2190 return;
2191
Ville Syrjälä67adc642014-08-15 01:21:57 +03002192 /*
2193 * Double wide has implications for planes
2194 * so best keep it disabled when not needed.
2195 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002196 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002197 val &= ~PIPECONF_DOUBLE_WIDE;
2198
2199 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002200 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2201 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002202 val &= ~PIPECONF_ENABLE;
2203
2204 I915_WRITE(reg, val);
2205 if ((val & PIPECONF_ENABLE) == 0)
2206 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002207}
2208
Chris Wilson693db182013-03-05 14:52:39 +00002209static bool need_vtd_wa(struct drm_device *dev)
2210{
2211#ifdef CONFIG_INTEL_IOMMU
2212 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2213 return true;
2214#endif
2215 return false;
2216}
2217
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002218unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002219intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002220 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002221{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002222 unsigned int tile_height;
2223 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002224
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002225 switch (fb_format_modifier) {
2226 case DRM_FORMAT_MOD_NONE:
2227 tile_height = 1;
2228 break;
2229 case I915_FORMAT_MOD_X_TILED:
2230 tile_height = IS_GEN2(dev) ? 16 : 8;
2231 break;
2232 case I915_FORMAT_MOD_Y_TILED:
2233 tile_height = 32;
2234 break;
2235 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002236 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002237 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002238 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002239 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002240 tile_height = 64;
2241 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002242 case 2:
2243 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002244 tile_height = 32;
2245 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002246 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002247 tile_height = 16;
2248 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002249 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002250 WARN_ONCE(1,
2251 "128-bit pixels are not supported for display!");
2252 tile_height = 16;
2253 break;
2254 }
2255 break;
2256 default:
2257 MISSING_CASE(fb_format_modifier);
2258 tile_height = 1;
2259 break;
2260 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002261
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002262 return tile_height;
2263}
2264
2265unsigned int
2266intel_fb_align_height(struct drm_device *dev, unsigned int height,
2267 uint32_t pixel_format, uint64_t fb_format_modifier)
2268{
2269 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002270 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002271}
2272
Daniel Vetter75c82a52015-10-14 16:51:04 +02002273static void
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002274intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2275 const struct drm_plane_state *plane_state)
2276{
Daniel Vettera6d09182015-10-14 16:51:05 +02002277 struct intel_rotation_info *info = &view->params.rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002278 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002279
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002280 *view = i915_ggtt_view_normal;
2281
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002282 if (!plane_state)
Daniel Vetter75c82a52015-10-14 16:51:04 +02002283 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002284
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002285 if (!intel_rotation_90_or_270(plane_state->rotation))
Daniel Vetter75c82a52015-10-14 16:51:04 +02002286 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002287
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002288 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002289
2290 info->height = fb->height;
2291 info->pixel_format = fb->pixel_format;
2292 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002293 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002294 info->fb_modifier = fb->modifier[0];
2295
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002296 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002297 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002298 tile_pitch = PAGE_SIZE / tile_height;
2299 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2300 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2301 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2302
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002303 if (info->pixel_format == DRM_FORMAT_NV12) {
2304 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2305 fb->modifier[0], 1);
2306 tile_pitch = PAGE_SIZE / tile_height;
2307 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2308 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2309 tile_height);
2310 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2311 PAGE_SIZE;
2312 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002313}
2314
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002315static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2316{
2317 if (INTEL_INFO(dev_priv)->gen >= 9)
2318 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002319 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2320 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002321 return 128 * 1024;
2322 else if (INTEL_INFO(dev_priv)->gen >= 4)
2323 return 4 * 1024;
2324 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002325 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002326}
2327
Chris Wilson127bd2a2010-07-23 23:32:05 +01002328int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002329intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2330 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002331 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002332{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002333 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002334 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002335 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002336 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002337 u32 alignment;
2338 int ret;
2339
Matt Roperebcdd392014-07-09 16:22:11 -07002340 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2341
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002342 switch (fb->modifier[0]) {
2343 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002344 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002345 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002346 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002347 if (INTEL_INFO(dev)->gen >= 9)
2348 alignment = 256 * 1024;
2349 else {
2350 /* pin() will align the object as required by fence */
2351 alignment = 0;
2352 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002353 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002354 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002355 case I915_FORMAT_MOD_Yf_TILED:
2356 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2357 "Y tiling bo slipped through, driver bug!\n"))
2358 return -EINVAL;
2359 alignment = 1 * 1024 * 1024;
2360 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002361 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002362 MISSING_CASE(fb->modifier[0]);
2363 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002364 }
2365
Daniel Vetter75c82a52015-10-14 16:51:04 +02002366 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002367
Chris Wilson693db182013-03-05 14:52:39 +00002368 /* Note that the w/a also requires 64 PTE of padding following the
2369 * bo. We currently fill all unused PTE with the shadow page and so
2370 * we should always have valid PTE following the scanout preventing
2371 * the VT-d warning.
2372 */
2373 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2374 alignment = 256 * 1024;
2375
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002376 /*
2377 * Global gtt pte registers are special registers which actually forward
2378 * writes to a chunk of system memory. Which means that there is no risk
2379 * that the register values disappear as soon as we call
2380 * intel_runtime_pm_put(), so it is correct to wrap only the
2381 * pin/unpin/fence and not more.
2382 */
2383 intel_runtime_pm_get(dev_priv);
2384
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002385 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2386 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002387 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002388 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002389
2390 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2391 * fence, whereas 965+ only requires a fence if using
2392 * framebuffer compression. For simplicity, we always install
2393 * a fence as the cost is not that onerous.
2394 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002395 if (view.type == I915_GGTT_VIEW_NORMAL) {
2396 ret = i915_gem_object_get_fence(obj);
2397 if (ret == -EDEADLK) {
2398 /*
2399 * -EDEADLK means there are no free fences
2400 * no pending flips.
2401 *
2402 * This is propagated to atomic, but it uses
2403 * -EDEADLK to force a locking recovery, so
2404 * change the returned error to -EBUSY.
2405 */
2406 ret = -EBUSY;
2407 goto err_unpin;
2408 } else if (ret)
2409 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002410
Vivek Kasireddy98072162015-10-29 18:54:38 -07002411 i915_gem_object_pin_fence(obj);
2412 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002413
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002414 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002415 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002416
2417err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002418 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002419err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002420 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002421 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002422}
2423
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002424static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2425 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002426{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002427 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002428 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002429
Matt Roperebcdd392014-07-09 16:22:11 -07002430 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2431
Daniel Vetter75c82a52015-10-14 16:51:04 +02002432 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002433
Vivek Kasireddy98072162015-10-29 18:54:38 -07002434 if (view.type == I915_GGTT_VIEW_NORMAL)
2435 i915_gem_object_unpin_fence(obj);
2436
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002437 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002438}
2439
Daniel Vetterc2c75132012-07-05 12:17:30 +02002440/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2441 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002442unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2443 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002444 unsigned int tiling_mode,
2445 unsigned int cpp,
2446 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002447{
Chris Wilsonbc752862013-02-21 20:04:31 +00002448 if (tiling_mode != I915_TILING_NONE) {
2449 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002450
Chris Wilsonbc752862013-02-21 20:04:31 +00002451 tile_rows = *y / 8;
2452 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002453
Chris Wilsonbc752862013-02-21 20:04:31 +00002454 tiles = *x / (512/cpp);
2455 *x %= 512/cpp;
2456
2457 return tile_rows * pitch * 8 + tiles * 4096;
2458 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002459 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002460 unsigned int offset;
2461
2462 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002463 *y = (offset & alignment) / pitch;
2464 *x = ((offset & alignment) - *y * pitch) / cpp;
2465 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002466 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002467}
2468
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002469static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002470{
2471 switch (format) {
2472 case DISPPLANE_8BPP:
2473 return DRM_FORMAT_C8;
2474 case DISPPLANE_BGRX555:
2475 return DRM_FORMAT_XRGB1555;
2476 case DISPPLANE_BGRX565:
2477 return DRM_FORMAT_RGB565;
2478 default:
2479 case DISPPLANE_BGRX888:
2480 return DRM_FORMAT_XRGB8888;
2481 case DISPPLANE_RGBX888:
2482 return DRM_FORMAT_XBGR8888;
2483 case DISPPLANE_BGRX101010:
2484 return DRM_FORMAT_XRGB2101010;
2485 case DISPPLANE_RGBX101010:
2486 return DRM_FORMAT_XBGR2101010;
2487 }
2488}
2489
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002490static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2491{
2492 switch (format) {
2493 case PLANE_CTL_FORMAT_RGB_565:
2494 return DRM_FORMAT_RGB565;
2495 default:
2496 case PLANE_CTL_FORMAT_XRGB_8888:
2497 if (rgb_order) {
2498 if (alpha)
2499 return DRM_FORMAT_ABGR8888;
2500 else
2501 return DRM_FORMAT_XBGR8888;
2502 } else {
2503 if (alpha)
2504 return DRM_FORMAT_ARGB8888;
2505 else
2506 return DRM_FORMAT_XRGB8888;
2507 }
2508 case PLANE_CTL_FORMAT_XRGB_2101010:
2509 if (rgb_order)
2510 return DRM_FORMAT_XBGR2101010;
2511 else
2512 return DRM_FORMAT_XRGB2101010;
2513 }
2514}
2515
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002516static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002517intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2518 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002519{
2520 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002521 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002522 struct drm_i915_gem_object *obj = NULL;
2523 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002524 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002525 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2526 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2527 PAGE_SIZE);
2528
2529 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002530
Chris Wilsonff2652e2014-03-10 08:07:02 +00002531 if (plane_config->size == 0)
2532 return false;
2533
Paulo Zanoni3badb492015-09-23 12:52:23 -03002534 /* If the FB is too big, just don't use it since fbdev is not very
2535 * important and we should probably use that space with FBC or other
2536 * features. */
2537 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2538 return false;
2539
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002540 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2541 base_aligned,
2542 base_aligned,
2543 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002544 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002545 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002546
Damien Lespiau49af4492015-01-20 12:51:44 +00002547 obj->tiling_mode = plane_config->tiling;
2548 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002549 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002550
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002551 mode_cmd.pixel_format = fb->pixel_format;
2552 mode_cmd.width = fb->width;
2553 mode_cmd.height = fb->height;
2554 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002555 mode_cmd.modifier[0] = fb->modifier[0];
2556 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002557
2558 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002559 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002560 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002561 DRM_DEBUG_KMS("intel fb init failed\n");
2562 goto out_unref_obj;
2563 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002564 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002565
Daniel Vetterf6936e22015-03-26 12:17:05 +01002566 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002567 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002568
2569out_unref_obj:
2570 drm_gem_object_unreference(&obj->base);
2571 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002572 return false;
2573}
2574
Matt Roperafd65eb2015-02-03 13:10:04 -08002575/* Update plane->state->fb to match plane->fb after driver-internal updates */
2576static void
2577update_state_fb(struct drm_plane *plane)
2578{
2579 if (plane->fb == plane->state->fb)
2580 return;
2581
2582 if (plane->state->fb)
2583 drm_framebuffer_unreference(plane->state->fb);
2584 plane->state->fb = plane->fb;
2585 if (plane->state->fb)
2586 drm_framebuffer_reference(plane->state->fb);
2587}
2588
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002589static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002590intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2591 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002592{
2593 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002594 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002595 struct drm_crtc *c;
2596 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002597 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002598 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002599 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002600 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002601
Damien Lespiau2d140302015-02-05 17:22:18 +00002602 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002603 return;
2604
Daniel Vetterf6936e22015-03-26 12:17:05 +01002605 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002606 fb = &plane_config->fb->base;
2607 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002608 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002609
Damien Lespiau2d140302015-02-05 17:22:18 +00002610 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002611
2612 /*
2613 * Failed to alloc the obj, check to see if we should share
2614 * an fb with another CRTC instead
2615 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002616 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002617 i = to_intel_crtc(c);
2618
2619 if (c == &intel_crtc->base)
2620 continue;
2621
Matt Roper2ff8fde2014-07-08 07:50:07 -07002622 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002623 continue;
2624
Daniel Vetter88595ac2015-03-26 12:42:24 +01002625 fb = c->primary->fb;
2626 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002627 continue;
2628
Daniel Vetter88595ac2015-03-26 12:42:24 +01002629 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002630 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002631 drm_framebuffer_reference(fb);
2632 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002633 }
2634 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002635
2636 return;
2637
2638valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002639 plane_state->src_x = 0;
2640 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002641 plane_state->src_w = fb->width << 16;
2642 plane_state->src_h = fb->height << 16;
2643
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002644 plane_state->crtc_x = 0;
2645 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002646 plane_state->crtc_w = fb->width;
2647 plane_state->crtc_h = fb->height;
2648
Daniel Vetter88595ac2015-03-26 12:42:24 +01002649 obj = intel_fb_obj(fb);
2650 if (obj->tiling_mode != I915_TILING_NONE)
2651 dev_priv->preserve_bios_swizzle = true;
2652
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002653 drm_framebuffer_reference(fb);
2654 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002655 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002656 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002657 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002658}
2659
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002660static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2661 struct drm_framebuffer *fb,
2662 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002663{
2664 struct drm_device *dev = crtc->dev;
2665 struct drm_i915_private *dev_priv = dev->dev_private;
2666 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002667 struct drm_plane *primary = crtc->primary;
2668 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002669 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002670 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002671 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002672 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002673 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302674 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002675
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002676 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002677 I915_WRITE(reg, 0);
2678 if (INTEL_INFO(dev)->gen >= 4)
2679 I915_WRITE(DSPSURF(plane), 0);
2680 else
2681 I915_WRITE(DSPADDR(plane), 0);
2682 POSTING_READ(reg);
2683 return;
2684 }
2685
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002686 obj = intel_fb_obj(fb);
2687 if (WARN_ON(obj == NULL))
2688 return;
2689
2690 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2691
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002692 dspcntr = DISPPLANE_GAMMA_ENABLE;
2693
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002694 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002695
2696 if (INTEL_INFO(dev)->gen < 4) {
2697 if (intel_crtc->pipe == PIPE_B)
2698 dspcntr |= DISPPLANE_SEL_PIPE_B;
2699
2700 /* pipesrc and dspsize control the size that is scaled from,
2701 * which should always be the user's requested size.
2702 */
2703 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002704 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2705 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002706 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002707 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2708 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002709 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2710 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002711 I915_WRITE(PRIMPOS(plane), 0);
2712 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002713 }
2714
Ville Syrjälä57779d02012-10-31 17:50:14 +02002715 switch (fb->pixel_format) {
2716 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002717 dspcntr |= DISPPLANE_8BPP;
2718 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002719 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002720 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002721 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002722 case DRM_FORMAT_RGB565:
2723 dspcntr |= DISPPLANE_BGRX565;
2724 break;
2725 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002726 dspcntr |= DISPPLANE_BGRX888;
2727 break;
2728 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002729 dspcntr |= DISPPLANE_RGBX888;
2730 break;
2731 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002732 dspcntr |= DISPPLANE_BGRX101010;
2733 break;
2734 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002735 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002736 break;
2737 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002738 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002739 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002740
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002741 if (INTEL_INFO(dev)->gen >= 4 &&
2742 obj->tiling_mode != I915_TILING_NONE)
2743 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002744
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002745 if (IS_G4X(dev))
2746 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2747
Ville Syrjäläb98971272014-08-27 16:51:22 +03002748 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002749
Daniel Vetterc2c75132012-07-05 12:17:30 +02002750 if (INTEL_INFO(dev)->gen >= 4) {
2751 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002752 intel_gen4_compute_page_offset(dev_priv,
2753 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002754 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002755 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002756 linear_offset -= intel_crtc->dspaddr_offset;
2757 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002758 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002759 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002760
Matt Roper8e7d6882015-01-21 16:35:41 -08002761 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302762 dspcntr |= DISPPLANE_ROTATE_180;
2763
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002764 x += (intel_crtc->config->pipe_src_w - 1);
2765 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302766
2767 /* Finding the last pixel of the last line of the display
2768 data and adding to linear_offset*/
2769 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002770 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2771 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302772 }
2773
Paulo Zanoni2db33662015-09-14 15:20:03 -03002774 intel_crtc->adjusted_x = x;
2775 intel_crtc->adjusted_y = y;
2776
Sonika Jindal48404c12014-08-22 14:06:04 +05302777 I915_WRITE(reg, dspcntr);
2778
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002779 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002780 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002781 I915_WRITE(DSPSURF(plane),
2782 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002783 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002784 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002785 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002786 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002787 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002788}
2789
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002790static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2791 struct drm_framebuffer *fb,
2792 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002793{
2794 struct drm_device *dev = crtc->dev;
2795 struct drm_i915_private *dev_priv = dev->dev_private;
2796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002797 struct drm_plane *primary = crtc->primary;
2798 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002799 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002800 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002801 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002802 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002803 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302804 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002805
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002806 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002807 I915_WRITE(reg, 0);
2808 I915_WRITE(DSPSURF(plane), 0);
2809 POSTING_READ(reg);
2810 return;
2811 }
2812
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002813 obj = intel_fb_obj(fb);
2814 if (WARN_ON(obj == NULL))
2815 return;
2816
2817 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2818
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002819 dspcntr = DISPPLANE_GAMMA_ENABLE;
2820
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002821 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002822
2823 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2824 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2825
Ville Syrjälä57779d02012-10-31 17:50:14 +02002826 switch (fb->pixel_format) {
2827 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002828 dspcntr |= DISPPLANE_8BPP;
2829 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002830 case DRM_FORMAT_RGB565:
2831 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002832 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002833 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002834 dspcntr |= DISPPLANE_BGRX888;
2835 break;
2836 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002837 dspcntr |= DISPPLANE_RGBX888;
2838 break;
2839 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002840 dspcntr |= DISPPLANE_BGRX101010;
2841 break;
2842 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002843 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002844 break;
2845 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002846 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002847 }
2848
2849 if (obj->tiling_mode != I915_TILING_NONE)
2850 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002851
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002852 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002853 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002854
Ville Syrjäläb98971272014-08-27 16:51:22 +03002855 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002856 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002857 intel_gen4_compute_page_offset(dev_priv,
2858 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002859 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002860 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002861 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002862 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302863 dspcntr |= DISPPLANE_ROTATE_180;
2864
2865 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002866 x += (intel_crtc->config->pipe_src_w - 1);
2867 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302868
2869 /* Finding the last pixel of the last line of the display
2870 data and adding to linear_offset*/
2871 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002872 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2873 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302874 }
2875 }
2876
Paulo Zanoni2db33662015-09-14 15:20:03 -03002877 intel_crtc->adjusted_x = x;
2878 intel_crtc->adjusted_y = y;
2879
Sonika Jindal48404c12014-08-22 14:06:04 +05302880 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002881
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002882 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002883 I915_WRITE(DSPSURF(plane),
2884 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002885 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002886 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2887 } else {
2888 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2889 I915_WRITE(DSPLINOFF(plane), linear_offset);
2890 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002891 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002892}
2893
Damien Lespiaub3218032015-02-27 11:15:18 +00002894u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2895 uint32_t pixel_format)
2896{
2897 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2898
2899 /*
2900 * The stride is either expressed as a multiple of 64 bytes
2901 * chunks for linear buffers or in number of tiles for tiled
2902 * buffers.
2903 */
2904 switch (fb_modifier) {
2905 case DRM_FORMAT_MOD_NONE:
2906 return 64;
2907 case I915_FORMAT_MOD_X_TILED:
2908 if (INTEL_INFO(dev)->gen == 2)
2909 return 128;
2910 return 512;
2911 case I915_FORMAT_MOD_Y_TILED:
2912 /* No need to check for old gens and Y tiling since this is
2913 * about the display engine and those will be blocked before
2914 * we get here.
2915 */
2916 return 128;
2917 case I915_FORMAT_MOD_Yf_TILED:
2918 if (bits_per_pixel == 8)
2919 return 64;
2920 else
2921 return 128;
2922 default:
2923 MISSING_CASE(fb_modifier);
2924 return 64;
2925 }
2926}
2927
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002928u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2929 struct drm_i915_gem_object *obj,
2930 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002931{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002932 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002933 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002934 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002935
Daniel Vetterce7f1722015-10-14 16:51:06 +02002936 intel_fill_fb_ggtt_view(&view, intel_plane->base.fb,
2937 intel_plane->base.state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002938
Daniel Vetterce7f1722015-10-14 16:51:06 +02002939 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002940 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002941 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002942 return -1;
2943
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002944 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002945
2946 if (plane == 1) {
Daniel Vettera6d09182015-10-14 16:51:05 +02002947 offset += vma->ggtt_view.params.rotation_info.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002948 PAGE_SIZE;
2949 }
2950
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002951 WARN_ON(upper_32_bits(offset));
2952
2953 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002954}
2955
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002956static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2957{
2958 struct drm_device *dev = intel_crtc->base.dev;
2959 struct drm_i915_private *dev_priv = dev->dev_private;
2960
2961 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2962 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2963 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002964}
2965
Chandra Kondurua1b22782015-04-07 15:28:45 -07002966/*
2967 * This function detaches (aka. unbinds) unused scalers in hardware
2968 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002969static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002970{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002971 struct intel_crtc_scaler_state *scaler_state;
2972 int i;
2973
Chandra Kondurua1b22782015-04-07 15:28:45 -07002974 scaler_state = &intel_crtc->config->scaler_state;
2975
2976 /* loop through and disable scalers that aren't in use */
2977 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002978 if (!scaler_state->scalers[i].in_use)
2979 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002980 }
2981}
2982
Chandra Konduru6156a452015-04-27 13:48:39 -07002983u32 skl_plane_ctl_format(uint32_t pixel_format)
2984{
Chandra Konduru6156a452015-04-27 13:48:39 -07002985 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002986 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002987 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002991 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002993 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 /*
2995 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2996 * to be already pre-multiplied. We need to add a knob (or a different
2997 * DRM_FORMAT) for user-space to configure that.
2998 */
2999 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003000 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003002 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003005 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003006 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003008 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003009 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003010 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003011 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003012 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003013 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003014 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003018 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003020
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003021 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003022}
3023
3024u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3025{
Chandra Konduru6156a452015-04-27 13:48:39 -07003026 switch (fb_modifier) {
3027 case DRM_FORMAT_MOD_NONE:
3028 break;
3029 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003030 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003031 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003032 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003033 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003034 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003035 default:
3036 MISSING_CASE(fb_modifier);
3037 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003038
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003039 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003040}
3041
3042u32 skl_plane_ctl_rotation(unsigned int rotation)
3043{
Chandra Konduru6156a452015-04-27 13:48:39 -07003044 switch (rotation) {
3045 case BIT(DRM_ROTATE_0):
3046 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303047 /*
3048 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3049 * while i915 HW rotation is clockwise, thats why this swapping.
3050 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003051 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303052 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003053 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003054 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003055 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303056 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003057 default:
3058 MISSING_CASE(rotation);
3059 }
3060
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003061 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003062}
3063
Damien Lespiau70d21f02013-07-03 21:06:04 +01003064static void skylake_update_primary_plane(struct drm_crtc *crtc,
3065 struct drm_framebuffer *fb,
3066 int x, int y)
3067{
3068 struct drm_device *dev = crtc->dev;
3069 struct drm_i915_private *dev_priv = dev->dev_private;
3070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003071 struct drm_plane *plane = crtc->primary;
3072 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003073 struct drm_i915_gem_object *obj;
3074 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303075 u32 plane_ctl, stride_div, stride;
3076 u32 tile_height, plane_offset, plane_size;
3077 unsigned int rotation;
3078 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003079 u32 surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003080 struct intel_crtc_state *crtc_state = intel_crtc->config;
3081 struct intel_plane_state *plane_state;
3082 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3083 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3084 int scaler_id = -1;
3085
Chandra Konduru6156a452015-04-27 13:48:39 -07003086 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003087
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003088 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003089 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3090 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3091 POSTING_READ(PLANE_CTL(pipe, 0));
3092 return;
3093 }
3094
3095 plane_ctl = PLANE_CTL_ENABLE |
3096 PLANE_CTL_PIPE_GAMMA_ENABLE |
3097 PLANE_CTL_PIPE_CSC_ENABLE;
3098
Chandra Konduru6156a452015-04-27 13:48:39 -07003099 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3100 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003101 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303102
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303103 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003104 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003105
Damien Lespiaub3218032015-02-27 11:15:18 +00003106 obj = intel_fb_obj(fb);
3107 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3108 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003109 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303110
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003111 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003112
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003113 scaler_id = plane_state->scaler_id;
3114 src_x = plane_state->src.x1 >> 16;
3115 src_y = plane_state->src.y1 >> 16;
3116 src_w = drm_rect_width(&plane_state->src) >> 16;
3117 src_h = drm_rect_height(&plane_state->src) >> 16;
3118 dst_x = plane_state->dst.x1;
3119 dst_y = plane_state->dst.y1;
3120 dst_w = drm_rect_width(&plane_state->dst);
3121 dst_h = drm_rect_height(&plane_state->dst);
3122
3123 WARN_ON(x != src_x || y != src_y);
Chandra Konduru6156a452015-04-27 13:48:39 -07003124
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303125 if (intel_rotation_90_or_270(rotation)) {
3126 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003127 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003128 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303129 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003130 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303131 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003132 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303133 } else {
3134 stride = fb->pitches[0] / stride_div;
3135 x_offset = x;
3136 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003137 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303138 }
3139 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003140
Paulo Zanoni2db33662015-09-14 15:20:03 -03003141 intel_crtc->adjusted_x = x_offset;
3142 intel_crtc->adjusted_y = y_offset;
3143
Damien Lespiau70d21f02013-07-03 21:06:04 +01003144 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303145 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3146 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3147 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003148
3149 if (scaler_id >= 0) {
3150 uint32_t ps_ctrl = 0;
3151
3152 WARN_ON(!dst_w || !dst_h);
3153 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3154 crtc_state->scaler_state.scalers[scaler_id].mode;
3155 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3156 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3157 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3158 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3159 I915_WRITE(PLANE_POS(pipe, 0), 0);
3160 } else {
3161 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3162 }
3163
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003164 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003165
3166 POSTING_READ(PLANE_SURF(pipe, 0));
3167}
3168
Jesse Barnes17638cd2011-06-24 12:19:23 -07003169/* Assume fb object is pinned & idle & fenced and just update base pointers */
3170static int
3171intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3172 int x, int y, enum mode_set_atomic state)
3173{
3174 struct drm_device *dev = crtc->dev;
3175 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003176
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003177 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003178 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003179
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003180 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3181
3182 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003183}
3184
Ville Syrjälä75147472014-11-24 18:28:11 +02003185static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003186{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003187 struct drm_crtc *crtc;
3188
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003189 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003190 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3191 enum plane plane = intel_crtc->plane;
3192
3193 intel_prepare_page_flip(dev, plane);
3194 intel_finish_page_flip_plane(dev, plane);
3195 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003196}
3197
3198static void intel_update_primary_planes(struct drm_device *dev)
3199{
Ville Syrjälä75147472014-11-24 18:28:11 +02003200 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003201
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003202 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003203 struct intel_plane *plane = to_intel_plane(crtc->primary);
3204 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003205
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003206 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003207 plane_state = to_intel_plane_state(plane->base.state);
3208
Maarten Lankhorstf029ee82015-09-23 16:29:37 +02003209 if (crtc->state->active && plane_state->base.fb)
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003210 plane->commit_plane(&plane->base, plane_state);
3211
3212 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003213 }
3214}
3215
Ville Syrjälä75147472014-11-24 18:28:11 +02003216void intel_prepare_reset(struct drm_device *dev)
3217{
3218 /* no reset support for gen2 */
3219 if (IS_GEN2(dev))
3220 return;
3221
3222 /* reset doesn't touch the display */
3223 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3224 return;
3225
3226 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003227 /*
3228 * Disabling the crtcs gracefully seems nicer. Also the
3229 * g33 docs say we should at least disable all the planes.
3230 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003231 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003232}
3233
3234void intel_finish_reset(struct drm_device *dev)
3235{
3236 struct drm_i915_private *dev_priv = to_i915(dev);
3237
3238 /*
3239 * Flips in the rings will be nuked by the reset,
3240 * so complete all pending flips so that user space
3241 * will get its events and not get stuck.
3242 */
3243 intel_complete_page_flips(dev);
3244
3245 /* no reset support for gen2 */
3246 if (IS_GEN2(dev))
3247 return;
3248
3249 /* reset doesn't touch the display */
3250 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3251 /*
3252 * Flips in the rings have been nuked by the reset,
3253 * so update the base address of all primary
3254 * planes to the the last fb to make sure we're
3255 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003256 *
3257 * FIXME: Atomic will make this obsolete since we won't schedule
3258 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003259 */
3260 intel_update_primary_planes(dev);
3261 return;
3262 }
3263
3264 /*
3265 * The display has been reset as well,
3266 * so need a full re-initialization.
3267 */
3268 intel_runtime_pm_disable_interrupts(dev_priv);
3269 intel_runtime_pm_enable_interrupts(dev_priv);
3270
3271 intel_modeset_init_hw(dev);
3272
3273 spin_lock_irq(&dev_priv->irq_lock);
3274 if (dev_priv->display.hpd_irq_setup)
3275 dev_priv->display.hpd_irq_setup(dev);
3276 spin_unlock_irq(&dev_priv->irq_lock);
3277
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003278 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003279
3280 intel_hpd_init(dev_priv);
3281
3282 drm_modeset_unlock_all(dev);
3283}
3284
Chris Wilson7d5e3792014-03-04 13:15:08 +00003285static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3286{
3287 struct drm_device *dev = crtc->dev;
3288 struct drm_i915_private *dev_priv = dev->dev_private;
3289 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003290 bool pending;
3291
3292 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3293 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3294 return false;
3295
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003296 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003297 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003298 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003299
3300 return pending;
3301}
3302
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003303static void intel_update_pipe_config(struct intel_crtc *crtc,
3304 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003305{
3306 struct drm_device *dev = crtc->base.dev;
3307 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003308 struct intel_crtc_state *pipe_config =
3309 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003310
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003311 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3312 crtc->base.mode = crtc->base.state->mode;
3313
3314 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3315 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3316 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003317
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003318 if (HAS_DDI(dev))
3319 intel_set_pipe_csc(&crtc->base);
3320
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003321 /*
3322 * Update pipe size and adjust fitter if needed: the reason for this is
3323 * that in compute_mode_changes we check the native mode (not the pfit
3324 * mode) to see if we can flip rather than do a full mode set. In the
3325 * fastboot case, we'll flip, but if we don't update the pipesrc and
3326 * pfit state, we'll end up with a big fb scanned out into the wrong
3327 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003328 */
3329
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003330 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003331 ((pipe_config->pipe_src_w - 1) << 16) |
3332 (pipe_config->pipe_src_h - 1));
3333
3334 /* on skylake this is done by detaching scalers */
3335 if (INTEL_INFO(dev)->gen >= 9) {
3336 skl_detach_scalers(crtc);
3337
3338 if (pipe_config->pch_pfit.enabled)
3339 skylake_pfit_enable(crtc);
3340 } else if (HAS_PCH_SPLIT(dev)) {
3341 if (pipe_config->pch_pfit.enabled)
3342 ironlake_pfit_enable(crtc);
3343 else if (old_crtc_state->pch_pfit.enabled)
3344 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003345 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003346}
3347
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003348static void intel_fdi_normal_train(struct drm_crtc *crtc)
3349{
3350 struct drm_device *dev = crtc->dev;
3351 struct drm_i915_private *dev_priv = dev->dev_private;
3352 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3353 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003354 i915_reg_t reg;
3355 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003356
3357 /* enable normal train */
3358 reg = FDI_TX_CTL(pipe);
3359 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003360 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003361 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3362 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003363 } else {
3364 temp &= ~FDI_LINK_TRAIN_NONE;
3365 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003366 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003367 I915_WRITE(reg, temp);
3368
3369 reg = FDI_RX_CTL(pipe);
3370 temp = I915_READ(reg);
3371 if (HAS_PCH_CPT(dev)) {
3372 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3373 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3374 } else {
3375 temp &= ~FDI_LINK_TRAIN_NONE;
3376 temp |= FDI_LINK_TRAIN_NONE;
3377 }
3378 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3379
3380 /* wait one idle pattern time */
3381 POSTING_READ(reg);
3382 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003383
3384 /* IVB wants error correction enabled */
3385 if (IS_IVYBRIDGE(dev))
3386 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3387 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003388}
3389
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003390/* The FDI link training functions for ILK/Ibexpeak. */
3391static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3392{
3393 struct drm_device *dev = crtc->dev;
3394 struct drm_i915_private *dev_priv = dev->dev_private;
3395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3396 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003397 i915_reg_t reg;
3398 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003399
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003400 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003401 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003402
Adam Jacksone1a44742010-06-25 15:32:14 -04003403 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3404 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003405 reg = FDI_RX_IMR(pipe);
3406 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003407 temp &= ~FDI_RX_SYMBOL_LOCK;
3408 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003409 I915_WRITE(reg, temp);
3410 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003411 udelay(150);
3412
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003413 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003414 reg = FDI_TX_CTL(pipe);
3415 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003416 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003417 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003418 temp &= ~FDI_LINK_TRAIN_NONE;
3419 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003420 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003421
Chris Wilson5eddb702010-09-11 13:48:45 +01003422 reg = FDI_RX_CTL(pipe);
3423 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003424 temp &= ~FDI_LINK_TRAIN_NONE;
3425 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003426 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3427
3428 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003429 udelay(150);
3430
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003431 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003432 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3433 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3434 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003435
Chris Wilson5eddb702010-09-11 13:48:45 +01003436 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003437 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003439 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3440
3441 if ((temp & FDI_RX_BIT_LOCK)) {
3442 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003444 break;
3445 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003447 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003449
3450 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003451 reg = FDI_TX_CTL(pipe);
3452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003453 temp &= ~FDI_LINK_TRAIN_NONE;
3454 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003455 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003456
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 reg = FDI_RX_CTL(pipe);
3458 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003459 temp &= ~FDI_LINK_TRAIN_NONE;
3460 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003461 I915_WRITE(reg, temp);
3462
3463 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003464 udelay(150);
3465
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003467 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003468 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003469 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3470
3471 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003472 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003473 DRM_DEBUG_KMS("FDI train 2 done.\n");
3474 break;
3475 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003476 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003477 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003478 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003479
3480 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003481
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003482}
3483
Akshay Joshi0206e352011-08-16 15:34:10 -04003484static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003485 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3486 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3487 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3488 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3489};
3490
3491/* The FDI link training functions for SNB/Cougarpoint. */
3492static void gen6_fdi_link_train(struct drm_crtc *crtc)
3493{
3494 struct drm_device *dev = crtc->dev;
3495 struct drm_i915_private *dev_priv = dev->dev_private;
3496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3497 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003498 i915_reg_t reg;
3499 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003500
Adam Jacksone1a44742010-06-25 15:32:14 -04003501 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3502 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003503 reg = FDI_RX_IMR(pipe);
3504 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003505 temp &= ~FDI_RX_SYMBOL_LOCK;
3506 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003507 I915_WRITE(reg, temp);
3508
3509 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003510 udelay(150);
3511
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003512 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003513 reg = FDI_TX_CTL(pipe);
3514 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003515 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003516 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003517 temp &= ~FDI_LINK_TRAIN_NONE;
3518 temp |= FDI_LINK_TRAIN_PATTERN_1;
3519 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3520 /* SNB-B */
3521 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003522 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003523
Daniel Vetterd74cf322012-10-26 10:58:13 +02003524 I915_WRITE(FDI_RX_MISC(pipe),
3525 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3526
Chris Wilson5eddb702010-09-11 13:48:45 +01003527 reg = FDI_RX_CTL(pipe);
3528 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003529 if (HAS_PCH_CPT(dev)) {
3530 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3531 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3532 } else {
3533 temp &= ~FDI_LINK_TRAIN_NONE;
3534 temp |= FDI_LINK_TRAIN_PATTERN_1;
3535 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003536 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3537
3538 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003539 udelay(150);
3540
Akshay Joshi0206e352011-08-16 15:34:10 -04003541 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003542 reg = FDI_TX_CTL(pipe);
3543 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003544 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3545 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003546 I915_WRITE(reg, temp);
3547
3548 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003549 udelay(500);
3550
Sean Paulfa37d392012-03-02 12:53:39 -05003551 for (retry = 0; retry < 5; retry++) {
3552 reg = FDI_RX_IIR(pipe);
3553 temp = I915_READ(reg);
3554 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3555 if (temp & FDI_RX_BIT_LOCK) {
3556 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3557 DRM_DEBUG_KMS("FDI train 1 done.\n");
3558 break;
3559 }
3560 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003561 }
Sean Paulfa37d392012-03-02 12:53:39 -05003562 if (retry < 5)
3563 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003564 }
3565 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003566 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003567
3568 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003569 reg = FDI_TX_CTL(pipe);
3570 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003571 temp &= ~FDI_LINK_TRAIN_NONE;
3572 temp |= FDI_LINK_TRAIN_PATTERN_2;
3573 if (IS_GEN6(dev)) {
3574 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3575 /* SNB-B */
3576 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3577 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003578 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003579
Chris Wilson5eddb702010-09-11 13:48:45 +01003580 reg = FDI_RX_CTL(pipe);
3581 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003582 if (HAS_PCH_CPT(dev)) {
3583 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3584 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3585 } else {
3586 temp &= ~FDI_LINK_TRAIN_NONE;
3587 temp |= FDI_LINK_TRAIN_PATTERN_2;
3588 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003589 I915_WRITE(reg, temp);
3590
3591 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003592 udelay(150);
3593
Akshay Joshi0206e352011-08-16 15:34:10 -04003594 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003595 reg = FDI_TX_CTL(pipe);
3596 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003597 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3598 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003599 I915_WRITE(reg, temp);
3600
3601 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003602 udelay(500);
3603
Sean Paulfa37d392012-03-02 12:53:39 -05003604 for (retry = 0; retry < 5; retry++) {
3605 reg = FDI_RX_IIR(pipe);
3606 temp = I915_READ(reg);
3607 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3608 if (temp & FDI_RX_SYMBOL_LOCK) {
3609 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3610 DRM_DEBUG_KMS("FDI train 2 done.\n");
3611 break;
3612 }
3613 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003614 }
Sean Paulfa37d392012-03-02 12:53:39 -05003615 if (retry < 5)
3616 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003617 }
3618 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003619 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003620
3621 DRM_DEBUG_KMS("FDI train done.\n");
3622}
3623
Jesse Barnes357555c2011-04-28 15:09:55 -07003624/* Manual link training for Ivy Bridge A0 parts */
3625static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3626{
3627 struct drm_device *dev = crtc->dev;
3628 struct drm_i915_private *dev_priv = dev->dev_private;
3629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3630 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003631 i915_reg_t reg;
3632 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003633
3634 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3635 for train result */
3636 reg = FDI_RX_IMR(pipe);
3637 temp = I915_READ(reg);
3638 temp &= ~FDI_RX_SYMBOL_LOCK;
3639 temp &= ~FDI_RX_BIT_LOCK;
3640 I915_WRITE(reg, temp);
3641
3642 POSTING_READ(reg);
3643 udelay(150);
3644
Daniel Vetter01a415f2012-10-27 15:58:40 +02003645 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3646 I915_READ(FDI_RX_IIR(pipe)));
3647
Jesse Barnes139ccd32013-08-19 11:04:55 -07003648 /* Try each vswing and preemphasis setting twice before moving on */
3649 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3650 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003651 reg = FDI_TX_CTL(pipe);
3652 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003653 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3654 temp &= ~FDI_TX_ENABLE;
3655 I915_WRITE(reg, temp);
3656
3657 reg = FDI_RX_CTL(pipe);
3658 temp = I915_READ(reg);
3659 temp &= ~FDI_LINK_TRAIN_AUTO;
3660 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3661 temp &= ~FDI_RX_ENABLE;
3662 I915_WRITE(reg, temp);
3663
3664 /* enable CPU FDI TX and PCH FDI RX */
3665 reg = FDI_TX_CTL(pipe);
3666 temp = I915_READ(reg);
3667 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003668 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003669 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003670 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003671 temp |= snb_b_fdi_train_param[j/2];
3672 temp |= FDI_COMPOSITE_SYNC;
3673 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3674
3675 I915_WRITE(FDI_RX_MISC(pipe),
3676 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3677
3678 reg = FDI_RX_CTL(pipe);
3679 temp = I915_READ(reg);
3680 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3681 temp |= FDI_COMPOSITE_SYNC;
3682 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3683
3684 POSTING_READ(reg);
3685 udelay(1); /* should be 0.5us */
3686
3687 for (i = 0; i < 4; i++) {
3688 reg = FDI_RX_IIR(pipe);
3689 temp = I915_READ(reg);
3690 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3691
3692 if (temp & FDI_RX_BIT_LOCK ||
3693 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3694 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3695 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3696 i);
3697 break;
3698 }
3699 udelay(1); /* should be 0.5us */
3700 }
3701 if (i == 4) {
3702 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3703 continue;
3704 }
3705
3706 /* Train 2 */
3707 reg = FDI_TX_CTL(pipe);
3708 temp = I915_READ(reg);
3709 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3710 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3711 I915_WRITE(reg, temp);
3712
3713 reg = FDI_RX_CTL(pipe);
3714 temp = I915_READ(reg);
3715 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3716 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003717 I915_WRITE(reg, temp);
3718
3719 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003720 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003721
Jesse Barnes139ccd32013-08-19 11:04:55 -07003722 for (i = 0; i < 4; i++) {
3723 reg = FDI_RX_IIR(pipe);
3724 temp = I915_READ(reg);
3725 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003726
Jesse Barnes139ccd32013-08-19 11:04:55 -07003727 if (temp & FDI_RX_SYMBOL_LOCK ||
3728 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3729 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3730 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3731 i);
3732 goto train_done;
3733 }
3734 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003735 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003736 if (i == 4)
3737 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003738 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003739
Jesse Barnes139ccd32013-08-19 11:04:55 -07003740train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003741 DRM_DEBUG_KMS("FDI train done.\n");
3742}
3743
Daniel Vetter88cefb62012-08-12 19:27:14 +02003744static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003745{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003746 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003747 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003748 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003749 i915_reg_t reg;
3750 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003751
Jesse Barnes0e23b992010-09-10 11:10:00 -07003752 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003753 reg = FDI_RX_CTL(pipe);
3754 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003755 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003756 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003757 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003758 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3759
3760 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003761 udelay(200);
3762
3763 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003764 temp = I915_READ(reg);
3765 I915_WRITE(reg, temp | FDI_PCDCLK);
3766
3767 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003768 udelay(200);
3769
Paulo Zanoni20749732012-11-23 15:30:38 -02003770 /* Enable CPU FDI TX PLL, always on for Ironlake */
3771 reg = FDI_TX_CTL(pipe);
3772 temp = I915_READ(reg);
3773 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3774 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003775
Paulo Zanoni20749732012-11-23 15:30:38 -02003776 POSTING_READ(reg);
3777 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003778 }
3779}
3780
Daniel Vetter88cefb62012-08-12 19:27:14 +02003781static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3782{
3783 struct drm_device *dev = intel_crtc->base.dev;
3784 struct drm_i915_private *dev_priv = dev->dev_private;
3785 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003786 i915_reg_t reg;
3787 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003788
3789 /* Switch from PCDclk to Rawclk */
3790 reg = FDI_RX_CTL(pipe);
3791 temp = I915_READ(reg);
3792 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3793
3794 /* Disable CPU FDI TX PLL */
3795 reg = FDI_TX_CTL(pipe);
3796 temp = I915_READ(reg);
3797 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3798
3799 POSTING_READ(reg);
3800 udelay(100);
3801
3802 reg = FDI_RX_CTL(pipe);
3803 temp = I915_READ(reg);
3804 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3805
3806 /* Wait for the clocks to turn off. */
3807 POSTING_READ(reg);
3808 udelay(100);
3809}
3810
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003811static void ironlake_fdi_disable(struct drm_crtc *crtc)
3812{
3813 struct drm_device *dev = crtc->dev;
3814 struct drm_i915_private *dev_priv = dev->dev_private;
3815 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3816 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003817 i915_reg_t reg;
3818 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003819
3820 /* disable CPU FDI tx and PCH FDI rx */
3821 reg = FDI_TX_CTL(pipe);
3822 temp = I915_READ(reg);
3823 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3824 POSTING_READ(reg);
3825
3826 reg = FDI_RX_CTL(pipe);
3827 temp = I915_READ(reg);
3828 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003829 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003830 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3831
3832 POSTING_READ(reg);
3833 udelay(100);
3834
3835 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003836 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003837 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003838
3839 /* still set train pattern 1 */
3840 reg = FDI_TX_CTL(pipe);
3841 temp = I915_READ(reg);
3842 temp &= ~FDI_LINK_TRAIN_NONE;
3843 temp |= FDI_LINK_TRAIN_PATTERN_1;
3844 I915_WRITE(reg, temp);
3845
3846 reg = FDI_RX_CTL(pipe);
3847 temp = I915_READ(reg);
3848 if (HAS_PCH_CPT(dev)) {
3849 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3850 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3851 } else {
3852 temp &= ~FDI_LINK_TRAIN_NONE;
3853 temp |= FDI_LINK_TRAIN_PATTERN_1;
3854 }
3855 /* BPC in FDI rx is consistent with that in PIPECONF */
3856 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003857 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003858 I915_WRITE(reg, temp);
3859
3860 POSTING_READ(reg);
3861 udelay(100);
3862}
3863
Chris Wilson5dce5b932014-01-20 10:17:36 +00003864bool intel_has_pending_fb_unpin(struct drm_device *dev)
3865{
3866 struct intel_crtc *crtc;
3867
3868 /* Note that we don't need to be called with mode_config.lock here
3869 * as our list of CRTC objects is static for the lifetime of the
3870 * device and so cannot disappear as we iterate. Similarly, we can
3871 * happily treat the predicates as racy, atomic checks as userspace
3872 * cannot claim and pin a new fb without at least acquring the
3873 * struct_mutex and so serialising with us.
3874 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003875 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003876 if (atomic_read(&crtc->unpin_work_count) == 0)
3877 continue;
3878
3879 if (crtc->unpin_work)
3880 intel_wait_for_vblank(dev, crtc->pipe);
3881
3882 return true;
3883 }
3884
3885 return false;
3886}
3887
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003888static void page_flip_completed(struct intel_crtc *intel_crtc)
3889{
3890 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3891 struct intel_unpin_work *work = intel_crtc->unpin_work;
3892
3893 /* ensure that the unpin work is consistent wrt ->pending. */
3894 smp_rmb();
3895 intel_crtc->unpin_work = NULL;
3896
3897 if (work->event)
3898 drm_send_vblank_event(intel_crtc->base.dev,
3899 intel_crtc->pipe,
3900 work->event);
3901
3902 drm_crtc_vblank_put(&intel_crtc->base);
3903
3904 wake_up_all(&dev_priv->pending_flip_queue);
3905 queue_work(dev_priv->wq, &work->work);
3906
3907 trace_i915_flip_complete(intel_crtc->plane,
3908 work->pending_flip_obj);
3909}
3910
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003911static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003912{
Chris Wilson0f911282012-04-17 10:05:38 +01003913 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003914 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003915 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003916
Daniel Vetter2c10d572012-12-20 21:24:07 +01003917 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003918
3919 ret = wait_event_interruptible_timeout(
3920 dev_priv->pending_flip_queue,
3921 !intel_crtc_has_pending_flip(crtc),
3922 60*HZ);
3923
3924 if (ret < 0)
3925 return ret;
3926
3927 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003928 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003929
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003930 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003931 if (intel_crtc->unpin_work) {
3932 WARN_ONCE(1, "Removing stuck page flip\n");
3933 page_flip_completed(intel_crtc);
3934 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003935 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003936 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003937
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003938 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003939}
3940
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003941/* Program iCLKIP clock to the desired frequency */
3942static void lpt_program_iclkip(struct drm_crtc *crtc)
3943{
3944 struct drm_device *dev = crtc->dev;
3945 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003946 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003947 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3948 u32 temp;
3949
Ville Syrjäläa5805162015-05-26 20:42:30 +03003950 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003951
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003952 /* It is necessary to ungate the pixclk gate prior to programming
3953 * the divisors, and gate it back when it is done.
3954 */
3955 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3956
3957 /* Disable SSCCTL */
3958 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003959 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3960 SBI_SSCCTL_DISABLE,
3961 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003962
3963 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003964 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003965 auxdiv = 1;
3966 divsel = 0x41;
3967 phaseinc = 0x20;
3968 } else {
3969 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003970 * but the adjusted_mode->crtc_clock in in KHz. To get the
3971 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003972 * convert the virtual clock precision to KHz here for higher
3973 * precision.
3974 */
3975 u32 iclk_virtual_root_freq = 172800 * 1000;
3976 u32 iclk_pi_range = 64;
3977 u32 desired_divisor, msb_divisor_value, pi_value;
3978
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003979 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003980 msb_divisor_value = desired_divisor / iclk_pi_range;
3981 pi_value = desired_divisor % iclk_pi_range;
3982
3983 auxdiv = 0;
3984 divsel = msb_divisor_value - 2;
3985 phaseinc = pi_value;
3986 }
3987
3988 /* This should not happen with any sane values */
3989 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3990 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3991 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3992 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3993
3994 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003995 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003996 auxdiv,
3997 divsel,
3998 phasedir,
3999 phaseinc);
4000
4001 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004002 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004003 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4004 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4005 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4006 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4007 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4008 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004009 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004010
4011 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004012 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004013 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4014 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004015 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004016
4017 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004018 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004019 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004020 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004021
4022 /* Wait for initialization time */
4023 udelay(24);
4024
4025 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004026
Ville Syrjäläa5805162015-05-26 20:42:30 +03004027 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004028}
4029
Daniel Vetter275f01b22013-05-03 11:49:47 +02004030static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4031 enum pipe pch_transcoder)
4032{
4033 struct drm_device *dev = crtc->base.dev;
4034 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004035 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004036
4037 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4038 I915_READ(HTOTAL(cpu_transcoder)));
4039 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4040 I915_READ(HBLANK(cpu_transcoder)));
4041 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4042 I915_READ(HSYNC(cpu_transcoder)));
4043
4044 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4045 I915_READ(VTOTAL(cpu_transcoder)));
4046 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4047 I915_READ(VBLANK(cpu_transcoder)));
4048 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4049 I915_READ(VSYNC(cpu_transcoder)));
4050 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4051 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4052}
4053
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004054static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004055{
4056 struct drm_i915_private *dev_priv = dev->dev_private;
4057 uint32_t temp;
4058
4059 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004060 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004061 return;
4062
4063 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4064 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4065
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004066 temp &= ~FDI_BC_BIFURCATION_SELECT;
4067 if (enable)
4068 temp |= FDI_BC_BIFURCATION_SELECT;
4069
4070 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004071 I915_WRITE(SOUTH_CHICKEN1, temp);
4072 POSTING_READ(SOUTH_CHICKEN1);
4073}
4074
4075static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4076{
4077 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004078
4079 switch (intel_crtc->pipe) {
4080 case PIPE_A:
4081 break;
4082 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004083 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004084 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004085 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004086 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004087
4088 break;
4089 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004090 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004091
4092 break;
4093 default:
4094 BUG();
4095 }
4096}
4097
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004098/* Return which DP Port should be selected for Transcoder DP control */
4099static enum port
4100intel_trans_dp_port_sel(struct drm_crtc *crtc)
4101{
4102 struct drm_device *dev = crtc->dev;
4103 struct intel_encoder *encoder;
4104
4105 for_each_encoder_on_crtc(dev, crtc, encoder) {
4106 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4107 encoder->type == INTEL_OUTPUT_EDP)
4108 return enc_to_dig_port(&encoder->base)->port;
4109 }
4110
4111 return -1;
4112}
4113
Jesse Barnesf67a5592011-01-05 10:31:48 -08004114/*
4115 * Enable PCH resources required for PCH ports:
4116 * - PCH PLLs
4117 * - FDI training & RX/TX
4118 * - update transcoder timings
4119 * - DP transcoding bits
4120 * - transcoder
4121 */
4122static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004123{
4124 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004125 struct drm_i915_private *dev_priv = dev->dev_private;
4126 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4127 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004128 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004129
Daniel Vetterab9412b2013-05-03 11:49:46 +02004130 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004131
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004132 if (IS_IVYBRIDGE(dev))
4133 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4134
Daniel Vettercd986ab2012-10-26 10:58:12 +02004135 /* Write the TU size bits before fdi link training, so that error
4136 * detection works. */
4137 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4138 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4139
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004140 /*
4141 * Sometimes spurious CPU pipe underruns happen during FDI
4142 * training, at least with VGA+HDMI cloning. Suppress them.
4143 */
4144 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4145
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004147 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004148
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004149 /* We need to program the right clock selection before writing the pixel
4150 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004151 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004152 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004153
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004154 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004155 temp |= TRANS_DPLL_ENABLE(pipe);
4156 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004157 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004158 temp |= sel;
4159 else
4160 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004161 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004162 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004163
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004164 /* XXX: pch pll's can be enabled any time before we enable the PCH
4165 * transcoder, and we actually should do this to not upset any PCH
4166 * transcoder that already use the clock when we share it.
4167 *
4168 * Note that enable_shared_dpll tries to do the right thing, but
4169 * get_shared_dpll unconditionally resets the pll - we need that to have
4170 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004171 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004172
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004173 /* set transcoder timing, panel must allow it */
4174 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004175 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004176
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004177 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004178
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004179 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4180
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004181 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004182 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004183 const struct drm_display_mode *adjusted_mode =
4184 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004185 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004186 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004187 temp = I915_READ(reg);
4188 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004189 TRANS_DP_SYNC_MASK |
4190 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004191 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004192 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004193
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004194 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004195 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004196 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004197 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004198
4199 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004200 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004201 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004202 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004203 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004204 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004205 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004206 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004207 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004208 break;
4209 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004210 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004211 }
4212
Chris Wilson5eddb702010-09-11 13:48:45 +01004213 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004214 }
4215
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004216 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004217}
4218
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004219static void lpt_pch_enable(struct drm_crtc *crtc)
4220{
4221 struct drm_device *dev = crtc->dev;
4222 struct drm_i915_private *dev_priv = dev->dev_private;
4223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004224 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004225
Daniel Vetterab9412b2013-05-03 11:49:46 +02004226 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004227
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004228 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004229
Paulo Zanoni0540e482012-10-31 18:12:40 -02004230 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004231 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004232
Paulo Zanoni937bb612012-10-31 18:12:47 -02004233 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004234}
4235
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004236struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4237 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004238{
Daniel Vettere2b78262013-06-07 23:10:03 +02004239 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004240 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004241 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004242 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004243 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004244
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004245 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4246
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004247 if (HAS_PCH_IBX(dev_priv->dev)) {
4248 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004249 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004250 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004251
Daniel Vetter46edb022013-06-05 13:34:12 +02004252 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4253 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004254
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004255 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004256
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004257 goto found;
4258 }
4259
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304260 if (IS_BROXTON(dev_priv->dev)) {
4261 /* PLL is attached to port in bxt */
4262 struct intel_encoder *encoder;
4263 struct intel_digital_port *intel_dig_port;
4264
4265 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4266 if (WARN_ON(!encoder))
4267 return NULL;
4268
4269 intel_dig_port = enc_to_dig_port(&encoder->base);
4270 /* 1:1 mapping between ports and PLLs */
4271 i = (enum intel_dpll_id)intel_dig_port->port;
4272 pll = &dev_priv->shared_dplls[i];
4273 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4274 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004275 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304276
4277 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004278 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4279 /* Do not consider SPLL */
4280 max = 2;
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304281
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004282 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004283 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004284
4285 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004286 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004287 continue;
4288
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004289 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004290 &shared_dpll[i].hw_state,
4291 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004292 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004293 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004294 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004295 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004296 goto found;
4297 }
4298 }
4299
4300 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004301 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4302 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004303 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004304 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4305 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004306 goto found;
4307 }
4308 }
4309
4310 return NULL;
4311
4312found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004313 if (shared_dpll[i].crtc_mask == 0)
4314 shared_dpll[i].hw_state =
4315 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004316
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004317 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004318 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4319 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004320
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004321 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004322
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004323 return pll;
4324}
4325
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004326static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004327{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004328 struct drm_i915_private *dev_priv = to_i915(state->dev);
4329 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004330 struct intel_shared_dpll *pll;
4331 enum intel_dpll_id i;
4332
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004333 if (!to_intel_atomic_state(state)->dpll_set)
4334 return;
4335
4336 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004337 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4338 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004339 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004340 }
4341}
4342
Daniel Vettera1520312013-05-03 11:49:50 +02004343static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004344{
4345 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004346 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004347 u32 temp;
4348
4349 temp = I915_READ(dslreg);
4350 udelay(500);
4351 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004352 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004353 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004354 }
4355}
4356
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004357static int
4358skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4359 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4360 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004361{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004362 struct intel_crtc_scaler_state *scaler_state =
4363 &crtc_state->scaler_state;
4364 struct intel_crtc *intel_crtc =
4365 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004366 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004367
4368 need_scaling = intel_rotation_90_or_270(rotation) ?
4369 (src_h != dst_w || src_w != dst_h):
4370 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004371
4372 /*
4373 * if plane is being disabled or scaler is no more required or force detach
4374 * - free scaler binded to this plane/crtc
4375 * - in order to do this, update crtc->scaler_usage
4376 *
4377 * Here scaler state in crtc_state is set free so that
4378 * scaler can be assigned to other user. Actual register
4379 * update to free the scaler is done in plane/panel-fit programming.
4380 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4381 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004382 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004383 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004384 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004385 scaler_state->scalers[*scaler_id].in_use = 0;
4386
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004387 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4388 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4389 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004390 scaler_state->scaler_users);
4391 *scaler_id = -1;
4392 }
4393 return 0;
4394 }
4395
4396 /* range checks */
4397 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4398 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4399
4400 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4401 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004402 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004403 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004404 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004405 return -EINVAL;
4406 }
4407
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004408 /* mark this plane as a scaler user in crtc_state */
4409 scaler_state->scaler_users |= (1 << scaler_user);
4410 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4411 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4412 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4413 scaler_state->scaler_users);
4414
4415 return 0;
4416}
4417
4418/**
4419 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4420 *
4421 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004422 *
4423 * Return
4424 * 0 - scaler_usage updated successfully
4425 * error - requested scaling cannot be supported or other error condition
4426 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004427int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004428{
4429 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004430 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004431
4432 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4433 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4434
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004435 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004436 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4437 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004438 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004439}
4440
4441/**
4442 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4443 *
4444 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004445 * @plane_state: atomic plane state to update
4446 *
4447 * Return
4448 * 0 - scaler_usage updated successfully
4449 * error - requested scaling cannot be supported or other error condition
4450 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004451static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4452 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004453{
4454
4455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004456 struct intel_plane *intel_plane =
4457 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004458 struct drm_framebuffer *fb = plane_state->base.fb;
4459 int ret;
4460
4461 bool force_detach = !fb || !plane_state->visible;
4462
4463 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4464 intel_plane->base.base.id, intel_crtc->pipe,
4465 drm_plane_index(&intel_plane->base));
4466
4467 ret = skl_update_scaler(crtc_state, force_detach,
4468 drm_plane_index(&intel_plane->base),
4469 &plane_state->scaler_id,
4470 plane_state->base.rotation,
4471 drm_rect_width(&plane_state->src) >> 16,
4472 drm_rect_height(&plane_state->src) >> 16,
4473 drm_rect_width(&plane_state->dst),
4474 drm_rect_height(&plane_state->dst));
4475
4476 if (ret || plane_state->scaler_id < 0)
4477 return ret;
4478
Chandra Kondurua1b22782015-04-07 15:28:45 -07004479 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004480 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004481 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004482 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004483 return -EINVAL;
4484 }
4485
4486 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004487 switch (fb->pixel_format) {
4488 case DRM_FORMAT_RGB565:
4489 case DRM_FORMAT_XBGR8888:
4490 case DRM_FORMAT_XRGB8888:
4491 case DRM_FORMAT_ABGR8888:
4492 case DRM_FORMAT_ARGB8888:
4493 case DRM_FORMAT_XRGB2101010:
4494 case DRM_FORMAT_XBGR2101010:
4495 case DRM_FORMAT_YUYV:
4496 case DRM_FORMAT_YVYU:
4497 case DRM_FORMAT_UYVY:
4498 case DRM_FORMAT_VYUY:
4499 break;
4500 default:
4501 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4502 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4503 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004504 }
4505
Chandra Kondurua1b22782015-04-07 15:28:45 -07004506 return 0;
4507}
4508
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004509static void skylake_scaler_disable(struct intel_crtc *crtc)
4510{
4511 int i;
4512
4513 for (i = 0; i < crtc->num_scalers; i++)
4514 skl_detach_scaler(crtc, i);
4515}
4516
4517static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004518{
4519 struct drm_device *dev = crtc->base.dev;
4520 struct drm_i915_private *dev_priv = dev->dev_private;
4521 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004522 struct intel_crtc_scaler_state *scaler_state =
4523 &crtc->config->scaler_state;
4524
4525 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4526
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004527 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004528 int id;
4529
4530 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4531 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4532 return;
4533 }
4534
4535 id = scaler_state->scaler_id;
4536 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4537 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4538 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4539 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4540
4541 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004542 }
4543}
4544
Jesse Barnesb074cec2013-04-25 12:55:02 -07004545static void ironlake_pfit_enable(struct intel_crtc *crtc)
4546{
4547 struct drm_device *dev = crtc->base.dev;
4548 struct drm_i915_private *dev_priv = dev->dev_private;
4549 int pipe = crtc->pipe;
4550
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004551 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004552 /* Force use of hard-coded filter coefficients
4553 * as some pre-programmed values are broken,
4554 * e.g. x201.
4555 */
4556 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4557 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4558 PF_PIPE_SEL_IVB(pipe));
4559 else
4560 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004561 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4562 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004563 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004564}
4565
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004566void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004567{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004568 struct drm_device *dev = crtc->base.dev;
4569 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004570
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004571 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004572 return;
4573
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004574 /* We can only enable IPS after we enable a plane and wait for a vblank */
4575 intel_wait_for_vblank(dev, crtc->pipe);
4576
Paulo Zanonid77e4532013-09-24 13:52:55 -03004577 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004578 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004579 mutex_lock(&dev_priv->rps.hw_lock);
4580 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4581 mutex_unlock(&dev_priv->rps.hw_lock);
4582 /* Quoting Art Runyan: "its not safe to expect any particular
4583 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004584 * mailbox." Moreover, the mailbox may return a bogus state,
4585 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004586 */
4587 } else {
4588 I915_WRITE(IPS_CTL, IPS_ENABLE);
4589 /* The bit only becomes 1 in the next vblank, so this wait here
4590 * is essentially intel_wait_for_vblank. If we don't have this
4591 * and don't wait for vblanks until the end of crtc_enable, then
4592 * the HW state readout code will complain that the expected
4593 * IPS_CTL value is not the one we read. */
4594 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4595 DRM_ERROR("Timed out waiting for IPS enable\n");
4596 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004597}
4598
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004599void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004600{
4601 struct drm_device *dev = crtc->base.dev;
4602 struct drm_i915_private *dev_priv = dev->dev_private;
4603
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004604 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004605 return;
4606
4607 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004608 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004609 mutex_lock(&dev_priv->rps.hw_lock);
4610 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4611 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004612 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4613 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4614 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004615 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004616 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004617 POSTING_READ(IPS_CTL);
4618 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004619
4620 /* We need to wait for a vblank before we can disable the plane. */
4621 intel_wait_for_vblank(dev, crtc->pipe);
4622}
4623
4624/** Loads the palette/gamma unit for the CRTC with the prepared values */
4625static void intel_crtc_load_lut(struct drm_crtc *crtc)
4626{
4627 struct drm_device *dev = crtc->dev;
4628 struct drm_i915_private *dev_priv = dev->dev_private;
4629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4630 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004631 int i;
4632 bool reenable_ips = false;
4633
4634 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004635 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004636 return;
4637
Imre Deak50360402015-01-16 00:55:16 -08004638 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004639 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004640 assert_dsi_pll_enabled(dev_priv);
4641 else
4642 assert_pll_enabled(dev_priv, pipe);
4643 }
4644
Paulo Zanonid77e4532013-09-24 13:52:55 -03004645 /* Workaround : Do not read or write the pipe palette/gamma data while
4646 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4647 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004648 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004649 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4650 GAMMA_MODE_MODE_SPLIT)) {
4651 hsw_disable_ips(intel_crtc);
4652 reenable_ips = true;
4653 }
4654
4655 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004656 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004657
4658 if (HAS_GMCH_DISPLAY(dev))
4659 palreg = PALETTE(pipe, i);
4660 else
4661 palreg = LGC_PALETTE(pipe, i);
4662
4663 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004664 (intel_crtc->lut_r[i] << 16) |
4665 (intel_crtc->lut_g[i] << 8) |
4666 intel_crtc->lut_b[i]);
4667 }
4668
4669 if (reenable_ips)
4670 hsw_enable_ips(intel_crtc);
4671}
4672
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004673static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004674{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004675 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004676 struct drm_device *dev = intel_crtc->base.dev;
4677 struct drm_i915_private *dev_priv = dev->dev_private;
4678
4679 mutex_lock(&dev->struct_mutex);
4680 dev_priv->mm.interruptible = false;
4681 (void) intel_overlay_switch_off(intel_crtc->overlay);
4682 dev_priv->mm.interruptible = true;
4683 mutex_unlock(&dev->struct_mutex);
4684 }
4685
4686 /* Let userspace switch the overlay on again. In most cases userspace
4687 * has to recompute where to put it anyway.
4688 */
4689}
4690
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004691/**
4692 * intel_post_enable_primary - Perform operations after enabling primary plane
4693 * @crtc: the CRTC whose primary plane was just enabled
4694 *
4695 * Performs potentially sleeping operations that must be done after the primary
4696 * plane is enabled, such as updating FBC and IPS. Note that this may be
4697 * called due to an explicit primary plane update, or due to an implicit
4698 * re-enable that is caused when a sprite plane is updated to no longer
4699 * completely hide the primary plane.
4700 */
4701static void
4702intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004703{
4704 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004705 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004706 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4707 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004708
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004709 /*
4710 * BDW signals flip done immediately if the plane
4711 * is disabled, even if the plane enable is already
4712 * armed to occur at the next vblank :(
4713 */
4714 if (IS_BROADWELL(dev))
4715 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004716
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004717 /*
4718 * FIXME IPS should be fine as long as one plane is
4719 * enabled, but in practice it seems to have problems
4720 * when going from primary only to sprite only and vice
4721 * versa.
4722 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004723 hsw_enable_ips(intel_crtc);
4724
Daniel Vetterf99d7062014-06-19 16:01:59 +02004725 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004726 * Gen2 reports pipe underruns whenever all planes are disabled.
4727 * So don't enable underrun reporting before at least some planes
4728 * are enabled.
4729 * FIXME: Need to fix the logic to work when we turn off all planes
4730 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004731 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004732 if (IS_GEN2(dev))
4733 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4734
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004735 /* Underruns don't always raise interrupts, so check manually. */
4736 intel_check_cpu_fifo_underruns(dev_priv);
4737 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004738}
4739
4740/**
4741 * intel_pre_disable_primary - Perform operations before disabling primary plane
4742 * @crtc: the CRTC whose primary plane is to be disabled
4743 *
4744 * Performs potentially sleeping operations that must be done before the
4745 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4746 * be called due to an explicit primary plane update, or due to an implicit
4747 * disable that is caused when a sprite plane completely hides the primary
4748 * plane.
4749 */
4750static void
4751intel_pre_disable_primary(struct drm_crtc *crtc)
4752{
4753 struct drm_device *dev = crtc->dev;
4754 struct drm_i915_private *dev_priv = dev->dev_private;
4755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4756 int pipe = intel_crtc->pipe;
4757
4758 /*
4759 * Gen2 reports pipe underruns whenever all planes are disabled.
4760 * So diasble underrun reporting before all the planes get disabled.
4761 * FIXME: Need to fix the logic to work when we turn off all planes
4762 * but leave the pipe running.
4763 */
4764 if (IS_GEN2(dev))
4765 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4766
4767 /*
4768 * Vblank time updates from the shadow to live plane control register
4769 * are blocked if the memory self-refresh mode is active at that
4770 * moment. So to make sure the plane gets truly disabled, disable
4771 * first the self-refresh mode. The self-refresh enable bit in turn
4772 * will be checked/applied by the HW only at the next frame start
4773 * event which is after the vblank start event, so we need to have a
4774 * wait-for-vblank between disabling the plane and the pipe.
4775 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004776 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004777 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004778 dev_priv->wm.vlv.cxsr = false;
4779 intel_wait_for_vblank(dev, pipe);
4780 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004781
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004782 /*
4783 * FIXME IPS should be fine as long as one plane is
4784 * enabled, but in practice it seems to have problems
4785 * when going from primary only to sprite only and vice
4786 * versa.
4787 */
4788 hsw_disable_ips(intel_crtc);
4789}
4790
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004791static void intel_post_plane_update(struct intel_crtc *crtc)
4792{
4793 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4794 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004795 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004796
4797 if (atomic->wait_vblank)
4798 intel_wait_for_vblank(dev, crtc->pipe);
4799
4800 intel_frontbuffer_flip(dev, atomic->fb_bits);
4801
Ville Syrjälä852eb002015-06-24 22:00:07 +03004802 if (atomic->disable_cxsr)
4803 crtc->wm.cxsr_allowed = true;
4804
Ville Syrjäläf015c552015-06-24 22:00:02 +03004805 if (crtc->atomic.update_wm_post)
4806 intel_update_watermarks(&crtc->base);
4807
Paulo Zanonic80ac852015-07-02 19:25:13 -03004808 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004809 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004810
4811 if (atomic->post_enable_primary)
4812 intel_post_enable_primary(&crtc->base);
4813
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004814 memset(atomic, 0, sizeof(*atomic));
4815}
4816
4817static void intel_pre_plane_update(struct intel_crtc *crtc)
4818{
4819 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004820 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004821 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004822
Paulo Zanonic80ac852015-07-02 19:25:13 -03004823 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004824 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004825
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004826 if (crtc->atomic.disable_ips)
4827 hsw_disable_ips(crtc);
4828
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004829 if (atomic->pre_disable_primary)
4830 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004831
4832 if (atomic->disable_cxsr) {
4833 crtc->wm.cxsr_allowed = false;
4834 intel_set_memory_cxsr(dev_priv, false);
4835 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004836}
4837
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004838static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004839{
4840 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004841 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004842 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004843 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004844
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004845 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004846
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004847 drm_for_each_plane_mask(p, dev, plane_mask)
4848 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004849
Daniel Vetterf99d7062014-06-19 16:01:59 +02004850 /*
4851 * FIXME: Once we grow proper nuclear flip support out of this we need
4852 * to compute the mask of flip planes precisely. For the time being
4853 * consider this a flip to a NULL plane.
4854 */
4855 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004856}
4857
Jesse Barnesf67a5592011-01-05 10:31:48 -08004858static void ironlake_crtc_enable(struct drm_crtc *crtc)
4859{
4860 struct drm_device *dev = crtc->dev;
4861 struct drm_i915_private *dev_priv = dev->dev_private;
4862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004863 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004864 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004865
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004866 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004867 return;
4868
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004869 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004870 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4871
4872 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004873 intel_prepare_shared_dpll(intel_crtc);
4874
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004875 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304876 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004877
4878 intel_set_pipe_timings(intel_crtc);
4879
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004880 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004881 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004882 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004883 }
4884
4885 ironlake_set_pipeconf(crtc);
4886
Jesse Barnesf67a5592011-01-05 10:31:48 -08004887 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004888
Daniel Vettera72e4c92014-09-30 10:56:47 +02004889 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004890
Daniel Vetterf6736a12013-06-05 13:34:30 +02004891 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004892 if (encoder->pre_enable)
4893 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004894
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004895 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004896 /* Note: FDI PLL enabling _must_ be done before we enable the
4897 * cpu pipes, hence this is separate from all the other fdi/pch
4898 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004899 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004900 } else {
4901 assert_fdi_tx_disabled(dev_priv, pipe);
4902 assert_fdi_rx_disabled(dev_priv, pipe);
4903 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004904
Jesse Barnesb074cec2013-04-25 12:55:02 -07004905 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004906
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004907 /*
4908 * On ILK+ LUT must be loaded before the pipe is running but with
4909 * clocks enabled
4910 */
4911 intel_crtc_load_lut(crtc);
4912
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004913 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004914 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004915
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004916 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004917 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004918
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004919 assert_vblank_disabled(crtc);
4920 drm_crtc_vblank_on(crtc);
4921
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004922 for_each_encoder_on_crtc(dev, crtc, encoder)
4923 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004924
4925 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004926 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004927
4928 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4929 if (intel_crtc->config->has_pch_encoder)
4930 intel_wait_for_vblank(dev, pipe);
4931 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004932}
4933
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004934/* IPS only exists on ULT machines and is tied to pipe A. */
4935static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4936{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004937 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004938}
4939
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004940static void haswell_crtc_enable(struct drm_crtc *crtc)
4941{
4942 struct drm_device *dev = crtc->dev;
4943 struct drm_i915_private *dev_priv = dev->dev_private;
4944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4945 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004946 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4947 struct intel_crtc_state *pipe_config =
4948 to_intel_crtc_state(crtc->state);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304949 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004950
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004951 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004952 return;
4953
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004954 if (intel_crtc->config->has_pch_encoder)
4955 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4956 false);
4957
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004958 if (intel_crtc_to_shared_dpll(intel_crtc))
4959 intel_enable_shared_dpll(intel_crtc);
4960
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004961 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304962 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004963
4964 intel_set_pipe_timings(intel_crtc);
4965
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004966 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4967 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4968 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004969 }
4970
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004971 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004972 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004973 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004974 }
4975
4976 haswell_set_pipeconf(crtc);
4977
4978 intel_set_pipe_csc(crtc);
4979
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004980 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004981
Daniel Vettera72e4c92014-09-30 10:56:47 +02004982 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304983 for_each_encoder_on_crtc(dev, crtc, encoder) {
4984 if (encoder->pre_pll_enable)
4985 encoder->pre_pll_enable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004986 if (encoder->pre_enable)
4987 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304988 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004989
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004990 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004991 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004992
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304993 if (!is_dsi)
4994 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004995
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004996 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004997 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004998 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004999 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005000
5001 /*
5002 * On ILK+ LUT must be loaded before the pipe is running but with
5003 * clocks enabled
5004 */
5005 intel_crtc_load_lut(crtc);
5006
Paulo Zanoni1f544382012-10-24 11:32:00 -02005007 intel_ddi_set_pipe_settings(crtc);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305008 if (!is_dsi)
5009 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005010
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005011 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005012 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005013
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005014 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005015 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005016
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305017 if (intel_crtc->config->dp_encoder_is_mst && !is_dsi)
Dave Airlie0e32b392014-05-02 14:02:48 +10005018 intel_ddi_set_vc_payload_alloc(crtc, true);
5019
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005020 assert_vblank_disabled(crtc);
5021 drm_crtc_vblank_on(crtc);
5022
Jani Nikula8807e552013-08-30 19:40:32 +03005023 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005024 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005025 intel_opregion_notify_encoder(encoder, true);
5026 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005027
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005028 if (intel_crtc->config->has_pch_encoder)
5029 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5030 true);
5031
Paulo Zanonie4916942013-09-20 16:21:19 -03005032 /* If we change the relative order between pipe/planes enabling, we need
5033 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005034 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5035 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5036 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5037 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5038 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005039}
5040
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005041static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005042{
5043 struct drm_device *dev = crtc->base.dev;
5044 struct drm_i915_private *dev_priv = dev->dev_private;
5045 int pipe = crtc->pipe;
5046
5047 /* To avoid upsetting the power well on haswell only disable the pfit if
5048 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005049 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005050 I915_WRITE(PF_CTL(pipe), 0);
5051 I915_WRITE(PF_WIN_POS(pipe), 0);
5052 I915_WRITE(PF_WIN_SZ(pipe), 0);
5053 }
5054}
5055
Jesse Barnes6be4a602010-09-10 10:26:01 -07005056static void ironlake_crtc_disable(struct drm_crtc *crtc)
5057{
5058 struct drm_device *dev = crtc->dev;
5059 struct drm_i915_private *dev_priv = dev->dev_private;
5060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005061 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005062 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005063
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005064 if (intel_crtc->config->has_pch_encoder)
5065 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5066
Daniel Vetterea9d7582012-07-10 10:42:52 +02005067 for_each_encoder_on_crtc(dev, crtc, encoder)
5068 encoder->disable(encoder);
5069
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005070 drm_crtc_vblank_off(crtc);
5071 assert_vblank_disabled(crtc);
5072
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005073 /*
5074 * Sometimes spurious CPU pipe underruns happen when the
5075 * pipe is already disabled, but FDI RX/TX is still enabled.
5076 * Happens at least with VGA+HDMI cloning. Suppress them.
5077 */
5078 if (intel_crtc->config->has_pch_encoder)
5079 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5080
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005081 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005082
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005083 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005084
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005085 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005086 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005087 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5088 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005089
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005090 for_each_encoder_on_crtc(dev, crtc, encoder)
5091 if (encoder->post_disable)
5092 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005094 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005095 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005096
Daniel Vetterd925c592013-06-05 13:34:04 +02005097 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005098 i915_reg_t reg;
5099 u32 temp;
5100
Daniel Vetterd925c592013-06-05 13:34:04 +02005101 /* disable TRANS_DP_CTL */
5102 reg = TRANS_DP_CTL(pipe);
5103 temp = I915_READ(reg);
5104 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5105 TRANS_DP_PORT_SEL_MASK);
5106 temp |= TRANS_DP_PORT_SEL_NONE;
5107 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005108
Daniel Vetterd925c592013-06-05 13:34:04 +02005109 /* disable DPLL_SEL */
5110 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005111 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005112 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005113 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005114
Daniel Vetterd925c592013-06-05 13:34:04 +02005115 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005116 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005117
5118 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005119}
5120
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005121static void haswell_crtc_disable(struct drm_crtc *crtc)
5122{
5123 struct drm_device *dev = crtc->dev;
5124 struct drm_i915_private *dev_priv = dev->dev_private;
5125 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5126 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005127 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305128 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005129
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005130 if (intel_crtc->config->has_pch_encoder)
5131 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5132 false);
5133
Jani Nikula8807e552013-08-30 19:40:32 +03005134 for_each_encoder_on_crtc(dev, crtc, encoder) {
5135 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005136 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005137 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005138
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005139 drm_crtc_vblank_off(crtc);
5140 assert_vblank_disabled(crtc);
5141
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005142 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005143
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005144 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005145 intel_ddi_set_vc_payload_alloc(crtc, false);
5146
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305147 if (!is_dsi)
5148 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005149
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005150 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005151 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005152 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005153 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005154
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305155 if (!is_dsi)
5156 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005157
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005158 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005159 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005160 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005161 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005162
Imre Deak97b040a2014-06-25 22:01:50 +03005163 for_each_encoder_on_crtc(dev, crtc, encoder)
5164 if (encoder->post_disable)
5165 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005166
5167 if (intel_crtc->config->has_pch_encoder)
5168 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5169 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005170}
5171
Jesse Barnes2dd24552013-04-25 12:55:01 -07005172static void i9xx_pfit_enable(struct intel_crtc *crtc)
5173{
5174 struct drm_device *dev = crtc->base.dev;
5175 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005176 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005177
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005178 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005179 return;
5180
Daniel Vetterc0b03412013-05-28 12:05:54 +02005181 /*
5182 * The panel fitter should only be adjusted whilst the pipe is disabled,
5183 * according to register description and PRM.
5184 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005185 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5186 assert_pipe_disabled(dev_priv, crtc->pipe);
5187
Jesse Barnesb074cec2013-04-25 12:55:02 -07005188 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5189 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005190
5191 /* Border color in case we don't scale up to the full screen. Black by
5192 * default, change to something else for debugging. */
5193 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005194}
5195
Dave Airlied05410f2014-06-05 13:22:59 +10005196static enum intel_display_power_domain port_to_power_domain(enum port port)
5197{
5198 switch (port) {
5199 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005200 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005201 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005202 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005203 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005204 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005205 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005206 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005207 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005208 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005209 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005210 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005211 return POWER_DOMAIN_PORT_OTHER;
5212 }
5213}
5214
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005215static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5216{
5217 switch (port) {
5218 case PORT_A:
5219 return POWER_DOMAIN_AUX_A;
5220 case PORT_B:
5221 return POWER_DOMAIN_AUX_B;
5222 case PORT_C:
5223 return POWER_DOMAIN_AUX_C;
5224 case PORT_D:
5225 return POWER_DOMAIN_AUX_D;
5226 case PORT_E:
5227 /* FIXME: Check VBT for actual wiring of PORT E */
5228 return POWER_DOMAIN_AUX_D;
5229 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005230 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005231 return POWER_DOMAIN_AUX_A;
5232 }
5233}
5234
Imre Deak77d22dc2014-03-05 16:20:52 +02005235#define for_each_power_domain(domain, mask) \
5236 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5237 if ((1 << (domain)) & (mask))
5238
Imre Deak319be8a2014-03-04 19:22:57 +02005239enum intel_display_power_domain
5240intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005241{
Imre Deak319be8a2014-03-04 19:22:57 +02005242 struct drm_device *dev = intel_encoder->base.dev;
5243 struct intel_digital_port *intel_dig_port;
5244
5245 switch (intel_encoder->type) {
5246 case INTEL_OUTPUT_UNKNOWN:
5247 /* Only DDI platforms should ever use this output type */
5248 WARN_ON_ONCE(!HAS_DDI(dev));
5249 case INTEL_OUTPUT_DISPLAYPORT:
5250 case INTEL_OUTPUT_HDMI:
5251 case INTEL_OUTPUT_EDP:
5252 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005253 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005254 case INTEL_OUTPUT_DP_MST:
5255 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5256 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005257 case INTEL_OUTPUT_ANALOG:
5258 return POWER_DOMAIN_PORT_CRT;
5259 case INTEL_OUTPUT_DSI:
5260 return POWER_DOMAIN_PORT_DSI;
5261 default:
5262 return POWER_DOMAIN_PORT_OTHER;
5263 }
5264}
5265
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005266enum intel_display_power_domain
5267intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5268{
5269 struct drm_device *dev = intel_encoder->base.dev;
5270 struct intel_digital_port *intel_dig_port;
5271
5272 switch (intel_encoder->type) {
5273 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005274 case INTEL_OUTPUT_HDMI:
5275 /*
5276 * Only DDI platforms should ever use these output types.
5277 * We can get here after the HDMI detect code has already set
5278 * the type of the shared encoder. Since we can't be sure
5279 * what's the status of the given connectors, play safe and
5280 * run the DP detection too.
5281 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005282 WARN_ON_ONCE(!HAS_DDI(dev));
5283 case INTEL_OUTPUT_DISPLAYPORT:
5284 case INTEL_OUTPUT_EDP:
5285 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5286 return port_to_aux_power_domain(intel_dig_port->port);
5287 case INTEL_OUTPUT_DP_MST:
5288 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5289 return port_to_aux_power_domain(intel_dig_port->port);
5290 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005291 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005292 return POWER_DOMAIN_AUX_A;
5293 }
5294}
5295
Imre Deak319be8a2014-03-04 19:22:57 +02005296static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5297{
5298 struct drm_device *dev = crtc->dev;
5299 struct intel_encoder *intel_encoder;
5300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5301 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005302 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005303 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005304
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005305 if (!crtc->state->active)
5306 return 0;
5307
Imre Deak77d22dc2014-03-05 16:20:52 +02005308 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5309 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005310 if (intel_crtc->config->pch_pfit.enabled ||
5311 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005312 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5313
Imre Deak319be8a2014-03-04 19:22:57 +02005314 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5315 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5316
Imre Deak77d22dc2014-03-05 16:20:52 +02005317 return mask;
5318}
5319
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005320static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5321{
5322 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5324 enum intel_display_power_domain domain;
5325 unsigned long domains, new_domains, old_domains;
5326
5327 old_domains = intel_crtc->enabled_power_domains;
5328 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5329
5330 domains = new_domains & ~old_domains;
5331
5332 for_each_power_domain(domain, domains)
5333 intel_display_power_get(dev_priv, domain);
5334
5335 return old_domains & ~new_domains;
5336}
5337
5338static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5339 unsigned long domains)
5340{
5341 enum intel_display_power_domain domain;
5342
5343 for_each_power_domain(domain, domains)
5344 intel_display_power_put(dev_priv, domain);
5345}
5346
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005347static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005348{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005349 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005350 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005351 unsigned long put_domains[I915_MAX_PIPES] = {};
5352 struct drm_crtc_state *crtc_state;
5353 struct drm_crtc *crtc;
5354 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005355
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005356 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5357 if (needs_modeset(crtc->state))
5358 put_domains[to_intel_crtc(crtc)->pipe] =
5359 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005360 }
5361
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005362 if (dev_priv->display.modeset_commit_cdclk) {
5363 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5364
5365 if (cdclk != dev_priv->cdclk_freq &&
5366 !WARN_ON(!state->allow_modeset))
5367 dev_priv->display.modeset_commit_cdclk(state);
5368 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005369
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005370 for (i = 0; i < I915_MAX_PIPES; i++)
5371 if (put_domains[i])
5372 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005373}
5374
Mika Kaholaadafdc62015-08-18 14:36:59 +03005375static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5376{
5377 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5378
5379 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5380 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5381 return max_cdclk_freq;
5382 else if (IS_CHERRYVIEW(dev_priv))
5383 return max_cdclk_freq*95/100;
5384 else if (INTEL_INFO(dev_priv)->gen < 4)
5385 return 2*max_cdclk_freq*90/100;
5386 else
5387 return max_cdclk_freq*90/100;
5388}
5389
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005390static void intel_update_max_cdclk(struct drm_device *dev)
5391{
5392 struct drm_i915_private *dev_priv = dev->dev_private;
5393
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005394 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005395 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5396
5397 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5398 dev_priv->max_cdclk_freq = 675000;
5399 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5400 dev_priv->max_cdclk_freq = 540000;
5401 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5402 dev_priv->max_cdclk_freq = 450000;
5403 else
5404 dev_priv->max_cdclk_freq = 337500;
5405 } else if (IS_BROADWELL(dev)) {
5406 /*
5407 * FIXME with extra cooling we can allow
5408 * 540 MHz for ULX and 675 Mhz for ULT.
5409 * How can we know if extra cooling is
5410 * available? PCI ID, VTB, something else?
5411 */
5412 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5413 dev_priv->max_cdclk_freq = 450000;
5414 else if (IS_BDW_ULX(dev))
5415 dev_priv->max_cdclk_freq = 450000;
5416 else if (IS_BDW_ULT(dev))
5417 dev_priv->max_cdclk_freq = 540000;
5418 else
5419 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005420 } else if (IS_CHERRYVIEW(dev)) {
5421 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005422 } else if (IS_VALLEYVIEW(dev)) {
5423 dev_priv->max_cdclk_freq = 400000;
5424 } else {
5425 /* otherwise assume cdclk is fixed */
5426 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5427 }
5428
Mika Kaholaadafdc62015-08-18 14:36:59 +03005429 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5430
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005431 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5432 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005433
5434 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5435 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005436}
5437
5438static void intel_update_cdclk(struct drm_device *dev)
5439{
5440 struct drm_i915_private *dev_priv = dev->dev_private;
5441
5442 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5443 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5444 dev_priv->cdclk_freq);
5445
5446 /*
5447 * Program the gmbus_freq based on the cdclk frequency.
5448 * BSpec erroneously claims we should aim for 4MHz, but
5449 * in fact 1MHz is the correct frequency.
5450 */
5451 if (IS_VALLEYVIEW(dev)) {
5452 /*
5453 * Program the gmbus_freq based on the cdclk frequency.
5454 * BSpec erroneously claims we should aim for 4MHz, but
5455 * in fact 1MHz is the correct frequency.
5456 */
5457 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5458 }
5459
5460 if (dev_priv->max_cdclk_freq == 0)
5461 intel_update_max_cdclk(dev);
5462}
5463
Damien Lespiau70d0c572015-06-04 18:21:29 +01005464static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305465{
5466 struct drm_i915_private *dev_priv = dev->dev_private;
5467 uint32_t divider;
5468 uint32_t ratio;
5469 uint32_t current_freq;
5470 int ret;
5471
5472 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5473 switch (frequency) {
5474 case 144000:
5475 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5476 ratio = BXT_DE_PLL_RATIO(60);
5477 break;
5478 case 288000:
5479 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5480 ratio = BXT_DE_PLL_RATIO(60);
5481 break;
5482 case 384000:
5483 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5484 ratio = BXT_DE_PLL_RATIO(60);
5485 break;
5486 case 576000:
5487 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5488 ratio = BXT_DE_PLL_RATIO(60);
5489 break;
5490 case 624000:
5491 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5492 ratio = BXT_DE_PLL_RATIO(65);
5493 break;
5494 case 19200:
5495 /*
5496 * Bypass frequency with DE PLL disabled. Init ratio, divider
5497 * to suppress GCC warning.
5498 */
5499 ratio = 0;
5500 divider = 0;
5501 break;
5502 default:
5503 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5504
5505 return;
5506 }
5507
5508 mutex_lock(&dev_priv->rps.hw_lock);
5509 /* Inform power controller of upcoming frequency change */
5510 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5511 0x80000000);
5512 mutex_unlock(&dev_priv->rps.hw_lock);
5513
5514 if (ret) {
5515 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5516 ret, frequency);
5517 return;
5518 }
5519
5520 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5521 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5522 current_freq = current_freq * 500 + 1000;
5523
5524 /*
5525 * DE PLL has to be disabled when
5526 * - setting to 19.2MHz (bypass, PLL isn't used)
5527 * - before setting to 624MHz (PLL needs toggling)
5528 * - before setting to any frequency from 624MHz (PLL needs toggling)
5529 */
5530 if (frequency == 19200 || frequency == 624000 ||
5531 current_freq == 624000) {
5532 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5533 /* Timeout 200us */
5534 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5535 1))
5536 DRM_ERROR("timout waiting for DE PLL unlock\n");
5537 }
5538
5539 if (frequency != 19200) {
5540 uint32_t val;
5541
5542 val = I915_READ(BXT_DE_PLL_CTL);
5543 val &= ~BXT_DE_PLL_RATIO_MASK;
5544 val |= ratio;
5545 I915_WRITE(BXT_DE_PLL_CTL, val);
5546
5547 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5548 /* Timeout 200us */
5549 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5550 DRM_ERROR("timeout waiting for DE PLL lock\n");
5551
5552 val = I915_READ(CDCLK_CTL);
5553 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5554 val |= divider;
5555 /*
5556 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5557 * enable otherwise.
5558 */
5559 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5560 if (frequency >= 500000)
5561 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5562
5563 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5564 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5565 val |= (frequency - 1000) / 500;
5566 I915_WRITE(CDCLK_CTL, val);
5567 }
5568
5569 mutex_lock(&dev_priv->rps.hw_lock);
5570 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5571 DIV_ROUND_UP(frequency, 25000));
5572 mutex_unlock(&dev_priv->rps.hw_lock);
5573
5574 if (ret) {
5575 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5576 ret, frequency);
5577 return;
5578 }
5579
Damien Lespiaua47871b2015-06-04 18:21:34 +01005580 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305581}
5582
5583void broxton_init_cdclk(struct drm_device *dev)
5584{
5585 struct drm_i915_private *dev_priv = dev->dev_private;
5586 uint32_t val;
5587
5588 /*
5589 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5590 * or else the reset will hang because there is no PCH to respond.
5591 * Move the handshake programming to initialization sequence.
5592 * Previously was left up to BIOS.
5593 */
5594 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5595 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5596 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5597
5598 /* Enable PG1 for cdclk */
5599 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5600
5601 /* check if cd clock is enabled */
5602 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5603 DRM_DEBUG_KMS("Display already initialized\n");
5604 return;
5605 }
5606
5607 /*
5608 * FIXME:
5609 * - The initial CDCLK needs to be read from VBT.
5610 * Need to make this change after VBT has changes for BXT.
5611 * - check if setting the max (or any) cdclk freq is really necessary
5612 * here, it belongs to modeset time
5613 */
5614 broxton_set_cdclk(dev, 624000);
5615
5616 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005617 POSTING_READ(DBUF_CTL);
5618
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305619 udelay(10);
5620
5621 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5622 DRM_ERROR("DBuf power enable timeout!\n");
5623}
5624
5625void broxton_uninit_cdclk(struct drm_device *dev)
5626{
5627 struct drm_i915_private *dev_priv = dev->dev_private;
5628
5629 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005630 POSTING_READ(DBUF_CTL);
5631
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305632 udelay(10);
5633
5634 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5635 DRM_ERROR("DBuf power disable timeout!\n");
5636
5637 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5638 broxton_set_cdclk(dev, 19200);
5639
5640 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5641}
5642
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005643static const struct skl_cdclk_entry {
5644 unsigned int freq;
5645 unsigned int vco;
5646} skl_cdclk_frequencies[] = {
5647 { .freq = 308570, .vco = 8640 },
5648 { .freq = 337500, .vco = 8100 },
5649 { .freq = 432000, .vco = 8640 },
5650 { .freq = 450000, .vco = 8100 },
5651 { .freq = 540000, .vco = 8100 },
5652 { .freq = 617140, .vco = 8640 },
5653 { .freq = 675000, .vco = 8100 },
5654};
5655
5656static unsigned int skl_cdclk_decimal(unsigned int freq)
5657{
5658 return (freq - 1000) / 500;
5659}
5660
5661static unsigned int skl_cdclk_get_vco(unsigned int freq)
5662{
5663 unsigned int i;
5664
5665 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5666 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5667
5668 if (e->freq == freq)
5669 return e->vco;
5670 }
5671
5672 return 8100;
5673}
5674
5675static void
5676skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5677{
5678 unsigned int min_freq;
5679 u32 val;
5680
5681 /* select the minimum CDCLK before enabling DPLL 0 */
5682 val = I915_READ(CDCLK_CTL);
5683 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5684 val |= CDCLK_FREQ_337_308;
5685
5686 if (required_vco == 8640)
5687 min_freq = 308570;
5688 else
5689 min_freq = 337500;
5690
5691 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5692
5693 I915_WRITE(CDCLK_CTL, val);
5694 POSTING_READ(CDCLK_CTL);
5695
5696 /*
5697 * We always enable DPLL0 with the lowest link rate possible, but still
5698 * taking into account the VCO required to operate the eDP panel at the
5699 * desired frequency. The usual DP link rates operate with a VCO of
5700 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5701 * The modeset code is responsible for the selection of the exact link
5702 * rate later on, with the constraint of choosing a frequency that
5703 * works with required_vco.
5704 */
5705 val = I915_READ(DPLL_CTRL1);
5706
5707 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5708 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5709 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5710 if (required_vco == 8640)
5711 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5712 SKL_DPLL0);
5713 else
5714 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5715 SKL_DPLL0);
5716
5717 I915_WRITE(DPLL_CTRL1, val);
5718 POSTING_READ(DPLL_CTRL1);
5719
5720 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5721
5722 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5723 DRM_ERROR("DPLL0 not locked\n");
5724}
5725
5726static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5727{
5728 int ret;
5729 u32 val;
5730
5731 /* inform PCU we want to change CDCLK */
5732 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5733 mutex_lock(&dev_priv->rps.hw_lock);
5734 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5735 mutex_unlock(&dev_priv->rps.hw_lock);
5736
5737 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5738}
5739
5740static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5741{
5742 unsigned int i;
5743
5744 for (i = 0; i < 15; i++) {
5745 if (skl_cdclk_pcu_ready(dev_priv))
5746 return true;
5747 udelay(10);
5748 }
5749
5750 return false;
5751}
5752
5753static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5754{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005755 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005756 u32 freq_select, pcu_ack;
5757
5758 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5759
5760 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5761 DRM_ERROR("failed to inform PCU about cdclk change\n");
5762 return;
5763 }
5764
5765 /* set CDCLK_CTL */
5766 switch(freq) {
5767 case 450000:
5768 case 432000:
5769 freq_select = CDCLK_FREQ_450_432;
5770 pcu_ack = 1;
5771 break;
5772 case 540000:
5773 freq_select = CDCLK_FREQ_540;
5774 pcu_ack = 2;
5775 break;
5776 case 308570:
5777 case 337500:
5778 default:
5779 freq_select = CDCLK_FREQ_337_308;
5780 pcu_ack = 0;
5781 break;
5782 case 617140:
5783 case 675000:
5784 freq_select = CDCLK_FREQ_675_617;
5785 pcu_ack = 3;
5786 break;
5787 }
5788
5789 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5790 POSTING_READ(CDCLK_CTL);
5791
5792 /* inform PCU of the change */
5793 mutex_lock(&dev_priv->rps.hw_lock);
5794 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5795 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005796
5797 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005798}
5799
5800void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5801{
5802 /* disable DBUF power */
5803 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5804 POSTING_READ(DBUF_CTL);
5805
5806 udelay(10);
5807
5808 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5809 DRM_ERROR("DBuf power disable timeout\n");
5810
Imre Deakab96c1ee2015-11-04 19:24:18 +02005811 /* disable DPLL0 */
5812 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5813 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5814 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005815}
5816
5817void skl_init_cdclk(struct drm_i915_private *dev_priv)
5818{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005819 unsigned int required_vco;
5820
Gary Wang39d9b852015-08-28 16:40:34 +08005821 /* DPLL0 not enabled (happens on early BIOS versions) */
5822 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5823 /* enable DPLL0 */
5824 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5825 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005826 }
5827
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005828 /* set CDCLK to the frequency the BIOS chose */
5829 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5830
5831 /* enable DBUF power */
5832 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5833 POSTING_READ(DBUF_CTL);
5834
5835 udelay(10);
5836
5837 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5838 DRM_ERROR("DBuf power enable timeout\n");
5839}
5840
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305841int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5842{
5843 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5844 uint32_t cdctl = I915_READ(CDCLK_CTL);
5845 int freq = dev_priv->skl_boot_cdclk;
5846
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305847 /*
5848 * check if the pre-os intialized the display
5849 * There is SWF18 scratchpad register defined which is set by the
5850 * pre-os which can be used by the OS drivers to check the status
5851 */
5852 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5853 goto sanitize;
5854
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305855 /* Is PLL enabled and locked ? */
5856 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5857 goto sanitize;
5858
5859 /* DPLL okay; verify the cdclock
5860 *
5861 * Noticed in some instances that the freq selection is correct but
5862 * decimal part is programmed wrong from BIOS where pre-os does not
5863 * enable display. Verify the same as well.
5864 */
5865 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5866 /* All well; nothing to sanitize */
5867 return false;
5868sanitize:
5869 /*
5870 * As of now initialize with max cdclk till
5871 * we get dynamic cdclk support
5872 * */
5873 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5874 skl_init_cdclk(dev_priv);
5875
5876 /* we did have to sanitize */
5877 return true;
5878}
5879
Jesse Barnes30a970c2013-11-04 13:48:12 -08005880/* Adjust CDclk dividers to allow high res or save power if possible */
5881static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5882{
5883 struct drm_i915_private *dev_priv = dev->dev_private;
5884 u32 val, cmd;
5885
Vandana Kannan164dfd22014-11-24 13:37:41 +05305886 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5887 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005888
Ville Syrjälädfcab172014-06-13 13:37:47 +03005889 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005890 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005891 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005892 cmd = 1;
5893 else
5894 cmd = 0;
5895
5896 mutex_lock(&dev_priv->rps.hw_lock);
5897 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5898 val &= ~DSPFREQGUAR_MASK;
5899 val |= (cmd << DSPFREQGUAR_SHIFT);
5900 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5901 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5902 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5903 50)) {
5904 DRM_ERROR("timed out waiting for CDclk change\n");
5905 }
5906 mutex_unlock(&dev_priv->rps.hw_lock);
5907
Ville Syrjälä54433e92015-05-26 20:42:31 +03005908 mutex_lock(&dev_priv->sb_lock);
5909
Ville Syrjälädfcab172014-06-13 13:37:47 +03005910 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005911 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005912
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005913 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005914
Jesse Barnes30a970c2013-11-04 13:48:12 -08005915 /* adjust cdclk divider */
5916 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005917 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005918 val |= divider;
5919 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005920
5921 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005922 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005923 50))
5924 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005925 }
5926
Jesse Barnes30a970c2013-11-04 13:48:12 -08005927 /* adjust self-refresh exit latency value */
5928 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5929 val &= ~0x7f;
5930
5931 /*
5932 * For high bandwidth configs, we set a higher latency in the bunit
5933 * so that the core display fetch happens in time to avoid underruns.
5934 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005935 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005936 val |= 4500 / 250; /* 4.5 usec */
5937 else
5938 val |= 3000 / 250; /* 3.0 usec */
5939 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005940
Ville Syrjäläa5805162015-05-26 20:42:30 +03005941 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005942
Ville Syrjäläb6283052015-06-03 15:45:07 +03005943 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005944}
5945
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005946static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5947{
5948 struct drm_i915_private *dev_priv = dev->dev_private;
5949 u32 val, cmd;
5950
Vandana Kannan164dfd22014-11-24 13:37:41 +05305951 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5952 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005953
5954 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005955 case 333333:
5956 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005957 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005958 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005959 break;
5960 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005961 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005962 return;
5963 }
5964
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005965 /*
5966 * Specs are full of misinformation, but testing on actual
5967 * hardware has shown that we just need to write the desired
5968 * CCK divider into the Punit register.
5969 */
5970 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5971
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005972 mutex_lock(&dev_priv->rps.hw_lock);
5973 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5974 val &= ~DSPFREQGUAR_MASK_CHV;
5975 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5976 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5977 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5978 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5979 50)) {
5980 DRM_ERROR("timed out waiting for CDclk change\n");
5981 }
5982 mutex_unlock(&dev_priv->rps.hw_lock);
5983
Ville Syrjäläb6283052015-06-03 15:45:07 +03005984 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005985}
5986
Jesse Barnes30a970c2013-11-04 13:48:12 -08005987static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5988 int max_pixclk)
5989{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005990 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005991 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005992
Jesse Barnes30a970c2013-11-04 13:48:12 -08005993 /*
5994 * Really only a few cases to deal with, as only 4 CDclks are supported:
5995 * 200MHz
5996 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005997 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005998 * 400MHz (VLV only)
5999 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6000 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006001 *
6002 * We seem to get an unstable or solid color picture at 200MHz.
6003 * Not sure what's wrong. For now use 200MHz only when all pipes
6004 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006005 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006006 if (!IS_CHERRYVIEW(dev_priv) &&
6007 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006008 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006009 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006010 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006011 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006012 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006013 else
6014 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006015}
6016
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306017static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6018 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006019{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306020 /*
6021 * FIXME:
6022 * - remove the guardband, it's not needed on BXT
6023 * - set 19.2MHz bypass frequency if there are no active pipes
6024 */
6025 if (max_pixclk > 576000*9/10)
6026 return 624000;
6027 else if (max_pixclk > 384000*9/10)
6028 return 576000;
6029 else if (max_pixclk > 288000*9/10)
6030 return 384000;
6031 else if (max_pixclk > 144000*9/10)
6032 return 288000;
6033 else
6034 return 144000;
6035}
6036
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006037/* Compute the max pixel clock for new configuration. Uses atomic state if
6038 * that's non-NULL, look at current state otherwise. */
6039static int intel_mode_max_pixclk(struct drm_device *dev,
6040 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006041{
Jesse Barnes30a970c2013-11-04 13:48:12 -08006042 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006043 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006044 int max_pixclk = 0;
6045
Damien Lespiaud3fcc802014-05-13 23:32:22 +01006046 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006047 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006048 if (IS_ERR(crtc_state))
6049 return PTR_ERR(crtc_state);
6050
6051 if (!crtc_state->base.enable)
6052 continue;
6053
6054 max_pixclk = max(max_pixclk,
6055 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006056 }
6057
6058 return max_pixclk;
6059}
6060
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006061static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006062{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006063 struct drm_device *dev = state->dev;
6064 struct drm_i915_private *dev_priv = dev->dev_private;
6065 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006066
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006067 if (max_pixclk < 0)
6068 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006069
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006070 to_intel_atomic_state(state)->cdclk =
6071 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306072
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006073 return 0;
6074}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006075
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006076static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6077{
6078 struct drm_device *dev = state->dev;
6079 struct drm_i915_private *dev_priv = dev->dev_private;
6080 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006081
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006082 if (max_pixclk < 0)
6083 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006084
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006085 to_intel_atomic_state(state)->cdclk =
6086 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006087
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006088 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006089}
6090
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006091static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6092{
6093 unsigned int credits, default_credits;
6094
6095 if (IS_CHERRYVIEW(dev_priv))
6096 default_credits = PFI_CREDIT(12);
6097 else
6098 default_credits = PFI_CREDIT(8);
6099
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006100 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006101 /* CHV suggested value is 31 or 63 */
6102 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006103 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006104 else
6105 credits = PFI_CREDIT(15);
6106 } else {
6107 credits = default_credits;
6108 }
6109
6110 /*
6111 * WA - write default credits before re-programming
6112 * FIXME: should we also set the resend bit here?
6113 */
6114 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6115 default_credits);
6116
6117 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6118 credits | PFI_CREDIT_RESEND);
6119
6120 /*
6121 * FIXME is this guaranteed to clear
6122 * immediately or should we poll for it?
6123 */
6124 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6125}
6126
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006127static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006128{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006129 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006130 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006131 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006132
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006133 /*
6134 * FIXME: We can end up here with all power domains off, yet
6135 * with a CDCLK frequency other than the minimum. To account
6136 * for this take the PIPE-A power domain, which covers the HW
6137 * blocks needed for the following programming. This can be
6138 * removed once it's guaranteed that we get here either with
6139 * the minimum CDCLK set, or the required power domains
6140 * enabled.
6141 */
6142 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006143
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006144 if (IS_CHERRYVIEW(dev))
6145 cherryview_set_cdclk(dev, req_cdclk);
6146 else
6147 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006148
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006149 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006150
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006151 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006152}
6153
Jesse Barnes89b667f2013-04-18 14:51:36 -07006154static void valleyview_crtc_enable(struct drm_crtc *crtc)
6155{
6156 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006157 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6159 struct intel_encoder *encoder;
6160 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006161 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006162
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006163 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006164 return;
6165
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006166 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306167
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006168 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306169 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006170
6171 intel_set_pipe_timings(intel_crtc);
6172
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006173 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6174 struct drm_i915_private *dev_priv = dev->dev_private;
6175
6176 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6177 I915_WRITE(CHV_CANVAS(pipe), 0);
6178 }
6179
Daniel Vetter5b18e572014-04-24 23:55:06 +02006180 i9xx_set_pipeconf(intel_crtc);
6181
Jesse Barnes89b667f2013-04-18 14:51:36 -07006182 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006183
Daniel Vettera72e4c92014-09-30 10:56:47 +02006184 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006185
Jesse Barnes89b667f2013-04-18 14:51:36 -07006186 for_each_encoder_on_crtc(dev, crtc, encoder)
6187 if (encoder->pre_pll_enable)
6188 encoder->pre_pll_enable(encoder);
6189
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006190 if (!is_dsi) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006191 if (IS_CHERRYVIEW(dev)) {
6192 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006193 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006194 } else {
6195 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006196 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006197 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006198 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006199
6200 for_each_encoder_on_crtc(dev, crtc, encoder)
6201 if (encoder->pre_enable)
6202 encoder->pre_enable(encoder);
6203
Jesse Barnes2dd24552013-04-25 12:55:01 -07006204 i9xx_pfit_enable(intel_crtc);
6205
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006206 intel_crtc_load_lut(crtc);
6207
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006208 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006209
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006210 assert_vblank_disabled(crtc);
6211 drm_crtc_vblank_on(crtc);
6212
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006213 for_each_encoder_on_crtc(dev, crtc, encoder)
6214 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006215}
6216
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006217static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6218{
6219 struct drm_device *dev = crtc->base.dev;
6220 struct drm_i915_private *dev_priv = dev->dev_private;
6221
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006222 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6223 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006224}
6225
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006226static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006227{
6228 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006229 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006231 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006232 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006233
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006234 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006235 return;
6236
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006237 i9xx_set_pll_dividers(intel_crtc);
6238
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006239 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306240 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006241
6242 intel_set_pipe_timings(intel_crtc);
6243
Daniel Vetter5b18e572014-04-24 23:55:06 +02006244 i9xx_set_pipeconf(intel_crtc);
6245
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006246 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006247
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006248 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006249 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006250
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006251 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006252 if (encoder->pre_enable)
6253 encoder->pre_enable(encoder);
6254
Daniel Vetterf6736a12013-06-05 13:34:30 +02006255 i9xx_enable_pll(intel_crtc);
6256
Jesse Barnes2dd24552013-04-25 12:55:01 -07006257 i9xx_pfit_enable(intel_crtc);
6258
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006259 intel_crtc_load_lut(crtc);
6260
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006261 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006262 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006263
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006264 assert_vblank_disabled(crtc);
6265 drm_crtc_vblank_on(crtc);
6266
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006267 for_each_encoder_on_crtc(dev, crtc, encoder)
6268 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006269}
6270
Daniel Vetter87476d62013-04-11 16:29:06 +02006271static void i9xx_pfit_disable(struct intel_crtc *crtc)
6272{
6273 struct drm_device *dev = crtc->base.dev;
6274 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006275
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006276 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006277 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006278
6279 assert_pipe_disabled(dev_priv, crtc->pipe);
6280
Daniel Vetter328d8e82013-05-08 10:36:31 +02006281 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6282 I915_READ(PFIT_CONTROL));
6283 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006284}
6285
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006286static void i9xx_crtc_disable(struct drm_crtc *crtc)
6287{
6288 struct drm_device *dev = crtc->dev;
6289 struct drm_i915_private *dev_priv = dev->dev_private;
6290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006291 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006292 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006293
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006294 /*
6295 * On gen2 planes are double buffered but the pipe isn't, so we must
6296 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006297 * We also need to wait on all gmch platforms because of the
6298 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006299 */
Imre Deak564ed192014-06-13 14:54:21 +03006300 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006301
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006302 for_each_encoder_on_crtc(dev, crtc, encoder)
6303 encoder->disable(encoder);
6304
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006305 drm_crtc_vblank_off(crtc);
6306 assert_vblank_disabled(crtc);
6307
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006308 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006309
Daniel Vetter87476d62013-04-11 16:29:06 +02006310 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006311
Jesse Barnes89b667f2013-04-18 14:51:36 -07006312 for_each_encoder_on_crtc(dev, crtc, encoder)
6313 if (encoder->post_disable)
6314 encoder->post_disable(encoder);
6315
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006316 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006317 if (IS_CHERRYVIEW(dev))
6318 chv_disable_pll(dev_priv, pipe);
6319 else if (IS_VALLEYVIEW(dev))
6320 vlv_disable_pll(dev_priv, pipe);
6321 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006322 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006323 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006324
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006325 for_each_encoder_on_crtc(dev, crtc, encoder)
6326 if (encoder->post_pll_disable)
6327 encoder->post_pll_disable(encoder);
6328
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006329 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006330 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006331}
6332
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006333static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006334{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006336 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006337 enum intel_display_power_domain domain;
6338 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006339
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006340 if (!intel_crtc->active)
6341 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006342
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006343 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006344 WARN_ON(intel_crtc->unpin_work);
6345
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006346 intel_pre_disable_primary(crtc);
6347 }
6348
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006349 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006350 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006351 intel_crtc->active = false;
6352 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006353 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006354
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006355 domains = intel_crtc->enabled_power_domains;
6356 for_each_power_domain(domain, domains)
6357 intel_display_power_put(dev_priv, domain);
6358 intel_crtc->enabled_power_domains = 0;
6359}
6360
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006361/*
6362 * turn all crtc's off, but do not adjust state
6363 * This has to be paired with a call to intel_modeset_setup_hw_state.
6364 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006365int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006366{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006367 struct drm_mode_config *config = &dev->mode_config;
6368 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6369 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006370 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006371 unsigned crtc_mask = 0;
6372 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006373
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006374 if (WARN_ON(!ctx))
6375 return 0;
6376
6377 lockdep_assert_held(&ctx->ww_ctx);
6378 state = drm_atomic_state_alloc(dev);
6379 if (WARN_ON(!state))
6380 return -ENOMEM;
6381
6382 state->acquire_ctx = ctx;
6383 state->allow_modeset = true;
6384
6385 for_each_crtc(dev, crtc) {
6386 struct drm_crtc_state *crtc_state =
6387 drm_atomic_get_crtc_state(state, crtc);
6388
6389 ret = PTR_ERR_OR_ZERO(crtc_state);
6390 if (ret)
6391 goto free;
6392
6393 if (!crtc_state->active)
6394 continue;
6395
6396 crtc_state->active = false;
6397 crtc_mask |= 1 << drm_crtc_index(crtc);
6398 }
6399
6400 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006401 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006402
6403 if (!ret) {
6404 for_each_crtc(dev, crtc)
6405 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6406 crtc->state->active = true;
6407
6408 return ret;
6409 }
6410 }
6411
6412free:
6413 if (ret)
6414 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6415 drm_atomic_state_free(state);
6416 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006417}
6418
Chris Wilsonea5b2132010-08-04 13:50:23 +01006419void intel_encoder_destroy(struct drm_encoder *encoder)
6420{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006421 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006422
Chris Wilsonea5b2132010-08-04 13:50:23 +01006423 drm_encoder_cleanup(encoder);
6424 kfree(intel_encoder);
6425}
6426
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006427/* Cross check the actual hw state with our own modeset state tracking (and it's
6428 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006429static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006430{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006431 struct drm_crtc *crtc = connector->base.state->crtc;
6432
6433 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6434 connector->base.base.id,
6435 connector->base.name);
6436
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006437 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006438 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006439 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006440
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006441 I915_STATE_WARN(!crtc,
6442 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006443
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006444 if (!crtc)
6445 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006446
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006447 I915_STATE_WARN(!crtc->state->active,
6448 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006449
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006450 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006451 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006452
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006453 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006454 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006455
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006456 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006457 "attached encoder crtc differs from connector crtc\n");
6458 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006459 I915_STATE_WARN(crtc && crtc->state->active,
6460 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006461 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6462 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006463 }
6464}
6465
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006466int intel_connector_init(struct intel_connector *connector)
6467{
6468 struct drm_connector_state *connector_state;
6469
6470 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6471 if (!connector_state)
6472 return -ENOMEM;
6473
6474 connector->base.state = connector_state;
6475 return 0;
6476}
6477
6478struct intel_connector *intel_connector_alloc(void)
6479{
6480 struct intel_connector *connector;
6481
6482 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6483 if (!connector)
6484 return NULL;
6485
6486 if (intel_connector_init(connector) < 0) {
6487 kfree(connector);
6488 return NULL;
6489 }
6490
6491 return connector;
6492}
6493
Daniel Vetterf0947c32012-07-02 13:10:34 +02006494/* Simple connector->get_hw_state implementation for encoders that support only
6495 * one connector and no cloning and hence the encoder state determines the state
6496 * of the connector. */
6497bool intel_connector_get_hw_state(struct intel_connector *connector)
6498{
Daniel Vetter24929352012-07-02 20:28:59 +02006499 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006500 struct intel_encoder *encoder = connector->encoder;
6501
6502 return encoder->get_hw_state(encoder, &pipe);
6503}
6504
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006505static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006506{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006507 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6508 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006509
6510 return 0;
6511}
6512
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006513static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006514 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006515{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006516 struct drm_atomic_state *state = pipe_config->base.state;
6517 struct intel_crtc *other_crtc;
6518 struct intel_crtc_state *other_crtc_state;
6519
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006520 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6521 pipe_name(pipe), pipe_config->fdi_lanes);
6522 if (pipe_config->fdi_lanes > 4) {
6523 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6524 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006525 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006526 }
6527
Paulo Zanonibafb6552013-11-02 21:07:44 -07006528 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006529 if (pipe_config->fdi_lanes > 2) {
6530 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6531 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006532 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006533 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006534 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006535 }
6536 }
6537
6538 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006539 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006540
6541 /* Ivybridge 3 pipe is really complicated */
6542 switch (pipe) {
6543 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006544 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006545 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006546 if (pipe_config->fdi_lanes <= 2)
6547 return 0;
6548
6549 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6550 other_crtc_state =
6551 intel_atomic_get_crtc_state(state, other_crtc);
6552 if (IS_ERR(other_crtc_state))
6553 return PTR_ERR(other_crtc_state);
6554
6555 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006556 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6557 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006558 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006559 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006560 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006561 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006562 if (pipe_config->fdi_lanes > 2) {
6563 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6564 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006565 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006566 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006567
6568 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6569 other_crtc_state =
6570 intel_atomic_get_crtc_state(state, other_crtc);
6571 if (IS_ERR(other_crtc_state))
6572 return PTR_ERR(other_crtc_state);
6573
6574 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006575 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006576 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006577 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006578 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006579 default:
6580 BUG();
6581 }
6582}
6583
Daniel Vettere29c22c2013-02-21 00:00:16 +01006584#define RETRY 1
6585static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006586 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006587{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006588 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006589 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006590 int lane, link_bw, fdi_dotclock, ret;
6591 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006592
Daniel Vettere29c22c2013-02-21 00:00:16 +01006593retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006594 /* FDI is a binary signal running at ~2.7GHz, encoding
6595 * each output octet as 10 bits. The actual frequency
6596 * is stored as a divider into a 100MHz clock, and the
6597 * mode pixel clock is stored in units of 1KHz.
6598 * Hence the bw of each lane in terms of the mode signal
6599 * is:
6600 */
6601 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6602
Damien Lespiau241bfc32013-09-25 16:45:37 +01006603 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006604
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006605 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006606 pipe_config->pipe_bpp);
6607
6608 pipe_config->fdi_lanes = lane;
6609
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006610 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006611 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006612
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006613 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6614 intel_crtc->pipe, pipe_config);
6615 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006616 pipe_config->pipe_bpp -= 2*3;
6617 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6618 pipe_config->pipe_bpp);
6619 needs_recompute = true;
6620 pipe_config->bw_constrained = true;
6621
6622 goto retry;
6623 }
6624
6625 if (needs_recompute)
6626 return RETRY;
6627
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006628 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006629}
6630
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006631static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6632 struct intel_crtc_state *pipe_config)
6633{
6634 if (pipe_config->pipe_bpp > 24)
6635 return false;
6636
6637 /* HSW can handle pixel rate up to cdclk? */
6638 if (IS_HASWELL(dev_priv->dev))
6639 return true;
6640
6641 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006642 * We compare against max which means we must take
6643 * the increased cdclk requirement into account when
6644 * calculating the new cdclk.
6645 *
6646 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006647 */
6648 return ilk_pipe_pixel_rate(pipe_config) <=
6649 dev_priv->max_cdclk_freq * 95 / 100;
6650}
6651
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006652static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006653 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006654{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006655 struct drm_device *dev = crtc->base.dev;
6656 struct drm_i915_private *dev_priv = dev->dev_private;
6657
Jani Nikulad330a952014-01-21 11:24:25 +02006658 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006659 hsw_crtc_supports_ips(crtc) &&
6660 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006661}
6662
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006663static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6664{
6665 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6666
6667 /* GDG double wide on either pipe, otherwise pipe A only */
6668 return INTEL_INFO(dev_priv)->gen < 4 &&
6669 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6670}
6671
Daniel Vettera43f6e02013-06-07 23:10:32 +02006672static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006673 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006674{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006675 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006676 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006677 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006678
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006679 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006680 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006681 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006682
6683 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006684 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006685 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006686 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006687 if (intel_crtc_supports_double_wide(crtc) &&
6688 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006689 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006690 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006691 }
6692
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006693 if (adjusted_mode->crtc_clock > clock_limit) {
6694 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6695 adjusted_mode->crtc_clock, clock_limit,
6696 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006697 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006698 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006699 }
Chris Wilson89749352010-09-12 18:25:19 +01006700
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006701 /*
6702 * Pipe horizontal size must be even in:
6703 * - DVO ganged mode
6704 * - LVDS dual channel mode
6705 * - Double wide pipe
6706 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006707 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006708 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6709 pipe_config->pipe_src_w &= ~1;
6710
Damien Lespiau8693a822013-05-03 18:48:11 +01006711 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6712 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006713 */
6714 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006715 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006716 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006717
Damien Lespiauf5adf942013-06-24 18:29:34 +01006718 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006719 hsw_compute_ips_config(crtc, pipe_config);
6720
Daniel Vetter877d48d2013-04-19 11:24:43 +02006721 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006722 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006723
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006724 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006725}
6726
Ville Syrjälä1652d192015-03-31 14:12:01 +03006727static int skylake_get_display_clock_speed(struct drm_device *dev)
6728{
6729 struct drm_i915_private *dev_priv = to_i915(dev);
6730 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6731 uint32_t cdctl = I915_READ(CDCLK_CTL);
6732 uint32_t linkrate;
6733
Damien Lespiau414355a2015-06-04 18:21:31 +01006734 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006735 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006736
6737 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6738 return 540000;
6739
6740 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006741 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006742
Damien Lespiau71cd8422015-04-30 16:39:17 +01006743 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6744 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006745 /* vco 8640 */
6746 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6747 case CDCLK_FREQ_450_432:
6748 return 432000;
6749 case CDCLK_FREQ_337_308:
6750 return 308570;
6751 case CDCLK_FREQ_675_617:
6752 return 617140;
6753 default:
6754 WARN(1, "Unknown cd freq selection\n");
6755 }
6756 } else {
6757 /* vco 8100 */
6758 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6759 case CDCLK_FREQ_450_432:
6760 return 450000;
6761 case CDCLK_FREQ_337_308:
6762 return 337500;
6763 case CDCLK_FREQ_675_617:
6764 return 675000;
6765 default:
6766 WARN(1, "Unknown cd freq selection\n");
6767 }
6768 }
6769
6770 /* error case, do as if DPLL0 isn't enabled */
6771 return 24000;
6772}
6773
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006774static int broxton_get_display_clock_speed(struct drm_device *dev)
6775{
6776 struct drm_i915_private *dev_priv = to_i915(dev);
6777 uint32_t cdctl = I915_READ(CDCLK_CTL);
6778 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6779 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6780 int cdclk;
6781
6782 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6783 return 19200;
6784
6785 cdclk = 19200 * pll_ratio / 2;
6786
6787 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6788 case BXT_CDCLK_CD2X_DIV_SEL_1:
6789 return cdclk; /* 576MHz or 624MHz */
6790 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6791 return cdclk * 2 / 3; /* 384MHz */
6792 case BXT_CDCLK_CD2X_DIV_SEL_2:
6793 return cdclk / 2; /* 288MHz */
6794 case BXT_CDCLK_CD2X_DIV_SEL_4:
6795 return cdclk / 4; /* 144MHz */
6796 }
6797
6798 /* error case, do as if DE PLL isn't enabled */
6799 return 19200;
6800}
6801
Ville Syrjälä1652d192015-03-31 14:12:01 +03006802static int broadwell_get_display_clock_speed(struct drm_device *dev)
6803{
6804 struct drm_i915_private *dev_priv = dev->dev_private;
6805 uint32_t lcpll = I915_READ(LCPLL_CTL);
6806 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6807
6808 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6809 return 800000;
6810 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6811 return 450000;
6812 else if (freq == LCPLL_CLK_FREQ_450)
6813 return 450000;
6814 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6815 return 540000;
6816 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6817 return 337500;
6818 else
6819 return 675000;
6820}
6821
6822static int haswell_get_display_clock_speed(struct drm_device *dev)
6823{
6824 struct drm_i915_private *dev_priv = dev->dev_private;
6825 uint32_t lcpll = I915_READ(LCPLL_CTL);
6826 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6827
6828 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6829 return 800000;
6830 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6831 return 450000;
6832 else if (freq == LCPLL_CLK_FREQ_450)
6833 return 450000;
6834 else if (IS_HSW_ULT(dev))
6835 return 337500;
6836 else
6837 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006838}
6839
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006840static int valleyview_get_display_clock_speed(struct drm_device *dev)
6841{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006842 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6843 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006844}
6845
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006846static int ilk_get_display_clock_speed(struct drm_device *dev)
6847{
6848 return 450000;
6849}
6850
Jesse Barnese70236a2009-09-21 10:42:27 -07006851static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006852{
Jesse Barnese70236a2009-09-21 10:42:27 -07006853 return 400000;
6854}
Jesse Barnes79e53942008-11-07 14:24:08 -08006855
Jesse Barnese70236a2009-09-21 10:42:27 -07006856static int i915_get_display_clock_speed(struct drm_device *dev)
6857{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006858 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006859}
Jesse Barnes79e53942008-11-07 14:24:08 -08006860
Jesse Barnese70236a2009-09-21 10:42:27 -07006861static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6862{
6863 return 200000;
6864}
Jesse Barnes79e53942008-11-07 14:24:08 -08006865
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006866static int pnv_get_display_clock_speed(struct drm_device *dev)
6867{
6868 u16 gcfgc = 0;
6869
6870 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6871
6872 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6873 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006874 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006875 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006876 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006877 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006878 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006879 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6880 return 200000;
6881 default:
6882 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6883 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006884 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006885 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006886 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006887 }
6888}
6889
Jesse Barnese70236a2009-09-21 10:42:27 -07006890static int i915gm_get_display_clock_speed(struct drm_device *dev)
6891{
6892 u16 gcfgc = 0;
6893
6894 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6895
6896 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006897 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006898 else {
6899 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6900 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006901 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006902 default:
6903 case GC_DISPLAY_CLOCK_190_200_MHZ:
6904 return 190000;
6905 }
6906 }
6907}
Jesse Barnes79e53942008-11-07 14:24:08 -08006908
Jesse Barnese70236a2009-09-21 10:42:27 -07006909static int i865_get_display_clock_speed(struct drm_device *dev)
6910{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006911 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006912}
6913
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006914static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006915{
6916 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006917
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006918 /*
6919 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6920 * encoding is different :(
6921 * FIXME is this the right way to detect 852GM/852GMV?
6922 */
6923 if (dev->pdev->revision == 0x1)
6924 return 133333;
6925
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006926 pci_bus_read_config_word(dev->pdev->bus,
6927 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6928
Jesse Barnese70236a2009-09-21 10:42:27 -07006929 /* Assume that the hardware is in the high speed state. This
6930 * should be the default.
6931 */
6932 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6933 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006934 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006935 case GC_CLOCK_100_200:
6936 return 200000;
6937 case GC_CLOCK_166_250:
6938 return 250000;
6939 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006940 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006941 case GC_CLOCK_133_266:
6942 case GC_CLOCK_133_266_2:
6943 case GC_CLOCK_166_266:
6944 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006945 }
6946
6947 /* Shouldn't happen */
6948 return 0;
6949}
6950
6951static int i830_get_display_clock_speed(struct drm_device *dev)
6952{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006953 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006954}
6955
Ville Syrjälä34edce22015-05-22 11:22:33 +03006956static unsigned int intel_hpll_vco(struct drm_device *dev)
6957{
6958 struct drm_i915_private *dev_priv = dev->dev_private;
6959 static const unsigned int blb_vco[8] = {
6960 [0] = 3200000,
6961 [1] = 4000000,
6962 [2] = 5333333,
6963 [3] = 4800000,
6964 [4] = 6400000,
6965 };
6966 static const unsigned int pnv_vco[8] = {
6967 [0] = 3200000,
6968 [1] = 4000000,
6969 [2] = 5333333,
6970 [3] = 4800000,
6971 [4] = 2666667,
6972 };
6973 static const unsigned int cl_vco[8] = {
6974 [0] = 3200000,
6975 [1] = 4000000,
6976 [2] = 5333333,
6977 [3] = 6400000,
6978 [4] = 3333333,
6979 [5] = 3566667,
6980 [6] = 4266667,
6981 };
6982 static const unsigned int elk_vco[8] = {
6983 [0] = 3200000,
6984 [1] = 4000000,
6985 [2] = 5333333,
6986 [3] = 4800000,
6987 };
6988 static const unsigned int ctg_vco[8] = {
6989 [0] = 3200000,
6990 [1] = 4000000,
6991 [2] = 5333333,
6992 [3] = 6400000,
6993 [4] = 2666667,
6994 [5] = 4266667,
6995 };
6996 const unsigned int *vco_table;
6997 unsigned int vco;
6998 uint8_t tmp = 0;
6999
7000 /* FIXME other chipsets? */
7001 if (IS_GM45(dev))
7002 vco_table = ctg_vco;
7003 else if (IS_G4X(dev))
7004 vco_table = elk_vco;
7005 else if (IS_CRESTLINE(dev))
7006 vco_table = cl_vco;
7007 else if (IS_PINEVIEW(dev))
7008 vco_table = pnv_vco;
7009 else if (IS_G33(dev))
7010 vco_table = blb_vco;
7011 else
7012 return 0;
7013
7014 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7015
7016 vco = vco_table[tmp & 0x7];
7017 if (vco == 0)
7018 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7019 else
7020 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7021
7022 return vco;
7023}
7024
7025static int gm45_get_display_clock_speed(struct drm_device *dev)
7026{
7027 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7028 uint16_t tmp = 0;
7029
7030 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7031
7032 cdclk_sel = (tmp >> 12) & 0x1;
7033
7034 switch (vco) {
7035 case 2666667:
7036 case 4000000:
7037 case 5333333:
7038 return cdclk_sel ? 333333 : 222222;
7039 case 3200000:
7040 return cdclk_sel ? 320000 : 228571;
7041 default:
7042 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7043 return 222222;
7044 }
7045}
7046
7047static int i965gm_get_display_clock_speed(struct drm_device *dev)
7048{
7049 static const uint8_t div_3200[] = { 16, 10, 8 };
7050 static const uint8_t div_4000[] = { 20, 12, 10 };
7051 static const uint8_t div_5333[] = { 24, 16, 14 };
7052 const uint8_t *div_table;
7053 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7054 uint16_t tmp = 0;
7055
7056 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7057
7058 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7059
7060 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7061 goto fail;
7062
7063 switch (vco) {
7064 case 3200000:
7065 div_table = div_3200;
7066 break;
7067 case 4000000:
7068 div_table = div_4000;
7069 break;
7070 case 5333333:
7071 div_table = div_5333;
7072 break;
7073 default:
7074 goto fail;
7075 }
7076
7077 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7078
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007079fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007080 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7081 return 200000;
7082}
7083
7084static int g33_get_display_clock_speed(struct drm_device *dev)
7085{
7086 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7087 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7088 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7089 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7090 const uint8_t *div_table;
7091 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7092 uint16_t tmp = 0;
7093
7094 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7095
7096 cdclk_sel = (tmp >> 4) & 0x7;
7097
7098 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7099 goto fail;
7100
7101 switch (vco) {
7102 case 3200000:
7103 div_table = div_3200;
7104 break;
7105 case 4000000:
7106 div_table = div_4000;
7107 break;
7108 case 4800000:
7109 div_table = div_4800;
7110 break;
7111 case 5333333:
7112 div_table = div_5333;
7113 break;
7114 default:
7115 goto fail;
7116 }
7117
7118 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7119
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007120fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007121 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7122 return 190476;
7123}
7124
Zhenyu Wang2c072452009-06-05 15:38:42 +08007125static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007126intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007127{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007128 while (*num > DATA_LINK_M_N_MASK ||
7129 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007130 *num >>= 1;
7131 *den >>= 1;
7132 }
7133}
7134
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007135static void compute_m_n(unsigned int m, unsigned int n,
7136 uint32_t *ret_m, uint32_t *ret_n)
7137{
7138 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7139 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7140 intel_reduce_m_n_ratio(ret_m, ret_n);
7141}
7142
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007143void
7144intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7145 int pixel_clock, int link_clock,
7146 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007147{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007148 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007149
7150 compute_m_n(bits_per_pixel * pixel_clock,
7151 link_clock * nlanes * 8,
7152 &m_n->gmch_m, &m_n->gmch_n);
7153
7154 compute_m_n(pixel_clock, link_clock,
7155 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007156}
7157
Chris Wilsona7615032011-01-12 17:04:08 +00007158static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7159{
Jani Nikulad330a952014-01-21 11:24:25 +02007160 if (i915.panel_use_ssc >= 0)
7161 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007162 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007163 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007164}
7165
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007166static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7167 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007168{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007169 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007170 struct drm_i915_private *dev_priv = dev->dev_private;
7171 int refclk;
7172
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007173 WARN_ON(!crtc_state->base.state);
7174
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007175 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007176 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007177 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007178 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007179 refclk = dev_priv->vbt.lvds_ssc_freq;
7180 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007181 } else if (!IS_GEN2(dev)) {
7182 refclk = 96000;
7183 } else {
7184 refclk = 48000;
7185 }
7186
7187 return refclk;
7188}
7189
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007190static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007191{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007192 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007193}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007194
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007195static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7196{
7197 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007198}
7199
Daniel Vetterf47709a2013-03-28 10:42:02 +01007200static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007201 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007202 intel_clock_t *reduced_clock)
7203{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007204 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007205 u32 fp, fp2 = 0;
7206
7207 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007208 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007209 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007210 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007211 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007212 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007213 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007214 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007215 }
7216
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007217 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007218
Daniel Vetterf47709a2013-03-28 10:42:02 +01007219 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007220 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007221 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007222 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007223 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007224 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007225 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007226 }
7227}
7228
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007229static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7230 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007231{
7232 u32 reg_val;
7233
7234 /*
7235 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7236 * and set it to a reasonable value instead.
7237 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007238 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007239 reg_val &= 0xffffff00;
7240 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007241 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007242
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007243 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007244 reg_val &= 0x8cffffff;
7245 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007246 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007247
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007248 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007249 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007250 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007251
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007252 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007253 reg_val &= 0x00ffffff;
7254 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007255 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007256}
7257
Daniel Vetterb5518422013-05-03 11:49:48 +02007258static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7259 struct intel_link_m_n *m_n)
7260{
7261 struct drm_device *dev = crtc->base.dev;
7262 struct drm_i915_private *dev_priv = dev->dev_private;
7263 int pipe = crtc->pipe;
7264
Daniel Vettere3b95f12013-05-03 11:49:49 +02007265 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7266 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7267 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7268 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007269}
7270
7271static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007272 struct intel_link_m_n *m_n,
7273 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007274{
7275 struct drm_device *dev = crtc->base.dev;
7276 struct drm_i915_private *dev_priv = dev->dev_private;
7277 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007278 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007279
7280 if (INTEL_INFO(dev)->gen >= 5) {
7281 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7282 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7283 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7284 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007285 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7286 * for gen < 8) and if DRRS is supported (to make sure the
7287 * registers are not unnecessarily accessed).
7288 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307289 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007290 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007291 I915_WRITE(PIPE_DATA_M2(transcoder),
7292 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7293 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7294 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7295 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7296 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007297 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007298 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7299 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7300 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7301 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007302 }
7303}
7304
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307305void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007306{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307307 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7308
7309 if (m_n == M1_N1) {
7310 dp_m_n = &crtc->config->dp_m_n;
7311 dp_m2_n2 = &crtc->config->dp_m2_n2;
7312 } else if (m_n == M2_N2) {
7313
7314 /*
7315 * M2_N2 registers are not supported. Hence m2_n2 divider value
7316 * needs to be programmed into M1_N1.
7317 */
7318 dp_m_n = &crtc->config->dp_m2_n2;
7319 } else {
7320 DRM_ERROR("Unsupported divider value\n");
7321 return;
7322 }
7323
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007324 if (crtc->config->has_pch_encoder)
7325 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007326 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307327 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007328}
7329
Daniel Vetter251ac862015-06-18 10:30:24 +02007330static void vlv_compute_dpll(struct intel_crtc *crtc,
7331 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007332{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007333 u32 dpll, dpll_md;
7334
7335 /*
7336 * Enable DPIO clock input. We should never disable the reference
7337 * clock for pipe B, since VGA hotplug / manual detection depends
7338 * on it.
7339 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007340 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7341 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007342 /* We should never disable this, set it here for state tracking */
7343 if (crtc->pipe == PIPE_B)
7344 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7345 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007346 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007347
Ville Syrjäläd288f652014-10-28 13:20:22 +02007348 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007349 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007350 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007351}
7352
Ville Syrjäläd288f652014-10-28 13:20:22 +02007353static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007354 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007355{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007356 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007357 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007358 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007359 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007360 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007361 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007362
Ville Syrjäläa5805162015-05-26 20:42:30 +03007363 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007364
Ville Syrjäläd288f652014-10-28 13:20:22 +02007365 bestn = pipe_config->dpll.n;
7366 bestm1 = pipe_config->dpll.m1;
7367 bestm2 = pipe_config->dpll.m2;
7368 bestp1 = pipe_config->dpll.p1;
7369 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007370
Jesse Barnes89b667f2013-04-18 14:51:36 -07007371 /* See eDP HDMI DPIO driver vbios notes doc */
7372
7373 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007374 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007375 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007376
7377 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007378 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007379
7380 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007381 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007382 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007383 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007384
7385 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007386 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007387
7388 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007389 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7390 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7391 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007392 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007393
7394 /*
7395 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7396 * but we don't support that).
7397 * Note: don't use the DAC post divider as it seems unstable.
7398 */
7399 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007400 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007401
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007402 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007403 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007404
Jesse Barnes89b667f2013-04-18 14:51:36 -07007405 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007406 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007407 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7408 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007409 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007410 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007411 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007412 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007413 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007414
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007415 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007416 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007417 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007418 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007419 0x0df40000);
7420 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007421 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007422 0x0df70000);
7423 } else { /* HDMI or VGA */
7424 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007425 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007426 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007427 0x0df70000);
7428 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007429 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007430 0x0df40000);
7431 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007432
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007433 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007434 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007435 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7436 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007437 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007438 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007439
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007440 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007441 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007442}
7443
Daniel Vetter251ac862015-06-18 10:30:24 +02007444static void chv_compute_dpll(struct intel_crtc *crtc,
7445 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007446{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007447 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7448 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007449 DPLL_VCO_ENABLE;
7450 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007451 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007452
Ville Syrjäläd288f652014-10-28 13:20:22 +02007453 pipe_config->dpll_hw_state.dpll_md =
7454 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007455}
7456
Ville Syrjäläd288f652014-10-28 13:20:22 +02007457static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007458 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007459{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007460 struct drm_device *dev = crtc->base.dev;
7461 struct drm_i915_private *dev_priv = dev->dev_private;
7462 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007463 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007464 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307465 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007466 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307467 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307468 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007469
Ville Syrjäläd288f652014-10-28 13:20:22 +02007470 bestn = pipe_config->dpll.n;
7471 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7472 bestm1 = pipe_config->dpll.m1;
7473 bestm2 = pipe_config->dpll.m2 >> 22;
7474 bestp1 = pipe_config->dpll.p1;
7475 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307476 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307477 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307478 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007479
7480 /*
7481 * Enable Refclk and SSC
7482 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007483 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007484 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007485
Ville Syrjäläa5805162015-05-26 20:42:30 +03007486 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007487
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007488 /* p1 and p2 divider */
7489 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7490 5 << DPIO_CHV_S1_DIV_SHIFT |
7491 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7492 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7493 1 << DPIO_CHV_K_DIV_SHIFT);
7494
7495 /* Feedback post-divider - m2 */
7496 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7497
7498 /* Feedback refclk divider - n and m1 */
7499 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7500 DPIO_CHV_M1_DIV_BY_2 |
7501 1 << DPIO_CHV_N_DIV_SHIFT);
7502
7503 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007504 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007505
7506 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307507 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7508 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7509 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7510 if (bestm2_frac)
7511 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7512 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007513
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307514 /* Program digital lock detect threshold */
7515 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7516 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7517 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7518 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7519 if (!bestm2_frac)
7520 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7521 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7522
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007523 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307524 if (vco == 5400000) {
7525 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7526 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7527 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7528 tribuf_calcntr = 0x9;
7529 } else if (vco <= 6200000) {
7530 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7531 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7532 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7533 tribuf_calcntr = 0x9;
7534 } else if (vco <= 6480000) {
7535 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7536 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7537 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7538 tribuf_calcntr = 0x8;
7539 } else {
7540 /* Not supported. Apply the same limits as in the max case */
7541 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7542 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7543 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7544 tribuf_calcntr = 0;
7545 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007546 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7547
Ville Syrjälä968040b2015-03-11 22:52:08 +02007548 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307549 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7550 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7551 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7552
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007553 /* AFC Recal */
7554 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7555 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7556 DPIO_AFC_RECAL);
7557
Ville Syrjäläa5805162015-05-26 20:42:30 +03007558 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007559}
7560
Ville Syrjäläd288f652014-10-28 13:20:22 +02007561/**
7562 * vlv_force_pll_on - forcibly enable just the PLL
7563 * @dev_priv: i915 private structure
7564 * @pipe: pipe PLL to enable
7565 * @dpll: PLL configuration
7566 *
7567 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7568 * in cases where we need the PLL enabled even when @pipe is not going to
7569 * be enabled.
7570 */
7571void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7572 const struct dpll *dpll)
7573{
7574 struct intel_crtc *crtc =
7575 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007576 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007577 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007578 .pixel_multiplier = 1,
7579 .dpll = *dpll,
7580 };
7581
7582 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007583 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007584 chv_prepare_pll(crtc, &pipe_config);
7585 chv_enable_pll(crtc, &pipe_config);
7586 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007587 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007588 vlv_prepare_pll(crtc, &pipe_config);
7589 vlv_enable_pll(crtc, &pipe_config);
7590 }
7591}
7592
7593/**
7594 * vlv_force_pll_off - forcibly disable just the PLL
7595 * @dev_priv: i915 private structure
7596 * @pipe: pipe PLL to disable
7597 *
7598 * Disable the PLL for @pipe. To be used in cases where we need
7599 * the PLL enabled even when @pipe is not going to be enabled.
7600 */
7601void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7602{
7603 if (IS_CHERRYVIEW(dev))
7604 chv_disable_pll(to_i915(dev), pipe);
7605 else
7606 vlv_disable_pll(to_i915(dev), pipe);
7607}
7608
Daniel Vetter251ac862015-06-18 10:30:24 +02007609static void i9xx_compute_dpll(struct intel_crtc *crtc,
7610 struct intel_crtc_state *crtc_state,
7611 intel_clock_t *reduced_clock,
7612 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007613{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007614 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007615 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007616 u32 dpll;
7617 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007618 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007619
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007620 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307621
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007622 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7623 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007624
7625 dpll = DPLL_VGA_MODE_DIS;
7626
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007627 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007628 dpll |= DPLLB_MODE_LVDS;
7629 else
7630 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007631
Daniel Vetteref1b4602013-06-01 17:17:04 +02007632 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007633 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007634 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007635 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007636
7637 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007638 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007639
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007640 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007641 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007642
7643 /* compute bitmask from p1 value */
7644 if (IS_PINEVIEW(dev))
7645 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7646 else {
7647 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7648 if (IS_G4X(dev) && reduced_clock)
7649 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7650 }
7651 switch (clock->p2) {
7652 case 5:
7653 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7654 break;
7655 case 7:
7656 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7657 break;
7658 case 10:
7659 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7660 break;
7661 case 14:
7662 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7663 break;
7664 }
7665 if (INTEL_INFO(dev)->gen >= 4)
7666 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7667
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007668 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007669 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007670 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007671 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7672 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7673 else
7674 dpll |= PLL_REF_INPUT_DREFCLK;
7675
7676 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007677 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007678
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007679 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007680 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007681 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007682 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007683 }
7684}
7685
Daniel Vetter251ac862015-06-18 10:30:24 +02007686static void i8xx_compute_dpll(struct intel_crtc *crtc,
7687 struct intel_crtc_state *crtc_state,
7688 intel_clock_t *reduced_clock,
7689 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007690{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007691 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007692 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007693 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007694 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007695
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007696 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307697
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007698 dpll = DPLL_VGA_MODE_DIS;
7699
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007700 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007701 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7702 } else {
7703 if (clock->p1 == 2)
7704 dpll |= PLL_P1_DIVIDE_BY_TWO;
7705 else
7706 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7707 if (clock->p2 == 4)
7708 dpll |= PLL_P2_DIVIDE_BY_4;
7709 }
7710
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007711 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007712 dpll |= DPLL_DVO_2X_MODE;
7713
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007714 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007715 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7716 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7717 else
7718 dpll |= PLL_REF_INPUT_DREFCLK;
7719
7720 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007721 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007722}
7723
Daniel Vetter8a654f32013-06-01 17:16:22 +02007724static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007725{
7726 struct drm_device *dev = intel_crtc->base.dev;
7727 struct drm_i915_private *dev_priv = dev->dev_private;
7728 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007729 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007730 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007731 uint32_t crtc_vtotal, crtc_vblank_end;
7732 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007733
7734 /* We need to be careful not to changed the adjusted mode, for otherwise
7735 * the hw state checker will get angry at the mismatch. */
7736 crtc_vtotal = adjusted_mode->crtc_vtotal;
7737 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007738
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007739 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007740 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007741 crtc_vtotal -= 1;
7742 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007743
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007744 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007745 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7746 else
7747 vsyncshift = adjusted_mode->crtc_hsync_start -
7748 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007749 if (vsyncshift < 0)
7750 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007751 }
7752
7753 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007754 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007755
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007756 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007757 (adjusted_mode->crtc_hdisplay - 1) |
7758 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007759 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007760 (adjusted_mode->crtc_hblank_start - 1) |
7761 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007762 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007763 (adjusted_mode->crtc_hsync_start - 1) |
7764 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7765
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007766 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007767 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007768 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007769 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007770 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007771 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007772 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007773 (adjusted_mode->crtc_vsync_start - 1) |
7774 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7775
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007776 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7777 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7778 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7779 * bits. */
7780 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7781 (pipe == PIPE_B || pipe == PIPE_C))
7782 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7783
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007784 /* pipesrc controls the size that is scaled from, which should
7785 * always be the user's requested size.
7786 */
7787 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007788 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7789 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007790}
7791
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007792static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007793 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007794{
7795 struct drm_device *dev = crtc->base.dev;
7796 struct drm_i915_private *dev_priv = dev->dev_private;
7797 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7798 uint32_t tmp;
7799
7800 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007801 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7802 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007803 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007804 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7805 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007806 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007807 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7808 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007809
7810 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007811 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7812 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007813 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007814 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7815 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007816 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007817 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7818 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007819
7820 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007821 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7822 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7823 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007824 }
7825
7826 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007827 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7828 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7829
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007830 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7831 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007832}
7833
Daniel Vetterf6a83282014-02-11 15:28:57 -08007834void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007835 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007836{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007837 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7838 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7839 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7840 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007841
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007842 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7843 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7844 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7845 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007846
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007847 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007848 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007849
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007850 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7851 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007852
7853 mode->hsync = drm_mode_hsync(mode);
7854 mode->vrefresh = drm_mode_vrefresh(mode);
7855 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007856}
7857
Daniel Vetter84b046f2013-02-19 18:48:54 +01007858static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7859{
7860 struct drm_device *dev = intel_crtc->base.dev;
7861 struct drm_i915_private *dev_priv = dev->dev_private;
7862 uint32_t pipeconf;
7863
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007864 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007865
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007866 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7867 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7868 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007869
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007870 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007871 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007872
Daniel Vetterff9ce462013-04-24 14:57:17 +02007873 /* only g4x and later have fancy bpc/dither controls */
7874 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007875 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007876 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007877 pipeconf |= PIPECONF_DITHER_EN |
7878 PIPECONF_DITHER_TYPE_SP;
7879
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007880 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007881 case 18:
7882 pipeconf |= PIPECONF_6BPC;
7883 break;
7884 case 24:
7885 pipeconf |= PIPECONF_8BPC;
7886 break;
7887 case 30:
7888 pipeconf |= PIPECONF_10BPC;
7889 break;
7890 default:
7891 /* Case prevented by intel_choose_pipe_bpp_dither. */
7892 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007893 }
7894 }
7895
7896 if (HAS_PIPE_CXSR(dev)) {
7897 if (intel_crtc->lowfreq_avail) {
7898 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7899 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7900 } else {
7901 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007902 }
7903 }
7904
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007905 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007906 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007907 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007908 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7909 else
7910 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7911 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007912 pipeconf |= PIPECONF_PROGRESSIVE;
7913
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007914 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007915 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007916
Daniel Vetter84b046f2013-02-19 18:48:54 +01007917 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7918 POSTING_READ(PIPECONF(intel_crtc->pipe));
7919}
7920
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007921static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7922 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007923{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007924 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007925 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007926 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007927 intel_clock_t clock;
7928 bool ok;
7929 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007930 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007931 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007932 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007933 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007934 struct drm_connector_state *connector_state;
7935 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007936
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007937 memset(&crtc_state->dpll_hw_state, 0,
7938 sizeof(crtc_state->dpll_hw_state));
7939
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007940 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007941 if (connector_state->crtc != &crtc->base)
7942 continue;
7943
7944 encoder = to_intel_encoder(connector_state->best_encoder);
7945
Chris Wilson5eddb702010-09-11 13:48:45 +01007946 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007947 case INTEL_OUTPUT_DSI:
7948 is_dsi = true;
7949 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007950 default:
7951 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007952 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007953
Eric Anholtc751ce42010-03-25 11:48:48 -07007954 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007955 }
7956
Jani Nikulaf2335332013-09-13 11:03:09 +03007957 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007958 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007959
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007960 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007961 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007962
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007963 /*
7964 * Returns a set of divisors for the desired target clock with
7965 * the given refclk, or FALSE. The returned values represent
7966 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7967 * 2) / p1 / p2.
7968 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007969 limit = intel_limit(crtc_state, refclk);
7970 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007971 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007972 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007973 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007974 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7975 return -EINVAL;
7976 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007977
Jani Nikulaf2335332013-09-13 11:03:09 +03007978 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007979 crtc_state->dpll.n = clock.n;
7980 crtc_state->dpll.m1 = clock.m1;
7981 crtc_state->dpll.m2 = clock.m2;
7982 crtc_state->dpll.p1 = clock.p1;
7983 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007984 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007985
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007986 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007987 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007988 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007989 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007990 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007991 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007992 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007993 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007994 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007995 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007996 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007997
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007998 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007999}
8000
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008001static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008002 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008003{
8004 struct drm_device *dev = crtc->base.dev;
8005 struct drm_i915_private *dev_priv = dev->dev_private;
8006 uint32_t tmp;
8007
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008008 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8009 return;
8010
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008011 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008012 if (!(tmp & PFIT_ENABLE))
8013 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008014
Daniel Vetter06922822013-07-11 13:35:40 +02008015 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008016 if (INTEL_INFO(dev)->gen < 4) {
8017 if (crtc->pipe != PIPE_B)
8018 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008019 } else {
8020 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8021 return;
8022 }
8023
Daniel Vetter06922822013-07-11 13:35:40 +02008024 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008025 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8026 if (INTEL_INFO(dev)->gen < 5)
8027 pipe_config->gmch_pfit.lvds_border_bits =
8028 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8029}
8030
Jesse Barnesacbec812013-09-20 11:29:32 -07008031static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008032 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008033{
8034 struct drm_device *dev = crtc->base.dev;
8035 struct drm_i915_private *dev_priv = dev->dev_private;
8036 int pipe = pipe_config->cpu_transcoder;
8037 intel_clock_t clock;
8038 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008039 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008040
Shobhit Kumarf573de52014-07-30 20:32:37 +05308041 /* In case of MIPI DPLL will not even be used */
8042 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8043 return;
8044
Ville Syrjäläa5805162015-05-26 20:42:30 +03008045 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008046 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008047 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008048
8049 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8050 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8051 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8052 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8053 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8054
Imre Deakdccbea32015-06-22 23:35:51 +03008055 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008056}
8057
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008058static void
8059i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8060 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008061{
8062 struct drm_device *dev = crtc->base.dev;
8063 struct drm_i915_private *dev_priv = dev->dev_private;
8064 u32 val, base, offset;
8065 int pipe = crtc->pipe, plane = crtc->plane;
8066 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008067 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008068 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008069 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008070
Damien Lespiau42a7b082015-02-05 19:35:13 +00008071 val = I915_READ(DSPCNTR(plane));
8072 if (!(val & DISPLAY_PLANE_ENABLE))
8073 return;
8074
Damien Lespiaud9806c92015-01-21 14:07:19 +00008075 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008076 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008077 DRM_DEBUG_KMS("failed to alloc fb\n");
8078 return;
8079 }
8080
Damien Lespiau1b842c82015-01-21 13:50:54 +00008081 fb = &intel_fb->base;
8082
Daniel Vetter18c52472015-02-10 17:16:09 +00008083 if (INTEL_INFO(dev)->gen >= 4) {
8084 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008085 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008086 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8087 }
8088 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008089
8090 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008091 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008092 fb->pixel_format = fourcc;
8093 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008094
8095 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008096 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008097 offset = I915_READ(DSPTILEOFF(plane));
8098 else
8099 offset = I915_READ(DSPLINOFF(plane));
8100 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8101 } else {
8102 base = I915_READ(DSPADDR(plane));
8103 }
8104 plane_config->base = base;
8105
8106 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008107 fb->width = ((val >> 16) & 0xfff) + 1;
8108 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008109
8110 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008111 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008112
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008113 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008114 fb->pixel_format,
8115 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008116
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008117 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008118
Damien Lespiau2844a922015-01-20 12:51:48 +00008119 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8120 pipe_name(pipe), plane, fb->width, fb->height,
8121 fb->bits_per_pixel, base, fb->pitches[0],
8122 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008123
Damien Lespiau2d140302015-02-05 17:22:18 +00008124 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008125}
8126
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008127static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008128 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008129{
8130 struct drm_device *dev = crtc->base.dev;
8131 struct drm_i915_private *dev_priv = dev->dev_private;
8132 int pipe = pipe_config->cpu_transcoder;
8133 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8134 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008135 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008136 int refclk = 100000;
8137
Ville Syrjäläa5805162015-05-26 20:42:30 +03008138 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008139 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8140 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8141 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8142 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008143 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008144 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008145
8146 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008147 clock.m2 = (pll_dw0 & 0xff) << 22;
8148 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8149 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008150 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8151 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8152 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8153
Imre Deakdccbea32015-06-22 23:35:51 +03008154 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008155}
8156
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008157static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008158 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008159{
8160 struct drm_device *dev = crtc->base.dev;
8161 struct drm_i915_private *dev_priv = dev->dev_private;
8162 uint32_t tmp;
8163
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008164 if (!intel_display_power_is_enabled(dev_priv,
8165 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008166 return false;
8167
Daniel Vettere143a212013-07-04 12:01:15 +02008168 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008169 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008170
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008171 tmp = I915_READ(PIPECONF(crtc->pipe));
8172 if (!(tmp & PIPECONF_ENABLE))
8173 return false;
8174
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008175 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8176 switch (tmp & PIPECONF_BPC_MASK) {
8177 case PIPECONF_6BPC:
8178 pipe_config->pipe_bpp = 18;
8179 break;
8180 case PIPECONF_8BPC:
8181 pipe_config->pipe_bpp = 24;
8182 break;
8183 case PIPECONF_10BPC:
8184 pipe_config->pipe_bpp = 30;
8185 break;
8186 default:
8187 break;
8188 }
8189 }
8190
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008191 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8192 pipe_config->limited_color_range = true;
8193
Ville Syrjälä282740f2013-09-04 18:30:03 +03008194 if (INTEL_INFO(dev)->gen < 4)
8195 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8196
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008197 intel_get_pipe_timings(crtc, pipe_config);
8198
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008199 i9xx_get_pfit_config(crtc, pipe_config);
8200
Daniel Vetter6c49f242013-06-06 12:45:25 +02008201 if (INTEL_INFO(dev)->gen >= 4) {
8202 tmp = I915_READ(DPLL_MD(crtc->pipe));
8203 pipe_config->pixel_multiplier =
8204 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8205 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008206 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008207 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8208 tmp = I915_READ(DPLL(crtc->pipe));
8209 pipe_config->pixel_multiplier =
8210 ((tmp & SDVO_MULTIPLIER_MASK)
8211 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8212 } else {
8213 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8214 * port and will be fixed up in the encoder->get_config
8215 * function. */
8216 pipe_config->pixel_multiplier = 1;
8217 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008218 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8219 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008220 /*
8221 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8222 * on 830. Filter it out here so that we don't
8223 * report errors due to that.
8224 */
8225 if (IS_I830(dev))
8226 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8227
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008228 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8229 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008230 } else {
8231 /* Mask out read-only status bits. */
8232 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8233 DPLL_PORTC_READY_MASK |
8234 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008235 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008236
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008237 if (IS_CHERRYVIEW(dev))
8238 chv_crtc_clock_get(crtc, pipe_config);
8239 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008240 vlv_crtc_clock_get(crtc, pipe_config);
8241 else
8242 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008243
Ville Syrjälä0f646142015-08-26 19:39:18 +03008244 /*
8245 * Normally the dotclock is filled in by the encoder .get_config()
8246 * but in case the pipe is enabled w/o any ports we need a sane
8247 * default.
8248 */
8249 pipe_config->base.adjusted_mode.crtc_clock =
8250 pipe_config->port_clock / pipe_config->pixel_multiplier;
8251
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008252 return true;
8253}
8254
Paulo Zanonidde86e22012-12-01 12:04:25 -02008255static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008256{
8257 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008258 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008259 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008260 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008261 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008262 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008263 bool has_ck505 = false;
8264 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008265
8266 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008267 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008268 switch (encoder->type) {
8269 case INTEL_OUTPUT_LVDS:
8270 has_panel = true;
8271 has_lvds = true;
8272 break;
8273 case INTEL_OUTPUT_EDP:
8274 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008275 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008276 has_cpu_edp = true;
8277 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008278 default:
8279 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008280 }
8281 }
8282
Keith Packard99eb6a02011-09-26 14:29:12 -07008283 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008284 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008285 can_ssc = has_ck505;
8286 } else {
8287 has_ck505 = false;
8288 can_ssc = true;
8289 }
8290
Imre Deak2de69052013-05-08 13:14:04 +03008291 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8292 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008293
8294 /* Ironlake: try to setup display ref clock before DPLL
8295 * enabling. This is only under driver's control after
8296 * PCH B stepping, previous chipset stepping should be
8297 * ignoring this setting.
8298 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008299 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008300
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008301 /* As we must carefully and slowly disable/enable each source in turn,
8302 * compute the final state we want first and check if we need to
8303 * make any changes at all.
8304 */
8305 final = val;
8306 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008307 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008308 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008309 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008310 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8311
8312 final &= ~DREF_SSC_SOURCE_MASK;
8313 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8314 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008315
Keith Packard199e5d72011-09-22 12:01:57 -07008316 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008317 final |= DREF_SSC_SOURCE_ENABLE;
8318
8319 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8320 final |= DREF_SSC1_ENABLE;
8321
8322 if (has_cpu_edp) {
8323 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8324 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8325 else
8326 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8327 } else
8328 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8329 } else {
8330 final |= DREF_SSC_SOURCE_DISABLE;
8331 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8332 }
8333
8334 if (final == val)
8335 return;
8336
8337 /* Always enable nonspread source */
8338 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8339
8340 if (has_ck505)
8341 val |= DREF_NONSPREAD_CK505_ENABLE;
8342 else
8343 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8344
8345 if (has_panel) {
8346 val &= ~DREF_SSC_SOURCE_MASK;
8347 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008348
Keith Packard199e5d72011-09-22 12:01:57 -07008349 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008350 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008351 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008352 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008353 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008354 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008355
8356 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008357 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008358 POSTING_READ(PCH_DREF_CONTROL);
8359 udelay(200);
8360
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008361 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008362
8363 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008364 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008365 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008366 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008367 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008368 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008369 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008370 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008371 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008372
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008373 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008374 POSTING_READ(PCH_DREF_CONTROL);
8375 udelay(200);
8376 } else {
8377 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8378
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008379 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008380
8381 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008382 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008383
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008384 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008385 POSTING_READ(PCH_DREF_CONTROL);
8386 udelay(200);
8387
8388 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008389 val &= ~DREF_SSC_SOURCE_MASK;
8390 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008391
8392 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008393 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008394
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008395 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008396 POSTING_READ(PCH_DREF_CONTROL);
8397 udelay(200);
8398 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008399
8400 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008401}
8402
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008403static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008404{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008405 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008406
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008407 tmp = I915_READ(SOUTH_CHICKEN2);
8408 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8409 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008410
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008411 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8412 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8413 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008414
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008415 tmp = I915_READ(SOUTH_CHICKEN2);
8416 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8417 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008418
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008419 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8420 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8421 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008422}
8423
8424/* WaMPhyProgramming:hsw */
8425static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8426{
8427 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008428
8429 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8430 tmp &= ~(0xFF << 24);
8431 tmp |= (0x12 << 24);
8432 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8433
Paulo Zanonidde86e22012-12-01 12:04:25 -02008434 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8435 tmp |= (1 << 11);
8436 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8437
8438 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8439 tmp |= (1 << 11);
8440 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8441
Paulo Zanonidde86e22012-12-01 12:04:25 -02008442 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8443 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8444 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8445
8446 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8447 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8448 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8449
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008450 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8451 tmp &= ~(7 << 13);
8452 tmp |= (5 << 13);
8453 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008454
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008455 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8456 tmp &= ~(7 << 13);
8457 tmp |= (5 << 13);
8458 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008459
8460 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8461 tmp &= ~0xFF;
8462 tmp |= 0x1C;
8463 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8464
8465 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8466 tmp &= ~0xFF;
8467 tmp |= 0x1C;
8468 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8469
8470 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8471 tmp &= ~(0xFF << 16);
8472 tmp |= (0x1C << 16);
8473 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8474
8475 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8476 tmp &= ~(0xFF << 16);
8477 tmp |= (0x1C << 16);
8478 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8479
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008480 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8481 tmp |= (1 << 27);
8482 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008483
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008484 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8485 tmp |= (1 << 27);
8486 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008487
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008488 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8489 tmp &= ~(0xF << 28);
8490 tmp |= (4 << 28);
8491 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008492
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008493 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8494 tmp &= ~(0xF << 28);
8495 tmp |= (4 << 28);
8496 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008497}
8498
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008499/* Implements 3 different sequences from BSpec chapter "Display iCLK
8500 * Programming" based on the parameters passed:
8501 * - Sequence to enable CLKOUT_DP
8502 * - Sequence to enable CLKOUT_DP without spread
8503 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8504 */
8505static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8506 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008507{
8508 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008509 uint32_t reg, tmp;
8510
8511 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8512 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008513 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008514 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008515
Ville Syrjäläa5805162015-05-26 20:42:30 +03008516 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008517
8518 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8519 tmp &= ~SBI_SSCCTL_DISABLE;
8520 tmp |= SBI_SSCCTL_PATHALT;
8521 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8522
8523 udelay(24);
8524
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008525 if (with_spread) {
8526 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8527 tmp &= ~SBI_SSCCTL_PATHALT;
8528 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008529
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008530 if (with_fdi) {
8531 lpt_reset_fdi_mphy(dev_priv);
8532 lpt_program_fdi_mphy(dev_priv);
8533 }
8534 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008535
Ville Syrjäläc2699522015-08-27 23:55:59 +03008536 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008537 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8538 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8539 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008540
Ville Syrjäläa5805162015-05-26 20:42:30 +03008541 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008542}
8543
Paulo Zanoni47701c32013-07-23 11:19:25 -03008544/* Sequence to disable CLKOUT_DP */
8545static void lpt_disable_clkout_dp(struct drm_device *dev)
8546{
8547 struct drm_i915_private *dev_priv = dev->dev_private;
8548 uint32_t reg, tmp;
8549
Ville Syrjäläa5805162015-05-26 20:42:30 +03008550 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008551
Ville Syrjäläc2699522015-08-27 23:55:59 +03008552 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008553 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8554 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8555 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8556
8557 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8558 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8559 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8560 tmp |= SBI_SSCCTL_PATHALT;
8561 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8562 udelay(32);
8563 }
8564 tmp |= SBI_SSCCTL_DISABLE;
8565 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8566 }
8567
Ville Syrjäläa5805162015-05-26 20:42:30 +03008568 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008569}
8570
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008571static void lpt_init_pch_refclk(struct drm_device *dev)
8572{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008573 struct intel_encoder *encoder;
8574 bool has_vga = false;
8575
Damien Lespiaub2784e12014-08-05 11:29:37 +01008576 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008577 switch (encoder->type) {
8578 case INTEL_OUTPUT_ANALOG:
8579 has_vga = true;
8580 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008581 default:
8582 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008583 }
8584 }
8585
Paulo Zanoni47701c32013-07-23 11:19:25 -03008586 if (has_vga)
8587 lpt_enable_clkout_dp(dev, true, true);
8588 else
8589 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008590}
8591
Paulo Zanonidde86e22012-12-01 12:04:25 -02008592/*
8593 * Initialize reference clocks when the driver loads
8594 */
8595void intel_init_pch_refclk(struct drm_device *dev)
8596{
8597 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8598 ironlake_init_pch_refclk(dev);
8599 else if (HAS_PCH_LPT(dev))
8600 lpt_init_pch_refclk(dev);
8601}
8602
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008603static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008604{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008605 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008606 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008607 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008608 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008609 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008610 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008611 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008612 bool is_lvds = false;
8613
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008614 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008615 if (connector_state->crtc != crtc_state->base.crtc)
8616 continue;
8617
8618 encoder = to_intel_encoder(connector_state->best_encoder);
8619
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008620 switch (encoder->type) {
8621 case INTEL_OUTPUT_LVDS:
8622 is_lvds = true;
8623 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008624 default:
8625 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008626 }
8627 num_connectors++;
8628 }
8629
8630 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008631 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008632 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008633 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008634 }
8635
8636 return 120000;
8637}
8638
Daniel Vetter6ff93602013-04-19 11:24:36 +02008639static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008640{
8641 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8643 int pipe = intel_crtc->pipe;
8644 uint32_t val;
8645
Daniel Vetter78114072013-06-13 00:54:57 +02008646 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008647
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008648 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008649 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008650 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008651 break;
8652 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008653 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008654 break;
8655 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008656 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008657 break;
8658 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008659 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008660 break;
8661 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008662 /* Case prevented by intel_choose_pipe_bpp_dither. */
8663 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008664 }
8665
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008666 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008667 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8668
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008669 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008670 val |= PIPECONF_INTERLACED_ILK;
8671 else
8672 val |= PIPECONF_PROGRESSIVE;
8673
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008674 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008675 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008676
Paulo Zanonic8203562012-09-12 10:06:29 -03008677 I915_WRITE(PIPECONF(pipe), val);
8678 POSTING_READ(PIPECONF(pipe));
8679}
8680
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008681/*
8682 * Set up the pipe CSC unit.
8683 *
8684 * Currently only full range RGB to limited range RGB conversion
8685 * is supported, but eventually this should handle various
8686 * RGB<->YCbCr scenarios as well.
8687 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008688static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008689{
8690 struct drm_device *dev = crtc->dev;
8691 struct drm_i915_private *dev_priv = dev->dev_private;
8692 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8693 int pipe = intel_crtc->pipe;
8694 uint16_t coeff = 0x7800; /* 1.0 */
8695
8696 /*
8697 * TODO: Check what kind of values actually come out of the pipe
8698 * with these coeff/postoff values and adjust to get the best
8699 * accuracy. Perhaps we even need to take the bpc value into
8700 * consideration.
8701 */
8702
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008703 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008704 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8705
8706 /*
8707 * GY/GU and RY/RU should be the other way around according
8708 * to BSpec, but reality doesn't agree. Just set them up in
8709 * a way that results in the correct picture.
8710 */
8711 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8712 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8713
8714 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8715 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8716
8717 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8718 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8719
8720 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8721 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8722 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8723
8724 if (INTEL_INFO(dev)->gen > 6) {
8725 uint16_t postoff = 0;
8726
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008727 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008728 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008729
8730 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8731 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8732 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8733
8734 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8735 } else {
8736 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8737
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008738 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008739 mode |= CSC_BLACK_SCREEN_OFFSET;
8740
8741 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8742 }
8743}
8744
Daniel Vetter6ff93602013-04-19 11:24:36 +02008745static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008746{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008747 struct drm_device *dev = crtc->dev;
8748 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008750 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008751 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008752 uint32_t val;
8753
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008754 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008755
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008756 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008757 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8758
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008759 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008760 val |= PIPECONF_INTERLACED_ILK;
8761 else
8762 val |= PIPECONF_PROGRESSIVE;
8763
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008764 I915_WRITE(PIPECONF(cpu_transcoder), val);
8765 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008766
8767 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8768 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008769
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308770 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008771 val = 0;
8772
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008773 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008774 case 18:
8775 val |= PIPEMISC_DITHER_6_BPC;
8776 break;
8777 case 24:
8778 val |= PIPEMISC_DITHER_8_BPC;
8779 break;
8780 case 30:
8781 val |= PIPEMISC_DITHER_10_BPC;
8782 break;
8783 case 36:
8784 val |= PIPEMISC_DITHER_12_BPC;
8785 break;
8786 default:
8787 /* Case prevented by pipe_config_set_bpp. */
8788 BUG();
8789 }
8790
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008791 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008792 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8793
8794 I915_WRITE(PIPEMISC(pipe), val);
8795 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008796}
8797
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008798static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008799 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008800 intel_clock_t *clock,
8801 bool *has_reduced_clock,
8802 intel_clock_t *reduced_clock)
8803{
8804 struct drm_device *dev = crtc->dev;
8805 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008806 int refclk;
8807 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008808 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008809
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008810 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008811
8812 /*
8813 * Returns a set of divisors for the desired target clock with the given
8814 * refclk, or FALSE. The returned values represent the clock equation:
8815 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8816 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008817 limit = intel_limit(crtc_state, refclk);
8818 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008819 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008820 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008821 if (!ret)
8822 return false;
8823
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008824 return true;
8825}
8826
Paulo Zanonid4b19312012-11-29 11:29:32 -02008827int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8828{
8829 /*
8830 * Account for spread spectrum to avoid
8831 * oversubscribing the link. Max center spread
8832 * is 2.5%; use 5% for safety's sake.
8833 */
8834 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008835 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008836}
8837
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008838static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008839{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008840 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008841}
8842
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008843static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008844 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008845 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008846 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008847{
8848 struct drm_crtc *crtc = &intel_crtc->base;
8849 struct drm_device *dev = crtc->dev;
8850 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008851 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008852 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008853 struct drm_connector_state *connector_state;
8854 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008855 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008856 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008857 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008858
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008859 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008860 if (connector_state->crtc != crtc_state->base.crtc)
8861 continue;
8862
8863 encoder = to_intel_encoder(connector_state->best_encoder);
8864
8865 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008866 case INTEL_OUTPUT_LVDS:
8867 is_lvds = true;
8868 break;
8869 case INTEL_OUTPUT_SDVO:
8870 case INTEL_OUTPUT_HDMI:
8871 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008872 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008873 default:
8874 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008875 }
8876
8877 num_connectors++;
8878 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008879
Chris Wilsonc1858122010-12-03 21:35:48 +00008880 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008881 factor = 21;
8882 if (is_lvds) {
8883 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008884 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008885 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008886 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008887 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008888 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008889
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008890 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008891 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008892
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008893 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8894 *fp2 |= FP_CB_TUNE;
8895
Chris Wilson5eddb702010-09-11 13:48:45 +01008896 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008897
Eric Anholta07d6782011-03-30 13:01:08 -07008898 if (is_lvds)
8899 dpll |= DPLLB_MODE_LVDS;
8900 else
8901 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008902
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008903 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008904 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008905
8906 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008907 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008908 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008909 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008910
Eric Anholta07d6782011-03-30 13:01:08 -07008911 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008912 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008913 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008914 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008915
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008916 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008917 case 5:
8918 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8919 break;
8920 case 7:
8921 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8922 break;
8923 case 10:
8924 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8925 break;
8926 case 14:
8927 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8928 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008929 }
8930
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008931 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008932 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008933 else
8934 dpll |= PLL_REF_INPUT_DREFCLK;
8935
Daniel Vetter959e16d2013-06-05 13:34:21 +02008936 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008937}
8938
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008939static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8940 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008941{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008942 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008943 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008944 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008945 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008946 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008947 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008948
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008949 memset(&crtc_state->dpll_hw_state, 0,
8950 sizeof(crtc_state->dpll_hw_state));
8951
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008952 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008953
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008954 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8955 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8956
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008957 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008958 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008959 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008960 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8961 return -EINVAL;
8962 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008963 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008964 if (!crtc_state->clock_set) {
8965 crtc_state->dpll.n = clock.n;
8966 crtc_state->dpll.m1 = clock.m1;
8967 crtc_state->dpll.m2 = clock.m2;
8968 crtc_state->dpll.p1 = clock.p1;
8969 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008970 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008971
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008972 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008973 if (crtc_state->has_pch_encoder) {
8974 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008975 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008976 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008977
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008978 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008979 &fp, &reduced_clock,
8980 has_reduced_clock ? &fp2 : NULL);
8981
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008982 crtc_state->dpll_hw_state.dpll = dpll;
8983 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008984 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008985 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008986 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008987 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008988
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008989 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008990 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008991 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008992 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008993 return -EINVAL;
8994 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008995 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008996
Rodrigo Viviab585de2015-03-24 12:40:09 -07008997 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008998 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008999 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009000 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009001
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009002 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009003}
9004
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009005static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9006 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009007{
9008 struct drm_device *dev = crtc->base.dev;
9009 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009010 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009011
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009012 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9013 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9014 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9015 & ~TU_SIZE_MASK;
9016 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9017 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9018 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9019}
9020
9021static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9022 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009023 struct intel_link_m_n *m_n,
9024 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009025{
9026 struct drm_device *dev = crtc->base.dev;
9027 struct drm_i915_private *dev_priv = dev->dev_private;
9028 enum pipe pipe = crtc->pipe;
9029
9030 if (INTEL_INFO(dev)->gen >= 5) {
9031 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9032 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9033 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9034 & ~TU_SIZE_MASK;
9035 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9036 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9037 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009038 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9039 * gen < 8) and if DRRS is supported (to make sure the
9040 * registers are not unnecessarily read).
9041 */
9042 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009043 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009044 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9045 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9046 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9047 & ~TU_SIZE_MASK;
9048 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9049 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9050 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9051 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009052 } else {
9053 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9054 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9055 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9056 & ~TU_SIZE_MASK;
9057 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9058 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9059 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9060 }
9061}
9062
9063void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009064 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009065{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009066 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009067 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9068 else
9069 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009070 &pipe_config->dp_m_n,
9071 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009072}
9073
Daniel Vetter72419202013-04-04 13:28:53 +02009074static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009075 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009076{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009077 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009078 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009079}
9080
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009081static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009082 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009083{
9084 struct drm_device *dev = crtc->base.dev;
9085 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009086 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9087 uint32_t ps_ctrl = 0;
9088 int id = -1;
9089 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009090
Chandra Kondurua1b22782015-04-07 15:28:45 -07009091 /* find scaler attached to this pipe */
9092 for (i = 0; i < crtc->num_scalers; i++) {
9093 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9094 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9095 id = i;
9096 pipe_config->pch_pfit.enabled = true;
9097 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9098 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9099 break;
9100 }
9101 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009102
Chandra Kondurua1b22782015-04-07 15:28:45 -07009103 scaler_state->scaler_id = id;
9104 if (id >= 0) {
9105 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9106 } else {
9107 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009108 }
9109}
9110
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009111static void
9112skylake_get_initial_plane_config(struct intel_crtc *crtc,
9113 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009114{
9115 struct drm_device *dev = crtc->base.dev;
9116 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009117 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009118 int pipe = crtc->pipe;
9119 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009120 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009121 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009122 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009123
Damien Lespiaud9806c92015-01-21 14:07:19 +00009124 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009125 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009126 DRM_DEBUG_KMS("failed to alloc fb\n");
9127 return;
9128 }
9129
Damien Lespiau1b842c82015-01-21 13:50:54 +00009130 fb = &intel_fb->base;
9131
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009132 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009133 if (!(val & PLANE_CTL_ENABLE))
9134 goto error;
9135
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009136 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9137 fourcc = skl_format_to_fourcc(pixel_format,
9138 val & PLANE_CTL_ORDER_RGBX,
9139 val & PLANE_CTL_ALPHA_MASK);
9140 fb->pixel_format = fourcc;
9141 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9142
Damien Lespiau40f46282015-02-27 11:15:21 +00009143 tiling = val & PLANE_CTL_TILED_MASK;
9144 switch (tiling) {
9145 case PLANE_CTL_TILED_LINEAR:
9146 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9147 break;
9148 case PLANE_CTL_TILED_X:
9149 plane_config->tiling = I915_TILING_X;
9150 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9151 break;
9152 case PLANE_CTL_TILED_Y:
9153 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9154 break;
9155 case PLANE_CTL_TILED_YF:
9156 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9157 break;
9158 default:
9159 MISSING_CASE(tiling);
9160 goto error;
9161 }
9162
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009163 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9164 plane_config->base = base;
9165
9166 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9167
9168 val = I915_READ(PLANE_SIZE(pipe, 0));
9169 fb->height = ((val >> 16) & 0xfff) + 1;
9170 fb->width = ((val >> 0) & 0x1fff) + 1;
9171
9172 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009173 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9174 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009175 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9176
9177 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009178 fb->pixel_format,
9179 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009180
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009181 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009182
9183 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9184 pipe_name(pipe), fb->width, fb->height,
9185 fb->bits_per_pixel, base, fb->pitches[0],
9186 plane_config->size);
9187
Damien Lespiau2d140302015-02-05 17:22:18 +00009188 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009189 return;
9190
9191error:
9192 kfree(fb);
9193}
9194
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009195static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009196 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009197{
9198 struct drm_device *dev = crtc->base.dev;
9199 struct drm_i915_private *dev_priv = dev->dev_private;
9200 uint32_t tmp;
9201
9202 tmp = I915_READ(PF_CTL(crtc->pipe));
9203
9204 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009205 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009206 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9207 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009208
9209 /* We currently do not free assignements of panel fitters on
9210 * ivb/hsw (since we don't use the higher upscaling modes which
9211 * differentiates them) so just WARN about this case for now. */
9212 if (IS_GEN7(dev)) {
9213 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9214 PF_PIPE_SEL_IVB(crtc->pipe));
9215 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009216 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009217}
9218
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009219static void
9220ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9221 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009222{
9223 struct drm_device *dev = crtc->base.dev;
9224 struct drm_i915_private *dev_priv = dev->dev_private;
9225 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009226 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009227 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009228 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009229 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009230 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009231
Damien Lespiau42a7b082015-02-05 19:35:13 +00009232 val = I915_READ(DSPCNTR(pipe));
9233 if (!(val & DISPLAY_PLANE_ENABLE))
9234 return;
9235
Damien Lespiaud9806c92015-01-21 14:07:19 +00009236 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009237 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009238 DRM_DEBUG_KMS("failed to alloc fb\n");
9239 return;
9240 }
9241
Damien Lespiau1b842c82015-01-21 13:50:54 +00009242 fb = &intel_fb->base;
9243
Daniel Vetter18c52472015-02-10 17:16:09 +00009244 if (INTEL_INFO(dev)->gen >= 4) {
9245 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009246 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009247 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9248 }
9249 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009250
9251 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009252 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009253 fb->pixel_format = fourcc;
9254 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009255
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009256 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009257 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009258 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009259 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009260 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009261 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009262 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009263 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009264 }
9265 plane_config->base = base;
9266
9267 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009268 fb->width = ((val >> 16) & 0xfff) + 1;
9269 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009270
9271 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009272 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009273
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009274 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009275 fb->pixel_format,
9276 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009277
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009278 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009279
Damien Lespiau2844a922015-01-20 12:51:48 +00009280 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9281 pipe_name(pipe), fb->width, fb->height,
9282 fb->bits_per_pixel, base, fb->pitches[0],
9283 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009284
Damien Lespiau2d140302015-02-05 17:22:18 +00009285 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009286}
9287
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009288static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009289 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009290{
9291 struct drm_device *dev = crtc->base.dev;
9292 struct drm_i915_private *dev_priv = dev->dev_private;
9293 uint32_t tmp;
9294
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009295 if (!intel_display_power_is_enabled(dev_priv,
9296 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009297 return false;
9298
Daniel Vettere143a212013-07-04 12:01:15 +02009299 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009300 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009301
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009302 tmp = I915_READ(PIPECONF(crtc->pipe));
9303 if (!(tmp & PIPECONF_ENABLE))
9304 return false;
9305
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009306 switch (tmp & PIPECONF_BPC_MASK) {
9307 case PIPECONF_6BPC:
9308 pipe_config->pipe_bpp = 18;
9309 break;
9310 case PIPECONF_8BPC:
9311 pipe_config->pipe_bpp = 24;
9312 break;
9313 case PIPECONF_10BPC:
9314 pipe_config->pipe_bpp = 30;
9315 break;
9316 case PIPECONF_12BPC:
9317 pipe_config->pipe_bpp = 36;
9318 break;
9319 default:
9320 break;
9321 }
9322
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009323 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9324 pipe_config->limited_color_range = true;
9325
Daniel Vetterab9412b2013-05-03 11:49:46 +02009326 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009327 struct intel_shared_dpll *pll;
9328
Daniel Vetter88adfff2013-03-28 10:42:01 +01009329 pipe_config->has_pch_encoder = true;
9330
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009331 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9332 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9333 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009334
9335 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009336
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009337 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009338 pipe_config->shared_dpll =
9339 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009340 } else {
9341 tmp = I915_READ(PCH_DPLL_SEL);
9342 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9343 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9344 else
9345 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9346 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009347
9348 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9349
9350 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9351 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009352
9353 tmp = pipe_config->dpll_hw_state.dpll;
9354 pipe_config->pixel_multiplier =
9355 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9356 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009357
9358 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009359 } else {
9360 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009361 }
9362
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009363 intel_get_pipe_timings(crtc, pipe_config);
9364
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009365 ironlake_get_pfit_config(crtc, pipe_config);
9366
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009367 return true;
9368}
9369
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009370static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9371{
9372 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009373 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009374
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009375 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009376 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009377 pipe_name(crtc->pipe));
9378
Rob Clarke2c719b2014-12-15 13:56:32 -05009379 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9380 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009381 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9382 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009383 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9384 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009385 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009386 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009387 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009388 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009389 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009390 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009391 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009392 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009393 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009394
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009395 /*
9396 * In theory we can still leave IRQs enabled, as long as only the HPD
9397 * interrupts remain enabled. We used to check for that, but since it's
9398 * gen-specific and since we only disable LCPLL after we fully disable
9399 * the interrupts, the check below should be enough.
9400 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009401 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009402}
9403
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009404static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9405{
9406 struct drm_device *dev = dev_priv->dev;
9407
9408 if (IS_HASWELL(dev))
9409 return I915_READ(D_COMP_HSW);
9410 else
9411 return I915_READ(D_COMP_BDW);
9412}
9413
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009414static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9415{
9416 struct drm_device *dev = dev_priv->dev;
9417
9418 if (IS_HASWELL(dev)) {
9419 mutex_lock(&dev_priv->rps.hw_lock);
9420 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9421 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009422 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009423 mutex_unlock(&dev_priv->rps.hw_lock);
9424 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009425 I915_WRITE(D_COMP_BDW, val);
9426 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009427 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009428}
9429
9430/*
9431 * This function implements pieces of two sequences from BSpec:
9432 * - Sequence for display software to disable LCPLL
9433 * - Sequence for display software to allow package C8+
9434 * The steps implemented here are just the steps that actually touch the LCPLL
9435 * register. Callers should take care of disabling all the display engine
9436 * functions, doing the mode unset, fixing interrupts, etc.
9437 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009438static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9439 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009440{
9441 uint32_t val;
9442
9443 assert_can_disable_lcpll(dev_priv);
9444
9445 val = I915_READ(LCPLL_CTL);
9446
9447 if (switch_to_fclk) {
9448 val |= LCPLL_CD_SOURCE_FCLK;
9449 I915_WRITE(LCPLL_CTL, val);
9450
9451 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9452 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9453 DRM_ERROR("Switching to FCLK failed\n");
9454
9455 val = I915_READ(LCPLL_CTL);
9456 }
9457
9458 val |= LCPLL_PLL_DISABLE;
9459 I915_WRITE(LCPLL_CTL, val);
9460 POSTING_READ(LCPLL_CTL);
9461
9462 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9463 DRM_ERROR("LCPLL still locked\n");
9464
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009465 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009466 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009467 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009468 ndelay(100);
9469
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009470 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9471 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009472 DRM_ERROR("D_COMP RCOMP still in progress\n");
9473
9474 if (allow_power_down) {
9475 val = I915_READ(LCPLL_CTL);
9476 val |= LCPLL_POWER_DOWN_ALLOW;
9477 I915_WRITE(LCPLL_CTL, val);
9478 POSTING_READ(LCPLL_CTL);
9479 }
9480}
9481
9482/*
9483 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9484 * source.
9485 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009486static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009487{
9488 uint32_t val;
9489
9490 val = I915_READ(LCPLL_CTL);
9491
9492 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9493 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9494 return;
9495
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009496 /*
9497 * Make sure we're not on PC8 state before disabling PC8, otherwise
9498 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009499 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009500 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009501
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009502 if (val & LCPLL_POWER_DOWN_ALLOW) {
9503 val &= ~LCPLL_POWER_DOWN_ALLOW;
9504 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009505 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009506 }
9507
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009508 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009509 val |= D_COMP_COMP_FORCE;
9510 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009511 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009512
9513 val = I915_READ(LCPLL_CTL);
9514 val &= ~LCPLL_PLL_DISABLE;
9515 I915_WRITE(LCPLL_CTL, val);
9516
9517 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9518 DRM_ERROR("LCPLL not locked yet\n");
9519
9520 if (val & LCPLL_CD_SOURCE_FCLK) {
9521 val = I915_READ(LCPLL_CTL);
9522 val &= ~LCPLL_CD_SOURCE_FCLK;
9523 I915_WRITE(LCPLL_CTL, val);
9524
9525 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9526 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9527 DRM_ERROR("Switching back to LCPLL failed\n");
9528 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009529
Mika Kuoppala59bad942015-01-16 11:34:40 +02009530 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009531 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009532}
9533
Paulo Zanoni765dab672014-03-07 20:08:18 -03009534/*
9535 * Package states C8 and deeper are really deep PC states that can only be
9536 * reached when all the devices on the system allow it, so even if the graphics
9537 * device allows PC8+, it doesn't mean the system will actually get to these
9538 * states. Our driver only allows PC8+ when going into runtime PM.
9539 *
9540 * The requirements for PC8+ are that all the outputs are disabled, the power
9541 * well is disabled and most interrupts are disabled, and these are also
9542 * requirements for runtime PM. When these conditions are met, we manually do
9543 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9544 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9545 * hang the machine.
9546 *
9547 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9548 * the state of some registers, so when we come back from PC8+ we need to
9549 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9550 * need to take care of the registers kept by RC6. Notice that this happens even
9551 * if we don't put the device in PCI D3 state (which is what currently happens
9552 * because of the runtime PM support).
9553 *
9554 * For more, read "Display Sequences for Package C8" on the hardware
9555 * documentation.
9556 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009557void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009558{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009559 struct drm_device *dev = dev_priv->dev;
9560 uint32_t val;
9561
Paulo Zanonic67a4702013-08-19 13:18:09 -03009562 DRM_DEBUG_KMS("Enabling package C8+\n");
9563
Ville Syrjäläc2699522015-08-27 23:55:59 +03009564 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009565 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9566 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9567 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9568 }
9569
9570 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009571 hsw_disable_lcpll(dev_priv, true, true);
9572}
9573
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009574void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009575{
9576 struct drm_device *dev = dev_priv->dev;
9577 uint32_t val;
9578
Paulo Zanonic67a4702013-08-19 13:18:09 -03009579 DRM_DEBUG_KMS("Disabling package C8+\n");
9580
9581 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009582 lpt_init_pch_refclk(dev);
9583
Ville Syrjäläc2699522015-08-27 23:55:59 +03009584 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009585 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9586 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9587 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9588 }
9589
9590 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009591}
9592
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009593static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309594{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009595 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009596 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309597
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009598 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309599}
9600
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009601/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009602static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009603{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009604 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009605 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009606 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009607
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009608 for_each_intel_crtc(state->dev, intel_crtc) {
9609 int pixel_rate;
9610
9611 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9612 if (IS_ERR(crtc_state))
9613 return PTR_ERR(crtc_state);
9614
9615 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009616 continue;
9617
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009618 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009619
9620 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009621 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009622 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9623
9624 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9625 }
9626
9627 return max_pixel_rate;
9628}
9629
9630static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9631{
9632 struct drm_i915_private *dev_priv = dev->dev_private;
9633 uint32_t val, data;
9634 int ret;
9635
9636 if (WARN((I915_READ(LCPLL_CTL) &
9637 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9638 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9639 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9640 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9641 "trying to change cdclk frequency with cdclk not enabled\n"))
9642 return;
9643
9644 mutex_lock(&dev_priv->rps.hw_lock);
9645 ret = sandybridge_pcode_write(dev_priv,
9646 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9647 mutex_unlock(&dev_priv->rps.hw_lock);
9648 if (ret) {
9649 DRM_ERROR("failed to inform pcode about cdclk change\n");
9650 return;
9651 }
9652
9653 val = I915_READ(LCPLL_CTL);
9654 val |= LCPLL_CD_SOURCE_FCLK;
9655 I915_WRITE(LCPLL_CTL, val);
9656
9657 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9658 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9659 DRM_ERROR("Switching to FCLK failed\n");
9660
9661 val = I915_READ(LCPLL_CTL);
9662 val &= ~LCPLL_CLK_FREQ_MASK;
9663
9664 switch (cdclk) {
9665 case 450000:
9666 val |= LCPLL_CLK_FREQ_450;
9667 data = 0;
9668 break;
9669 case 540000:
9670 val |= LCPLL_CLK_FREQ_54O_BDW;
9671 data = 1;
9672 break;
9673 case 337500:
9674 val |= LCPLL_CLK_FREQ_337_5_BDW;
9675 data = 2;
9676 break;
9677 case 675000:
9678 val |= LCPLL_CLK_FREQ_675_BDW;
9679 data = 3;
9680 break;
9681 default:
9682 WARN(1, "invalid cdclk frequency\n");
9683 return;
9684 }
9685
9686 I915_WRITE(LCPLL_CTL, val);
9687
9688 val = I915_READ(LCPLL_CTL);
9689 val &= ~LCPLL_CD_SOURCE_FCLK;
9690 I915_WRITE(LCPLL_CTL, val);
9691
9692 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9693 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9694 DRM_ERROR("Switching back to LCPLL failed\n");
9695
9696 mutex_lock(&dev_priv->rps.hw_lock);
9697 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9698 mutex_unlock(&dev_priv->rps.hw_lock);
9699
9700 intel_update_cdclk(dev);
9701
9702 WARN(cdclk != dev_priv->cdclk_freq,
9703 "cdclk requested %d kHz but got %d kHz\n",
9704 cdclk, dev_priv->cdclk_freq);
9705}
9706
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009707static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009708{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009709 struct drm_i915_private *dev_priv = to_i915(state->dev);
9710 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009711 int cdclk;
9712
9713 /*
9714 * FIXME should also account for plane ratio
9715 * once 64bpp pixel formats are supported.
9716 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009717 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009718 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009719 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009720 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009721 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009722 cdclk = 450000;
9723 else
9724 cdclk = 337500;
9725
9726 /*
9727 * FIXME move the cdclk caclulation to
9728 * compute_config() so we can fail gracegully.
9729 */
9730 if (cdclk > dev_priv->max_cdclk_freq) {
9731 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9732 cdclk, dev_priv->max_cdclk_freq);
9733 cdclk = dev_priv->max_cdclk_freq;
9734 }
9735
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009736 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009737
9738 return 0;
9739}
9740
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009741static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009742{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009743 struct drm_device *dev = old_state->dev;
9744 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009745
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009746 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009747}
9748
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009749static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9750 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009751{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009752 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009753 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009754
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009755 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009756
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009757 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009758}
9759
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309760static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9761 enum port port,
9762 struct intel_crtc_state *pipe_config)
9763{
9764 switch (port) {
9765 case PORT_A:
9766 pipe_config->ddi_pll_sel = SKL_DPLL0;
9767 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9768 break;
9769 case PORT_B:
9770 pipe_config->ddi_pll_sel = SKL_DPLL1;
9771 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9772 break;
9773 case PORT_C:
9774 pipe_config->ddi_pll_sel = SKL_DPLL2;
9775 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9776 break;
9777 default:
9778 DRM_ERROR("Incorrect port type\n");
9779 }
9780}
9781
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009782static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9783 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009784 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009785{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009786 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009787
9788 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9789 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9790
9791 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009792 case SKL_DPLL0:
9793 /*
9794 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9795 * of the shared DPLL framework and thus needs to be read out
9796 * separately
9797 */
9798 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9799 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9800 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009801 case SKL_DPLL1:
9802 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9803 break;
9804 case SKL_DPLL2:
9805 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9806 break;
9807 case SKL_DPLL3:
9808 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9809 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009810 }
9811}
9812
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009813static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9814 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009815 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009816{
9817 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9818
9819 switch (pipe_config->ddi_pll_sel) {
9820 case PORT_CLK_SEL_WRPLL1:
9821 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9822 break;
9823 case PORT_CLK_SEL_WRPLL2:
9824 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9825 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009826 case PORT_CLK_SEL_SPLL:
9827 pipe_config->shared_dpll = DPLL_ID_SPLL;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009828 }
9829}
9830
Daniel Vetter26804af2014-06-25 22:01:55 +03009831static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009832 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009833{
9834 struct drm_device *dev = crtc->base.dev;
9835 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009836 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009837 enum port port;
9838 uint32_t tmp;
9839
9840 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9841
9842 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9843
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009844 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009845 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309846 else if (IS_BROXTON(dev))
9847 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009848 else
9849 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009850
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009851 if (pipe_config->shared_dpll >= 0) {
9852 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9853
9854 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9855 &pipe_config->dpll_hw_state));
9856 }
9857
Daniel Vetter26804af2014-06-25 22:01:55 +03009858 /*
9859 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9860 * DDI E. So just check whether this pipe is wired to DDI E and whether
9861 * the PCH transcoder is on.
9862 */
Damien Lespiauca370452013-12-03 13:56:24 +00009863 if (INTEL_INFO(dev)->gen < 9 &&
9864 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009865 pipe_config->has_pch_encoder = true;
9866
9867 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9868 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9869 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9870
9871 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9872 }
9873}
9874
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009875static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009876 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009877{
9878 struct drm_device *dev = crtc->base.dev;
9879 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009880 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009881 uint32_t tmp;
9882
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009883 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009884 POWER_DOMAIN_PIPE(crtc->pipe)))
9885 return false;
9886
Daniel Vettere143a212013-07-04 12:01:15 +02009887 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009888 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9889
Daniel Vettereccb1402013-05-22 00:50:22 +02009890 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9891 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9892 enum pipe trans_edp_pipe;
9893 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9894 default:
9895 WARN(1, "unknown pipe linked to edp transcoder\n");
9896 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9897 case TRANS_DDI_EDP_INPUT_A_ON:
9898 trans_edp_pipe = PIPE_A;
9899 break;
9900 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9901 trans_edp_pipe = PIPE_B;
9902 break;
9903 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9904 trans_edp_pipe = PIPE_C;
9905 break;
9906 }
9907
9908 if (trans_edp_pipe == crtc->pipe)
9909 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9910 }
9911
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009912 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009913 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009914 return false;
9915
Daniel Vettereccb1402013-05-22 00:50:22 +02009916 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009917 if (!(tmp & PIPECONF_ENABLE))
9918 return false;
9919
Daniel Vetter26804af2014-06-25 22:01:55 +03009920 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009921
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009922 intel_get_pipe_timings(crtc, pipe_config);
9923
Chandra Kondurua1b22782015-04-07 15:28:45 -07009924 if (INTEL_INFO(dev)->gen >= 9) {
9925 skl_init_scalers(dev, crtc, pipe_config);
9926 }
9927
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009928 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009929
9930 if (INTEL_INFO(dev)->gen >= 9) {
9931 pipe_config->scaler_state.scaler_id = -1;
9932 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9933 }
9934
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009935 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009936 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009937 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009938 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009939 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009940 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009941
Jesse Barnese59150d2014-01-07 13:30:45 -08009942 if (IS_HASWELL(dev))
9943 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9944 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009945
Clint Taylorebb69c92014-09-30 10:30:22 -07009946 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9947 pipe_config->pixel_multiplier =
9948 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9949 } else {
9950 pipe_config->pixel_multiplier = 1;
9951 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009952
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009953 return true;
9954}
9955
Chris Wilson560b85b2010-08-07 11:01:38 +01009956static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9957{
9958 struct drm_device *dev = crtc->dev;
9959 struct drm_i915_private *dev_priv = dev->dev_private;
9960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009961 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009962
Ville Syrjälädc41c152014-08-13 11:57:05 +03009963 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009964 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9965 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009966 unsigned int stride = roundup_pow_of_two(width) * 4;
9967
9968 switch (stride) {
9969 default:
9970 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9971 width, stride);
9972 stride = 256;
9973 /* fallthrough */
9974 case 256:
9975 case 512:
9976 case 1024:
9977 case 2048:
9978 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009979 }
9980
Ville Syrjälädc41c152014-08-13 11:57:05 +03009981 cntl |= CURSOR_ENABLE |
9982 CURSOR_GAMMA_ENABLE |
9983 CURSOR_FORMAT_ARGB |
9984 CURSOR_STRIDE(stride);
9985
9986 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009987 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009988
Ville Syrjälädc41c152014-08-13 11:57:05 +03009989 if (intel_crtc->cursor_cntl != 0 &&
9990 (intel_crtc->cursor_base != base ||
9991 intel_crtc->cursor_size != size ||
9992 intel_crtc->cursor_cntl != cntl)) {
9993 /* On these chipsets we can only modify the base/size/stride
9994 * whilst the cursor is disabled.
9995 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009996 I915_WRITE(CURCNTR(PIPE_A), 0);
9997 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009998 intel_crtc->cursor_cntl = 0;
9999 }
10000
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010001 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010002 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010003 intel_crtc->cursor_base = base;
10004 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010005
10006 if (intel_crtc->cursor_size != size) {
10007 I915_WRITE(CURSIZE, size);
10008 intel_crtc->cursor_size = size;
10009 }
10010
Chris Wilson4b0e3332014-05-30 16:35:26 +030010011 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010012 I915_WRITE(CURCNTR(PIPE_A), cntl);
10013 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010014 intel_crtc->cursor_cntl = cntl;
10015 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010016}
10017
10018static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
10019{
10020 struct drm_device *dev = crtc->dev;
10021 struct drm_i915_private *dev_priv = dev->dev_private;
10022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10023 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010024 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +010010025
Chris Wilson4b0e3332014-05-30 16:35:26 +030010026 cntl = 0;
10027 if (base) {
10028 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -080010029 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010030 case 64:
10031 cntl |= CURSOR_MODE_64_ARGB_AX;
10032 break;
10033 case 128:
10034 cntl |= CURSOR_MODE_128_ARGB_AX;
10035 break;
10036 case 256:
10037 cntl |= CURSOR_MODE_256_ARGB_AX;
10038 break;
10039 default:
Matt Roper3dd512f2015-02-27 10:12:00 -080010040 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010041 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010042 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010043 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010044
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010045 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010046 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +010010047 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010048
Matt Roper8e7d6882015-01-21 16:35:41 -080010049 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010050 cntl |= CURSOR_ROTATE_180;
10051
Chris Wilson4b0e3332014-05-30 16:35:26 +030010052 if (intel_crtc->cursor_cntl != cntl) {
10053 I915_WRITE(CURCNTR(pipe), cntl);
10054 POSTING_READ(CURCNTR(pipe));
10055 intel_crtc->cursor_cntl = cntl;
10056 }
10057
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010058 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010059 I915_WRITE(CURBASE(pipe), base);
10060 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010061
10062 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010063}
10064
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010065/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010066static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10067 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010068{
10069 struct drm_device *dev = crtc->dev;
10070 struct drm_i915_private *dev_priv = dev->dev_private;
10071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10072 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010073 struct drm_plane_state *cursor_state = crtc->cursor->state;
10074 int x = cursor_state->crtc_x;
10075 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010076 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010077
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010078 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010079 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010080
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010081 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010082 base = 0;
10083
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010084 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010085 base = 0;
10086
10087 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010088 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010089 base = 0;
10090
10091 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10092 x = -x;
10093 }
10094 pos |= x << CURSOR_X_SHIFT;
10095
10096 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010097 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010098 base = 0;
10099
10100 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10101 y = -y;
10102 }
10103 pos |= y << CURSOR_Y_SHIFT;
10104
Chris Wilson4b0e3332014-05-30 16:35:26 +030010105 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010106 return;
10107
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010108 I915_WRITE(CURPOS(pipe), pos);
10109
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010110 /* ILK+ do this automagically */
10111 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010112 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010113 base += (cursor_state->crtc_h *
10114 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010115 }
10116
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010117 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010118 i845_update_cursor(crtc, base);
10119 else
10120 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010121}
10122
Ville Syrjälädc41c152014-08-13 11:57:05 +030010123static bool cursor_size_ok(struct drm_device *dev,
10124 uint32_t width, uint32_t height)
10125{
10126 if (width == 0 || height == 0)
10127 return false;
10128
10129 /*
10130 * 845g/865g are special in that they are only limited by
10131 * the width of their cursors, the height is arbitrary up to
10132 * the precision of the register. Everything else requires
10133 * square cursors, limited to a few power-of-two sizes.
10134 */
10135 if (IS_845G(dev) || IS_I865G(dev)) {
10136 if ((width & 63) != 0)
10137 return false;
10138
10139 if (width > (IS_845G(dev) ? 64 : 512))
10140 return false;
10141
10142 if (height > 1023)
10143 return false;
10144 } else {
10145 switch (width | height) {
10146 case 256:
10147 case 128:
10148 if (IS_GEN2(dev))
10149 return false;
10150 case 64:
10151 break;
10152 default:
10153 return false;
10154 }
10155 }
10156
10157 return true;
10158}
10159
Jesse Barnes79e53942008-11-07 14:24:08 -080010160static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010161 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010162{
James Simmons72034252010-08-03 01:33:19 +010010163 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010165
James Simmons72034252010-08-03 01:33:19 +010010166 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010167 intel_crtc->lut_r[i] = red[i] >> 8;
10168 intel_crtc->lut_g[i] = green[i] >> 8;
10169 intel_crtc->lut_b[i] = blue[i] >> 8;
10170 }
10171
10172 intel_crtc_load_lut(crtc);
10173}
10174
Jesse Barnes79e53942008-11-07 14:24:08 -080010175/* VESA 640x480x72Hz mode to set on the pipe */
10176static struct drm_display_mode load_detect_mode = {
10177 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10178 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10179};
10180
Daniel Vettera8bb6812014-02-10 18:00:39 +010010181struct drm_framebuffer *
10182__intel_framebuffer_create(struct drm_device *dev,
10183 struct drm_mode_fb_cmd2 *mode_cmd,
10184 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010185{
10186 struct intel_framebuffer *intel_fb;
10187 int ret;
10188
10189 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010190 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010191 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010192
10193 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010194 if (ret)
10195 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010196
10197 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010198
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010199err:
10200 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010201 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010202}
10203
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010204static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010205intel_framebuffer_create(struct drm_device *dev,
10206 struct drm_mode_fb_cmd2 *mode_cmd,
10207 struct drm_i915_gem_object *obj)
10208{
10209 struct drm_framebuffer *fb;
10210 int ret;
10211
10212 ret = i915_mutex_lock_interruptible(dev);
10213 if (ret)
10214 return ERR_PTR(ret);
10215 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10216 mutex_unlock(&dev->struct_mutex);
10217
10218 return fb;
10219}
10220
Chris Wilsond2dff872011-04-19 08:36:26 +010010221static u32
10222intel_framebuffer_pitch_for_width(int width, int bpp)
10223{
10224 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10225 return ALIGN(pitch, 64);
10226}
10227
10228static u32
10229intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10230{
10231 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010232 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010233}
10234
10235static struct drm_framebuffer *
10236intel_framebuffer_create_for_mode(struct drm_device *dev,
10237 struct drm_display_mode *mode,
10238 int depth, int bpp)
10239{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010240 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010241 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010242 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010243
10244 obj = i915_gem_alloc_object(dev,
10245 intel_framebuffer_size_for_mode(mode, bpp));
10246 if (obj == NULL)
10247 return ERR_PTR(-ENOMEM);
10248
10249 mode_cmd.width = mode->hdisplay;
10250 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010251 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10252 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010253 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010254
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010255 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10256 if (IS_ERR(fb))
10257 drm_gem_object_unreference_unlocked(&obj->base);
10258
10259 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010260}
10261
10262static struct drm_framebuffer *
10263mode_fits_in_fbdev(struct drm_device *dev,
10264 struct drm_display_mode *mode)
10265{
Daniel Vetter06957262015-08-10 13:34:08 +020010266#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010267 struct drm_i915_private *dev_priv = dev->dev_private;
10268 struct drm_i915_gem_object *obj;
10269 struct drm_framebuffer *fb;
10270
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010271 if (!dev_priv->fbdev)
10272 return NULL;
10273
10274 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010275 return NULL;
10276
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010277 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010278 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010279
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010280 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010281 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10282 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010283 return NULL;
10284
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010285 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010286 return NULL;
10287
10288 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010289#else
10290 return NULL;
10291#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010292}
10293
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010294static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10295 struct drm_crtc *crtc,
10296 struct drm_display_mode *mode,
10297 struct drm_framebuffer *fb,
10298 int x, int y)
10299{
10300 struct drm_plane_state *plane_state;
10301 int hdisplay, vdisplay;
10302 int ret;
10303
10304 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10305 if (IS_ERR(plane_state))
10306 return PTR_ERR(plane_state);
10307
10308 if (mode)
10309 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10310 else
10311 hdisplay = vdisplay = 0;
10312
10313 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10314 if (ret)
10315 return ret;
10316 drm_atomic_set_fb_for_plane(plane_state, fb);
10317 plane_state->crtc_x = 0;
10318 plane_state->crtc_y = 0;
10319 plane_state->crtc_w = hdisplay;
10320 plane_state->crtc_h = vdisplay;
10321 plane_state->src_x = x << 16;
10322 plane_state->src_y = y << 16;
10323 plane_state->src_w = hdisplay << 16;
10324 plane_state->src_h = vdisplay << 16;
10325
10326 return 0;
10327}
10328
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010329bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010330 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010331 struct intel_load_detect_pipe *old,
10332 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010333{
10334 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010335 struct intel_encoder *intel_encoder =
10336 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010337 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010338 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010339 struct drm_crtc *crtc = NULL;
10340 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010341 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010342 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010343 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010344 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010345 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010346 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010347
Chris Wilsond2dff872011-04-19 08:36:26 +010010348 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010349 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010350 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010351
Rob Clark51fd3712013-11-19 12:10:12 -050010352retry:
10353 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10354 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010355 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010356
Jesse Barnes79e53942008-11-07 14:24:08 -080010357 /*
10358 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010359 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010360 * - if the connector already has an assigned crtc, use it (but make
10361 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010362 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010363 * - try to find the first unused crtc that can drive this connector,
10364 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010365 */
10366
10367 /* See if we already have a CRTC for this connector */
10368 if (encoder->crtc) {
10369 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010370
Rob Clark51fd3712013-11-19 12:10:12 -050010371 ret = drm_modeset_lock(&crtc->mutex, ctx);
10372 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010373 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010374 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10375 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010376 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010377
Daniel Vetter24218aa2012-08-12 19:27:11 +020010378 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010379 old->load_detect_temp = false;
10380
10381 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010382 if (connector->dpms != DRM_MODE_DPMS_ON)
10383 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010384
Chris Wilson71731882011-04-19 23:10:58 +010010385 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010386 }
10387
10388 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010389 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010390 i++;
10391 if (!(encoder->possible_crtcs & (1 << i)))
10392 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010393 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010394 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010395
10396 crtc = possible_crtc;
10397 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010398 }
10399
10400 /*
10401 * If we didn't find an unused CRTC, don't use any.
10402 */
10403 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010404 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010405 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010406 }
10407
Rob Clark51fd3712013-11-19 12:10:12 -050010408 ret = drm_modeset_lock(&crtc->mutex, ctx);
10409 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010410 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010411 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10412 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010413 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010414
10415 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010416 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010417 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010418 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010419
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010420 state = drm_atomic_state_alloc(dev);
10421 if (!state)
10422 return false;
10423
10424 state->acquire_ctx = ctx;
10425
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010426 connector_state = drm_atomic_get_connector_state(state, connector);
10427 if (IS_ERR(connector_state)) {
10428 ret = PTR_ERR(connector_state);
10429 goto fail;
10430 }
10431
10432 connector_state->crtc = crtc;
10433 connector_state->best_encoder = &intel_encoder->base;
10434
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010435 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10436 if (IS_ERR(crtc_state)) {
10437 ret = PTR_ERR(crtc_state);
10438 goto fail;
10439 }
10440
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010441 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010442
Chris Wilson64927112011-04-20 07:25:26 +010010443 if (!mode)
10444 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010445
Chris Wilsond2dff872011-04-19 08:36:26 +010010446 /* We need a framebuffer large enough to accommodate all accesses
10447 * that the plane may generate whilst we perform load detection.
10448 * We can not rely on the fbcon either being present (we get called
10449 * during its initialisation to detect all boot displays, or it may
10450 * not even exist) or that it is large enough to satisfy the
10451 * requested mode.
10452 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010453 fb = mode_fits_in_fbdev(dev, mode);
10454 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010455 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010456 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10457 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010458 } else
10459 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010460 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010461 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010462 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010463 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010464
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010465 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10466 if (ret)
10467 goto fail;
10468
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010469 drm_mode_copy(&crtc_state->base.mode, mode);
10470
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010471 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010472 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010473 if (old->release_fb)
10474 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010475 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010476 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010477 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010478
Jesse Barnes79e53942008-11-07 14:24:08 -080010479 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010480 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010481 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010482
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010483fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010484 drm_atomic_state_free(state);
10485 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010486
Rob Clark51fd3712013-11-19 12:10:12 -050010487 if (ret == -EDEADLK) {
10488 drm_modeset_backoff(ctx);
10489 goto retry;
10490 }
10491
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010492 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010493}
10494
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010495void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010496 struct intel_load_detect_pipe *old,
10497 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010498{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010499 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010500 struct intel_encoder *intel_encoder =
10501 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010502 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010503 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010505 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010506 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010507 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010508 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010509
Chris Wilsond2dff872011-04-19 08:36:26 +010010510 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010511 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010512 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010513
Chris Wilson8261b192011-04-19 23:18:09 +010010514 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010515 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010516 if (!state)
10517 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010518
10519 state->acquire_ctx = ctx;
10520
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010521 connector_state = drm_atomic_get_connector_state(state, connector);
10522 if (IS_ERR(connector_state))
10523 goto fail;
10524
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010525 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10526 if (IS_ERR(crtc_state))
10527 goto fail;
10528
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010529 connector_state->best_encoder = NULL;
10530 connector_state->crtc = NULL;
10531
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010532 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010533
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010534 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10535 0, 0);
10536 if (ret)
10537 goto fail;
10538
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010539 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010540 if (ret)
10541 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010542
Daniel Vetter36206362012-12-10 20:42:17 +010010543 if (old->release_fb) {
10544 drm_framebuffer_unregister_private(old->release_fb);
10545 drm_framebuffer_unreference(old->release_fb);
10546 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010547
Chris Wilson0622a532011-04-21 09:32:11 +010010548 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010549 }
10550
Eric Anholtc751ce42010-03-25 11:48:48 -070010551 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010552 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10553 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010554
10555 return;
10556fail:
10557 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10558 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010559}
10560
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010561static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010562 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010563{
10564 struct drm_i915_private *dev_priv = dev->dev_private;
10565 u32 dpll = pipe_config->dpll_hw_state.dpll;
10566
10567 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010568 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010569 else if (HAS_PCH_SPLIT(dev))
10570 return 120000;
10571 else if (!IS_GEN2(dev))
10572 return 96000;
10573 else
10574 return 48000;
10575}
10576
Jesse Barnes79e53942008-11-07 14:24:08 -080010577/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010578static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010579 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010580{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010581 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010582 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010583 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010584 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010585 u32 fp;
10586 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010587 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010588 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010589
10590 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010591 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010592 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010593 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010594
10595 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010596 if (IS_PINEVIEW(dev)) {
10597 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10598 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010599 } else {
10600 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10601 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10602 }
10603
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010604 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010605 if (IS_PINEVIEW(dev))
10606 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10607 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010608 else
10609 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010610 DPLL_FPA01_P1_POST_DIV_SHIFT);
10611
10612 switch (dpll & DPLL_MODE_MASK) {
10613 case DPLLB_MODE_DAC_SERIAL:
10614 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10615 5 : 10;
10616 break;
10617 case DPLLB_MODE_LVDS:
10618 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10619 7 : 14;
10620 break;
10621 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010622 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010623 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010624 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010625 }
10626
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010627 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010628 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010629 else
Imre Deakdccbea32015-06-22 23:35:51 +030010630 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010631 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010632 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010633 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010634
10635 if (is_lvds) {
10636 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10637 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010638
10639 if (lvds & LVDS_CLKB_POWER_UP)
10640 clock.p2 = 7;
10641 else
10642 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010643 } else {
10644 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10645 clock.p1 = 2;
10646 else {
10647 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10648 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10649 }
10650 if (dpll & PLL_P2_DIVIDE_BY_4)
10651 clock.p2 = 4;
10652 else
10653 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010654 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010655
Imre Deakdccbea32015-06-22 23:35:51 +030010656 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010657 }
10658
Ville Syrjälä18442d02013-09-13 16:00:08 +030010659 /*
10660 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010661 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010662 * encoder's get_config() function.
10663 */
Imre Deakdccbea32015-06-22 23:35:51 +030010664 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010665}
10666
Ville Syrjälä6878da02013-09-13 15:59:11 +030010667int intel_dotclock_calculate(int link_freq,
10668 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010669{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010670 /*
10671 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010672 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010673 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010674 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010675 *
10676 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010677 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010678 */
10679
Ville Syrjälä6878da02013-09-13 15:59:11 +030010680 if (!m_n->link_n)
10681 return 0;
10682
10683 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10684}
10685
Ville Syrjälä18442d02013-09-13 16:00:08 +030010686static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010687 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010688{
10689 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010690
10691 /* read out port_clock from the DPLL */
10692 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010693
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010694 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010695 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010696 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010697 * agree once we know their relationship in the encoder's
10698 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010699 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010700 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010701 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10702 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010703}
10704
10705/** Returns the currently programmed mode of the given pipe. */
10706struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10707 struct drm_crtc *crtc)
10708{
Jesse Barnes548f2452011-02-17 10:40:53 -080010709 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010711 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010712 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010713 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010714 int htot = I915_READ(HTOTAL(cpu_transcoder));
10715 int hsync = I915_READ(HSYNC(cpu_transcoder));
10716 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10717 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010718 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010719
10720 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10721 if (!mode)
10722 return NULL;
10723
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010724 /*
10725 * Construct a pipe_config sufficient for getting the clock info
10726 * back out of crtc_clock_get.
10727 *
10728 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10729 * to use a real value here instead.
10730 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010731 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010732 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010733 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10734 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10735 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010736 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10737
Ville Syrjälä773ae032013-09-23 17:48:20 +030010738 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010739 mode->hdisplay = (htot & 0xffff) + 1;
10740 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10741 mode->hsync_start = (hsync & 0xffff) + 1;
10742 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10743 mode->vdisplay = (vtot & 0xffff) + 1;
10744 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10745 mode->vsync_start = (vsync & 0xffff) + 1;
10746 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10747
10748 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010749
10750 return mode;
10751}
10752
Chris Wilsonf047e392012-07-21 12:31:41 +010010753void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010754{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010755 struct drm_i915_private *dev_priv = dev->dev_private;
10756
Chris Wilsonf62a0072014-02-21 17:55:39 +000010757 if (dev_priv->mm.busy)
10758 return;
10759
Paulo Zanoni43694d62014-03-07 20:08:08 -030010760 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010761 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010762 if (INTEL_INFO(dev)->gen >= 6)
10763 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010764 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010765}
10766
10767void intel_mark_idle(struct drm_device *dev)
10768{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010769 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010770
Chris Wilsonf62a0072014-02-21 17:55:39 +000010771 if (!dev_priv->mm.busy)
10772 return;
10773
10774 dev_priv->mm.busy = false;
10775
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010776 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010777 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010778
Paulo Zanoni43694d62014-03-07 20:08:08 -030010779 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010780}
10781
Jesse Barnes79e53942008-11-07 14:24:08 -080010782static void intel_crtc_destroy(struct drm_crtc *crtc)
10783{
10784 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010785 struct drm_device *dev = crtc->dev;
10786 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010787
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010788 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010789 work = intel_crtc->unpin_work;
10790 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010791 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010792
10793 if (work) {
10794 cancel_work_sync(&work->work);
10795 kfree(work);
10796 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010797
10798 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010799
Jesse Barnes79e53942008-11-07 14:24:08 -080010800 kfree(intel_crtc);
10801}
10802
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010803static void intel_unpin_work_fn(struct work_struct *__work)
10804{
10805 struct intel_unpin_work *work =
10806 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010807 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10808 struct drm_device *dev = crtc->base.dev;
10809 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010810
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010811 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010812 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010813 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010814
John Harrisonf06cc1b2014-11-24 18:49:37 +000010815 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010816 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010817 mutex_unlock(&dev->struct_mutex);
10818
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010819 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010820 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010821
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010822 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10823 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010824
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010825 kfree(work);
10826}
10827
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010828static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010829 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010830{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10832 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010833 unsigned long flags;
10834
10835 /* Ignore early vblank irqs */
10836 if (intel_crtc == NULL)
10837 return;
10838
Daniel Vetterf3260382014-09-15 14:55:23 +020010839 /*
10840 * This is called both by irq handlers and the reset code (to complete
10841 * lost pageflips) so needs the full irqsave spinlocks.
10842 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010843 spin_lock_irqsave(&dev->event_lock, flags);
10844 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010845
10846 /* Ensure we don't miss a work->pending update ... */
10847 smp_rmb();
10848
10849 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010850 spin_unlock_irqrestore(&dev->event_lock, flags);
10851 return;
10852 }
10853
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010854 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010855
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010856 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010857}
10858
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010859void intel_finish_page_flip(struct drm_device *dev, int pipe)
10860{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010861 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010862 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10863
Mario Kleiner49b14a52010-12-09 07:00:07 +010010864 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010865}
10866
10867void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10868{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010869 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010870 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10871
Mario Kleiner49b14a52010-12-09 07:00:07 +010010872 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010873}
10874
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010875/* Is 'a' after or equal to 'b'? */
10876static bool g4x_flip_count_after_eq(u32 a, u32 b)
10877{
10878 return !((a - b) & 0x80000000);
10879}
10880
10881static bool page_flip_finished(struct intel_crtc *crtc)
10882{
10883 struct drm_device *dev = crtc->base.dev;
10884 struct drm_i915_private *dev_priv = dev->dev_private;
10885
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010886 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10887 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10888 return true;
10889
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010890 /*
10891 * The relevant registers doen't exist on pre-ctg.
10892 * As the flip done interrupt doesn't trigger for mmio
10893 * flips on gmch platforms, a flip count check isn't
10894 * really needed there. But since ctg has the registers,
10895 * include it in the check anyway.
10896 */
10897 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10898 return true;
10899
10900 /*
10901 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10902 * used the same base address. In that case the mmio flip might
10903 * have completed, but the CS hasn't even executed the flip yet.
10904 *
10905 * A flip count check isn't enough as the CS might have updated
10906 * the base address just after start of vblank, but before we
10907 * managed to process the interrupt. This means we'd complete the
10908 * CS flip too soon.
10909 *
10910 * Combining both checks should get us a good enough result. It may
10911 * still happen that the CS flip has been executed, but has not
10912 * yet actually completed. But in case the base address is the same
10913 * anyway, we don't really care.
10914 */
10915 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10916 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010917 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010918 crtc->unpin_work->flip_count);
10919}
10920
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010921void intel_prepare_page_flip(struct drm_device *dev, int plane)
10922{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010923 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010924 struct intel_crtc *intel_crtc =
10925 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10926 unsigned long flags;
10927
Daniel Vetterf3260382014-09-15 14:55:23 +020010928
10929 /*
10930 * This is called both by irq handlers and the reset code (to complete
10931 * lost pageflips) so needs the full irqsave spinlocks.
10932 *
10933 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010934 * generate a page-flip completion irq, i.e. every modeset
10935 * is also accompanied by a spurious intel_prepare_page_flip().
10936 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010937 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010938 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010939 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010940 spin_unlock_irqrestore(&dev->event_lock, flags);
10941}
10942
Chris Wilson60426392015-10-10 10:44:32 +010010943static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010944{
10945 /* Ensure that the work item is consistent when activating it ... */
10946 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010947 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010948 /* and that it is marked active as soon as the irq could fire. */
10949 smp_wmb();
10950}
10951
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010952static int intel_gen2_queue_flip(struct drm_device *dev,
10953 struct drm_crtc *crtc,
10954 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010955 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010956 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010957 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010958{
John Harrison6258fbe2015-05-29 17:43:48 +010010959 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010961 u32 flip_mask;
10962 int ret;
10963
John Harrison5fb9de12015-05-29 17:44:07 +010010964 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010965 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010966 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010967
10968 /* Can't queue multiple flips, so wait for the previous
10969 * one to finish before executing the next.
10970 */
10971 if (intel_crtc->plane)
10972 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10973 else
10974 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010975 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10976 intel_ring_emit(ring, MI_NOOP);
10977 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10978 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10979 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010980 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010981 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010982
Chris Wilson60426392015-10-10 10:44:32 +010010983 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010984 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010985}
10986
10987static int intel_gen3_queue_flip(struct drm_device *dev,
10988 struct drm_crtc *crtc,
10989 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010990 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010991 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010992 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010993{
John Harrison6258fbe2015-05-29 17:43:48 +010010994 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010996 u32 flip_mask;
10997 int ret;
10998
John Harrison5fb9de12015-05-29 17:44:07 +010010999 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011000 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011001 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011002
11003 if (intel_crtc->plane)
11004 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11005 else
11006 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011007 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11008 intel_ring_emit(ring, MI_NOOP);
11009 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11010 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11011 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011012 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011013 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011014
Chris Wilson60426392015-10-10 10:44:32 +010011015 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011016 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011017}
11018
11019static int intel_gen4_queue_flip(struct drm_device *dev,
11020 struct drm_crtc *crtc,
11021 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011022 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011023 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011024 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011025{
John Harrison6258fbe2015-05-29 17:43:48 +010011026 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011027 struct drm_i915_private *dev_priv = dev->dev_private;
11028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11029 uint32_t pf, pipesrc;
11030 int ret;
11031
John Harrison5fb9de12015-05-29 17:44:07 +010011032 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011033 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011034 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011035
11036 /* i965+ uses the linear or tiled offsets from the
11037 * Display Registers (which do not change across a page-flip)
11038 * so we need only reprogram the base address.
11039 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011040 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11041 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11042 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011043 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011044 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011045
11046 /* XXX Enabling the panel-fitter across page-flip is so far
11047 * untested on non-native modes, so ignore it for now.
11048 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11049 */
11050 pf = 0;
11051 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011052 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011053
Chris Wilson60426392015-10-10 10:44:32 +010011054 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011055 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011056}
11057
11058static int intel_gen6_queue_flip(struct drm_device *dev,
11059 struct drm_crtc *crtc,
11060 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011061 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011062 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011063 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011064{
John Harrison6258fbe2015-05-29 17:43:48 +010011065 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011066 struct drm_i915_private *dev_priv = dev->dev_private;
11067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11068 uint32_t pf, pipesrc;
11069 int ret;
11070
John Harrison5fb9de12015-05-29 17:44:07 +010011071 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011072 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011073 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011074
Daniel Vetter6d90c952012-04-26 23:28:05 +020011075 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11076 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11077 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011078 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011079
Chris Wilson99d9acd2012-04-17 20:37:00 +010011080 /* Contrary to the suggestions in the documentation,
11081 * "Enable Panel Fitter" does not seem to be required when page
11082 * flipping with a non-native mode, and worse causes a normal
11083 * modeset to fail.
11084 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11085 */
11086 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011087 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011088 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011089
Chris Wilson60426392015-10-10 10:44:32 +010011090 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011091 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011092}
11093
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011094static int intel_gen7_queue_flip(struct drm_device *dev,
11095 struct drm_crtc *crtc,
11096 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011097 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011098 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011099 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011100{
John Harrison6258fbe2015-05-29 17:43:48 +010011101 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011103 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011104 int len, ret;
11105
Robin Schroereba905b2014-05-18 02:24:50 +020011106 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011107 case PLANE_A:
11108 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11109 break;
11110 case PLANE_B:
11111 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11112 break;
11113 case PLANE_C:
11114 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11115 break;
11116 default:
11117 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011118 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011119 }
11120
Chris Wilsonffe74d72013-08-26 20:58:12 +010011121 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011122 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011123 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011124 /*
11125 * On Gen 8, SRM is now taking an extra dword to accommodate
11126 * 48bits addresses, and we need a NOOP for the batch size to
11127 * stay even.
11128 */
11129 if (IS_GEN8(dev))
11130 len += 2;
11131 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011132
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011133 /*
11134 * BSpec MI_DISPLAY_FLIP for IVB:
11135 * "The full packet must be contained within the same cache line."
11136 *
11137 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11138 * cacheline, if we ever start emitting more commands before
11139 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11140 * then do the cacheline alignment, and finally emit the
11141 * MI_DISPLAY_FLIP.
11142 */
John Harrisonbba09b12015-05-29 17:44:06 +010011143 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011144 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011145 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011146
John Harrison5fb9de12015-05-29 17:44:07 +010011147 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011148 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011149 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011150
Chris Wilsonffe74d72013-08-26 20:58:12 +010011151 /* Unmask the flip-done completion message. Note that the bspec says that
11152 * we should do this for both the BCS and RCS, and that we must not unmask
11153 * more than one flip event at any time (or ensure that one flip message
11154 * can be sent by waiting for flip-done prior to queueing new flips).
11155 * Experimentation says that BCS works despite DERRMR masking all
11156 * flip-done completion events and that unmasking all planes at once
11157 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11158 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11159 */
11160 if (ring->id == RCS) {
11161 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011162 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011163 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11164 DERRMR_PIPEB_PRI_FLIP_DONE |
11165 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011166 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011167 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011168 MI_SRM_LRM_GLOBAL_GTT);
11169 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011170 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011171 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011172 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011173 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011174 if (IS_GEN8(dev)) {
11175 intel_ring_emit(ring, 0);
11176 intel_ring_emit(ring, MI_NOOP);
11177 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011178 }
11179
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011180 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011181 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011182 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011183 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011184
Chris Wilson60426392015-10-10 10:44:32 +010011185 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011186 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011187}
11188
Sourab Gupta84c33a62014-06-02 16:47:17 +053011189static bool use_mmio_flip(struct intel_engine_cs *ring,
11190 struct drm_i915_gem_object *obj)
11191{
11192 /*
11193 * This is not being used for older platforms, because
11194 * non-availability of flip done interrupt forces us to use
11195 * CS flips. Older platforms derive flip done using some clever
11196 * tricks involving the flip_pending status bits and vblank irqs.
11197 * So using MMIO flips there would disrupt this mechanism.
11198 */
11199
Chris Wilson8e09bf82014-07-08 10:40:30 +010011200 if (ring == NULL)
11201 return true;
11202
Sourab Gupta84c33a62014-06-02 16:47:17 +053011203 if (INTEL_INFO(ring->dev)->gen < 5)
11204 return false;
11205
11206 if (i915.use_mmio_flip < 0)
11207 return false;
11208 else if (i915.use_mmio_flip > 0)
11209 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011210 else if (i915.enable_execlists)
11211 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011212 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011213 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011214}
11215
Chris Wilson60426392015-10-10 10:44:32 +010011216static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011217 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011218 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011219{
11220 struct drm_device *dev = intel_crtc->base.dev;
11221 struct drm_i915_private *dev_priv = dev->dev_private;
11222 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011223 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011224 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011225
11226 ctl = I915_READ(PLANE_CTL(pipe, 0));
11227 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011228 switch (fb->modifier[0]) {
11229 case DRM_FORMAT_MOD_NONE:
11230 break;
11231 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011232 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011233 break;
11234 case I915_FORMAT_MOD_Y_TILED:
11235 ctl |= PLANE_CTL_TILED_Y;
11236 break;
11237 case I915_FORMAT_MOD_Yf_TILED:
11238 ctl |= PLANE_CTL_TILED_YF;
11239 break;
11240 default:
11241 MISSING_CASE(fb->modifier[0]);
11242 }
Damien Lespiauff944562014-11-20 14:58:16 +000011243
11244 /*
11245 * The stride is either expressed as a multiple of 64 bytes chunks for
11246 * linear buffers or in number of tiles for tiled buffers.
11247 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011248 if (intel_rotation_90_or_270(rotation)) {
11249 /* stride = Surface height in tiles */
11250 tile_height = intel_tile_height(dev, fb->pixel_format,
11251 fb->modifier[0], 0);
11252 stride = DIV_ROUND_UP(fb->height, tile_height);
11253 } else {
11254 stride = fb->pitches[0] /
11255 intel_fb_stride_alignment(dev, fb->modifier[0],
11256 fb->pixel_format);
11257 }
Damien Lespiauff944562014-11-20 14:58:16 +000011258
11259 /*
11260 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11261 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11262 */
11263 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11264 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11265
Chris Wilson60426392015-10-10 10:44:32 +010011266 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011267 POSTING_READ(PLANE_SURF(pipe, 0));
11268}
11269
Chris Wilson60426392015-10-10 10:44:32 +010011270static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11271 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011272{
11273 struct drm_device *dev = intel_crtc->base.dev;
11274 struct drm_i915_private *dev_priv = dev->dev_private;
11275 struct intel_framebuffer *intel_fb =
11276 to_intel_framebuffer(intel_crtc->base.primary->fb);
11277 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011278 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011279 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011280
Sourab Gupta84c33a62014-06-02 16:47:17 +053011281 dspcntr = I915_READ(reg);
11282
Damien Lespiauc5d97472014-10-25 00:11:11 +010011283 if (obj->tiling_mode != I915_TILING_NONE)
11284 dspcntr |= DISPPLANE_TILED;
11285 else
11286 dspcntr &= ~DISPPLANE_TILED;
11287
Sourab Gupta84c33a62014-06-02 16:47:17 +053011288 I915_WRITE(reg, dspcntr);
11289
Chris Wilson60426392015-10-10 10:44:32 +010011290 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011291 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011292}
11293
11294/*
11295 * XXX: This is the temporary way to update the plane registers until we get
11296 * around to using the usual plane update functions for MMIO flips
11297 */
Chris Wilson60426392015-10-10 10:44:32 +010011298static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011299{
Chris Wilson60426392015-10-10 10:44:32 +010011300 struct intel_crtc *crtc = mmio_flip->crtc;
11301 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011302
Chris Wilson60426392015-10-10 10:44:32 +010011303 spin_lock_irq(&crtc->base.dev->event_lock);
11304 work = crtc->unpin_work;
11305 spin_unlock_irq(&crtc->base.dev->event_lock);
11306 if (work == NULL)
11307 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011308
Chris Wilson60426392015-10-10 10:44:32 +010011309 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011310
Chris Wilson60426392015-10-10 10:44:32 +010011311 intel_pipe_update_start(crtc);
11312
11313 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011314 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011315 else
11316 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011317 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011318
Chris Wilson60426392015-10-10 10:44:32 +010011319 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011320}
11321
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011322static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011323{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011324 struct intel_mmio_flip *mmio_flip =
11325 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011326
Chris Wilson60426392015-10-10 10:44:32 +010011327 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011328 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011329 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011330 false, NULL,
11331 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011332 i915_gem_request_unreference__unlocked(mmio_flip->req);
11333 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011334
Chris Wilson60426392015-10-10 10:44:32 +010011335 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011336 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011337}
11338
11339static int intel_queue_mmio_flip(struct drm_device *dev,
11340 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011341 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011342{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011343 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011344
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011345 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11346 if (mmio_flip == NULL)
11347 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011348
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011349 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011350 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011351 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011352 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011353
11354 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11355 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011356
Sourab Gupta84c33a62014-06-02 16:47:17 +053011357 return 0;
11358}
11359
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011360static int intel_default_queue_flip(struct drm_device *dev,
11361 struct drm_crtc *crtc,
11362 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011363 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011364 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011365 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011366{
11367 return -ENODEV;
11368}
11369
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011370static bool __intel_pageflip_stall_check(struct drm_device *dev,
11371 struct drm_crtc *crtc)
11372{
11373 struct drm_i915_private *dev_priv = dev->dev_private;
11374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11375 struct intel_unpin_work *work = intel_crtc->unpin_work;
11376 u32 addr;
11377
11378 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11379 return true;
11380
Chris Wilson908565c2015-08-12 13:08:22 +010011381 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11382 return false;
11383
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011384 if (!work->enable_stall_check)
11385 return false;
11386
11387 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011388 if (work->flip_queued_req &&
11389 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011390 return false;
11391
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011392 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011393 }
11394
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011395 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011396 return false;
11397
11398 /* Potential stall - if we see that the flip has happened,
11399 * assume a missed interrupt. */
11400 if (INTEL_INFO(dev)->gen >= 4)
11401 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11402 else
11403 addr = I915_READ(DSPADDR(intel_crtc->plane));
11404
11405 /* There is a potential issue here with a false positive after a flip
11406 * to the same address. We could address this by checking for a
11407 * non-incrementing frame counter.
11408 */
11409 return addr == work->gtt_offset;
11410}
11411
11412void intel_check_page_flip(struct drm_device *dev, int pipe)
11413{
11414 struct drm_i915_private *dev_priv = dev->dev_private;
11415 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11416 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011417 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011418
Dave Gordon6c51d462015-03-06 15:34:26 +000011419 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011420
11421 if (crtc == NULL)
11422 return;
11423
Daniel Vetterf3260382014-09-15 14:55:23 +020011424 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011425 work = intel_crtc->unpin_work;
11426 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011427 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011428 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011429 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011430 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011431 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011432 if (work != NULL &&
11433 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11434 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011435 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011436}
11437
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011438static int intel_crtc_page_flip(struct drm_crtc *crtc,
11439 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011440 struct drm_pending_vblank_event *event,
11441 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011442{
11443 struct drm_device *dev = crtc->dev;
11444 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011445 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011446 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011448 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011449 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011450 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011451 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011452 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011453 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011454 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011455
Matt Roper2ff8fde2014-07-08 07:50:07 -070011456 /*
11457 * drm_mode_page_flip_ioctl() should already catch this, but double
11458 * check to be safe. In the future we may enable pageflipping from
11459 * a disabled primary plane.
11460 */
11461 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11462 return -EBUSY;
11463
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011464 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011465 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011466 return -EINVAL;
11467
11468 /*
11469 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11470 * Note that pitch changes could also affect these register.
11471 */
11472 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011473 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11474 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011475 return -EINVAL;
11476
Chris Wilsonf900db42014-02-20 09:26:13 +000011477 if (i915_terminally_wedged(&dev_priv->gpu_error))
11478 goto out_hang;
11479
Daniel Vetterb14c5672013-09-19 12:18:32 +020011480 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011481 if (work == NULL)
11482 return -ENOMEM;
11483
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011484 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011485 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011486 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011487 INIT_WORK(&work->work, intel_unpin_work_fn);
11488
Daniel Vetter87b6b102014-05-15 15:33:46 +020011489 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011490 if (ret)
11491 goto free_work;
11492
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011493 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011494 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011495 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011496 /* Before declaring the flip queue wedged, check if
11497 * the hardware completed the operation behind our backs.
11498 */
11499 if (__intel_pageflip_stall_check(dev, crtc)) {
11500 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11501 page_flip_completed(intel_crtc);
11502 } else {
11503 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011504 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011505
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011506 drm_crtc_vblank_put(crtc);
11507 kfree(work);
11508 return -EBUSY;
11509 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011510 }
11511 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011512 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011513
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011514 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11515 flush_workqueue(dev_priv->wq);
11516
Jesse Barnes75dfca82010-02-10 15:09:44 -080011517 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011518 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011519 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011520
Matt Roperf4510a22014-04-01 15:22:40 -070011521 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011522 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011523
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011524 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011525
Chris Wilson89ed88b2015-02-16 14:31:49 +000011526 ret = i915_mutex_lock_interruptible(dev);
11527 if (ret)
11528 goto cleanup;
11529
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011530 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011531 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011532
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011533 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011534 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011535
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011536 if (IS_VALLEYVIEW(dev)) {
11537 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011538 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011539 /* vlv: DISPLAY_FLIP fails to change tiling */
11540 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011541 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011542 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011543 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011544 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011545 if (ring == NULL || ring->id != RCS)
11546 ring = &dev_priv->ring[BCS];
11547 } else {
11548 ring = &dev_priv->ring[RCS];
11549 }
11550
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011551 mmio_flip = use_mmio_flip(ring, obj);
11552
11553 /* When using CS flips, we want to emit semaphores between rings.
11554 * However, when using mmio flips we will create a task to do the
11555 * synchronisation, so all we want here is to pin the framebuffer
11556 * into the display plane and skip any waits.
11557 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011558 if (!mmio_flip) {
11559 ret = i915_gem_object_sync(obj, ring, &request);
11560 if (ret)
11561 goto cleanup_pending;
11562 }
11563
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011564 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011565 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011566 if (ret)
11567 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011568
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011569 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11570 obj, 0);
11571 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011572
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011573 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011574 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011575 if (ret)
11576 goto cleanup_unpin;
11577
John Harrisonf06cc1b2014-11-24 18:49:37 +000011578 i915_gem_request_assign(&work->flip_queued_req,
11579 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011580 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011581 if (!request) {
11582 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11583 if (ret)
11584 goto cleanup_unpin;
11585 }
11586
11587 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011588 page_flip_flags);
11589 if (ret)
11590 goto cleanup_unpin;
11591
John Harrison6258fbe2015-05-29 17:43:48 +010011592 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011593 }
11594
John Harrison91af1272015-06-18 13:14:56 +010011595 if (request)
John Harrison75289872015-05-29 17:43:49 +010011596 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011597
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011598 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011599 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011600
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011601 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011602 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011603 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011604
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011605 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011606 intel_frontbuffer_flip_prepare(dev,
11607 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011608
Jesse Barnese5510fa2010-07-01 16:48:37 -070011609 trace_i915_flip_request(intel_crtc->plane, obj);
11610
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011611 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011612
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011613cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011614 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011615cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011616 if (request)
11617 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011618 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011619 mutex_unlock(&dev->struct_mutex);
11620cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011621 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011622 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011623
Chris Wilson89ed88b2015-02-16 14:31:49 +000011624 drm_gem_object_unreference_unlocked(&obj->base);
11625 drm_framebuffer_unreference(work->old_fb);
11626
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011627 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011628 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011629 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011630
Daniel Vetter87b6b102014-05-15 15:33:46 +020011631 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011632free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011633 kfree(work);
11634
Chris Wilsonf900db42014-02-20 09:26:13 +000011635 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011636 struct drm_atomic_state *state;
11637 struct drm_plane_state *plane_state;
11638
Chris Wilsonf900db42014-02-20 09:26:13 +000011639out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011640 state = drm_atomic_state_alloc(dev);
11641 if (!state)
11642 return -ENOMEM;
11643 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11644
11645retry:
11646 plane_state = drm_atomic_get_plane_state(state, primary);
11647 ret = PTR_ERR_OR_ZERO(plane_state);
11648 if (!ret) {
11649 drm_atomic_set_fb_for_plane(plane_state, fb);
11650
11651 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11652 if (!ret)
11653 ret = drm_atomic_commit(state);
11654 }
11655
11656 if (ret == -EDEADLK) {
11657 drm_modeset_backoff(state->acquire_ctx);
11658 drm_atomic_state_clear(state);
11659 goto retry;
11660 }
11661
11662 if (ret)
11663 drm_atomic_state_free(state);
11664
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011665 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011666 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011667 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011668 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011669 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011670 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011671 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011672}
11673
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011674
11675/**
11676 * intel_wm_need_update - Check whether watermarks need updating
11677 * @plane: drm plane
11678 * @state: new plane state
11679 *
11680 * Check current plane state versus the new one to determine whether
11681 * watermarks need to be recalculated.
11682 *
11683 * Returns true or false.
11684 */
11685static bool intel_wm_need_update(struct drm_plane *plane,
11686 struct drm_plane_state *state)
11687{
Matt Roperd21fbe82015-09-24 15:53:12 -070011688 struct intel_plane_state *new = to_intel_plane_state(state);
11689 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11690
11691 /* Update watermarks on tiling or size changes. */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011692 if (!plane->state->fb || !state->fb ||
11693 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011694 plane->state->rotation != state->rotation ||
11695 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11696 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11697 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11698 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011699 return true;
11700
11701 return false;
11702}
11703
Matt Roperd21fbe82015-09-24 15:53:12 -070011704static bool needs_scaling(struct intel_plane_state *state)
11705{
11706 int src_w = drm_rect_width(&state->src) >> 16;
11707 int src_h = drm_rect_height(&state->src) >> 16;
11708 int dst_w = drm_rect_width(&state->dst);
11709 int dst_h = drm_rect_height(&state->dst);
11710
11711 return (src_w != dst_w || src_h != dst_h);
11712}
11713
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011714int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11715 struct drm_plane_state *plane_state)
11716{
11717 struct drm_crtc *crtc = crtc_state->crtc;
11718 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11719 struct drm_plane *plane = plane_state->plane;
11720 struct drm_device *dev = crtc->dev;
11721 struct drm_i915_private *dev_priv = dev->dev_private;
11722 struct intel_plane_state *old_plane_state =
11723 to_intel_plane_state(plane->state);
11724 int idx = intel_crtc->base.base.id, ret;
11725 int i = drm_plane_index(plane);
11726 bool mode_changed = needs_modeset(crtc_state);
11727 bool was_crtc_enabled = crtc->state->active;
11728 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011729 bool turn_off, turn_on, visible, was_visible;
11730 struct drm_framebuffer *fb = plane_state->fb;
11731
11732 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11733 plane->type != DRM_PLANE_TYPE_CURSOR) {
11734 ret = skl_update_scaler_plane(
11735 to_intel_crtc_state(crtc_state),
11736 to_intel_plane_state(plane_state));
11737 if (ret)
11738 return ret;
11739 }
11740
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011741 was_visible = old_plane_state->visible;
11742 visible = to_intel_plane_state(plane_state)->visible;
11743
11744 if (!was_crtc_enabled && WARN_ON(was_visible))
11745 was_visible = false;
11746
11747 if (!is_crtc_enabled && WARN_ON(visible))
11748 visible = false;
11749
11750 if (!was_visible && !visible)
11751 return 0;
11752
11753 turn_off = was_visible && (!visible || mode_changed);
11754 turn_on = visible && (!was_visible || mode_changed);
11755
11756 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11757 plane->base.id, fb ? fb->base.id : -1);
11758
11759 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11760 plane->base.id, was_visible, visible,
11761 turn_off, turn_on, mode_changed);
11762
Ville Syrjälä852eb002015-06-24 22:00:07 +030011763 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011764 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011765 /* must disable cxsr around plane enable/disable */
11766 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11767 intel_crtc->atomic.disable_cxsr = true;
11768 /* to potentially re-enable cxsr */
11769 intel_crtc->atomic.wait_vblank = true;
11770 intel_crtc->atomic.update_wm_post = true;
11771 }
11772 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011773 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011774 /* must disable cxsr around plane enable/disable */
11775 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11776 if (is_crtc_enabled)
11777 intel_crtc->atomic.wait_vblank = true;
11778 intel_crtc->atomic.disable_cxsr = true;
11779 }
11780 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011781 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011782 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011783
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011784 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011785 intel_crtc->atomic.fb_bits |=
11786 to_intel_plane(plane)->frontbuffer_bit;
11787
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011788 switch (plane->type) {
11789 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011790 intel_crtc->atomic.pre_disable_primary = turn_off;
11791 intel_crtc->atomic.post_enable_primary = turn_on;
11792
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011793 if (turn_off) {
11794 /*
11795 * FIXME: Actually if we will still have any other
11796 * plane enabled on the pipe we could let IPS enabled
11797 * still, but for now lets consider that when we make
11798 * primary invisible by setting DSPCNTR to 0 on
11799 * update_primary_plane function IPS needs to be
11800 * disable.
11801 */
11802 intel_crtc->atomic.disable_ips = true;
11803
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011804 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011805 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011806
11807 /*
11808 * FBC does not work on some platforms for rotated
11809 * planes, so disable it when rotation is not 0 and
11810 * update it when rotation is set back to 0.
11811 *
11812 * FIXME: This is redundant with the fbc update done in
11813 * the primary plane enable function except that that
11814 * one is done too late. We eventually need to unify
11815 * this.
11816 */
11817
11818 if (visible &&
11819 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11820 dev_priv->fbc.crtc == intel_crtc &&
11821 plane_state->rotation != BIT(DRM_ROTATE_0))
11822 intel_crtc->atomic.disable_fbc = true;
11823
11824 /*
11825 * BDW signals flip done immediately if the plane
11826 * is disabled, even if the plane enable is already
11827 * armed to occur at the next vblank :(
11828 */
11829 if (turn_on && IS_BROADWELL(dev))
11830 intel_crtc->atomic.wait_vblank = true;
11831
11832 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11833 break;
11834 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011835 break;
11836 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011837 /*
11838 * WaCxSRDisabledForSpriteScaling:ivb
11839 *
11840 * cstate->update_wm was already set above, so this flag will
11841 * take effect when we commit and program watermarks.
11842 */
11843 if (IS_IVYBRIDGE(dev) &&
11844 needs_scaling(to_intel_plane_state(plane_state)) &&
11845 !needs_scaling(old_plane_state)) {
11846 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11847 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011848 intel_crtc->atomic.wait_vblank = true;
11849 intel_crtc->atomic.update_sprite_watermarks |=
11850 1 << i;
11851 }
Matt Roperd21fbe82015-09-24 15:53:12 -070011852
11853 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011854 }
11855 return 0;
11856}
11857
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011858static bool encoders_cloneable(const struct intel_encoder *a,
11859 const struct intel_encoder *b)
11860{
11861 /* masks could be asymmetric, so check both ways */
11862 return a == b || (a->cloneable & (1 << b->type) &&
11863 b->cloneable & (1 << a->type));
11864}
11865
11866static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11867 struct intel_crtc *crtc,
11868 struct intel_encoder *encoder)
11869{
11870 struct intel_encoder *source_encoder;
11871 struct drm_connector *connector;
11872 struct drm_connector_state *connector_state;
11873 int i;
11874
11875 for_each_connector_in_state(state, connector, connector_state, i) {
11876 if (connector_state->crtc != &crtc->base)
11877 continue;
11878
11879 source_encoder =
11880 to_intel_encoder(connector_state->best_encoder);
11881 if (!encoders_cloneable(encoder, source_encoder))
11882 return false;
11883 }
11884
11885 return true;
11886}
11887
11888static bool check_encoder_cloning(struct drm_atomic_state *state,
11889 struct intel_crtc *crtc)
11890{
11891 struct intel_encoder *encoder;
11892 struct drm_connector *connector;
11893 struct drm_connector_state *connector_state;
11894 int i;
11895
11896 for_each_connector_in_state(state, connector, connector_state, i) {
11897 if (connector_state->crtc != &crtc->base)
11898 continue;
11899
11900 encoder = to_intel_encoder(connector_state->best_encoder);
11901 if (!check_single_encoder_cloning(state, crtc, encoder))
11902 return false;
11903 }
11904
11905 return true;
11906}
11907
11908static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11909 struct drm_crtc_state *crtc_state)
11910{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011911 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011912 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011913 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011914 struct intel_crtc_state *pipe_config =
11915 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011916 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011917 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011918 bool mode_changed = needs_modeset(crtc_state);
11919
11920 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11921 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11922 return -EINVAL;
11923 }
11924
Ville Syrjälä852eb002015-06-24 22:00:07 +030011925 if (mode_changed && !crtc_state->active)
11926 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011927
Maarten Lankhorstad421372015-06-15 12:33:42 +020011928 if (mode_changed && crtc_state->enable &&
11929 dev_priv->display.crtc_compute_clock &&
11930 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11931 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11932 pipe_config);
11933 if (ret)
11934 return ret;
11935 }
11936
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011937 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011938 if (dev_priv->display.compute_pipe_wm) {
11939 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
11940 if (ret)
11941 return ret;
11942 }
11943
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011944 if (INTEL_INFO(dev)->gen >= 9) {
11945 if (mode_changed)
11946 ret = skl_update_scaler_crtc(pipe_config);
11947
11948 if (!ret)
11949 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11950 pipe_config);
11951 }
11952
11953 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011954}
11955
Jani Nikula65b38e02015-04-13 11:26:56 +030011956static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011957 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11958 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011959 .atomic_begin = intel_begin_crtc_commit,
11960 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011961 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011962};
11963
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011964static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11965{
11966 struct intel_connector *connector;
11967
11968 for_each_intel_connector(dev, connector) {
11969 if (connector->base.encoder) {
11970 connector->base.state->best_encoder =
11971 connector->base.encoder;
11972 connector->base.state->crtc =
11973 connector->base.encoder->crtc;
11974 } else {
11975 connector->base.state->best_encoder = NULL;
11976 connector->base.state->crtc = NULL;
11977 }
11978 }
11979}
11980
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011981static void
Robin Schroereba905b2014-05-18 02:24:50 +020011982connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011983 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011984{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011985 int bpp = pipe_config->pipe_bpp;
11986
11987 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11988 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011989 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011990
11991 /* Don't use an invalid EDID bpc value */
11992 if (connector->base.display_info.bpc &&
11993 connector->base.display_info.bpc * 3 < bpp) {
11994 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11995 bpp, connector->base.display_info.bpc*3);
11996 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11997 }
11998
11999 /* Clamp bpp to 8 on screens without EDID 1.4 */
12000 if (connector->base.display_info.bpc == 0 && bpp > 24) {
12001 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12002 bpp);
12003 pipe_config->pipe_bpp = 24;
12004 }
12005}
12006
12007static int
12008compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012009 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012010{
12011 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012012 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012013 struct drm_connector *connector;
12014 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012015 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012016
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012017 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012018 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012019 else if (INTEL_INFO(dev)->gen >= 5)
12020 bpp = 12*3;
12021 else
12022 bpp = 8*3;
12023
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012024
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012025 pipe_config->pipe_bpp = bpp;
12026
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012027 state = pipe_config->base.state;
12028
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012029 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012030 for_each_connector_in_state(state, connector, connector_state, i) {
12031 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012032 continue;
12033
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012034 connected_sink_compute_bpp(to_intel_connector(connector),
12035 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012036 }
12037
12038 return bpp;
12039}
12040
Daniel Vetter644db712013-09-19 14:53:58 +020012041static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12042{
12043 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12044 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012045 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012046 mode->crtc_hdisplay, mode->crtc_hsync_start,
12047 mode->crtc_hsync_end, mode->crtc_htotal,
12048 mode->crtc_vdisplay, mode->crtc_vsync_start,
12049 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12050}
12051
Daniel Vetterc0b03412013-05-28 12:05:54 +020012052static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012053 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012054 const char *context)
12055{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012056 struct drm_device *dev = crtc->base.dev;
12057 struct drm_plane *plane;
12058 struct intel_plane *intel_plane;
12059 struct intel_plane_state *state;
12060 struct drm_framebuffer *fb;
12061
12062 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12063 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012064
12065 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12066 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12067 pipe_config->pipe_bpp, pipe_config->dither);
12068 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12069 pipe_config->has_pch_encoder,
12070 pipe_config->fdi_lanes,
12071 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12072 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12073 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012074 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012075 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012076 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012077 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12078 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12079 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012080
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012081 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012082 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012083 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012084 pipe_config->dp_m2_n2.gmch_m,
12085 pipe_config->dp_m2_n2.gmch_n,
12086 pipe_config->dp_m2_n2.link_m,
12087 pipe_config->dp_m2_n2.link_n,
12088 pipe_config->dp_m2_n2.tu);
12089
Daniel Vetter55072d12014-11-20 16:10:28 +010012090 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12091 pipe_config->has_audio,
12092 pipe_config->has_infoframe);
12093
Daniel Vetterc0b03412013-05-28 12:05:54 +020012094 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012095 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012096 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012097 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12098 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012099 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012100 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12101 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012102 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12103 crtc->num_scalers,
12104 pipe_config->scaler_state.scaler_users,
12105 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012106 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12107 pipe_config->gmch_pfit.control,
12108 pipe_config->gmch_pfit.pgm_ratios,
12109 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012110 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012111 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012112 pipe_config->pch_pfit.size,
12113 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012114 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012115 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012116
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012117 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012118 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012119 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012120 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012121 pipe_config->ddi_pll_sel,
12122 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012123 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012124 pipe_config->dpll_hw_state.pll0,
12125 pipe_config->dpll_hw_state.pll1,
12126 pipe_config->dpll_hw_state.pll2,
12127 pipe_config->dpll_hw_state.pll3,
12128 pipe_config->dpll_hw_state.pll6,
12129 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012130 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012131 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012132 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012133 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012134 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12135 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12136 pipe_config->ddi_pll_sel,
12137 pipe_config->dpll_hw_state.ctrl1,
12138 pipe_config->dpll_hw_state.cfgcr1,
12139 pipe_config->dpll_hw_state.cfgcr2);
12140 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012141 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012142 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012143 pipe_config->dpll_hw_state.wrpll,
12144 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012145 } else {
12146 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12147 "fp0: 0x%x, fp1: 0x%x\n",
12148 pipe_config->dpll_hw_state.dpll,
12149 pipe_config->dpll_hw_state.dpll_md,
12150 pipe_config->dpll_hw_state.fp0,
12151 pipe_config->dpll_hw_state.fp1);
12152 }
12153
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012154 DRM_DEBUG_KMS("planes on this crtc\n");
12155 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12156 intel_plane = to_intel_plane(plane);
12157 if (intel_plane->pipe != crtc->pipe)
12158 continue;
12159
12160 state = to_intel_plane_state(plane->state);
12161 fb = state->base.fb;
12162 if (!fb) {
12163 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12164 "disabled, scaler_id = %d\n",
12165 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12166 plane->base.id, intel_plane->pipe,
12167 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12168 drm_plane_index(plane), state->scaler_id);
12169 continue;
12170 }
12171
12172 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12173 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12174 plane->base.id, intel_plane->pipe,
12175 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12176 drm_plane_index(plane));
12177 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12178 fb->base.id, fb->width, fb->height, fb->pixel_format);
12179 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12180 state->scaler_id,
12181 state->src.x1 >> 16, state->src.y1 >> 16,
12182 drm_rect_width(&state->src) >> 16,
12183 drm_rect_height(&state->src) >> 16,
12184 state->dst.x1, state->dst.y1,
12185 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12186 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012187}
12188
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012189static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012190{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012191 struct drm_device *dev = state->dev;
12192 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012193 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012194 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012195 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012196 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012197
12198 /*
12199 * Walk the connector list instead of the encoder
12200 * list to detect the problem on ddi platforms
12201 * where there's just one encoder per digital port.
12202 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012203 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012204 if (!connector_state->best_encoder)
12205 continue;
12206
12207 encoder = to_intel_encoder(connector_state->best_encoder);
12208
12209 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012210
12211 switch (encoder->type) {
12212 unsigned int port_mask;
12213 case INTEL_OUTPUT_UNKNOWN:
12214 if (WARN_ON(!HAS_DDI(dev)))
12215 break;
12216 case INTEL_OUTPUT_DISPLAYPORT:
12217 case INTEL_OUTPUT_HDMI:
12218 case INTEL_OUTPUT_EDP:
12219 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12220
12221 /* the same port mustn't appear more than once */
12222 if (used_ports & port_mask)
12223 return false;
12224
12225 used_ports |= port_mask;
12226 default:
12227 break;
12228 }
12229 }
12230
12231 return true;
12232}
12233
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012234static void
12235clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12236{
12237 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012238 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012239 struct intel_dpll_hw_state dpll_hw_state;
12240 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012241 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012242 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012243
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012244 /* FIXME: before the switch to atomic started, a new pipe_config was
12245 * kzalloc'd. Code that depends on any field being zero should be
12246 * fixed, so that the crtc_state can be safely duplicated. For now,
12247 * only fields that are know to not cause problems are preserved. */
12248
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012249 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012250 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012251 shared_dpll = crtc_state->shared_dpll;
12252 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012253 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012254 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012255
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012256 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012257
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012258 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012259 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012260 crtc_state->shared_dpll = shared_dpll;
12261 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012262 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012263 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012264}
12265
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012266static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012267intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012268 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012269{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012270 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012271 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012272 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012273 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012274 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012275 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012276 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012277
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012278 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012279
Daniel Vettere143a212013-07-04 12:01:15 +020012280 pipe_config->cpu_transcoder =
12281 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012282
Imre Deak2960bc92013-07-30 13:36:32 +030012283 /*
12284 * Sanitize sync polarity flags based on requested ones. If neither
12285 * positive or negative polarity is requested, treat this as meaning
12286 * negative polarity.
12287 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012288 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012289 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012290 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012291
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012292 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012293 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012294 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012295
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012296 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12297 pipe_config);
12298 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012299 goto fail;
12300
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012301 /*
12302 * Determine the real pipe dimensions. Note that stereo modes can
12303 * increase the actual pipe size due to the frame doubling and
12304 * insertion of additional space for blanks between the frame. This
12305 * is stored in the crtc timings. We use the requested mode to do this
12306 * computation to clearly distinguish it from the adjusted mode, which
12307 * can be changed by the connectors in the below retry loop.
12308 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012309 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012310 &pipe_config->pipe_src_w,
12311 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012312
Daniel Vettere29c22c2013-02-21 00:00:16 +010012313encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012314 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012315 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012316 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012317
Daniel Vetter135c81b2013-07-21 21:37:09 +020012318 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012319 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12320 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012321
Daniel Vetter7758a112012-07-08 19:40:39 +020012322 /* Pass our mode to the connectors and the CRTC to give them a chance to
12323 * adjust it according to limitations or connector properties, and also
12324 * a chance to reject the mode entirely.
12325 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012326 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012327 if (connector_state->crtc != crtc)
12328 continue;
12329
12330 encoder = to_intel_encoder(connector_state->best_encoder);
12331
Daniel Vetterefea6e82013-07-21 21:36:59 +020012332 if (!(encoder->compute_config(encoder, pipe_config))) {
12333 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012334 goto fail;
12335 }
12336 }
12337
Daniel Vetterff9a6752013-06-01 17:16:21 +020012338 /* Set default port clock if not overwritten by the encoder. Needs to be
12339 * done afterwards in case the encoder adjusts the mode. */
12340 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012341 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012342 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012343
Daniel Vettera43f6e02013-06-07 23:10:32 +020012344 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012345 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012346 DRM_DEBUG_KMS("CRTC fixup failed\n");
12347 goto fail;
12348 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012349
12350 if (ret == RETRY) {
12351 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12352 ret = -EINVAL;
12353 goto fail;
12354 }
12355
12356 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12357 retry = false;
12358 goto encoder_retry;
12359 }
12360
Daniel Vettere8fa4272015-08-12 11:43:34 +020012361 /* Dithering seems to not pass-through bits correctly when it should, so
12362 * only enable it on 6bpc panels. */
12363 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012364 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012365 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012366
Daniel Vetter7758a112012-07-08 19:40:39 +020012367fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012368 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012369}
12370
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012371static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012372intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012373{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012374 struct drm_crtc *crtc;
12375 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012376 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012377
Ville Syrjälä76688512014-01-10 11:28:06 +020012378 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012379 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012380 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012381
12382 /* Update hwmode for vblank functions */
12383 if (crtc->state->active)
12384 crtc->hwmode = crtc->state->adjusted_mode;
12385 else
12386 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012387
12388 /*
12389 * Update legacy state to satisfy fbc code. This can
12390 * be removed when fbc uses the atomic state.
12391 */
12392 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12393 struct drm_plane_state *plane_state = crtc->primary->state;
12394
12395 crtc->primary->fb = plane_state->fb;
12396 crtc->x = plane_state->src_x >> 16;
12397 crtc->y = plane_state->src_y >> 16;
12398 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012399 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012400}
12401
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012402static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012403{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012404 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012405
12406 if (clock1 == clock2)
12407 return true;
12408
12409 if (!clock1 || !clock2)
12410 return false;
12411
12412 diff = abs(clock1 - clock2);
12413
12414 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12415 return true;
12416
12417 return false;
12418}
12419
Daniel Vetter25c5b262012-07-08 22:08:04 +020012420#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12421 list_for_each_entry((intel_crtc), \
12422 &(dev)->mode_config.crtc_list, \
12423 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012424 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012425
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012426static bool
12427intel_compare_m_n(unsigned int m, unsigned int n,
12428 unsigned int m2, unsigned int n2,
12429 bool exact)
12430{
12431 if (m == m2 && n == n2)
12432 return true;
12433
12434 if (exact || !m || !n || !m2 || !n2)
12435 return false;
12436
12437 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12438
12439 if (m > m2) {
12440 while (m > m2) {
12441 m2 <<= 1;
12442 n2 <<= 1;
12443 }
12444 } else if (m < m2) {
12445 while (m < m2) {
12446 m <<= 1;
12447 n <<= 1;
12448 }
12449 }
12450
12451 return m == m2 && n == n2;
12452}
12453
12454static bool
12455intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12456 struct intel_link_m_n *m2_n2,
12457 bool adjust)
12458{
12459 if (m_n->tu == m2_n2->tu &&
12460 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12461 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12462 intel_compare_m_n(m_n->link_m, m_n->link_n,
12463 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12464 if (adjust)
12465 *m2_n2 = *m_n;
12466
12467 return true;
12468 }
12469
12470 return false;
12471}
12472
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012473static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012474intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012475 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012476 struct intel_crtc_state *pipe_config,
12477 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012478{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012479 bool ret = true;
12480
12481#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12482 do { \
12483 if (!adjust) \
12484 DRM_ERROR(fmt, ##__VA_ARGS__); \
12485 else \
12486 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12487 } while (0)
12488
Daniel Vetter66e985c2013-06-05 13:34:20 +020012489#define PIPE_CONF_CHECK_X(name) \
12490 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012491 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012492 "(expected 0x%08x, found 0x%08x)\n", \
12493 current_config->name, \
12494 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012495 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012496 }
12497
Daniel Vetter08a24032013-04-19 11:25:34 +020012498#define PIPE_CONF_CHECK_I(name) \
12499 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012500 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012501 "(expected %i, found %i)\n", \
12502 current_config->name, \
12503 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012504 ret = false; \
12505 }
12506
12507#define PIPE_CONF_CHECK_M_N(name) \
12508 if (!intel_compare_link_m_n(&current_config->name, \
12509 &pipe_config->name,\
12510 adjust)) { \
12511 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12512 "(expected tu %i gmch %i/%i link %i/%i, " \
12513 "found tu %i, gmch %i/%i link %i/%i)\n", \
12514 current_config->name.tu, \
12515 current_config->name.gmch_m, \
12516 current_config->name.gmch_n, \
12517 current_config->name.link_m, \
12518 current_config->name.link_n, \
12519 pipe_config->name.tu, \
12520 pipe_config->name.gmch_m, \
12521 pipe_config->name.gmch_n, \
12522 pipe_config->name.link_m, \
12523 pipe_config->name.link_n); \
12524 ret = false; \
12525 }
12526
12527#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12528 if (!intel_compare_link_m_n(&current_config->name, \
12529 &pipe_config->name, adjust) && \
12530 !intel_compare_link_m_n(&current_config->alt_name, \
12531 &pipe_config->name, adjust)) { \
12532 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12533 "(expected tu %i gmch %i/%i link %i/%i, " \
12534 "or tu %i gmch %i/%i link %i/%i, " \
12535 "found tu %i, gmch %i/%i link %i/%i)\n", \
12536 current_config->name.tu, \
12537 current_config->name.gmch_m, \
12538 current_config->name.gmch_n, \
12539 current_config->name.link_m, \
12540 current_config->name.link_n, \
12541 current_config->alt_name.tu, \
12542 current_config->alt_name.gmch_m, \
12543 current_config->alt_name.gmch_n, \
12544 current_config->alt_name.link_m, \
12545 current_config->alt_name.link_n, \
12546 pipe_config->name.tu, \
12547 pipe_config->name.gmch_m, \
12548 pipe_config->name.gmch_n, \
12549 pipe_config->name.link_m, \
12550 pipe_config->name.link_n); \
12551 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012552 }
12553
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012554/* This is required for BDW+ where there is only one set of registers for
12555 * switching between high and low RR.
12556 * This macro can be used whenever a comparison has to be made between one
12557 * hw state and multiple sw state variables.
12558 */
12559#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12560 if ((current_config->name != pipe_config->name) && \
12561 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012562 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012563 "(expected %i or %i, found %i)\n", \
12564 current_config->name, \
12565 current_config->alt_name, \
12566 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012567 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012568 }
12569
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012570#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12571 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012572 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012573 "(expected %i, found %i)\n", \
12574 current_config->name & (mask), \
12575 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012576 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012577 }
12578
Ville Syrjälä5e550652013-09-06 23:29:07 +030012579#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12580 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012581 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012582 "(expected %i, found %i)\n", \
12583 current_config->name, \
12584 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012585 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012586 }
12587
Daniel Vetterbb760062013-06-06 14:55:52 +020012588#define PIPE_CONF_QUIRK(quirk) \
12589 ((current_config->quirks | pipe_config->quirks) & (quirk))
12590
Daniel Vettereccb1402013-05-22 00:50:22 +020012591 PIPE_CONF_CHECK_I(cpu_transcoder);
12592
Daniel Vetter08a24032013-04-19 11:25:34 +020012593 PIPE_CONF_CHECK_I(has_pch_encoder);
12594 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012595 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012596
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012597 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012598 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012599
12600 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012601 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012602
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012603 PIPE_CONF_CHECK_I(has_drrs);
12604 if (current_config->has_drrs)
12605 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12606 } else
12607 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012608
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012609 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12610 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12611 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12612 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12613 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12614 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012615
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012616 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12617 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12618 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12619 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12620 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12621 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012622
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012623 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012624 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012625 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12626 IS_VALLEYVIEW(dev))
12627 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012628 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012629
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012630 PIPE_CONF_CHECK_I(has_audio);
12631
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012632 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012633 DRM_MODE_FLAG_INTERLACE);
12634
Daniel Vetterbb760062013-06-06 14:55:52 +020012635 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012636 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012637 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012638 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012639 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012640 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012641 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012642 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012643 DRM_MODE_FLAG_NVSYNC);
12644 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012645
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012646 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012647 /* pfit ratios are autocomputed by the hw on gen4+ */
12648 if (INTEL_INFO(dev)->gen < 4)
12649 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012650 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012651
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012652 if (!adjust) {
12653 PIPE_CONF_CHECK_I(pipe_src_w);
12654 PIPE_CONF_CHECK_I(pipe_src_h);
12655
12656 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12657 if (current_config->pch_pfit.enabled) {
12658 PIPE_CONF_CHECK_X(pch_pfit.pos);
12659 PIPE_CONF_CHECK_X(pch_pfit.size);
12660 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012661
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012662 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12663 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012664
Jesse Barnese59150d2014-01-07 13:30:45 -080012665 /* BDW+ don't expose a synchronous way to read the state */
12666 if (IS_HASWELL(dev))
12667 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012668
Ville Syrjälä282740f2013-09-04 18:30:03 +030012669 PIPE_CONF_CHECK_I(double_wide);
12670
Daniel Vetter26804af2014-06-25 22:01:55 +030012671 PIPE_CONF_CHECK_X(ddi_pll_sel);
12672
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012673 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012674 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012675 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012676 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12677 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012678 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012679 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012680 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12681 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12682 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012683
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012684 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12685 PIPE_CONF_CHECK_I(pipe_bpp);
12686
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012687 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012688 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012689
Daniel Vetter66e985c2013-06-05 13:34:20 +020012690#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012691#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012692#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012693#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012694#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012695#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012696#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012697
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012698 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012699}
12700
Damien Lespiau08db6652014-11-04 17:06:52 +000012701static void check_wm_state(struct drm_device *dev)
12702{
12703 struct drm_i915_private *dev_priv = dev->dev_private;
12704 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12705 struct intel_crtc *intel_crtc;
12706 int plane;
12707
12708 if (INTEL_INFO(dev)->gen < 9)
12709 return;
12710
12711 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12712 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12713
12714 for_each_intel_crtc(dev, intel_crtc) {
12715 struct skl_ddb_entry *hw_entry, *sw_entry;
12716 const enum pipe pipe = intel_crtc->pipe;
12717
12718 if (!intel_crtc->active)
12719 continue;
12720
12721 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012722 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012723 hw_entry = &hw_ddb.plane[pipe][plane];
12724 sw_entry = &sw_ddb->plane[pipe][plane];
12725
12726 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12727 continue;
12728
12729 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12730 "(expected (%u,%u), found (%u,%u))\n",
12731 pipe_name(pipe), plane + 1,
12732 sw_entry->start, sw_entry->end,
12733 hw_entry->start, hw_entry->end);
12734 }
12735
12736 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012737 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12738 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012739
12740 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12741 continue;
12742
12743 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12744 "(expected (%u,%u), found (%u,%u))\n",
12745 pipe_name(pipe),
12746 sw_entry->start, sw_entry->end,
12747 hw_entry->start, hw_entry->end);
12748 }
12749}
12750
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012751static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012752check_connector_state(struct drm_device *dev,
12753 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012754{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012755 struct drm_connector_state *old_conn_state;
12756 struct drm_connector *connector;
12757 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012758
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012759 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12760 struct drm_encoder *encoder = connector->encoder;
12761 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012762
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012763 /* This also checks the encoder/connector hw state with the
12764 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012765 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012766
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012767 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012768 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012769 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012770}
12771
12772static void
12773check_encoder_state(struct drm_device *dev)
12774{
12775 struct intel_encoder *encoder;
12776 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012777
Damien Lespiaub2784e12014-08-05 11:29:37 +010012778 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012779 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012780 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012781
12782 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12783 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012784 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012785
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012786 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012787 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012788 continue;
12789 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012790
12791 I915_STATE_WARN(connector->base.state->crtc !=
12792 encoder->base.crtc,
12793 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012794 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012795
Rob Clarke2c719b2014-12-15 13:56:32 -050012796 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012797 "encoder's enabled state mismatch "
12798 "(expected %i, found %i)\n",
12799 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012800
12801 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012802 bool active;
12803
12804 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012805 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012806 "encoder detached but still enabled on pipe %c.\n",
12807 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012808 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012809 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012810}
12811
12812static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012813check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012814{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012815 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012816 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012817 struct drm_crtc_state *old_crtc_state;
12818 struct drm_crtc *crtc;
12819 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012820
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012821 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12823 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012824 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012825
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012826 if (!needs_modeset(crtc->state) &&
12827 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012828 continue;
12829
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012830 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12831 pipe_config = to_intel_crtc_state(old_crtc_state);
12832 memset(pipe_config, 0, sizeof(*pipe_config));
12833 pipe_config->base.crtc = crtc;
12834 pipe_config->base.state = old_state;
12835
12836 DRM_DEBUG_KMS("[CRTC:%d]\n",
12837 crtc->base.id);
12838
12839 active = dev_priv->display.get_pipe_config(intel_crtc,
12840 pipe_config);
12841
12842 /* hw state is inconsistent with the pipe quirk */
12843 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12844 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12845 active = crtc->state->active;
12846
12847 I915_STATE_WARN(crtc->state->active != active,
12848 "crtc active state doesn't match with hw state "
12849 "(expected %i, found %i)\n", crtc->state->active, active);
12850
12851 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12852 "transitional active state does not match atomic hw state "
12853 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12854
12855 for_each_encoder_on_crtc(dev, crtc, encoder) {
12856 enum pipe pipe;
12857
12858 active = encoder->get_hw_state(encoder, &pipe);
12859 I915_STATE_WARN(active != crtc->state->active,
12860 "[ENCODER:%i] active %i with crtc active %i\n",
12861 encoder->base.base.id, active, crtc->state->active);
12862
12863 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12864 "Encoder connected to wrong pipe %c\n",
12865 pipe_name(pipe));
12866
12867 if (active)
12868 encoder->get_config(encoder, pipe_config);
12869 }
12870
12871 if (!crtc->state->active)
12872 continue;
12873
12874 sw_config = to_intel_crtc_state(crtc->state);
12875 if (!intel_pipe_config_compare(dev, sw_config,
12876 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012877 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012878 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012879 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012880 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012881 "[sw state]");
12882 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012883 }
12884}
12885
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012886static void
12887check_shared_dpll_state(struct drm_device *dev)
12888{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012889 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012890 struct intel_crtc *crtc;
12891 struct intel_dpll_hw_state dpll_hw_state;
12892 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012893
12894 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12895 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12896 int enabled_crtcs = 0, active_crtcs = 0;
12897 bool active;
12898
12899 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12900
12901 DRM_DEBUG_KMS("%s\n", pll->name);
12902
12903 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12904
Rob Clarke2c719b2014-12-15 13:56:32 -050012905 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012906 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012907 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012908 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012909 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012910 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012911 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012912 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012913 "pll on state mismatch (expected %i, found %i)\n",
12914 pll->on, active);
12915
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012916 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012917 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012918 enabled_crtcs++;
12919 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12920 active_crtcs++;
12921 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012922 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012923 "pll active crtcs mismatch (expected %i, found %i)\n",
12924 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012925 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012926 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012927 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012928
Rob Clarke2c719b2014-12-15 13:56:32 -050012929 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012930 sizeof(dpll_hw_state)),
12931 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012932 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012933}
12934
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012935static void
12936intel_modeset_check_state(struct drm_device *dev,
12937 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012938{
Damien Lespiau08db6652014-11-04 17:06:52 +000012939 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012940 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012941 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012942 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012943 check_shared_dpll_state(dev);
12944}
12945
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012946void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012947 int dotclock)
12948{
12949 /*
12950 * FDI already provided one idea for the dotclock.
12951 * Yell if the encoder disagrees.
12952 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012953 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012954 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012955 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012956}
12957
Ville Syrjälä80715b22014-05-15 20:23:23 +030012958static void update_scanline_offset(struct intel_crtc *crtc)
12959{
12960 struct drm_device *dev = crtc->base.dev;
12961
12962 /*
12963 * The scanline counter increments at the leading edge of hsync.
12964 *
12965 * On most platforms it starts counting from vtotal-1 on the
12966 * first active line. That means the scanline counter value is
12967 * always one less than what we would expect. Ie. just after
12968 * start of vblank, which also occurs at start of hsync (on the
12969 * last active line), the scanline counter will read vblank_start-1.
12970 *
12971 * On gen2 the scanline counter starts counting from 1 instead
12972 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12973 * to keep the value positive), instead of adding one.
12974 *
12975 * On HSW+ the behaviour of the scanline counter depends on the output
12976 * type. For DP ports it behaves like most other platforms, but on HDMI
12977 * there's an extra 1 line difference. So we need to add two instead of
12978 * one to the value.
12979 */
12980 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012981 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012982 int vtotal;
12983
Ville Syrjälä124abe02015-09-08 13:40:45 +030012984 vtotal = adjusted_mode->crtc_vtotal;
12985 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012986 vtotal /= 2;
12987
12988 crtc->scanline_offset = vtotal - 1;
12989 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012990 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012991 crtc->scanline_offset = 2;
12992 } else
12993 crtc->scanline_offset = 1;
12994}
12995
Maarten Lankhorstad421372015-06-15 12:33:42 +020012996static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012997{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012998 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012999 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013000 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013001 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013002 struct intel_crtc_state *intel_crtc_state;
13003 struct drm_crtc *crtc;
13004 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013005 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013006
13007 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013008 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013009
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013010 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020013011 int dpll;
13012
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013013 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030013014 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013015 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013016
Maarten Lankhorstad421372015-06-15 12:33:42 +020013017 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013018 continue;
13019
Maarten Lankhorstad421372015-06-15 12:33:42 +020013020 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013021
Maarten Lankhorstad421372015-06-15 12:33:42 +020013022 if (!shared_dpll)
13023 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13024
13025 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013026 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013027}
13028
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013029/*
13030 * This implements the workaround described in the "notes" section of the mode
13031 * set sequence documentation. When going from no pipes or single pipe to
13032 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13033 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13034 */
13035static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13036{
13037 struct drm_crtc_state *crtc_state;
13038 struct intel_crtc *intel_crtc;
13039 struct drm_crtc *crtc;
13040 struct intel_crtc_state *first_crtc_state = NULL;
13041 struct intel_crtc_state *other_crtc_state = NULL;
13042 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13043 int i;
13044
13045 /* look at all crtc's that are going to be enabled in during modeset */
13046 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13047 intel_crtc = to_intel_crtc(crtc);
13048
13049 if (!crtc_state->active || !needs_modeset(crtc_state))
13050 continue;
13051
13052 if (first_crtc_state) {
13053 other_crtc_state = to_intel_crtc_state(crtc_state);
13054 break;
13055 } else {
13056 first_crtc_state = to_intel_crtc_state(crtc_state);
13057 first_pipe = intel_crtc->pipe;
13058 }
13059 }
13060
13061 /* No workaround needed? */
13062 if (!first_crtc_state)
13063 return 0;
13064
13065 /* w/a possibly needed, check how many crtc's are already enabled. */
13066 for_each_intel_crtc(state->dev, intel_crtc) {
13067 struct intel_crtc_state *pipe_config;
13068
13069 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13070 if (IS_ERR(pipe_config))
13071 return PTR_ERR(pipe_config);
13072
13073 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13074
13075 if (!pipe_config->base.active ||
13076 needs_modeset(&pipe_config->base))
13077 continue;
13078
13079 /* 2 or more enabled crtcs means no need for w/a */
13080 if (enabled_pipe != INVALID_PIPE)
13081 return 0;
13082
13083 enabled_pipe = intel_crtc->pipe;
13084 }
13085
13086 if (enabled_pipe != INVALID_PIPE)
13087 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13088 else if (other_crtc_state)
13089 other_crtc_state->hsw_workaround_pipe = first_pipe;
13090
13091 return 0;
13092}
13093
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013094static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13095{
13096 struct drm_crtc *crtc;
13097 struct drm_crtc_state *crtc_state;
13098 int ret = 0;
13099
13100 /* add all active pipes to the state */
13101 for_each_crtc(state->dev, crtc) {
13102 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13103 if (IS_ERR(crtc_state))
13104 return PTR_ERR(crtc_state);
13105
13106 if (!crtc_state->active || needs_modeset(crtc_state))
13107 continue;
13108
13109 crtc_state->mode_changed = true;
13110
13111 ret = drm_atomic_add_affected_connectors(state, crtc);
13112 if (ret)
13113 break;
13114
13115 ret = drm_atomic_add_affected_planes(state, crtc);
13116 if (ret)
13117 break;
13118 }
13119
13120 return ret;
13121}
13122
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013123static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013124{
13125 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013126 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013127 int ret;
13128
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013129 if (!check_digital_port_conflicts(state)) {
13130 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13131 return -EINVAL;
13132 }
13133
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013134 /*
13135 * See if the config requires any additional preparation, e.g.
13136 * to adjust global state with pipes off. We need to do this
13137 * here so we can get the modeset_pipe updated config for the new
13138 * mode set on this crtc. For other crtcs we need to use the
13139 * adjusted_mode bits in the crtc directly.
13140 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013141 if (dev_priv->display.modeset_calc_cdclk) {
13142 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013143
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013144 ret = dev_priv->display.modeset_calc_cdclk(state);
13145
13146 cdclk = to_intel_atomic_state(state)->cdclk;
13147 if (!ret && cdclk != dev_priv->cdclk_freq)
13148 ret = intel_modeset_all_pipes(state);
13149
13150 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013151 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013152 } else
13153 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013154
Maarten Lankhorstad421372015-06-15 12:33:42 +020013155 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013156
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013157 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013158 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013159
Maarten Lankhorstad421372015-06-15 12:33:42 +020013160 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013161}
13162
Matt Roperaa363132015-09-24 15:53:18 -070013163/*
13164 * Handle calculation of various watermark data at the end of the atomic check
13165 * phase. The code here should be run after the per-crtc and per-plane 'check'
13166 * handlers to ensure that all derived state has been updated.
13167 */
13168static void calc_watermark_data(struct drm_atomic_state *state)
13169{
13170 struct drm_device *dev = state->dev;
13171 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13172 struct drm_crtc *crtc;
13173 struct drm_crtc_state *cstate;
13174 struct drm_plane *plane;
13175 struct drm_plane_state *pstate;
13176
13177 /*
13178 * Calculate watermark configuration details now that derived
13179 * plane/crtc state is all properly updated.
13180 */
13181 drm_for_each_crtc(crtc, dev) {
13182 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13183 crtc->state;
13184
13185 if (cstate->active)
13186 intel_state->wm_config.num_pipes_active++;
13187 }
13188 drm_for_each_legacy_plane(plane, dev) {
13189 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13190 plane->state;
13191
13192 if (!to_intel_plane_state(pstate)->visible)
13193 continue;
13194
13195 intel_state->wm_config.sprites_enabled = true;
13196 if (pstate->crtc_w != pstate->src_w >> 16 ||
13197 pstate->crtc_h != pstate->src_h >> 16)
13198 intel_state->wm_config.sprites_scaled = true;
13199 }
13200}
13201
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013202/**
13203 * intel_atomic_check - validate state object
13204 * @dev: drm device
13205 * @state: state to validate
13206 */
13207static int intel_atomic_check(struct drm_device *dev,
13208 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013209{
Matt Roperaa363132015-09-24 15:53:18 -070013210 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013211 struct drm_crtc *crtc;
13212 struct drm_crtc_state *crtc_state;
13213 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013214 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013215
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013216 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013217 if (ret)
13218 return ret;
13219
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013220 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013221 struct intel_crtc_state *pipe_config =
13222 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013223
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013224 memset(&to_intel_crtc(crtc)->atomic, 0,
13225 sizeof(struct intel_crtc_atomic_commit));
13226
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013227 /* Catch I915_MODE_FLAG_INHERITED */
13228 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13229 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013230
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013231 if (!crtc_state->enable) {
13232 if (needs_modeset(crtc_state))
13233 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013234 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013235 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013236
Daniel Vetter26495482015-07-15 14:15:52 +020013237 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013238 continue;
13239
Daniel Vetter26495482015-07-15 14:15:52 +020013240 /* FIXME: For only active_changed we shouldn't need to do any
13241 * state recomputation at all. */
13242
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013243 ret = drm_atomic_add_affected_connectors(state, crtc);
13244 if (ret)
13245 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013246
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013247 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013248 if (ret)
13249 return ret;
13250
Jani Nikula73831232015-11-19 10:26:30 +020013251 if (i915.fastboot &&
13252 intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013253 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013254 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013255 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013256 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013257 }
13258
13259 if (needs_modeset(crtc_state)) {
13260 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013261
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013262 ret = drm_atomic_add_affected_planes(state, crtc);
13263 if (ret)
13264 return ret;
13265 }
13266
Daniel Vetter26495482015-07-15 14:15:52 +020013267 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13268 needs_modeset(crtc_state) ?
13269 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013270 }
13271
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013272 if (any_ms) {
13273 ret = intel_modeset_checks(state);
13274
13275 if (ret)
13276 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013277 } else
Matt Roperaa363132015-09-24 15:53:18 -070013278 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013279
Matt Roperaa363132015-09-24 15:53:18 -070013280 ret = drm_atomic_helper_check_planes(state->dev, state);
13281 if (ret)
13282 return ret;
13283
13284 calc_watermark_data(state);
13285
13286 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013287}
13288
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013289static int intel_atomic_prepare_commit(struct drm_device *dev,
13290 struct drm_atomic_state *state,
13291 bool async)
13292{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013293 struct drm_i915_private *dev_priv = dev->dev_private;
13294 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013295 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013296 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013297 struct drm_crtc *crtc;
13298 int i, ret;
13299
13300 if (async) {
13301 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13302 return -EINVAL;
13303 }
13304
13305 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13306 ret = intel_crtc_wait_for_pending_flips(crtc);
13307 if (ret)
13308 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013309
13310 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13311 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013312 }
13313
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013314 ret = mutex_lock_interruptible(&dev->struct_mutex);
13315 if (ret)
13316 return ret;
13317
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013318 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013319 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13320 u32 reset_counter;
13321
13322 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13323 mutex_unlock(&dev->struct_mutex);
13324
13325 for_each_plane_in_state(state, plane, plane_state, i) {
13326 struct intel_plane_state *intel_plane_state =
13327 to_intel_plane_state(plane_state);
13328
13329 if (!intel_plane_state->wait_req)
13330 continue;
13331
13332 ret = __i915_wait_request(intel_plane_state->wait_req,
13333 reset_counter, true,
13334 NULL, NULL);
13335
13336 /* Swallow -EIO errors to allow updates during hw lockup. */
13337 if (ret == -EIO)
13338 ret = 0;
13339
13340 if (ret)
13341 break;
13342 }
13343
13344 if (!ret)
13345 return 0;
13346
13347 mutex_lock(&dev->struct_mutex);
13348 drm_atomic_helper_cleanup_planes(dev, state);
13349 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013350
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013351 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013352 return ret;
13353}
13354
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013355/**
13356 * intel_atomic_commit - commit validated state object
13357 * @dev: DRM device
13358 * @state: the top-level driver state object
13359 * @async: asynchronous commit
13360 *
13361 * This function commits a top-level state object that has been validated
13362 * with drm_atomic_helper_check().
13363 *
13364 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13365 * we can only handle plane-related operations and do not yet support
13366 * asynchronous commit.
13367 *
13368 * RETURNS
13369 * Zero for success or -errno.
13370 */
13371static int intel_atomic_commit(struct drm_device *dev,
13372 struct drm_atomic_state *state,
13373 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013374{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013375 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013376 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013377 struct drm_crtc *crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013378 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013379 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013380 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013381
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013382 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013383 if (ret) {
13384 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013385 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013386 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013387
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013388 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013389 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013390
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013391 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013392 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13393
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013394 if (!needs_modeset(crtc->state))
13395 continue;
13396
13397 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013398 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013399
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013400 if (crtc_state->active) {
13401 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13402 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013403 intel_crtc->active = false;
13404 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013405
13406 /*
13407 * Underruns don't always raise
13408 * interrupts, so check manually.
13409 */
13410 intel_check_cpu_fifo_underruns(dev_priv);
13411 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013412 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013413 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013414
Daniel Vetterea9d7582012-07-10 10:42:52 +020013415 /* Only after disabling all output pipelines that will be changed can we
13416 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013417 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013418
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013419 if (any_ms) {
13420 intel_shared_dpll_commit(state);
13421
13422 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013423 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013424 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013425
Daniel Vettera6778b32012-07-02 09:56:42 +020013426 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013427 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013428 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13429 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013430 bool update_pipe = !modeset &&
13431 to_intel_crtc_state(crtc->state)->update_pipe;
13432 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013433
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013434 if (modeset)
13435 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13436
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013437 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013438 update_scanline_offset(to_intel_crtc(crtc));
13439 dev_priv->display.crtc_enable(crtc);
13440 }
13441
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013442 if (update_pipe) {
13443 put_domains = modeset_get_crtc_power_domains(crtc);
13444
13445 /* make sure intel_modeset_check_state runs */
13446 any_ms = true;
13447 }
13448
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013449 if (!modeset)
13450 intel_pre_plane_update(intel_crtc);
13451
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013452 if (crtc->state->active &&
13453 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013454 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013455
13456 if (put_domains)
13457 modeset_put_power_domains(dev_priv, put_domains);
13458
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013459 intel_post_plane_update(intel_crtc);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013460
13461 if (modeset)
13462 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013463 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013464
Daniel Vettera6778b32012-07-02 09:56:42 +020013465 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013466
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013467 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013468
13469 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013470 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013471 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013472
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013473 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013474 intel_modeset_check_state(dev, state);
13475
13476 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013477
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013478 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013479}
13480
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013481void intel_crtc_restore_mode(struct drm_crtc *crtc)
13482{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013483 struct drm_device *dev = crtc->dev;
13484 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013485 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013486 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013487
13488 state = drm_atomic_state_alloc(dev);
13489 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013490 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013491 crtc->base.id);
13492 return;
13493 }
13494
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013495 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013496
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013497retry:
13498 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13499 ret = PTR_ERR_OR_ZERO(crtc_state);
13500 if (!ret) {
13501 if (!crtc_state->active)
13502 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013503
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013504 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013505 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013506 }
13507
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013508 if (ret == -EDEADLK) {
13509 drm_atomic_state_clear(state);
13510 drm_modeset_backoff(state->acquire_ctx);
13511 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013512 }
13513
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013514 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013515out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013516 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013517}
13518
Daniel Vetter25c5b262012-07-08 22:08:04 +020013519#undef for_each_intel_crtc_masked
13520
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013521static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013522 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013523 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013524 .destroy = intel_crtc_destroy,
13525 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013526 .atomic_duplicate_state = intel_crtc_duplicate_state,
13527 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013528};
13529
Daniel Vetter53589012013-06-05 13:34:16 +020013530static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13531 struct intel_shared_dpll *pll,
13532 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013533{
Daniel Vetter53589012013-06-05 13:34:16 +020013534 uint32_t val;
13535
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013536 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013537 return false;
13538
Daniel Vetter53589012013-06-05 13:34:16 +020013539 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013540 hw_state->dpll = val;
13541 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13542 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013543
13544 return val & DPLL_VCO_ENABLE;
13545}
13546
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013547static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13548 struct intel_shared_dpll *pll)
13549{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013550 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13551 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013552}
13553
Daniel Vettere7b903d2013-06-05 13:34:14 +020013554static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13555 struct intel_shared_dpll *pll)
13556{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013557 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013558 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013559
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013560 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013561
13562 /* Wait for the clocks to stabilize. */
13563 POSTING_READ(PCH_DPLL(pll->id));
13564 udelay(150);
13565
13566 /* The pixel multiplier can only be updated once the
13567 * DPLL is enabled and the clocks are stable.
13568 *
13569 * So write it again.
13570 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013571 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013572 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013573 udelay(200);
13574}
13575
13576static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13577 struct intel_shared_dpll *pll)
13578{
13579 struct drm_device *dev = dev_priv->dev;
13580 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013581
13582 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013583 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013584 if (intel_crtc_to_shared_dpll(crtc) == pll)
13585 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13586 }
13587
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013588 I915_WRITE(PCH_DPLL(pll->id), 0);
13589 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013590 udelay(200);
13591}
13592
Daniel Vetter46edb022013-06-05 13:34:12 +020013593static char *ibx_pch_dpll_names[] = {
13594 "PCH DPLL A",
13595 "PCH DPLL B",
13596};
13597
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013598static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013599{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013600 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013601 int i;
13602
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013603 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013604
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013605 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013606 dev_priv->shared_dplls[i].id = i;
13607 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013608 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013609 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13610 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013611 dev_priv->shared_dplls[i].get_hw_state =
13612 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013613 }
13614}
13615
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013616static void intel_shared_dpll_init(struct drm_device *dev)
13617{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013618 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013619
Daniel Vetter9cd86932014-06-25 22:01:57 +030013620 if (HAS_DDI(dev))
13621 intel_ddi_pll_init(dev);
13622 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013623 ibx_pch_dpll_init(dev);
13624 else
13625 dev_priv->num_shared_dpll = 0;
13626
13627 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013628}
13629
Matt Roper6beb8c232014-12-01 15:40:14 -080013630/**
13631 * intel_prepare_plane_fb - Prepare fb for usage on plane
13632 * @plane: drm plane to prepare for
13633 * @fb: framebuffer to prepare for presentation
13634 *
13635 * Prepares a framebuffer for usage on a display plane. Generally this
13636 * involves pinning the underlying object and updating the frontbuffer tracking
13637 * bits. Some older platforms need special physical address handling for
13638 * cursor planes.
13639 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013640 * Must be called with struct_mutex held.
13641 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013642 * Returns 0 on success, negative error code on failure.
13643 */
13644int
13645intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013646 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013647{
13648 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013649 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013650 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013651 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013652 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013653 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013654
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013655 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013656 return 0;
13657
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013658 if (old_obj) {
13659 struct drm_crtc_state *crtc_state =
13660 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13661
13662 /* Big Hammer, we also need to ensure that any pending
13663 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13664 * current scanout is retired before unpinning the old
13665 * framebuffer. Note that we rely on userspace rendering
13666 * into the buffer attached to the pipe they are waiting
13667 * on. If not, userspace generates a GPU hang with IPEHR
13668 * point to the MI_WAIT_FOR_EVENT.
13669 *
13670 * This should only fail upon a hung GPU, in which case we
13671 * can safely continue.
13672 */
13673 if (needs_modeset(crtc_state))
13674 ret = i915_gem_object_wait_rendering(old_obj, true);
13675
13676 /* Swallow -EIO errors to allow updates during hw lockup. */
13677 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013678 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013679 }
13680
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013681 if (!obj) {
13682 ret = 0;
13683 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013684 INTEL_INFO(dev)->cursor_needs_physical) {
13685 int align = IS_I830(dev) ? 16 * 1024 : 256;
13686 ret = i915_gem_object_attach_phys(obj, align);
13687 if (ret)
13688 DRM_DEBUG_KMS("failed to attach phys object\n");
13689 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013690 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013691 }
13692
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013693 if (ret == 0) {
13694 if (obj) {
13695 struct intel_plane_state *plane_state =
13696 to_intel_plane_state(new_state);
13697
13698 i915_gem_request_assign(&plane_state->wait_req,
13699 obj->last_write_req);
13700 }
13701
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013702 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013703 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013704
Matt Roper6beb8c232014-12-01 15:40:14 -080013705 return ret;
13706}
13707
Matt Roper38f3ce32014-12-02 07:45:25 -080013708/**
13709 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13710 * @plane: drm plane to clean up for
13711 * @fb: old framebuffer that was on plane
13712 *
13713 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013714 *
13715 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013716 */
13717void
13718intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013719 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013720{
13721 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013722 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013723 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013724 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13725 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013726
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013727 old_intel_state = to_intel_plane_state(old_state);
13728
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013729 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013730 return;
13731
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013732 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13733 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013734 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013735
13736 /* prepare_fb aborted? */
13737 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13738 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13739 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013740
13741 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13742
Matt Roper465c1202014-05-29 08:06:54 -070013743}
13744
Chandra Konduru6156a452015-04-27 13:48:39 -070013745int
13746skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13747{
13748 int max_scale;
13749 struct drm_device *dev;
13750 struct drm_i915_private *dev_priv;
13751 int crtc_clock, cdclk;
13752
13753 if (!intel_crtc || !crtc_state)
13754 return DRM_PLANE_HELPER_NO_SCALING;
13755
13756 dev = intel_crtc->base.dev;
13757 dev_priv = dev->dev_private;
13758 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013759 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013760
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013761 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013762 return DRM_PLANE_HELPER_NO_SCALING;
13763
13764 /*
13765 * skl max scale is lower of:
13766 * close to 3 but not 3, -1 is for that purpose
13767 * or
13768 * cdclk/crtc_clock
13769 */
13770 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13771
13772 return max_scale;
13773}
13774
Matt Roper465c1202014-05-29 08:06:54 -070013775static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013776intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013777 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013778 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013779{
Matt Roper2b875c22014-12-01 15:40:13 -080013780 struct drm_crtc *crtc = state->base.crtc;
13781 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013782 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013783 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13784 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013785
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013786 /* use scaler when colorkey is not required */
13787 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013788 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013789 min_scale = 1;
13790 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013791 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013792 }
Sonika Jindald8106362015-04-10 14:37:28 +053013793
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013794 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13795 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013796 min_scale, max_scale,
13797 can_position, true,
13798 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013799}
13800
Gustavo Padovan14af2932014-10-24 14:51:31 +010013801static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013802intel_commit_primary_plane(struct drm_plane *plane,
13803 struct intel_plane_state *state)
13804{
Matt Roper2b875c22014-12-01 15:40:13 -080013805 struct drm_crtc *crtc = state->base.crtc;
13806 struct drm_framebuffer *fb = state->base.fb;
13807 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013808 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013809
Matt Roperea2c67b2014-12-23 10:41:52 -080013810 crtc = crtc ? crtc : plane->crtc;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013811
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013812 dev_priv->display.update_primary_plane(crtc, fb,
13813 state->src.x1 >> 16,
13814 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013815}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013816
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013817static void
13818intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013819 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013820{
13821 struct drm_device *dev = plane->dev;
13822 struct drm_i915_private *dev_priv = dev->dev_private;
13823
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013824 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13825}
13826
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013827static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13828 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013829{
13830 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013832 struct intel_crtc_state *old_intel_state =
13833 to_intel_crtc_state(old_crtc_state);
13834 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013835
Ville Syrjäläf015c552015-06-24 22:00:02 +030013836 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013837 intel_update_watermarks(crtc);
13838
Matt Roperc34c9ee2014-12-23 10:41:50 -080013839 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013840 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013841
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013842 if (modeset)
13843 return;
13844
13845 if (to_intel_crtc_state(crtc->state)->update_pipe)
13846 intel_update_pipe_config(intel_crtc, old_intel_state);
13847 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013848 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013849}
13850
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013851static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13852 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013853{
Matt Roper32b7eee2014-12-24 07:59:06 -080013854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013855
Maarten Lankhorst62852622015-09-23 16:29:38 +020013856 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013857}
13858
Matt Ropercf4c7c12014-12-04 10:27:42 -080013859/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013860 * intel_plane_destroy - destroy a plane
13861 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013862 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013863 * Common destruction function for all types of planes (primary, cursor,
13864 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013865 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013866void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013867{
13868 struct intel_plane *intel_plane = to_intel_plane(plane);
13869 drm_plane_cleanup(plane);
13870 kfree(intel_plane);
13871}
13872
Matt Roper65a3fea2015-01-21 16:35:42 -080013873const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013874 .update_plane = drm_atomic_helper_update_plane,
13875 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013876 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013877 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013878 .atomic_get_property = intel_plane_atomic_get_property,
13879 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013880 .atomic_duplicate_state = intel_plane_duplicate_state,
13881 .atomic_destroy_state = intel_plane_destroy_state,
13882
Matt Roper465c1202014-05-29 08:06:54 -070013883};
13884
13885static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13886 int pipe)
13887{
13888 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013889 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013890 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013891 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013892
13893 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13894 if (primary == NULL)
13895 return NULL;
13896
Matt Roper8e7d6882015-01-21 16:35:41 -080013897 state = intel_create_plane_state(&primary->base);
13898 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013899 kfree(primary);
13900 return NULL;
13901 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013902 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013903
Matt Roper465c1202014-05-29 08:06:54 -070013904 primary->can_scale = false;
13905 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013906 if (INTEL_INFO(dev)->gen >= 9) {
13907 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013908 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013909 }
Matt Roper465c1202014-05-29 08:06:54 -070013910 primary->pipe = pipe;
13911 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013912 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013913 primary->check_plane = intel_check_primary_plane;
13914 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013915 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013916 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13917 primary->plane = !pipe;
13918
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013919 if (INTEL_INFO(dev)->gen >= 9) {
13920 intel_primary_formats = skl_primary_formats;
13921 num_formats = ARRAY_SIZE(skl_primary_formats);
13922 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013923 intel_primary_formats = i965_primary_formats;
13924 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013925 } else {
13926 intel_primary_formats = i8xx_primary_formats;
13927 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013928 }
13929
13930 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013931 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013932 intel_primary_formats, num_formats,
13933 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013934
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013935 if (INTEL_INFO(dev)->gen >= 4)
13936 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013937
Matt Roperea2c67b2014-12-23 10:41:52 -080013938 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13939
Matt Roper465c1202014-05-29 08:06:54 -070013940 return &primary->base;
13941}
13942
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013943void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13944{
13945 if (!dev->mode_config.rotation_property) {
13946 unsigned long flags = BIT(DRM_ROTATE_0) |
13947 BIT(DRM_ROTATE_180);
13948
13949 if (INTEL_INFO(dev)->gen >= 9)
13950 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13951
13952 dev->mode_config.rotation_property =
13953 drm_mode_create_rotation_property(dev, flags);
13954 }
13955 if (dev->mode_config.rotation_property)
13956 drm_object_attach_property(&plane->base.base,
13957 dev->mode_config.rotation_property,
13958 plane->base.state->rotation);
13959}
13960
Matt Roper3d7d6512014-06-10 08:28:13 -070013961static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013962intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013963 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013964 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013965{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013966 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013967 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013968 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013969 unsigned stride;
13970 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013971
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013972 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13973 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013974 DRM_PLANE_HELPER_NO_SCALING,
13975 DRM_PLANE_HELPER_NO_SCALING,
13976 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013977 if (ret)
13978 return ret;
13979
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013980 /* if we want to turn off the cursor ignore width and height */
13981 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013982 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013983
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013984 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013985 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013986 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13987 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013988 return -EINVAL;
13989 }
13990
Matt Roperea2c67b2014-12-23 10:41:52 -080013991 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13992 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013993 DRM_DEBUG_KMS("buffer is too small\n");
13994 return -ENOMEM;
13995 }
13996
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013997 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013998 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013999 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014000 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014001
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014002 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014003}
14004
Matt Roperf4a2cf22014-12-01 15:40:12 -080014005static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014006intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014007 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014008{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014009 intel_crtc_update_cursor(crtc, false);
14010}
14011
14012static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030014013intel_commit_cursor_plane(struct drm_plane *plane,
14014 struct intel_plane_state *state)
14015{
Matt Roper2b875c22014-12-01 15:40:13 -080014016 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080014017 struct drm_device *dev = plane->dev;
14018 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014019 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014020 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014021
Matt Roperea2c67b2014-12-23 10:41:52 -080014022 crtc = crtc ? crtc : plane->crtc;
14023 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070014024
Gustavo Padovana912f122014-12-01 15:40:10 -080014025 if (intel_crtc->cursor_bo == obj)
14026 goto update;
14027
Matt Roperf4a2cf22014-12-01 15:40:12 -080014028 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014029 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014030 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014031 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014032 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014033 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014034
Gustavo Padovana912f122014-12-01 15:40:10 -080014035 intel_crtc->cursor_addr = addr;
14036 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080014037
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020014038update:
Maarten Lankhorst62852622015-09-23 16:29:38 +020014039 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070014040}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014041
Matt Roper3d7d6512014-06-10 08:28:13 -070014042static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14043 int pipe)
14044{
14045 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014046 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014047
14048 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14049 if (cursor == NULL)
14050 return NULL;
14051
Matt Roper8e7d6882015-01-21 16:35:41 -080014052 state = intel_create_plane_state(&cursor->base);
14053 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014054 kfree(cursor);
14055 return NULL;
14056 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014057 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014058
Matt Roper3d7d6512014-06-10 08:28:13 -070014059 cursor->can_scale = false;
14060 cursor->max_downscale = 1;
14061 cursor->pipe = pipe;
14062 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014063 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014064 cursor->check_plane = intel_check_cursor_plane;
14065 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014066 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014067
14068 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014069 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014070 intel_cursor_formats,
14071 ARRAY_SIZE(intel_cursor_formats),
14072 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014073
14074 if (INTEL_INFO(dev)->gen >= 4) {
14075 if (!dev->mode_config.rotation_property)
14076 dev->mode_config.rotation_property =
14077 drm_mode_create_rotation_property(dev,
14078 BIT(DRM_ROTATE_0) |
14079 BIT(DRM_ROTATE_180));
14080 if (dev->mode_config.rotation_property)
14081 drm_object_attach_property(&cursor->base.base,
14082 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014083 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014084 }
14085
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014086 if (INTEL_INFO(dev)->gen >=9)
14087 state->scaler_id = -1;
14088
Matt Roperea2c67b2014-12-23 10:41:52 -080014089 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14090
Matt Roper3d7d6512014-06-10 08:28:13 -070014091 return &cursor->base;
14092}
14093
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014094static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14095 struct intel_crtc_state *crtc_state)
14096{
14097 int i;
14098 struct intel_scaler *intel_scaler;
14099 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14100
14101 for (i = 0; i < intel_crtc->num_scalers; i++) {
14102 intel_scaler = &scaler_state->scalers[i];
14103 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014104 intel_scaler->mode = PS_SCALER_MODE_DYN;
14105 }
14106
14107 scaler_state->scaler_id = -1;
14108}
14109
Hannes Ederb358d0a2008-12-18 21:18:47 +010014110static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014111{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014112 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014113 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014114 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014115 struct drm_plane *primary = NULL;
14116 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014117 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014118
Daniel Vetter955382f2013-09-19 14:05:45 +020014119 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014120 if (intel_crtc == NULL)
14121 return;
14122
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014123 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14124 if (!crtc_state)
14125 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014126 intel_crtc->config = crtc_state;
14127 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014128 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014129
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014130 /* initialize shared scalers */
14131 if (INTEL_INFO(dev)->gen >= 9) {
14132 if (pipe == PIPE_C)
14133 intel_crtc->num_scalers = 1;
14134 else
14135 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14136
14137 skl_init_scalers(dev, intel_crtc, crtc_state);
14138 }
14139
Matt Roper465c1202014-05-29 08:06:54 -070014140 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014141 if (!primary)
14142 goto fail;
14143
14144 cursor = intel_cursor_plane_create(dev, pipe);
14145 if (!cursor)
14146 goto fail;
14147
Matt Roper465c1202014-05-29 08:06:54 -070014148 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014149 cursor, &intel_crtc_funcs);
14150 if (ret)
14151 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014152
14153 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014154 for (i = 0; i < 256; i++) {
14155 intel_crtc->lut_r[i] = i;
14156 intel_crtc->lut_g[i] = i;
14157 intel_crtc->lut_b[i] = i;
14158 }
14159
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014160 /*
14161 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014162 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014163 */
Jesse Barnes80824002009-09-10 15:28:06 -070014164 intel_crtc->pipe = pipe;
14165 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014166 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014167 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014168 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014169 }
14170
Chris Wilson4b0e3332014-05-30 16:35:26 +030014171 intel_crtc->cursor_base = ~0;
14172 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014173 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014174
Ville Syrjälä852eb002015-06-24 22:00:07 +030014175 intel_crtc->wm.cxsr_allowed = true;
14176
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014177 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14178 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14179 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14180 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14181
Jesse Barnes79e53942008-11-07 14:24:08 -080014182 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014183
14184 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014185 return;
14186
14187fail:
14188 if (primary)
14189 drm_plane_cleanup(primary);
14190 if (cursor)
14191 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014192 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014193 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014194}
14195
Jesse Barnes752aa882013-10-31 18:55:49 +020014196enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14197{
14198 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014199 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014200
Rob Clark51fd3712013-11-19 12:10:12 -050014201 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014202
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014203 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014204 return INVALID_PIPE;
14205
14206 return to_intel_crtc(encoder->crtc)->pipe;
14207}
14208
Carl Worth08d7b3d2009-04-29 14:43:54 -070014209int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014210 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014211{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014212 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014213 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014214 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014215
Rob Clark7707e652014-07-17 23:30:04 -040014216 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014217
Rob Clark7707e652014-07-17 23:30:04 -040014218 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014219 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014220 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014221 }
14222
Rob Clark7707e652014-07-17 23:30:04 -040014223 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014224 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014225
Daniel Vetterc05422d2009-08-11 16:05:30 +020014226 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014227}
14228
Daniel Vetter66a92782012-07-12 20:08:18 +020014229static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014230{
Daniel Vetter66a92782012-07-12 20:08:18 +020014231 struct drm_device *dev = encoder->base.dev;
14232 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014233 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014234 int entry = 0;
14235
Damien Lespiaub2784e12014-08-05 11:29:37 +010014236 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014237 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014238 index_mask |= (1 << entry);
14239
Jesse Barnes79e53942008-11-07 14:24:08 -080014240 entry++;
14241 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014242
Jesse Barnes79e53942008-11-07 14:24:08 -080014243 return index_mask;
14244}
14245
Chris Wilson4d302442010-12-14 19:21:29 +000014246static bool has_edp_a(struct drm_device *dev)
14247{
14248 struct drm_i915_private *dev_priv = dev->dev_private;
14249
14250 if (!IS_MOBILE(dev))
14251 return false;
14252
14253 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14254 return false;
14255
Damien Lespiaue3589902014-02-07 19:12:50 +000014256 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014257 return false;
14258
14259 return true;
14260}
14261
Jesse Barnes84b4e042014-06-25 08:24:29 -070014262static bool intel_crt_present(struct drm_device *dev)
14263{
14264 struct drm_i915_private *dev_priv = dev->dev_private;
14265
Damien Lespiau884497e2013-12-03 13:56:23 +000014266 if (INTEL_INFO(dev)->gen >= 9)
14267 return false;
14268
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014269 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014270 return false;
14271
14272 if (IS_CHERRYVIEW(dev))
14273 return false;
14274
14275 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14276 return false;
14277
14278 return true;
14279}
14280
Jesse Barnes79e53942008-11-07 14:24:08 -080014281static void intel_setup_outputs(struct drm_device *dev)
14282{
Eric Anholt725e30a2009-01-22 13:01:02 -080014283 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014284 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014285 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014286
Daniel Vetterc9093352013-06-06 22:22:47 +020014287 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014288
Jesse Barnes84b4e042014-06-25 08:24:29 -070014289 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014290 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014291
Vandana Kannanc776eb22014-08-19 12:05:01 +053014292 if (IS_BROXTON(dev)) {
14293 /*
14294 * FIXME: Broxton doesn't support port detection via the
14295 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14296 * detect the ports.
14297 */
14298 intel_ddi_init(dev, PORT_A);
14299 intel_ddi_init(dev, PORT_B);
14300 intel_ddi_init(dev, PORT_C);
14301 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014302 int found;
14303
Jesse Barnesde31fac2015-03-06 15:53:32 -080014304 /*
14305 * Haswell uses DDI functions to detect digital outputs.
14306 * On SKL pre-D0 the strap isn't connected, so we assume
14307 * it's there.
14308 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014309 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014310 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014311 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014312 intel_ddi_init(dev, PORT_A);
14313
14314 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14315 * register */
14316 found = I915_READ(SFUSE_STRAP);
14317
14318 if (found & SFUSE_STRAP_DDIB_DETECTED)
14319 intel_ddi_init(dev, PORT_B);
14320 if (found & SFUSE_STRAP_DDIC_DETECTED)
14321 intel_ddi_init(dev, PORT_C);
14322 if (found & SFUSE_STRAP_DDID_DETECTED)
14323 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014324 /*
14325 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14326 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014327 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014328 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14329 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14330 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14331 intel_ddi_init(dev, PORT_E);
14332
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014333 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014334 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014335 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014336
14337 if (has_edp_a(dev))
14338 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014339
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014340 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014341 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014342 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014343 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014344 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014345 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014346 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014347 }
14348
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014349 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014350 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014351
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014352 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014353 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014354
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014355 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014356 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014357
Daniel Vetter270b3042012-10-27 15:52:05 +020014358 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014359 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014360 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014361 /*
14362 * The DP_DETECTED bit is the latched state of the DDC
14363 * SDA pin at boot. However since eDP doesn't require DDC
14364 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14365 * eDP ports may have been muxed to an alternate function.
14366 * Thus we can't rely on the DP_DETECTED bit alone to detect
14367 * eDP ports. Consult the VBT as well as DP_DETECTED to
14368 * detect eDP ports.
14369 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014370 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014371 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014372 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14373 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014374 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014375 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014376
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014377 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014378 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014379 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14380 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014381 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014382 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014383
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014384 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014385 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014386 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14387 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14388 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14389 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014390 }
14391
Jani Nikula3cfca972013-08-27 15:12:26 +030014392 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014393 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014394 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014395
Paulo Zanonie2debe92013-02-18 19:00:27 -030014396 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014397 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014398 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014399 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014400 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014401 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014402 }
Ma Ling27185ae2009-08-24 13:50:23 +080014403
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014404 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014405 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014406 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014407
14408 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014409
Paulo Zanonie2debe92013-02-18 19:00:27 -030014410 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014411 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014412 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014413 }
Ma Ling27185ae2009-08-24 13:50:23 +080014414
Paulo Zanonie2debe92013-02-18 19:00:27 -030014415 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014416
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014417 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014418 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014419 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014420 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014421 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014422 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014423 }
Ma Ling27185ae2009-08-24 13:50:23 +080014424
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014425 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014426 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014427 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014428 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014429 intel_dvo_init(dev);
14430
Zhenyu Wang103a1962009-11-27 11:44:36 +080014431 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014432 intel_tv_init(dev);
14433
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014434 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014435
Damien Lespiaub2784e12014-08-05 11:29:37 +010014436 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014437 encoder->base.possible_crtcs = encoder->crtc_mask;
14438 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014439 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014440 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014441
Paulo Zanonidde86e22012-12-01 12:04:25 -020014442 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014443
14444 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014445}
14446
14447static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14448{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014449 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014450 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014451
Daniel Vetteref2d6332014-02-10 18:00:38 +010014452 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014453 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014454 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014455 drm_gem_object_unreference(&intel_fb->obj->base);
14456 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014457 kfree(intel_fb);
14458}
14459
14460static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014461 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014462 unsigned int *handle)
14463{
14464 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014465 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014466
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014467 if (obj->userptr.mm) {
14468 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14469 return -EINVAL;
14470 }
14471
Chris Wilson05394f32010-11-08 19:18:58 +000014472 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014473}
14474
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014475static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14476 struct drm_file *file,
14477 unsigned flags, unsigned color,
14478 struct drm_clip_rect *clips,
14479 unsigned num_clips)
14480{
14481 struct drm_device *dev = fb->dev;
14482 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14483 struct drm_i915_gem_object *obj = intel_fb->obj;
14484
14485 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014486 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014487 mutex_unlock(&dev->struct_mutex);
14488
14489 return 0;
14490}
14491
Jesse Barnes79e53942008-11-07 14:24:08 -080014492static const struct drm_framebuffer_funcs intel_fb_funcs = {
14493 .destroy = intel_user_framebuffer_destroy,
14494 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014495 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014496};
14497
Damien Lespiaub3218032015-02-27 11:15:18 +000014498static
14499u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14500 uint32_t pixel_format)
14501{
14502 u32 gen = INTEL_INFO(dev)->gen;
14503
14504 if (gen >= 9) {
14505 /* "The stride in bytes must not exceed the of the size of 8K
14506 * pixels and 32K bytes."
14507 */
14508 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14509 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14510 return 32*1024;
14511 } else if (gen >= 4) {
14512 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14513 return 16*1024;
14514 else
14515 return 32*1024;
14516 } else if (gen >= 3) {
14517 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14518 return 8*1024;
14519 else
14520 return 16*1024;
14521 } else {
14522 /* XXX DSPC is limited to 4k tiled */
14523 return 8*1024;
14524 }
14525}
14526
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014527static int intel_framebuffer_init(struct drm_device *dev,
14528 struct intel_framebuffer *intel_fb,
14529 struct drm_mode_fb_cmd2 *mode_cmd,
14530 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014531{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014532 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014533 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014534 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014535
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014536 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14537
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014538 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14539 /* Enforce that fb modifier and tiling mode match, but only for
14540 * X-tiled. This is needed for FBC. */
14541 if (!!(obj->tiling_mode == I915_TILING_X) !=
14542 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14543 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14544 return -EINVAL;
14545 }
14546 } else {
14547 if (obj->tiling_mode == I915_TILING_X)
14548 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14549 else if (obj->tiling_mode == I915_TILING_Y) {
14550 DRM_DEBUG("No Y tiling for legacy addfb\n");
14551 return -EINVAL;
14552 }
14553 }
14554
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014555 /* Passed in modifier sanity checking. */
14556 switch (mode_cmd->modifier[0]) {
14557 case I915_FORMAT_MOD_Y_TILED:
14558 case I915_FORMAT_MOD_Yf_TILED:
14559 if (INTEL_INFO(dev)->gen < 9) {
14560 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14561 mode_cmd->modifier[0]);
14562 return -EINVAL;
14563 }
14564 case DRM_FORMAT_MOD_NONE:
14565 case I915_FORMAT_MOD_X_TILED:
14566 break;
14567 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014568 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14569 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014570 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014571 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014572
Damien Lespiaub3218032015-02-27 11:15:18 +000014573 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14574 mode_cmd->pixel_format);
14575 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14576 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14577 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014578 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014579 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014580
Damien Lespiaub3218032015-02-27 11:15:18 +000014581 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14582 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014583 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014584 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14585 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014586 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014587 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014588 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014589 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014590
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014591 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014592 mode_cmd->pitches[0] != obj->stride) {
14593 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14594 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014595 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014596 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014597
Ville Syrjälä57779d02012-10-31 17:50:14 +020014598 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014599 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014600 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014601 case DRM_FORMAT_RGB565:
14602 case DRM_FORMAT_XRGB8888:
14603 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014604 break;
14605 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014606 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014607 DRM_DEBUG("unsupported pixel format: %s\n",
14608 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014609 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014610 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014611 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014612 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014613 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14614 DRM_DEBUG("unsupported pixel format: %s\n",
14615 drm_get_format_name(mode_cmd->pixel_format));
14616 return -EINVAL;
14617 }
14618 break;
14619 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014620 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014621 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014622 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014623 DRM_DEBUG("unsupported pixel format: %s\n",
14624 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014625 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014626 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014627 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014628 case DRM_FORMAT_ABGR2101010:
14629 if (!IS_VALLEYVIEW(dev)) {
14630 DRM_DEBUG("unsupported pixel format: %s\n",
14631 drm_get_format_name(mode_cmd->pixel_format));
14632 return -EINVAL;
14633 }
14634 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014635 case DRM_FORMAT_YUYV:
14636 case DRM_FORMAT_UYVY:
14637 case DRM_FORMAT_YVYU:
14638 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014639 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014640 DRM_DEBUG("unsupported pixel format: %s\n",
14641 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014642 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014643 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014644 break;
14645 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014646 DRM_DEBUG("unsupported pixel format: %s\n",
14647 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014648 return -EINVAL;
14649 }
14650
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014651 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14652 if (mode_cmd->offsets[0] != 0)
14653 return -EINVAL;
14654
Damien Lespiauec2c9812015-01-20 12:51:45 +000014655 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014656 mode_cmd->pixel_format,
14657 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014658 /* FIXME drm helper for size checks (especially planar formats)? */
14659 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14660 return -EINVAL;
14661
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014662 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14663 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014664 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014665
Jesse Barnes79e53942008-11-07 14:24:08 -080014666 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14667 if (ret) {
14668 DRM_ERROR("framebuffer init failed %d\n", ret);
14669 return ret;
14670 }
14671
Jesse Barnes79e53942008-11-07 14:24:08 -080014672 return 0;
14673}
14674
Jesse Barnes79e53942008-11-07 14:24:08 -080014675static struct drm_framebuffer *
14676intel_user_framebuffer_create(struct drm_device *dev,
14677 struct drm_file *filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014678 struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014679{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014680 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014681 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014682 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014683
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014684 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014685 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014686 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014687 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014688
Daniel Vetter92907cb2015-11-23 09:04:05 +010014689 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014690 if (IS_ERR(fb))
14691 drm_gem_object_unreference_unlocked(&obj->base);
14692
14693 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014694}
14695
Daniel Vetter06957262015-08-10 13:34:08 +020014696#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014697static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014698{
14699}
14700#endif
14701
Jesse Barnes79e53942008-11-07 14:24:08 -080014702static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014703 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014704 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014705 .atomic_check = intel_atomic_check,
14706 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014707 .atomic_state_alloc = intel_atomic_state_alloc,
14708 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014709};
14710
Jesse Barnese70236a2009-09-21 10:42:27 -070014711/* Set up chip specific display functions */
14712static void intel_init_display(struct drm_device *dev)
14713{
14714 struct drm_i915_private *dev_priv = dev->dev_private;
14715
Daniel Vetteree9300b2013-06-03 22:40:22 +020014716 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14717 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014718 else if (IS_CHERRYVIEW(dev))
14719 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014720 else if (IS_VALLEYVIEW(dev))
14721 dev_priv->display.find_dpll = vlv_find_best_dpll;
14722 else if (IS_PINEVIEW(dev))
14723 dev_priv->display.find_dpll = pnv_find_best_dpll;
14724 else
14725 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14726
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014727 if (INTEL_INFO(dev)->gen >= 9) {
14728 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014729 dev_priv->display.get_initial_plane_config =
14730 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014731 dev_priv->display.crtc_compute_clock =
14732 haswell_crtc_compute_clock;
14733 dev_priv->display.crtc_enable = haswell_crtc_enable;
14734 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014735 dev_priv->display.update_primary_plane =
14736 skylake_update_primary_plane;
14737 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014738 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014739 dev_priv->display.get_initial_plane_config =
14740 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014741 dev_priv->display.crtc_compute_clock =
14742 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014743 dev_priv->display.crtc_enable = haswell_crtc_enable;
14744 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014745 dev_priv->display.update_primary_plane =
14746 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014747 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014748 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014749 dev_priv->display.get_initial_plane_config =
14750 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014751 dev_priv->display.crtc_compute_clock =
14752 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014753 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14754 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014755 dev_priv->display.update_primary_plane =
14756 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014757 } else if (IS_VALLEYVIEW(dev)) {
14758 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014759 dev_priv->display.get_initial_plane_config =
14760 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014761 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014762 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14763 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014764 dev_priv->display.update_primary_plane =
14765 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014766 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014767 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014768 dev_priv->display.get_initial_plane_config =
14769 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014770 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014771 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14772 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014773 dev_priv->display.update_primary_plane =
14774 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014775 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014776
Jesse Barnese70236a2009-09-21 10:42:27 -070014777 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014778 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014779 dev_priv->display.get_display_clock_speed =
14780 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014781 else if (IS_BROXTON(dev))
14782 dev_priv->display.get_display_clock_speed =
14783 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014784 else if (IS_BROADWELL(dev))
14785 dev_priv->display.get_display_clock_speed =
14786 broadwell_get_display_clock_speed;
14787 else if (IS_HASWELL(dev))
14788 dev_priv->display.get_display_clock_speed =
14789 haswell_get_display_clock_speed;
14790 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014791 dev_priv->display.get_display_clock_speed =
14792 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014793 else if (IS_GEN5(dev))
14794 dev_priv->display.get_display_clock_speed =
14795 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014796 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014797 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014798 dev_priv->display.get_display_clock_speed =
14799 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014800 else if (IS_GM45(dev))
14801 dev_priv->display.get_display_clock_speed =
14802 gm45_get_display_clock_speed;
14803 else if (IS_CRESTLINE(dev))
14804 dev_priv->display.get_display_clock_speed =
14805 i965gm_get_display_clock_speed;
14806 else if (IS_PINEVIEW(dev))
14807 dev_priv->display.get_display_clock_speed =
14808 pnv_get_display_clock_speed;
14809 else if (IS_G33(dev) || IS_G4X(dev))
14810 dev_priv->display.get_display_clock_speed =
14811 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014812 else if (IS_I915G(dev))
14813 dev_priv->display.get_display_clock_speed =
14814 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014815 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014816 dev_priv->display.get_display_clock_speed =
14817 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014818 else if (IS_PINEVIEW(dev))
14819 dev_priv->display.get_display_clock_speed =
14820 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014821 else if (IS_I915GM(dev))
14822 dev_priv->display.get_display_clock_speed =
14823 i915gm_get_display_clock_speed;
14824 else if (IS_I865G(dev))
14825 dev_priv->display.get_display_clock_speed =
14826 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014827 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014828 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014829 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014830 else { /* 830 */
14831 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014832 dev_priv->display.get_display_clock_speed =
14833 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014834 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014835
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014836 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014837 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014838 } else if (IS_GEN6(dev)) {
14839 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014840 } else if (IS_IVYBRIDGE(dev)) {
14841 /* FIXME: detect B0+ stepping and use auto training */
14842 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014843 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014844 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014845 if (IS_BROADWELL(dev)) {
14846 dev_priv->display.modeset_commit_cdclk =
14847 broadwell_modeset_commit_cdclk;
14848 dev_priv->display.modeset_calc_cdclk =
14849 broadwell_modeset_calc_cdclk;
14850 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014851 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014852 dev_priv->display.modeset_commit_cdclk =
14853 valleyview_modeset_commit_cdclk;
14854 dev_priv->display.modeset_calc_cdclk =
14855 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014856 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014857 dev_priv->display.modeset_commit_cdclk =
14858 broxton_modeset_commit_cdclk;
14859 dev_priv->display.modeset_calc_cdclk =
14860 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014861 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014862
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014863 switch (INTEL_INFO(dev)->gen) {
14864 case 2:
14865 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14866 break;
14867
14868 case 3:
14869 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14870 break;
14871
14872 case 4:
14873 case 5:
14874 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14875 break;
14876
14877 case 6:
14878 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14879 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014880 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014881 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014882 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14883 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014884 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014885 /* Drop through - unsupported since execlist only. */
14886 default:
14887 /* Default just returns -ENODEV to indicate unsupported */
14888 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014889 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014890
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014891 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014892}
14893
Jesse Barnesb690e962010-07-19 13:53:12 -070014894/*
14895 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14896 * resume, or other times. This quirk makes sure that's the case for
14897 * affected systems.
14898 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014899static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014900{
14901 struct drm_i915_private *dev_priv = dev->dev_private;
14902
14903 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014904 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014905}
14906
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014907static void quirk_pipeb_force(struct drm_device *dev)
14908{
14909 struct drm_i915_private *dev_priv = dev->dev_private;
14910
14911 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14912 DRM_INFO("applying pipe b force quirk\n");
14913}
14914
Keith Packard435793d2011-07-12 14:56:22 -070014915/*
14916 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14917 */
14918static void quirk_ssc_force_disable(struct drm_device *dev)
14919{
14920 struct drm_i915_private *dev_priv = dev->dev_private;
14921 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014922 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014923}
14924
Carsten Emde4dca20e2012-03-15 15:56:26 +010014925/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014926 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14927 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014928 */
14929static void quirk_invert_brightness(struct drm_device *dev)
14930{
14931 struct drm_i915_private *dev_priv = dev->dev_private;
14932 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014933 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014934}
14935
Scot Doyle9c72cc62014-07-03 23:27:50 +000014936/* Some VBT's incorrectly indicate no backlight is present */
14937static void quirk_backlight_present(struct drm_device *dev)
14938{
14939 struct drm_i915_private *dev_priv = dev->dev_private;
14940 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14941 DRM_INFO("applying backlight present quirk\n");
14942}
14943
Jesse Barnesb690e962010-07-19 13:53:12 -070014944struct intel_quirk {
14945 int device;
14946 int subsystem_vendor;
14947 int subsystem_device;
14948 void (*hook)(struct drm_device *dev);
14949};
14950
Egbert Eich5f85f172012-10-14 15:46:38 +020014951/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14952struct intel_dmi_quirk {
14953 void (*hook)(struct drm_device *dev);
14954 const struct dmi_system_id (*dmi_id_list)[];
14955};
14956
14957static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14958{
14959 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14960 return 1;
14961}
14962
14963static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14964 {
14965 .dmi_id_list = &(const struct dmi_system_id[]) {
14966 {
14967 .callback = intel_dmi_reverse_brightness,
14968 .ident = "NCR Corporation",
14969 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14970 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14971 },
14972 },
14973 { } /* terminating entry */
14974 },
14975 .hook = quirk_invert_brightness,
14976 },
14977};
14978
Ben Widawskyc43b5632012-04-16 14:07:40 -070014979static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014980 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14981 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14982
Jesse Barnesb690e962010-07-19 13:53:12 -070014983 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14984 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14985
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014986 /* 830 needs to leave pipe A & dpll A up */
14987 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14988
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014989 /* 830 needs to leave pipe B & dpll B up */
14990 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14991
Keith Packard435793d2011-07-12 14:56:22 -070014992 /* Lenovo U160 cannot use SSC on LVDS */
14993 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014994
14995 /* Sony Vaio Y cannot use SSC on LVDS */
14996 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014997
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014998 /* Acer Aspire 5734Z must invert backlight brightness */
14999 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15000
15001 /* Acer/eMachines G725 */
15002 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15003
15004 /* Acer/eMachines e725 */
15005 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15006
15007 /* Acer/Packard Bell NCL20 */
15008 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15009
15010 /* Acer Aspire 4736Z */
15011 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015012
15013 /* Acer Aspire 5336 */
15014 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015015
15016 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15017 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015018
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015019 /* Acer C720 Chromebook (Core i3 4005U) */
15020 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15021
jens steinb2a96012014-10-28 20:25:53 +010015022 /* Apple Macbook 2,1 (Core 2 T7400) */
15023 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15024
Jani Nikula1b9448b2015-11-05 11:49:59 +020015025 /* Apple Macbook 4,1 */
15026 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15027
Scot Doyled4967d82014-07-03 23:27:52 +000015028 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15029 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015030
15031 /* HP Chromebook 14 (Celeron 2955U) */
15032 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015033
15034 /* Dell Chromebook 11 */
15035 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015036
15037 /* Dell Chromebook 11 (2015 version) */
15038 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015039};
15040
15041static void intel_init_quirks(struct drm_device *dev)
15042{
15043 struct pci_dev *d = dev->pdev;
15044 int i;
15045
15046 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15047 struct intel_quirk *q = &intel_quirks[i];
15048
15049 if (d->device == q->device &&
15050 (d->subsystem_vendor == q->subsystem_vendor ||
15051 q->subsystem_vendor == PCI_ANY_ID) &&
15052 (d->subsystem_device == q->subsystem_device ||
15053 q->subsystem_device == PCI_ANY_ID))
15054 q->hook(dev);
15055 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015056 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15057 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15058 intel_dmi_quirks[i].hook(dev);
15059 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015060}
15061
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015062/* Disable the VGA plane that we never use */
15063static void i915_disable_vga(struct drm_device *dev)
15064{
15065 struct drm_i915_private *dev_priv = dev->dev_private;
15066 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015067 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015068
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015069 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015070 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015071 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015072 sr1 = inb(VGA_SR_DATA);
15073 outb(sr1 | 1<<5, VGA_SR_DATA);
15074 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15075 udelay(300);
15076
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015077 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015078 POSTING_READ(vga_reg);
15079}
15080
Daniel Vetterf8175862012-04-10 15:50:11 +020015081void intel_modeset_init_hw(struct drm_device *dev)
15082{
Ville Syrjäläb6283052015-06-03 15:45:07 +030015083 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030015084 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015085 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015086 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015087}
15088
Jesse Barnes79e53942008-11-07 14:24:08 -080015089void intel_modeset_init(struct drm_device *dev)
15090{
Jesse Barnes652c3932009-08-17 13:31:43 -070015091 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015092 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015093 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015094 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015095
15096 drm_mode_config_init(dev);
15097
15098 dev->mode_config.min_width = 0;
15099 dev->mode_config.min_height = 0;
15100
Dave Airlie019d96c2011-09-29 16:20:42 +010015101 dev->mode_config.preferred_depth = 24;
15102 dev->mode_config.prefer_shadow = 1;
15103
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015104 dev->mode_config.allow_fb_modifiers = true;
15105
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015106 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015107
Jesse Barnesb690e962010-07-19 13:53:12 -070015108 intel_init_quirks(dev);
15109
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015110 intel_init_pm(dev);
15111
Ben Widawskye3c74752013-04-05 13:12:39 -070015112 if (INTEL_INFO(dev)->num_pipes == 0)
15113 return;
15114
Lukas Wunner69f92f62015-07-15 13:57:35 +020015115 /*
15116 * There may be no VBT; and if the BIOS enabled SSC we can
15117 * just keep using it to avoid unnecessary flicker. Whereas if the
15118 * BIOS isn't using it, don't assume it will work even if the VBT
15119 * indicates as much.
15120 */
15121 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15122 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15123 DREF_SSC1_ENABLE);
15124
15125 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15126 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15127 bios_lvds_use_ssc ? "en" : "dis",
15128 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15129 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15130 }
15131 }
15132
Jesse Barnese70236a2009-09-21 10:42:27 -070015133 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015134 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015135
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015136 if (IS_GEN2(dev)) {
15137 dev->mode_config.max_width = 2048;
15138 dev->mode_config.max_height = 2048;
15139 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015140 dev->mode_config.max_width = 4096;
15141 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015142 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015143 dev->mode_config.max_width = 8192;
15144 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015145 }
Damien Lespiau068be562014-03-28 14:17:49 +000015146
Ville Syrjälädc41c152014-08-13 11:57:05 +030015147 if (IS_845G(dev) || IS_I865G(dev)) {
15148 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15149 dev->mode_config.cursor_height = 1023;
15150 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015151 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15152 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15153 } else {
15154 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15155 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15156 }
15157
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015158 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015159
Zhao Yakui28c97732009-10-09 11:39:41 +080015160 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015161 INTEL_INFO(dev)->num_pipes,
15162 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015163
Damien Lespiau055e3932014-08-18 13:49:10 +010015164 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015165 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015166 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015167 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015168 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015169 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015170 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015171 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015172 }
15173
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015174 intel_update_czclk(dev_priv);
15175 intel_update_cdclk(dev);
15176
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015177 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015178
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015179 /* Just disable it once at startup */
15180 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015181 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015182
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015183 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015184 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015185 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015186
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015187 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015188 struct intel_initial_plane_config plane_config = {};
15189
Jesse Barnes46f297f2014-03-07 08:57:48 -080015190 if (!crtc->active)
15191 continue;
15192
Jesse Barnes46f297f2014-03-07 08:57:48 -080015193 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015194 * Note that reserving the BIOS fb up front prevents us
15195 * from stuffing other stolen allocations like the ring
15196 * on top. This prevents some ugliness at boot time, and
15197 * can even allow for smooth boot transitions if the BIOS
15198 * fb is large enough for the active pipe configuration.
15199 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015200 dev_priv->display.get_initial_plane_config(crtc,
15201 &plane_config);
15202
15203 /*
15204 * If the fb is shared between multiple heads, we'll
15205 * just get the first one.
15206 */
15207 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015208 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015209}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015210
Daniel Vetter7fad7982012-07-04 17:51:47 +020015211static void intel_enable_pipe_a(struct drm_device *dev)
15212{
15213 struct intel_connector *connector;
15214 struct drm_connector *crt = NULL;
15215 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015216 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015217
15218 /* We can't just switch on the pipe A, we need to set things up with a
15219 * proper mode and output configuration. As a gross hack, enable pipe A
15220 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015221 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015222 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15223 crt = &connector->base;
15224 break;
15225 }
15226 }
15227
15228 if (!crt)
15229 return;
15230
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015231 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015232 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015233}
15234
Daniel Vetterfa555832012-10-10 23:14:00 +020015235static bool
15236intel_check_plane_mapping(struct intel_crtc *crtc)
15237{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015238 struct drm_device *dev = crtc->base.dev;
15239 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015240 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015241
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015242 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015243 return true;
15244
Ville Syrjälä649636e2015-09-22 19:50:01 +030015245 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015246
15247 if ((val & DISPLAY_PLANE_ENABLE) &&
15248 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15249 return false;
15250
15251 return true;
15252}
15253
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015254static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15255{
15256 struct drm_device *dev = crtc->base.dev;
15257 struct intel_encoder *encoder;
15258
15259 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15260 return true;
15261
15262 return false;
15263}
15264
Daniel Vetter24929352012-07-02 20:28:59 +020015265static void intel_sanitize_crtc(struct intel_crtc *crtc)
15266{
15267 struct drm_device *dev = crtc->base.dev;
15268 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015269 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015270
Daniel Vetter24929352012-07-02 20:28:59 +020015271 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015272 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15273
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015274 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015275 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015276 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015277 struct intel_plane *plane;
15278
Daniel Vetter96256042015-02-13 21:03:42 +010015279 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015280
15281 /* Disable everything but the primary plane */
15282 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15283 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15284 continue;
15285
15286 plane->disable_plane(&plane->base, &crtc->base);
15287 }
Daniel Vetter96256042015-02-13 21:03:42 +010015288 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015289
Daniel Vetter24929352012-07-02 20:28:59 +020015290 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015291 * disable the crtc (and hence change the state) if it is wrong. Note
15292 * that gen4+ has a fixed plane -> pipe mapping. */
15293 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015294 bool plane;
15295
Daniel Vetter24929352012-07-02 20:28:59 +020015296 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15297 crtc->base.base.id);
15298
15299 /* Pipe has the wrong plane attached and the plane is active.
15300 * Temporarily change the plane mapping and disable everything
15301 * ... */
15302 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015303 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015304 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015305 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015306 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015307 }
Daniel Vetter24929352012-07-02 20:28:59 +020015308
Daniel Vetter7fad7982012-07-04 17:51:47 +020015309 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15310 crtc->pipe == PIPE_A && !crtc->active) {
15311 /* BIOS forgot to enable pipe A, this mostly happens after
15312 * resume. Force-enable the pipe to fix this, the update_dpms
15313 * call below we restore the pipe to the right state, but leave
15314 * the required bits on. */
15315 intel_enable_pipe_a(dev);
15316 }
15317
Daniel Vetter24929352012-07-02 20:28:59 +020015318 /* Adjust the state of the output pipe according to whether we
15319 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015320 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015321 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015322
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015323 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015324 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015325
15326 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015327 * functions or because of calls to intel_crtc_disable_noatomic,
15328 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015329 * pipe A quirk. */
15330 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15331 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015332 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015333 crtc->active ? "enabled" : "disabled");
15334
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015335 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015336 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015337 crtc->base.enabled = crtc->active;
15338
15339 /* Because we only establish the connector -> encoder ->
15340 * crtc links if something is active, this means the
15341 * crtc is now deactivated. Break the links. connector
15342 * -> encoder links are only establish when things are
15343 * actually up, hence no need to break them. */
15344 WARN_ON(crtc->active);
15345
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015346 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015347 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015348 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015349
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015350 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015351 /*
15352 * We start out with underrun reporting disabled to avoid races.
15353 * For correct bookkeeping mark this on active crtcs.
15354 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015355 * Also on gmch platforms we dont have any hardware bits to
15356 * disable the underrun reporting. Which means we need to start
15357 * out with underrun reporting disabled also on inactive pipes,
15358 * since otherwise we'll complain about the garbage we read when
15359 * e.g. coming up after runtime pm.
15360 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015361 * No protection against concurrent access is required - at
15362 * worst a fifo underrun happens which also sets this to false.
15363 */
15364 crtc->cpu_fifo_underrun_disabled = true;
15365 crtc->pch_fifo_underrun_disabled = true;
15366 }
Daniel Vetter24929352012-07-02 20:28:59 +020015367}
15368
15369static void intel_sanitize_encoder(struct intel_encoder *encoder)
15370{
15371 struct intel_connector *connector;
15372 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015373 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015374
15375 /* We need to check both for a crtc link (meaning that the
15376 * encoder is active and trying to read from a pipe) and the
15377 * pipe itself being active. */
15378 bool has_active_crtc = encoder->base.crtc &&
15379 to_intel_crtc(encoder->base.crtc)->active;
15380
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015381 for_each_intel_connector(dev, connector) {
15382 if (connector->base.encoder != &encoder->base)
15383 continue;
15384
15385 active = true;
15386 break;
15387 }
15388
15389 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015390 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15391 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015392 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015393
15394 /* Connector is active, but has no active pipe. This is
15395 * fallout from our resume register restoring. Disable
15396 * the encoder manually again. */
15397 if (encoder->base.crtc) {
15398 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15399 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015400 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015401 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015402 if (encoder->post_disable)
15403 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015404 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015405 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015406
15407 /* Inconsistent output/port/pipe state happens presumably due to
15408 * a bug in one of the get_hw_state functions. Or someplace else
15409 * in our code, like the register restore mess on resume. Clamp
15410 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015411 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015412 if (connector->encoder != encoder)
15413 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015414 connector->base.dpms = DRM_MODE_DPMS_OFF;
15415 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015416 }
15417 }
15418 /* Enabled encoders without active connectors will be fixed in
15419 * the crtc fixup. */
15420}
15421
Imre Deak04098752014-02-18 00:02:16 +020015422void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015423{
15424 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015425 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015426
Imre Deak04098752014-02-18 00:02:16 +020015427 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15428 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15429 i915_disable_vga(dev);
15430 }
15431}
15432
15433void i915_redisable_vga(struct drm_device *dev)
15434{
15435 struct drm_i915_private *dev_priv = dev->dev_private;
15436
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015437 /* This function can be called both from intel_modeset_setup_hw_state or
15438 * at a very early point in our resume sequence, where the power well
15439 * structures are not yet restored. Since this function is at a very
15440 * paranoid "someone might have enabled VGA while we were not looking"
15441 * level, just check if the power well is enabled instead of trying to
15442 * follow the "don't touch the power well if we don't need it" policy
15443 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015444 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015445 return;
15446
Imre Deak04098752014-02-18 00:02:16 +020015447 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015448}
15449
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015450static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015451{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015452 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015453
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015454 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015455}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015456
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015457/* FIXME read out full plane state for all planes */
15458static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015459{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015460 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015461 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015462 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015463
Matt Roper19b8d382015-09-24 15:53:17 -070015464 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015465 primary_get_hw_state(to_intel_plane(primary));
15466
15467 if (plane_state->visible)
15468 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015469}
15470
Daniel Vetter30e984d2013-06-05 13:34:17 +020015471static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015472{
15473 struct drm_i915_private *dev_priv = dev->dev_private;
15474 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015475 struct intel_crtc *crtc;
15476 struct intel_encoder *encoder;
15477 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015478 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015479
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015480 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015481 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015482 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015483 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015484
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015485 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015486 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015487
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015488 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015489 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015490
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015491 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015492
15493 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15494 crtc->base.base.id,
15495 crtc->active ? "enabled" : "disabled");
15496 }
15497
Daniel Vetter53589012013-06-05 13:34:16 +020015498 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15499 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15500
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015501 pll->on = pll->get_hw_state(dev_priv, pll,
15502 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015503 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015504 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015505 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015506 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015507 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015508 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015509 }
Daniel Vetter53589012013-06-05 13:34:16 +020015510 }
Daniel Vetter53589012013-06-05 13:34:16 +020015511
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015512 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015513 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015514
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015515 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015516 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015517 }
15518
Damien Lespiaub2784e12014-08-05 11:29:37 +010015519 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015520 pipe = 0;
15521
15522 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015523 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15524 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015525 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015526 } else {
15527 encoder->base.crtc = NULL;
15528 }
15529
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015530 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015531 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015532 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015533 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015534 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015535 }
15536
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015537 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015538 if (connector->get_hw_state(connector)) {
15539 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015540 connector->base.encoder = &connector->encoder->base;
15541 } else {
15542 connector->base.dpms = DRM_MODE_DPMS_OFF;
15543 connector->base.encoder = NULL;
15544 }
15545 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15546 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015547 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015548 connector->base.encoder ? "enabled" : "disabled");
15549 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015550
15551 for_each_intel_crtc(dev, crtc) {
15552 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15553
15554 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15555 if (crtc->base.state->active) {
15556 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15557 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15558 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15559
15560 /*
15561 * The initial mode needs to be set in order to keep
15562 * the atomic core happy. It wants a valid mode if the
15563 * crtc's enabled, so we do the above call.
15564 *
15565 * At this point some state updated by the connectors
15566 * in their ->detect() callback has not run yet, so
15567 * no recalculation can be done yet.
15568 *
15569 * Even if we could do a recalculation and modeset
15570 * right now it would cause a double modeset if
15571 * fbdev or userspace chooses a different initial mode.
15572 *
15573 * If that happens, someone indicated they wanted a
15574 * mode change, which means it's safe to do a full
15575 * recalculation.
15576 */
15577 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015578
15579 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15580 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015581 }
15582 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015583}
15584
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015585/* Scan out the current hw modeset state,
15586 * and sanitizes it to the current state
15587 */
15588static void
15589intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015590{
15591 struct drm_i915_private *dev_priv = dev->dev_private;
15592 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015593 struct intel_crtc *crtc;
15594 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015595 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015596
15597 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015598
15599 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015600 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015601 intel_sanitize_encoder(encoder);
15602 }
15603
Damien Lespiau055e3932014-08-18 13:49:10 +010015604 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015605 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15606 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015607 intel_dump_pipe_config(crtc, crtc->config,
15608 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015609 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015610
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015611 intel_modeset_update_connector_atomic_state(dev);
15612
Daniel Vetter35c95372013-07-17 06:55:04 +020015613 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15614 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15615
15616 if (!pll->on || pll->active)
15617 continue;
15618
15619 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15620
15621 pll->disable(dev_priv, pll);
15622 pll->on = false;
15623 }
15624
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015625 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015626 vlv_wm_get_hw_state(dev);
15627 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015628 skl_wm_get_hw_state(dev);
15629 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015630 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015631
15632 for_each_intel_crtc(dev, crtc) {
15633 unsigned long put_domains;
15634
15635 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15636 if (WARN_ON(put_domains))
15637 modeset_put_power_domains(dev_priv, put_domains);
15638 }
15639 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015640}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015641
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015642void intel_display_resume(struct drm_device *dev)
15643{
15644 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15645 struct intel_connector *conn;
15646 struct intel_plane *plane;
15647 struct drm_crtc *crtc;
15648 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015649
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015650 if (!state)
15651 return;
15652
15653 state->acquire_ctx = dev->mode_config.acquire_ctx;
15654
15655 /* preserve complete old state, including dpll */
15656 intel_atomic_get_shared_dpll_state(state);
15657
15658 for_each_crtc(dev, crtc) {
15659 struct drm_crtc_state *crtc_state =
15660 drm_atomic_get_crtc_state(state, crtc);
15661
15662 ret = PTR_ERR_OR_ZERO(crtc_state);
15663 if (ret)
15664 goto err;
15665
15666 /* force a restore */
15667 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015668 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015669
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015670 for_each_intel_plane(dev, plane) {
15671 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15672 if (ret)
15673 goto err;
15674 }
15675
15676 for_each_intel_connector(dev, conn) {
15677 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15678 if (ret)
15679 goto err;
15680 }
15681
15682 intel_modeset_setup_hw_state(dev);
15683
15684 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015685 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015686 if (!ret)
15687 return;
15688
15689err:
15690 DRM_ERROR("Restoring old state failed with %i\n", ret);
15691 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015692}
15693
15694void intel_modeset_gem_init(struct drm_device *dev)
15695{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015696 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015697 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015698 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015699
Imre Deakae484342014-03-31 15:10:44 +030015700 mutex_lock(&dev->struct_mutex);
15701 intel_init_gt_powersave(dev);
15702 mutex_unlock(&dev->struct_mutex);
15703
Chris Wilson1833b132012-05-09 11:56:28 +010015704 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015705
15706 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015707
15708 /*
15709 * Make sure any fbs we allocated at startup are properly
15710 * pinned & fenced. When we do the allocation it's too early
15711 * for this.
15712 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015713 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015714 obj = intel_fb_obj(c->primary->fb);
15715 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015716 continue;
15717
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015718 mutex_lock(&dev->struct_mutex);
15719 ret = intel_pin_and_fence_fb_obj(c->primary,
15720 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020015721 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015722 mutex_unlock(&dev->struct_mutex);
15723 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015724 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15725 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015726 drm_framebuffer_unreference(c->primary->fb);
15727 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015728 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015729 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015730 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015731 }
15732 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015733
15734 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015735}
15736
Imre Deak4932e2c2014-02-11 17:12:48 +020015737void intel_connector_unregister(struct intel_connector *intel_connector)
15738{
15739 struct drm_connector *connector = &intel_connector->base;
15740
15741 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015742 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015743}
15744
Jesse Barnes79e53942008-11-07 14:24:08 -080015745void intel_modeset_cleanup(struct drm_device *dev)
15746{
Jesse Barnes652c3932009-08-17 13:31:43 -070015747 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015748 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015749
Imre Deak2eb52522014-11-19 15:30:05 +020015750 intel_disable_gt_powersave(dev);
15751
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015752 intel_backlight_unregister(dev);
15753
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015754 /*
15755 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015756 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015757 * experience fancy races otherwise.
15758 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015759 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015760
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015761 /*
15762 * Due to the hpd irq storm handling the hotplug work can re-arm the
15763 * poll handlers. Hence disable polling after hpd handling is shut down.
15764 */
Keith Packardf87ea762010-10-03 19:36:26 -070015765 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015766
Jesse Barnes723bfd72010-10-07 16:01:13 -070015767 intel_unregister_dsm_handler();
15768
Paulo Zanoni7733b492015-07-07 15:26:04 -030015769 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015770
Chris Wilson1630fe72011-07-08 12:22:42 +010015771 /* flush any delayed tasks or pending work */
15772 flush_scheduled_work();
15773
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015774 /* destroy the backlight and sysfs files before encoders/connectors */
15775 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015776 struct intel_connector *intel_connector;
15777
15778 intel_connector = to_intel_connector(connector);
15779 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015780 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015781
Jesse Barnes79e53942008-11-07 14:24:08 -080015782 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015783
15784 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015785
15786 mutex_lock(&dev->struct_mutex);
15787 intel_cleanup_gt_powersave(dev);
15788 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015789}
15790
Dave Airlie28d52042009-09-21 14:33:58 +100015791/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015792 * Return which encoder is currently attached for connector.
15793 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015794struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015795{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015796 return &intel_attached_encoder(connector)->base;
15797}
Jesse Barnes79e53942008-11-07 14:24:08 -080015798
Chris Wilsondf0e9242010-09-09 16:20:55 +010015799void intel_connector_attach_encoder(struct intel_connector *connector,
15800 struct intel_encoder *encoder)
15801{
15802 connector->encoder = encoder;
15803 drm_mode_connector_attach_encoder(&connector->base,
15804 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015805}
Dave Airlie28d52042009-09-21 14:33:58 +100015806
15807/*
15808 * set vga decode state - true == enable VGA decode
15809 */
15810int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15811{
15812 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015813 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015814 u16 gmch_ctrl;
15815
Chris Wilson75fa0412014-02-07 18:37:02 -020015816 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15817 DRM_ERROR("failed to read control word\n");
15818 return -EIO;
15819 }
15820
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015821 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15822 return 0;
15823
Dave Airlie28d52042009-09-21 14:33:58 +100015824 if (state)
15825 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15826 else
15827 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015828
15829 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15830 DRM_ERROR("failed to write control word\n");
15831 return -EIO;
15832 }
15833
Dave Airlie28d52042009-09-21 14:33:58 +100015834 return 0;
15835}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015836
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015837struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015838
15839 u32 power_well_driver;
15840
Chris Wilson63b66e52013-08-08 15:12:06 +020015841 int num_transcoders;
15842
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015843 struct intel_cursor_error_state {
15844 u32 control;
15845 u32 position;
15846 u32 base;
15847 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015848 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015849
15850 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015851 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015852 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015853 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015854 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015855
15856 struct intel_plane_error_state {
15857 u32 control;
15858 u32 stride;
15859 u32 size;
15860 u32 pos;
15861 u32 addr;
15862 u32 surface;
15863 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015864 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015865
15866 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015867 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015868 enum transcoder cpu_transcoder;
15869
15870 u32 conf;
15871
15872 u32 htotal;
15873 u32 hblank;
15874 u32 hsync;
15875 u32 vtotal;
15876 u32 vblank;
15877 u32 vsync;
15878 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015879};
15880
15881struct intel_display_error_state *
15882intel_display_capture_error_state(struct drm_device *dev)
15883{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015884 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015885 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015886 int transcoders[] = {
15887 TRANSCODER_A,
15888 TRANSCODER_B,
15889 TRANSCODER_C,
15890 TRANSCODER_EDP,
15891 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015892 int i;
15893
Chris Wilson63b66e52013-08-08 15:12:06 +020015894 if (INTEL_INFO(dev)->num_pipes == 0)
15895 return NULL;
15896
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015897 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015898 if (error == NULL)
15899 return NULL;
15900
Imre Deak190be112013-11-25 17:15:31 +020015901 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015902 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15903
Damien Lespiau055e3932014-08-18 13:49:10 +010015904 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015905 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015906 __intel_display_power_is_enabled(dev_priv,
15907 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015908 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015909 continue;
15910
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015911 error->cursor[i].control = I915_READ(CURCNTR(i));
15912 error->cursor[i].position = I915_READ(CURPOS(i));
15913 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015914
15915 error->plane[i].control = I915_READ(DSPCNTR(i));
15916 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015917 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015918 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015919 error->plane[i].pos = I915_READ(DSPPOS(i));
15920 }
Paulo Zanonica291362013-03-06 20:03:14 -030015921 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15922 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015923 if (INTEL_INFO(dev)->gen >= 4) {
15924 error->plane[i].surface = I915_READ(DSPSURF(i));
15925 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15926 }
15927
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015928 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015929
Sonika Jindal3abfce72014-07-21 15:23:43 +053015930 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015931 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015932 }
15933
15934 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15935 if (HAS_DDI(dev_priv->dev))
15936 error->num_transcoders++; /* Account for eDP. */
15937
15938 for (i = 0; i < error->num_transcoders; i++) {
15939 enum transcoder cpu_transcoder = transcoders[i];
15940
Imre Deakddf9c532013-11-27 22:02:02 +020015941 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015942 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015943 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015944 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015945 continue;
15946
Chris Wilson63b66e52013-08-08 15:12:06 +020015947 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15948
15949 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15950 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15951 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15952 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15953 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15954 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15955 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015956 }
15957
15958 return error;
15959}
15960
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015961#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15962
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015963void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015964intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015965 struct drm_device *dev,
15966 struct intel_display_error_state *error)
15967{
Damien Lespiau055e3932014-08-18 13:49:10 +010015968 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015969 int i;
15970
Chris Wilson63b66e52013-08-08 15:12:06 +020015971 if (!error)
15972 return;
15973
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015974 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015975 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015976 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015977 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015978 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015979 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015980 err_printf(m, " Power: %s\n",
15981 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015982 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015983 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015984
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015985 err_printf(m, "Plane [%d]:\n", i);
15986 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15987 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015988 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015989 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15990 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015991 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015992 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015993 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015994 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015995 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15996 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015997 }
15998
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015999 err_printf(m, "Cursor [%d]:\n", i);
16000 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16001 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16002 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016003 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016004
16005 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010016006 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016007 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016008 err_printf(m, " Power: %s\n",
16009 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020016010 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16011 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16012 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16013 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16014 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16015 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16016 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16017 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016018}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016019
16020void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
16021{
16022 struct intel_crtc *crtc;
16023
16024 for_each_intel_crtc(dev, crtc) {
16025 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016026
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016027 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016028
16029 work = crtc->unpin_work;
16030
16031 if (work && work->event &&
16032 work->event->base.file_priv == file) {
16033 kfree(work->event);
16034 work->event = NULL;
16035 }
16036
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016037 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016038 }
16039}