blob: 8419448bd9061d694af0b3273cfe68ae2b4c3188 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
80 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000081
82 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
83 !if (!eq (TypeVariantName, "i"),
84 !if (!eq (Size, 128), "v2i64",
85 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000086 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000087 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
88 VTName))), VTName));
89
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Adam Nemet09377232014-10-08 23:25:31 +0000125 // A vector type of the same width with element type i32. This is used to
126 // create the canonical constant zero node ImmAllZerosV.
127 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
128 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000129
130 string ZSuffix = !if (!eq (Size, 128), "Z128",
131 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132}
133
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000134def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
135def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
137def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000138def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
139def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141// "x" in v32i8x_info means RC = VR256X
142def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
143def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
144def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
145def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000146def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
147def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148
149def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
150def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
151def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
152def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
154def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000156// We map scalar types to the smallest (128-bit) vector type
157// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000158def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
159def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000160def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
161def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
164 X86VectorVTInfo i128> {
165 X86VectorVTInfo info512 = i512;
166 X86VectorVTInfo info256 = i256;
167 X86VectorVTInfo info128 = i128;
168}
169
170def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
171 v16i8x_info>;
172def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
173 v8i16x_info>;
174def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
175 v4i32x_info>;
176def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
177 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000178def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
179 v4f32x_info>;
180def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
181 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000182
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000183// This multiclass generates the masking variants from the non-masking
184// variant. It only provides the assembly pieces for the masking variants.
185// It assumes custom ISel patterns for masking which can be provided as
186// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000187multiclass AVX512_maskable_custom<bits<8> O, Format F,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 list<dag> Pattern,
193 list<dag> MaskingPattern,
194 list<dag> ZeroMaskingPattern,
195 string MaskingConstraint = "",
196 InstrItinClass itin = NoItinerary,
197 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 let isCommutable = IsCommutable in
199 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000200 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000201 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202 Pattern, itin>;
203
204 // Prefer over VMOV*rrk Pat<>
205 let AddedComplexity = 20 in
206 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
208 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 MaskingPattern, itin>,
210 EVEX_K {
211 // In case of the 3src subclass this is overridden with a let.
212 string Constraints = MaskingConstraint;
213 }
214 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
215 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000216 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
217 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 ZeroMaskingPattern,
219 itin>,
220 EVEX_KZ;
221}
222
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000223
Adam Nemet34801422014-10-08 23:25:39 +0000224// Common base class of AVX512_maskable and AVX512_maskable_3src.
225multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
226 dag Outs,
227 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
228 string OpcodeStr,
229 string AttSrcAsm, string IntelSrcAsm,
230 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000232 string MaskingConstraint = "",
233 InstrItinClass itin = NoItinerary,
234 bit IsCommutable = 0> :
235 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
236 AttSrcAsm, IntelSrcAsm,
237 [(set _.RC:$dst, RHS)],
238 [(set _.RC:$dst, MaskingRHS)],
239 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000242
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000246multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
247 dag Outs, dag Ins, string OpcodeStr,
248 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000249 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000250 InstrItinClass itin = NoItinerary,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000251 bit IsCommutable = 0, SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000252 AVX512_maskable_common<O, F, _, Outs, Ins,
253 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
254 !con((ins _.KRCWM:$mask), Ins),
255 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000256 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000257 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258
259// This multiclass generates the unconditional/non-masking, the masking and
260// the zero-masking variant of the scalar instruction.
261multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
262 dag Outs, dag Ins, string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000264 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 InstrItinClass itin = NoItinerary,
266 bit IsCommutable = 0> :
267 AVX512_maskable_common<O, F, _, Outs, Ins,
268 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
269 !con((ins _.KRCWM:$mask), Ins),
270 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000271 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
272 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000273
Adam Nemet34801422014-10-08 23:25:39 +0000274// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000275// ($src1) is already tied to $dst so we just use that for the preserved
276// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
277// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag NonTiedIns, string OpcodeStr,
280 string AttSrcAsm, string IntelSrcAsm,
281 dag RHS> :
282 AVX512_maskable_common<O, F, _, Outs,
283 !con((ins _.RC:$src1), NonTiedIns),
284 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
285 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
286 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
287 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000288
Craig Topperaad5f112015-11-30 00:13:24 +0000289// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
290// operand differs from the output VT. This requires a bitconvert on
291// the preserved vector going into the vselect.
292multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
293 X86VectorVTInfo InVT,
294 dag Outs, dag NonTiedIns, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
296 dag RHS> :
297 AVX512_maskable_common<O, F, OutVT, Outs,
298 !con((ins InVT.RC:$src1), NonTiedIns),
299 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
300 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
302 (vselect InVT.KRCWM:$mask, RHS,
303 (bitconvert InVT.RC:$src1))>;
304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
308 dag RHS> :
309 AVX512_maskable_common<O, F, _, Outs,
310 !con((ins _.RC:$src1), NonTiedIns),
311 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000314 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
315 X86selects>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000316
Adam Nemet34801422014-10-08 23:25:39 +0000317multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
318 dag Outs, dag Ins,
319 string OpcodeStr,
320 string AttSrcAsm, string IntelSrcAsm,
321 list<dag> Pattern> :
322 AVX512_maskable_custom<O, F, Outs, Ins,
323 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
324 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000325 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000326 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000327
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000328
329// Instruction with mask that puts result in mask register,
330// like "compare" and "vptest"
331multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
332 dag Outs,
333 dag Ins, dag MaskingIns,
334 string OpcodeStr,
335 string AttSrcAsm, string IntelSrcAsm,
336 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000337 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000338 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000339 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
340 "$dst, "#IntelSrcAsm#"}",
341 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000342
343 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000344 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
345 "$dst {${mask}}, "#IntelSrcAsm#"}",
346 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000347}
348
349multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
350 dag Outs,
351 dag Ins, dag MaskingIns,
352 string OpcodeStr,
353 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000354 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000355 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
356 AttSrcAsm, IntelSrcAsm,
357 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000358 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
361 dag Outs, dag Ins, string OpcodeStr,
362 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000363 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000364 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
365 !con((ins _.KRCWM:$mask), Ins),
366 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000367 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000368
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000369multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
370 dag Outs, dag Ins, string OpcodeStr,
371 string AttSrcAsm, string IntelSrcAsm> :
372 AVX512_maskable_custom_cmp<O, F, Outs,
373 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000374 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000375
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000376// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000377// no instruction is needed for the conversion.
378def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
379def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
380def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
381def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
382def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
383def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
384def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
385def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
386def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
387def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
388def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
389def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
390def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
391def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
392def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
393def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
394def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
395def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
396def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
397def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
398def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
399def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
400def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
401def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
402def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
403def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
404def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
405def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
406def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
407def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
408def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409
Craig Topper9d9251b2016-05-08 20:10:20 +0000410// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
411// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
412// swizzled by ExecutionDepsFix to pxor.
413// We set canFoldAsLoad because this can be converted to a constant-pool
414// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000415let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
416 isPseudo = 1, Predicates = [HasAVX512] in {
417def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000418 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000419}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000420
Craig Toppere5ce84a2016-05-08 21:33:53 +0000421let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
422 isPseudo = 1, Predicates = [HasVLX] in {
423def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
424 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
425def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
426 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
427}
428
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000429//===----------------------------------------------------------------------===//
430// AVX-512 - VECTOR INSERT
431//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000432multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
433 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000434 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000435 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
436 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
437 "vinsert" # From.EltTypeName # "x" # From.NumElts,
438 "$src3, $src2, $src1", "$src1, $src2, $src3",
439 (vinsert_insert:$src3 (To.VT To.RC:$src1),
440 (From.VT From.RC:$src2),
441 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000442
Igor Breger0ede3cb2015-09-20 06:52:42 +0000443 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
444 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
445 "vinsert" # From.EltTypeName # "x" # From.NumElts,
446 "$src3, $src2, $src1", "$src1, $src2, $src3",
447 (vinsert_insert:$src3 (To.VT To.RC:$src1),
448 (From.VT (bitconvert (From.LdFrag addr:$src2))),
449 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
450 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000451 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000452}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000453
Igor Breger0ede3cb2015-09-20 06:52:42 +0000454multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
455 X86VectorVTInfo To, PatFrag vinsert_insert,
456 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
457 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000458 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000459 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
460 (To.VT (!cast<Instruction>(InstrStr#"rr")
461 To.RC:$src1, From.RC:$src2,
462 (INSERT_get_vinsert_imm To.RC:$ins)))>;
463
464 def : Pat<(vinsert_insert:$ins
465 (To.VT To.RC:$src1),
466 (From.VT (bitconvert (From.LdFrag addr:$src2))),
467 (iPTR imm)),
468 (To.VT (!cast<Instruction>(InstrStr#"rm")
469 To.RC:$src1, addr:$src2,
470 (INSERT_get_vinsert_imm To.RC:$ins)))>;
471 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000472}
473
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000474multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
475 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000476
477 let Predicates = [HasVLX] in
478 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
479 X86VectorVTInfo< 4, EltVT32, VR128X>,
480 X86VectorVTInfo< 8, EltVT32, VR256X>,
481 vinsert128_insert>, EVEX_V256;
482
483 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000484 X86VectorVTInfo< 4, EltVT32, VR128X>,
485 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000486 vinsert128_insert>, EVEX_V512;
487
488 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000489 X86VectorVTInfo< 4, EltVT64, VR256X>,
490 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000491 vinsert256_insert>, VEX_W, EVEX_V512;
492
493 let Predicates = [HasVLX, HasDQI] in
494 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
495 X86VectorVTInfo< 2, EltVT64, VR128X>,
496 X86VectorVTInfo< 4, EltVT64, VR256X>,
497 vinsert128_insert>, VEX_W, EVEX_V256;
498
499 let Predicates = [HasDQI] in {
500 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
501 X86VectorVTInfo< 2, EltVT64, VR128X>,
502 X86VectorVTInfo< 8, EltVT64, VR512>,
503 vinsert128_insert>, VEX_W, EVEX_V512;
504
505 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
506 X86VectorVTInfo< 8, EltVT32, VR256X>,
507 X86VectorVTInfo<16, EltVT32, VR512>,
508 vinsert256_insert>, EVEX_V512;
509 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000510}
511
Adam Nemet4e2ef472014-10-02 23:18:28 +0000512defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
513defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000514
Igor Breger0ede3cb2015-09-20 06:52:42 +0000515// Codegen pattern with the alternative types,
516// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
517defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
518 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
519defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
520 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
521
522defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
523 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
524defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
525 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
526
527defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
528 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
529defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
530 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
531
532// Codegen pattern with the alternative types insert VEC128 into VEC256
533defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
534 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
535defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
536 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
537// Codegen pattern with the alternative types insert VEC128 into VEC512
538defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
539 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
540defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
541 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
542// Codegen pattern with the alternative types insert VEC256 into VEC512
543defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
544 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
545defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
546 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
547
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000548// vinsertps - insert f32 to XMM
549def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000550 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000551 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000552 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000553 EVEX_4V;
554def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000555 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000556 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000557 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000558 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
559 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
560
561//===----------------------------------------------------------------------===//
562// AVX-512 VECTOR EXTRACT
563//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000564
Igor Breger7f69a992015-09-10 12:54:54 +0000565multiclass vextract_for_size<int Opcode,
566 X86VectorVTInfo From, X86VectorVTInfo To,
Craig Topper5f3fef82016-05-22 07:40:58 +0000567 PatFrag vextract_extract> {
Igor Breger7f69a992015-09-10 12:54:54 +0000568
569 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
570 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
571 // vextract_extract), we interesting only in patterns without mask,
572 // intrinsics pattern match generated bellow.
573 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
574 (ins From.RC:$src1, i32u8imm:$idx),
575 "vextract" # To.EltTypeName # "x" # To.NumElts,
576 "$idx, $src1", "$src1, $idx",
577 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
578 (iPTR imm)))]>,
579 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000580 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
581 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
582 "vextract" # To.EltTypeName # "x" # To.NumElts #
583 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
584 [(store (To.VT (vextract_extract:$idx
585 (From.VT From.RC:$src1), (iPTR imm))),
586 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000587
Craig Toppere1cac152016-06-07 07:27:54 +0000588 let mayStore = 1, hasSideEffects = 0 in
589 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
590 (ins To.MemOp:$dst, To.KRCWM:$mask,
591 From.RC:$src1, i32u8imm:$idx),
592 "vextract" # To.EltTypeName # "x" # To.NumElts #
593 "\t{$idx, $src1, $dst {${mask}}|"
594 "$dst {${mask}}, $src1, $idx}",
595 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000596 }
Renato Golindb7ea862015-09-09 19:44:40 +0000597
598 // Intrinsic call with masking.
599 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000600 "x" # To.NumElts # "_" # From.Size)
601 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
602 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
603 From.ZSuffix # "rrk")
604 To.RC:$src0,
605 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
606 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000607
608 // Intrinsic call with zero-masking.
609 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000610 "x" # To.NumElts # "_" # From.Size)
611 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
612 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
613 From.ZSuffix # "rrkz")
614 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
615 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000616
617 // Intrinsic call without masking.
618 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000619 "x" # To.NumElts # "_" # From.Size)
620 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
621 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
622 From.ZSuffix # "rr")
623 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000624}
625
Igor Bregerdefab3c2015-10-08 12:55:01 +0000626// Codegen pattern for the alternative types
627multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
628 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000629 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000630 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000631 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
632 (To.VT (!cast<Instruction>(InstrStr#"rr")
633 From.RC:$src1,
634 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000635 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
636 (iPTR imm))), addr:$dst),
637 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
638 (EXTRACT_get_vextract_imm To.RC:$ext))>;
639 }
Igor Breger7f69a992015-09-10 12:54:54 +0000640}
641
642multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000643 ValueType EltVT64, int Opcode256> {
644 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000645 X86VectorVTInfo<16, EltVT32, VR512>,
646 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000647 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000648 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000649 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000650 X86VectorVTInfo< 8, EltVT64, VR512>,
651 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000652 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000653 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
654 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000655 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000656 X86VectorVTInfo< 8, EltVT32, VR256X>,
657 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000658 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000659 EVEX_V256, EVEX_CD8<32, CD8VT4>;
660 let Predicates = [HasVLX, HasDQI] in
661 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
662 X86VectorVTInfo< 4, EltVT64, VR256X>,
663 X86VectorVTInfo< 2, EltVT64, VR128X>,
664 vextract128_extract>,
665 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
666 let Predicates = [HasDQI] in {
667 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
668 X86VectorVTInfo< 8, EltVT64, VR512>,
669 X86VectorVTInfo< 2, EltVT64, VR128X>,
670 vextract128_extract>,
671 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
672 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
673 X86VectorVTInfo<16, EltVT32, VR512>,
674 X86VectorVTInfo< 8, EltVT32, VR256X>,
675 vextract256_extract>,
676 EVEX_V512, EVEX_CD8<32, CD8VT8>;
677 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000678}
679
Adam Nemet55536c62014-09-25 23:48:45 +0000680defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
681defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000682
Igor Bregerdefab3c2015-10-08 12:55:01 +0000683// extract_subvector codegen patterns with the alternative types.
684// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
685defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
686 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
687defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
688 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
689
690defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000691 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000692defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
693 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
694
695defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
696 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
697defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
698 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
699
Craig Topper08a68572016-05-21 22:50:04 +0000700// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000701defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
702 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
703defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
704 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
705
706// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000707defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
708 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
709defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
710 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
711// Codegen pattern with the alternative types extract VEC256 from VEC512
712defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
713 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
714defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
715 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
716
Craig Topper5f3fef82016-05-22 07:40:58 +0000717// A 128-bit subvector extract from the first 256-bit vector position
718// is a subregister copy that needs no instruction.
719def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
720 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
721def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
722 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
723def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
724 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
725def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
726 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
727def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
728 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
729def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
730 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
731
732// A 256-bit subvector extract from the first 256-bit vector position
733// is a subregister copy that needs no instruction.
734def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
735 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
736def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
737 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
738def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
739 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
740def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
741 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
742def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
743 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
744def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
745 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
746
747let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000748// A 128-bit subvector insert to the first 512-bit vector position
749// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000750def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
751 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
752def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
753 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
754def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
755 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
756def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
757 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
758def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
759 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
760def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
761 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000762
Craig Topper5f3fef82016-05-22 07:40:58 +0000763// A 256-bit subvector insert to the first 512-bit vector position
764// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000765def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000766 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000767def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000768 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000769def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000770 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000771def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000772 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000773def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000774 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000775def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000776 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000777}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000778
779// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000780def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000781 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000782 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000783 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
784 EVEX;
785
Craig Topper03b849e2016-05-21 22:50:11 +0000786def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000787 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000788 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000789 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000790 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791
792//===---------------------------------------------------------------------===//
793// AVX-512 BROADCAST
794//---
Igor Breger131008f2016-05-01 08:40:00 +0000795// broadcast with a scalar argument.
796multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
797 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000798
Igor Breger131008f2016-05-01 08:40:00 +0000799 let isCodeGenOnly = 1 in {
800 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
801 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
802 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
803 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000804
Igor Breger131008f2016-05-01 08:40:00 +0000805 let Constraints = "$src0 = $dst" in
806 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
807 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
808 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000809 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000810 (vselect DestInfo.KRCWM:$mask,
811 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
812 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000813 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000814
815 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
816 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
817 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000818 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000819 (vselect DestInfo.KRCWM:$mask,
820 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
821 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000822 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000823 } // let isCodeGenOnly = 1 in
824}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000825
Igor Breger21296d22015-10-20 11:56:42 +0000826multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
827 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
828
829 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
830 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
831 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
832 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000833 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000834 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000835 (DestInfo.VT (X86VBroadcast
836 (SrcInfo.ScalarLdFrag addr:$src)))>,
837 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
838
839 let isCodeGenOnly = 1 in
840 defm m_Int : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
841 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000842 (DestInfo.VT
843 (X86VBroadcast
844 (SrcInfo.VT (scalar_to_vector
Craig Toppere1cac152016-06-07 07:27:54 +0000845 (SrcInfo.ScalarLdFrag addr:$src)))))>,
846 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000847}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000848
Igor Breger21296d22015-10-20 11:56:42 +0000849multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr,
850 AVX512VLVectorVTInfo _> {
851 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000852 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
Robert Khasanovaf318f72014-10-30 14:21:47 +0000853 EVEX_V512;
854
855 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000856 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000857 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000858 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000859 }
860}
861
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000862let ExeDomain = SSEPackedSingle in {
Igor Breger21296d22015-10-20 11:56:42 +0000863 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss",
864 avx512vl_f32_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000865 let Predicates = [HasVLX] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000866 defm VBROADCASTSSZ128 :
867 avx512_broadcast_rm<0x18, "vbroadcastss", v4f32x_info, v4f32x_info>,
868 avx512_broadcast_scalar<0x18, "vbroadcastss", v4f32x_info, v4f32x_info>,
Igor Breger131008f2016-05-01 08:40:00 +0000869 EVEX_V128;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000870 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000871}
872
873let ExeDomain = SSEPackedDouble in {
Igor Breger21296d22015-10-20 11:56:42 +0000874 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd",
875 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000876}
877
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000878def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000879 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000880def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000881 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000882
Robert Khasanovcbc57032014-12-09 16:38:41 +0000883multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
884 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000885 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000886 (ins SrcRC:$src),
887 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000888 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000889}
890
Robert Khasanovcbc57032014-12-09 16:38:41 +0000891multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
892 RegisterClass SrcRC, Predicate prd> {
893 let Predicates = [prd] in
894 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
895 let Predicates = [prd, HasVLX] in {
896 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
897 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
898 }
899}
900
Igor Breger0aeda372016-02-07 08:30:50 +0000901let isCodeGenOnly = 1 in {
902defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000903 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000904defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000905 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000906}
907let isAsmParserOnly = 1 in {
908 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
909 GR32, HasBWI>;
910 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000911 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000912}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000913defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
914 HasAVX512>;
915defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
916 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000917
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000918def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000919 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000920def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000921 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000922
Igor Breger21296d22015-10-20 11:56:42 +0000923// Provide aliases for broadcast from the same register class that
924// automatically does the extract.
925multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
926 X86VectorVTInfo SrcInfo> {
927 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
928 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
929 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
930}
931
932multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
933 AVX512VLVectorVTInfo _, Predicate prd> {
934 let Predicates = [prd] in {
935 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
936 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
937 EVEX_V512;
938 // Defined separately to avoid redefinition.
939 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
940 }
941 let Predicates = [prd, HasVLX] in {
942 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
943 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
944 EVEX_V256;
945 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
946 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000947 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948}
949
Igor Breger21296d22015-10-20 11:56:42 +0000950defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
951 avx512vl_i8_info, HasBWI>;
952defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
953 avx512vl_i16_info, HasBWI>;
954defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
955 avx512vl_i32_info, HasAVX512>;
956defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
957 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000958
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000959multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
960 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000961 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +0000962 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
963 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000964 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +0000965 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +0000966}
967
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000968defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
969 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +0000970 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000971defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
972 v16f32_info, v4f32x_info>,
973 EVEX_V512, EVEX_CD8<32, CD8VT4>;
974defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
975 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +0000976 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000977defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
978 v8f64_info, v4f64x_info>, VEX_W,
979 EVEX_V512, EVEX_CD8<64, CD8VT4>;
980
981let Predicates = [HasVLX] in {
982defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
983 v8i32x_info, v4i32x_info>,
984 EVEX_V256, EVEX_CD8<32, CD8VT4>;
985defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
986 v8f32x_info, v4f32x_info>,
987 EVEX_V256, EVEX_CD8<32, CD8VT4>;
988}
989let Predicates = [HasVLX, HasDQI] in {
990defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
991 v4i64x_info, v2i64x_info>, VEX_W,
992 EVEX_V256, EVEX_CD8<64, CD8VT2>;
993defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
994 v4f64x_info, v2f64x_info>, VEX_W,
995 EVEX_V256, EVEX_CD8<64, CD8VT2>;
996}
997let Predicates = [HasDQI] in {
998defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
999 v8i64_info, v2i64x_info>, VEX_W,
1000 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1001defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1002 v16i32_info, v8i32x_info>,
1003 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1004defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1005 v8f64_info, v2f64x_info>, VEX_W,
1006 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1007defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1008 v16f32_info, v8f32x_info>,
1009 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1010}
Adam Nemet73f72e12014-06-27 00:43:38 +00001011
Igor Bregerfa798a92015-11-02 07:39:36 +00001012multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001013 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001014 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001015 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001016 EVEX_V512;
1017 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001018 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001019 EVEX_V256;
1020}
1021
1022multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001023 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1024 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001025
1026 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001027 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1028 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001029}
1030
1031defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001032 avx512vl_i32_info, avx512vl_i64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001033defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001034 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001035
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001036def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001037 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001038def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1039 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1040
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001041def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001042 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001043def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1044 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001045
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001046//===----------------------------------------------------------------------===//
1047// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1048//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001049multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1050 X86VectorVTInfo _, RegisterClass KRC> {
1051 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001052 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001053 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001054}
1055
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001056multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001057 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1058 let Predicates = [HasCDI] in
1059 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1060 let Predicates = [HasCDI, HasVLX] in {
1061 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1062 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1063 }
1064}
1065
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001066defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001067 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001068defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001069 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001070
1071//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001072// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001073multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001074 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001075let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001076 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001077 (ins _.RC:$src2, _.RC:$src3),
1078 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001079 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001080 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001081
Craig Topperaad5f112015-11-30 00:13:24 +00001082 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001083 (ins _.RC:$src2, _.MemOp:$src3),
1084 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001085 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001086 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1087 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001088 }
1089}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001090multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001091 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001092 let Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001093 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001094 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1095 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1096 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001097 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001098 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001099 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001100}
1101
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001102multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001103 AVX512VLVectorVTInfo VTInfo,
1104 AVX512VLVectorVTInfo ShuffleMask> {
1105 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1106 ShuffleMask.info512>,
1107 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1108 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001109 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001110 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1111 ShuffleMask.info128>,
1112 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1113 ShuffleMask.info128>, EVEX_V128;
1114 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1115 ShuffleMask.info256>,
1116 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1117 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001118 }
1119}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001120
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001121multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001122 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001123 AVX512VLVectorVTInfo Idx,
1124 Predicate Prd> {
1125 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001126 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1127 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001128 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001129 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1130 Idx.info128>, EVEX_V128;
1131 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1132 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001133 }
1134}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001135
Craig Topperaad5f112015-11-30 00:13:24 +00001136defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1137 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1138defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1139 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001140defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1141 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1142 VEX_W, EVEX_CD8<16, CD8VF>;
1143defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1144 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1145 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001146defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1147 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1148defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1149 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001150
Craig Topperaad5f112015-11-30 00:13:24 +00001151// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001152multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001153 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001154let Constraints = "$src1 = $dst" in {
1155 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1156 (ins IdxVT.RC:$src2, _.RC:$src3),
1157 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001158 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001159 AVX5128IBase;
1160
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001161 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1162 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1163 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001164 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001165 (bitconvert (_.LdFrag addr:$src3))))>,
1166 EVEX_4V, AVX5128IBase;
1167 }
1168}
1169multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001170 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001171 let Constraints = "$src1 = $dst" in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001172 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1173 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1174 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1175 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001176 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001177 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1178 AVX5128IBase, EVEX_4V, EVEX_B;
1179}
1180
1181multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001182 AVX512VLVectorVTInfo VTInfo,
1183 AVX512VLVectorVTInfo ShuffleMask> {
1184 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001185 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001186 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001187 ShuffleMask.info512>, EVEX_V512;
1188 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001189 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001190 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001191 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001192 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001193 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001194 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001195 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1196 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001197 }
1198}
1199
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001200multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001201 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001202 AVX512VLVectorVTInfo Idx,
1203 Predicate Prd> {
1204 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001205 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1206 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001207 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001208 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1209 Idx.info128>, EVEX_V128;
1210 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1211 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001212 }
1213}
1214
Craig Toppera47576f2015-11-26 20:21:29 +00001215defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001216 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001217defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001218 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001219defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1220 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1221 VEX_W, EVEX_CD8<16, CD8VF>;
1222defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1223 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1224 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001225defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001226 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001227defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001228 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001229
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001230//===----------------------------------------------------------------------===//
1231// AVX-512 - BLEND using mask
1232//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001233multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1234 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001235 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001236 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1237 (ins _.RC:$src1, _.RC:$src2),
1238 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001239 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001240 []>, EVEX_4V;
1241 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1242 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001243 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001244 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001245 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1246 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001247 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001248 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1249 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1250 !strconcat(OpcodeStr,
1251 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1252 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001253 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001254 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1255 (ins _.RC:$src1, _.MemOp:$src2),
1256 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001257 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001258 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1259 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1260 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001261 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001262 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001263 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1264 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1265 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001266 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001267 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1268 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1269 !strconcat(OpcodeStr,
1270 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1271 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1272 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001273}
1274multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1275
1276 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1277 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1278 !strconcat(OpcodeStr,
1279 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1280 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1281 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1282 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001283 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001284
Craig Toppere1cac152016-06-07 07:27:54 +00001285 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001286 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1287 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1288 !strconcat(OpcodeStr,
1289 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1290 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001291 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001292
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001293}
1294
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001295multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1296 AVX512VLVectorVTInfo VTInfo> {
1297 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1298 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001299
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001300 let Predicates = [HasVLX] in {
1301 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1302 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1303 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1304 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1305 }
1306}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001307
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001308multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1309 AVX512VLVectorVTInfo VTInfo> {
1310 let Predicates = [HasBWI] in
1311 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001312
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001313 let Predicates = [HasBWI, HasVLX] in {
1314 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1315 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1316 }
1317}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001318
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001319
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001320defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1321defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1322defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1323defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1324defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1325defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001326
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001327
Craig Topper0fcf9252016-06-07 07:27:51 +00001328let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001329def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1330 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001331 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001332 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001333 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1334 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1335
1336def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1337 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001338 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001339 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001340 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1341 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1342}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001343//===----------------------------------------------------------------------===//
1344// Compare Instructions
1345//===----------------------------------------------------------------------===//
1346
1347// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001348
1349multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1350
1351 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1352 (outs _.KRC:$dst),
1353 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1354 "vcmp${cc}"#_.Suffix,
1355 "$src2, $src1", "$src1, $src2",
1356 (OpNode (_.VT _.RC:$src1),
1357 (_.VT _.RC:$src2),
1358 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001359 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1360 (outs _.KRC:$dst),
1361 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1362 "vcmp${cc}"#_.Suffix,
1363 "$src2, $src1", "$src1, $src2",
1364 (OpNode (_.VT _.RC:$src1),
1365 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1366 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001367
1368 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1369 (outs _.KRC:$dst),
1370 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1371 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001372 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001373 (OpNodeRnd (_.VT _.RC:$src1),
1374 (_.VT _.RC:$src2),
1375 imm:$cc,
1376 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1377 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001378 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001379 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1380 (outs VK1:$dst),
1381 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1382 "vcmp"#_.Suffix,
1383 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1384 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1385 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001386 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001387 "vcmp"#_.Suffix,
1388 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1389 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1390
1391 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1392 (outs _.KRC:$dst),
1393 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1394 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001395 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001396 EVEX_4V, EVEX_B;
1397 }// let isAsmParserOnly = 1, hasSideEffects = 0
1398
1399 let isCodeGenOnly = 1 in {
1400 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1401 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1402 !strconcat("vcmp${cc}", _.Suffix,
1403 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1404 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1405 _.FRC:$src2,
1406 imm:$cc))],
1407 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001408 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1409 (outs _.KRC:$dst),
1410 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1411 !strconcat("vcmp${cc}", _.Suffix,
1412 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1413 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1414 (_.ScalarLdFrag addr:$src2),
1415 imm:$cc))],
1416 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001417 }
1418}
1419
1420let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001421 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1422 AVX512XSIi8Base;
1423 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1424 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001425}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001426
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001427multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1428 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001429 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001430 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1431 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1432 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001433 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1434 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001435 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1436 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1437 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1438 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001439 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001440 def rrk : AVX512BI<opc, MRMSrcReg,
1441 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1442 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1443 "$dst {${mask}}, $src1, $src2}"),
1444 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1445 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1446 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001447 def rmk : AVX512BI<opc, MRMSrcMem,
1448 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1449 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1450 "$dst {${mask}}, $src1, $src2}"),
1451 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1452 (OpNode (_.VT _.RC:$src1),
1453 (_.VT (bitconvert
1454 (_.LdFrag addr:$src2))))))],
1455 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001456}
1457
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001458multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001459 X86VectorVTInfo _> :
1460 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001461 def rmb : AVX512BI<opc, MRMSrcMem,
1462 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1463 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1464 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1465 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1466 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1467 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1468 def rmbk : AVX512BI<opc, MRMSrcMem,
1469 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1470 _.ScalarMemOp:$src2),
1471 !strconcat(OpcodeStr,
1472 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1473 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1474 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1475 (OpNode (_.VT _.RC:$src1),
1476 (X86VBroadcast
1477 (_.ScalarLdFrag addr:$src2)))))],
1478 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001479}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001480
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001481multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1482 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1483 let Predicates = [prd] in
1484 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1485 EVEX_V512;
1486
1487 let Predicates = [prd, HasVLX] in {
1488 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1489 EVEX_V256;
1490 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1491 EVEX_V128;
1492 }
1493}
1494
1495multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1496 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1497 Predicate prd> {
1498 let Predicates = [prd] in
1499 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1500 EVEX_V512;
1501
1502 let Predicates = [prd, HasVLX] in {
1503 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1504 EVEX_V256;
1505 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1506 EVEX_V128;
1507 }
1508}
1509
1510defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1511 avx512vl_i8_info, HasBWI>,
1512 EVEX_CD8<8, CD8VF>;
1513
1514defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1515 avx512vl_i16_info, HasBWI>,
1516 EVEX_CD8<16, CD8VF>;
1517
Robert Khasanovf70f7982014-09-18 14:06:55 +00001518defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001519 avx512vl_i32_info, HasAVX512>,
1520 EVEX_CD8<32, CD8VF>;
1521
Robert Khasanovf70f7982014-09-18 14:06:55 +00001522defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001523 avx512vl_i64_info, HasAVX512>,
1524 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1525
1526defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1527 avx512vl_i8_info, HasBWI>,
1528 EVEX_CD8<8, CD8VF>;
1529
1530defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1531 avx512vl_i16_info, HasBWI>,
1532 EVEX_CD8<16, CD8VF>;
1533
Robert Khasanovf70f7982014-09-18 14:06:55 +00001534defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001535 avx512vl_i32_info, HasAVX512>,
1536 EVEX_CD8<32, CD8VF>;
1537
Robert Khasanovf70f7982014-09-18 14:06:55 +00001538defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001539 avx512vl_i64_info, HasAVX512>,
1540 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001541
1542def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001543 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001544 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1545 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1546
1547def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001548 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001549 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1550 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1551
Robert Khasanov29e3b962014-08-27 09:34:37 +00001552multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1553 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001554 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001555 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001556 !strconcat("vpcmp${cc}", Suffix,
1557 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001558 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1559 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001560 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1561 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001562 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001563 !strconcat("vpcmp${cc}", Suffix,
1564 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001565 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1566 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001567 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001568 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1569 def rrik : AVX512AIi8<opc, MRMSrcReg,
1570 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001571 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001572 !strconcat("vpcmp${cc}", Suffix,
1573 "\t{$src2, $src1, $dst {${mask}}|",
1574 "$dst {${mask}}, $src1, $src2}"),
1575 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1576 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001577 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001578 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001579 def rmik : AVX512AIi8<opc, MRMSrcMem,
1580 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001581 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001582 !strconcat("vpcmp${cc}", Suffix,
1583 "\t{$src2, $src1, $dst {${mask}}|",
1584 "$dst {${mask}}, $src1, $src2}"),
1585 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1586 (OpNode (_.VT _.RC:$src1),
1587 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001588 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001589 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1590
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001591 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001592 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001593 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001594 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001595 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1596 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001597 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001598 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001599 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001600 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001601 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1602 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001603 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001604 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1605 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001606 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001607 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001608 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1609 "$dst {${mask}}, $src1, $src2, $cc}"),
1610 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001611 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001612 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1613 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001614 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001615 !strconcat("vpcmp", Suffix,
1616 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1617 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001618 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001619 }
1620}
1621
Robert Khasanov29e3b962014-08-27 09:34:37 +00001622multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001623 X86VectorVTInfo _> :
1624 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001625 def rmib : AVX512AIi8<opc, MRMSrcMem,
1626 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001627 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001628 !strconcat("vpcmp${cc}", Suffix,
1629 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1630 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1631 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1632 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001633 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001634 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1635 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1636 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001637 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001638 !strconcat("vpcmp${cc}", Suffix,
1639 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1640 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1641 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1642 (OpNode (_.VT _.RC:$src1),
1643 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001644 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001645 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001646
Robert Khasanov29e3b962014-08-27 09:34:37 +00001647 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001648 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001649 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1650 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001651 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001652 !strconcat("vpcmp", Suffix,
1653 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1654 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1655 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1656 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1657 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001658 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001659 !strconcat("vpcmp", Suffix,
1660 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1661 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1662 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1663 }
1664}
1665
1666multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1667 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1668 let Predicates = [prd] in
1669 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1670
1671 let Predicates = [prd, HasVLX] in {
1672 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1673 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1674 }
1675}
1676
1677multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1678 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1679 let Predicates = [prd] in
1680 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1681 EVEX_V512;
1682
1683 let Predicates = [prd, HasVLX] in {
1684 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1685 EVEX_V256;
1686 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1687 EVEX_V128;
1688 }
1689}
1690
1691defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1692 HasBWI>, EVEX_CD8<8, CD8VF>;
1693defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1694 HasBWI>, EVEX_CD8<8, CD8VF>;
1695
1696defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1697 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1698defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1699 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1700
Robert Khasanovf70f7982014-09-18 14:06:55 +00001701defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001702 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001703defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001704 HasAVX512>, EVEX_CD8<32, CD8VF>;
1705
Robert Khasanovf70f7982014-09-18 14:06:55 +00001706defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001707 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001708defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001709 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001710
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001711multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001712
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001713 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1714 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1715 "vcmp${cc}"#_.Suffix,
1716 "$src2, $src1", "$src1, $src2",
1717 (X86cmpm (_.VT _.RC:$src1),
1718 (_.VT _.RC:$src2),
1719 imm:$cc)>;
1720
Craig Toppere1cac152016-06-07 07:27:54 +00001721 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1722 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1723 "vcmp${cc}"#_.Suffix,
1724 "$src2, $src1", "$src1, $src2",
1725 (X86cmpm (_.VT _.RC:$src1),
1726 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1727 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001728
Craig Toppere1cac152016-06-07 07:27:54 +00001729 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1730 (outs _.KRC:$dst),
1731 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1732 "vcmp${cc}"#_.Suffix,
1733 "${src2}"##_.BroadcastStr##", $src1",
1734 "$src1, ${src2}"##_.BroadcastStr,
1735 (X86cmpm (_.VT _.RC:$src1),
1736 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1737 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001738 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001739 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001740 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1741 (outs _.KRC:$dst),
1742 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1743 "vcmp"#_.Suffix,
1744 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1745
1746 let mayLoad = 1 in {
1747 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1748 (outs _.KRC:$dst),
1749 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1750 "vcmp"#_.Suffix,
1751 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1752
1753 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1754 (outs _.KRC:$dst),
1755 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1756 "vcmp"#_.Suffix,
1757 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1758 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1759 }
1760 }
1761}
1762
1763multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1764 // comparison code form (VCMP[EQ/LT/LE/...]
1765 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1766 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1767 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001768 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001769 (X86cmpmRnd (_.VT _.RC:$src1),
1770 (_.VT _.RC:$src2),
1771 imm:$cc,
1772 (i32 FROUND_NO_EXC))>, EVEX_B;
1773
1774 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1775 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1776 (outs _.KRC:$dst),
1777 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1778 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001779 "$cc, {sae}, $src2, $src1",
1780 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001781 }
1782}
1783
1784multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1785 let Predicates = [HasAVX512] in {
1786 defm Z : avx512_vcmp_common<_.info512>,
1787 avx512_vcmp_sae<_.info512>, EVEX_V512;
1788
1789 }
1790 let Predicates = [HasAVX512,HasVLX] in {
1791 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1792 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001793 }
1794}
1795
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001796defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1797 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1798defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1799 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001800
1801def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1802 (COPY_TO_REGCLASS (VCMPPSZrri
1803 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1804 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1805 imm:$cc), VK8)>;
1806def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1807 (COPY_TO_REGCLASS (VPCMPDZrri
1808 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1809 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1810 imm:$cc), VK8)>;
1811def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1812 (COPY_TO_REGCLASS (VPCMPUDZrri
1813 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1814 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1815 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001816
Asaf Badouh572bbce2015-09-20 08:46:07 +00001817// ----------------------------------------------------------------
1818// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001819//handle fpclass instruction mask = op(reg_scalar,imm)
1820// op(mem_scalar,imm)
1821multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1822 X86VectorVTInfo _, Predicate prd> {
1823 let Predicates = [prd] in {
1824 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1825 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001826 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001827 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1828 (i32 imm:$src2)))], NoItinerary>;
1829 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1830 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1831 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001832 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001833 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001834 (OpNode (_.VT _.RC:$src1),
1835 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001836 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00001837 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1838 (ins _.MemOp:$src1, i32u8imm:$src2),
1839 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001840 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001841 [(set _.KRC:$dst,
1842 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1843 (i32 imm:$src2)))], NoItinerary>;
1844 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1845 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1846 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001847 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001848 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001849 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1850 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1851 }
1852 }
1853}
1854
Asaf Badouh572bbce2015-09-20 08:46:07 +00001855//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1856// fpclass(reg_vec, mem_vec, imm)
1857// fpclass(reg_vec, broadcast(eltVt), imm)
1858multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1859 X86VectorVTInfo _, string mem, string broadcast>{
1860 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1861 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001862 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001863 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1864 (i32 imm:$src2)))], NoItinerary>;
1865 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1866 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1867 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001868 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001869 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001870 (OpNode (_.VT _.RC:$src1),
1871 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001872 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1873 (ins _.MemOp:$src1, i32u8imm:$src2),
1874 OpcodeStr##_.Suffix##mem#
1875 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001876 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001877 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1878 (i32 imm:$src2)))], NoItinerary>;
1879 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1880 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1881 OpcodeStr##_.Suffix##mem#
1882 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001883 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001884 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1885 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1886 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1887 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1888 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1889 _.BroadcastStr##", $dst|$dst, ${src1}"
1890 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001891 [(set _.KRC:$dst,(OpNode
1892 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00001893 (_.ScalarLdFrag addr:$src1))),
1894 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1895 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1896 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1897 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1898 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
1899 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001900 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1901 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00001902 (_.ScalarLdFrag addr:$src1))),
1903 (i32 imm:$src2))))], NoItinerary>,
1904 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001905}
1906
Asaf Badouh572bbce2015-09-20 08:46:07 +00001907multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001908 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001909 string broadcast>{
1910 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001911 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001912 broadcast>, EVEX_V512;
1913 }
1914 let Predicates = [prd, HasVLX] in {
1915 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1916 broadcast>, EVEX_V128;
1917 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1918 broadcast>, EVEX_V256;
1919 }
1920}
1921
1922multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001923 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001924 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001925 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001926 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001927 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
1928 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1929 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
1930 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1931 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001932}
1933
Asaf Badouh696e8e02015-10-18 11:04:38 +00001934defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
1935 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001936
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001937//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001938// Mask register copy, including
1939// - copy between mask registers
1940// - load/store mask registers
1941// - copy from GPR to mask register and vice versa
1942//
1943multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1944 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001945 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00001946 let hasSideEffects = 0 in
1947 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
1948 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
1949 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
1950 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1951 [(set KRC:$dst, (vvt (load addr:$src)))]>;
1952 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
1953 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1954 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001955}
1956
1957multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1958 string OpcodeStr,
1959 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001960 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001961 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001962 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001963 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001964 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001965 }
1966}
1967
Robert Khasanov74acbb72014-07-23 14:49:42 +00001968let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001969 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001970 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1971 VEX, PD;
1972
1973let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001974 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001975 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001976 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001977
1978let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001979 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
1980 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001981 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1982 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001983 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
1984 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001985 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1986 VEX, XD, VEX_W;
1987}
1988
1989// GR from/to mask register
1990let Predicates = [HasDQI] in {
1991 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1992 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1993 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1994 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
Craig Topperddab3952016-06-14 03:12:54 +00001995 def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
1996 (KMOVBrk VK8:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001997}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001998let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001999 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2000 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2001 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2002 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Craig Topperddab3952016-06-14 03:12:54 +00002003 def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
2004 (KMOVWrk VK16:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002005}
2006let Predicates = [HasBWI] in {
2007 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2008 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2009}
2010let Predicates = [HasBWI] in {
2011 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2012 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2013}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002014
Robert Khasanov74acbb72014-07-23 14:49:42 +00002015// Load/store kreg
2016let Predicates = [HasDQI] in {
2017 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2018 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002019 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2020 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002021
2022 def : Pat<(store VK4:$src, addr:$dst),
2023 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2024 def : Pat<(store VK2:$src, addr:$dst),
2025 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002026 def : Pat<(store VK1:$src, addr:$dst),
2027 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002028
2029 def : Pat<(v2i1 (load addr:$src)),
2030 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2031 def : Pat<(v4i1 (load addr:$src)),
2032 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002033}
2034let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002035 def : Pat<(store VK1:$src, addr:$dst),
2036 (MOV8mr addr:$dst,
2037 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2038 sub_8bit))>;
2039 def : Pat<(store VK2:$src, addr:$dst),
2040 (MOV8mr addr:$dst,
2041 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2042 sub_8bit))>;
2043 def : Pat<(store VK4:$src, addr:$dst),
2044 (MOV8mr addr:$dst,
2045 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002046 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002047 def : Pat<(store VK8:$src, addr:$dst),
2048 (MOV8mr addr:$dst,
2049 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2050 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002051
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002052 def : Pat<(v8i1 (load addr:$src)),
2053 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK8)>;
2054 def : Pat<(v2i1 (load addr:$src)),
2055 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK2)>;
2056 def : Pat<(v4i1 (load addr:$src)),
2057 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002058}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002059
Robert Khasanov74acbb72014-07-23 14:49:42 +00002060let Predicates = [HasAVX512] in {
2061 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002062 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002063 def : Pat<(i1 (load addr:$src)),
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002064 (COPY_TO_REGCLASS (AND16ri (MOVZX16rm8 addr:$src), (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002065 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2066 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002067}
2068let Predicates = [HasBWI] in {
2069 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2070 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002071 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2072 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002073 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2074 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002075 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2076 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002077}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002078
Robert Khasanov74acbb72014-07-23 14:49:42 +00002079let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002080 def : Pat<(i1 (trunc (i64 GR64:$src))),
2081 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2082 (i32 1))), VK1)>;
2083
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002084 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002085 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002086
2087 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002088 (COPY_TO_REGCLASS
2089 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2090 VK1)>;
2091 def : Pat<(i1 (trunc (i16 GR16:$src))),
2092 (COPY_TO_REGCLASS
2093 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2094 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002095
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002096 def : Pat<(i32 (zext VK1:$src)),
2097 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002098 def : Pat<(i32 (anyext VK1:$src)),
2099 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002100
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002101 def : Pat<(i8 (zext VK1:$src)),
2102 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002103 (AND32ri (KMOVWrk
2104 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002105 def : Pat<(i8 (anyext VK1:$src)),
2106 (EXTRACT_SUBREG
2107 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2108
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002109 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002110 (AND64ri8 (SUBREG_TO_REG (i64 0),
2111 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002112 def : Pat<(i16 (zext VK1:$src)),
2113 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002114 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2115 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002116}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002117def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2118 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2119def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2120 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2121def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2122 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2123def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2124 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2125def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2126 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2127def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2128 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002129
Igor Bregerd6c187b2016-01-27 08:43:25 +00002130def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2131def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2132def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2133
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002134// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002135let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002136 // GR from/to 8-bit mask without native support
2137 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2138 (COPY_TO_REGCLASS
Igor Bregerdd6522c2016-01-18 12:02:45 +00002139 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002140 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2141 (EXTRACT_SUBREG
2142 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2143 sub_8bit)>;
Craig Topperddab3952016-06-14 03:12:54 +00002144 def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2145 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16))>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002146}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002147
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002148let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002149 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002150 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002151 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002152 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002153}
2154let Predicates = [HasBWI] in {
2155 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2156 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2157 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2158 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002159}
2160
2161// Mask unary operation
2162// - KNOT
2163multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002164 RegisterClass KRC, SDPatternOperator OpNode,
2165 Predicate prd> {
2166 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002167 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002168 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002169 [(set KRC:$dst, (OpNode KRC:$src))]>;
2170}
2171
Robert Khasanov74acbb72014-07-23 14:49:42 +00002172multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2173 SDPatternOperator OpNode> {
2174 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2175 HasDQI>, VEX, PD;
2176 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2177 HasAVX512>, VEX, PS;
2178 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2179 HasBWI>, VEX, PD, VEX_W;
2180 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2181 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002182}
2183
Robert Khasanov74acbb72014-07-23 14:49:42 +00002184defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002185
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002186multiclass avx512_mask_unop_int<string IntName, string InstName> {
2187 let Predicates = [HasAVX512] in
2188 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2189 (i16 GR16:$src)),
2190 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2191 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2192}
2193defm : avx512_mask_unop_int<"knot", "KNOT">;
2194
Robert Khasanov74acbb72014-07-23 14:49:42 +00002195let Predicates = [HasDQI] in
2196def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2197let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002198def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002199let Predicates = [HasBWI] in
2200def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2201let Predicates = [HasBWI] in
2202def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2203
2204// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002205let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002206def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2207 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002208def : Pat<(not VK8:$src),
2209 (COPY_TO_REGCLASS
2210 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002211}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002212def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2213 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2214def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2215 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002216
2217// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002218// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002219multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002220 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002221 Predicate prd, bit IsCommutable> {
2222 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002223 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2224 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002225 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002226 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2227}
2228
Robert Khasanov595683d2014-07-28 13:46:45 +00002229multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002230 SDPatternOperator OpNode, bit IsCommutable,
2231 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002232 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002233 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002234 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002235 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002236 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002237 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002238 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002239 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002240}
2241
2242def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2243def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2244
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002245defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2246defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2247defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2248defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2249defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002250defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002251
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002252multiclass avx512_mask_binop_int<string IntName, string InstName> {
2253 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002254 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2255 (i16 GR16:$src1), (i16 GR16:$src2)),
2256 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2257 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2258 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002259}
2260
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002261defm : avx512_mask_binop_int<"kand", "KAND">;
2262defm : avx512_mask_binop_int<"kandn", "KANDN">;
2263defm : avx512_mask_binop_int<"kor", "KOR">;
2264defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2265defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002266
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002267multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002268 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2269 // for the DQI set, this type is legal and KxxxB instruction is used
2270 let Predicates = [NoDQI] in
2271 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2272 (COPY_TO_REGCLASS
2273 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2274 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2275
2276 // All types smaller than 8 bits require conversion anyway
2277 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2278 (COPY_TO_REGCLASS (Inst
2279 (COPY_TO_REGCLASS VK1:$src1, VK16),
2280 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2281 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2282 (COPY_TO_REGCLASS (Inst
2283 (COPY_TO_REGCLASS VK2:$src1, VK16),
2284 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2285 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2286 (COPY_TO_REGCLASS (Inst
2287 (COPY_TO_REGCLASS VK4:$src1, VK16),
2288 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002289}
2290
2291defm : avx512_binop_pat<and, KANDWrr>;
2292defm : avx512_binop_pat<andn, KANDNWrr>;
2293defm : avx512_binop_pat<or, KORWrr>;
2294defm : avx512_binop_pat<xnor, KXNORWrr>;
2295defm : avx512_binop_pat<xor, KXORWrr>;
2296
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002297def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2298 (KXNORWrr VK16:$src1, VK16:$src2)>;
2299def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002300 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002301def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002302 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002303def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002304 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002305
2306let Predicates = [NoDQI] in
2307def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2308 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2309 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2310
2311def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2312 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2313 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2314
2315def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2316 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2317 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2318
2319def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2320 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2321 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2322
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002323// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002324multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2325 RegisterClass KRCSrc, Predicate prd> {
2326 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002327 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002328 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2329 (ins KRC:$src1, KRC:$src2),
2330 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2331 VEX_4V, VEX_L;
2332
2333 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2334 (!cast<Instruction>(NAME##rr)
2335 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2336 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2337 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002338}
2339
Igor Bregera54a1a82015-09-08 13:10:00 +00002340defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2341defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2342defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002343
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002344// Mask bit testing
2345multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002346 SDNode OpNode, Predicate prd> {
2347 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002348 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002349 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002350 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2351}
2352
Igor Breger5ea0a6812015-08-31 13:30:19 +00002353multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2354 Predicate prdW = HasAVX512> {
2355 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2356 VEX, PD;
2357 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2358 VEX, PS;
2359 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2360 VEX, PS, VEX_W;
2361 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2362 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002363}
2364
2365defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002366defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002367
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002368// Mask shift
2369multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2370 SDNode OpNode> {
2371 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002372 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002373 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002374 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002375 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2376}
2377
2378multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2379 SDNode OpNode> {
2380 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002381 VEX, TAPD, VEX_W;
2382 let Predicates = [HasDQI] in
2383 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2384 VEX, TAPD;
2385 let Predicates = [HasBWI] in {
2386 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2387 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002388 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2389 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002390 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002391}
2392
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002393defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2394defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002395
2396// Mask setting all 0s or 1s
2397multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2398 let Predicates = [HasAVX512] in
2399 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2400 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2401 [(set KRC:$dst, (VT Val))]>;
2402}
2403
2404multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002405 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002406 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002407 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2408 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002409}
2410
2411defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2412defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2413
2414// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2415let Predicates = [HasAVX512] in {
2416 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2417 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002418 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2419 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002420 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002421 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2422 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002423}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002424
2425// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2426multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2427 RegisterClass RC, ValueType VT> {
2428 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2429 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002430
Igor Bregerf1bd7612016-03-06 07:46:03 +00002431 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002432 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002433}
2434
2435defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2436defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2437defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2438defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2439defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2440
2441defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2442defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2443defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2444defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2445
2446defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2447defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2448defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2449
2450defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2451defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2452
2453defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002454
Igor Breger999ac752016-03-08 15:21:25 +00002455def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002456 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002457 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2458 VK2))>;
2459def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002460 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002461 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2462 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002463def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2464 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002465def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2466 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002467def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2468 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2469
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002470def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002471 (v8i1 (COPY_TO_REGCLASS
2472 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2473 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002474
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002475def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2476 (v4i1 (COPY_TO_REGCLASS
2477 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2478 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002479//===----------------------------------------------------------------------===//
2480// AVX-512 - Aligned and unaligned load and store
2481//
2482
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002483
2484multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002485 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002486 bit IsReMaterializable = 1,
2487 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002488 let hasSideEffects = 0 in {
2489 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002490 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002491 _.ExeDomain>, EVEX;
2492 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2493 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002494 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002495 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002496 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2497 (_.VT _.RC:$src),
2498 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002499 EVEX, EVEX_KZ;
2500
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002501 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2502 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002503 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002504 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002505 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2506 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002507
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002508 let Constraints = "$src0 = $dst" in {
2509 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2510 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2511 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2512 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002513 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002514 (_.VT _.RC:$src1),
2515 (_.VT _.RC:$src0))))], _.ExeDomain>,
2516 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002517 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002518 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2519 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002520 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2521 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002522 [(set _.RC:$dst, (_.VT
2523 (vselect _.KRCWM:$mask,
2524 (_.VT (bitconvert (ld_frag addr:$src1))),
2525 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002526 }
Craig Toppere1cac152016-06-07 07:27:54 +00002527 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002528 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2529 (ins _.KRCWM:$mask, _.MemOp:$src),
2530 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2531 "${dst} {${mask}} {z}, $src}",
2532 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2533 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2534 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002535 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002536 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2537 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2538
2539 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2540 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2541
2542 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2543 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2544 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002545}
2546
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002547multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2548 AVX512VLVectorVTInfo _,
2549 Predicate prd,
2550 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002551 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002552 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002553 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002554
2555 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002556 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002557 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002558 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002559 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002560 }
2561}
2562
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002563multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2564 AVX512VLVectorVTInfo _,
2565 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002566 bit IsReMaterializable = 1,
2567 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002568 let Predicates = [prd] in
2569 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002570 masked_load_unaligned, IsReMaterializable,
2571 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002572
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002573 let Predicates = [prd, HasVLX] in {
2574 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002575 masked_load_unaligned, IsReMaterializable,
2576 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002577 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002578 masked_load_unaligned, IsReMaterializable,
2579 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002580 }
2581}
2582
2583multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002584 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002585
Craig Topper99f6b622016-05-01 01:03:56 +00002586 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002587 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2588 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2589 [], _.ExeDomain>, EVEX;
2590 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2591 (ins _.KRCWM:$mask, _.RC:$src),
2592 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2593 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002594 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002595 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002596 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002597 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002598 "${dst} {${mask}} {z}, $src}",
2599 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002600 }
Igor Breger81b79de2015-11-19 07:43:43 +00002601
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002602 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002603 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002604 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002605 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002606 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2607 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2608 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002609
2610 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2611 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2612 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002613}
2614
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002615
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002616multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2617 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002618 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002619 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2620 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002621
2622 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002623 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2624 masked_store_unaligned>, EVEX_V256;
2625 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2626 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002627 }
2628}
2629
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002630multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2631 AVX512VLVectorVTInfo _, Predicate prd> {
2632 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002633 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2634 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002635
2636 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002637 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2638 masked_store_aligned256>, EVEX_V256;
2639 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2640 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002641 }
2642}
2643
2644defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2645 HasAVX512>,
2646 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2647 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2648
2649defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2650 HasAVX512>,
2651 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2652 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2653
Craig Topperc9293492016-02-26 06:50:29 +00002654defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2655 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002656 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002657 PS, EVEX_CD8<32, CD8VF>;
2658
Craig Topperc9293492016-02-26 06:50:29 +00002659defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2660 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002661 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2662 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002663
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002664defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2665 HasAVX512>,
2666 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2667 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002668
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002669defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2670 HasAVX512>,
2671 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2672 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002673
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002674defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2675 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002676 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2677
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002678defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2679 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002680 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2681
Craig Topperc9293492016-02-26 06:50:29 +00002682defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2683 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002684 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002685 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2686
Craig Topperc9293492016-02-26 06:50:29 +00002687defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2688 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002689 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002690 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002691
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002692def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002693 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002694 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002695 VK8), VR512:$src)>;
2696
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002697def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002698 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002699 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002700
Craig Topper33c550c2016-05-22 00:39:30 +00002701// These patterns exist to prevent the above patterns from introducing a second
2702// mask inversion when one already exists.
2703def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2704 (bc_v8i64 (v16i32 immAllZerosV)),
2705 (v8i64 VR512:$src))),
2706 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2707def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2708 (v16i32 immAllZerosV),
2709 (v16i32 VR512:$src))),
2710 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2711
Craig Topper95bdabd2016-05-22 23:44:33 +00002712let Predicates = [HasVLX] in {
2713 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2714 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2715 def : Pat<(alignedstore (v2f64 (extract_subvector
2716 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2717 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2718 def : Pat<(alignedstore (v4f32 (extract_subvector
2719 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2720 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2721 def : Pat<(alignedstore (v2i64 (extract_subvector
2722 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2723 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2724 def : Pat<(alignedstore (v4i32 (extract_subvector
2725 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2726 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2727 def : Pat<(alignedstore (v8i16 (extract_subvector
2728 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2729 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2730 def : Pat<(alignedstore (v16i8 (extract_subvector
2731 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2732 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2733
2734 def : Pat<(store (v2f64 (extract_subvector
2735 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2736 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2737 def : Pat<(store (v4f32 (extract_subvector
2738 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2739 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2740 def : Pat<(store (v2i64 (extract_subvector
2741 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2742 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2743 def : Pat<(store (v4i32 (extract_subvector
2744 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2745 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2746 def : Pat<(store (v8i16 (extract_subvector
2747 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2748 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2749 def : Pat<(store (v16i8 (extract_subvector
2750 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2751 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2752
2753 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2754 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2755 def : Pat<(alignedstore (v2f64 (extract_subvector
2756 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2757 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2758 def : Pat<(alignedstore (v4f32 (extract_subvector
2759 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2760 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2761 def : Pat<(alignedstore (v2i64 (extract_subvector
2762 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2763 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2764 def : Pat<(alignedstore (v4i32 (extract_subvector
2765 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2766 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2767 def : Pat<(alignedstore (v8i16 (extract_subvector
2768 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2769 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2770 def : Pat<(alignedstore (v16i8 (extract_subvector
2771 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2772 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2773
2774 def : Pat<(store (v2f64 (extract_subvector
2775 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2776 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2777 def : Pat<(store (v4f32 (extract_subvector
2778 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2779 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2780 def : Pat<(store (v2i64 (extract_subvector
2781 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2782 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2783 def : Pat<(store (v4i32 (extract_subvector
2784 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2785 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2786 def : Pat<(store (v8i16 (extract_subvector
2787 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2788 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2789 def : Pat<(store (v16i8 (extract_subvector
2790 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2791 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2792
2793 // Special patterns for storing subvector extracts of lower 256-bits of 512.
2794 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2795 def : Pat<(alignedstore (v4f64 (extract_subvector
2796 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2797 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2798 def : Pat<(alignedstore (v8f32 (extract_subvector
2799 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2800 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2801 def : Pat<(alignedstore (v4i64 (extract_subvector
2802 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2803 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2804 def : Pat<(alignedstore (v8i32 (extract_subvector
2805 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2806 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2807 def : Pat<(alignedstore (v16i16 (extract_subvector
2808 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2809 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2810 def : Pat<(alignedstore (v32i8 (extract_subvector
2811 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2812 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2813
2814 def : Pat<(store (v4f64 (extract_subvector
2815 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2816 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2817 def : Pat<(store (v8f32 (extract_subvector
2818 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2819 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2820 def : Pat<(store (v4i64 (extract_subvector
2821 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2822 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2823 def : Pat<(store (v8i32 (extract_subvector
2824 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2825 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2826 def : Pat<(store (v16i16 (extract_subvector
2827 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2828 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2829 def : Pat<(store (v32i8 (extract_subvector
2830 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2831 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2832}
2833
2834
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002835// Move Int Doubleword to Packed Double Int
2836//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002837def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002838 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002839 [(set VR128X:$dst,
2840 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002841 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002842def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002843 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002844 [(set VR128X:$dst,
2845 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002846 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002847def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002848 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002849 [(set VR128X:$dst,
2850 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002851 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002852let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2853def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2854 (ins i64mem:$src),
2855 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002856 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002857let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002858def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002859 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002860 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002861 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002862def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002863 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002864 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002865 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002866def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002867 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002868 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002869 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2870 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002871}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002872
2873// Move Int Doubleword to Single Scalar
2874//
Craig Topper88adf2a2013-10-12 05:41:08 +00002875let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002876def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002877 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002878 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002879 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002880
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002881def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002882 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002883 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002884 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002885}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002886
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002887// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002888//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002889def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002890 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002891 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002892 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002893 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002894def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002895 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002896 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002897 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002898 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002899 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002900
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002901// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002902//
2903def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002904 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002905 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2906 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00002907 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002908 Requires<[HasAVX512, In64BitMode]>;
2909
Craig Topperc648c9b2015-12-28 06:11:42 +00002910let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
2911def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
2912 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00002913 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00002914 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002915
Craig Topperc648c9b2015-12-28 06:11:42 +00002916def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
2917 (ins i64mem:$dst, VR128X:$src),
2918 "vmovq\t{$src, $dst|$dst, $src}",
2919 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2920 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002921 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002922 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2923
2924let hasSideEffects = 0 in
2925def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
2926 (ins VR128X:$src),
2927 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00002928 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00002929
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002930// Move Scalar Single to Double Int
2931//
Craig Topper88adf2a2013-10-12 05:41:08 +00002932let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002933def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002934 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002935 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002936 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002937 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002938def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002939 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002940 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002941 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00002942 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002943}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002944
2945// Move Quadword Int to Packed Quadword Int
2946//
Craig Topperc648c9b2015-12-28 06:11:42 +00002947def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002948 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002949 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002950 [(set VR128X:$dst,
2951 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002952 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002953
2954//===----------------------------------------------------------------------===//
2955// AVX-512 MOVSS, MOVSD
2956//===----------------------------------------------------------------------===//
2957
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002958multiclass avx512_move_scalar <string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00002959 X86VectorVTInfo _> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002960 defm rr_Int : AVX512_maskable_scalar<0x10, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002961 (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002962 asm, "$src2, $src1","$src1, $src2",
Asaf Badouh41ecf462015-12-06 13:26:56 +00002963 (_.VT (OpNode (_.VT _.RC:$src1),
2964 (_.VT _.RC:$src2))),
2965 IIC_SSE_MOV_S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00002966 let Constraints = "$src1 = $dst" in
Asaf Badouh41ecf462015-12-06 13:26:56 +00002967 defm rm_Int : AVX512_maskable_3src_scalar<0x10, MRMSrcMem, _,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002968 (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002969 (ins _.ScalarMemOp:$src),
2970 asm,"$src","$src",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002971 (_.VT (OpNode (_.VT _.RC:$src1),
2972 (_.VT (scalar_to_vector
Asaf Badouh41ecf462015-12-06 13:26:56 +00002973 (_.ScalarLdFrag addr:$src)))))>, EVEX;
2974 let isCodeGenOnly = 1 in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002975 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002976 (ins _.RC:$src1, _.FRC:$src2),
2977 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2978 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
2979 (scalar_to_vector _.FRC:$src2))))],
2980 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
Asaf Badouh41ecf462015-12-06 13:26:56 +00002981 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
2982 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2983 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
2984 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
2985 }
Craig Toppere1cac152016-06-07 07:27:54 +00002986 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
2987 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2988 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
2989 EVEX;
2990 let mayStore = 1 in
2991 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
2992 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
2993 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2994 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002995}
2996
Asaf Badouh41ecf462015-12-06 13:26:56 +00002997defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
2998 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002999
Asaf Badouh41ecf462015-12-06 13:26:56 +00003000defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3001 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003002
Craig Topper74ed0872016-05-18 06:55:59 +00003003def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003004 (COPY_TO_REGCLASS (VMOVSSZrr_Intk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
3005 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003006
Craig Topper74ed0872016-05-18 06:55:59 +00003007def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003008 (COPY_TO_REGCLASS (VMOVSDZrr_Intk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
3009 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003010
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003011def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3012 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3013 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3014
Craig Topper99f6b622016-05-01 01:03:56 +00003015let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003016defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3017 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3018 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3019 XS, EVEX_4V, VEX_LIG;
3020
Craig Topper99f6b622016-05-01 01:03:56 +00003021let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003022defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3023 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3024 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3025 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003026
3027let Predicates = [HasAVX512] in {
3028 let AddedComplexity = 15 in {
3029 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3030 // MOVS{S,D} to the lower bits.
3031 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3032 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3033 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3034 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3035 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3036 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3037 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3038 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
3039
3040 // Move low f32 and clear high bits.
3041 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3042 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003043 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003044 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3045 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3046 (SUBREG_TO_REG (i32 0),
3047 (VMOVSSZrr (v4i32 (V_SET0)),
3048 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
3049 }
3050
3051 let AddedComplexity = 20 in {
3052 // MOVSSrm zeros the high parts of the register; represent this
3053 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3054 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3055 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3056 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3057 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3058 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3059 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3060
3061 // MOVSDrm zeros the high parts of the register; represent this
3062 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3063 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3064 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3065 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3066 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3067 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3068 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3069 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3070 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3071 def : Pat<(v2f64 (X86vzload addr:$src)),
3072 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3073
3074 // Represent the same patterns above but in the form they appear for
3075 // 256-bit types
3076 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3077 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003078 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003079 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3080 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3081 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3082 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3083 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3084 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003085 def : Pat<(v4f64 (X86vzload addr:$src)),
3086 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003087
3088 // Represent the same patterns above but in the form they appear for
3089 // 512-bit types
3090 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3091 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3092 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3093 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3094 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3095 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3096 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3097 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3098 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003099 def : Pat<(v8f64 (X86vzload addr:$src)),
3100 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003101 }
3102 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3103 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3104 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3105 FR32X:$src)), sub_xmm)>;
3106 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3107 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3108 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3109 FR64X:$src)), sub_xmm)>;
3110 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3111 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003112 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003113
3114 // Move low f64 and clear high bits.
3115 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3116 (SUBREG_TO_REG (i32 0),
3117 (VMOVSDZrr (v2f64 (V_SET0)),
3118 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3119
3120 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3121 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3122 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3123
3124 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003125 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003126 addr:$dst),
3127 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003128
3129 // Shuffle with VMOVSS
3130 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3131 (VMOVSSZrr (v4i32 VR128X:$src1),
3132 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3133 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3134 (VMOVSSZrr (v4f32 VR128X:$src1),
3135 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3136
3137 // 256-bit variants
3138 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3139 (SUBREG_TO_REG (i32 0),
3140 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3141 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3142 sub_xmm)>;
3143 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3144 (SUBREG_TO_REG (i32 0),
3145 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3146 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3147 sub_xmm)>;
3148
3149 // Shuffle with VMOVSD
3150 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3151 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3152 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3153 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3154 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3155 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3156 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3157 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3158
3159 // 256-bit variants
3160 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3161 (SUBREG_TO_REG (i32 0),
3162 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3163 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3164 sub_xmm)>;
3165 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3166 (SUBREG_TO_REG (i32 0),
3167 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3168 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3169 sub_xmm)>;
3170
3171 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3172 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3173 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3174 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3175 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3176 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3177 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3178 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3179}
3180
3181let AddedComplexity = 15 in
3182def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3183 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003184 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003185 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003186 (v2i64 VR128X:$src))))],
3187 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3188
Igor Breger4ec5abf2015-11-03 07:30:17 +00003189let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003190def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3191 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003192 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003193 [(set VR128X:$dst, (v2i64 (X86vzmovl
3194 (loadv2i64 addr:$src))))],
3195 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3196 EVEX_CD8<8, CD8VT8>;
3197
3198let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003199 let AddedComplexity = 15 in {
3200 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3201 (VMOVDI2PDIZrr GR32:$src)>;
3202
3203 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3204 (VMOV64toPQIZrr GR64:$src)>;
3205
3206 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3207 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3208 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
3209 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003210 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3211 let AddedComplexity = 20 in {
3212 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3213 (VMOVDI2PDIZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003214
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003215 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3216 (VMOVDI2PDIZrm addr:$src)>;
3217 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3218 (VMOVDI2PDIZrm addr:$src)>;
3219 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3220 (VMOVZPQILo2PQIZrm addr:$src)>;
3221 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3222 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003223 def : Pat<(v2i64 (X86vzload addr:$src)),
3224 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003225 def : Pat<(v4i64 (X86vzload addr:$src)),
3226 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003227 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003228
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003229 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3230 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3231 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3232 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003233
3234 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
3235 def : Pat<(v8i64 (X86vzload addr:$src)),
3236 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003237}
3238
3239def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3240 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3241
3242def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3243 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3244
3245def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3246 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3247
3248def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3249 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3250
3251//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003252// AVX-512 - Non-temporals
3253//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003254let SchedRW = [WriteLoad] in {
3255 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3256 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3257 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3258 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3259 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003260
Craig Topper2f90c1f2016-06-07 07:27:57 +00003261 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003262 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003263 (ins i256mem:$src),
3264 "vmovntdqa\t{$src, $dst|$dst, $src}",
3265 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3266 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3267 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003268
Robert Khasanoved882972014-08-13 10:46:00 +00003269 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003270 (ins i128mem:$src),
3271 "vmovntdqa\t{$src, $dst|$dst, $src}",
3272 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3273 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3274 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003275 }
Adam Nemetefd07852014-06-18 16:51:10 +00003276}
3277
Igor Bregerd3341f52016-01-20 13:11:47 +00003278multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3279 PatFrag st_frag = alignednontemporalstore,
3280 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003281 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003282 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003283 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003284 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3285 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003286}
3287
Igor Bregerd3341f52016-01-20 13:11:47 +00003288multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3289 AVX512VLVectorVTInfo VTInfo> {
3290 let Predicates = [HasAVX512] in
3291 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003292
Igor Bregerd3341f52016-01-20 13:11:47 +00003293 let Predicates = [HasAVX512, HasVLX] in {
3294 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3295 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003296 }
3297}
3298
Igor Bregerd3341f52016-01-20 13:11:47 +00003299defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3300defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3301defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003302
Craig Topper707c89c2016-05-08 23:43:17 +00003303let Predicates = [HasAVX512], AddedComplexity = 400 in {
3304 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3305 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3306 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3307 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3308 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3309 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003310
3311 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3312 (VMOVNTDQAZrm addr:$src)>;
3313 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3314 (VMOVNTDQAZrm addr:$src)>;
3315 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3316 (VMOVNTDQAZrm addr:$src)>;
3317 def : Pat<(v16i32 (alignednontemporalload addr:$src)),
3318 (VMOVNTDQAZrm addr:$src)>;
3319 def : Pat<(v32i16 (alignednontemporalload addr:$src)),
3320 (VMOVNTDQAZrm addr:$src)>;
3321 def : Pat<(v64i8 (alignednontemporalload addr:$src)),
3322 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003323}
3324
Craig Topperc41320d2016-05-08 23:08:45 +00003325let Predicates = [HasVLX], AddedComplexity = 400 in {
3326 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3327 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3328 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3329 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3330 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3331 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3332
Simon Pilgrim9a896232016-06-07 13:34:24 +00003333 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3334 (VMOVNTDQAZ256rm addr:$src)>;
3335 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3336 (VMOVNTDQAZ256rm addr:$src)>;
3337 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3338 (VMOVNTDQAZ256rm addr:$src)>;
3339 def : Pat<(v8i32 (alignednontemporalload addr:$src)),
3340 (VMOVNTDQAZ256rm addr:$src)>;
3341 def : Pat<(v16i16 (alignednontemporalload addr:$src)),
3342 (VMOVNTDQAZ256rm addr:$src)>;
3343 def : Pat<(v32i8 (alignednontemporalload addr:$src)),
3344 (VMOVNTDQAZ256rm addr:$src)>;
3345
Craig Topperc41320d2016-05-08 23:08:45 +00003346 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3347 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3348 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3349 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3350 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3351 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003352
3353 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3354 (VMOVNTDQAZ128rm addr:$src)>;
3355 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3356 (VMOVNTDQAZ128rm addr:$src)>;
3357 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3358 (VMOVNTDQAZ128rm addr:$src)>;
3359 def : Pat<(v4i32 (alignednontemporalload addr:$src)),
3360 (VMOVNTDQAZ128rm addr:$src)>;
3361 def : Pat<(v8i16 (alignednontemporalload addr:$src)),
3362 (VMOVNTDQAZ128rm addr:$src)>;
3363 def : Pat<(v16i8 (alignednontemporalload addr:$src)),
3364 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003365}
3366
Adam Nemet7f62b232014-06-10 16:39:53 +00003367//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003368// AVX-512 - Integer arithmetic
3369//
3370multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003371 X86VectorVTInfo _, OpndItins itins,
3372 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003373 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003374 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003375 "$src2, $src1", "$src1, $src2",
3376 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003377 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003378 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003379
Craig Toppere1cac152016-06-07 07:27:54 +00003380 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3381 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3382 "$src2, $src1", "$src1, $src2",
3383 (_.VT (OpNode _.RC:$src1,
3384 (bitconvert (_.LdFrag addr:$src2)))),
3385 itins.rm>,
3386 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003387}
3388
3389multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3390 X86VectorVTInfo _, OpndItins itins,
3391 bit IsCommutable = 0> :
3392 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003393 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3394 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3395 "${src2}"##_.BroadcastStr##", $src1",
3396 "$src1, ${src2}"##_.BroadcastStr,
3397 (_.VT (OpNode _.RC:$src1,
3398 (X86VBroadcast
3399 (_.ScalarLdFrag addr:$src2)))),
3400 itins.rm>,
3401 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003402}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003403
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003404multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3405 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3406 Predicate prd, bit IsCommutable = 0> {
3407 let Predicates = [prd] in
3408 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3409 IsCommutable>, EVEX_V512;
3410
3411 let Predicates = [prd, HasVLX] in {
3412 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3413 IsCommutable>, EVEX_V256;
3414 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3415 IsCommutable>, EVEX_V128;
3416 }
3417}
3418
Robert Khasanov545d1b72014-10-14 14:36:19 +00003419multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3420 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3421 Predicate prd, bit IsCommutable = 0> {
3422 let Predicates = [prd] in
3423 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3424 IsCommutable>, EVEX_V512;
3425
3426 let Predicates = [prd, HasVLX] in {
3427 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3428 IsCommutable>, EVEX_V256;
3429 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3430 IsCommutable>, EVEX_V128;
3431 }
3432}
3433
3434multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3435 OpndItins itins, Predicate prd,
3436 bit IsCommutable = 0> {
3437 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3438 itins, prd, IsCommutable>,
3439 VEX_W, EVEX_CD8<64, CD8VF>;
3440}
3441
3442multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3443 OpndItins itins, Predicate prd,
3444 bit IsCommutable = 0> {
3445 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3446 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3447}
3448
3449multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3450 OpndItins itins, Predicate prd,
3451 bit IsCommutable = 0> {
3452 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3453 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3454}
3455
3456multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3457 OpndItins itins, Predicate prd,
3458 bit IsCommutable = 0> {
3459 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3460 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3461}
3462
3463multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3464 SDNode OpNode, OpndItins itins, Predicate prd,
3465 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003466 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003467 IsCommutable>;
3468
Igor Bregerf2460112015-07-26 14:41:44 +00003469 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003470 IsCommutable>;
3471}
3472
3473multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3474 SDNode OpNode, OpndItins itins, Predicate prd,
3475 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003476 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003477 IsCommutable>;
3478
Igor Bregerf2460112015-07-26 14:41:44 +00003479 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003480 IsCommutable>;
3481}
3482
3483multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3484 bits<8> opc_d, bits<8> opc_q,
3485 string OpcodeStr, SDNode OpNode,
3486 OpndItins itins, bit IsCommutable = 0> {
3487 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3488 itins, HasAVX512, IsCommutable>,
3489 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3490 itins, HasBWI, IsCommutable>;
3491}
3492
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003493multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003494 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003495 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3496 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003497 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003498 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003499 "$src2, $src1","$src1, $src2",
3500 (_Dst.VT (OpNode
3501 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003502 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003503 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003504 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003505 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3506 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3507 "$src2, $src1", "$src1, $src2",
3508 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3509 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003510 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003511 AVX512BIBase, EVEX_4V;
3512
3513 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3514 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3515 OpcodeStr,
3516 "${src2}"##_Brdct.BroadcastStr##", $src1",
3517 "$src1, ${src2}"##_Dst.BroadcastStr,
3518 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3519 (_Brdct.VT (X86VBroadcast
3520 (_Brdct.ScalarLdFrag addr:$src2)))))),
3521 itins.rm>,
3522 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003523}
3524
Robert Khasanov545d1b72014-10-14 14:36:19 +00003525defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3526 SSE_INTALU_ITINS_P, 1>;
3527defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3528 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003529defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3530 SSE_INTALU_ITINS_P, HasBWI, 1>;
3531defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3532 SSE_INTALU_ITINS_P, HasBWI, 0>;
3533defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003534 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003535defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003536 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003537defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003538 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003539defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003540 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003541defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003542 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003543defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003544 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003545defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003546 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003547defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003548 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003549defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003550 SSE_INTALU_ITINS_P, HasBWI, 1>;
3551
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003552multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003553 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3554 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3555 let Predicates = [prd] in
3556 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3557 _SrcVTInfo.info512, _DstVTInfo.info512,
3558 v8i64_info, IsCommutable>,
3559 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3560 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003561 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003562 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003563 v4i64x_info, IsCommutable>,
3564 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003565 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003566 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003567 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003568 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3569 }
Michael Liao66233b72015-08-06 09:06:20 +00003570}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003571
3572defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003573 avx512vl_i32_info, avx512vl_i64_info,
3574 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003575defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003576 avx512vl_i32_info, avx512vl_i64_info,
3577 X86pmuludq, HasAVX512, 1>;
3578defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3579 avx512vl_i8_info, avx512vl_i8_info,
3580 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003581
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003582multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3583 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003584 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3585 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3586 OpcodeStr,
3587 "${src2}"##_Src.BroadcastStr##", $src1",
3588 "$src1, ${src2}"##_Src.BroadcastStr,
3589 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3590 (_Src.VT (X86VBroadcast
3591 (_Src.ScalarLdFrag addr:$src2))))))>,
3592 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003593}
3594
Michael Liao66233b72015-08-06 09:06:20 +00003595multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3596 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003597 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003598 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003599 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003600 "$src2, $src1","$src1, $src2",
3601 (_Dst.VT (OpNode
3602 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003603 (_Src.VT _Src.RC:$src2)))>,
3604 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003605 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3606 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3607 "$src2, $src1", "$src1, $src2",
3608 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3609 (bitconvert (_Src.LdFrag addr:$src2))))>,
3610 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003611}
3612
3613multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3614 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003615 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003616 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3617 v32i16_info>,
3618 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3619 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003620 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003621 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3622 v16i16x_info>,
3623 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3624 v16i16x_info>, EVEX_V256;
3625 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3626 v8i16x_info>,
3627 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3628 v8i16x_info>, EVEX_V128;
3629 }
3630}
3631multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3632 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003633 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003634 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3635 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003636 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003637 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3638 v32i8x_info>, EVEX_V256;
3639 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3640 v16i8x_info>, EVEX_V128;
3641 }
3642}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003643
3644multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3645 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3646 AVX512VLVectorVTInfo _Dst> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003647 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003648 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3649 _Dst.info512>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003650 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003651 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3652 _Dst.info256>, EVEX_V256;
3653 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3654 _Dst.info128>, EVEX_V128;
3655 }
3656}
3657
Craig Topperb6da6542016-05-01 17:38:32 +00003658defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3659defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3660defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3661defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003662
Craig Topper5acb5a12016-05-01 06:24:57 +00003663defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3664 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3665defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3666 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003667
Igor Bregerf2460112015-07-26 14:41:44 +00003668defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003669 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003670defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003671 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003672defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003673 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003674
Igor Bregerf2460112015-07-26 14:41:44 +00003675defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003676 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003677defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003678 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003679defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003680 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003681
Igor Bregerf2460112015-07-26 14:41:44 +00003682defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003683 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003684defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003685 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003686defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003687 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003688
Igor Bregerf2460112015-07-26 14:41:44 +00003689defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003690 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003691defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003692 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003693defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003694 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003695//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003696// AVX-512 Logical Instructions
3697//===----------------------------------------------------------------------===//
3698
Robert Khasanov545d1b72014-10-14 14:36:19 +00003699defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3700 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3701defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3702 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3703defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3704 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3705defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003706 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003707
3708//===----------------------------------------------------------------------===//
3709// AVX-512 FP arithmetic
3710//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003711multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3712 SDNode OpNode, SDNode VecNode, OpndItins itins,
3713 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003714
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003715 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3716 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3717 "$src2, $src1", "$src1, $src2",
3718 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3719 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003720 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003721
3722 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003723 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003724 "$src2, $src1", "$src1, $src2",
3725 (VecNode (_.VT _.RC:$src1),
3726 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3727 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003728 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003729 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3730 Predicates = [HasAVX512] in {
3731 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003732 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003733 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3734 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3735 itins.rr>;
3736 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003737 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003738 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3739 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3740 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3741 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003742}
3743
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003744multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003745 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003746
3747 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3748 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3749 "$rc, $src2, $src1", "$src1, $src2, $rc",
3750 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003751 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003752 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003753}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003754multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3755 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3756
3757 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3758 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003759 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003760 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003761 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003762}
3763
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003764multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3765 SDNode VecNode,
3766 SizeItins itins, bit IsCommutable> {
3767 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3768 itins.s, IsCommutable>,
3769 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3770 itins.s, IsCommutable>,
3771 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3772 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3773 itins.d, IsCommutable>,
3774 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3775 itins.d, IsCommutable>,
3776 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3777}
3778
3779multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3780 SDNode VecNode,
3781 SizeItins itins, bit IsCommutable> {
3782 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3783 itins.s, IsCommutable>,
3784 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3785 itins.s, IsCommutable>,
3786 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3787 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3788 itins.d, IsCommutable>,
3789 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3790 itins.d, IsCommutable>,
3791 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3792}
3793defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3794defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3795defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3796defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3797defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3798defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3799
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003800multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003801 X86VectorVTInfo _, bit IsCommutable> {
3802 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3803 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3804 "$src2, $src1", "$src1, $src2",
3805 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003806 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3807 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3808 "$src2, $src1", "$src1, $src2",
3809 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3810 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3811 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3812 "${src2}"##_.BroadcastStr##", $src1",
3813 "$src1, ${src2}"##_.BroadcastStr,
3814 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3815 (_.ScalarLdFrag addr:$src2))))>,
3816 EVEX_4V, EVEX_B;
Robert Khasanov595e5982014-10-29 15:43:02 +00003817}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003818
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003819multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003820 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003821 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3822 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3823 "$rc, $src2, $src1", "$src1, $src2, $rc",
3824 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3825 EVEX_4V, EVEX_B, EVEX_RC;
3826}
3827
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003828
3829multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003830 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003831 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3832 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3833 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3834 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3835 EVEX_4V, EVEX_B;
3836}
3837
Michael Liao66233b72015-08-06 09:06:20 +00003838multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperdb290662016-05-01 05:57:06 +00003839 Predicate prd, bit IsCommutable = 0> {
3840 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003841 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3842 IsCommutable>, EVEX_V512, PS,
3843 EVEX_CD8<32, CD8VF>;
3844 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3845 IsCommutable>, EVEX_V512, PD, VEX_W,
3846 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00003847 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003848
Robert Khasanov595e5982014-10-29 15:43:02 +00003849 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00003850 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003851 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3852 IsCommutable>, EVEX_V128, PS,
3853 EVEX_CD8<32, CD8VF>;
3854 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3855 IsCommutable>, EVEX_V256, PS,
3856 EVEX_CD8<32, CD8VF>;
3857 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3858 IsCommutable>, EVEX_V128, PD, VEX_W,
3859 EVEX_CD8<64, CD8VF>;
3860 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3861 IsCommutable>, EVEX_V256, PD, VEX_W,
3862 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003863 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003864}
3865
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003866multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003867 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003868 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003869 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003870 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3871}
3872
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003873multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003874 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003875 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003876 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003877 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3878}
3879
Craig Topperdb290662016-05-01 05:57:06 +00003880defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003881 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003882defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003883 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003884defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003885 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003886defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003887 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003888defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003889 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003890defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003891 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003892let isCodeGenOnly = 1 in {
3893 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512, 1>;
3894 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512, 1>;
3895}
Craig Topperdb290662016-05-01 05:57:06 +00003896defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI, 1>;
3897defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI, 0>;
3898defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI, 1>;
3899defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003900
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003901multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3902 X86VectorVTInfo _> {
3903 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3904 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3905 "$src2, $src1", "$src1, $src2",
3906 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003907 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3908 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3909 "$src2, $src1", "$src1, $src2",
3910 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3911 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3912 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3913 "${src2}"##_.BroadcastStr##", $src1",
3914 "$src1, ${src2}"##_.BroadcastStr,
3915 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3916 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3917 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003918}
3919
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003920multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3921 X86VectorVTInfo _> {
3922 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3923 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3924 "$src2, $src1", "$src1, $src2",
3925 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00003926 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3927 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3928 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003929 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00003930 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3931 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003932}
3933
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003934multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00003935 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003936 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3937 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003938 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003939 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3940 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003941 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
3942 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003943 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003944 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
3945 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003946 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3947
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003948 // Define only if AVX512VL feature is present.
3949 let Predicates = [HasVLX] in {
3950 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3951 EVEX_V128, EVEX_CD8<32, CD8VF>;
3952 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3953 EVEX_V256, EVEX_CD8<32, CD8VF>;
3954 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3955 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3956 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3957 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3958 }
3959}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003960defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003961
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003962//===----------------------------------------------------------------------===//
3963// AVX-512 VPTESTM instructions
3964//===----------------------------------------------------------------------===//
3965
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003966multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3967 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00003968 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003969 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3970 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3971 "$src2, $src1", "$src1, $src2",
3972 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3973 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003974 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3975 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3976 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003977 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003978 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3979 EVEX_4V,
3980 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003981}
3982
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003983multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3984 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003985 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3986 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3987 "${src2}"##_.BroadcastStr##", $src1",
3988 "$src1, ${src2}"##_.BroadcastStr,
3989 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3990 (_.ScalarLdFrag addr:$src2))))>,
3991 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003992}
Igor Bregerfca0a342016-01-28 13:19:25 +00003993
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003994// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00003995multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
3996 X86VectorVTInfo _, string Suffix> {
3997 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
3998 (_.KVT (COPY_TO_REGCLASS
3999 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004000 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004001 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004002 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004003 _.RC:$src2, _.SubRegIdx)),
4004 _.KRC))>;
4005}
4006
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004007multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004008 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004009 let Predicates = [HasAVX512] in
4010 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4011 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4012
4013 let Predicates = [HasAVX512, HasVLX] in {
4014 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4015 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4016 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4017 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4018 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004019 let Predicates = [HasAVX512, NoVLX] in {
4020 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4021 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004022 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004023}
4024
4025multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4026 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004027 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004028 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004029 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004030}
4031
4032multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4033 SDNode OpNode> {
4034 let Predicates = [HasBWI] in {
4035 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4036 EVEX_V512, VEX_W;
4037 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4038 EVEX_V512;
4039 }
4040 let Predicates = [HasVLX, HasBWI] in {
4041
4042 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4043 EVEX_V256, VEX_W;
4044 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4045 EVEX_V128, VEX_W;
4046 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4047 EVEX_V256;
4048 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4049 EVEX_V128;
4050 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004051
Igor Bregerfca0a342016-01-28 13:19:25 +00004052 let Predicates = [HasAVX512, NoVLX] in {
4053 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4054 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4055 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4056 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004057 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004058
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004059}
4060
4061multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4062 SDNode OpNode> :
4063 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4064 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4065
4066defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4067defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004068
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004069
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004070//===----------------------------------------------------------------------===//
4071// AVX-512 Shift instructions
4072//===----------------------------------------------------------------------===//
4073multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004074 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00004075 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004076 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004077 "$src2, $src1", "$src1, $src2",
4078 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004079 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004080 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004081 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004082 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004083 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4084 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004085 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004086}
4087
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004088multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4089 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004090 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4091 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4092 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4093 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004094 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004095}
4096
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004097multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004098 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004099 // src2 is always 128-bit
4100 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4101 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4102 "$src2, $src1", "$src1, $src2",
4103 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004104 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004105 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4106 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4107 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004108 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004109 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004110 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004111}
4112
Cameron McInally5fb084e2014-12-11 17:13:05 +00004113multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004114 ValueType SrcVT, PatFrag bc_frag,
4115 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4116 let Predicates = [prd] in
4117 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4118 VTInfo.info512>, EVEX_V512,
4119 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4120 let Predicates = [prd, HasVLX] in {
4121 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4122 VTInfo.info256>, EVEX_V256,
4123 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4124 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4125 VTInfo.info128>, EVEX_V128,
4126 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4127 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004128}
4129
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004130multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4131 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004132 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004133 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004134 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004135 avx512vl_i64_info, HasAVX512>, VEX_W;
4136 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4137 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004138}
4139
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004140multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4141 string OpcodeStr, SDNode OpNode,
4142 AVX512VLVectorVTInfo VTInfo> {
4143 let Predicates = [HasAVX512] in
4144 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4145 VTInfo.info512>,
4146 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4147 VTInfo.info512>, EVEX_V512;
4148 let Predicates = [HasAVX512, HasVLX] in {
4149 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4150 VTInfo.info256>,
4151 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4152 VTInfo.info256>, EVEX_V256;
4153 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4154 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004155 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004156 VTInfo.info128>, EVEX_V128;
4157 }
4158}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004159
Michael Liao66233b72015-08-06 09:06:20 +00004160multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004161 Format ImmFormR, Format ImmFormM,
4162 string OpcodeStr, SDNode OpNode> {
4163 let Predicates = [HasBWI] in
4164 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4165 v32i16_info>, EVEX_V512;
4166 let Predicates = [HasVLX, HasBWI] in {
4167 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4168 v16i16x_info>, EVEX_V256;
4169 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4170 v8i16x_info>, EVEX_V128;
4171 }
4172}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004173
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004174multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4175 Format ImmFormR, Format ImmFormM,
4176 string OpcodeStr, SDNode OpNode> {
4177 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4178 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4179 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4180 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4181}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004182
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004183defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004184 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004185
4186defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004187 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004188
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004189defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004190 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004191
Michael Zuckerman298a6802016-01-13 12:39:33 +00004192defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004193defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004194
4195defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4196defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4197defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004198
4199//===-------------------------------------------------------------------===//
4200// Variable Bit Shifts
4201//===-------------------------------------------------------------------===//
4202multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004203 X86VectorVTInfo _> {
4204 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4205 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4206 "$src2, $src1", "$src1, $src2",
4207 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004208 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004209 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4210 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4211 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004212 (_.VT (OpNode _.RC:$src1,
4213 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004214 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004215 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004216}
4217
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004218multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4219 X86VectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004220 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4221 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4222 "${src2}"##_.BroadcastStr##", $src1",
4223 "$src1, ${src2}"##_.BroadcastStr,
4224 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4225 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004226 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004227 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4228}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004229multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4230 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004231 let Predicates = [HasAVX512] in
4232 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4233 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4234
4235 let Predicates = [HasAVX512, HasVLX] in {
4236 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4237 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4238 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4239 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4240 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004241}
4242
4243multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4244 SDNode OpNode> {
4245 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004246 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004247 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004248 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004249}
4250
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004251// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004252multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4253 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004254 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004255 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004256 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004257 (!cast<Instruction>(NAME#"WZrr")
4258 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4259 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4260 sub_ymm)>;
4261
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004262 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004263 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004264 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004265 (!cast<Instruction>(NAME#"WZrr")
4266 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4267 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4268 sub_xmm)>;
4269 }
4270}
4271
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004272multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4273 SDNode OpNode> {
4274 let Predicates = [HasBWI] in
4275 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4276 EVEX_V512, VEX_W;
4277 let Predicates = [HasVLX, HasBWI] in {
4278
4279 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4280 EVEX_V256, VEX_W;
4281 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4282 EVEX_V128, VEX_W;
4283 }
4284}
4285
4286defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004287 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4288 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004289defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004290 avx512_var_shift_w<0x11, "vpsravw", sra>,
4291 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004292defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004293 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4294 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004295defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4296defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004297
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004298//===-------------------------------------------------------------------===//
4299// 1-src variable permutation VPERMW/D/Q
4300//===-------------------------------------------------------------------===//
4301multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4302 AVX512VLVectorVTInfo _> {
4303 let Predicates = [HasAVX512] in
4304 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4305 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4306
4307 let Predicates = [HasAVX512, HasVLX] in
4308 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4309 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4310}
4311
4312multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4313 string OpcodeStr, SDNode OpNode,
4314 AVX512VLVectorVTInfo VTInfo> {
4315 let Predicates = [HasAVX512] in
4316 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4317 VTInfo.info512>,
4318 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4319 VTInfo.info512>, EVEX_V512;
4320 let Predicates = [HasAVX512, HasVLX] in
4321 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4322 VTInfo.info256>,
4323 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4324 VTInfo.info256>, EVEX_V256;
4325}
4326
Michael Zuckermand9cac592016-01-19 17:07:43 +00004327multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4328 Predicate prd, SDNode OpNode,
4329 AVX512VLVectorVTInfo _> {
4330 let Predicates = [prd] in
4331 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4332 EVEX_V512 ;
4333 let Predicates = [HasVLX, prd] in {
4334 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4335 EVEX_V256 ;
4336 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4337 EVEX_V128 ;
4338 }
4339}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004340
Michael Zuckermand9cac592016-01-19 17:07:43 +00004341defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4342 avx512vl_i16_info>, VEX_W;
4343defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4344 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004345
4346defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4347 avx512vl_i32_info>;
4348defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4349 avx512vl_i64_info>, VEX_W;
4350defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4351 avx512vl_f32_info>;
4352defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4353 avx512vl_f64_info>, VEX_W;
4354
4355defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4356 X86VPermi, avx512vl_i64_info>,
4357 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4358defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4359 X86VPermi, avx512vl_f64_info>,
4360 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004361//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004362// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004363//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004364
Igor Breger78741a12015-10-04 07:20:41 +00004365multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4366 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4367 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4368 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4369 "$src2, $src1", "$src1, $src2",
4370 (_.VT (OpNode _.RC:$src1,
4371 (Ctrl.VT Ctrl.RC:$src2)))>,
4372 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004373 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4374 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4375 "$src2, $src1", "$src1, $src2",
4376 (_.VT (OpNode
4377 _.RC:$src1,
4378 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4379 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4380 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4381 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4382 "${src2}"##_.BroadcastStr##", $src1",
4383 "$src1, ${src2}"##_.BroadcastStr,
4384 (_.VT (OpNode
4385 _.RC:$src1,
4386 (Ctrl.VT (X86VBroadcast
4387 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4388 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004389}
4390
4391multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4392 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4393 let Predicates = [HasAVX512] in {
4394 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4395 Ctrl.info512>, EVEX_V512;
4396 }
4397 let Predicates = [HasAVX512, HasVLX] in {
4398 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4399 Ctrl.info128>, EVEX_V128;
4400 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4401 Ctrl.info256>, EVEX_V256;
4402 }
4403}
4404
4405multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4406 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4407
4408 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4409 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4410 X86VPermilpi, _>,
4411 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004412}
4413
4414defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4415 avx512vl_i32_info>;
4416defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4417 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004418//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004419// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4420//===----------------------------------------------------------------------===//
4421
4422defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004423 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004424 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4425defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004426 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004427defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004428 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004429
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004430multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4431 let Predicates = [HasBWI] in
4432 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4433
4434 let Predicates = [HasVLX, HasBWI] in {
4435 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4436 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4437 }
4438}
4439
4440defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4441
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004442//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004443// Move Low to High and High to Low packed FP Instructions
4444//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004445def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4446 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004447 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004448 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4449 IIC_SSE_MOV_LH>, EVEX_4V;
4450def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4451 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004452 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004453 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4454 IIC_SSE_MOV_LH>, EVEX_4V;
4455
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004456let Predicates = [HasAVX512] in {
4457 // MOVLHPS patterns
4458 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4459 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4460 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4461 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004462
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004463 // MOVHLPS patterns
4464 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4465 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4466}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004467
4468//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004469// VMOVHPS/PD VMOVLPS Instructions
4470// All patterns was taken from SSS implementation.
4471//===----------------------------------------------------------------------===//
4472multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4473 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00004474 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4475 (ins _.RC:$src1, f64mem:$src2),
4476 !strconcat(OpcodeStr,
4477 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4478 [(set _.RC:$dst,
4479 (OpNode _.RC:$src1,
4480 (_.VT (bitconvert
4481 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4482 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00004483}
4484
4485defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4486 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4487defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4488 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4489defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4490 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4491defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4492 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4493
4494let Predicates = [HasAVX512] in {
4495 // VMOVHPS patterns
4496 def : Pat<(X86Movlhps VR128X:$src1,
4497 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4498 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4499 def : Pat<(X86Movlhps VR128X:$src1,
4500 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4501 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4502 // VMOVHPD patterns
4503 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4504 (scalar_to_vector (loadf64 addr:$src2)))),
4505 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4506 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4507 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4508 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4509 // VMOVLPS patterns
4510 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4511 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4512 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4513 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4514 // VMOVLPD patterns
4515 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4516 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4517 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4518 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4519 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4520 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4521 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4522}
4523
Igor Bregerb6b27af2015-11-10 07:09:07 +00004524def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4525 (ins f64mem:$dst, VR128X:$src),
4526 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004527 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004528 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4529 (bc_v2f64 (v4f32 VR128X:$src))),
4530 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4531 EVEX, EVEX_CD8<32, CD8VT2>;
4532def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4533 (ins f64mem:$dst, VR128X:$src),
4534 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004535 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004536 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4537 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4538 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4539def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4540 (ins f64mem:$dst, VR128X:$src),
4541 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004542 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004543 (iPTR 0))), addr:$dst)],
4544 IIC_SSE_MOV_LH>,
4545 EVEX, EVEX_CD8<32, CD8VT2>;
4546def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4547 (ins f64mem:$dst, VR128X:$src),
4548 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004549 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004550 (iPTR 0))), addr:$dst)],
4551 IIC_SSE_MOV_LH>,
4552 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00004553
Igor Bregerb6b27af2015-11-10 07:09:07 +00004554let Predicates = [HasAVX512] in {
4555 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00004556 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004557 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4558 (iPTR 0))), addr:$dst),
4559 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4560 // VMOVLPS patterns
4561 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4562 addr:$src1),
4563 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4564 def : Pat<(store (v4i32 (X86Movlps
4565 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4566 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4567 // VMOVLPD patterns
4568 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4569 addr:$src1),
4570 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4571 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4572 addr:$src1),
4573 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4574}
4575//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004576// FMA - Fused Multiply Operations
4577//
Adam Nemet26371ce2014-10-24 00:02:55 +00004578
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004579let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004580multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4581 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004582 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004583 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004584 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004585 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004586 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004587
Craig Toppere1cac152016-06-07 07:27:54 +00004588 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4589 (ins _.RC:$src2, _.MemOp:$src3),
4590 OpcodeStr, "$src3, $src2", "$src2, $src3",
4591 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4592 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004593
Craig Toppere1cac152016-06-07 07:27:54 +00004594 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4595 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4596 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4597 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4598 (OpNode _.RC:$src1,
4599 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
4600 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004601}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004602
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004603multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4604 X86VectorVTInfo _> {
4605 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004606 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4607 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4608 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4609 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004610}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004611} // Constraints = "$src1 = $dst"
4612
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004613multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4614 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4615 let Predicates = [HasAVX512] in {
4616 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4617 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4618 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004619 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004620 let Predicates = [HasVLX, HasAVX512] in {
4621 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4622 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4623 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4624 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004625 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004626}
4627
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004628multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4629 SDNode OpNodeRnd > {
4630 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4631 avx512vl_f32_info>;
4632 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4633 avx512vl_f64_info>, VEX_W;
4634}
4635
4636defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4637defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4638defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4639defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4640defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4641defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4642
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004643
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004644let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004645multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4646 X86VectorVTInfo _> {
4647 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4648 (ins _.RC:$src2, _.RC:$src3),
4649 OpcodeStr, "$src3, $src2", "$src2, $src3",
4650 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4651 AVX512FMA3Base;
4652
Craig Toppere1cac152016-06-07 07:27:54 +00004653 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4654 (ins _.RC:$src2, _.MemOp:$src3),
4655 OpcodeStr, "$src3, $src2", "$src2, $src3",
4656 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4657 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004658
Craig Toppere1cac152016-06-07 07:27:54 +00004659 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4660 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4661 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4662 "$src2, ${src3}"##_.BroadcastStr,
4663 (_.VT (OpNode _.RC:$src2,
4664 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4665 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004666}
4667
4668multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4669 X86VectorVTInfo _> {
4670 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4671 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4672 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4673 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4674 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004675}
4676} // Constraints = "$src1 = $dst"
4677
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004678multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4679 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4680 let Predicates = [HasAVX512] in {
4681 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4682 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4683 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004684 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004685 let Predicates = [HasVLX, HasAVX512] in {
4686 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4687 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4688 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4689 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004690 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004691}
4692
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004693multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4694 SDNode OpNodeRnd > {
4695 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4696 avx512vl_f32_info>;
4697 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4698 avx512vl_f64_info>, VEX_W;
4699}
4700
4701defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4702defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4703defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4704defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4705defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4706defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4707
4708let Constraints = "$src1 = $dst" in {
4709multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4710 X86VectorVTInfo _> {
4711 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4712 (ins _.RC:$src3, _.RC:$src2),
4713 OpcodeStr, "$src2, $src3", "$src3, $src2",
4714 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4715 AVX512FMA3Base;
4716
Craig Toppere1cac152016-06-07 07:27:54 +00004717 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4718 (ins _.RC:$src3, _.MemOp:$src2),
4719 OpcodeStr, "$src2, $src3", "$src3, $src2",
4720 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4721 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004722
Craig Toppere1cac152016-06-07 07:27:54 +00004723 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4724 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4725 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4726 "$src3, ${src2}"##_.BroadcastStr,
4727 (_.VT (OpNode _.RC:$src1,
4728 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4729 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004730}
4731
4732multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4733 X86VectorVTInfo _> {
4734 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4735 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4736 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4737 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4738 AVX512FMA3Base, EVEX_B, EVEX_RC;
4739}
4740} // Constraints = "$src1 = $dst"
4741
4742multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4743 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4744 let Predicates = [HasAVX512] in {
4745 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4746 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4747 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4748 }
4749 let Predicates = [HasVLX, HasAVX512] in {
4750 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4751 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4752 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4753 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4754 }
4755}
4756
4757multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4758 SDNode OpNodeRnd > {
4759 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4760 avx512vl_f32_info>;
4761 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4762 avx512vl_f64_info>, VEX_W;
4763}
4764
4765defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4766defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4767defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4768defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4769defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4770defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004771
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004772// Scalar FMA
4773let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004774multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4775 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4776 dag RHS_r, dag RHS_m > {
4777 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4778 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4779 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004780
Craig Toppere1cac152016-06-07 07:27:54 +00004781 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4782 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
4783 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00004784
4785 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4786 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4787 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4788 AVX512FMA3Base, EVEX_B, EVEX_RC;
4789
4790 let isCodeGenOnly = 1 in {
4791 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4792 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4793 !strconcat(OpcodeStr,
4794 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4795 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004796 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4797 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4798 !strconcat(OpcodeStr,
4799 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4800 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00004801 }// isCodeGenOnly = 1
4802}
4803}// Constraints = "$src1 = $dst"
4804
4805multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4806 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4807 string SUFF> {
4808
4809 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004810 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
4811 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
4812 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004813 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4814 (i32 imm:$rc))),
4815 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4816 _.FRC:$src3))),
4817 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4818 (_.ScalarLdFrag addr:$src3))))>;
4819
4820 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004821 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
4822 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00004823 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004824 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004825 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4826 (i32 imm:$rc))),
4827 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4828 _.FRC:$src1))),
4829 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4830 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4831
4832 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004833 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
4834 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00004835 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004836 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004837 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4838 (i32 imm:$rc))),
4839 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4840 _.FRC:$src2))),
4841 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4842 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4843}
4844
4845multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4846 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4847 let Predicates = [HasAVX512] in {
4848 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4849 OpNodeRnd, f32x_info, "SS">,
4850 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4851 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4852 OpNodeRnd, f64x_info, "SD">,
4853 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4854 }
4855}
4856
4857defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4858defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4859defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4860defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004861
4862//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00004863// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
4864//===----------------------------------------------------------------------===//
4865let Constraints = "$src1 = $dst" in {
4866multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4867 X86VectorVTInfo _> {
4868 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4869 (ins _.RC:$src2, _.RC:$src3),
4870 OpcodeStr, "$src3, $src2", "$src2, $src3",
4871 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4872 AVX512FMA3Base;
4873
Craig Toppere1cac152016-06-07 07:27:54 +00004874 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4875 (ins _.RC:$src2, _.MemOp:$src3),
4876 OpcodeStr, "$src3, $src2", "$src2, $src3",
4877 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4878 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00004879
Craig Toppere1cac152016-06-07 07:27:54 +00004880 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4881 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4882 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4883 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4884 (OpNode _.RC:$src1,
4885 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
4886 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00004887}
4888} // Constraints = "$src1 = $dst"
4889
4890multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4891 AVX512VLVectorVTInfo _> {
4892 let Predicates = [HasIFMA] in {
4893 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
4894 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4895 }
4896 let Predicates = [HasVLX, HasIFMA] in {
4897 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
4898 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4899 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
4900 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4901 }
4902}
4903
4904defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
4905 avx512vl_i64_info>, VEX_W;
4906defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
4907 avx512vl_i64_info>, VEX_W;
4908
4909//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004910// AVX-512 Scalar convert from sign integer to float/double
4911//===----------------------------------------------------------------------===//
4912
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004913multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4914 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4915 PatFrag ld_frag, string asm> {
4916 let hasSideEffects = 0 in {
4917 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4918 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004919 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004920 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004921 let mayLoad = 1 in
4922 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4923 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004924 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004925 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004926 } // hasSideEffects = 0
4927 let isCodeGenOnly = 1 in {
4928 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4929 (ins DstVT.RC:$src1, SrcRC:$src2),
4930 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4931 [(set DstVT.RC:$dst,
4932 (OpNode (DstVT.VT DstVT.RC:$src1),
4933 SrcRC:$src2,
4934 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4935
4936 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4937 (ins DstVT.RC:$src1, x86memop:$src2),
4938 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4939 [(set DstVT.RC:$dst,
4940 (OpNode (DstVT.VT DstVT.RC:$src1),
4941 (ld_frag addr:$src2),
4942 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4943 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004944}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004945
Igor Bregerabe4a792015-06-14 12:44:55 +00004946multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004947 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004948 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4949 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004950 !strconcat(asm,
4951 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004952 [(set DstVT.RC:$dst,
4953 (OpNode (DstVT.VT DstVT.RC:$src1),
4954 SrcRC:$src2,
4955 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4956}
4957
4958multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004959 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4960 PatFrag ld_frag, string asm> {
4961 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4962 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4963 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004964}
4965
Andrew Trick15a47742013-10-09 05:11:10 +00004966let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004967defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004968 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4969 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004970defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004971 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4972 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004973defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004974 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4975 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004976defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004977 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4978 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004979
4980def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4981 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4982def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004983 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004984def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4985 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4986def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004987 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004988
4989def : Pat<(f32 (sint_to_fp GR32:$src)),
4990 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4991def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004992 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004993def : Pat<(f64 (sint_to_fp GR32:$src)),
4994 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4995def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004996 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4997
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004998defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004999 v4f32x_info, i32mem, loadi32,
5000 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005001defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005002 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5003 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005004defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005005 i32mem, loadi32, "cvtusi2sd{l}">,
5006 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005007defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005008 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5009 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005010
5011def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5012 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5013def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5014 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5015def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5016 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5017def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5018 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5019
5020def : Pat<(f32 (uint_to_fp GR32:$src)),
5021 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5022def : Pat<(f32 (uint_to_fp GR64:$src)),
5023 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5024def : Pat<(f64 (uint_to_fp GR32:$src)),
5025 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5026def : Pat<(f64 (uint_to_fp GR64:$src)),
5027 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005028}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005029
5030//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005031// AVX-512 Scalar convert from float/double to integer
5032//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005033multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5034 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005035 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005036 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005037 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005038 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5039 EVEX, VEX_LIG;
5040 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5041 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005042 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005043 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005044 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5045 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005046 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005047 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005048 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005049 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005050 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005051}
Asaf Badouh2744d212015-09-20 14:31:19 +00005052
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005053// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005054defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005055 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005056 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005057defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005058 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005059 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005060defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005061 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005062 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005063defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005064 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005065 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005066defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005067 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005068 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005069defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005070 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005071 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005072defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005073 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005074 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005075defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005076 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005077 EVEX_CD8<64, CD8VT1>;
5078
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005079// The SSE version of these instructions are disabled for AVX512.
5080// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5081let Predicates = [HasAVX512] in {
5082 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
5083 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5084 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
5085 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5086 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
5087 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5088 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
5089 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5090} // HasAVX512
5091
Asaf Badouh2744d212015-09-20 14:31:19 +00005092let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00005093 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5094 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
5095 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
5096 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5097 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
5098 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5099 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5100 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5101 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5102 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5103 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5104 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005105
Igor Breger982e4002016-06-08 07:48:23 +00005106 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x7B, GR32, VR128X,
Craig Topper9dd48c82014-01-02 17:28:14 +00005107 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5108 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005109} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005110
5111// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005112multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5113 X86VectorVTInfo _DstRC, SDNode OpNode,
Asaf Badouh2744d212015-09-20 14:31:19 +00005114 SDNode OpNodeRnd>{
5115let Predicates = [HasAVX512] in {
5116 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5117 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5118 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
5119 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5120 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5121 []>, EVEX, EVEX_B;
Igor Breger4511e762016-02-22 11:48:27 +00005122 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005123 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005124 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005125 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005126
Craig Toppere1cac152016-06-07 07:27:54 +00005127 let isCodeGenOnly = 1 in {
Asaf Badouh2744d212015-09-20 14:31:19 +00005128 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5129 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Craig Topper19e04b62016-05-19 06:13:58 +00005130 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005131 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5132 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5133 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Craig Topper19e04b62016-05-19 06:13:58 +00005134 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005135 (i32 FROUND_NO_EXC)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005136 EVEX,VEX_LIG , EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00005137 let mayLoad = 1, hasSideEffects = 0 in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005138 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Asaf Badouh2744d212015-09-20 14:31:19 +00005139 (ins _SrcRC.MemOp:$src),
5140 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5141 []>, EVEX, VEX_LIG;
5142
Craig Toppere1cac152016-06-07 07:27:54 +00005143 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005144} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005145}
5146
Asaf Badouh2744d212015-09-20 14:31:19 +00005147
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005148defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005149 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005150 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005151defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005152 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005153 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005154defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005155 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005156 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005157defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005158 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005159 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5160
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005161defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005162 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005163 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005164defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005165 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005166 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005167defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005168 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005169 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005170defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005171 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005172 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5173let Predicates = [HasAVX512] in {
5174 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5175 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5176 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5177 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5178 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5179 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5180 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5181 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5182
Elena Demikhovskycf088092013-12-11 14:31:04 +00005183} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005184//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005185// AVX-512 Convert form float to double and back
5186//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005187multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5188 X86VectorVTInfo _Src, SDNode OpNode> {
5189 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005190 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005191 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005192 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005193 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005194 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5195 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005196 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005197 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005198 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005199 (_Src.VT (scalar_to_vector
5200 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005201 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005202}
5203
Asaf Badouh2744d212015-09-20 14:31:19 +00005204// Scalar Coversion with SAE - suppress all exceptions
5205multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5206 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5207 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005208 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005209 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005210 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005211 (_Src.VT _Src.RC:$src2),
5212 (i32 FROUND_NO_EXC)))>,
5213 EVEX_4V, VEX_LIG, EVEX_B;
5214}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005215
Asaf Badouh2744d212015-09-20 14:31:19 +00005216// Scalar Conversion with rounding control (RC)
5217multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5218 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5219 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005220 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005221 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005222 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005223 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5224 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5225 EVEX_B, EVEX_RC;
5226}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005227multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5228 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005229 X86VectorVTInfo _dst> {
5230 let Predicates = [HasAVX512] in {
5231 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5232 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5233 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5234 EVEX_V512, XD;
5235 }
5236}
5237
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005238multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5239 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005240 X86VectorVTInfo _dst> {
5241 let Predicates = [HasAVX512] in {
5242 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005243 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005244 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5245 }
5246}
5247defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5248 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005249defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005250 X86fpextRnd,f32x_info, f64x_info >;
5251
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005252def : Pat<(f64 (fextend FR32X:$src)),
5253 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005254 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5255 Requires<[HasAVX512]>;
5256def : Pat<(f64 (fextend (loadf32 addr:$src))),
5257 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5258 Requires<[HasAVX512]>;
5259
5260def : Pat<(f64 (extloadf32 addr:$src)),
5261 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005262 Requires<[HasAVX512, OptForSize]>;
5263
Asaf Badouh2744d212015-09-20 14:31:19 +00005264def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005265 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005266 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5267 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005268
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005269def : Pat<(f32 (fround FR64X:$src)),
5270 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005271 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005272 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005273//===----------------------------------------------------------------------===//
5274// AVX-512 Vector convert from signed/unsigned integer to float/double
5275// and from float/double to signed/unsigned integer
5276//===----------------------------------------------------------------------===//
5277
5278multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5279 X86VectorVTInfo _Src, SDNode OpNode,
5280 string Broadcast = _.BroadcastStr,
5281 string Alias = ""> {
5282
5283 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5284 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5285 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5286
5287 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5288 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5289 (_.VT (OpNode (_Src.VT
5290 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5291
5292 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005293 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005294 "${src}"##Broadcast, "${src}"##Broadcast,
5295 (_.VT (OpNode (_Src.VT
5296 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5297 ))>, EVEX, EVEX_B;
5298}
5299// Coversion with SAE - suppress all exceptions
5300multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5301 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5302 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5303 (ins _Src.RC:$src), OpcodeStr,
5304 "{sae}, $src", "$src, {sae}",
5305 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5306 (i32 FROUND_NO_EXC)))>,
5307 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005308}
5309
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005310// Conversion with rounding control (RC)
5311multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5312 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5313 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5314 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5315 "$rc, $src", "$src, $rc",
5316 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5317 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005318}
5319
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005320// Extend Float to Double
5321multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5322 let Predicates = [HasAVX512] in {
5323 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5324 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5325 X86vfpextRnd>, EVEX_V512;
5326 }
5327 let Predicates = [HasVLX] in {
5328 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5329 X86vfpext, "{1to2}">, EVEX_V128;
5330 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5331 EVEX_V256;
5332 }
5333}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005334
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005335// Truncate Double to Float
5336multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5337 let Predicates = [HasAVX512] in {
5338 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5339 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5340 X86vfproundRnd>, EVEX_V512;
5341 }
5342 let Predicates = [HasVLX] in {
5343 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5344 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5345 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5346 "{1to4}", "{y}">, EVEX_V256;
5347 }
5348}
5349
5350defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5351 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5352defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5353 PS, EVEX_CD8<32, CD8VH>;
5354
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005355def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5356 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005357
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005358let Predicates = [HasVLX] in {
5359 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5360 (VCVTPS2PDZ256rm addr:$src)>;
5361}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005362
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005363// Convert Signed/Unsigned Doubleword to Double
5364multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5365 SDNode OpNode128> {
5366 // No rounding in this op
5367 let Predicates = [HasAVX512] in
5368 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5369 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005370
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005371 let Predicates = [HasVLX] in {
5372 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5373 OpNode128, "{1to2}">, EVEX_V128;
5374 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5375 EVEX_V256;
5376 }
5377}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005378
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005379// Convert Signed/Unsigned Doubleword to Float
5380multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5381 SDNode OpNodeRnd> {
5382 let Predicates = [HasAVX512] in
5383 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5384 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5385 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005386
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005387 let Predicates = [HasVLX] in {
5388 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5389 EVEX_V128;
5390 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5391 EVEX_V256;
5392 }
5393}
5394
5395// Convert Float to Signed/Unsigned Doubleword with truncation
5396multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5397 SDNode OpNode, SDNode OpNodeRnd> {
5398 let Predicates = [HasAVX512] in {
5399 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5400 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5401 OpNodeRnd>, EVEX_V512;
5402 }
5403 let Predicates = [HasVLX] in {
5404 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5405 EVEX_V128;
5406 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5407 EVEX_V256;
5408 }
5409}
5410
5411// Convert Float to Signed/Unsigned Doubleword
5412multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5413 SDNode OpNode, SDNode OpNodeRnd> {
5414 let Predicates = [HasAVX512] in {
5415 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5416 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5417 OpNodeRnd>, EVEX_V512;
5418 }
5419 let Predicates = [HasVLX] in {
5420 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5421 EVEX_V128;
5422 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5423 EVEX_V256;
5424 }
5425}
5426
5427// Convert Double to Signed/Unsigned Doubleword with truncation
5428multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5429 SDNode OpNode, SDNode OpNodeRnd> {
5430 let Predicates = [HasAVX512] in {
5431 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5432 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5433 OpNodeRnd>, EVEX_V512;
5434 }
5435 let Predicates = [HasVLX] in {
5436 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5437 // memory forms of these instructions in Asm Parcer. They have the same
5438 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5439 // due to the same reason.
5440 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5441 "{1to2}", "{x}">, EVEX_V128;
5442 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5443 "{1to4}", "{y}">, EVEX_V256;
5444 }
5445}
5446
5447// Convert Double to Signed/Unsigned Doubleword
5448multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5449 SDNode OpNode, SDNode OpNodeRnd> {
5450 let Predicates = [HasAVX512] in {
5451 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5452 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5453 OpNodeRnd>, EVEX_V512;
5454 }
5455 let Predicates = [HasVLX] in {
5456 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5457 // memory forms of these instructions in Asm Parcer. They have the same
5458 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5459 // due to the same reason.
5460 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5461 "{1to2}", "{x}">, EVEX_V128;
5462 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5463 "{1to4}", "{y}">, EVEX_V256;
5464 }
5465}
5466
5467// Convert Double to Signed/Unsigned Quardword
5468multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5469 SDNode OpNode, SDNode OpNodeRnd> {
5470 let Predicates = [HasDQI] in {
5471 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5472 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5473 OpNodeRnd>, EVEX_V512;
5474 }
5475 let Predicates = [HasDQI, HasVLX] in {
5476 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5477 EVEX_V128;
5478 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5479 EVEX_V256;
5480 }
5481}
5482
5483// Convert Double to Signed/Unsigned Quardword with truncation
5484multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5485 SDNode OpNode, SDNode OpNodeRnd> {
5486 let Predicates = [HasDQI] in {
5487 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5488 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5489 OpNodeRnd>, EVEX_V512;
5490 }
5491 let Predicates = [HasDQI, HasVLX] in {
5492 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5493 EVEX_V128;
5494 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5495 EVEX_V256;
5496 }
5497}
5498
5499// Convert Signed/Unsigned Quardword to Double
5500multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5501 SDNode OpNode, SDNode OpNodeRnd> {
5502 let Predicates = [HasDQI] in {
5503 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5504 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5505 OpNodeRnd>, EVEX_V512;
5506 }
5507 let Predicates = [HasDQI, HasVLX] in {
5508 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5509 EVEX_V128;
5510 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5511 EVEX_V256;
5512 }
5513}
5514
5515// Convert Float to Signed/Unsigned Quardword
5516multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5517 SDNode OpNode, SDNode OpNodeRnd> {
5518 let Predicates = [HasDQI] in {
5519 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5520 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5521 OpNodeRnd>, EVEX_V512;
5522 }
5523 let Predicates = [HasDQI, HasVLX] in {
5524 // Explicitly specified broadcast string, since we take only 2 elements
5525 // from v4f32x_info source
5526 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5527 "{1to2}">, EVEX_V128;
5528 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5529 EVEX_V256;
5530 }
5531}
5532
5533// Convert Float to Signed/Unsigned Quardword with truncation
5534multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5535 SDNode OpNode, SDNode OpNodeRnd> {
5536 let Predicates = [HasDQI] in {
5537 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5538 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5539 OpNodeRnd>, EVEX_V512;
5540 }
5541 let Predicates = [HasDQI, HasVLX] in {
5542 // Explicitly specified broadcast string, since we take only 2 elements
5543 // from v4f32x_info source
5544 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5545 "{1to2}">, EVEX_V128;
5546 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5547 EVEX_V256;
5548 }
5549}
5550
5551// Convert Signed/Unsigned Quardword to Float
5552multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5553 SDNode OpNode, SDNode OpNodeRnd> {
5554 let Predicates = [HasDQI] in {
5555 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5556 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5557 OpNodeRnd>, EVEX_V512;
5558 }
5559 let Predicates = [HasDQI, HasVLX] in {
5560 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5561 // memory forms of these instructions in Asm Parcer. They have the same
5562 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5563 // due to the same reason.
5564 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5565 "{1to2}", "{x}">, EVEX_V128;
5566 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5567 "{1to4}", "{y}">, EVEX_V256;
5568 }
5569}
5570
5571defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005572 EVEX_CD8<32, CD8VH>;
5573
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005574defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5575 X86VSintToFpRnd>,
5576 PS, EVEX_CD8<32, CD8VF>;
5577
5578defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5579 X86VFpToSintRnd>,
5580 XS, EVEX_CD8<32, CD8VF>;
5581
5582defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5583 X86VFpToSintRnd>,
5584 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5585
5586defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5587 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005588 EVEX_CD8<32, CD8VF>;
5589
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005590defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5591 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005592 EVEX_CD8<64, CD8VF>;
5593
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005594defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5595 XS, EVEX_CD8<32, CD8VH>;
5596
5597defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5598 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005599 EVEX_CD8<32, CD8VF>;
5600
Craig Topper19e04b62016-05-19 06:13:58 +00005601defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
5602 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005603
Craig Topper19e04b62016-05-19 06:13:58 +00005604defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
5605 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005606 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005607
Craig Topper19e04b62016-05-19 06:13:58 +00005608defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
5609 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005610 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00005611defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
5612 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005613 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005614
Craig Topper19e04b62016-05-19 06:13:58 +00005615defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
5616 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005617 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005618
Craig Topper19e04b62016-05-19 06:13:58 +00005619defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
5620 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005621
Craig Topper19e04b62016-05-19 06:13:58 +00005622defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
5623 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005624 PD, EVEX_CD8<64, CD8VF>;
5625
Craig Topper19e04b62016-05-19 06:13:58 +00005626defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
5627 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005628
5629defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005630 X86VFpToSintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005631 PD, EVEX_CD8<64, CD8VF>;
5632
5633defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005634 X86VFpToSintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005635
5636defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005637 X86VFpToUintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005638 PD, EVEX_CD8<64, CD8VF>;
5639
5640defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005641 X86VFpToUintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005642
5643defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005644 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005645
5646defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005647 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005648
5649defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005650 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005651
5652defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005653 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005654
Craig Toppere38c57a2015-11-27 05:44:02 +00005655let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005656def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005657 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005658 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005659
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005660def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5661 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5662 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5663
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00005664def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
5665 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
5666 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
5667
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005668def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5669 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5670 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005671
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005672def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5673 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5674 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005675
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005676def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5677 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5678 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005679}
5680
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005681let Predicates = [HasAVX512] in {
5682 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5683 (VCVTPD2PSZrm addr:$src)>;
5684 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5685 (VCVTPS2PDZrm addr:$src)>;
5686}
5687
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005688//===----------------------------------------------------------------------===//
5689// Half precision conversion instructions
5690//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005691multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00005692 X86MemOperand x86memop, PatFrag ld_frag> {
5693 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5694 "vcvtph2ps", "$src", "$src",
5695 (X86cvtph2ps (_src.VT _src.RC:$src),
5696 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00005697 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
5698 "vcvtph2ps", "$src", "$src",
5699 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5700 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00005701}
5702
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005703multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005704 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5705 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5706 (X86cvtph2ps (_src.VT _src.RC:$src),
5707 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5708
5709}
5710
5711let Predicates = [HasAVX512] in {
5712 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005713 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005714 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5715 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005716 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00005717 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5718 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5719 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5720 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005721}
5722
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005723multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005724 X86MemOperand x86memop> {
5725 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00005726 (ins _src.RC:$src1, i32u8imm:$src2),
5727 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005728 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005729 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00005730 (i32 FROUND_CURRENT)),
5731 NoItinerary, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00005732 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5733 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
5734 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5735 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5736 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5737 addr:$dst)]>;
5738 let hasSideEffects = 0, mayStore = 1 in
5739 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5740 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
5741 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
5742 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005743}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005744multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5745 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00005746 (ins _src.RC:$src1, i32u8imm:$src2),
5747 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005748 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005749 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00005750 (i32 FROUND_NO_EXC)),
5751 NoItinerary, 0, X86select>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005752}
5753let Predicates = [HasAVX512] in {
5754 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5755 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5756 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5757 let Predicates = [HasVLX] in {
5758 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5759 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5760 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5761 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5762 }
5763}
Asaf Badouh2489f352015-12-02 08:17:51 +00005764
5765// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
5766multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
5767 string OpcodeStr> {
5768 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
5769 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005770 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00005771 (i32 FROUND_NO_EXC)))],
5772 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
5773 Sched<[WriteFAdd]>;
5774}
5775
5776let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5777 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
5778 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5779 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
5780 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5781 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
5782 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5783 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
5784 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5785}
5786
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005787let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5788 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005789 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005790 EVEX_CD8<32, CD8VT1>;
5791 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005792 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005793 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5794 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005795 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005796 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005797 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005798 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005799 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005800 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5801 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005802 let isCodeGenOnly = 1 in {
5803 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005804 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005805 EVEX_CD8<32, CD8VT1>;
5806 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005807 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005808 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005809
Craig Topper9dd48c82014-01-02 17:28:14 +00005810 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005811 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005812 EVEX_CD8<32, CD8VT1>;
5813 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005814 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005815 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5816 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005817}
Michael Liao5bf95782014-12-04 05:20:33 +00005818
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005819/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005820multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5821 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005822 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005823 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5824 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5825 "$src2, $src1", "$src1, $src2",
5826 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00005827 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005828 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00005829 "$src2, $src1", "$src1, $src2",
5830 (OpNode (_.VT _.RC:$src1),
5831 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005832}
5833}
5834
Asaf Badouheaf2da12015-09-21 10:23:53 +00005835defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5836 EVEX_CD8<32, CD8VT1>, T8PD;
5837defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5838 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5839defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5840 EVEX_CD8<32, CD8VT1>, T8PD;
5841defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5842 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005843
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005844/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5845multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005846 X86VectorVTInfo _> {
5847 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5848 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5849 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00005850 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5851 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5852 (OpNode (_.FloatVT
5853 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5854 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5855 (ins _.ScalarMemOp:$src), OpcodeStr,
5856 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5857 (OpNode (_.FloatVT
5858 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5859 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005860}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005861
5862multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5863 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5864 EVEX_V512, EVEX_CD8<32, CD8VF>;
5865 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5866 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5867
5868 // Define only if AVX512VL feature is present.
5869 let Predicates = [HasVLX] in {
5870 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5871 OpNode, v4f32x_info>,
5872 EVEX_V128, EVEX_CD8<32, CD8VF>;
5873 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5874 OpNode, v8f32x_info>,
5875 EVEX_V256, EVEX_CD8<32, CD8VF>;
5876 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5877 OpNode, v2f64x_info>,
5878 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5879 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5880 OpNode, v4f64x_info>,
5881 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5882 }
5883}
5884
5885defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5886defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005887
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005888/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005889multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5890 SDNode OpNode> {
5891
5892 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5893 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5894 "$src2, $src1", "$src1, $src2",
5895 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5896 (i32 FROUND_CURRENT))>;
5897
5898 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5899 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005900 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005901 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005902 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005903
5904 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005905 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005906 "$src2, $src1", "$src1, $src2",
5907 (OpNode (_.VT _.RC:$src1),
5908 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5909 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005910}
5911
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005912multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5913 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5914 EVEX_CD8<32, CD8VT1>;
5915 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5916 EVEX_CD8<64, CD8VT1>, VEX_W;
5917}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005918
Craig Toppere1cac152016-06-07 07:27:54 +00005919let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005920 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5921 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5922}
Igor Breger8352a0d2015-07-28 06:53:28 +00005923
5924defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005925/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005926
5927multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5928 SDNode OpNode> {
5929
5930 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5931 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5932 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5933
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005934 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5935 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5936 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005937 (bitconvert (_.LdFrag addr:$src))),
5938 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005939
5940 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005941 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005942 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005943 (OpNode (_.FloatVT
5944 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5945 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005946}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005947multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5948 SDNode OpNode> {
5949 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5950 (ins _.RC:$src), OpcodeStr,
5951 "{sae}, $src", "$src, {sae}",
5952 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5953}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005954
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005955multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5956 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005957 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5958 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005959 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005960 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5961 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005962}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005963
Asaf Badouh402ebb32015-06-03 13:41:48 +00005964multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5965 SDNode OpNode> {
5966 // Define only if AVX512VL feature is present.
5967 let Predicates = [HasVLX] in {
5968 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5969 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5970 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5971 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5972 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5973 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5974 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5975 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5976 }
5977}
Craig Toppere1cac152016-06-07 07:27:54 +00005978let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00005979
Asaf Badouh402ebb32015-06-03 13:41:48 +00005980 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5981 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5982 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5983}
5984defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5985 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5986
5987multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5988 SDNode OpNodeRnd, X86VectorVTInfo _>{
5989 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5990 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5991 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5992 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005993}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005994
Robert Khasanoveb126392014-10-28 18:15:20 +00005995multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5996 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005997 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005998 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5999 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00006000 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6001 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6002 (OpNode (_.FloatVT
6003 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006004
Craig Toppere1cac152016-06-07 07:27:54 +00006005 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6006 (ins _.ScalarMemOp:$src), OpcodeStr,
6007 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6008 (OpNode (_.FloatVT
6009 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6010 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006011}
6012
Robert Khasanoveb126392014-10-28 18:15:20 +00006013multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6014 SDNode OpNode> {
6015 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6016 v16f32_info>,
6017 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6018 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6019 v8f64_info>,
6020 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6021 // Define only if AVX512VL feature is present.
6022 let Predicates = [HasVLX] in {
6023 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6024 OpNode, v4f32x_info>,
6025 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6026 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6027 OpNode, v8f32x_info>,
6028 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6029 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6030 OpNode, v2f64x_info>,
6031 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6032 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6033 OpNode, v4f64x_info>,
6034 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6035 }
6036}
6037
Asaf Badouh402ebb32015-06-03 13:41:48 +00006038multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6039 SDNode OpNodeRnd> {
6040 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6041 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6042 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6043 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6044}
6045
Igor Breger4c4cd782015-09-20 09:13:41 +00006046multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6047 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6048
6049 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6050 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6051 "$src2, $src1", "$src1, $src2",
6052 (OpNodeRnd (_.VT _.RC:$src1),
6053 (_.VT _.RC:$src2),
6054 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006055 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6056 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6057 "$src2, $src1", "$src1, $src2",
6058 (OpNodeRnd (_.VT _.RC:$src1),
6059 (_.VT (scalar_to_vector
6060 (_.ScalarLdFrag addr:$src2))),
6061 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006062
6063 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6064 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6065 "$rc, $src2, $src1", "$src1, $src2, $rc",
6066 (OpNodeRnd (_.VT _.RC:$src1),
6067 (_.VT _.RC:$src2),
6068 (i32 imm:$rc))>,
6069 EVEX_B, EVEX_RC;
6070
Craig Toppere1cac152016-06-07 07:27:54 +00006071 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006072 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006073 (ins _.FRC:$src1, _.FRC:$src2),
6074 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6075
6076 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006077 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006078 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6079 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6080 }
6081
6082 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6083 (!cast<Instruction>(NAME#SUFF#Zr)
6084 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6085
6086 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6087 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006088 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006089}
6090
6091multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6092 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6093 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6094 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6095 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6096}
6097
Asaf Badouh402ebb32015-06-03 13:41:48 +00006098defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6099 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006100
Igor Breger4c4cd782015-09-20 09:13:41 +00006101defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006102
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006103let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006104 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006105 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006106 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006107 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006108 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006109 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006110 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006111 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006112 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006113 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006114}
6115
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006116multiclass
6117avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006118
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006119 let ExeDomain = _.ExeDomain in {
6120 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6121 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6122 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006123 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006124 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6125
6126 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6127 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006128 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6129 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006130 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006131
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006132 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006133 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6134 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006135 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006136 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006137 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6138 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6139 }
6140 let Predicates = [HasAVX512] in {
6141 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6142 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6143 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6144 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6145 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6146 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6147 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6148 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6149 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6150 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6151 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6152 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6153 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6154 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6155 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6156
6157 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6158 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6159 addr:$src, (i32 0x1))), _.FRC)>;
6160 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6161 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6162 addr:$src, (i32 0x2))), _.FRC)>;
6163 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6164 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6165 addr:$src, (i32 0x3))), _.FRC)>;
6166 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6167 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6168 addr:$src, (i32 0x4))), _.FRC)>;
6169 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6170 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6171 addr:$src, (i32 0xc))), _.FRC)>;
6172 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006173}
6174
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006175defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6176 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006177
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006178defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6179 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006180
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006181//-------------------------------------------------
6182// Integer truncate and extend operations
6183//-------------------------------------------------
6184
Igor Breger074a64e2015-07-24 17:24:15 +00006185multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6186 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6187 X86MemOperand x86memop> {
6188
6189 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6190 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6191 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6192 EVEX, T8XS;
6193
6194 // for intrinsic patter match
6195 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6196 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6197 undef)),
6198 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6199 SrcInfo.RC:$src1)>;
6200
6201 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6202 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6203 DestInfo.ImmAllZerosV)),
6204 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6205 SrcInfo.RC:$src1)>;
6206
6207 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6208 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6209 DestInfo.RC:$src0)),
6210 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6211 DestInfo.KRCWM:$mask ,
6212 SrcInfo.RC:$src1)>;
6213
Craig Topper99f6b622016-05-01 01:03:56 +00006214 let mayStore = 1, mayLoad = 1, hasSideEffects = 0 in {
Igor Breger074a64e2015-07-24 17:24:15 +00006215 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6216 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006217 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006218 []>, EVEX;
6219
Igor Breger074a64e2015-07-24 17:24:15 +00006220 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6221 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006222 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006223 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006224 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006225}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006226
Igor Breger074a64e2015-07-24 17:24:15 +00006227multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6228 X86VectorVTInfo DestInfo,
6229 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006230
Igor Breger074a64e2015-07-24 17:24:15 +00006231 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6232 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6233 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006234
Igor Breger074a64e2015-07-24 17:24:15 +00006235 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6236 (SrcInfo.VT SrcInfo.RC:$src)),
6237 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6238 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6239}
6240
6241multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6242 X86VectorVTInfo DestInfo, string sat > {
6243
6244 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6245 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6246 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6247 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6248 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6249 (SrcInfo.VT SrcInfo.RC:$src))>;
6250
6251 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6252 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6253 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6254 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6255 (SrcInfo.VT SrcInfo.RC:$src))>;
6256}
6257
6258multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6259 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6260 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6261 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6262 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6263 Predicate prd = HasAVX512>{
6264
6265 let Predicates = [HasVLX, prd] in {
6266 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6267 DestInfoZ128, x86memopZ128>,
6268 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6269 truncFrag, mtruncFrag>, EVEX_V128;
6270
6271 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6272 DestInfoZ256, x86memopZ256>,
6273 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6274 truncFrag, mtruncFrag>, EVEX_V256;
6275 }
6276 let Predicates = [prd] in
6277 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6278 DestInfoZ, x86memopZ>,
6279 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6280 truncFrag, mtruncFrag>, EVEX_V512;
6281}
6282
6283multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6284 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6285 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6286 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6287 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6288
6289 let Predicates = [HasVLX, prd] in {
6290 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6291 DestInfoZ128, x86memopZ128>,
6292 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6293 sat>, EVEX_V128;
6294
6295 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6296 DestInfoZ256, x86memopZ256>,
6297 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6298 sat>, EVEX_V256;
6299 }
6300 let Predicates = [prd] in
6301 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6302 DestInfoZ, x86memopZ>,
6303 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6304 sat>, EVEX_V512;
6305}
6306
6307multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6308 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6309 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6310 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6311}
6312multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6313 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6314 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6315 sat>, EVEX_CD8<8, CD8VO>;
6316}
6317
6318multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6319 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6320 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6321 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6322}
6323multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6324 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6325 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6326 sat>, EVEX_CD8<16, CD8VQ>;
6327}
6328
6329multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6330 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6331 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6332 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6333}
6334multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6335 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6336 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6337 sat>, EVEX_CD8<32, CD8VH>;
6338}
6339
6340multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6341 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6342 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6343 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6344}
6345multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6346 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6347 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6348 sat>, EVEX_CD8<8, CD8VQ>;
6349}
6350
6351multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6352 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6353 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6354 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6355}
6356multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6357 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6358 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6359 sat>, EVEX_CD8<16, CD8VH>;
6360}
6361
6362multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6363 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6364 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6365 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6366}
6367multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6368 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6369 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6370 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6371}
6372
6373defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6374defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6375defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6376
6377defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6378defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6379defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6380
6381defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6382defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6383defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6384
6385defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6386defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6387defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6388
6389defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6390defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6391defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6392
6393defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6394defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6395defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006396
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006397let Predicates = [HasAVX512, NoVLX] in {
6398def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6399 (v8i16 (EXTRACT_SUBREG
6400 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6401 VR256X:$src, sub_ymm)))), sub_xmm))>;
6402def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6403 (v4i32 (EXTRACT_SUBREG
6404 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6405 VR256X:$src, sub_ymm)))), sub_xmm))>;
6406}
6407
6408let Predicates = [HasBWI, NoVLX] in {
6409def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6410 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6411 VR256X:$src, sub_ymm))), sub_xmm))>;
6412}
6413
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006414multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006415 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
6416 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode,
6417 bit IsCodeGenOnly>{
6418 let isCodeGenOnly = IsCodeGenOnly in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006419 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6420 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6421 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6422 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006423
Craig Toppere1cac152016-06-07 07:27:54 +00006424 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6425 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6426 (DestInfo.VT (LdFrag addr:$src))>,
6427 EVEX;
Igor Breger2ba64ab2016-05-22 10:21:04 +00006428 }//isCodeGenOnly
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006429}
6430
Igor Bregerc7ba5692016-02-24 08:15:20 +00006431// support full register inputs (like SSE paterns)
Igor Breger2ba64ab2016-05-22 10:21:04 +00006432multiclass avx512_extend_lowering<SDPatternOperator OpNode, X86VectorVTInfo To,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006433 X86VectorVTInfo From, SubRegIndex SubRegIdx> {
6434 def : Pat<(To.VT (OpNode (From.VT From.RC:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006435 (!cast<Instruction>(NAME#To.ZSuffix#"rr")
Igor Bregerc7ba5692016-02-24 08:15:20 +00006436 (EXTRACT_SUBREG From.RC:$src, SubRegIdx))>;
6437}
6438
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006439multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006440 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006441 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6442 let Predicates = [HasVLX, HasBWI] in {
6443 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006444 v16i8x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006445 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006446
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006447 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006448 v16i8x_info, i128mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006449 avx512_extend_lowering<OpNode, v16i16x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006450 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6451 }
6452 let Predicates = [HasBWI] in {
6453 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006454 v32i8x_info, i256mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006455 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6456 }
6457}
6458
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006459multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006460 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006461 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6462 let Predicates = [HasVLX, HasAVX512] in {
6463 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006464 v16i8x_info, i32mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006465 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6466
6467 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006468 v16i8x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006469 avx512_extend_lowering<OpNode, v8i32x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006470 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6471 }
6472 let Predicates = [HasAVX512] in {
6473 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006474 v16i8x_info, i128mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006475 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6476 }
6477}
6478
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006479multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006480 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006481 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6482 let Predicates = [HasVLX, HasAVX512] in {
6483 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006484 v16i8x_info, i16mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006485 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6486
6487 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006488 v16i8x_info, i32mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006489 avx512_extend_lowering<OpNode, v4i64x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006490 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6491 }
6492 let Predicates = [HasAVX512] in {
6493 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006494 v16i8x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006495 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6496 }
6497}
6498
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006499multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006500 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006501 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6502 let Predicates = [HasVLX, HasAVX512] in {
6503 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006504 v8i16x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006505 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6506
6507 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006508 v8i16x_info, i128mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006509 avx512_extend_lowering<OpNode, v8i32x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006510 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6511 }
6512 let Predicates = [HasAVX512] in {
6513 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006514 v16i16x_info, i256mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006515 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6516 }
6517}
6518
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006519multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006520 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006521 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6522 let Predicates = [HasVLX, HasAVX512] in {
6523 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006524 v8i16x_info, i32mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006525 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6526
6527 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006528 v8i16x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006529 avx512_extend_lowering<OpNode, v4i64x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006530 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6531 }
6532 let Predicates = [HasAVX512] in {
6533 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006534 v8i16x_info, i128mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006535 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6536 }
6537}
6538
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006539multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006540 SDPatternOperator OpNode, bit IsCodeGenOnly,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006541 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6542
6543 let Predicates = [HasVLX, HasAVX512] in {
6544 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006545 v4i32x_info, i64mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006546 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6547
6548 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006549 v4i32x_info, i128mem, LdFrag, OpNode, IsCodeGenOnly>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006550 avx512_extend_lowering<OpNode, v4i64x_info, v8i32x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006551 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6552 }
6553 let Predicates = [HasAVX512] in {
6554 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006555 v8i32x_info, i256mem, LdFrag, OpNode, IsCodeGenOnly>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006556 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6557 }
6558}
6559
Igor Breger2ba64ab2016-05-22 10:21:04 +00006560defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, 0, "z">;
6561defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, 0, "z">;
6562defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, 0, "z">;
6563defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, 0, "z">;
6564defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, 0, "z">;
6565defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, 0, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006566
Igor Breger2ba64ab2016-05-22 10:21:04 +00006567defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, 0, "s">;
6568defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, 0, "s">;
6569defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, 0, "s">;
6570defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, 0, "s">;
6571defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, 0, "s">;
6572defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, 0, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006573
Igor Breger2ba64ab2016-05-22 10:21:04 +00006574// EXTLOAD patterns, implemented using vpmovz
6575defm VPMOVAXBW : avx512_extend_BW<0x30, "vpmovzxbw", null_frag, 1, "">;
6576defm VPMOVAXBD : avx512_extend_BD<0x31, "vpmovzxbd", null_frag, 1, "">;
6577defm VPMOVAXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", null_frag, 1, "">;
6578defm VPMOVAXWD : avx512_extend_WD<0x33, "vpmovzxwd", null_frag, 1, "">;
6579defm VPMOVAXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", null_frag, 1, "">;
6580defm VPMOVAXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", null_frag, 1, "">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006581
6582//===----------------------------------------------------------------------===//
6583// GATHER - SCATTER Operations
6584
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006585multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6586 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006587 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6588 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006589 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6590 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006591 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006592 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006593 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6594 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6595 vectoraddr:$src2))]>, EVEX, EVEX_K,
6596 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006597}
Cameron McInally45325962014-03-26 13:50:50 +00006598
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006599multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6600 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6601 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006602 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006603 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006604 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006605let Predicates = [HasVLX] in {
6606 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006607 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006608 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006609 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006610 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006611 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006612 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006613 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006614}
Cameron McInally45325962014-03-26 13:50:50 +00006615}
6616
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006617multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6618 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006619 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006620 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006621 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006622 mgatherv8i64>, EVEX_V512;
6623let Predicates = [HasVLX] in {
6624 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006625 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006626 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006627 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006628 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006629 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006630 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6631 vx64xmem, mgatherv2i64>, EVEX_V128;
6632}
Cameron McInally45325962014-03-26 13:50:50 +00006633}
Michael Liao5bf95782014-12-04 05:20:33 +00006634
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006635
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006636defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6637 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6638
6639defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6640 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006641
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006642multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6643 X86MemOperand memop, PatFrag ScatterNode> {
6644
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006645let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006646
6647 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6648 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006649 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006650 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6651 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6652 _.KRCWM:$mask, vectoraddr:$dst))]>,
6653 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006654}
6655
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006656multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6657 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6658 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006659 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006660 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006661 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006662let Predicates = [HasVLX] in {
6663 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006664 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006665 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006666 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006667 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006668 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006669 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006670 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006671}
Cameron McInally45325962014-03-26 13:50:50 +00006672}
6673
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006674multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6675 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006676 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006677 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006678 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006679 mscatterv8i64>, EVEX_V512;
6680let Predicates = [HasVLX] in {
6681 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006682 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006683 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006684 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006685 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006686 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006687 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6688 vx64xmem, mscatterv2i64>, EVEX_V128;
6689}
Cameron McInally45325962014-03-26 13:50:50 +00006690}
6691
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006692defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6693 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006694
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006695defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6696 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006697
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006698// prefetch
6699multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6700 RegisterClass KRC, X86MemOperand memop> {
6701 let Predicates = [HasPFI], hasSideEffects = 1 in
6702 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006703 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006704 []>, EVEX, EVEX_K;
6705}
6706
6707defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006708 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006709
6710defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006711 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006712
6713defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006714 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006715
6716defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006717 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006718
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006719defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006720 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006721
6722defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006723 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006724
6725defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006726 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006727
6728defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006729 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006730
6731defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006732 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006733
6734defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006735 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006736
6737defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006738 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006739
6740defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006741 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006742
6743defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006744 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006745
6746defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006747 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006748
6749defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006750 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006751
6752defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006753 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006754
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006755// Helper fragments to match sext vXi1 to vXiY.
6756def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6757def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6758
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006759multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006760def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006761 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006762 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6763}
Michael Liao5bf95782014-12-04 05:20:33 +00006764
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006765multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6766 string OpcodeStr, Predicate prd> {
6767let Predicates = [prd] in
6768 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6769
6770 let Predicates = [prd, HasVLX] in {
6771 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6772 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6773 }
6774}
6775
6776multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6777 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6778 HasBWI>;
6779 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6780 HasBWI>, VEX_W;
6781 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6782 HasDQI>;
6783 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6784 HasDQI>, VEX_W;
6785}
Michael Liao5bf95782014-12-04 05:20:33 +00006786
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006787defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006788
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006789multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00006790 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6791 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
6792 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
6793}
6794
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006795// Use 512bit version to implement 128/256 bit in case NoVLX.
6796multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00006797 X86VectorVTInfo _> {
6798
6799 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
6800 (_.KVT (COPY_TO_REGCLASS
6801 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006802 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00006803 _.RC:$src, _.SubRegIdx)),
6804 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006805}
6806
6807multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00006808 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6809 let Predicates = [prd] in
6810 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6811 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006812
6813 let Predicates = [prd, HasVLX] in {
6814 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006815 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006816 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006817 EVEX_V128;
6818 }
6819 let Predicates = [prd, NoVLX] in {
6820 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
6821 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006822 }
6823}
6824
6825defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6826 avx512vl_i8_info, HasBWI>;
6827defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6828 avx512vl_i16_info, HasBWI>, VEX_W;
6829defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6830 avx512vl_i32_info, HasDQI>;
6831defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6832 avx512vl_i64_info, HasDQI>, VEX_W;
6833
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006834//===----------------------------------------------------------------------===//
6835// AVX-512 - COMPRESS and EXPAND
6836//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006837
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006838multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6839 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006840 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006841 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006842 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006843
Craig Toppere1cac152016-06-07 07:27:54 +00006844 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006845 def mr : AVX5128I<opc, MRMDestMem, (outs),
6846 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006847 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006848 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6849
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006850 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6851 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006852 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006853 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006854 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006855 addr:$dst)]>,
6856 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006857}
6858
6859multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6860 AVX512VLVectorVTInfo VTInfo> {
6861 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6862
6863 let Predicates = [HasVLX] in {
6864 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6865 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6866 }
6867}
6868
6869defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6870 EVEX;
6871defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6872 EVEX, VEX_W;
6873defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6874 EVEX;
6875defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6876 EVEX, VEX_W;
6877
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006878// expand
6879multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6880 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006881 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006882 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006883 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006884
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006885 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6886 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6887 (_.VT (X86expand (_.VT (bitconvert
6888 (_.LdFrag addr:$src1)))))>,
6889 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006890}
6891
6892multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6893 AVX512VLVectorVTInfo VTInfo> {
6894 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6895
6896 let Predicates = [HasVLX] in {
6897 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6898 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6899 }
6900}
6901
6902defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6903 EVEX;
6904defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6905 EVEX, VEX_W;
6906defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6907 EVEX;
6908defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6909 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006910
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006911//handle instruction reg_vec1 = op(reg_vec,imm)
6912// op(mem_vec,imm)
6913// op(broadcast(eltVt),imm)
6914//all instruction created with FROUND_CURRENT
6915multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6916 X86VectorVTInfo _>{
6917 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6918 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00006919 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006920 (OpNode (_.VT _.RC:$src1),
6921 (i32 imm:$src2),
6922 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006923 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6924 (ins _.MemOp:$src1, i32u8imm:$src2),
6925 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6926 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6927 (i32 imm:$src2),
6928 (i32 FROUND_CURRENT))>;
6929 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6930 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6931 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6932 "${src1}"##_.BroadcastStr##", $src2",
6933 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6934 (i32 imm:$src2),
6935 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006936}
6937
6938//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6939multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6940 SDNode OpNode, X86VectorVTInfo _>{
6941 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6942 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006943 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006944 "$src1, {sae}, $src2",
6945 (OpNode (_.VT _.RC:$src1),
6946 (i32 imm:$src2),
6947 (i32 FROUND_NO_EXC))>, EVEX_B;
6948}
6949
6950multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6951 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6952 let Predicates = [prd] in {
6953 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6954 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6955 EVEX_V512;
6956 }
6957 let Predicates = [prd, HasVLX] in {
6958 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6959 EVEX_V128;
6960 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6961 EVEX_V256;
6962 }
6963}
6964
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006965//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6966// op(reg_vec2,mem_vec,imm)
6967// op(reg_vec2,broadcast(eltVt),imm)
6968//all instruction created with FROUND_CURRENT
6969multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6970 X86VectorVTInfo _>{
6971 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006972 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006973 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6974 (OpNode (_.VT _.RC:$src1),
6975 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006976 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006977 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006978 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6979 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
6980 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6981 (OpNode (_.VT _.RC:$src1),
6982 (_.VT (bitconvert (_.LdFrag addr:$src2))),
6983 (i32 imm:$src3),
6984 (i32 FROUND_CURRENT))>;
6985 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6986 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6987 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6988 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6989 (OpNode (_.VT _.RC:$src1),
6990 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6991 (i32 imm:$src3),
6992 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006993}
6994
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006995//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6996// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006997multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6998 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6999
7000 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7001 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
7002 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7003 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7004 (SrcInfo.VT SrcInfo.RC:$src2),
7005 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007006 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7007 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
7008 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7009 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7010 (SrcInfo.VT (bitconvert
7011 (SrcInfo.LdFrag addr:$src2))),
7012 (i8 imm:$src3)))>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00007013}
7014
7015//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7016// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007017// op(reg_vec2,broadcast(eltVt),imm)
7018multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007019 X86VectorVTInfo _>:
7020 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
7021
Craig Toppere1cac152016-06-07 07:27:54 +00007022 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7023 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7024 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7025 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7026 (OpNode (_.VT _.RC:$src1),
7027 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7028 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007029}
7030
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007031//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7032// op(reg_vec2,mem_scalar,imm)
7033//all instruction created with FROUND_CURRENT
7034multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7035 X86VectorVTInfo _> {
7036
7037 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007038 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007039 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7040 (OpNode (_.VT _.RC:$src1),
7041 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007042 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007043 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007044 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7045 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7046 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7047 (OpNode (_.VT _.RC:$src1),
7048 (_.VT (scalar_to_vector
7049 (_.ScalarLdFrag addr:$src2))),
7050 (i32 imm:$src3),
7051 (i32 FROUND_CURRENT))>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007052
Craig Toppere1cac152016-06-07 07:27:54 +00007053 let isAsmParserOnly = 1, mayLoad = 1, hasSideEffects = 0 in {
7054 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
7055 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7056 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7057 []>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007058 }
7059}
7060
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007061//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7062multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7063 SDNode OpNode, X86VectorVTInfo _>{
7064 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007065 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007066 OpcodeStr, "$src3, {sae}, $src2, $src1",
7067 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007068 (OpNode (_.VT _.RC:$src1),
7069 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007070 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007071 (i32 FROUND_NO_EXC))>, EVEX_B;
7072}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007073//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7074multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
7075 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007076 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7077 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007078 OpcodeStr, "$src3, {sae}, $src2, $src1",
7079 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007080 (OpNode (_.VT _.RC:$src1),
7081 (_.VT _.RC:$src2),
7082 (i32 imm:$src3),
7083 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007084}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007085
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007086multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7087 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007088 let Predicates = [prd] in {
7089 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007090 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007091 EVEX_V512;
7092
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007093 }
7094 let Predicates = [prd, HasVLX] in {
7095 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007096 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007097 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007098 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007099 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007100}
7101
Igor Breger2ae0fe32015-08-31 11:14:02 +00007102multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7103 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7104 let Predicates = [HasBWI] in {
7105 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7106 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7107 }
7108 let Predicates = [HasBWI, HasVLX] in {
7109 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7110 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7111 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7112 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7113 }
7114}
7115
Igor Breger00d9f842015-06-08 14:03:17 +00007116multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7117 bits<8> opc, SDNode OpNode>{
7118 let Predicates = [HasAVX512] in {
7119 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7120 }
7121 let Predicates = [HasAVX512, HasVLX] in {
7122 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7123 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7124 }
7125}
7126
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007127multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7128 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7129 let Predicates = [prd] in {
7130 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7131 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007132 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007133}
7134
Igor Breger1e58e8a2015-09-02 11:18:55 +00007135multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7136 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7137 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7138 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7139 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7140 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007141}
7142
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007143
Igor Breger1e58e8a2015-09-02 11:18:55 +00007144defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7145 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7146defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7147 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7148defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7149 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7150
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007151
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007152defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7153 0x50, X86VRange, HasDQI>,
7154 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7155defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7156 0x50, X86VRange, HasDQI>,
7157 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7158
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007159defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7160 0x51, X86VRange, HasDQI>,
7161 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7162defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7163 0x51, X86VRange, HasDQI>,
7164 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7165
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007166defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7167 0x57, X86Reduces, HasDQI>,
7168 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7169defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7170 0x57, X86Reduces, HasDQI>,
7171 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007172
Igor Breger1e58e8a2015-09-02 11:18:55 +00007173defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7174 0x27, X86GetMants, HasAVX512>,
7175 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7176defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7177 0x27, X86GetMants, HasAVX512>,
7178 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7179
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007180multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7181 bits<8> opc, SDNode OpNode = X86Shuf128>{
7182 let Predicates = [HasAVX512] in {
7183 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7184
7185 }
7186 let Predicates = [HasAVX512, HasVLX] in {
7187 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7188 }
7189}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007190let Predicates = [HasAVX512] in {
7191def : Pat<(v16f32 (ffloor VR512:$src)),
7192 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7193def : Pat<(v16f32 (fnearbyint VR512:$src)),
7194 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7195def : Pat<(v16f32 (fceil VR512:$src)),
7196 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7197def : Pat<(v16f32 (frint VR512:$src)),
7198 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7199def : Pat<(v16f32 (ftrunc VR512:$src)),
7200 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7201
7202def : Pat<(v8f64 (ffloor VR512:$src)),
7203 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7204def : Pat<(v8f64 (fnearbyint VR512:$src)),
7205 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7206def : Pat<(v8f64 (fceil VR512:$src)),
7207 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7208def : Pat<(v8f64 (frint VR512:$src)),
7209 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7210def : Pat<(v8f64 (ftrunc VR512:$src)),
7211 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7212}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007213
7214defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7215 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7216defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7217 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7218defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7219 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7220defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7221 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007222
Craig Topperc48fa892015-12-27 19:45:21 +00007223multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007224 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7225 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007226}
7227
Craig Topperc48fa892015-12-27 19:45:21 +00007228defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007229 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007230defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007231 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007232
Craig Topper7a299302016-06-09 07:06:38 +00007233multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00007234 let Predicates = p in
7235 def NAME#_.VTName#rri:
7236 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7237 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7238 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7239}
7240
Craig Topper7a299302016-06-09 07:06:38 +00007241multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
7242 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
7243 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
7244 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00007245
Craig Topper7a299302016-06-09 07:06:38 +00007246defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007247 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00007248 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
7249 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
7250 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
7251 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
7252 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007253 EVEX_CD8<8, CD8VF>;
7254
Igor Bregerf3ded812015-08-31 13:09:30 +00007255defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7256 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7257
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007258multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7259 X86VectorVTInfo _> {
7260 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007261 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007262 "$src1", "$src1",
7263 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7264
Craig Toppere1cac152016-06-07 07:27:54 +00007265 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7266 (ins _.MemOp:$src1), OpcodeStr,
7267 "$src1", "$src1",
7268 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7269 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007270}
7271
7272multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7273 X86VectorVTInfo _> :
7274 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007275 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7276 (ins _.ScalarMemOp:$src1), OpcodeStr,
7277 "${src1}"##_.BroadcastStr,
7278 "${src1}"##_.BroadcastStr,
7279 (_.VT (OpNode (X86VBroadcast
7280 (_.ScalarLdFrag addr:$src1))))>,
7281 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007282}
7283
7284multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7285 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7286 let Predicates = [prd] in
7287 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7288
7289 let Predicates = [prd, HasVLX] in {
7290 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7291 EVEX_V256;
7292 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7293 EVEX_V128;
7294 }
7295}
7296
7297multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7298 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7299 let Predicates = [prd] in
7300 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7301 EVEX_V512;
7302
7303 let Predicates = [prd, HasVLX] in {
7304 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7305 EVEX_V256;
7306 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7307 EVEX_V128;
7308 }
7309}
7310
7311multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7312 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007313 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007314 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007315 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7316 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007317}
7318
7319multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7320 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007321 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7322 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007323}
7324
7325multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7326 bits<8> opc_d, bits<8> opc_q,
7327 string OpcodeStr, SDNode OpNode> {
7328 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7329 HasAVX512>,
7330 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7331 HasBWI>;
7332}
7333
7334defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7335
7336def : Pat<(xor
7337 (bc_v16i32 (v16i1sextv16i32)),
7338 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7339 (VPABSDZrr VR512:$src)>;
7340def : Pat<(xor
7341 (bc_v8i64 (v8i1sextv8i64)),
7342 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7343 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007344
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007345multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7346
7347 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007348}
7349
7350defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7351defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7352
Igor Breger24cab0f2015-11-16 07:22:00 +00007353//===---------------------------------------------------------------------===//
7354// Replicate Single FP - MOVSHDUP and MOVSLDUP
7355//===---------------------------------------------------------------------===//
7356multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7357 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7358 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007359}
7360
7361defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7362defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007363
7364//===----------------------------------------------------------------------===//
7365// AVX-512 - MOVDDUP
7366//===----------------------------------------------------------------------===//
7367
7368multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7369 X86VectorVTInfo _> {
7370 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7371 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7372 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007373 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7374 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7375 (_.VT (OpNode (_.VT (scalar_to_vector
7376 (_.ScalarLdFrag addr:$src)))))>,
7377 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00007378}
7379
7380multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7381 AVX512VLVectorVTInfo VTInfo> {
7382
7383 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7384
7385 let Predicates = [HasAVX512, HasVLX] in {
7386 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7387 EVEX_V256;
7388 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7389 EVEX_V128;
7390 }
7391}
7392
7393multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7394 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7395 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007396}
7397
7398defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7399
7400def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7401 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7402def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7403 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7404
Igor Bregerf2460112015-07-26 14:41:44 +00007405//===----------------------------------------------------------------------===//
7406// AVX-512 - Unpack Instructions
7407//===----------------------------------------------------------------------===//
Craig Topperdb290662016-05-01 05:57:06 +00007408defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512>;
7409defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +00007410
7411defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7412 SSE_INTALU_ITINS_P, HasBWI>;
7413defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7414 SSE_INTALU_ITINS_P, HasBWI>;
7415defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7416 SSE_INTALU_ITINS_P, HasBWI>;
7417defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7418 SSE_INTALU_ITINS_P, HasBWI>;
7419
7420defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7421 SSE_INTALU_ITINS_P, HasAVX512>;
7422defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7423 SSE_INTALU_ITINS_P, HasAVX512>;
7424defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7425 SSE_INTALU_ITINS_P, HasAVX512>;
7426defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7427 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007428
7429//===----------------------------------------------------------------------===//
7430// AVX-512 - Extract & Insert Integer Instructions
7431//===----------------------------------------------------------------------===//
7432
7433multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7434 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007435 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7436 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7437 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7438 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7439 imm:$src2)))),
7440 addr:$dst)]>,
7441 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007442}
7443
7444multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7445 let Predicates = [HasBWI] in {
7446 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7447 (ins _.RC:$src1, u8imm:$src2),
7448 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7449 [(set GR32orGR64:$dst,
7450 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7451 EVEX, TAPD;
7452
7453 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7454 }
7455}
7456
7457multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7458 let Predicates = [HasBWI] in {
7459 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7460 (ins _.RC:$src1, u8imm:$src2),
7461 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7462 [(set GR32orGR64:$dst,
7463 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7464 EVEX, PD;
7465
Craig Topper99f6b622016-05-01 01:03:56 +00007466 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00007467 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7468 (ins _.RC:$src1, u8imm:$src2),
7469 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7470 EVEX, TAPD;
7471
Igor Bregerdefab3c2015-10-08 12:55:01 +00007472 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7473 }
7474}
7475
7476multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7477 RegisterClass GRC> {
7478 let Predicates = [HasDQI] in {
7479 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7480 (ins _.RC:$src1, u8imm:$src2),
7481 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7482 [(set GRC:$dst,
7483 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7484 EVEX, TAPD;
7485
Craig Toppere1cac152016-06-07 07:27:54 +00007486 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7487 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7488 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7489 [(store (extractelt (_.VT _.RC:$src1),
7490 imm:$src2),addr:$dst)]>,
7491 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007492 }
7493}
7494
7495defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7496defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7497defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7498defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7499
7500multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7501 X86VectorVTInfo _, PatFrag LdFrag> {
7502 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7503 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7504 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7505 [(set _.RC:$dst,
7506 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7507 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7508}
7509
7510multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7511 X86VectorVTInfo _, PatFrag LdFrag> {
7512 let Predicates = [HasBWI] in {
7513 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7514 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7515 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7516 [(set _.RC:$dst,
7517 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7518
7519 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7520 }
7521}
7522
7523multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7524 X86VectorVTInfo _, RegisterClass GRC> {
7525 let Predicates = [HasDQI] in {
7526 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7527 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7528 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7529 [(set _.RC:$dst,
7530 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7531 EVEX_4V, TAPD;
7532
7533 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7534 _.ScalarLdFrag>, TAPD;
7535 }
7536}
7537
7538defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7539 extloadi8>, TAPD;
7540defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7541 extloadi16>, PD;
7542defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7543defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007544//===----------------------------------------------------------------------===//
7545// VSHUFPS - VSHUFPD Operations
7546//===----------------------------------------------------------------------===//
7547multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7548 AVX512VLVectorVTInfo VTInfo_FP>{
7549 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7550 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7551 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007552}
7553
7554defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7555defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007556//===----------------------------------------------------------------------===//
7557// AVX-512 - Byte shift Left/Right
7558//===----------------------------------------------------------------------===//
7559
7560multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7561 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7562 def rr : AVX512<opc, MRMr,
7563 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7564 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7565 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007566 def rm : AVX512<opc, MRMm,
7567 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7568 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7569 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007570 (_.VT (bitconvert (_.LdFrag addr:$src1))),
7571 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007572}
7573
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007574multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007575 Format MRMm, string OpcodeStr, Predicate prd>{
7576 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007577 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007578 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007579 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007580 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007581 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007582 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007583 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007584 }
7585}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007586defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007587 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007588defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007589 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7590
7591
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007592multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007593 string OpcodeStr, X86VectorVTInfo _dst,
7594 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007595 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007596 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007597 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007598 [(set _dst.RC:$dst,(_dst.VT
7599 (OpNode (_src.VT _src.RC:$src1),
7600 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007601 def rm : AVX512BI<opc, MRMSrcMem,
7602 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
7603 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7604 [(set _dst.RC:$dst,(_dst.VT
7605 (OpNode (_src.VT _src.RC:$src1),
7606 (_src.VT (bitconvert
7607 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007608}
7609
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007610multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007611 string OpcodeStr, Predicate prd> {
7612 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007613 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7614 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007615 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007616 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7617 v32i8x_info>, EVEX_V256;
7618 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7619 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007620 }
7621}
7622
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007623defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007624 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007625
7626multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7627 X86VectorVTInfo _>{
7628 let Constraints = "$src1 = $dst" in {
7629 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7630 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007631 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007632 (OpNode (_.VT _.RC:$src1),
7633 (_.VT _.RC:$src2),
7634 (_.VT _.RC:$src3),
7635 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00007636 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7637 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
7638 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
7639 (OpNode (_.VT _.RC:$src1),
7640 (_.VT _.RC:$src2),
7641 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7642 (i8 imm:$src4))>,
7643 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7644 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7645 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7646 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7647 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7648 (OpNode (_.VT _.RC:$src1),
7649 (_.VT _.RC:$src2),
7650 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7651 (i8 imm:$src4))>, EVEX_B,
7652 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007653 }// Constraints = "$src1 = $dst"
7654}
7655
7656multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7657 let Predicates = [HasAVX512] in
7658 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7659 let Predicates = [HasAVX512, HasVLX] in {
7660 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7661 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7662 }
7663}
7664
7665defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7666defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7667
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007668//===----------------------------------------------------------------------===//
7669// AVX-512 - FixupImm
7670//===----------------------------------------------------------------------===//
7671
7672multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
7673 X86VectorVTInfo _>{
7674 let Constraints = "$src1 = $dst" in {
7675 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7676 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7677 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7678 (OpNode (_.VT _.RC:$src1),
7679 (_.VT _.RC:$src2),
7680 (_.IntVT _.RC:$src3),
7681 (i32 imm:$src4),
7682 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007683 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7684 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
7685 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7686 (OpNode (_.VT _.RC:$src1),
7687 (_.VT _.RC:$src2),
7688 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
7689 (i32 imm:$src4),
7690 (i32 FROUND_CURRENT))>;
7691 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7692 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7693 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7694 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7695 (OpNode (_.VT _.RC:$src1),
7696 (_.VT _.RC:$src2),
7697 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7698 (i32 imm:$src4),
7699 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007700 } // Constraints = "$src1 = $dst"
7701}
7702
7703multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
7704 SDNode OpNode, X86VectorVTInfo _>{
7705let Constraints = "$src1 = $dst" in {
7706 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7707 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007708 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007709 "$src2, $src3, {sae}, $src4",
7710 (OpNode (_.VT _.RC:$src1),
7711 (_.VT _.RC:$src2),
7712 (_.IntVT _.RC:$src3),
7713 (i32 imm:$src4),
7714 (i32 FROUND_NO_EXC))>, EVEX_B;
7715 }
7716}
7717
7718multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
7719 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
7720 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in {
7721 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7722 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7723 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7724 (OpNode (_.VT _.RC:$src1),
7725 (_.VT _.RC:$src2),
7726 (_src3VT.VT _src3VT.RC:$src3),
7727 (i32 imm:$src4),
7728 (i32 FROUND_CURRENT))>;
7729
7730 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7731 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7732 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7733 "$src2, $src3, {sae}, $src4",
7734 (OpNode (_.VT _.RC:$src1),
7735 (_.VT _.RC:$src2),
7736 (_src3VT.VT _src3VT.RC:$src3),
7737 (i32 imm:$src4),
7738 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00007739 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7740 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7741 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7742 (OpNode (_.VT _.RC:$src1),
7743 (_.VT _.RC:$src2),
7744 (_src3VT.VT (scalar_to_vector
7745 (_src3VT.ScalarLdFrag addr:$src3))),
7746 (i32 imm:$src4),
7747 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007748 }
7749}
7750
7751multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
7752 let Predicates = [HasAVX512] in
7753 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7754 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7755 AVX512AIi8Base, EVEX_4V, EVEX_V512;
7756 let Predicates = [HasAVX512, HasVLX] in {
7757 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
7758 AVX512AIi8Base, EVEX_4V, EVEX_V128;
7759 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
7760 AVX512AIi8Base, EVEX_4V, EVEX_V256;
7761 }
7762}
7763
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007764defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7765 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007766 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007767defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7768 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007769 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007770defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007771 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007772defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007773 EVEX_CD8<64, CD8VF>, VEX_W;