blob: ebef4b194667e8141b7b0b6b7a6493be2fc1296d [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
80 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000081
82 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
83 !if (!eq (TypeVariantName, "i"),
84 !if (!eq (Size, 128), "v2i64",
85 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000086 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000087 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
88 VTName))), VTName));
89
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Adam Nemet09377232014-10-08 23:25:31 +0000125 // A vector type of the same width with element type i32. This is used to
126 // create the canonical constant zero node ImmAllZerosV.
127 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
128 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000129
130 string ZSuffix = !if (!eq (Size, 128), "Z128",
131 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132}
133
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000134def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
135def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
137def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000138def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
139def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141// "x" in v32i8x_info means RC = VR256X
142def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
143def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
144def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
145def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000146def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
147def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148
149def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
150def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
151def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
152def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
154def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000156// We map scalar types to the smallest (128-bit) vector type
157// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000158def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
159def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000160def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
161def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
164 X86VectorVTInfo i128> {
165 X86VectorVTInfo info512 = i512;
166 X86VectorVTInfo info256 = i256;
167 X86VectorVTInfo info128 = i128;
168}
169
170def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
171 v16i8x_info>;
172def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
173 v8i16x_info>;
174def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
175 v4i32x_info>;
176def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
177 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000178def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
179 v4f32x_info>;
180def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
181 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000182
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000183// This multiclass generates the masking variants from the non-masking
184// variant. It only provides the assembly pieces for the masking variants.
185// It assumes custom ISel patterns for masking which can be provided as
186// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000187multiclass AVX512_maskable_custom<bits<8> O, Format F,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 list<dag> Pattern,
193 list<dag> MaskingPattern,
194 list<dag> ZeroMaskingPattern,
195 string MaskingConstraint = "",
196 InstrItinClass itin = NoItinerary,
197 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 let isCommutable = IsCommutable in
199 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000200 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000201 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202 Pattern, itin>;
203
204 // Prefer over VMOV*rrk Pat<>
205 let AddedComplexity = 20 in
206 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
208 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 MaskingPattern, itin>,
210 EVEX_K {
211 // In case of the 3src subclass this is overridden with a let.
212 string Constraints = MaskingConstraint;
213 }
214 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
215 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000216 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
217 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 ZeroMaskingPattern,
219 itin>,
220 EVEX_KZ;
221}
222
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000223
Adam Nemet34801422014-10-08 23:25:39 +0000224// Common base class of AVX512_maskable and AVX512_maskable_3src.
225multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
226 dag Outs,
227 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
228 string OpcodeStr,
229 string AttSrcAsm, string IntelSrcAsm,
230 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000232 string MaskingConstraint = "",
233 InstrItinClass itin = NoItinerary,
234 bit IsCommutable = 0> :
235 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
236 AttSrcAsm, IntelSrcAsm,
237 [(set _.RC:$dst, RHS)],
238 [(set _.RC:$dst, MaskingRHS)],
239 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000242
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000246multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
247 dag Outs, dag Ins, string OpcodeStr,
248 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000249 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000250 InstrItinClass itin = NoItinerary,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000251 bit IsCommutable = 0, SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000252 AVX512_maskable_common<O, F, _, Outs, Ins,
253 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
254 !con((ins _.KRCWM:$mask), Ins),
255 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000256 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000257 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258
259// This multiclass generates the unconditional/non-masking, the masking and
260// the zero-masking variant of the scalar instruction.
261multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
262 dag Outs, dag Ins, string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000264 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 InstrItinClass itin = NoItinerary,
266 bit IsCommutable = 0> :
267 AVX512_maskable_common<O, F, _, Outs, Ins,
268 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
269 !con((ins _.KRCWM:$mask), Ins),
270 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000271 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
272 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000273
Adam Nemet34801422014-10-08 23:25:39 +0000274// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000275// ($src1) is already tied to $dst so we just use that for the preserved
276// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
277// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag NonTiedIns, string OpcodeStr,
280 string AttSrcAsm, string IntelSrcAsm,
281 dag RHS> :
282 AVX512_maskable_common<O, F, _, Outs,
283 !con((ins _.RC:$src1), NonTiedIns),
284 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
285 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
286 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
287 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000288
Craig Topperaad5f112015-11-30 00:13:24 +0000289// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
290// operand differs from the output VT. This requires a bitconvert on
291// the preserved vector going into the vselect.
292multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
293 X86VectorVTInfo InVT,
294 dag Outs, dag NonTiedIns, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
296 dag RHS> :
297 AVX512_maskable_common<O, F, OutVT, Outs,
298 !con((ins InVT.RC:$src1), NonTiedIns),
299 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
300 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
302 (vselect InVT.KRCWM:$mask, RHS,
303 (bitconvert InVT.RC:$src1))>;
304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
308 dag RHS> :
309 AVX512_maskable_common<O, F, _, Outs,
310 !con((ins _.RC:$src1), NonTiedIns),
311 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000314 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
315 X86selects>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000316
Adam Nemet34801422014-10-08 23:25:39 +0000317multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
318 dag Outs, dag Ins,
319 string OpcodeStr,
320 string AttSrcAsm, string IntelSrcAsm,
321 list<dag> Pattern> :
322 AVX512_maskable_custom<O, F, Outs, Ins,
323 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
324 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000325 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000326 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000327
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000328
329// Instruction with mask that puts result in mask register,
330// like "compare" and "vptest"
331multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
332 dag Outs,
333 dag Ins, dag MaskingIns,
334 string OpcodeStr,
335 string AttSrcAsm, string IntelSrcAsm,
336 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000337 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000338 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000339 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
340 "$dst, "#IntelSrcAsm#"}",
341 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000342
343 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000344 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
345 "$dst {${mask}}, "#IntelSrcAsm#"}",
346 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000347}
348
349multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
350 dag Outs,
351 dag Ins, dag MaskingIns,
352 string OpcodeStr,
353 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000354 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000355 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
356 AttSrcAsm, IntelSrcAsm,
357 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000358 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
361 dag Outs, dag Ins, string OpcodeStr,
362 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000363 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000364 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
365 !con((ins _.KRCWM:$mask), Ins),
366 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000367 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000368
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000369multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
370 dag Outs, dag Ins, string OpcodeStr,
371 string AttSrcAsm, string IntelSrcAsm> :
372 AVX512_maskable_custom_cmp<O, F, Outs,
373 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000374 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000375
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000376// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000377// no instruction is needed for the conversion.
378def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
379def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
380def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
381def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
382def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
383def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
384def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
385def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
386def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
387def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
388def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
389def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
390def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
391def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
392def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
393def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
394def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
395def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
396def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
397def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
398def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
399def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
400def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
401def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
402def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
403def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
404def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
405def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
406def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
407def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
408def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409
Craig Topper9d9251b2016-05-08 20:10:20 +0000410// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
411// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
412// swizzled by ExecutionDepsFix to pxor.
413// We set canFoldAsLoad because this can be converted to a constant-pool
414// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000415let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000416 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000417def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000418 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000419def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
420 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000421}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000422
Craig Toppere5ce84a2016-05-08 21:33:53 +0000423let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000424 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000425def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
426 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
427def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
428 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
429}
430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000431//===----------------------------------------------------------------------===//
432// AVX-512 - VECTOR INSERT
433//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000434multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
435 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000436 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000437 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
438 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
439 "vinsert" # From.EltTypeName # "x" # From.NumElts,
440 "$src3, $src2, $src1", "$src1, $src2, $src3",
441 (vinsert_insert:$src3 (To.VT To.RC:$src1),
442 (From.VT From.RC:$src2),
443 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000444
Igor Breger0ede3cb2015-09-20 06:52:42 +0000445 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
446 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
447 "vinsert" # From.EltTypeName # "x" # From.NumElts,
448 "$src3, $src2, $src1", "$src1, $src2, $src3",
449 (vinsert_insert:$src3 (To.VT To.RC:$src1),
450 (From.VT (bitconvert (From.LdFrag addr:$src2))),
451 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
452 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000453 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000454}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000455
Igor Breger0ede3cb2015-09-20 06:52:42 +0000456multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
457 X86VectorVTInfo To, PatFrag vinsert_insert,
458 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
459 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000460 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000461 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
462 (To.VT (!cast<Instruction>(InstrStr#"rr")
463 To.RC:$src1, From.RC:$src2,
464 (INSERT_get_vinsert_imm To.RC:$ins)))>;
465
466 def : Pat<(vinsert_insert:$ins
467 (To.VT To.RC:$src1),
468 (From.VT (bitconvert (From.LdFrag addr:$src2))),
469 (iPTR imm)),
470 (To.VT (!cast<Instruction>(InstrStr#"rm")
471 To.RC:$src1, addr:$src2,
472 (INSERT_get_vinsert_imm To.RC:$ins)))>;
473 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000474}
475
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000476multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
477 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000478
479 let Predicates = [HasVLX] in
480 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
481 X86VectorVTInfo< 4, EltVT32, VR128X>,
482 X86VectorVTInfo< 8, EltVT32, VR256X>,
483 vinsert128_insert>, EVEX_V256;
484
485 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000486 X86VectorVTInfo< 4, EltVT32, VR128X>,
487 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000488 vinsert128_insert>, EVEX_V512;
489
490 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000491 X86VectorVTInfo< 4, EltVT64, VR256X>,
492 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000493 vinsert256_insert>, VEX_W, EVEX_V512;
494
495 let Predicates = [HasVLX, HasDQI] in
496 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
497 X86VectorVTInfo< 2, EltVT64, VR128X>,
498 X86VectorVTInfo< 4, EltVT64, VR256X>,
499 vinsert128_insert>, VEX_W, EVEX_V256;
500
501 let Predicates = [HasDQI] in {
502 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
503 X86VectorVTInfo< 2, EltVT64, VR128X>,
504 X86VectorVTInfo< 8, EltVT64, VR512>,
505 vinsert128_insert>, VEX_W, EVEX_V512;
506
507 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
508 X86VectorVTInfo< 8, EltVT32, VR256X>,
509 X86VectorVTInfo<16, EltVT32, VR512>,
510 vinsert256_insert>, EVEX_V512;
511 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000512}
513
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
515defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000516
Igor Breger0ede3cb2015-09-20 06:52:42 +0000517// Codegen pattern with the alternative types,
518// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
519defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
520 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
521defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
522 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
523
524defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
525 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
526defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
527 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
528
529defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
530 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
531defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
532 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
533
534// Codegen pattern with the alternative types insert VEC128 into VEC256
535defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
536 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
537defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
538 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
539// Codegen pattern with the alternative types insert VEC128 into VEC512
540defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
541 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
542defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
543 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
544// Codegen pattern with the alternative types insert VEC256 into VEC512
545defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
546 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
547defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
548 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
549
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000550// vinsertps - insert f32 to XMM
Craig Topper6189d3e2016-07-19 01:26:19 +0000551def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000552 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000553 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000554 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000555 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000556def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000557 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000558 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000559 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000560 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
561 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
562
563//===----------------------------------------------------------------------===//
564// AVX-512 VECTOR EXTRACT
565//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000566
Igor Breger7f69a992015-09-10 12:54:54 +0000567multiclass vextract_for_size<int Opcode,
568 X86VectorVTInfo From, X86VectorVTInfo To,
Craig Topper5f3fef82016-05-22 07:40:58 +0000569 PatFrag vextract_extract> {
Igor Breger7f69a992015-09-10 12:54:54 +0000570
571 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
572 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
573 // vextract_extract), we interesting only in patterns without mask,
574 // intrinsics pattern match generated bellow.
575 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
576 (ins From.RC:$src1, i32u8imm:$idx),
577 "vextract" # To.EltTypeName # "x" # To.NumElts,
578 "$idx, $src1", "$src1, $idx",
579 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
580 (iPTR imm)))]>,
581 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000582 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
583 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
584 "vextract" # To.EltTypeName # "x" # To.NumElts #
585 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
586 [(store (To.VT (vextract_extract:$idx
587 (From.VT From.RC:$src1), (iPTR imm))),
588 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000589
Craig Toppere1cac152016-06-07 07:27:54 +0000590 let mayStore = 1, hasSideEffects = 0 in
591 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
592 (ins To.MemOp:$dst, To.KRCWM:$mask,
593 From.RC:$src1, i32u8imm:$idx),
594 "vextract" # To.EltTypeName # "x" # To.NumElts #
595 "\t{$idx, $src1, $dst {${mask}}|"
596 "$dst {${mask}}, $src1, $idx}",
597 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000598 }
Renato Golindb7ea862015-09-09 19:44:40 +0000599
600 // Intrinsic call with masking.
601 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000602 "x" # To.NumElts # "_" # From.Size)
603 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
604 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
605 From.ZSuffix # "rrk")
606 To.RC:$src0,
607 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
608 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000609
610 // Intrinsic call with zero-masking.
611 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000612 "x" # To.NumElts # "_" # From.Size)
613 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
614 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
615 From.ZSuffix # "rrkz")
616 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
617 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000618
619 // Intrinsic call without masking.
620 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000621 "x" # To.NumElts # "_" # From.Size)
622 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
623 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
624 From.ZSuffix # "rr")
625 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000626}
627
Igor Bregerdefab3c2015-10-08 12:55:01 +0000628// Codegen pattern for the alternative types
629multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
630 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000631 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000632 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000633 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
634 (To.VT (!cast<Instruction>(InstrStr#"rr")
635 From.RC:$src1,
636 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000637 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
638 (iPTR imm))), addr:$dst),
639 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
640 (EXTRACT_get_vextract_imm To.RC:$ext))>;
641 }
Igor Breger7f69a992015-09-10 12:54:54 +0000642}
643
644multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000645 ValueType EltVT64, int Opcode256> {
646 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000647 X86VectorVTInfo<16, EltVT32, VR512>,
648 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000649 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000650 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000651 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000652 X86VectorVTInfo< 8, EltVT64, VR512>,
653 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000654 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000655 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
656 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000657 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000658 X86VectorVTInfo< 8, EltVT32, VR256X>,
659 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000660 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000661 EVEX_V256, EVEX_CD8<32, CD8VT4>;
662 let Predicates = [HasVLX, HasDQI] in
663 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
664 X86VectorVTInfo< 4, EltVT64, VR256X>,
665 X86VectorVTInfo< 2, EltVT64, VR128X>,
666 vextract128_extract>,
667 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
668 let Predicates = [HasDQI] in {
669 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
670 X86VectorVTInfo< 8, EltVT64, VR512>,
671 X86VectorVTInfo< 2, EltVT64, VR128X>,
672 vextract128_extract>,
673 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
674 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
675 X86VectorVTInfo<16, EltVT32, VR512>,
676 X86VectorVTInfo< 8, EltVT32, VR256X>,
677 vextract256_extract>,
678 EVEX_V512, EVEX_CD8<32, CD8VT8>;
679 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000680}
681
Adam Nemet55536c62014-09-25 23:48:45 +0000682defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
683defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000684
Igor Bregerdefab3c2015-10-08 12:55:01 +0000685// extract_subvector codegen patterns with the alternative types.
686// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
687defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
688 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
689defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
690 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
691
692defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000693 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000694defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
695 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
696
697defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
698 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
699defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
700 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
701
Craig Topper08a68572016-05-21 22:50:04 +0000702// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000703defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
704 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
705defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
706 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
707
708// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000709defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
710 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
711defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
712 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
713// Codegen pattern with the alternative types extract VEC256 from VEC512
714defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
715 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
716defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
717 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
718
Craig Topper5f3fef82016-05-22 07:40:58 +0000719// A 128-bit subvector extract from the first 256-bit vector position
720// is a subregister copy that needs no instruction.
721def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
722 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
723def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
724 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
725def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
726 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
727def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
728 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
729def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
730 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
731def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
732 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
733
734// A 256-bit subvector extract from the first 256-bit vector position
735// is a subregister copy that needs no instruction.
736def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
737 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
738def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
739 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
740def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
741 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
742def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
743 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
744def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
745 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
746def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
747 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
748
749let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000750// A 128-bit subvector insert to the first 512-bit vector position
751// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000752def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
753 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
754def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
755 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
756def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
757 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
758def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
759 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
760def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
761 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
762def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
763 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000764
Craig Topper5f3fef82016-05-22 07:40:58 +0000765// A 256-bit subvector insert to the first 512-bit vector position
766// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000767def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000768 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000769def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000770 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000771def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000772 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000773def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000774 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000775def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000776 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000777def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000778 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000779}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000780
781// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000782def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000783 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000784 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000785 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
786 EVEX;
787
Craig Topper03b849e2016-05-21 22:50:11 +0000788def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000789 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000790 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000792 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000793
794//===---------------------------------------------------------------------===//
795// AVX-512 BROADCAST
796//---
Igor Breger131008f2016-05-01 08:40:00 +0000797// broadcast with a scalar argument.
798multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
799 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000800
Igor Breger131008f2016-05-01 08:40:00 +0000801 let isCodeGenOnly = 1 in {
802 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
803 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
804 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
805 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000806
Igor Breger131008f2016-05-01 08:40:00 +0000807 let Constraints = "$src0 = $dst" in
808 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
809 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
810 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000811 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000812 (vselect DestInfo.KRCWM:$mask,
813 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
814 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000815 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000816
817 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
818 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
819 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000820 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000821 (vselect DestInfo.KRCWM:$mask,
822 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
823 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000824 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000825 } // let isCodeGenOnly = 1 in
826}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000827
Igor Breger21296d22015-10-20 11:56:42 +0000828multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
829 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000830 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000831 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
832 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
833 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
834 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000835 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000836 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000837 (DestInfo.VT (X86VBroadcast
838 (SrcInfo.ScalarLdFrag addr:$src)))>,
839 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000840 }
Craig Toppere1cac152016-06-07 07:27:54 +0000841
Craig Topper80934372016-07-16 03:42:59 +0000842 def : Pat<(DestInfo.VT (X86VBroadcast
843 (SrcInfo.VT (scalar_to_vector
844 (SrcInfo.ScalarLdFrag addr:$src))))),
845 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
846 let AddedComplexity = 20 in
847 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
848 (X86VBroadcast
849 (SrcInfo.VT (scalar_to_vector
850 (SrcInfo.ScalarLdFrag addr:$src)))),
851 DestInfo.RC:$src0)),
852 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
853 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
854 let AddedComplexity = 30 in
855 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
856 (X86VBroadcast
857 (SrcInfo.VT (scalar_to_vector
858 (SrcInfo.ScalarLdFrag addr:$src)))),
859 DestInfo.ImmAllZerosV)),
860 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
861 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000862}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000863
Craig Topper80934372016-07-16 03:42:59 +0000864multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000865 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000866 let Predicates = [HasAVX512] in
867 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
868 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
869 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000870
871 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000872 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000873 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000874 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000875 }
876}
877
Craig Topper80934372016-07-16 03:42:59 +0000878multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
879 AVX512VLVectorVTInfo _> {
880 let Predicates = [HasAVX512] in
881 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
882 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
883 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000884
Craig Topper80934372016-07-16 03:42:59 +0000885 let Predicates = [HasVLX] in {
886 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
887 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
888 EVEX_V256;
889 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
890 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
891 EVEX_V128;
892 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000893}
Craig Topper80934372016-07-16 03:42:59 +0000894defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
895 avx512vl_f32_info>;
896defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
897 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000898
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000899def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000900 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000901def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000902 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000903
Robert Khasanovcbc57032014-12-09 16:38:41 +0000904multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
905 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000906 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000907 (ins SrcRC:$src),
908 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000909 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000910}
911
Robert Khasanovcbc57032014-12-09 16:38:41 +0000912multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
913 RegisterClass SrcRC, Predicate prd> {
914 let Predicates = [prd] in
915 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
916 let Predicates = [prd, HasVLX] in {
917 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
918 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
919 }
920}
921
Igor Breger0aeda372016-02-07 08:30:50 +0000922let isCodeGenOnly = 1 in {
923defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000924 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000925defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000926 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000927}
928let isAsmParserOnly = 1 in {
929 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
930 GR32, HasBWI>;
931 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000932 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000933}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000934defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
935 HasAVX512>;
936defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
937 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000938
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000939def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000940 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000941def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000942 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000943
Igor Breger21296d22015-10-20 11:56:42 +0000944// Provide aliases for broadcast from the same register class that
945// automatically does the extract.
946multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
947 X86VectorVTInfo SrcInfo> {
948 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
949 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
950 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
951}
952
953multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
954 AVX512VLVectorVTInfo _, Predicate prd> {
955 let Predicates = [prd] in {
956 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
957 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
958 EVEX_V512;
959 // Defined separately to avoid redefinition.
960 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
961 }
962 let Predicates = [prd, HasVLX] in {
963 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
964 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
965 EVEX_V256;
966 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
967 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000968 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000969}
970
Igor Breger21296d22015-10-20 11:56:42 +0000971defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
972 avx512vl_i8_info, HasBWI>;
973defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
974 avx512vl_i16_info, HasBWI>;
975defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
976 avx512vl_i32_info, HasAVX512>;
977defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
978 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000979
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000980multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
981 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000982 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +0000983 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
984 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000985 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +0000986 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +0000987}
988
Simon Pilgrimea0d4f92016-07-22 13:58:44 +0000989//===----------------------------------------------------------------------===//
990// AVX-512 BROADCAST SUBVECTORS
991//
992
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000993defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
994 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +0000995 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000996defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
997 v16f32_info, v4f32x_info>,
998 EVEX_V512, EVEX_CD8<32, CD8VT4>;
999defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1000 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001001 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001002defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1003 v8f64_info, v4f64x_info>, VEX_W,
1004 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1005
1006let Predicates = [HasVLX] in {
1007defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1008 v8i32x_info, v4i32x_info>,
1009 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1010defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1011 v8f32x_info, v4f32x_info>,
1012 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001013
1014def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1015 (VBROADCASTI32X4Z256rm addr:$src)>;
1016def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1017 (VBROADCASTI32X4Z256rm addr:$src)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001018}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001019
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001020let Predicates = [HasVLX, HasDQI] in {
1021defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1022 v4i64x_info, v2i64x_info>, VEX_W,
1023 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1024defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1025 v4f64x_info, v2f64x_info>, VEX_W,
1026 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1027}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001028
1029let Predicates = [HasVLX, NoDQI] in {
1030def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1031 (VBROADCASTF32X4Z256rm addr:$src)>;
1032def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1033 (VBROADCASTI32X4Z256rm addr:$src)>;
1034}
1035
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001036let Predicates = [HasDQI] in {
1037defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1038 v8i64_info, v2i64x_info>, VEX_W,
1039 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1040defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1041 v16i32_info, v8i32x_info>,
1042 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1043defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1044 v8f64_info, v2f64x_info>, VEX_W,
1045 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1046defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1047 v16f32_info, v8f32x_info>,
1048 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1049}
Adam Nemet73f72e12014-06-27 00:43:38 +00001050
Igor Bregerfa798a92015-11-02 07:39:36 +00001051multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001052 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001053 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001054 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001055 EVEX_V512;
1056 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001057 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001058 EVEX_V256;
1059}
1060
1061multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001062 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1063 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001064
1065 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001066 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1067 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001068}
1069
1070defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001071 avx512vl_i32_info, avx512vl_i64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001072defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001073 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001074
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001075def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001076 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001077def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1078 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1079
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001080def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001081 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001082def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1083 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001084
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001085//===----------------------------------------------------------------------===//
1086// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1087//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001088multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1089 X86VectorVTInfo _, RegisterClass KRC> {
1090 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001091 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001092 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001093}
1094
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001095multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001096 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1097 let Predicates = [HasCDI] in
1098 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1099 let Predicates = [HasCDI, HasVLX] in {
1100 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1101 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1102 }
1103}
1104
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001105defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001106 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001107defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001108 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001109
1110//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001111// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001112multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001113 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001114let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001115 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001116 (ins _.RC:$src2, _.RC:$src3),
1117 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001118 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001119 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001120
Craig Topperaad5f112015-11-30 00:13:24 +00001121 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001122 (ins _.RC:$src2, _.MemOp:$src3),
1123 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001124 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001125 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1126 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001127 }
1128}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001129multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001130 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001131 let Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001132 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001133 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1134 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1135 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001136 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001137 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001138 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001139}
1140
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001141multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001142 AVX512VLVectorVTInfo VTInfo,
1143 AVX512VLVectorVTInfo ShuffleMask> {
1144 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1145 ShuffleMask.info512>,
1146 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1147 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001148 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001149 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1150 ShuffleMask.info128>,
1151 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1152 ShuffleMask.info128>, EVEX_V128;
1153 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1154 ShuffleMask.info256>,
1155 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1156 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001157 }
1158}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001159
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001160multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001161 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001162 AVX512VLVectorVTInfo Idx,
1163 Predicate Prd> {
1164 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001165 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1166 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001167 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001168 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1169 Idx.info128>, EVEX_V128;
1170 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1171 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001172 }
1173}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001174
Craig Topperaad5f112015-11-30 00:13:24 +00001175defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1176 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1177defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1178 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001179defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1180 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1181 VEX_W, EVEX_CD8<16, CD8VF>;
1182defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1183 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1184 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001185defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1186 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1187defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1188 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001189
Craig Topperaad5f112015-11-30 00:13:24 +00001190// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001191multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001192 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001193let Constraints = "$src1 = $dst" in {
1194 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1195 (ins IdxVT.RC:$src2, _.RC:$src3),
1196 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001197 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001198 AVX5128IBase;
1199
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001200 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1201 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1202 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001203 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001204 (bitconvert (_.LdFrag addr:$src3))))>,
1205 EVEX_4V, AVX5128IBase;
1206 }
1207}
1208multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001209 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001210 let Constraints = "$src1 = $dst" in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001211 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1212 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1213 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1214 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001215 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001216 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1217 AVX5128IBase, EVEX_4V, EVEX_B;
1218}
1219
1220multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001221 AVX512VLVectorVTInfo VTInfo,
1222 AVX512VLVectorVTInfo ShuffleMask> {
1223 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001224 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001225 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001226 ShuffleMask.info512>, EVEX_V512;
1227 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001228 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001229 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001230 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001231 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001232 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001233 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001234 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1235 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001236 }
1237}
1238
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001239multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001240 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001241 AVX512VLVectorVTInfo Idx,
1242 Predicate Prd> {
1243 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001244 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1245 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001246 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001247 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1248 Idx.info128>, EVEX_V128;
1249 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1250 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001251 }
1252}
1253
Craig Toppera47576f2015-11-26 20:21:29 +00001254defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001255 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001256defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001257 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001258defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1259 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1260 VEX_W, EVEX_CD8<16, CD8VF>;
1261defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1262 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1263 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001264defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001265 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001266defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001267 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001268
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001269//===----------------------------------------------------------------------===//
1270// AVX-512 - BLEND using mask
1271//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001272multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1273 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001274 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001275 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1276 (ins _.RC:$src1, _.RC:$src2),
1277 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001278 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001279 []>, EVEX_4V;
1280 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1281 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001282 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001283 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001284 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1285 (_.VT _.RC:$src2),
1286 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001287 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001288 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1289 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1290 !strconcat(OpcodeStr,
1291 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1292 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001293 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001294 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1295 (ins _.RC:$src1, _.MemOp:$src2),
1296 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001297 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001298 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1299 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1300 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001301 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001302 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001303 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1304 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1305 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001306 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001307 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001308 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1309 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1310 !strconcat(OpcodeStr,
1311 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1312 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1313 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001314}
1315multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1316
1317 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1318 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1319 !strconcat(OpcodeStr,
1320 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1321 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001322 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1323 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1324 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001325 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001326
Craig Toppere1cac152016-06-07 07:27:54 +00001327 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001328 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1329 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1330 !strconcat(OpcodeStr,
1331 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1332 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001333 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001334
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001335}
1336
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001337multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1338 AVX512VLVectorVTInfo VTInfo> {
1339 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1340 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001341
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001342 let Predicates = [HasVLX] in {
1343 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1344 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1345 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1346 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1347 }
1348}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001349
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001350multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1351 AVX512VLVectorVTInfo VTInfo> {
1352 let Predicates = [HasBWI] in
1353 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001354
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001355 let Predicates = [HasBWI, HasVLX] in {
1356 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1357 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1358 }
1359}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001360
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001361
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001362defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1363defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1364defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1365defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1366defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1367defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001368
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001369
Craig Topper0fcf9252016-06-07 07:27:51 +00001370let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001371def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1372 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001373 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001374 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001375 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1376 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1377
1378def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1379 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001380 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001381 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001382 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1383 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1384}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001385//===----------------------------------------------------------------------===//
1386// Compare Instructions
1387//===----------------------------------------------------------------------===//
1388
1389// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001390
1391multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1392
1393 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1394 (outs _.KRC:$dst),
1395 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1396 "vcmp${cc}"#_.Suffix,
1397 "$src2, $src1", "$src1, $src2",
1398 (OpNode (_.VT _.RC:$src1),
1399 (_.VT _.RC:$src2),
1400 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001401 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1402 (outs _.KRC:$dst),
1403 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1404 "vcmp${cc}"#_.Suffix,
1405 "$src2, $src1", "$src1, $src2",
1406 (OpNode (_.VT _.RC:$src1),
1407 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1408 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001409
1410 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1411 (outs _.KRC:$dst),
1412 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1413 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001414 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001415 (OpNodeRnd (_.VT _.RC:$src1),
1416 (_.VT _.RC:$src2),
1417 imm:$cc,
1418 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1419 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001420 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001421 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1422 (outs VK1:$dst),
1423 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1424 "vcmp"#_.Suffix,
1425 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1426 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1427 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001428 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001429 "vcmp"#_.Suffix,
1430 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1431 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1432
1433 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1434 (outs _.KRC:$dst),
1435 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1436 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001437 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001438 EVEX_4V, EVEX_B;
1439 }// let isAsmParserOnly = 1, hasSideEffects = 0
1440
1441 let isCodeGenOnly = 1 in {
1442 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1443 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1444 !strconcat("vcmp${cc}", _.Suffix,
1445 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1446 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1447 _.FRC:$src2,
1448 imm:$cc))],
1449 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001450 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1451 (outs _.KRC:$dst),
1452 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1453 !strconcat("vcmp${cc}", _.Suffix,
1454 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1455 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1456 (_.ScalarLdFrag addr:$src2),
1457 imm:$cc))],
1458 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001459 }
1460}
1461
1462let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001463 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1464 AVX512XSIi8Base;
1465 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1466 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001467}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001468
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001469multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1470 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001471 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001472 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1473 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1474 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001475 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1476 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001477 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1478 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1479 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1480 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001481 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001482 def rrk : AVX512BI<opc, MRMSrcReg,
1483 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1484 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1485 "$dst {${mask}}, $src1, $src2}"),
1486 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1487 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1488 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001489 def rmk : AVX512BI<opc, MRMSrcMem,
1490 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1491 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1492 "$dst {${mask}}, $src1, $src2}"),
1493 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1494 (OpNode (_.VT _.RC:$src1),
1495 (_.VT (bitconvert
1496 (_.LdFrag addr:$src2))))))],
1497 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001498}
1499
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001500multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001501 X86VectorVTInfo _> :
1502 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001503 def rmb : AVX512BI<opc, MRMSrcMem,
1504 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1505 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1506 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1507 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1508 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1509 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1510 def rmbk : AVX512BI<opc, MRMSrcMem,
1511 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1512 _.ScalarMemOp:$src2),
1513 !strconcat(OpcodeStr,
1514 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1515 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1516 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1517 (OpNode (_.VT _.RC:$src1),
1518 (X86VBroadcast
1519 (_.ScalarLdFrag addr:$src2)))))],
1520 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001521}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001522
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001523multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1524 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1525 let Predicates = [prd] in
1526 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1527 EVEX_V512;
1528
1529 let Predicates = [prd, HasVLX] in {
1530 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1531 EVEX_V256;
1532 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1533 EVEX_V128;
1534 }
1535}
1536
1537multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1538 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1539 Predicate prd> {
1540 let Predicates = [prd] in
1541 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1542 EVEX_V512;
1543
1544 let Predicates = [prd, HasVLX] in {
1545 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1546 EVEX_V256;
1547 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1548 EVEX_V128;
1549 }
1550}
1551
1552defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1553 avx512vl_i8_info, HasBWI>,
1554 EVEX_CD8<8, CD8VF>;
1555
1556defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1557 avx512vl_i16_info, HasBWI>,
1558 EVEX_CD8<16, CD8VF>;
1559
Robert Khasanovf70f7982014-09-18 14:06:55 +00001560defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001561 avx512vl_i32_info, HasAVX512>,
1562 EVEX_CD8<32, CD8VF>;
1563
Robert Khasanovf70f7982014-09-18 14:06:55 +00001564defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001565 avx512vl_i64_info, HasAVX512>,
1566 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1567
1568defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1569 avx512vl_i8_info, HasBWI>,
1570 EVEX_CD8<8, CD8VF>;
1571
1572defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1573 avx512vl_i16_info, HasBWI>,
1574 EVEX_CD8<16, CD8VF>;
1575
Robert Khasanovf70f7982014-09-18 14:06:55 +00001576defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001577 avx512vl_i32_info, HasAVX512>,
1578 EVEX_CD8<32, CD8VF>;
1579
Robert Khasanovf70f7982014-09-18 14:06:55 +00001580defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001581 avx512vl_i64_info, HasAVX512>,
1582 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001583
1584def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001585 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001586 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1587 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1588
1589def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001590 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001591 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1592 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1593
Robert Khasanov29e3b962014-08-27 09:34:37 +00001594multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1595 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001596 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001597 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001598 !strconcat("vpcmp${cc}", Suffix,
1599 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001600 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1601 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001602 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1603 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001604 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001605 !strconcat("vpcmp${cc}", Suffix,
1606 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001607 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1608 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001609 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001610 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1611 def rrik : AVX512AIi8<opc, MRMSrcReg,
1612 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001613 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001614 !strconcat("vpcmp${cc}", Suffix,
1615 "\t{$src2, $src1, $dst {${mask}}|",
1616 "$dst {${mask}}, $src1, $src2}"),
1617 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1618 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001619 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001620 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001621 def rmik : AVX512AIi8<opc, MRMSrcMem,
1622 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001623 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001624 !strconcat("vpcmp${cc}", Suffix,
1625 "\t{$src2, $src1, $dst {${mask}}|",
1626 "$dst {${mask}}, $src1, $src2}"),
1627 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1628 (OpNode (_.VT _.RC:$src1),
1629 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001630 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001631 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1632
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001633 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001634 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001635 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001636 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001637 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1638 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001639 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001640 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001641 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001642 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001643 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1644 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001645 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001646 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1647 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001648 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001649 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001650 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1651 "$dst {${mask}}, $src1, $src2, $cc}"),
1652 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001653 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001654 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1655 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001656 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001657 !strconcat("vpcmp", Suffix,
1658 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1659 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001660 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001661 }
1662}
1663
Robert Khasanov29e3b962014-08-27 09:34:37 +00001664multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001665 X86VectorVTInfo _> :
1666 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001667 def rmib : AVX512AIi8<opc, MRMSrcMem,
1668 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001669 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001670 !strconcat("vpcmp${cc}", Suffix,
1671 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1672 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1673 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1674 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001675 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001676 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1677 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1678 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001679 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001680 !strconcat("vpcmp${cc}", Suffix,
1681 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1682 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1683 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1684 (OpNode (_.VT _.RC:$src1),
1685 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001686 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001687 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001688
Robert Khasanov29e3b962014-08-27 09:34:37 +00001689 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001690 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001691 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1692 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001693 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001694 !strconcat("vpcmp", Suffix,
1695 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1696 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1697 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1698 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1699 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001700 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001701 !strconcat("vpcmp", Suffix,
1702 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1703 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1704 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1705 }
1706}
1707
1708multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1709 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1710 let Predicates = [prd] in
1711 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1712
1713 let Predicates = [prd, HasVLX] in {
1714 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1715 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1716 }
1717}
1718
1719multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1720 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1721 let Predicates = [prd] in
1722 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1723 EVEX_V512;
1724
1725 let Predicates = [prd, HasVLX] in {
1726 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1727 EVEX_V256;
1728 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1729 EVEX_V128;
1730 }
1731}
1732
1733defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1734 HasBWI>, EVEX_CD8<8, CD8VF>;
1735defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1736 HasBWI>, EVEX_CD8<8, CD8VF>;
1737
1738defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1739 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1740defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1741 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1742
Robert Khasanovf70f7982014-09-18 14:06:55 +00001743defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001744 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001745defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001746 HasAVX512>, EVEX_CD8<32, CD8VF>;
1747
Robert Khasanovf70f7982014-09-18 14:06:55 +00001748defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001749 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001750defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001751 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001752
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001753multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001754
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001755 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1756 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1757 "vcmp${cc}"#_.Suffix,
1758 "$src2, $src1", "$src1, $src2",
1759 (X86cmpm (_.VT _.RC:$src1),
1760 (_.VT _.RC:$src2),
1761 imm:$cc)>;
1762
Craig Toppere1cac152016-06-07 07:27:54 +00001763 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1764 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1765 "vcmp${cc}"#_.Suffix,
1766 "$src2, $src1", "$src1, $src2",
1767 (X86cmpm (_.VT _.RC:$src1),
1768 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1769 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001770
Craig Toppere1cac152016-06-07 07:27:54 +00001771 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1772 (outs _.KRC:$dst),
1773 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1774 "vcmp${cc}"#_.Suffix,
1775 "${src2}"##_.BroadcastStr##", $src1",
1776 "$src1, ${src2}"##_.BroadcastStr,
1777 (X86cmpm (_.VT _.RC:$src1),
1778 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1779 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001780 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001781 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001782 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1783 (outs _.KRC:$dst),
1784 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1785 "vcmp"#_.Suffix,
1786 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1787
1788 let mayLoad = 1 in {
1789 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1790 (outs _.KRC:$dst),
1791 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1792 "vcmp"#_.Suffix,
1793 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1794
1795 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1796 (outs _.KRC:$dst),
1797 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1798 "vcmp"#_.Suffix,
1799 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1800 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1801 }
1802 }
1803}
1804
1805multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1806 // comparison code form (VCMP[EQ/LT/LE/...]
1807 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1808 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1809 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001810 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001811 (X86cmpmRnd (_.VT _.RC:$src1),
1812 (_.VT _.RC:$src2),
1813 imm:$cc,
1814 (i32 FROUND_NO_EXC))>, EVEX_B;
1815
1816 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1817 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1818 (outs _.KRC:$dst),
1819 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1820 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001821 "$cc, {sae}, $src2, $src1",
1822 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001823 }
1824}
1825
1826multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1827 let Predicates = [HasAVX512] in {
1828 defm Z : avx512_vcmp_common<_.info512>,
1829 avx512_vcmp_sae<_.info512>, EVEX_V512;
1830
1831 }
1832 let Predicates = [HasAVX512,HasVLX] in {
1833 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1834 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001835 }
1836}
1837
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001838defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1839 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1840defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1841 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001842
1843def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1844 (COPY_TO_REGCLASS (VCMPPSZrri
1845 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1846 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1847 imm:$cc), VK8)>;
1848def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1849 (COPY_TO_REGCLASS (VPCMPDZrri
1850 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1851 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1852 imm:$cc), VK8)>;
1853def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1854 (COPY_TO_REGCLASS (VPCMPUDZrri
1855 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1856 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1857 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001858
Asaf Badouh572bbce2015-09-20 08:46:07 +00001859// ----------------------------------------------------------------
1860// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001861//handle fpclass instruction mask = op(reg_scalar,imm)
1862// op(mem_scalar,imm)
1863multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1864 X86VectorVTInfo _, Predicate prd> {
1865 let Predicates = [prd] in {
1866 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1867 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001868 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001869 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1870 (i32 imm:$src2)))], NoItinerary>;
1871 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1872 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1873 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001874 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001875 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001876 (OpNode (_.VT _.RC:$src1),
1877 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001878 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00001879 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1880 (ins _.MemOp:$src1, i32u8imm:$src2),
1881 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001882 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001883 [(set _.KRC:$dst,
1884 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1885 (i32 imm:$src2)))], NoItinerary>;
1886 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1887 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1888 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001889 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001890 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001891 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1892 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1893 }
1894 }
1895}
1896
Asaf Badouh572bbce2015-09-20 08:46:07 +00001897//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1898// fpclass(reg_vec, mem_vec, imm)
1899// fpclass(reg_vec, broadcast(eltVt), imm)
1900multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1901 X86VectorVTInfo _, string mem, string broadcast>{
1902 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1903 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001904 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001905 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1906 (i32 imm:$src2)))], NoItinerary>;
1907 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1908 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1909 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001910 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001911 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001912 (OpNode (_.VT _.RC:$src1),
1913 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001914 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1915 (ins _.MemOp:$src1, i32u8imm:$src2),
1916 OpcodeStr##_.Suffix##mem#
1917 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001918 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001919 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1920 (i32 imm:$src2)))], NoItinerary>;
1921 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1922 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1923 OpcodeStr##_.Suffix##mem#
1924 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001925 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001926 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1927 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1928 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1929 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1930 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1931 _.BroadcastStr##", $dst|$dst, ${src1}"
1932 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001933 [(set _.KRC:$dst,(OpNode
1934 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00001935 (_.ScalarLdFrag addr:$src1))),
1936 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1937 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1938 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1939 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1940 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
1941 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001942 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1943 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00001944 (_.ScalarLdFrag addr:$src1))),
1945 (i32 imm:$src2))))], NoItinerary>,
1946 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001947}
1948
Asaf Badouh572bbce2015-09-20 08:46:07 +00001949multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001950 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001951 string broadcast>{
1952 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001953 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001954 broadcast>, EVEX_V512;
1955 }
1956 let Predicates = [prd, HasVLX] in {
1957 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1958 broadcast>, EVEX_V128;
1959 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1960 broadcast>, EVEX_V256;
1961 }
1962}
1963
1964multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001965 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001966 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001967 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001968 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001969 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
1970 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1971 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
1972 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1973 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001974}
1975
Asaf Badouh696e8e02015-10-18 11:04:38 +00001976defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
1977 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001978
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001979//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001980// Mask register copy, including
1981// - copy between mask registers
1982// - load/store mask registers
1983// - copy from GPR to mask register and vice versa
1984//
1985multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1986 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001987 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00001988 let hasSideEffects = 0 in
1989 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
1990 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
1991 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
1992 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1993 [(set KRC:$dst, (vvt (load addr:$src)))]>;
1994 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
1995 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1996 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001997}
1998
1999multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2000 string OpcodeStr,
2001 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002002 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002003 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002004 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002005 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002006 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002007 }
2008}
2009
Robert Khasanov74acbb72014-07-23 14:49:42 +00002010let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002011 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002012 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2013 VEX, PD;
2014
2015let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002016 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002017 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002018 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002019
2020let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002021 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2022 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002023 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2024 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002025 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2026 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002027 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2028 VEX, XD, VEX_W;
2029}
2030
2031// GR from/to mask register
2032let Predicates = [HasDQI] in {
2033 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2034 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
2035 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2036 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
Craig Topperddab3952016-06-14 03:12:54 +00002037 def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2038 (KMOVBrk VK8:$src)>;
Craig Topper283418f2016-06-21 07:37:32 +00002039 def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
2040 (KMOVBrk VK8:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002041}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002042let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002043 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2044 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2045 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2046 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Craig Topperddab3952016-06-14 03:12:54 +00002047 def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
2048 (KMOVWrk VK16:$src)>;
Craig Topper283418f2016-06-21 07:37:32 +00002049 def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
2050 (KMOVWrk VK16:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002051}
2052let Predicates = [HasBWI] in {
2053 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2054 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2055}
2056let Predicates = [HasBWI] in {
2057 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2058 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2059}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002060
Robert Khasanov74acbb72014-07-23 14:49:42 +00002061// Load/store kreg
2062let Predicates = [HasDQI] in {
2063 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2064 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002065 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2066 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002067
2068 def : Pat<(store VK4:$src, addr:$dst),
2069 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2070 def : Pat<(store VK2:$src, addr:$dst),
2071 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002072 def : Pat<(store VK1:$src, addr:$dst),
2073 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002074
2075 def : Pat<(v2i1 (load addr:$src)),
2076 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2077 def : Pat<(v4i1 (load addr:$src)),
2078 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002079}
2080let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002081 def : Pat<(store VK1:$src, addr:$dst),
2082 (MOV8mr addr:$dst,
2083 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2084 sub_8bit))>;
2085 def : Pat<(store VK2:$src, addr:$dst),
2086 (MOV8mr addr:$dst,
2087 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2088 sub_8bit))>;
2089 def : Pat<(store VK4:$src, addr:$dst),
2090 (MOV8mr addr:$dst,
2091 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002092 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002093 def : Pat<(store VK8:$src, addr:$dst),
2094 (MOV8mr addr:$dst,
2095 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2096 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002097
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002098 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002099 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002100 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002101 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002102 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002103 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002104}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002105
Robert Khasanov74acbb72014-07-23 14:49:42 +00002106let Predicates = [HasAVX512] in {
2107 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002108 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002109 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002110 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002111 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2112 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002113}
2114let Predicates = [HasBWI] in {
2115 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2116 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002117 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2118 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002119 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2120 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002121 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2122 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002123}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002124
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002125def assertzext_i1 : PatFrag<(ops node:$src), (assertzext node:$src), [{
2126 return cast<VTSDNode>(N->getOperand(1))->getVT() == MVT::i1;
2127}]>;
2128
Robert Khasanov74acbb72014-07-23 14:49:42 +00002129let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002130 def : Pat<(i1 (trunc (i64 GR64:$src))),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002131 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG (AND64ri8 $src, (i64 1)),
2132 sub_16bit)), VK1)>;
2133
2134 def : Pat<(i1 (trunc (i64 (assertzext_i1 GR64:$src)))),
2135 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG $src, sub_16bit)), VK1)>;
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002136
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002137 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002138 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG (AND32ri8 $src, (i32 1)),
2139 sub_16bit)), VK1)>;
2140
2141 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2142 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG $src, sub_16bit)), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002143
2144 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kupersteinc523333b2016-07-21 22:24:08 +00002145 (COPY_TO_REGCLASS (i16 (SUBREG_TO_REG (i64 0), (AND8ri $src, (i8 1)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002146 sub_8bit)), VK1)>;
2147
2148 def : Pat<(i1 (trunc (i8 (assertzext_i1 GR8:$src)))),
2149 (COPY_TO_REGCLASS (i16 (SUBREG_TO_REG (i64 0), $src, sub_8bit)), VK1)>;
2150
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002151 def : Pat<(i1 (trunc (i16 GR16:$src))),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002152 (COPY_TO_REGCLASS (AND16ri GR16:$src, (i16 1)), VK1)>;
2153
2154 def : Pat<(i1 (trunc (i16 (assertzext_i1 GR16:$src)))),
2155 (COPY_TO_REGCLASS $src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002156
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002157 def : Pat<(i32 (zext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002158 (i32 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)),
2159 sub_16bit))>;
2160
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002161 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002162 (i32 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)),
2163 sub_16bit))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002164
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002165 def : Pat<(i8 (zext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002166 (i8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS VK1:$src, GR16)), sub_8bit))>;
2167
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002168 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002169 (i8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS $src, GR16)), sub_8bit))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002170
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002171 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002172 (i64 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)),
2173 sub_16bit))>;
2174
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002175 def : Pat<(i64 (anyext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002176 (i64 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)),
2177 sub_16bit))>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002178
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002179 def : Pat<(i16 (zext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002180 (COPY_TO_REGCLASS $src, GR16)>;
2181
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002182 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002183 (i16 (COPY_TO_REGCLASS $src, GR16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002184}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002185def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2186 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2187def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2188 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2189def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2190 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2191def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2192 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2193def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2194 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2195def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2196 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002197
Igor Bregerd6c187b2016-01-27 08:43:25 +00002198def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2199def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2200def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2201
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002202// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002203let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002204 // GR from/to 8-bit mask without native support
2205 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2206 (COPY_TO_REGCLASS
Igor Bregerdd6522c2016-01-18 12:02:45 +00002207 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002208 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2209 (EXTRACT_SUBREG
2210 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2211 sub_8bit)>;
Craig Topperddab3952016-06-14 03:12:54 +00002212 def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2213 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16))>;
Craig Topper283418f2016-06-21 07:37:32 +00002214 def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
2215 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16))>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002216}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002217
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002218let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002219 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002220 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002221 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002222 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002223}
2224let Predicates = [HasBWI] in {
2225 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2226 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2227 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2228 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002229}
2230
2231// Mask unary operation
2232// - KNOT
2233multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002234 RegisterClass KRC, SDPatternOperator OpNode,
2235 Predicate prd> {
2236 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002237 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002238 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002239 [(set KRC:$dst, (OpNode KRC:$src))]>;
2240}
2241
Robert Khasanov74acbb72014-07-23 14:49:42 +00002242multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2243 SDPatternOperator OpNode> {
2244 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2245 HasDQI>, VEX, PD;
2246 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2247 HasAVX512>, VEX, PS;
2248 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2249 HasBWI>, VEX, PD, VEX_W;
2250 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2251 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002252}
2253
Robert Khasanov74acbb72014-07-23 14:49:42 +00002254defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002255
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002256multiclass avx512_mask_unop_int<string IntName, string InstName> {
2257 let Predicates = [HasAVX512] in
2258 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2259 (i16 GR16:$src)),
2260 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2261 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2262}
2263defm : avx512_mask_unop_int<"knot", "KNOT">;
2264
Robert Khasanov74acbb72014-07-23 14:49:42 +00002265let Predicates = [HasDQI] in
2266def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2267let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002268def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002269let Predicates = [HasBWI] in
2270def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2271let Predicates = [HasBWI] in
2272def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2273
2274// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002275let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002276def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2277 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002278def : Pat<(not VK8:$src),
2279 (COPY_TO_REGCLASS
2280 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002281}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002282def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2283 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2284def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2285 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002286
2287// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002288// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002289multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002290 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002291 Predicate prd, bit IsCommutable> {
2292 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002293 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2294 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002295 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002296 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2297}
2298
Robert Khasanov595683d2014-07-28 13:46:45 +00002299multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002300 SDPatternOperator OpNode, bit IsCommutable,
2301 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002302 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002303 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002304 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002305 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002306 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002307 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002308 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002309 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002310}
2311
2312def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2313def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2314
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002315defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2316defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2317defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2318defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2319defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002320defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002321
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002322multiclass avx512_mask_binop_int<string IntName, string InstName> {
2323 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002324 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2325 (i16 GR16:$src1), (i16 GR16:$src2)),
2326 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2327 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2328 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002329}
2330
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002331defm : avx512_mask_binop_int<"kand", "KAND">;
2332defm : avx512_mask_binop_int<"kandn", "KANDN">;
2333defm : avx512_mask_binop_int<"kor", "KOR">;
2334defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2335defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002336
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002337multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002338 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2339 // for the DQI set, this type is legal and KxxxB instruction is used
2340 let Predicates = [NoDQI] in
2341 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2342 (COPY_TO_REGCLASS
2343 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2344 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2345
2346 // All types smaller than 8 bits require conversion anyway
2347 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2348 (COPY_TO_REGCLASS (Inst
2349 (COPY_TO_REGCLASS VK1:$src1, VK16),
2350 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2351 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2352 (COPY_TO_REGCLASS (Inst
2353 (COPY_TO_REGCLASS VK2:$src1, VK16),
2354 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2355 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2356 (COPY_TO_REGCLASS (Inst
2357 (COPY_TO_REGCLASS VK4:$src1, VK16),
2358 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002359}
2360
2361defm : avx512_binop_pat<and, KANDWrr>;
2362defm : avx512_binop_pat<andn, KANDNWrr>;
2363defm : avx512_binop_pat<or, KORWrr>;
2364defm : avx512_binop_pat<xnor, KXNORWrr>;
2365defm : avx512_binop_pat<xor, KXORWrr>;
2366
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002367def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2368 (KXNORWrr VK16:$src1, VK16:$src2)>;
2369def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002370 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002371def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002372 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002373def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002374 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002375
2376let Predicates = [NoDQI] in
2377def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2378 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2379 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2380
2381def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2382 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2383 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2384
2385def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2386 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2387 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2388
2389def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2390 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2391 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2392
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002393// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002394multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2395 RegisterClass KRCSrc, Predicate prd> {
2396 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002397 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002398 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2399 (ins KRC:$src1, KRC:$src2),
2400 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2401 VEX_4V, VEX_L;
2402
2403 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2404 (!cast<Instruction>(NAME##rr)
2405 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2406 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2407 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002408}
2409
Igor Bregera54a1a82015-09-08 13:10:00 +00002410defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2411defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2412defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002413
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002414// Mask bit testing
2415multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002416 SDNode OpNode, Predicate prd> {
2417 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002418 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002419 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002420 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2421}
2422
Igor Breger5ea0a6812015-08-31 13:30:19 +00002423multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2424 Predicate prdW = HasAVX512> {
2425 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2426 VEX, PD;
2427 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2428 VEX, PS;
2429 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2430 VEX, PS, VEX_W;
2431 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2432 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002433}
2434
2435defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002436defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002437
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002438// Mask shift
2439multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2440 SDNode OpNode> {
2441 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002442 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002443 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002444 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002445 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2446}
2447
2448multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2449 SDNode OpNode> {
2450 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002451 VEX, TAPD, VEX_W;
2452 let Predicates = [HasDQI] in
2453 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2454 VEX, TAPD;
2455 let Predicates = [HasBWI] in {
2456 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2457 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002458 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2459 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002460 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002461}
2462
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002463defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2464defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002465
2466// Mask setting all 0s or 1s
2467multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2468 let Predicates = [HasAVX512] in
2469 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2470 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2471 [(set KRC:$dst, (VT Val))]>;
2472}
2473
2474multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002475 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002476 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002477 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2478 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002479}
2480
2481defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2482defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2483
2484// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2485let Predicates = [HasAVX512] in {
2486 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2487 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002488 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2489 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002490 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002491 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2492 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002493}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002494
2495// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2496multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2497 RegisterClass RC, ValueType VT> {
2498 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2499 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002500
Igor Bregerf1bd7612016-03-06 07:46:03 +00002501 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002502 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002503}
2504
2505defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2506defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2507defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2508defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2509defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2510
2511defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2512defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2513defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2514defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2515
2516defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2517defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2518defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2519
2520defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2521defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2522
2523defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002524
Igor Breger999ac752016-03-08 15:21:25 +00002525def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002526 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002527 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2528 VK2))>;
2529def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002530 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002531 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2532 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002533def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2534 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002535def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2536 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002537def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2538 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2539
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002540def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002541 (v8i1 (COPY_TO_REGCLASS
2542 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2543 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002544
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002545def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2546 (v4i1 (COPY_TO_REGCLASS
2547 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2548 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002549//===----------------------------------------------------------------------===//
2550// AVX-512 - Aligned and unaligned load and store
2551//
2552
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002553
2554multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002555 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002556 bit IsReMaterializable = 1,
2557 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002558 let hasSideEffects = 0 in {
2559 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002560 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002561 _.ExeDomain>, EVEX;
2562 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2563 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002564 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002565 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002566 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2567 (_.VT _.RC:$src),
2568 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002569 EVEX, EVEX_KZ;
2570
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002571 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2572 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002573 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002574 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002575 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2576 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002577
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002578 let Constraints = "$src0 = $dst" in {
2579 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2580 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2581 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2582 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002583 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002584 (_.VT _.RC:$src1),
2585 (_.VT _.RC:$src0))))], _.ExeDomain>,
2586 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002587 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002588 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2589 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002590 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2591 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002592 [(set _.RC:$dst, (_.VT
2593 (vselect _.KRCWM:$mask,
2594 (_.VT (bitconvert (ld_frag addr:$src1))),
2595 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002596 }
Craig Toppere1cac152016-06-07 07:27:54 +00002597 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002598 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2599 (ins _.KRCWM:$mask, _.MemOp:$src),
2600 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2601 "${dst} {${mask}} {z}, $src}",
2602 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2603 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2604 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002605 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002606 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2607 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2608
2609 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2610 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2611
2612 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2613 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2614 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002615}
2616
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002617multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2618 AVX512VLVectorVTInfo _,
2619 Predicate prd,
2620 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002621 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002622 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002623 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002624
2625 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002626 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002627 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002628 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002629 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002630 }
2631}
2632
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002633multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2634 AVX512VLVectorVTInfo _,
2635 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002636 bit IsReMaterializable = 1,
2637 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002638 let Predicates = [prd] in
2639 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002640 masked_load_unaligned, IsReMaterializable,
2641 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002642
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002643 let Predicates = [prd, HasVLX] in {
2644 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002645 masked_load_unaligned, IsReMaterializable,
2646 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002647 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002648 masked_load_unaligned, IsReMaterializable,
2649 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002650 }
2651}
2652
2653multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002654 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002655
Craig Topper99f6b622016-05-01 01:03:56 +00002656 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002657 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2658 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2659 [], _.ExeDomain>, EVEX;
2660 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2661 (ins _.KRCWM:$mask, _.RC:$src),
2662 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2663 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002664 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002665 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002666 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002667 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002668 "${dst} {${mask}} {z}, $src}",
2669 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002670 }
Igor Breger81b79de2015-11-19 07:43:43 +00002671
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002672 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002673 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002674 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002675 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002676 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2677 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2678 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002679
2680 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2681 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2682 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002683}
2684
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002685
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002686multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2687 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002688 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002689 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2690 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002691
2692 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002693 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2694 masked_store_unaligned>, EVEX_V256;
2695 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2696 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002697 }
2698}
2699
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002700multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2701 AVX512VLVectorVTInfo _, Predicate prd> {
2702 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002703 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2704 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002705
2706 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002707 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2708 masked_store_aligned256>, EVEX_V256;
2709 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2710 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002711 }
2712}
2713
2714defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2715 HasAVX512>,
2716 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2717 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2718
2719defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2720 HasAVX512>,
2721 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2722 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2723
Craig Topperc9293492016-02-26 06:50:29 +00002724defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2725 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002726 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002727 PS, EVEX_CD8<32, CD8VF>;
2728
Craig Topperc9293492016-02-26 06:50:29 +00002729defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2730 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002731 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2732 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002733
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002734defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2735 HasAVX512>,
2736 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2737 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002738
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002739defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2740 HasAVX512>,
2741 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2742 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002743
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002744defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2745 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002746 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2747
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002748defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2749 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002750 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2751
Craig Topperc9293492016-02-26 06:50:29 +00002752defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2753 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002754 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002755 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2756
Craig Topperc9293492016-02-26 06:50:29 +00002757defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2758 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002759 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002760 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002761
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002762def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002763 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002764 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002765 VK8), VR512:$src)>;
2766
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002767def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002768 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002769 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002770
Craig Topper33c550c2016-05-22 00:39:30 +00002771// These patterns exist to prevent the above patterns from introducing a second
2772// mask inversion when one already exists.
2773def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2774 (bc_v8i64 (v16i32 immAllZerosV)),
2775 (v8i64 VR512:$src))),
2776 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2777def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2778 (v16i32 immAllZerosV),
2779 (v16i32 VR512:$src))),
2780 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2781
Craig Topper95bdabd2016-05-22 23:44:33 +00002782let Predicates = [HasVLX] in {
2783 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2784 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2785 def : Pat<(alignedstore (v2f64 (extract_subvector
2786 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2787 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2788 def : Pat<(alignedstore (v4f32 (extract_subvector
2789 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2790 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2791 def : Pat<(alignedstore (v2i64 (extract_subvector
2792 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2793 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2794 def : Pat<(alignedstore (v4i32 (extract_subvector
2795 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2796 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2797 def : Pat<(alignedstore (v8i16 (extract_subvector
2798 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2799 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2800 def : Pat<(alignedstore (v16i8 (extract_subvector
2801 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2802 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2803
2804 def : Pat<(store (v2f64 (extract_subvector
2805 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2806 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2807 def : Pat<(store (v4f32 (extract_subvector
2808 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2809 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2810 def : Pat<(store (v2i64 (extract_subvector
2811 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2812 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2813 def : Pat<(store (v4i32 (extract_subvector
2814 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2815 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2816 def : Pat<(store (v8i16 (extract_subvector
2817 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2818 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2819 def : Pat<(store (v16i8 (extract_subvector
2820 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2821 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2822
2823 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2824 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2825 def : Pat<(alignedstore (v2f64 (extract_subvector
2826 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2827 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2828 def : Pat<(alignedstore (v4f32 (extract_subvector
2829 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2830 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2831 def : Pat<(alignedstore (v2i64 (extract_subvector
2832 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2833 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2834 def : Pat<(alignedstore (v4i32 (extract_subvector
2835 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2836 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2837 def : Pat<(alignedstore (v8i16 (extract_subvector
2838 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2839 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2840 def : Pat<(alignedstore (v16i8 (extract_subvector
2841 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2842 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2843
2844 def : Pat<(store (v2f64 (extract_subvector
2845 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2846 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2847 def : Pat<(store (v4f32 (extract_subvector
2848 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2849 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2850 def : Pat<(store (v2i64 (extract_subvector
2851 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2852 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2853 def : Pat<(store (v4i32 (extract_subvector
2854 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2855 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2856 def : Pat<(store (v8i16 (extract_subvector
2857 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2858 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2859 def : Pat<(store (v16i8 (extract_subvector
2860 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2861 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2862
2863 // Special patterns for storing subvector extracts of lower 256-bits of 512.
2864 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2865 def : Pat<(alignedstore (v4f64 (extract_subvector
2866 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2867 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2868 def : Pat<(alignedstore (v8f32 (extract_subvector
2869 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2870 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2871 def : Pat<(alignedstore (v4i64 (extract_subvector
2872 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2873 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2874 def : Pat<(alignedstore (v8i32 (extract_subvector
2875 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2876 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2877 def : Pat<(alignedstore (v16i16 (extract_subvector
2878 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2879 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2880 def : Pat<(alignedstore (v32i8 (extract_subvector
2881 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2882 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2883
2884 def : Pat<(store (v4f64 (extract_subvector
2885 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2886 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2887 def : Pat<(store (v8f32 (extract_subvector
2888 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2889 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2890 def : Pat<(store (v4i64 (extract_subvector
2891 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2892 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2893 def : Pat<(store (v8i32 (extract_subvector
2894 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2895 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2896 def : Pat<(store (v16i16 (extract_subvector
2897 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2898 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2899 def : Pat<(store (v32i8 (extract_subvector
2900 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2901 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2902}
2903
2904
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002905// Move Int Doubleword to Packed Double Int
2906//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002907def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002908 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002909 [(set VR128X:$dst,
2910 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002911 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002912def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002913 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002914 [(set VR128X:$dst,
2915 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002916 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002917def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002918 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002919 [(set VR128X:$dst,
2920 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002921 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002922let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2923def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2924 (ins i64mem:$src),
2925 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002926 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002927let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002928def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002929 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002930 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002931 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002932def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002933 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002934 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002935 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002936def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002937 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002938 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002939 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2940 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002941}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002942
2943// Move Int Doubleword to Single Scalar
2944//
Craig Topper88adf2a2013-10-12 05:41:08 +00002945let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002946def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002947 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002948 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002949 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002950
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002951def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002952 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002953 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002954 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002955}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002956
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002957// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002958//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002959def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002960 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002961 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002962 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002963 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002964def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002965 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002966 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002967 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002968 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002969 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002970
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002971// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002972//
2973def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002974 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002975 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2976 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00002977 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002978 Requires<[HasAVX512, In64BitMode]>;
2979
Craig Topperc648c9b2015-12-28 06:11:42 +00002980let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
2981def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
2982 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00002983 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00002984 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002985
Craig Topperc648c9b2015-12-28 06:11:42 +00002986def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
2987 (ins i64mem:$dst, VR128X:$src),
2988 "vmovq\t{$src, $dst|$dst, $src}",
2989 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2990 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002991 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002992 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2993
2994let hasSideEffects = 0 in
2995def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
2996 (ins VR128X:$src),
2997 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00002998 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00002999
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003000// Move Scalar Single to Double Int
3001//
Craig Topper88adf2a2013-10-12 05:41:08 +00003002let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003003def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003004 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003005 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003006 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003007 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003008def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003009 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003010 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003011 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00003012 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003013}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003014
3015// Move Quadword Int to Packed Quadword Int
3016//
Craig Topperc648c9b2015-12-28 06:11:42 +00003017def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003018 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003019 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003020 [(set VR128X:$dst,
3021 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003022 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003023
3024//===----------------------------------------------------------------------===//
3025// AVX-512 MOVSS, MOVSD
3026//===----------------------------------------------------------------------===//
3027
Craig Topperc7de3a12016-07-29 02:49:08 +00003028multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003029 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003030 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3031 (ins _.RC:$src1, _.FRC:$src2),
3032 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3033 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3034 (scalar_to_vector _.FRC:$src2))))],
3035 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3036 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3037 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3038 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3039 "$dst {${mask}} {z}, $src1, $src2}"),
3040 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3041 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3042 _.ImmAllZerosV)))],
3043 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3044 let Constraints = "$src0 = $dst" in
3045 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3046 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3047 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3048 "$dst {${mask}}, $src1, $src2}"),
3049 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3050 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3051 (_.VT _.RC:$src0))))],
3052 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
3053 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3054 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3055 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3056 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3057 let mayLoad = 1, hasSideEffects = 0 in {
3058 let Constraints = "$src0 = $dst" in
3059 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3060 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3061 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3062 "$dst {${mask}}, $src}"),
3063 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3064 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3065 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3066 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3067 "$dst {${mask}} {z}, $src}"),
3068 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003069 }
Craig Toppere1cac152016-06-07 07:27:54 +00003070 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3071 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3072 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3073 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003074 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003075 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3076 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3077 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3078 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003079}
3080
Asaf Badouh41ecf462015-12-06 13:26:56 +00003081defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3082 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003083
Asaf Badouh41ecf462015-12-06 13:26:56 +00003084defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3085 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003086
Craig Topper74ed0872016-05-18 06:55:59 +00003087def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003088 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003089 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003090
Craig Topper74ed0872016-05-18 06:55:59 +00003091def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003092 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003093 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003094
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003095def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3096 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3097 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3098
Craig Topper99f6b622016-05-01 01:03:56 +00003099let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003100defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3101 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3102 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3103 XS, EVEX_4V, VEX_LIG;
3104
Craig Topper99f6b622016-05-01 01:03:56 +00003105let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003106defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3107 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3108 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3109 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003110
3111let Predicates = [HasAVX512] in {
3112 let AddedComplexity = 15 in {
3113 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3114 // MOVS{S,D} to the lower bits.
3115 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3116 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3117 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3118 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3119 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3120 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3121 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3122 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
3123
3124 // Move low f32 and clear high bits.
3125 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3126 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003127 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003128 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3129 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3130 (SUBREG_TO_REG (i32 0),
3131 (VMOVSSZrr (v4i32 (V_SET0)),
3132 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
3133 }
3134
3135 let AddedComplexity = 20 in {
3136 // MOVSSrm zeros the high parts of the register; represent this
3137 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3138 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3139 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3140 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3141 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3142 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3143 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3144
3145 // MOVSDrm zeros the high parts of the register; represent this
3146 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3147 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3148 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3149 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3150 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3151 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3152 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3153 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3154 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3155 def : Pat<(v2f64 (X86vzload addr:$src)),
3156 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3157
3158 // Represent the same patterns above but in the form they appear for
3159 // 256-bit types
3160 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3161 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003162 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003163 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3164 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3165 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3166 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3167 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3168 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003169 def : Pat<(v4f64 (X86vzload addr:$src)),
3170 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003171
3172 // Represent the same patterns above but in the form they appear for
3173 // 512-bit types
3174 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3175 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3176 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3177 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3178 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3179 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3180 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3181 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3182 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003183 def : Pat<(v8f64 (X86vzload addr:$src)),
3184 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003185 }
3186 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3187 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3188 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3189 FR32X:$src)), sub_xmm)>;
3190 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3191 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3192 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3193 FR64X:$src)), sub_xmm)>;
3194 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3195 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003196 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003197
3198 // Move low f64 and clear high bits.
3199 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3200 (SUBREG_TO_REG (i32 0),
3201 (VMOVSDZrr (v2f64 (V_SET0)),
3202 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3203
3204 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3205 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3206 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3207
3208 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003209 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003210 addr:$dst),
3211 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003212
3213 // Shuffle with VMOVSS
3214 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3215 (VMOVSSZrr (v4i32 VR128X:$src1),
3216 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3217 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3218 (VMOVSSZrr (v4f32 VR128X:$src1),
3219 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3220
3221 // 256-bit variants
3222 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3223 (SUBREG_TO_REG (i32 0),
3224 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3225 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3226 sub_xmm)>;
3227 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3228 (SUBREG_TO_REG (i32 0),
3229 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3230 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3231 sub_xmm)>;
3232
3233 // Shuffle with VMOVSD
3234 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3235 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3236 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3237 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3238 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3239 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3240 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3241 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3242
3243 // 256-bit variants
3244 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3245 (SUBREG_TO_REG (i32 0),
3246 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3247 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3248 sub_xmm)>;
3249 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3250 (SUBREG_TO_REG (i32 0),
3251 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3252 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3253 sub_xmm)>;
3254
3255 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3256 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3257 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3258 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3259 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3260 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3261 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3262 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3263}
3264
3265let AddedComplexity = 15 in
3266def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3267 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003268 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003269 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003270 (v2i64 VR128X:$src))))],
3271 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3272
Igor Breger4ec5abf2015-11-03 07:30:17 +00003273let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003274def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3275 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003276 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003277 [(set VR128X:$dst, (v2i64 (X86vzmovl
3278 (loadv2i64 addr:$src))))],
3279 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3280 EVEX_CD8<8, CD8VT8>;
3281
3282let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003283 let AddedComplexity = 15 in {
3284 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3285 (VMOVDI2PDIZrr GR32:$src)>;
3286
3287 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3288 (VMOV64toPQIZrr GR64:$src)>;
3289
3290 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3291 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3292 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
3293 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003294 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3295 let AddedComplexity = 20 in {
3296 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3297 (VMOVDI2PDIZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003298
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003299 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3300 (VMOVDI2PDIZrm addr:$src)>;
3301 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3302 (VMOVDI2PDIZrm addr:$src)>;
3303 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3304 (VMOVZPQILo2PQIZrm addr:$src)>;
3305 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3306 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003307 def : Pat<(v2i64 (X86vzload addr:$src)),
3308 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003309 def : Pat<(v4i64 (X86vzload addr:$src)),
3310 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003311 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003312
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003313 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3314 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3315 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3316 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003317
3318 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
3319 def : Pat<(v8i64 (X86vzload addr:$src)),
3320 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003321}
3322
3323def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3324 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3325
3326def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3327 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3328
3329def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3330 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3331
3332def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3333 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3334
3335//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003336// AVX-512 - Non-temporals
3337//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003338let SchedRW = [WriteLoad] in {
3339 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3340 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3341 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3342 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3343 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003344
Craig Topper2f90c1f2016-06-07 07:27:57 +00003345 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003346 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003347 (ins i256mem:$src),
3348 "vmovntdqa\t{$src, $dst|$dst, $src}",
3349 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3350 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3351 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003352
Robert Khasanoved882972014-08-13 10:46:00 +00003353 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003354 (ins i128mem:$src),
3355 "vmovntdqa\t{$src, $dst|$dst, $src}",
3356 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3357 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3358 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003359 }
Adam Nemetefd07852014-06-18 16:51:10 +00003360}
3361
Igor Bregerd3341f52016-01-20 13:11:47 +00003362multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3363 PatFrag st_frag = alignednontemporalstore,
3364 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003365 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003366 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003367 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003368 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3369 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003370}
3371
Igor Bregerd3341f52016-01-20 13:11:47 +00003372multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3373 AVX512VLVectorVTInfo VTInfo> {
3374 let Predicates = [HasAVX512] in
3375 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003376
Igor Bregerd3341f52016-01-20 13:11:47 +00003377 let Predicates = [HasAVX512, HasVLX] in {
3378 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3379 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003380 }
3381}
3382
Igor Bregerd3341f52016-01-20 13:11:47 +00003383defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3384defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3385defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003386
Craig Topper707c89c2016-05-08 23:43:17 +00003387let Predicates = [HasAVX512], AddedComplexity = 400 in {
3388 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3389 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3390 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3391 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3392 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3393 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003394
3395 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3396 (VMOVNTDQAZrm addr:$src)>;
3397 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3398 (VMOVNTDQAZrm addr:$src)>;
3399 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3400 (VMOVNTDQAZrm addr:$src)>;
3401 def : Pat<(v16i32 (alignednontemporalload addr:$src)),
3402 (VMOVNTDQAZrm addr:$src)>;
3403 def : Pat<(v32i16 (alignednontemporalload addr:$src)),
3404 (VMOVNTDQAZrm addr:$src)>;
3405 def : Pat<(v64i8 (alignednontemporalload addr:$src)),
3406 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003407}
3408
Craig Topperc41320d2016-05-08 23:08:45 +00003409let Predicates = [HasVLX], AddedComplexity = 400 in {
3410 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3411 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3412 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3413 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3414 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3415 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3416
Simon Pilgrim9a896232016-06-07 13:34:24 +00003417 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3418 (VMOVNTDQAZ256rm addr:$src)>;
3419 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3420 (VMOVNTDQAZ256rm addr:$src)>;
3421 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3422 (VMOVNTDQAZ256rm addr:$src)>;
3423 def : Pat<(v8i32 (alignednontemporalload addr:$src)),
3424 (VMOVNTDQAZ256rm addr:$src)>;
3425 def : Pat<(v16i16 (alignednontemporalload addr:$src)),
3426 (VMOVNTDQAZ256rm addr:$src)>;
3427 def : Pat<(v32i8 (alignednontemporalload addr:$src)),
3428 (VMOVNTDQAZ256rm addr:$src)>;
3429
Craig Topperc41320d2016-05-08 23:08:45 +00003430 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3431 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3432 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3433 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3434 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3435 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003436
3437 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3438 (VMOVNTDQAZ128rm addr:$src)>;
3439 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3440 (VMOVNTDQAZ128rm addr:$src)>;
3441 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3442 (VMOVNTDQAZ128rm addr:$src)>;
3443 def : Pat<(v4i32 (alignednontemporalload addr:$src)),
3444 (VMOVNTDQAZ128rm addr:$src)>;
3445 def : Pat<(v8i16 (alignednontemporalload addr:$src)),
3446 (VMOVNTDQAZ128rm addr:$src)>;
3447 def : Pat<(v16i8 (alignednontemporalload addr:$src)),
3448 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003449}
3450
Adam Nemet7f62b232014-06-10 16:39:53 +00003451//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003452// AVX-512 - Integer arithmetic
3453//
3454multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003455 X86VectorVTInfo _, OpndItins itins,
3456 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003457 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003458 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003459 "$src2, $src1", "$src1, $src2",
3460 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003461 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003462 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003463
Craig Toppere1cac152016-06-07 07:27:54 +00003464 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3465 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3466 "$src2, $src1", "$src1, $src2",
3467 (_.VT (OpNode _.RC:$src1,
3468 (bitconvert (_.LdFrag addr:$src2)))),
3469 itins.rm>,
3470 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003471}
3472
3473multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3474 X86VectorVTInfo _, OpndItins itins,
3475 bit IsCommutable = 0> :
3476 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003477 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3478 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3479 "${src2}"##_.BroadcastStr##", $src1",
3480 "$src1, ${src2}"##_.BroadcastStr,
3481 (_.VT (OpNode _.RC:$src1,
3482 (X86VBroadcast
3483 (_.ScalarLdFrag addr:$src2)))),
3484 itins.rm>,
3485 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003486}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003487
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003488multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3489 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3490 Predicate prd, bit IsCommutable = 0> {
3491 let Predicates = [prd] in
3492 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3493 IsCommutable>, EVEX_V512;
3494
3495 let Predicates = [prd, HasVLX] in {
3496 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3497 IsCommutable>, EVEX_V256;
3498 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3499 IsCommutable>, EVEX_V128;
3500 }
3501}
3502
Robert Khasanov545d1b72014-10-14 14:36:19 +00003503multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3504 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3505 Predicate prd, bit IsCommutable = 0> {
3506 let Predicates = [prd] in
3507 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3508 IsCommutable>, EVEX_V512;
3509
3510 let Predicates = [prd, HasVLX] in {
3511 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3512 IsCommutable>, EVEX_V256;
3513 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3514 IsCommutable>, EVEX_V128;
3515 }
3516}
3517
3518multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3519 OpndItins itins, Predicate prd,
3520 bit IsCommutable = 0> {
3521 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3522 itins, prd, IsCommutable>,
3523 VEX_W, EVEX_CD8<64, CD8VF>;
3524}
3525
3526multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3527 OpndItins itins, Predicate prd,
3528 bit IsCommutable = 0> {
3529 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3530 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3531}
3532
3533multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3534 OpndItins itins, Predicate prd,
3535 bit IsCommutable = 0> {
3536 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3537 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3538}
3539
3540multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3541 OpndItins itins, Predicate prd,
3542 bit IsCommutable = 0> {
3543 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3544 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3545}
3546
3547multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3548 SDNode OpNode, OpndItins itins, Predicate prd,
3549 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003550 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003551 IsCommutable>;
3552
Igor Bregerf2460112015-07-26 14:41:44 +00003553 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003554 IsCommutable>;
3555}
3556
3557multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3558 SDNode OpNode, OpndItins itins, Predicate prd,
3559 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003560 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003561 IsCommutable>;
3562
Igor Bregerf2460112015-07-26 14:41:44 +00003563 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003564 IsCommutable>;
3565}
3566
3567multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3568 bits<8> opc_d, bits<8> opc_q,
3569 string OpcodeStr, SDNode OpNode,
3570 OpndItins itins, bit IsCommutable = 0> {
3571 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3572 itins, HasAVX512, IsCommutable>,
3573 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3574 itins, HasBWI, IsCommutable>;
3575}
3576
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003577multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003578 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003579 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3580 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003581 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003582 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003583 "$src2, $src1","$src1, $src2",
3584 (_Dst.VT (OpNode
3585 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003586 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003587 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003588 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003589 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3590 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3591 "$src2, $src1", "$src1, $src2",
3592 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3593 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003594 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003595 AVX512BIBase, EVEX_4V;
3596
3597 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3598 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3599 OpcodeStr,
3600 "${src2}"##_Brdct.BroadcastStr##", $src1",
3601 "$src1, ${src2}"##_Dst.BroadcastStr,
3602 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3603 (_Brdct.VT (X86VBroadcast
3604 (_Brdct.ScalarLdFrag addr:$src2)))))),
3605 itins.rm>,
3606 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003607}
3608
Robert Khasanov545d1b72014-10-14 14:36:19 +00003609defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3610 SSE_INTALU_ITINS_P, 1>;
3611defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3612 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003613defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3614 SSE_INTALU_ITINS_P, HasBWI, 1>;
3615defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3616 SSE_INTALU_ITINS_P, HasBWI, 0>;
3617defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003618 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003619defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003620 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003621defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003622 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003623defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003624 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003625defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003626 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003627defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003628 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003629defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003630 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003631defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003632 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003633defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003634 SSE_INTALU_ITINS_P, HasBWI, 1>;
3635
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003636multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003637 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3638 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3639 let Predicates = [prd] in
3640 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3641 _SrcVTInfo.info512, _DstVTInfo.info512,
3642 v8i64_info, IsCommutable>,
3643 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3644 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003645 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003646 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003647 v4i64x_info, IsCommutable>,
3648 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003649 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003650 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003651 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003652 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3653 }
Michael Liao66233b72015-08-06 09:06:20 +00003654}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003655
3656defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003657 avx512vl_i32_info, avx512vl_i64_info,
3658 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003659defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003660 avx512vl_i32_info, avx512vl_i64_info,
3661 X86pmuludq, HasAVX512, 1>;
3662defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3663 avx512vl_i8_info, avx512vl_i8_info,
3664 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003665
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003666multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3667 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003668 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3669 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3670 OpcodeStr,
3671 "${src2}"##_Src.BroadcastStr##", $src1",
3672 "$src1, ${src2}"##_Src.BroadcastStr,
3673 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3674 (_Src.VT (X86VBroadcast
3675 (_Src.ScalarLdFrag addr:$src2))))))>,
3676 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003677}
3678
Michael Liao66233b72015-08-06 09:06:20 +00003679multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3680 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003681 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003682 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003683 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003684 "$src2, $src1","$src1, $src2",
3685 (_Dst.VT (OpNode
3686 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003687 (_Src.VT _Src.RC:$src2)))>,
3688 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003689 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3690 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3691 "$src2, $src1", "$src1, $src2",
3692 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3693 (bitconvert (_Src.LdFrag addr:$src2))))>,
3694 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003695}
3696
3697multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3698 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003699 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003700 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3701 v32i16_info>,
3702 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3703 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003704 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003705 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3706 v16i16x_info>,
3707 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3708 v16i16x_info>, EVEX_V256;
3709 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3710 v8i16x_info>,
3711 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3712 v8i16x_info>, EVEX_V128;
3713 }
3714}
3715multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3716 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003717 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003718 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3719 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003720 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003721 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3722 v32i8x_info>, EVEX_V256;
3723 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3724 v16i8x_info>, EVEX_V128;
3725 }
3726}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003727
3728multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3729 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3730 AVX512VLVectorVTInfo _Dst> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003731 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003732 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3733 _Dst.info512>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003734 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003735 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3736 _Dst.info256>, EVEX_V256;
3737 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3738 _Dst.info128>, EVEX_V128;
3739 }
3740}
3741
Craig Topperb6da6542016-05-01 17:38:32 +00003742defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3743defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3744defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3745defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003746
Craig Topper5acb5a12016-05-01 06:24:57 +00003747defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3748 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3749defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3750 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003751
Igor Bregerf2460112015-07-26 14:41:44 +00003752defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003753 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003754defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003755 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003756defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003757 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003758
Igor Bregerf2460112015-07-26 14:41:44 +00003759defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003760 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003761defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003762 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003763defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003764 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003765
Igor Bregerf2460112015-07-26 14:41:44 +00003766defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003767 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003768defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003769 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003770defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003771 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003772
Igor Bregerf2460112015-07-26 14:41:44 +00003773defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003774 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003775defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003776 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003777defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003778 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003779//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003780// AVX-512 Logical Instructions
3781//===----------------------------------------------------------------------===//
3782
Robert Khasanov545d1b72014-10-14 14:36:19 +00003783defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3784 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3785defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3786 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3787defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3788 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3789defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003790 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003791
3792//===----------------------------------------------------------------------===//
3793// AVX-512 FP arithmetic
3794//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003795multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3796 SDNode OpNode, SDNode VecNode, OpndItins itins,
3797 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003798 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003799 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3800 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3801 "$src2, $src1", "$src1, $src2",
3802 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3803 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00003804 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003805
3806 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003807 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003808 "$src2, $src1", "$src1, $src2",
3809 (VecNode (_.VT _.RC:$src1),
3810 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3811 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00003812 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00003813 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003814 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003815 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003816 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3817 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00003818 itins.rr> {
3819 let isCommutable = IsCommutable;
3820 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003821 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003822 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003823 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3824 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00003825 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003826 }
Craig Topper5ec33a92016-07-22 05:00:42 +00003827 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003828}
3829
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003830multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003831 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003832 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003833 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3834 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3835 "$rc, $src2, $src1", "$src1, $src2, $rc",
3836 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003837 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003838 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003839}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003840multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3841 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003842 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003843 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3844 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003845 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003846 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003847 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003848}
3849
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003850multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3851 SDNode VecNode,
3852 SizeItins itins, bit IsCommutable> {
3853 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3854 itins.s, IsCommutable>,
3855 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3856 itins.s, IsCommutable>,
3857 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3858 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3859 itins.d, IsCommutable>,
3860 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3861 itins.d, IsCommutable>,
3862 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3863}
3864
3865multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3866 SDNode VecNode,
3867 SizeItins itins, bit IsCommutable> {
3868 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3869 itins.s, IsCommutable>,
3870 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3871 itins.s, IsCommutable>,
3872 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3873 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3874 itins.d, IsCommutable>,
3875 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3876 itins.d, IsCommutable>,
3877 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3878}
3879defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3880defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3881defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3882defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00003883defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
3884defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
3885
3886// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
3887// X86fminc and X86fmaxc instead of X86fmin and X86fmax
3888multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
3889 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00003890 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00003891 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
3892 (ins _.FRC:$src1, _.FRC:$src2),
3893 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3894 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00003895 itins.rr> {
3896 let isCommutable = 1;
3897 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00003898 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
3899 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
3900 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3901 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3902 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
3903 }
3904}
3905defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
3906 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
3907 EVEX_CD8<32, CD8VT1>;
3908
3909defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
3910 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
3911 EVEX_CD8<64, CD8VT1>;
3912
3913defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
3914 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
3915 EVEX_CD8<32, CD8VT1>;
3916
3917defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
3918 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
3919 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003920
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003921multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003922 X86VectorVTInfo _, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003923 let ExeDomain = _.ExeDomain in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003924 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3925 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3926 "$src2, $src1", "$src1, $src2",
3927 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003928 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3929 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3930 "$src2, $src1", "$src1, $src2",
3931 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3932 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3933 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3934 "${src2}"##_.BroadcastStr##", $src1",
3935 "$src1, ${src2}"##_.BroadcastStr,
3936 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3937 (_.ScalarLdFrag addr:$src2))))>,
3938 EVEX_4V, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00003939 }
Robert Khasanov595e5982014-10-29 15:43:02 +00003940}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003941
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003942multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00003943 X86VectorVTInfo _> {
3944 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003945 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3946 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3947 "$rc, $src2, $src1", "$src1, $src2, $rc",
3948 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3949 EVEX_4V, EVEX_B, EVEX_RC;
3950}
3951
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003952
3953multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00003954 X86VectorVTInfo _> {
3955 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003956 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3957 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3958 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3959 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3960 EVEX_4V, EVEX_B;
3961}
3962
Michael Liao66233b72015-08-06 09:06:20 +00003963multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperdb290662016-05-01 05:57:06 +00003964 Predicate prd, bit IsCommutable = 0> {
3965 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003966 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3967 IsCommutable>, EVEX_V512, PS,
3968 EVEX_CD8<32, CD8VF>;
3969 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3970 IsCommutable>, EVEX_V512, PD, VEX_W,
3971 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00003972 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003973
Robert Khasanov595e5982014-10-29 15:43:02 +00003974 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00003975 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003976 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3977 IsCommutable>, EVEX_V128, PS,
3978 EVEX_CD8<32, CD8VF>;
3979 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3980 IsCommutable>, EVEX_V256, PS,
3981 EVEX_CD8<32, CD8VF>;
3982 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3983 IsCommutable>, EVEX_V128, PD, VEX_W,
3984 EVEX_CD8<64, CD8VF>;
3985 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3986 IsCommutable>, EVEX_V256, PD, VEX_W,
3987 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003988 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003989}
3990
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003991multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003992 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003993 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003994 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003995 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3996}
3997
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003998multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003999 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004000 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004001 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004002 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4003}
4004
Craig Topperdb290662016-05-01 05:57:06 +00004005defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004006 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00004007defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004008 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00004009defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004010 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00004011defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004012 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004013defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004014 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004015defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004016 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004017let isCodeGenOnly = 1 in {
4018 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512, 1>;
4019 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512, 1>;
4020}
Craig Topperdb290662016-05-01 05:57:06 +00004021defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI, 1>;
4022defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI, 0>;
4023defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI, 1>;
4024defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004025
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004026multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4027 X86VectorVTInfo _> {
4028 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4029 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4030 "$src2, $src1", "$src1, $src2",
4031 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004032 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4033 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4034 "$src2, $src1", "$src1, $src2",
4035 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4036 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4037 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4038 "${src2}"##_.BroadcastStr##", $src1",
4039 "$src1, ${src2}"##_.BroadcastStr,
4040 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4041 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4042 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004043}
4044
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004045multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4046 X86VectorVTInfo _> {
4047 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4048 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4049 "$src2, $src1", "$src1, $src2",
4050 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004051 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4052 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4053 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004054 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004055 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4056 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004057}
4058
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004059multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004060 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004061 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4062 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004063 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004064 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4065 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004066 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4067 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004068 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004069 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4070 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004071 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4072
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004073 // Define only if AVX512VL feature is present.
4074 let Predicates = [HasVLX] in {
4075 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4076 EVEX_V128, EVEX_CD8<32, CD8VF>;
4077 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4078 EVEX_V256, EVEX_CD8<32, CD8VF>;
4079 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4080 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4081 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4082 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4083 }
4084}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004085defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004086
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004087//===----------------------------------------------------------------------===//
4088// AVX-512 VPTESTM instructions
4089//===----------------------------------------------------------------------===//
4090
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004091multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4092 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004093 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004094 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4095 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4096 "$src2, $src1", "$src1, $src2",
4097 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4098 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004099 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4100 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4101 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004102 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004103 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4104 EVEX_4V,
4105 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004106}
4107
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004108multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4109 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004110 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4111 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4112 "${src2}"##_.BroadcastStr##", $src1",
4113 "$src1, ${src2}"##_.BroadcastStr,
4114 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4115 (_.ScalarLdFrag addr:$src2))))>,
4116 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004117}
Igor Bregerfca0a342016-01-28 13:19:25 +00004118
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004119// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004120multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4121 X86VectorVTInfo _, string Suffix> {
4122 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4123 (_.KVT (COPY_TO_REGCLASS
4124 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004125 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004126 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004127 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004128 _.RC:$src2, _.SubRegIdx)),
4129 _.KRC))>;
4130}
4131
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004132multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004133 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004134 let Predicates = [HasAVX512] in
4135 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4136 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4137
4138 let Predicates = [HasAVX512, HasVLX] in {
4139 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4140 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4141 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4142 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4143 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004144 let Predicates = [HasAVX512, NoVLX] in {
4145 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4146 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004147 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004148}
4149
4150multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4151 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004152 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004153 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004154 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004155}
4156
4157multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4158 SDNode OpNode> {
4159 let Predicates = [HasBWI] in {
4160 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4161 EVEX_V512, VEX_W;
4162 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4163 EVEX_V512;
4164 }
4165 let Predicates = [HasVLX, HasBWI] in {
4166
4167 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4168 EVEX_V256, VEX_W;
4169 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4170 EVEX_V128, VEX_W;
4171 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4172 EVEX_V256;
4173 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4174 EVEX_V128;
4175 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004176
Igor Bregerfca0a342016-01-28 13:19:25 +00004177 let Predicates = [HasAVX512, NoVLX] in {
4178 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4179 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4180 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4181 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004182 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004183
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004184}
4185
4186multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4187 SDNode OpNode> :
4188 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4189 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4190
4191defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4192defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004193
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004194
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004195//===----------------------------------------------------------------------===//
4196// AVX-512 Shift instructions
4197//===----------------------------------------------------------------------===//
4198multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004199 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00004200 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004201 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004202 "$src2, $src1", "$src1, $src2",
4203 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004204 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004205 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004206 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004207 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004208 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4209 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004210 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004211}
4212
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004213multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4214 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004215 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4216 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4217 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4218 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004219 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004220}
4221
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004222multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004223 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004224 // src2 is always 128-bit
4225 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4226 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4227 "$src2, $src1", "$src1, $src2",
4228 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004229 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004230 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4231 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4232 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004233 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004234 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004235 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004236}
4237
Cameron McInally5fb084e2014-12-11 17:13:05 +00004238multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004239 ValueType SrcVT, PatFrag bc_frag,
4240 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4241 let Predicates = [prd] in
4242 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4243 VTInfo.info512>, EVEX_V512,
4244 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4245 let Predicates = [prd, HasVLX] in {
4246 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4247 VTInfo.info256>, EVEX_V256,
4248 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4249 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4250 VTInfo.info128>, EVEX_V128,
4251 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4252 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004253}
4254
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004255multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4256 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004257 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004258 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004259 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004260 avx512vl_i64_info, HasAVX512>, VEX_W;
4261 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4262 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004263}
4264
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004265multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4266 string OpcodeStr, SDNode OpNode,
4267 AVX512VLVectorVTInfo VTInfo> {
4268 let Predicates = [HasAVX512] in
4269 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4270 VTInfo.info512>,
4271 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4272 VTInfo.info512>, EVEX_V512;
4273 let Predicates = [HasAVX512, HasVLX] in {
4274 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4275 VTInfo.info256>,
4276 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4277 VTInfo.info256>, EVEX_V256;
4278 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4279 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004280 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004281 VTInfo.info128>, EVEX_V128;
4282 }
4283}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004284
Michael Liao66233b72015-08-06 09:06:20 +00004285multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004286 Format ImmFormR, Format ImmFormM,
4287 string OpcodeStr, SDNode OpNode> {
4288 let Predicates = [HasBWI] in
4289 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4290 v32i16_info>, EVEX_V512;
4291 let Predicates = [HasVLX, HasBWI] in {
4292 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4293 v16i16x_info>, EVEX_V256;
4294 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4295 v8i16x_info>, EVEX_V128;
4296 }
4297}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004298
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004299multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4300 Format ImmFormR, Format ImmFormM,
4301 string OpcodeStr, SDNode OpNode> {
4302 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4303 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4304 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4305 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4306}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004307
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004308defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004309 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004310
4311defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004312 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004313
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004314defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004315 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004316
Michael Zuckerman298a6802016-01-13 12:39:33 +00004317defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004318defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004319
4320defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4321defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4322defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004323
4324//===-------------------------------------------------------------------===//
4325// Variable Bit Shifts
4326//===-------------------------------------------------------------------===//
4327multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004328 X86VectorVTInfo _> {
4329 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4330 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4331 "$src2, $src1", "$src1, $src2",
4332 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004333 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004334 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4335 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4336 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004337 (_.VT (OpNode _.RC:$src1,
4338 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004339 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004340 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004341}
4342
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004343multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4344 X86VectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004345 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4346 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4347 "${src2}"##_.BroadcastStr##", $src1",
4348 "$src1, ${src2}"##_.BroadcastStr,
4349 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4350 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004351 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004352 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4353}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004354multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4355 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004356 let Predicates = [HasAVX512] in
4357 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4358 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4359
4360 let Predicates = [HasAVX512, HasVLX] in {
4361 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4362 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4363 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4364 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4365 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004366}
4367
4368multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4369 SDNode OpNode> {
4370 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004371 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004372 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004373 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004374}
4375
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004376// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004377multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4378 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004379 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004380 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004381 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004382 (!cast<Instruction>(NAME#"WZrr")
4383 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4384 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4385 sub_ymm)>;
4386
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004387 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004388 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004389 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004390 (!cast<Instruction>(NAME#"WZrr")
4391 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4392 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4393 sub_xmm)>;
4394 }
4395}
4396
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004397multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4398 SDNode OpNode> {
4399 let Predicates = [HasBWI] in
4400 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4401 EVEX_V512, VEX_W;
4402 let Predicates = [HasVLX, HasBWI] in {
4403
4404 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4405 EVEX_V256, VEX_W;
4406 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4407 EVEX_V128, VEX_W;
4408 }
4409}
4410
4411defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004412 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4413 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004414
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004415defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004416 avx512_var_shift_w<0x11, "vpsravw", sra>,
4417 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004418
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004419defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004420 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4421 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004422defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4423defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004424
Craig Topper05629d02016-07-24 07:32:45 +00004425// Special handing for handling VPSRAV intrinsics.
4426multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4427 list<Predicate> p> {
4428 let Predicates = p in {
4429 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4430 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4431 _.RC:$src2)>;
4432 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4433 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4434 _.RC:$src1, addr:$src2)>;
4435 let AddedComplexity = 20 in {
4436 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4437 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4438 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4439 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4440 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4441 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4442 _.RC:$src0)),
4443 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4444 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4445 }
4446 let AddedComplexity = 30 in {
4447 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4448 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4449 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4450 _.RC:$src1, _.RC:$src2)>;
4451 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4452 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4453 _.ImmAllZerosV)),
4454 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4455 _.RC:$src1, addr:$src2)>;
4456 }
4457 }
4458}
4459
4460multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4461 list<Predicate> p> :
4462 avx512_var_shift_int_lowering<InstrStr, _, p> {
4463 let Predicates = p in {
4464 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4465 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4466 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4467 _.RC:$src1, addr:$src2)>;
4468 let AddedComplexity = 20 in
4469 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4470 (X86vsrav _.RC:$src1,
4471 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4472 _.RC:$src0)),
4473 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4474 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4475 let AddedComplexity = 30 in
4476 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4477 (X86vsrav _.RC:$src1,
4478 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4479 _.ImmAllZerosV)),
4480 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4481 _.RC:$src1, addr:$src2)>;
4482 }
4483}
4484
4485defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4486defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4487defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4488defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4489defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4490defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4491defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4492defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4493defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4494
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004495//===-------------------------------------------------------------------===//
4496// 1-src variable permutation VPERMW/D/Q
4497//===-------------------------------------------------------------------===//
4498multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4499 AVX512VLVectorVTInfo _> {
4500 let Predicates = [HasAVX512] in
4501 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4502 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4503
4504 let Predicates = [HasAVX512, HasVLX] in
4505 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4506 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4507}
4508
4509multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4510 string OpcodeStr, SDNode OpNode,
4511 AVX512VLVectorVTInfo VTInfo> {
4512 let Predicates = [HasAVX512] in
4513 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4514 VTInfo.info512>,
4515 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4516 VTInfo.info512>, EVEX_V512;
4517 let Predicates = [HasAVX512, HasVLX] in
4518 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4519 VTInfo.info256>,
4520 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4521 VTInfo.info256>, EVEX_V256;
4522}
4523
Michael Zuckermand9cac592016-01-19 17:07:43 +00004524multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4525 Predicate prd, SDNode OpNode,
4526 AVX512VLVectorVTInfo _> {
4527 let Predicates = [prd] in
4528 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4529 EVEX_V512 ;
4530 let Predicates = [HasVLX, prd] in {
4531 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4532 EVEX_V256 ;
4533 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4534 EVEX_V128 ;
4535 }
4536}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004537
Michael Zuckermand9cac592016-01-19 17:07:43 +00004538defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4539 avx512vl_i16_info>, VEX_W;
4540defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4541 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004542
4543defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4544 avx512vl_i32_info>;
4545defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4546 avx512vl_i64_info>, VEX_W;
4547defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4548 avx512vl_f32_info>;
4549defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4550 avx512vl_f64_info>, VEX_W;
4551
4552defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4553 X86VPermi, avx512vl_i64_info>,
4554 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4555defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4556 X86VPermi, avx512vl_f64_info>,
4557 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004558//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004559// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004560//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004561
Igor Breger78741a12015-10-04 07:20:41 +00004562multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4563 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4564 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4565 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4566 "$src2, $src1", "$src1, $src2",
4567 (_.VT (OpNode _.RC:$src1,
4568 (Ctrl.VT Ctrl.RC:$src2)))>,
4569 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004570 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4571 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4572 "$src2, $src1", "$src1, $src2",
4573 (_.VT (OpNode
4574 _.RC:$src1,
4575 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4576 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4577 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4578 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4579 "${src2}"##_.BroadcastStr##", $src1",
4580 "$src1, ${src2}"##_.BroadcastStr,
4581 (_.VT (OpNode
4582 _.RC:$src1,
4583 (Ctrl.VT (X86VBroadcast
4584 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4585 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004586}
4587
4588multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4589 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4590 let Predicates = [HasAVX512] in {
4591 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4592 Ctrl.info512>, EVEX_V512;
4593 }
4594 let Predicates = [HasAVX512, HasVLX] in {
4595 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4596 Ctrl.info128>, EVEX_V128;
4597 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4598 Ctrl.info256>, EVEX_V256;
4599 }
4600}
4601
4602multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4603 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4604
4605 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4606 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4607 X86VPermilpi, _>,
4608 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004609}
4610
4611defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4612 avx512vl_i32_info>;
4613defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4614 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004615//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004616// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4617//===----------------------------------------------------------------------===//
4618
4619defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004620 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004621 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4622defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004623 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004624defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004625 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004626
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004627multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4628 let Predicates = [HasBWI] in
4629 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4630
4631 let Predicates = [HasVLX, HasBWI] in {
4632 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4633 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4634 }
4635}
4636
4637defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4638
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004639//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004640// Move Low to High and High to Low packed FP Instructions
4641//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004642def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4643 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004644 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004645 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4646 IIC_SSE_MOV_LH>, EVEX_4V;
4647def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4648 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004649 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004650 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4651 IIC_SSE_MOV_LH>, EVEX_4V;
4652
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004653let Predicates = [HasAVX512] in {
4654 // MOVLHPS patterns
4655 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4656 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4657 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4658 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004659
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004660 // MOVHLPS patterns
4661 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4662 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4663}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004664
4665//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004666// VMOVHPS/PD VMOVLPS Instructions
4667// All patterns was taken from SSS implementation.
4668//===----------------------------------------------------------------------===//
4669multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4670 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00004671 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4672 (ins _.RC:$src1, f64mem:$src2),
4673 !strconcat(OpcodeStr,
4674 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4675 [(set _.RC:$dst,
4676 (OpNode _.RC:$src1,
4677 (_.VT (bitconvert
4678 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4679 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00004680}
4681
4682defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4683 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4684defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4685 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4686defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4687 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4688defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4689 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4690
4691let Predicates = [HasAVX512] in {
4692 // VMOVHPS patterns
4693 def : Pat<(X86Movlhps VR128X:$src1,
4694 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4695 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4696 def : Pat<(X86Movlhps VR128X:$src1,
4697 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4698 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4699 // VMOVHPD patterns
4700 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4701 (scalar_to_vector (loadf64 addr:$src2)))),
4702 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4703 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4704 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4705 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4706 // VMOVLPS patterns
4707 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4708 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4709 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4710 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4711 // VMOVLPD patterns
4712 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4713 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4714 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4715 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4716 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4717 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4718 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4719}
4720
Igor Bregerb6b27af2015-11-10 07:09:07 +00004721def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4722 (ins f64mem:$dst, VR128X:$src),
4723 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004724 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004725 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4726 (bc_v2f64 (v4f32 VR128X:$src))),
4727 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4728 EVEX, EVEX_CD8<32, CD8VT2>;
4729def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4730 (ins f64mem:$dst, VR128X:$src),
4731 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004732 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004733 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4734 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4735 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4736def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4737 (ins f64mem:$dst, VR128X:$src),
4738 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004739 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004740 (iPTR 0))), addr:$dst)],
4741 IIC_SSE_MOV_LH>,
4742 EVEX, EVEX_CD8<32, CD8VT2>;
4743def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4744 (ins f64mem:$dst, VR128X:$src),
4745 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004746 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004747 (iPTR 0))), addr:$dst)],
4748 IIC_SSE_MOV_LH>,
4749 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00004750
Igor Bregerb6b27af2015-11-10 07:09:07 +00004751let Predicates = [HasAVX512] in {
4752 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00004753 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004754 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4755 (iPTR 0))), addr:$dst),
4756 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4757 // VMOVLPS patterns
4758 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4759 addr:$src1),
4760 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4761 def : Pat<(store (v4i32 (X86Movlps
4762 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4763 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4764 // VMOVLPD patterns
4765 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4766 addr:$src1),
4767 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4768 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4769 addr:$src1),
4770 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4771}
4772//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004773// FMA - Fused Multiply Operations
4774//
Adam Nemet26371ce2014-10-24 00:02:55 +00004775
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004776multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004777 X86VectorVTInfo _, string Suff> {
4778 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00004779 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004780 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004781 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper6bcbf532016-07-25 07:20:28 +00004782 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004783 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004784
Craig Toppere1cac152016-06-07 07:27:54 +00004785 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4786 (ins _.RC:$src2, _.MemOp:$src3),
4787 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper6bcbf532016-07-25 07:20:28 +00004788 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3)))>,
Craig Toppere1cac152016-06-07 07:27:54 +00004789 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004790
Craig Toppere1cac152016-06-07 07:27:54 +00004791 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4792 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4793 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4794 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00004795 (OpNode _.RC:$src2,
4796 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00004797 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004798 }
Craig Topper318e40b2016-07-25 07:20:31 +00004799
4800 // Additional pattern for folding broadcast nodes in other orders.
4801 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4802 (OpNode _.RC:$src1, _.RC:$src2,
4803 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
4804 _.RC:$src1)),
4805 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
4806 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004807}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004808
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004809multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004810 X86VectorVTInfo _, string Suff> {
4811 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004812 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004813 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4814 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topper6bcbf532016-07-25 07:20:28 +00004815 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc)))>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004816 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004817}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004818
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004819multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004820 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
4821 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004822 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00004823 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
4824 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
4825 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004826 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004827 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00004828 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004829 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00004830 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004831 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004832 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004833}
4834
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004835multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004836 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004837 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00004838 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004839 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00004840 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004841}
4842
4843defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4844defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4845defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4846defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4847defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4848defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4849
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004850
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004851multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004852 X86VectorVTInfo _, string Suff> {
4853 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004854 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4855 (ins _.RC:$src2, _.RC:$src3),
4856 OpcodeStr, "$src3, $src2", "$src2, $src3",
4857 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4858 AVX512FMA3Base;
4859
Craig Toppere1cac152016-06-07 07:27:54 +00004860 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4861 (ins _.RC:$src2, _.MemOp:$src3),
4862 OpcodeStr, "$src3, $src2", "$src2, $src3",
4863 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4864 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004865
Craig Toppere1cac152016-06-07 07:27:54 +00004866 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4867 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4868 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4869 "$src2, ${src3}"##_.BroadcastStr,
4870 (_.VT (OpNode _.RC:$src2,
4871 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4872 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004873 }
Craig Topper318e40b2016-07-25 07:20:31 +00004874
4875 // Additional patterns for folding broadcast nodes in other orders.
4876 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
4877 _.RC:$src2, _.RC:$src1)),
4878 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
4879 _.RC:$src2, addr:$src3)>;
4880 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4881 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
4882 _.RC:$src2, _.RC:$src1),
4883 _.RC:$src1)),
4884 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
4885 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
4886 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4887 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
4888 _.RC:$src2, _.RC:$src1),
4889 _.ImmAllZerosV)),
4890 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
4891 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004892}
4893
4894multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004895 X86VectorVTInfo _, string Suff> {
4896 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004897 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4898 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4899 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4900 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4901 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004902}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004903
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004904multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004905 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
4906 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004907 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00004908 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
4909 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
4910 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004911 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004912 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00004913 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004914 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00004915 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004916 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004917 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004918}
4919
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004920multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004921 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004922 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00004923 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004924 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00004925 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004926}
4927
4928defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4929defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4930defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4931defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4932defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4933defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4934
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004935multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004936 X86VectorVTInfo _, string Suff> {
4937 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004938 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00004939 (ins _.RC:$src2, _.RC:$src3),
4940 OpcodeStr, "$src3, $src2", "$src2, $src3",
4941 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2))>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004942 AVX512FMA3Base;
4943
Craig Toppere1cac152016-06-07 07:27:54 +00004944 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00004945 (ins _.RC:$src2, _.MemOp:$src3),
4946 OpcodeStr, "$src3, $src2", "$src2, $src3",
4947 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2))>,
Craig Toppere1cac152016-06-07 07:27:54 +00004948 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004949
Craig Toppere1cac152016-06-07 07:27:54 +00004950 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00004951 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4952 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4953 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004954 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00004955 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4956 _.RC:$src2))>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004957 }
Craig Topper318e40b2016-07-25 07:20:31 +00004958
4959 // Additional patterns for folding broadcast nodes in other orders.
4960 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4961 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
4962 _.RC:$src1, _.RC:$src2),
4963 _.RC:$src1)),
4964 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
4965 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004966}
4967
4968multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004969 X86VectorVTInfo _, string Suff> {
4970 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004971 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00004972 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4973 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4974 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc)))>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004975 AVX512FMA3Base, EVEX_B, EVEX_RC;
4976}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004977
4978multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004979 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
4980 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004981 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00004982 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
4983 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
4984 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004985 }
4986 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00004987 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004988 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00004989 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004990 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4991 }
4992}
4993
4994multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004995 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004996 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00004997 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004998 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00004999 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005000}
5001
5002defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5003defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5004defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5005defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5006defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5007defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005008
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005009// Scalar FMA
5010let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005011multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5012 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5013 dag RHS_r, dag RHS_m > {
5014 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5015 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
5016 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005017
Craig Toppere1cac152016-06-07 07:27:54 +00005018 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5019 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
5020 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005021
5022 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5023 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5024 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
5025 AVX512FMA3Base, EVEX_B, EVEX_RC;
5026
5027 let isCodeGenOnly = 1 in {
5028 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5029 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5030 !strconcat(OpcodeStr,
5031 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5032 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005033 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5034 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5035 !strconcat(OpcodeStr,
5036 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5037 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005038 }// isCodeGenOnly = 1
5039}
5040}// Constraints = "$src1 = $dst"
5041
5042multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5043 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
5044 string SUFF> {
5045
Craig Topper2dca3b22016-07-24 08:26:38 +00005046 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005047 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
5048 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
5049 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005050 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
5051 (i32 imm:$rc))),
5052 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5053 _.FRC:$src3))),
5054 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5055 (_.ScalarLdFrag addr:$src3))))>;
5056
Craig Topper2dca3b22016-07-24 08:26:38 +00005057 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005058 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5059 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005060 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005061 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005062 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
5063 (i32 imm:$rc))),
5064 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5065 _.FRC:$src1))),
5066 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5067 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5068
Craig Topper2dca3b22016-07-24 08:26:38 +00005069 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005070 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5071 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005072 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005073 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005074 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
5075 (i32 imm:$rc))),
5076 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5077 _.FRC:$src2))),
5078 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5079 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5080}
5081
5082multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5083 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
5084 let Predicates = [HasAVX512] in {
5085 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5086 OpNodeRnd, f32x_info, "SS">,
5087 EVEX_CD8<32, CD8VT1>, VEX_LIG;
5088 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5089 OpNodeRnd, f64x_info, "SD">,
5090 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
5091 }
5092}
5093
5094defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
5095defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
5096defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
5097defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005098
5099//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005100// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5101//===----------------------------------------------------------------------===//
5102let Constraints = "$src1 = $dst" in {
5103multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5104 X86VectorVTInfo _> {
5105 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5106 (ins _.RC:$src2, _.RC:$src3),
5107 OpcodeStr, "$src3, $src2", "$src2, $src3",
5108 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5109 AVX512FMA3Base;
5110
Craig Toppere1cac152016-06-07 07:27:54 +00005111 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5112 (ins _.RC:$src2, _.MemOp:$src3),
5113 OpcodeStr, "$src3, $src2", "$src2, $src3",
5114 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5115 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005116
Craig Toppere1cac152016-06-07 07:27:54 +00005117 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5118 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5119 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5120 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5121 (OpNode _.RC:$src1,
5122 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5123 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005124}
5125} // Constraints = "$src1 = $dst"
5126
5127multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5128 AVX512VLVectorVTInfo _> {
5129 let Predicates = [HasIFMA] in {
5130 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5131 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5132 }
5133 let Predicates = [HasVLX, HasIFMA] in {
5134 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5135 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5136 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5137 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5138 }
5139}
5140
5141defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5142 avx512vl_i64_info>, VEX_W;
5143defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5144 avx512vl_i64_info>, VEX_W;
5145
5146//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005147// AVX-512 Scalar convert from sign integer to float/double
5148//===----------------------------------------------------------------------===//
5149
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005150multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5151 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5152 PatFrag ld_frag, string asm> {
5153 let hasSideEffects = 0 in {
5154 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5155 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005156 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005157 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005158 let mayLoad = 1 in
5159 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5160 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005161 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005162 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005163 } // hasSideEffects = 0
5164 let isCodeGenOnly = 1 in {
5165 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5166 (ins DstVT.RC:$src1, SrcRC:$src2),
5167 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5168 [(set DstVT.RC:$dst,
5169 (OpNode (DstVT.VT DstVT.RC:$src1),
5170 SrcRC:$src2,
5171 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5172
5173 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5174 (ins DstVT.RC:$src1, x86memop:$src2),
5175 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5176 [(set DstVT.RC:$dst,
5177 (OpNode (DstVT.VT DstVT.RC:$src1),
5178 (ld_frag addr:$src2),
5179 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5180 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005181}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005182
Igor Bregerabe4a792015-06-14 12:44:55 +00005183multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005184 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005185 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5186 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005187 !strconcat(asm,
5188 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005189 [(set DstVT.RC:$dst,
5190 (OpNode (DstVT.VT DstVT.RC:$src1),
5191 SrcRC:$src2,
5192 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5193}
5194
5195multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005196 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5197 PatFrag ld_frag, string asm> {
5198 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5199 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5200 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005201}
5202
Andrew Trick15a47742013-10-09 05:11:10 +00005203let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005204defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005205 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5206 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005207defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005208 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5209 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005210defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005211 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5212 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005213defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005214 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5215 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005216
5217def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5218 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5219def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005220 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005221def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5222 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5223def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005224 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005225
5226def : Pat<(f32 (sint_to_fp GR32:$src)),
5227 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5228def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005229 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005230def : Pat<(f64 (sint_to_fp GR32:$src)),
5231 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5232def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005233 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5234
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005235defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005236 v4f32x_info, i32mem, loadi32,
5237 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005238defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005239 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5240 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005241defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005242 i32mem, loadi32, "cvtusi2sd{l}">,
5243 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005244defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005245 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5246 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005247
5248def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5249 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5250def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5251 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5252def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5253 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5254def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5255 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5256
5257def : Pat<(f32 (uint_to_fp GR32:$src)),
5258 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5259def : Pat<(f32 (uint_to_fp GR64:$src)),
5260 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5261def : Pat<(f64 (uint_to_fp GR32:$src)),
5262 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5263def : Pat<(f64 (uint_to_fp GR64:$src)),
5264 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005265}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005266
5267//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005268// AVX-512 Scalar convert from float/double to integer
5269//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005270multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5271 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005272 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005273 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005274 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005275 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5276 EVEX, VEX_LIG;
5277 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5278 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005279 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005280 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005281 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5282 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005283 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005284 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005285 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005286 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005287 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005288}
Asaf Badouh2744d212015-09-20 14:31:19 +00005289
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005290// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005291defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005292 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005293 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005294defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005295 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005296 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005297defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005298 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005299 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005300defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005301 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005302 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005303defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005304 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005305 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005306defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005307 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005308 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005309defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005310 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005311 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005312defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005313 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005314 EVEX_CD8<64, CD8VT1>;
5315
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005316// The SSE version of these instructions are disabled for AVX512.
5317// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5318let Predicates = [HasAVX512] in {
5319 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
5320 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5321 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
5322 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5323 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
5324 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5325 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
5326 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5327} // HasAVX512
5328
Asaf Badouh2744d212015-09-20 14:31:19 +00005329let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00005330 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5331 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
5332 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
5333 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5334 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
5335 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5336 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5337 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5338 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5339 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5340 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5341 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005342
Igor Breger982e4002016-06-08 07:48:23 +00005343 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x7B, GR32, VR128X,
Craig Topper9dd48c82014-01-02 17:28:14 +00005344 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5345 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005346} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005347
5348// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005349multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5350 X86VectorVTInfo _DstRC, SDNode OpNode,
Asaf Badouh2744d212015-09-20 14:31:19 +00005351 SDNode OpNodeRnd>{
5352let Predicates = [HasAVX512] in {
5353 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5354 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5355 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
5356 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5357 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5358 []>, EVEX, EVEX_B;
Igor Breger4511e762016-02-22 11:48:27 +00005359 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005360 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005361 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005362 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005363
Craig Toppere1cac152016-06-07 07:27:54 +00005364 let isCodeGenOnly = 1 in {
Asaf Badouh2744d212015-09-20 14:31:19 +00005365 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5366 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Craig Topper19e04b62016-05-19 06:13:58 +00005367 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005368 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5369 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5370 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Craig Topper19e04b62016-05-19 06:13:58 +00005371 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005372 (i32 FROUND_NO_EXC)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005373 EVEX,VEX_LIG , EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00005374 let mayLoad = 1, hasSideEffects = 0 in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005375 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Asaf Badouh2744d212015-09-20 14:31:19 +00005376 (ins _SrcRC.MemOp:$src),
5377 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5378 []>, EVEX, VEX_LIG;
5379
Craig Toppere1cac152016-06-07 07:27:54 +00005380 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005381} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005382}
5383
Asaf Badouh2744d212015-09-20 14:31:19 +00005384
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005385defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005386 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005387 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005388defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005389 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005390 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005391defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005392 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005393 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005394defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005395 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005396 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5397
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005398defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005399 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005400 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005401defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005402 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005403 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005404defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005405 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005406 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005407defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005408 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005409 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5410let Predicates = [HasAVX512] in {
5411 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5412 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5413 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5414 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5415 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5416 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5417 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5418 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5419
Elena Demikhovskycf088092013-12-11 14:31:04 +00005420} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005421//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005422// AVX-512 Convert form float to double and back
5423//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005424multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5425 X86VectorVTInfo _Src, SDNode OpNode> {
5426 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005427 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005428 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005429 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005430 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005431 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5432 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005433 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005434 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005435 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005436 (_Src.VT (scalar_to_vector
5437 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005438 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005439}
5440
Asaf Badouh2744d212015-09-20 14:31:19 +00005441// Scalar Coversion with SAE - suppress all exceptions
5442multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5443 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5444 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005445 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005446 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005447 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005448 (_Src.VT _Src.RC:$src2),
5449 (i32 FROUND_NO_EXC)))>,
5450 EVEX_4V, VEX_LIG, EVEX_B;
5451}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005452
Asaf Badouh2744d212015-09-20 14:31:19 +00005453// Scalar Conversion with rounding control (RC)
5454multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5455 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5456 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005457 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005458 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005459 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005460 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5461 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5462 EVEX_B, EVEX_RC;
5463}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005464multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5465 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005466 X86VectorVTInfo _dst> {
5467 let Predicates = [HasAVX512] in {
5468 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5469 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5470 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5471 EVEX_V512, XD;
5472 }
5473}
5474
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005475multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5476 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005477 X86VectorVTInfo _dst> {
5478 let Predicates = [HasAVX512] in {
5479 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005480 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005481 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5482 }
5483}
5484defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5485 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005486defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005487 X86fpextRnd,f32x_info, f64x_info >;
5488
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005489def : Pat<(f64 (fextend FR32X:$src)),
5490 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005491 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5492 Requires<[HasAVX512]>;
5493def : Pat<(f64 (fextend (loadf32 addr:$src))),
5494 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5495 Requires<[HasAVX512]>;
5496
5497def : Pat<(f64 (extloadf32 addr:$src)),
5498 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005499 Requires<[HasAVX512, OptForSize]>;
5500
Asaf Badouh2744d212015-09-20 14:31:19 +00005501def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005502 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005503 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5504 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005505
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005506def : Pat<(f32 (fround FR64X:$src)),
5507 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005508 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005509 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005510//===----------------------------------------------------------------------===//
5511// AVX-512 Vector convert from signed/unsigned integer to float/double
5512// and from float/double to signed/unsigned integer
5513//===----------------------------------------------------------------------===//
5514
5515multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5516 X86VectorVTInfo _Src, SDNode OpNode,
5517 string Broadcast = _.BroadcastStr,
5518 string Alias = ""> {
5519
5520 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5521 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5522 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5523
5524 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5525 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5526 (_.VT (OpNode (_Src.VT
5527 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5528
5529 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005530 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005531 "${src}"##Broadcast, "${src}"##Broadcast,
5532 (_.VT (OpNode (_Src.VT
5533 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5534 ))>, EVEX, EVEX_B;
5535}
5536// Coversion with SAE - suppress all exceptions
5537multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5538 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5539 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5540 (ins _Src.RC:$src), OpcodeStr,
5541 "{sae}, $src", "$src, {sae}",
5542 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5543 (i32 FROUND_NO_EXC)))>,
5544 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005545}
5546
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005547// Conversion with rounding control (RC)
5548multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5549 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5550 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5551 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5552 "$rc, $src", "$src, $rc",
5553 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5554 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005555}
5556
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005557// Extend Float to Double
5558multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5559 let Predicates = [HasAVX512] in {
5560 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5561 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5562 X86vfpextRnd>, EVEX_V512;
5563 }
5564 let Predicates = [HasVLX] in {
5565 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5566 X86vfpext, "{1to2}">, EVEX_V128;
5567 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5568 EVEX_V256;
5569 }
5570}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005571
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005572// Truncate Double to Float
5573multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5574 let Predicates = [HasAVX512] in {
5575 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5576 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5577 X86vfproundRnd>, EVEX_V512;
5578 }
5579 let Predicates = [HasVLX] in {
5580 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5581 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5582 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5583 "{1to4}", "{y}">, EVEX_V256;
5584 }
5585}
5586
5587defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5588 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5589defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5590 PS, EVEX_CD8<32, CD8VH>;
5591
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005592def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5593 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005594
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005595let Predicates = [HasVLX] in {
5596 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5597 (VCVTPS2PDZ256rm addr:$src)>;
5598}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005599
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005600// Convert Signed/Unsigned Doubleword to Double
5601multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5602 SDNode OpNode128> {
5603 // No rounding in this op
5604 let Predicates = [HasAVX512] in
5605 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5606 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005607
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005608 let Predicates = [HasVLX] in {
5609 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5610 OpNode128, "{1to2}">, EVEX_V128;
5611 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5612 EVEX_V256;
5613 }
5614}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005615
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005616// Convert Signed/Unsigned Doubleword to Float
5617multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5618 SDNode OpNodeRnd> {
5619 let Predicates = [HasAVX512] in
5620 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5621 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5622 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005623
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005624 let Predicates = [HasVLX] in {
5625 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5626 EVEX_V128;
5627 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5628 EVEX_V256;
5629 }
5630}
5631
5632// Convert Float to Signed/Unsigned Doubleword with truncation
5633multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5634 SDNode OpNode, SDNode OpNodeRnd> {
5635 let Predicates = [HasAVX512] in {
5636 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5637 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5638 OpNodeRnd>, EVEX_V512;
5639 }
5640 let Predicates = [HasVLX] in {
5641 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5642 EVEX_V128;
5643 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5644 EVEX_V256;
5645 }
5646}
5647
5648// Convert Float to Signed/Unsigned Doubleword
5649multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5650 SDNode OpNode, SDNode OpNodeRnd> {
5651 let Predicates = [HasAVX512] in {
5652 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5653 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5654 OpNodeRnd>, EVEX_V512;
5655 }
5656 let Predicates = [HasVLX] in {
5657 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5658 EVEX_V128;
5659 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5660 EVEX_V256;
5661 }
5662}
5663
5664// Convert Double to Signed/Unsigned Doubleword with truncation
5665multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5666 SDNode OpNode, SDNode OpNodeRnd> {
5667 let Predicates = [HasAVX512] in {
5668 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5669 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5670 OpNodeRnd>, EVEX_V512;
5671 }
5672 let Predicates = [HasVLX] in {
5673 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5674 // memory forms of these instructions in Asm Parcer. They have the same
5675 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5676 // due to the same reason.
5677 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5678 "{1to2}", "{x}">, EVEX_V128;
5679 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5680 "{1to4}", "{y}">, EVEX_V256;
5681 }
5682}
5683
5684// Convert Double to Signed/Unsigned Doubleword
5685multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5686 SDNode OpNode, SDNode OpNodeRnd> {
5687 let Predicates = [HasAVX512] in {
5688 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5689 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5690 OpNodeRnd>, EVEX_V512;
5691 }
5692 let Predicates = [HasVLX] in {
5693 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5694 // memory forms of these instructions in Asm Parcer. They have the same
5695 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5696 // due to the same reason.
5697 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5698 "{1to2}", "{x}">, EVEX_V128;
5699 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5700 "{1to4}", "{y}">, EVEX_V256;
5701 }
5702}
5703
5704// Convert Double to Signed/Unsigned Quardword
5705multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5706 SDNode OpNode, SDNode OpNodeRnd> {
5707 let Predicates = [HasDQI] in {
5708 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5709 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5710 OpNodeRnd>, EVEX_V512;
5711 }
5712 let Predicates = [HasDQI, HasVLX] in {
5713 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5714 EVEX_V128;
5715 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5716 EVEX_V256;
5717 }
5718}
5719
5720// Convert Double to Signed/Unsigned Quardword with truncation
5721multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5722 SDNode OpNode, SDNode OpNodeRnd> {
5723 let Predicates = [HasDQI] in {
5724 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5725 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5726 OpNodeRnd>, EVEX_V512;
5727 }
5728 let Predicates = [HasDQI, HasVLX] in {
5729 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5730 EVEX_V128;
5731 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5732 EVEX_V256;
5733 }
5734}
5735
5736// Convert Signed/Unsigned Quardword to Double
5737multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5738 SDNode OpNode, SDNode OpNodeRnd> {
5739 let Predicates = [HasDQI] in {
5740 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5741 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5742 OpNodeRnd>, EVEX_V512;
5743 }
5744 let Predicates = [HasDQI, HasVLX] in {
5745 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5746 EVEX_V128;
5747 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5748 EVEX_V256;
5749 }
5750}
5751
5752// Convert Float to Signed/Unsigned Quardword
5753multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5754 SDNode OpNode, SDNode OpNodeRnd> {
5755 let Predicates = [HasDQI] in {
5756 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5757 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5758 OpNodeRnd>, EVEX_V512;
5759 }
5760 let Predicates = [HasDQI, HasVLX] in {
5761 // Explicitly specified broadcast string, since we take only 2 elements
5762 // from v4f32x_info source
5763 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5764 "{1to2}">, EVEX_V128;
5765 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5766 EVEX_V256;
5767 }
5768}
5769
5770// Convert Float to Signed/Unsigned Quardword with truncation
5771multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5772 SDNode OpNode, SDNode OpNodeRnd> {
5773 let Predicates = [HasDQI] in {
5774 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5775 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5776 OpNodeRnd>, EVEX_V512;
5777 }
5778 let Predicates = [HasDQI, HasVLX] in {
5779 // Explicitly specified broadcast string, since we take only 2 elements
5780 // from v4f32x_info source
5781 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5782 "{1to2}">, EVEX_V128;
5783 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5784 EVEX_V256;
5785 }
5786}
5787
5788// Convert Signed/Unsigned Quardword to Float
5789multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5790 SDNode OpNode, SDNode OpNodeRnd> {
5791 let Predicates = [HasDQI] in {
5792 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5793 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5794 OpNodeRnd>, EVEX_V512;
5795 }
5796 let Predicates = [HasDQI, HasVLX] in {
5797 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5798 // memory forms of these instructions in Asm Parcer. They have the same
5799 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5800 // due to the same reason.
5801 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5802 "{1to2}", "{x}">, EVEX_V128;
5803 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5804 "{1to4}", "{y}">, EVEX_V256;
5805 }
5806}
5807
5808defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005809 EVEX_CD8<32, CD8VH>;
5810
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005811defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5812 X86VSintToFpRnd>,
5813 PS, EVEX_CD8<32, CD8VF>;
5814
5815defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5816 X86VFpToSintRnd>,
5817 XS, EVEX_CD8<32, CD8VF>;
5818
5819defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5820 X86VFpToSintRnd>,
5821 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5822
5823defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5824 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005825 EVEX_CD8<32, CD8VF>;
5826
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005827defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5828 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005829 EVEX_CD8<64, CD8VF>;
5830
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005831defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5832 XS, EVEX_CD8<32, CD8VH>;
5833
5834defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5835 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005836 EVEX_CD8<32, CD8VF>;
5837
Craig Topper19e04b62016-05-19 06:13:58 +00005838defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
5839 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005840
Craig Topper19e04b62016-05-19 06:13:58 +00005841defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
5842 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005843 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005844
Craig Topper19e04b62016-05-19 06:13:58 +00005845defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
5846 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005847 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00005848defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
5849 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005850 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005851
Craig Topper19e04b62016-05-19 06:13:58 +00005852defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
5853 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005854 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005855
Craig Topper19e04b62016-05-19 06:13:58 +00005856defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
5857 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005858
Craig Topper19e04b62016-05-19 06:13:58 +00005859defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
5860 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005861 PD, EVEX_CD8<64, CD8VF>;
5862
Craig Topper19e04b62016-05-19 06:13:58 +00005863defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
5864 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005865
5866defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005867 X86VFpToSintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005868 PD, EVEX_CD8<64, CD8VF>;
5869
5870defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005871 X86VFpToSintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005872
5873defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005874 X86VFpToUintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005875 PD, EVEX_CD8<64, CD8VF>;
5876
5877defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005878 X86VFpToUintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005879
5880defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005881 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005882
5883defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005884 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005885
5886defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005887 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005888
5889defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005890 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005891
Craig Toppere38c57a2015-11-27 05:44:02 +00005892let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005893def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005894 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005895 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005896
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005897def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5898 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5899 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5900
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00005901def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
5902 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
5903 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
5904
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005905def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5906 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5907 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005908
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005909def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5910 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5911 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005912
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005913def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5914 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5915 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005916}
5917
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005918let Predicates = [HasAVX512] in {
5919 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5920 (VCVTPD2PSZrm addr:$src)>;
5921 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5922 (VCVTPS2PDZrm addr:$src)>;
5923}
5924
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005925//===----------------------------------------------------------------------===//
5926// Half precision conversion instructions
5927//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005928multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00005929 X86MemOperand x86memop, PatFrag ld_frag> {
5930 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5931 "vcvtph2ps", "$src", "$src",
5932 (X86cvtph2ps (_src.VT _src.RC:$src),
5933 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00005934 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
5935 "vcvtph2ps", "$src", "$src",
5936 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5937 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00005938}
5939
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005940multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005941 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5942 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5943 (X86cvtph2ps (_src.VT _src.RC:$src),
5944 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5945
5946}
5947
5948let Predicates = [HasAVX512] in {
5949 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005950 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005951 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5952 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005953 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00005954 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5955 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5956 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5957 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005958}
5959
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005960multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005961 X86MemOperand x86memop> {
5962 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00005963 (ins _src.RC:$src1, i32u8imm:$src2),
5964 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005965 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005966 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00005967 (i32 FROUND_CURRENT)),
5968 NoItinerary, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00005969 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5970 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
5971 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5972 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5973 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5974 addr:$dst)]>;
5975 let hasSideEffects = 0, mayStore = 1 in
5976 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5977 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
5978 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
5979 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005980}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005981multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5982 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00005983 (ins _src.RC:$src1, i32u8imm:$src2),
5984 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005985 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005986 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00005987 (i32 FROUND_NO_EXC)),
5988 NoItinerary, 0, X86select>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005989}
5990let Predicates = [HasAVX512] in {
5991 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5992 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5993 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5994 let Predicates = [HasVLX] in {
5995 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5996 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5997 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5998 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5999 }
6000}
Asaf Badouh2489f352015-12-02 08:17:51 +00006001
6002// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
6003multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
6004 string OpcodeStr> {
6005 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6006 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006007 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00006008 (i32 FROUND_NO_EXC)))],
6009 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
6010 Sched<[WriteFAdd]>;
6011}
6012
6013let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6014 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
6015 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6016 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
6017 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6018 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
6019 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6020 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
6021 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6022}
6023
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006024let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6025 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006026 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006027 EVEX_CD8<32, CD8VT1>;
6028 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006029 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006030 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6031 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006032 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006033 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006034 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006035 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006036 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006037 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6038 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006039 let isCodeGenOnly = 1 in {
6040 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006041 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006042 EVEX_CD8<32, CD8VT1>;
6043 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006044 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006045 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006046
Craig Topper9dd48c82014-01-02 17:28:14 +00006047 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006048 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006049 EVEX_CD8<32, CD8VT1>;
6050 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006051 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006052 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6053 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006054}
Michael Liao5bf95782014-12-04 05:20:33 +00006055
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006056/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006057multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6058 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006059 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006060 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6061 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6062 "$src2, $src1", "$src1, $src2",
6063 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006064 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006065 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006066 "$src2, $src1", "$src1, $src2",
6067 (OpNode (_.VT _.RC:$src1),
6068 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006069}
6070}
6071
Asaf Badouheaf2da12015-09-21 10:23:53 +00006072defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6073 EVEX_CD8<32, CD8VT1>, T8PD;
6074defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6075 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6076defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6077 EVEX_CD8<32, CD8VT1>, T8PD;
6078defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6079 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006080
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006081/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6082multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006083 X86VectorVTInfo _> {
6084 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6085 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6086 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006087 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6088 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6089 (OpNode (_.FloatVT
6090 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6091 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6092 (ins _.ScalarMemOp:$src), OpcodeStr,
6093 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6094 (OpNode (_.FloatVT
6095 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6096 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006097}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006098
6099multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6100 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6101 EVEX_V512, EVEX_CD8<32, CD8VF>;
6102 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6103 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6104
6105 // Define only if AVX512VL feature is present.
6106 let Predicates = [HasVLX] in {
6107 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6108 OpNode, v4f32x_info>,
6109 EVEX_V128, EVEX_CD8<32, CD8VF>;
6110 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6111 OpNode, v8f32x_info>,
6112 EVEX_V256, EVEX_CD8<32, CD8VF>;
6113 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6114 OpNode, v2f64x_info>,
6115 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6116 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6117 OpNode, v4f64x_info>,
6118 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6119 }
6120}
6121
6122defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6123defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006124
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006125/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006126multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6127 SDNode OpNode> {
6128
6129 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6130 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6131 "$src2, $src1", "$src1, $src2",
6132 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6133 (i32 FROUND_CURRENT))>;
6134
6135 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6136 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006137 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006138 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006139 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006140
6141 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006142 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006143 "$src2, $src1", "$src1, $src2",
6144 (OpNode (_.VT _.RC:$src1),
6145 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6146 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006147}
6148
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006149multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6150 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6151 EVEX_CD8<32, CD8VT1>;
6152 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6153 EVEX_CD8<64, CD8VT1>, VEX_W;
6154}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006155
Craig Toppere1cac152016-06-07 07:27:54 +00006156let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006157 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6158 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6159}
Igor Breger8352a0d2015-07-28 06:53:28 +00006160
6161defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006162/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006163
6164multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6165 SDNode OpNode> {
6166
6167 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6168 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6169 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6170
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006171 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6172 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6173 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006174 (bitconvert (_.LdFrag addr:$src))),
6175 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006176
6177 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006178 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006179 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006180 (OpNode (_.FloatVT
6181 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6182 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006183}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006184multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6185 SDNode OpNode> {
6186 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6187 (ins _.RC:$src), OpcodeStr,
6188 "{sae}, $src", "$src, {sae}",
6189 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6190}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006191
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006192multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6193 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006194 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6195 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006196 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006197 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6198 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006199}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006200
Asaf Badouh402ebb32015-06-03 13:41:48 +00006201multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6202 SDNode OpNode> {
6203 // Define only if AVX512VL feature is present.
6204 let Predicates = [HasVLX] in {
6205 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6206 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6207 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6208 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6209 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6210 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6211 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6212 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6213 }
6214}
Craig Toppere1cac152016-06-07 07:27:54 +00006215let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006216
Asaf Badouh402ebb32015-06-03 13:41:48 +00006217 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6218 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6219 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6220}
6221defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6222 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6223
6224multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6225 SDNode OpNodeRnd, X86VectorVTInfo _>{
6226 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6227 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6228 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6229 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006230}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006231
Robert Khasanoveb126392014-10-28 18:15:20 +00006232multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6233 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006234 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006235 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6236 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00006237 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6238 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6239 (OpNode (_.FloatVT
6240 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006241
Craig Toppere1cac152016-06-07 07:27:54 +00006242 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6243 (ins _.ScalarMemOp:$src), OpcodeStr,
6244 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6245 (OpNode (_.FloatVT
6246 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6247 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006248}
6249
Robert Khasanoveb126392014-10-28 18:15:20 +00006250multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6251 SDNode OpNode> {
6252 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6253 v16f32_info>,
6254 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6255 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6256 v8f64_info>,
6257 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6258 // Define only if AVX512VL feature is present.
6259 let Predicates = [HasVLX] in {
6260 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6261 OpNode, v4f32x_info>,
6262 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6263 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6264 OpNode, v8f32x_info>,
6265 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6266 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6267 OpNode, v2f64x_info>,
6268 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6269 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6270 OpNode, v4f64x_info>,
6271 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6272 }
6273}
6274
Asaf Badouh402ebb32015-06-03 13:41:48 +00006275multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6276 SDNode OpNodeRnd> {
6277 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6278 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6279 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6280 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6281}
6282
Igor Breger4c4cd782015-09-20 09:13:41 +00006283multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6284 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6285
6286 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6287 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6288 "$src2, $src1", "$src1, $src2",
6289 (OpNodeRnd (_.VT _.RC:$src1),
6290 (_.VT _.RC:$src2),
6291 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006292 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6293 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6294 "$src2, $src1", "$src1, $src2",
6295 (OpNodeRnd (_.VT _.RC:$src1),
6296 (_.VT (scalar_to_vector
6297 (_.ScalarLdFrag addr:$src2))),
6298 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006299
6300 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6301 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6302 "$rc, $src2, $src1", "$src1, $src2, $rc",
6303 (OpNodeRnd (_.VT _.RC:$src1),
6304 (_.VT _.RC:$src2),
6305 (i32 imm:$rc))>,
6306 EVEX_B, EVEX_RC;
6307
Craig Toppere1cac152016-06-07 07:27:54 +00006308 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006309 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006310 (ins _.FRC:$src1, _.FRC:$src2),
6311 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6312
6313 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006314 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006315 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6316 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6317 }
6318
6319 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6320 (!cast<Instruction>(NAME#SUFF#Zr)
6321 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6322
6323 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6324 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006325 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006326}
6327
6328multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6329 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6330 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6331 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6332 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6333}
6334
Asaf Badouh402ebb32015-06-03 13:41:48 +00006335defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6336 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006337
Igor Breger4c4cd782015-09-20 09:13:41 +00006338defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006339
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006340let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006341 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006342 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006343 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006344 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006345 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006346 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006347 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006348 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006349 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006350 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006351}
6352
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006353multiclass
6354avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006355
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006356 let ExeDomain = _.ExeDomain in {
6357 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6358 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6359 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006360 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006361 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6362
6363 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6364 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006365 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6366 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006367 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006368
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006369 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006370 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6371 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006372 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006373 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006374 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6375 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6376 }
6377 let Predicates = [HasAVX512] in {
6378 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6379 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6380 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6381 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6382 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6383 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6384 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6385 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6386 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6387 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6388 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6389 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6390 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6391 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6392 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6393
6394 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6395 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6396 addr:$src, (i32 0x1))), _.FRC)>;
6397 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6398 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6399 addr:$src, (i32 0x2))), _.FRC)>;
6400 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6401 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6402 addr:$src, (i32 0x3))), _.FRC)>;
6403 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6404 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6405 addr:$src, (i32 0x4))), _.FRC)>;
6406 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6407 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6408 addr:$src, (i32 0xc))), _.FRC)>;
6409 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006410}
6411
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006412defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6413 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006414
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006415defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6416 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006417
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006418//-------------------------------------------------
6419// Integer truncate and extend operations
6420//-------------------------------------------------
6421
Igor Breger074a64e2015-07-24 17:24:15 +00006422multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6423 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6424 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00006425 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00006426 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6427 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6428 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6429 EVEX, T8XS;
6430
6431 // for intrinsic patter match
6432 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6433 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6434 undef)),
6435 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6436 SrcInfo.RC:$src1)>;
6437
6438 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6439 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6440 DestInfo.ImmAllZerosV)),
6441 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6442 SrcInfo.RC:$src1)>;
6443
6444 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6445 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6446 DestInfo.RC:$src0)),
6447 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6448 DestInfo.KRCWM:$mask ,
6449 SrcInfo.RC:$src1)>;
6450
Craig Topper52e2e832016-07-22 05:46:44 +00006451 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
6452 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00006453 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6454 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006455 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006456 []>, EVEX;
6457
Igor Breger074a64e2015-07-24 17:24:15 +00006458 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6459 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006460 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006461 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006462 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006463}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006464
Igor Breger074a64e2015-07-24 17:24:15 +00006465multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6466 X86VectorVTInfo DestInfo,
6467 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006468
Igor Breger074a64e2015-07-24 17:24:15 +00006469 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6470 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6471 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006472
Igor Breger074a64e2015-07-24 17:24:15 +00006473 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6474 (SrcInfo.VT SrcInfo.RC:$src)),
6475 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6476 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6477}
6478
6479multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6480 X86VectorVTInfo DestInfo, string sat > {
6481
6482 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6483 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6484 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6485 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6486 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6487 (SrcInfo.VT SrcInfo.RC:$src))>;
6488
6489 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6490 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6491 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6492 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6493 (SrcInfo.VT SrcInfo.RC:$src))>;
6494}
6495
6496multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6497 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6498 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6499 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6500 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6501 Predicate prd = HasAVX512>{
6502
6503 let Predicates = [HasVLX, prd] in {
6504 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6505 DestInfoZ128, x86memopZ128>,
6506 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6507 truncFrag, mtruncFrag>, EVEX_V128;
6508
6509 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6510 DestInfoZ256, x86memopZ256>,
6511 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6512 truncFrag, mtruncFrag>, EVEX_V256;
6513 }
6514 let Predicates = [prd] in
6515 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6516 DestInfoZ, x86memopZ>,
6517 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6518 truncFrag, mtruncFrag>, EVEX_V512;
6519}
6520
6521multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6522 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6523 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6524 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6525 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6526
6527 let Predicates = [HasVLX, prd] in {
6528 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6529 DestInfoZ128, x86memopZ128>,
6530 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6531 sat>, EVEX_V128;
6532
6533 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6534 DestInfoZ256, x86memopZ256>,
6535 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6536 sat>, EVEX_V256;
6537 }
6538 let Predicates = [prd] in
6539 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6540 DestInfoZ, x86memopZ>,
6541 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6542 sat>, EVEX_V512;
6543}
6544
6545multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6546 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6547 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6548 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6549}
6550multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6551 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6552 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6553 sat>, EVEX_CD8<8, CD8VO>;
6554}
6555
6556multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6557 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6558 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6559 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6560}
6561multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6562 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6563 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6564 sat>, EVEX_CD8<16, CD8VQ>;
6565}
6566
6567multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6568 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6569 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6570 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6571}
6572multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6573 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6574 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6575 sat>, EVEX_CD8<32, CD8VH>;
6576}
6577
6578multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6579 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6580 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6581 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6582}
6583multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6584 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6585 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6586 sat>, EVEX_CD8<8, CD8VQ>;
6587}
6588
6589multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6590 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6591 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6592 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6593}
6594multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6595 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6596 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6597 sat>, EVEX_CD8<16, CD8VH>;
6598}
6599
6600multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6601 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6602 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6603 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6604}
6605multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6606 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6607 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6608 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6609}
6610
6611defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6612defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6613defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6614
6615defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6616defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6617defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6618
6619defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6620defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6621defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6622
6623defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6624defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6625defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6626
6627defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6628defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6629defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6630
6631defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6632defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6633defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006634
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006635let Predicates = [HasAVX512, NoVLX] in {
6636def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6637 (v8i16 (EXTRACT_SUBREG
6638 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6639 VR256X:$src, sub_ymm)))), sub_xmm))>;
6640def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6641 (v4i32 (EXTRACT_SUBREG
6642 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6643 VR256X:$src, sub_ymm)))), sub_xmm))>;
6644}
6645
6646let Predicates = [HasBWI, NoVLX] in {
6647def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6648 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6649 VR256X:$src, sub_ymm))), sub_xmm))>;
6650}
6651
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006652multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006653 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00006654 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00006655 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006656 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6657 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6658 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6659 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006660
Craig Toppere1cac152016-06-07 07:27:54 +00006661 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6662 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6663 (DestInfo.VT (LdFrag addr:$src))>,
6664 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00006665 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006666}
6667
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006668multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006669 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006670 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6671 let Predicates = [HasVLX, HasBWI] in {
6672 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006673 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006674 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006675
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006676 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006677 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006678 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6679 }
6680 let Predicates = [HasBWI] in {
6681 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00006682 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006683 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6684 }
6685}
6686
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006687multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006688 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006689 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6690 let Predicates = [HasVLX, HasAVX512] in {
6691 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006692 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006693 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6694
6695 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006696 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006697 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6698 }
6699 let Predicates = [HasAVX512] in {
6700 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00006701 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006702 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6703 }
6704}
6705
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006706multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006707 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006708 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6709 let Predicates = [HasVLX, HasAVX512] in {
6710 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006711 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006712 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6713
6714 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006715 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006716 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6717 }
6718 let Predicates = [HasAVX512] in {
6719 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00006720 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006721 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6722 }
6723}
6724
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006725multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006726 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006727 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6728 let Predicates = [HasVLX, HasAVX512] in {
6729 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006730 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006731 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6732
6733 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006734 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006735 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6736 }
6737 let Predicates = [HasAVX512] in {
6738 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00006739 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006740 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6741 }
6742}
6743
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006744multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006745 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006746 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6747 let Predicates = [HasVLX, HasAVX512] in {
6748 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006749 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006750 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6751
6752 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006753 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006754 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6755 }
6756 let Predicates = [HasAVX512] in {
6757 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00006758 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006759 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6760 }
6761}
6762
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006763multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006764 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006765 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6766
6767 let Predicates = [HasVLX, HasAVX512] in {
6768 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006769 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006770 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6771
6772 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006773 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006774 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6775 }
6776 let Predicates = [HasAVX512] in {
6777 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00006778 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006779 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6780 }
6781}
6782
Craig Topper6840f112016-07-14 06:41:34 +00006783defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6784defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6785defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6786defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6787defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6788defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006789
Craig Topper6840f112016-07-14 06:41:34 +00006790defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6791defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6792defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6793defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6794defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6795defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006796
Igor Breger2ba64ab2016-05-22 10:21:04 +00006797// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00006798multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
6799 X86VectorVTInfo From, PatFrag LdFrag> {
6800 def : Pat<(To.VT (LdFrag addr:$src)),
6801 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
6802 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
6803 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
6804 To.KRC:$mask, addr:$src)>;
6805 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
6806 To.ImmAllZerosV)),
6807 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
6808 addr:$src)>;
6809}
6810
6811let Predicates = [HasVLX, HasBWI] in {
6812 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
6813 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
6814}
6815let Predicates = [HasBWI] in {
6816 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
6817}
6818let Predicates = [HasVLX, HasAVX512] in {
6819 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
6820 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
6821 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
6822 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
6823 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
6824 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
6825 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
6826 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
6827 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
6828 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
6829}
6830let Predicates = [HasAVX512] in {
6831 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
6832 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
6833 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
6834 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
6835 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
6836}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006837
6838//===----------------------------------------------------------------------===//
6839// GATHER - SCATTER Operations
6840
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006841multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6842 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006843 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6844 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006845 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6846 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006847 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006848 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006849 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6850 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6851 vectoraddr:$src2))]>, EVEX, EVEX_K,
6852 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006853}
Cameron McInally45325962014-03-26 13:50:50 +00006854
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006855multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6856 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6857 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006858 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006859 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006860 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006861let Predicates = [HasVLX] in {
6862 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006863 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006864 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006865 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006866 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006867 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006868 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006869 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006870}
Cameron McInally45325962014-03-26 13:50:50 +00006871}
6872
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006873multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6874 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006875 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006876 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006877 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006878 mgatherv8i64>, EVEX_V512;
6879let Predicates = [HasVLX] in {
6880 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006881 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006882 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006883 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006884 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006885 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006886 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6887 vx64xmem, mgatherv2i64>, EVEX_V128;
6888}
Cameron McInally45325962014-03-26 13:50:50 +00006889}
Michael Liao5bf95782014-12-04 05:20:33 +00006890
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006891
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006892defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6893 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6894
6895defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6896 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006897
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006898multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6899 X86MemOperand memop, PatFrag ScatterNode> {
6900
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006901let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006902
6903 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6904 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006905 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006906 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6907 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6908 _.KRCWM:$mask, vectoraddr:$dst))]>,
6909 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006910}
6911
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006912multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6913 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6914 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006915 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006916 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006917 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006918let Predicates = [HasVLX] in {
6919 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006920 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006921 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006922 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006923 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006924 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006925 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006926 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006927}
Cameron McInally45325962014-03-26 13:50:50 +00006928}
6929
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006930multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6931 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006932 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006933 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006934 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006935 mscatterv8i64>, EVEX_V512;
6936let Predicates = [HasVLX] in {
6937 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006938 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006939 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006940 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006941 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006942 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006943 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6944 vx64xmem, mscatterv2i64>, EVEX_V128;
6945}
Cameron McInally45325962014-03-26 13:50:50 +00006946}
6947
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006948defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6949 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006950
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006951defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6952 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006953
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006954// prefetch
6955multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6956 RegisterClass KRC, X86MemOperand memop> {
6957 let Predicates = [HasPFI], hasSideEffects = 1 in
6958 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006959 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006960 []>, EVEX, EVEX_K;
6961}
6962
6963defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006964 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006965
6966defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006967 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006968
6969defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006970 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006971
6972defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006973 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006974
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006975defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006976 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006977
6978defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006979 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006980
6981defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006982 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006983
6984defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006985 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006986
6987defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006988 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006989
6990defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006991 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006992
6993defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006994 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006995
6996defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006997 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006998
6999defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007000 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007001
7002defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007003 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007004
7005defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007006 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007007
7008defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007009 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007010
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007011// Helper fragments to match sext vXi1 to vXiY.
7012def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7013def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
7014
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007015multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007016def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007017 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007018 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7019}
Michael Liao5bf95782014-12-04 05:20:33 +00007020
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007021multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7022 string OpcodeStr, Predicate prd> {
7023let Predicates = [prd] in
7024 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7025
7026 let Predicates = [prd, HasVLX] in {
7027 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7028 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7029 }
7030}
7031
7032multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7033 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7034 HasBWI>;
7035 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7036 HasBWI>, VEX_W;
7037 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7038 HasDQI>;
7039 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7040 HasDQI>, VEX_W;
7041}
Michael Liao5bf95782014-12-04 05:20:33 +00007042
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007043defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007044
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007045multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007046 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7047 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7048 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7049}
7050
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007051// Use 512bit version to implement 128/256 bit in case NoVLX.
7052multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007053 X86VectorVTInfo _> {
7054
7055 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7056 (_.KVT (COPY_TO_REGCLASS
7057 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007058 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007059 _.RC:$src, _.SubRegIdx)),
7060 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007061}
7062
7063multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007064 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7065 let Predicates = [prd] in
7066 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7067 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007068
7069 let Predicates = [prd, HasVLX] in {
7070 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007071 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007072 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007073 EVEX_V128;
7074 }
7075 let Predicates = [prd, NoVLX] in {
7076 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7077 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007078 }
7079}
7080
7081defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7082 avx512vl_i8_info, HasBWI>;
7083defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7084 avx512vl_i16_info, HasBWI>, VEX_W;
7085defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7086 avx512vl_i32_info, HasDQI>;
7087defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7088 avx512vl_i64_info, HasDQI>, VEX_W;
7089
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007090//===----------------------------------------------------------------------===//
7091// AVX-512 - COMPRESS and EXPAND
7092//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007093
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007094multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7095 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007096 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007097 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007098 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007099
Craig Toppere1cac152016-06-07 07:27:54 +00007100 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007101 def mr : AVX5128I<opc, MRMDestMem, (outs),
7102 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007103 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007104 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7105
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007106 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7107 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007108 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00007109 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007110 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007111 addr:$dst)]>,
7112 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007113}
7114
7115multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7116 AVX512VLVectorVTInfo VTInfo> {
7117 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7118
7119 let Predicates = [HasVLX] in {
7120 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7121 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7122 }
7123}
7124
7125defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
7126 EVEX;
7127defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
7128 EVEX, VEX_W;
7129defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
7130 EVEX;
7131defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
7132 EVEX, VEX_W;
7133
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007134// expand
7135multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7136 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007137 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007138 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007139 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00007140
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007141 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7142 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
7143 (_.VT (X86expand (_.VT (bitconvert
7144 (_.LdFrag addr:$src1)))))>,
7145 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007146}
7147
7148multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
7149 AVX512VLVectorVTInfo VTInfo> {
7150 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7151
7152 let Predicates = [HasVLX] in {
7153 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7154 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7155 }
7156}
7157
7158defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
7159 EVEX;
7160defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
7161 EVEX, VEX_W;
7162defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
7163 EVEX;
7164defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
7165 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007166
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007167//handle instruction reg_vec1 = op(reg_vec,imm)
7168// op(mem_vec,imm)
7169// op(broadcast(eltVt),imm)
7170//all instruction created with FROUND_CURRENT
7171multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7172 X86VectorVTInfo _>{
7173 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7174 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00007175 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007176 (OpNode (_.VT _.RC:$src1),
7177 (i32 imm:$src2),
7178 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007179 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7180 (ins _.MemOp:$src1, i32u8imm:$src2),
7181 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
7182 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
7183 (i32 imm:$src2),
7184 (i32 FROUND_CURRENT))>;
7185 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7186 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
7187 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
7188 "${src1}"##_.BroadcastStr##", $src2",
7189 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
7190 (i32 imm:$src2),
7191 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007192}
7193
7194//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7195multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7196 SDNode OpNode, X86VectorVTInfo _>{
7197 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7198 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007199 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007200 "$src1, {sae}, $src2",
7201 (OpNode (_.VT _.RC:$src1),
7202 (i32 imm:$src2),
7203 (i32 FROUND_NO_EXC))>, EVEX_B;
7204}
7205
7206multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
7207 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7208 let Predicates = [prd] in {
7209 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7210 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7211 EVEX_V512;
7212 }
7213 let Predicates = [prd, HasVLX] in {
7214 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
7215 EVEX_V128;
7216 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
7217 EVEX_V256;
7218 }
7219}
7220
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007221//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7222// op(reg_vec2,mem_vec,imm)
7223// op(reg_vec2,broadcast(eltVt),imm)
7224//all instruction created with FROUND_CURRENT
7225multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7226 X86VectorVTInfo _>{
7227 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007228 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007229 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7230 (OpNode (_.VT _.RC:$src1),
7231 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007232 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007233 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007234 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7235 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7236 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7237 (OpNode (_.VT _.RC:$src1),
7238 (_.VT (bitconvert (_.LdFrag addr:$src2))),
7239 (i32 imm:$src3),
7240 (i32 FROUND_CURRENT))>;
7241 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7242 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7243 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7244 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7245 (OpNode (_.VT _.RC:$src1),
7246 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7247 (i32 imm:$src3),
7248 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007249}
7250
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007251//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7252// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00007253multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
7254 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
7255
7256 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7257 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
7258 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7259 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7260 (SrcInfo.VT SrcInfo.RC:$src2),
7261 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007262 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7263 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
7264 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7265 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7266 (SrcInfo.VT (bitconvert
7267 (SrcInfo.LdFrag addr:$src2))),
7268 (i8 imm:$src3)))>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00007269}
7270
7271//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7272// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007273// op(reg_vec2,broadcast(eltVt),imm)
7274multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007275 X86VectorVTInfo _>:
7276 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
7277
Craig Toppere1cac152016-06-07 07:27:54 +00007278 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7279 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7280 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7281 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7282 (OpNode (_.VT _.RC:$src1),
7283 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7284 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007285}
7286
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007287//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7288// op(reg_vec2,mem_scalar,imm)
7289//all instruction created with FROUND_CURRENT
7290multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7291 X86VectorVTInfo _> {
7292
7293 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007294 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007295 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7296 (OpNode (_.VT _.RC:$src1),
7297 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007298 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007299 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007300 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7301 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7302 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7303 (OpNode (_.VT _.RC:$src1),
7304 (_.VT (scalar_to_vector
7305 (_.ScalarLdFrag addr:$src2))),
7306 (i32 imm:$src3),
7307 (i32 FROUND_CURRENT))>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007308
Craig Toppere1cac152016-06-07 07:27:54 +00007309 let isAsmParserOnly = 1, mayLoad = 1, hasSideEffects = 0 in {
7310 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
7311 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7312 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7313 []>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007314 }
7315}
7316
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007317//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7318multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7319 SDNode OpNode, X86VectorVTInfo _>{
7320 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007321 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007322 OpcodeStr, "$src3, {sae}, $src2, $src1",
7323 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007324 (OpNode (_.VT _.RC:$src1),
7325 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007326 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007327 (i32 FROUND_NO_EXC))>, EVEX_B;
7328}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007329//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7330multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
7331 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007332 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7333 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007334 OpcodeStr, "$src3, {sae}, $src2, $src1",
7335 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007336 (OpNode (_.VT _.RC:$src1),
7337 (_.VT _.RC:$src2),
7338 (i32 imm:$src3),
7339 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007340}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007341
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007342multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7343 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007344 let Predicates = [prd] in {
7345 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007346 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007347 EVEX_V512;
7348
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007349 }
7350 let Predicates = [prd, HasVLX] in {
7351 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007352 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007353 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007354 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007355 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007356}
7357
Igor Breger2ae0fe32015-08-31 11:14:02 +00007358multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7359 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7360 let Predicates = [HasBWI] in {
7361 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7362 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7363 }
7364 let Predicates = [HasBWI, HasVLX] in {
7365 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7366 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7367 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7368 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7369 }
7370}
7371
Igor Breger00d9f842015-06-08 14:03:17 +00007372multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7373 bits<8> opc, SDNode OpNode>{
7374 let Predicates = [HasAVX512] in {
7375 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7376 }
7377 let Predicates = [HasAVX512, HasVLX] in {
7378 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7379 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7380 }
7381}
7382
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007383multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7384 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7385 let Predicates = [prd] in {
7386 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7387 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007388 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007389}
7390
Igor Breger1e58e8a2015-09-02 11:18:55 +00007391multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7392 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7393 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7394 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7395 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7396 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007397}
7398
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007399
Igor Breger1e58e8a2015-09-02 11:18:55 +00007400defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7401 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7402defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7403 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7404defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7405 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7406
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007407
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007408defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7409 0x50, X86VRange, HasDQI>,
7410 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7411defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7412 0x50, X86VRange, HasDQI>,
7413 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7414
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007415defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7416 0x51, X86VRange, HasDQI>,
7417 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7418defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7419 0x51, X86VRange, HasDQI>,
7420 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7421
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007422defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7423 0x57, X86Reduces, HasDQI>,
7424 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7425defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7426 0x57, X86Reduces, HasDQI>,
7427 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007428
Igor Breger1e58e8a2015-09-02 11:18:55 +00007429defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7430 0x27, X86GetMants, HasAVX512>,
7431 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7432defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7433 0x27, X86GetMants, HasAVX512>,
7434 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7435
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007436multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7437 bits<8> opc, SDNode OpNode = X86Shuf128>{
7438 let Predicates = [HasAVX512] in {
7439 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7440
7441 }
7442 let Predicates = [HasAVX512, HasVLX] in {
7443 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7444 }
7445}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007446let Predicates = [HasAVX512] in {
7447def : Pat<(v16f32 (ffloor VR512:$src)),
7448 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7449def : Pat<(v16f32 (fnearbyint VR512:$src)),
7450 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7451def : Pat<(v16f32 (fceil VR512:$src)),
7452 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7453def : Pat<(v16f32 (frint VR512:$src)),
7454 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7455def : Pat<(v16f32 (ftrunc VR512:$src)),
7456 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7457
7458def : Pat<(v8f64 (ffloor VR512:$src)),
7459 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7460def : Pat<(v8f64 (fnearbyint VR512:$src)),
7461 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7462def : Pat<(v8f64 (fceil VR512:$src)),
7463 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7464def : Pat<(v8f64 (frint VR512:$src)),
7465 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7466def : Pat<(v8f64 (ftrunc VR512:$src)),
7467 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7468}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007469
7470defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7471 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7472defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7473 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7474defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7475 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7476defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7477 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007478
Craig Topperc48fa892015-12-27 19:45:21 +00007479multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007480 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7481 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007482}
7483
Craig Topperc48fa892015-12-27 19:45:21 +00007484defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007485 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007486defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007487 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007488
Craig Topper7a299302016-06-09 07:06:38 +00007489multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00007490 let Predicates = p in
7491 def NAME#_.VTName#rri:
7492 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7493 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7494 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7495}
7496
Craig Topper7a299302016-06-09 07:06:38 +00007497multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
7498 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
7499 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
7500 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00007501
Craig Topper7a299302016-06-09 07:06:38 +00007502defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007503 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00007504 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
7505 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
7506 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
7507 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
7508 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007509 EVEX_CD8<8, CD8VF>;
7510
Igor Bregerf3ded812015-08-31 13:09:30 +00007511defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7512 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7513
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007514multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7515 X86VectorVTInfo _> {
7516 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007517 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007518 "$src1", "$src1",
7519 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7520
Craig Toppere1cac152016-06-07 07:27:54 +00007521 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7522 (ins _.MemOp:$src1), OpcodeStr,
7523 "$src1", "$src1",
7524 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7525 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007526}
7527
7528multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7529 X86VectorVTInfo _> :
7530 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007531 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7532 (ins _.ScalarMemOp:$src1), OpcodeStr,
7533 "${src1}"##_.BroadcastStr,
7534 "${src1}"##_.BroadcastStr,
7535 (_.VT (OpNode (X86VBroadcast
7536 (_.ScalarLdFrag addr:$src1))))>,
7537 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007538}
7539
7540multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7541 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7542 let Predicates = [prd] in
7543 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7544
7545 let Predicates = [prd, HasVLX] in {
7546 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7547 EVEX_V256;
7548 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7549 EVEX_V128;
7550 }
7551}
7552
7553multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7554 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7555 let Predicates = [prd] in
7556 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7557 EVEX_V512;
7558
7559 let Predicates = [prd, HasVLX] in {
7560 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7561 EVEX_V256;
7562 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7563 EVEX_V128;
7564 }
7565}
7566
7567multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7568 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007569 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007570 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007571 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7572 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007573}
7574
7575multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7576 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007577 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7578 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007579}
7580
7581multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7582 bits<8> opc_d, bits<8> opc_q,
7583 string OpcodeStr, SDNode OpNode> {
7584 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7585 HasAVX512>,
7586 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7587 HasBWI>;
7588}
7589
7590defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7591
7592def : Pat<(xor
7593 (bc_v16i32 (v16i1sextv16i32)),
7594 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7595 (VPABSDZrr VR512:$src)>;
7596def : Pat<(xor
7597 (bc_v8i64 (v8i1sextv8i64)),
7598 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7599 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007600
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007601multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7602
7603 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007604}
7605
7606defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7607defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7608
Igor Breger24cab0f2015-11-16 07:22:00 +00007609//===---------------------------------------------------------------------===//
7610// Replicate Single FP - MOVSHDUP and MOVSLDUP
7611//===---------------------------------------------------------------------===//
7612multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7613 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7614 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007615}
7616
7617defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7618defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007619
7620//===----------------------------------------------------------------------===//
7621// AVX-512 - MOVDDUP
7622//===----------------------------------------------------------------------===//
7623
7624multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7625 X86VectorVTInfo _> {
7626 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7627 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7628 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007629 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7630 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7631 (_.VT (OpNode (_.VT (scalar_to_vector
7632 (_.ScalarLdFrag addr:$src)))))>,
7633 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00007634}
7635
7636multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7637 AVX512VLVectorVTInfo VTInfo> {
7638
7639 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7640
7641 let Predicates = [HasAVX512, HasVLX] in {
7642 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7643 EVEX_V256;
7644 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7645 EVEX_V128;
7646 }
7647}
7648
7649multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7650 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7651 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007652}
7653
7654defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7655
7656def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7657 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7658def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7659 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7660
Igor Bregerf2460112015-07-26 14:41:44 +00007661//===----------------------------------------------------------------------===//
7662// AVX-512 - Unpack Instructions
7663//===----------------------------------------------------------------------===//
Craig Topperdb290662016-05-01 05:57:06 +00007664defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512>;
7665defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +00007666
7667defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7668 SSE_INTALU_ITINS_P, HasBWI>;
7669defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7670 SSE_INTALU_ITINS_P, HasBWI>;
7671defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7672 SSE_INTALU_ITINS_P, HasBWI>;
7673defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7674 SSE_INTALU_ITINS_P, HasBWI>;
7675
7676defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7677 SSE_INTALU_ITINS_P, HasAVX512>;
7678defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7679 SSE_INTALU_ITINS_P, HasAVX512>;
7680defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7681 SSE_INTALU_ITINS_P, HasAVX512>;
7682defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7683 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007684
7685//===----------------------------------------------------------------------===//
7686// AVX-512 - Extract & Insert Integer Instructions
7687//===----------------------------------------------------------------------===//
7688
7689multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7690 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007691 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7692 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7693 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7694 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7695 imm:$src2)))),
7696 addr:$dst)]>,
7697 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007698}
7699
7700multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7701 let Predicates = [HasBWI] in {
7702 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7703 (ins _.RC:$src1, u8imm:$src2),
7704 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7705 [(set GR32orGR64:$dst,
7706 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7707 EVEX, TAPD;
7708
7709 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7710 }
7711}
7712
7713multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7714 let Predicates = [HasBWI] in {
7715 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7716 (ins _.RC:$src1, u8imm:$src2),
7717 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7718 [(set GR32orGR64:$dst,
7719 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7720 EVEX, PD;
7721
Craig Topper99f6b622016-05-01 01:03:56 +00007722 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00007723 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7724 (ins _.RC:$src1, u8imm:$src2),
7725 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7726 EVEX, TAPD;
7727
Igor Bregerdefab3c2015-10-08 12:55:01 +00007728 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7729 }
7730}
7731
7732multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7733 RegisterClass GRC> {
7734 let Predicates = [HasDQI] in {
7735 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7736 (ins _.RC:$src1, u8imm:$src2),
7737 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7738 [(set GRC:$dst,
7739 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7740 EVEX, TAPD;
7741
Craig Toppere1cac152016-06-07 07:27:54 +00007742 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7743 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7744 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7745 [(store (extractelt (_.VT _.RC:$src1),
7746 imm:$src2),addr:$dst)]>,
7747 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007748 }
7749}
7750
7751defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7752defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7753defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7754defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7755
7756multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7757 X86VectorVTInfo _, PatFrag LdFrag> {
7758 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7759 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7760 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7761 [(set _.RC:$dst,
7762 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7763 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7764}
7765
7766multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7767 X86VectorVTInfo _, PatFrag LdFrag> {
7768 let Predicates = [HasBWI] in {
7769 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7770 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7771 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7772 [(set _.RC:$dst,
7773 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7774
7775 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7776 }
7777}
7778
7779multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7780 X86VectorVTInfo _, RegisterClass GRC> {
7781 let Predicates = [HasDQI] in {
7782 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7783 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7784 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7785 [(set _.RC:$dst,
7786 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7787 EVEX_4V, TAPD;
7788
7789 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7790 _.ScalarLdFrag>, TAPD;
7791 }
7792}
7793
7794defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7795 extloadi8>, TAPD;
7796defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7797 extloadi16>, PD;
7798defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7799defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007800//===----------------------------------------------------------------------===//
7801// VSHUFPS - VSHUFPD Operations
7802//===----------------------------------------------------------------------===//
7803multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7804 AVX512VLVectorVTInfo VTInfo_FP>{
7805 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7806 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7807 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007808}
7809
7810defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7811defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007812//===----------------------------------------------------------------------===//
7813// AVX-512 - Byte shift Left/Right
7814//===----------------------------------------------------------------------===//
7815
7816multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7817 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7818 def rr : AVX512<opc, MRMr,
7819 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7820 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7821 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007822 def rm : AVX512<opc, MRMm,
7823 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7824 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7825 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007826 (_.VT (bitconvert (_.LdFrag addr:$src1))),
7827 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007828}
7829
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007830multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007831 Format MRMm, string OpcodeStr, Predicate prd>{
7832 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007833 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007834 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007835 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007836 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007837 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007838 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007839 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007840 }
7841}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007842defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007843 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007844defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007845 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7846
7847
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007848multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007849 string OpcodeStr, X86VectorVTInfo _dst,
7850 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007851 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007852 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007853 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007854 [(set _dst.RC:$dst,(_dst.VT
7855 (OpNode (_src.VT _src.RC:$src1),
7856 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007857 def rm : AVX512BI<opc, MRMSrcMem,
7858 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
7859 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7860 [(set _dst.RC:$dst,(_dst.VT
7861 (OpNode (_src.VT _src.RC:$src1),
7862 (_src.VT (bitconvert
7863 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007864}
7865
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007866multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007867 string OpcodeStr, Predicate prd> {
7868 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007869 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7870 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007871 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007872 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7873 v32i8x_info>, EVEX_V256;
7874 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7875 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007876 }
7877}
7878
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007879defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007880 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007881
7882multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7883 X86VectorVTInfo _>{
7884 let Constraints = "$src1 = $dst" in {
7885 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7886 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007887 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007888 (OpNode (_.VT _.RC:$src1),
7889 (_.VT _.RC:$src2),
7890 (_.VT _.RC:$src3),
7891 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00007892 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7893 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
7894 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
7895 (OpNode (_.VT _.RC:$src1),
7896 (_.VT _.RC:$src2),
7897 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7898 (i8 imm:$src4))>,
7899 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7900 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7901 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7902 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7903 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7904 (OpNode (_.VT _.RC:$src1),
7905 (_.VT _.RC:$src2),
7906 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7907 (i8 imm:$src4))>, EVEX_B,
7908 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007909 }// Constraints = "$src1 = $dst"
7910}
7911
7912multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7913 let Predicates = [HasAVX512] in
7914 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7915 let Predicates = [HasAVX512, HasVLX] in {
7916 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7917 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7918 }
7919}
7920
7921defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7922defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7923
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007924//===----------------------------------------------------------------------===//
7925// AVX-512 - FixupImm
7926//===----------------------------------------------------------------------===//
7927
7928multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
7929 X86VectorVTInfo _>{
7930 let Constraints = "$src1 = $dst" in {
7931 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7932 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7933 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7934 (OpNode (_.VT _.RC:$src1),
7935 (_.VT _.RC:$src2),
7936 (_.IntVT _.RC:$src3),
7937 (i32 imm:$src4),
7938 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007939 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7940 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
7941 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7942 (OpNode (_.VT _.RC:$src1),
7943 (_.VT _.RC:$src2),
7944 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
7945 (i32 imm:$src4),
7946 (i32 FROUND_CURRENT))>;
7947 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7948 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7949 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7950 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7951 (OpNode (_.VT _.RC:$src1),
7952 (_.VT _.RC:$src2),
7953 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7954 (i32 imm:$src4),
7955 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007956 } // Constraints = "$src1 = $dst"
7957}
7958
7959multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
7960 SDNode OpNode, X86VectorVTInfo _>{
7961let Constraints = "$src1 = $dst" in {
7962 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7963 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007964 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007965 "$src2, $src3, {sae}, $src4",
7966 (OpNode (_.VT _.RC:$src1),
7967 (_.VT _.RC:$src2),
7968 (_.IntVT _.RC:$src3),
7969 (i32 imm:$src4),
7970 (i32 FROUND_NO_EXC))>, EVEX_B;
7971 }
7972}
7973
7974multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
7975 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
7976 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in {
7977 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7978 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7979 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7980 (OpNode (_.VT _.RC:$src1),
7981 (_.VT _.RC:$src2),
7982 (_src3VT.VT _src3VT.RC:$src3),
7983 (i32 imm:$src4),
7984 (i32 FROUND_CURRENT))>;
7985
7986 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7987 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7988 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7989 "$src2, $src3, {sae}, $src4",
7990 (OpNode (_.VT _.RC:$src1),
7991 (_.VT _.RC:$src2),
7992 (_src3VT.VT _src3VT.RC:$src3),
7993 (i32 imm:$src4),
7994 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00007995 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7996 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7997 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7998 (OpNode (_.VT _.RC:$src1),
7999 (_.VT _.RC:$src2),
8000 (_src3VT.VT (scalar_to_vector
8001 (_src3VT.ScalarLdFrag addr:$src3))),
8002 (i32 imm:$src4),
8003 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008004 }
8005}
8006
8007multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
8008 let Predicates = [HasAVX512] in
8009 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8010 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8011 AVX512AIi8Base, EVEX_4V, EVEX_V512;
8012 let Predicates = [HasAVX512, HasVLX] in {
8013 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
8014 AVX512AIi8Base, EVEX_4V, EVEX_V128;
8015 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
8016 AVX512AIi8Base, EVEX_4V, EVEX_V256;
8017 }
8018}
8019
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008020defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8021 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008022 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008023defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8024 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008025 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008026defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008027 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008028defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008029 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00008030
8031
8032
8033// Patterns used to select SSE scalar fp arithmetic instructions from
8034// either:
8035//
8036// (1) a scalar fp operation followed by a blend
8037//
8038// The effect is that the backend no longer emits unnecessary vector
8039// insert instructions immediately after SSE scalar fp instructions
8040// like addss or mulss.
8041//
8042// For example, given the following code:
8043// __m128 foo(__m128 A, __m128 B) {
8044// A[0] += B[0];
8045// return A;
8046// }
8047//
8048// Previously we generated:
8049// addss %xmm0, %xmm1
8050// movss %xmm1, %xmm0
8051//
8052// We now generate:
8053// addss %xmm1, %xmm0
8054//
8055// (2) a vector packed single/double fp operation followed by a vector insert
8056//
8057// The effect is that the backend converts the packed fp instruction
8058// followed by a vector insert into a single SSE scalar fp instruction.
8059//
8060// For example, given the following code:
8061// __m128 foo(__m128 A, __m128 B) {
8062// __m128 C = A + B;
8063// return (__m128) {c[0], a[1], a[2], a[3]};
8064// }
8065//
8066// Previously we generated:
8067// addps %xmm0, %xmm1
8068// movss %xmm1, %xmm0
8069//
8070// We now generate:
8071// addss %xmm1, %xmm0
8072
8073// TODO: Some canonicalization in lowering would simplify the number of
8074// patterns we have to try to match.
8075multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
8076 let Predicates = [HasAVX512] in {
8077 // extracted scalar math op with insert via blend
8078 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8079 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8080 FR32:$src))), (i8 1))),
8081 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8082 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8083
8084 // vector math op with insert via movss
8085 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
8086 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
8087 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8088
8089 // vector math op with insert via blend
8090 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
8091 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
8092 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8093 }
8094}
8095
8096defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
8097defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
8098defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
8099defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
8100
8101multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
8102 let Predicates = [HasAVX512] in {
8103 // extracted scalar math op with insert via movsd
8104 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8105 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8106 FR64:$src))))),
8107 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8108 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8109
8110 // extracted scalar math op with insert via blend
8111 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8112 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8113 FR64:$src))), (i8 1))),
8114 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8115 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8116
8117 // vector math op with insert via movsd
8118 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
8119 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
8120 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8121
8122 // vector math op with insert via blend
8123 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
8124 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
8125 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8126 }
8127}
8128
8129defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
8130defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
8131defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
8132defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;