blob: 67cb29362d81117cb9cb5d37b2d1bf6209a40ab2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng55d42002011-01-08 01:24:27 +000036#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/MachineBasicBlock.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineFunction.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000041#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000042#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000044#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000045#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng55d42002011-01-08 01:24:27 +000047#include "llvm/ADT/StringExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000048#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000049#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000050#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000051#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000052#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000053#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000054using namespace llvm;
55
Dale Johannesen51e28e62010-06-03 21:09:53 +000056STATISTIC(NumTailCalls, "Number of tail calls");
Evan Chengfc8475b2011-01-19 02:16:49 +000057STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Dale Johannesen51e28e62010-06-03 21:09:53 +000058
Bob Wilson703af3a2010-08-13 22:43:33 +000059// This option should go away when tail calls fully work.
60static cl::opt<bool>
61EnableARMTailCalls("arm-tail-calls", cl::Hidden,
62 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
63 cl::init(false));
64
Eric Christopher836c6242010-12-15 23:47:29 +000065cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000066EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000067 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000068 cl::init(false));
69
Evan Cheng46df4eb2010-06-16 07:35:02 +000070static cl::opt<bool>
71ARMInterworking("arm-interworking", cl::Hidden,
72 cl::desc("Enable / disable ARM interworking (for debugging only)"),
73 cl::init(true));
74
Stuart Hastingsc7315872011-04-20 16:47:52 +000075// The APCS parameter registers.
76static const unsigned GPRArgRegs[] = {
77 ARM::R0, ARM::R1, ARM::R2, ARM::R3
78};
79
Owen Andersone50ed302009-08-10 22:56:29 +000080void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
81 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000082 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000083 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000084 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
85 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000086
Owen Anderson70671842009-08-10 20:18:46 +000087 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000088 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000089 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000090 }
91
Owen Andersone50ed302009-08-10 22:56:29 +000092 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000093 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000094 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +000095 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000096 if (ElemTy != MVT::i32) {
97 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
98 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
99 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
100 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
101 }
Owen Anderson70671842009-08-10 20:18:46 +0000102 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
103 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000104 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Bob Wilson5e8b8332011-01-07 04:59:04 +0000105 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Legal);
Bob Wilsond0910c42010-04-06 22:02:24 +0000106 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
107 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000108 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000109 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
110 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
111 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000112 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
113 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000114 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
115 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
116 setTruncStoreAction(VT.getSimpleVT(),
117 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000118 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000119 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000120
121 // Promote all bit-wise operations.
122 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000123 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000124 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
125 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000126 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000127 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000128 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000129 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000130 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000131 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000132 }
Bob Wilson16330762009-09-16 00:17:28 +0000133
134 // Neon does not support vector divide/remainder operations.
135 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
136 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
137 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
138 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
139 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
140 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000141}
142
Owen Andersone50ed302009-08-10 22:56:29 +0000143void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000144 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000146}
147
Owen Andersone50ed302009-08-10 22:56:29 +0000148void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000149 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000151}
152
Chris Lattnerf0144122009-07-28 03:13:23 +0000153static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
154 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000155 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000156
Chris Lattner80ec2792009-08-02 00:34:36 +0000157 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000158}
159
Evan Chenga8e29892007-01-19 07:51:42 +0000160ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000161 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000162 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000163 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000164 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000165
Evan Chengb1df8f22007-04-27 08:15:43 +0000166 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000167 // Uses VFP for Thumb libfuncs if available.
168 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
169 // Single-precision floating-point arithmetic.
170 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
171 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
172 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
173 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Evan Chengb1df8f22007-04-27 08:15:43 +0000175 // Double-precision floating-point arithmetic.
176 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
177 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
178 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
179 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000180
Evan Chengb1df8f22007-04-27 08:15:43 +0000181 // Single-precision comparisons.
182 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
183 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
184 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
185 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
186 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
187 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
188 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
189 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000190
Evan Chengb1df8f22007-04-27 08:15:43 +0000191 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
194 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
195 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000199
Evan Chengb1df8f22007-04-27 08:15:43 +0000200 // Double-precision comparisons.
201 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
202 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
203 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
204 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
205 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
206 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
207 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
208 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000209
Evan Chengb1df8f22007-04-27 08:15:43 +0000210 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
213 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
214 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chengb1df8f22007-04-27 08:15:43 +0000219 // Floating-point to integer conversions.
220 // i64 conversions are done via library routines even when generating VFP
221 // instructions, so use the same ones.
222 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
223 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
224 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
225 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000226
Evan Chengb1df8f22007-04-27 08:15:43 +0000227 // Conversions between floating types.
228 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
229 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
230
231 // Integer to floating-point conversions.
232 // i64 conversions are done via library routines even when generating VFP
233 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000234 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
235 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000236 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
237 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
238 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
239 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
240 }
Evan Chenga8e29892007-01-19 07:51:42 +0000241 }
242
Bob Wilson2f954612009-05-22 17:38:41 +0000243 // These libcalls are not available in 32-bit.
244 setLibcallName(RTLIB::SHL_I128, 0);
245 setLibcallName(RTLIB::SRL_I128, 0);
246 setLibcallName(RTLIB::SRA_I128, 0);
247
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000248 if (Subtarget->isAAPCS_ABI()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000249 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000250 // RTABI chapter 4.1.2, Table 2
251 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
252 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
253 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
254 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
255 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
256 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
257 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
258 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
259
260 // Double-precision floating-point comparison helper functions
261 // RTABI chapter 4.1.2, Table 3
262 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
263 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
264 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
265 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
266 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
267 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
268 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
269 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
270 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
271 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
272 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
273 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
274 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
275 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
276 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
277 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
278 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
279 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
280 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
281 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
282 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
283 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
284 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
285 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
286
287 // Single-precision floating-point arithmetic helper functions
288 // RTABI chapter 4.1.2, Table 4
289 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
290 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
291 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
292 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
293 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
294 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
295 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
296 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
297
298 // Single-precision floating-point comparison helper functions
299 // RTABI chapter 4.1.2, Table 5
300 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
301 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
302 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
303 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
304 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
305 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
306 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
307 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
308 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
309 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
310 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
311 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
312 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
313 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
314 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
315 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
316 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
317 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
318 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
319 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
320 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
321 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
322 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
323 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
324
325 // Floating-point to integer conversions.
326 // RTABI chapter 4.1.2, Table 6
327 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
328 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
329 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
330 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
331 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
332 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
333 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
334 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
335 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
336 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
337 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
338 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
339 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
340 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
341 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
342 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
343
344 // Conversions between floating types.
345 // RTABI chapter 4.1.2, Table 7
346 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
347 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
348 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000349 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000350
351 // Integer to floating-point conversions.
352 // RTABI chapter 4.1.2, Table 8
353 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
354 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
355 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
356 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
357 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
358 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
359 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
360 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
361 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
362 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
363 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
364 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
365 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
366 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
367 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
368 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
369
370 // Long long helper functions
371 // RTABI chapter 4.2, Table 9
372 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
373 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
374 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
375 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
376 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
377 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
378 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
379 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
380 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
381 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
382 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
383 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
384
385 // Integer division functions
386 // RTABI chapter 4.3.1
387 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
388 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
389 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
390 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
391 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
392 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
393 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
394 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
395 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
396 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
397 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000398 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000399 }
400
David Goodwinf1daf7d2009-07-08 23:10:31 +0000401 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000403 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000405 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000407 if (!Subtarget->isFPOnlySP())
408 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000411 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000412
413 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 addDRTypeForNEON(MVT::v2f32);
415 addDRTypeForNEON(MVT::v8i8);
416 addDRTypeForNEON(MVT::v4i16);
417 addDRTypeForNEON(MVT::v2i32);
418 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000419
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 addQRTypeForNEON(MVT::v4f32);
421 addQRTypeForNEON(MVT::v2f64);
422 addQRTypeForNEON(MVT::v16i8);
423 addQRTypeForNEON(MVT::v8i16);
424 addQRTypeForNEON(MVT::v4i32);
425 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000426
Bob Wilson74dc72e2009-09-15 23:55:57 +0000427 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
428 // neither Neon nor VFP support any arithmetic operations on it.
429 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
430 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
431 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
432 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
433 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
434 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
435 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
436 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
437 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
438 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
439 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
440 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
441 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
442 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
443 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
444 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
445 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
446 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
447 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
448 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
449 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
450 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
451 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
452 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
453
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000454 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
455
Bob Wilson642b3292009-09-16 00:32:15 +0000456 // Neon does not support some operations on v1i64 and v2i64 types.
457 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000458 // Custom handling for some quad-vector types to detect VMULL.
459 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
460 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
461 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begeman7973f352011-02-11 20:53:29 +0000462 // Custom handling for some vector types to avoid expensive expansions
463 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
464 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
465 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
466 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000467 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
468 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
Cameron Zwarich3007d332011-03-29 21:41:55 +0000469 // Neon does not have single instruction SINT_TO_FP and UINT_TO_FP with
470 // a destination type that is wider than the source.
471 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
472 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000473
Bob Wilson1c3ef902011-02-07 17:43:21 +0000474 setTargetDAGCombine(ISD::INTRINSIC_VOID);
475 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson5bafff32009-06-22 23:27:02 +0000476 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
477 setTargetDAGCombine(ISD::SHL);
478 setTargetDAGCombine(ISD::SRL);
479 setTargetDAGCombine(ISD::SRA);
480 setTargetDAGCombine(ISD::SIGN_EXTEND);
481 setTargetDAGCombine(ISD::ZERO_EXTEND);
482 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000483 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000484 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000485 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson31600902010-12-21 06:43:19 +0000486 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
487 setTargetDAGCombine(ISD::STORE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000488 }
489
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000490 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000491
492 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000494
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000495 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000497
Evan Chenga8e29892007-01-19 07:51:42 +0000498 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000499 if (!Subtarget->isThumb1Only()) {
500 for (unsigned im = (unsigned)ISD::PRE_INC;
501 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setIndexedLoadAction(im, MVT::i1, Legal);
503 setIndexedLoadAction(im, MVT::i8, Legal);
504 setIndexedLoadAction(im, MVT::i16, Legal);
505 setIndexedLoadAction(im, MVT::i32, Legal);
506 setIndexedStoreAction(im, MVT::i1, Legal);
507 setIndexedStoreAction(im, MVT::i8, Legal);
508 setIndexedStoreAction(im, MVT::i16, Legal);
509 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000510 }
Evan Chenga8e29892007-01-19 07:51:42 +0000511 }
512
513 // i64 operation support.
Eric Christopher2cc40132011-04-19 18:49:19 +0000514 setOperationAction(ISD::MUL, MVT::i64, Expand);
515 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000516 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
518 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000519 }
Eric Christopher2cc40132011-04-19 18:49:19 +0000520 if (Subtarget->isThumb1Only() || !Subtarget->hasV6Ops())
521 setOperationAction(ISD::MULHS, MVT::i32, Expand);
522
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000523 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000524 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000525 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 setOperationAction(ISD::SRL, MVT::i64, Custom);
527 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000528
529 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000531 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000532 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000533 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000535
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000536 // Only ARMv6 has BSWAP.
537 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000539
Evan Chenga8e29892007-01-19 07:51:42 +0000540 // These are expanded into libcalls.
Evan Cheng1f190c82010-11-19 06:28:11 +0000541 if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000542 // v7M has a hardware divider
543 setOperationAction(ISD::SDIV, MVT::i32, Expand);
544 setOperationAction(ISD::UDIV, MVT::i32, Expand);
545 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::SREM, MVT::i32, Expand);
547 setOperationAction(ISD::UREM, MVT::i32, Expand);
548 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
549 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000550
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
552 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
553 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
554 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000555 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000556
Evan Cheng4da0c7c2011-04-08 21:37:21 +0000557 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Evan Chengfb3611d2010-05-11 07:26:32 +0000558
Evan Chenga8e29892007-01-19 07:51:42 +0000559 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000560 setOperationAction(ISD::VASTART, MVT::Other, Custom);
561 setOperationAction(ISD::VAARG, MVT::Other, Expand);
562 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
563 setOperationAction(ISD::VAEND, MVT::Other, Expand);
564 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
565 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000566 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikov5899a602011-01-24 22:38:45 +0000567 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
568 setExceptionPointerRegister(ARM::R0);
569 setExceptionSelectorRegister(ARM::R1);
570
Evan Cheng3a1588a2010-04-15 22:20:34 +0000571 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000572 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
573 // the default expansion.
574 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000575 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000576 // membarrier needs custom lowering; the rest are legal and handled
577 // normally.
578 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
579 } else {
580 // Set them all for expansion, which will force libcalls.
581 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
582 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
583 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
584 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000585 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
586 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
587 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000588 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
589 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
590 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
591 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
592 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
593 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
594 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
595 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
596 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
599 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
600 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
601 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
602 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
603 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
604 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
605 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000606 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i8, Expand);
607 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i16, Expand);
608 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
609 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i8, Expand);
610 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i16, Expand);
611 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
612 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i8, Expand);
613 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i16, Expand);
614 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
615 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i8, Expand);
616 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i16, Expand);
617 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000618 // Since the libcalls include locking, fold in the fences
619 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000620 }
621 // 64-bit versions are always libcalls (for now)
622 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000623 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000624 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
625 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
626 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
627 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
628 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
629 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000630
Evan Cheng416941d2010-11-04 05:19:35 +0000631 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000632
Eli Friedmana2c6f452010-06-26 04:36:50 +0000633 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
634 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
636 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000637 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000639
Nate Begemand1fb5832010-08-03 21:31:55 +0000640 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000641 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
642 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000643 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000644 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
645 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000646
647 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000648 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000649 if (Subtarget->isTargetDarwin()) {
650 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
651 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000652 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000653 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000654
Owen Anderson825b72b2009-08-11 20:47:22 +0000655 setOperationAction(ISD::SETCC, MVT::i32, Expand);
656 setOperationAction(ISD::SETCC, MVT::f32, Expand);
657 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000658 setOperationAction(ISD::SELECT, MVT::i32, Custom);
659 setOperationAction(ISD::SELECT, MVT::f32, Custom);
660 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
662 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
663 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000664
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
666 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
667 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
668 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
669 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000670
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000671 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::FSIN, MVT::f64, Expand);
673 setOperationAction(ISD::FSIN, MVT::f32, Expand);
674 setOperationAction(ISD::FCOS, MVT::f32, Expand);
675 setOperationAction(ISD::FCOS, MVT::f64, Expand);
676 setOperationAction(ISD::FREM, MVT::f64, Expand);
677 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000678 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
680 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000681 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::FPOW, MVT::f64, Expand);
683 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000684
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000685 // Various VFP goodness
686 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000687 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
688 if (Subtarget->hasVFP2()) {
689 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
690 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
691 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
692 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
693 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000694 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000695 if (!Subtarget->hasFP16()) {
696 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
697 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000698 }
Evan Cheng110cf482008-04-01 01:50:16 +0000699 }
Evan Chenga8e29892007-01-19 07:51:42 +0000700
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000701 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000702 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000703 setTargetDAGCombine(ISD::ADD);
704 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000705 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000706
Owen Anderson080c0922010-11-05 19:27:46 +0000707 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000708 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000709 if (Subtarget->hasNEON())
710 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000711
Evan Chenga8e29892007-01-19 07:51:42 +0000712 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000713
Evan Chengf7d87ee2010-05-21 00:43:17 +0000714 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
715 setSchedulingPreference(Sched::RegPressure);
716 else
717 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000718
Evan Cheng05219282011-01-06 06:52:41 +0000719 //// temporary - rewrite interface to use type
720 maxStoresPerMemcpy = maxStoresPerMemcpyOptSize = 1;
Evan Chengf6799392010-06-26 01:52:05 +0000721
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000722 // On ARM arguments smaller than 4 bytes are extended, so all arguments
723 // are at least 4 bytes aligned.
724 setMinStackArgumentAlignment(4);
725
Evan Chengfff606d2010-09-24 19:07:23 +0000726 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000727
728 setMinFunctionAlignment(Subtarget->isThumb() ? 1 : 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000729}
730
Andrew Trick32cec0a2011-01-19 02:35:27 +0000731// FIXME: It might make sense to define the representative register class as the
732// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
733// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
734// SPR's representative would be DPR_VFP2. This should work well if register
735// pressure tracking were modified such that a register use would increment the
736// pressure of the register class's representative and all of it's super
737// classes' representatives transitively. We have not implemented this because
738// of the difficulty prior to coalescing of modeling operand register classes
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000739// due to the common occurrence of cross class copies and subregister insertions
Andrew Trick32cec0a2011-01-19 02:35:27 +0000740// and extractions.
Evan Cheng4f6b4672010-07-21 06:09:07 +0000741std::pair<const TargetRegisterClass*, uint8_t>
742ARMTargetLowering::findRepresentativeClass(EVT VT) const{
743 const TargetRegisterClass *RRC = 0;
744 uint8_t Cost = 1;
745 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000746 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000747 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000748 // Use DPR as representative register class for all floating point
749 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
750 // the cost is 1 for both f32 and f64.
751 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000752 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000753 RRC = ARM::DPRRegisterClass;
Andrew Trick32cec0a2011-01-19 02:35:27 +0000754 // When NEON is used for SP, only half of the register file is available
755 // because operations that define both SP and DP results will be constrained
756 // to the VFP2 class (D0-D15). We currently model this constraint prior to
757 // coalescing by double-counting the SP regs. See the FIXME above.
758 if (Subtarget->useNEONForSinglePrecisionFP())
759 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000760 break;
761 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
762 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000763 RRC = ARM::DPRRegisterClass;
764 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000765 break;
766 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000767 RRC = ARM::DPRRegisterClass;
768 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000769 break;
770 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000771 RRC = ARM::DPRRegisterClass;
772 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000773 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000774 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000775 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000776}
777
Evan Chenga8e29892007-01-19 07:51:42 +0000778const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
779 switch (Opcode) {
780 default: return 0;
781 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Cheng53519f02011-01-21 18:55:51 +0000782 case ARMISD::WrapperDYN: return "ARMISD::WrapperDYN";
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000783 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Chenga8e29892007-01-19 07:51:42 +0000784 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
785 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000786 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000787 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
788 case ARMISD::tCALL: return "ARMISD::tCALL";
789 case ARMISD::BRCOND: return "ARMISD::BRCOND";
790 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000791 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000792 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
793 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
794 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000795 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000796 case ARMISD::CMPFP: return "ARMISD::CMPFP";
797 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000798 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000799 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
800 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000801
Jim Grosbach3482c802010-01-18 19:58:49 +0000802 case ARMISD::RBIT: return "ARMISD::RBIT";
803
Bob Wilson76a312b2010-03-19 22:51:32 +0000804 case ARMISD::FTOSI: return "ARMISD::FTOSI";
805 case ARMISD::FTOUI: return "ARMISD::FTOUI";
806 case ARMISD::SITOF: return "ARMISD::SITOF";
807 case ARMISD::UITOF: return "ARMISD::UITOF";
808
Evan Chenga8e29892007-01-19 07:51:42 +0000809 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
810 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
811 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000812
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000813 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
814 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000815
Evan Chengc5942082009-10-28 06:55:03 +0000816 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
817 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000818 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000819
Dale Johannesen51e28e62010-06-03 21:09:53 +0000820 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000821
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000822 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000823
Evan Cheng86198642009-08-07 00:34:42 +0000824 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
825
Jim Grosbach3728e962009-12-10 00:11:09 +0000826 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000827 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000828
Evan Chengdfed19f2010-11-03 06:34:55 +0000829 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
830
Bob Wilson5bafff32009-06-22 23:27:02 +0000831 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000832 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000833 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000834 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
835 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000836 case ARMISD::VCGEU: return "ARMISD::VCGEU";
837 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000838 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
839 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000840 case ARMISD::VCGTU: return "ARMISD::VCGTU";
841 case ARMISD::VTST: return "ARMISD::VTST";
842
843 case ARMISD::VSHL: return "ARMISD::VSHL";
844 case ARMISD::VSHRs: return "ARMISD::VSHRs";
845 case ARMISD::VSHRu: return "ARMISD::VSHRu";
846 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
847 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
848 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
849 case ARMISD::VSHRN: return "ARMISD::VSHRN";
850 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
851 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
852 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
853 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
854 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
855 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
856 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
857 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
858 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
859 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
860 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
861 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
862 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
863 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000864 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000865 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000866 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000867 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000868 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000869 case ARMISD::VREV64: return "ARMISD::VREV64";
870 case ARMISD::VREV32: return "ARMISD::VREV32";
871 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000872 case ARMISD::VZIP: return "ARMISD::VZIP";
873 case ARMISD::VUZP: return "ARMISD::VUZP";
874 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendling69a05a72011-03-14 23:02:38 +0000875 case ARMISD::VTBL1: return "ARMISD::VTBL1";
876 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000877 case ARMISD::VMULLs: return "ARMISD::VMULLs";
878 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000879 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000880 case ARMISD::FMAX: return "ARMISD::FMAX";
881 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000882 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +0000883 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
884 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000885 case ARMISD::VBSL: return "ARMISD::VBSL";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000886 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
887 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
888 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson1c3ef902011-02-07 17:43:21 +0000889 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
890 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
891 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
892 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
893 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
894 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
895 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
896 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
897 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
898 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
899 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
900 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
901 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
902 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
903 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
904 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
905 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Chenga8e29892007-01-19 07:51:42 +0000906 }
907}
908
Evan Cheng06b666c2010-05-15 02:18:07 +0000909/// getRegClassFor - Return the register class that should be used for the
910/// specified value type.
911TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
912 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
913 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
914 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000915 if (Subtarget->hasNEON()) {
916 if (VT == MVT::v4i64)
917 return ARM::QQPRRegisterClass;
918 else if (VT == MVT::v8i64)
919 return ARM::QQQQPRRegisterClass;
920 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000921 return TargetLowering::getRegClassFor(VT);
922}
923
Eric Christopherab695882010-07-21 22:26:11 +0000924// Create a fast isel object.
925FastISel *
926ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
927 return ARM::createFastISel(funcInfo);
928}
929
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000930/// getMaximalGlobalOffset - Returns the maximal possible offset which can
931/// be used for loads / stores from the global.
932unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
933 return (Subtarget->isThumb1Only() ? 127 : 4095);
934}
935
Evan Cheng1cc39842010-05-20 23:26:43 +0000936Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000937 unsigned NumVals = N->getNumValues();
938 if (!NumVals)
939 return Sched::RegPressure;
940
941 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000942 EVT VT = N->getValueType(i);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000943 if (VT == MVT::Glue || VT == MVT::Other)
Evan Chengd7e473c2010-10-29 18:07:31 +0000944 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000945 if (VT.isFloatingPoint() || VT.isVector())
946 return Sched::Latency;
947 }
Evan Chengc10f5432010-05-28 23:25:23 +0000948
949 if (!N->isMachineOpcode())
950 return Sched::RegPressure;
951
952 // Load are scheduled for latency even if there instruction itinerary
953 // is not available.
954 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
955 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000956
957 if (TID.getNumDefs() == 0)
958 return Sched::RegPressure;
959 if (!Itins->isEmpty() &&
960 Itins->getOperandCycle(TID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000961 return Sched::Latency;
962
Evan Cheng1cc39842010-05-20 23:26:43 +0000963 return Sched::RegPressure;
964}
965
Evan Chenga8e29892007-01-19 07:51:42 +0000966//===----------------------------------------------------------------------===//
967// Lowering Code
968//===----------------------------------------------------------------------===//
969
Evan Chenga8e29892007-01-19 07:51:42 +0000970/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
971static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
972 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000973 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000974 case ISD::SETNE: return ARMCC::NE;
975 case ISD::SETEQ: return ARMCC::EQ;
976 case ISD::SETGT: return ARMCC::GT;
977 case ISD::SETGE: return ARMCC::GE;
978 case ISD::SETLT: return ARMCC::LT;
979 case ISD::SETLE: return ARMCC::LE;
980 case ISD::SETUGT: return ARMCC::HI;
981 case ISD::SETUGE: return ARMCC::HS;
982 case ISD::SETULT: return ARMCC::LO;
983 case ISD::SETULE: return ARMCC::LS;
984 }
985}
986
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000987/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
988static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000989 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000990 CondCode2 = ARMCC::AL;
991 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000992 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000993 case ISD::SETEQ:
994 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
995 case ISD::SETGT:
996 case ISD::SETOGT: CondCode = ARMCC::GT; break;
997 case ISD::SETGE:
998 case ISD::SETOGE: CondCode = ARMCC::GE; break;
999 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001000 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +00001001 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1002 case ISD::SETO: CondCode = ARMCC::VC; break;
1003 case ISD::SETUO: CondCode = ARMCC::VS; break;
1004 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1005 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1006 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1007 case ISD::SETLT:
1008 case ISD::SETULT: CondCode = ARMCC::LT; break;
1009 case ISD::SETLE:
1010 case ISD::SETULE: CondCode = ARMCC::LE; break;
1011 case ISD::SETNE:
1012 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1013 }
Evan Chenga8e29892007-01-19 07:51:42 +00001014}
1015
Bob Wilson1f595bb2009-04-17 19:07:39 +00001016//===----------------------------------------------------------------------===//
1017// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +00001018//===----------------------------------------------------------------------===//
1019
1020#include "ARMGenCallingConv.inc"
1021
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001022/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1023/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001024CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001025 bool Return,
1026 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001027 switch (CC) {
1028 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001029 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001030 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +00001031 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +00001032 if (!Subtarget->isAAPCS_ABI())
1033 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1034 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1035 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1036 }
1037 // Fallthrough
1038 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001039 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +00001040 if (!Subtarget->isAAPCS_ABI())
1041 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1042 else if (Subtarget->hasVFP2() &&
1043 FloatABIType == FloatABI::Hard && !isVarArg)
1044 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1045 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1046 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001047 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +00001048 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001049 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001050 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001051 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001052 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001053 }
1054}
1055
Dan Gohman98ca4f22009-08-05 01:29:28 +00001056/// LowerCallResult - Lower the result values of a call into the
1057/// appropriate copies out of appropriate physical registers.
1058SDValue
1059ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001060 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001061 const SmallVectorImpl<ISD::InputArg> &Ins,
1062 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001063 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001064
Bob Wilson1f595bb2009-04-17 19:07:39 +00001065 // Assign locations to each value returned by this call.
1066 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001067 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001068 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001069 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001070 CCAssignFnForNode(CallConv, /* Return*/ true,
1071 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001072
1073 // Copy all of the result registers out of their specified physreg.
1074 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1075 CCValAssign VA = RVLocs[i];
1076
Bob Wilson80915242009-04-25 00:33:20 +00001077 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001078 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001079 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001080 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001081 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001082 Chain = Lo.getValue(1);
1083 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001084 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001085 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001086 InFlag);
1087 Chain = Hi.getValue(1);
1088 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001089 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001090
Owen Anderson825b72b2009-08-11 20:47:22 +00001091 if (VA.getLocVT() == MVT::v2f64) {
1092 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1093 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1094 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001095
1096 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001098 Chain = Lo.getValue(1);
1099 InFlag = Lo.getValue(2);
1100 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001101 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001102 Chain = Hi.getValue(1);
1103 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001104 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001105 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1106 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001107 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001108 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001109 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1110 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001111 Chain = Val.getValue(1);
1112 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001113 }
Bob Wilson80915242009-04-25 00:33:20 +00001114
1115 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001116 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001117 case CCValAssign::Full: break;
1118 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001119 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001120 break;
1121 }
1122
Dan Gohman98ca4f22009-08-05 01:29:28 +00001123 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001124 }
1125
Dan Gohman98ca4f22009-08-05 01:29:28 +00001126 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001127}
1128
Bob Wilsondee46d72009-04-17 20:35:10 +00001129/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001130SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001131ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1132 SDValue StackPtr, SDValue Arg,
1133 DebugLoc dl, SelectionDAG &DAG,
1134 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001135 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001136 unsigned LocMemOffset = VA.getLocMemOffset();
1137 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1138 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001139 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001140 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001141 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001142}
1143
Dan Gohman98ca4f22009-08-05 01:29:28 +00001144void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001145 SDValue Chain, SDValue &Arg,
1146 RegsToPassVector &RegsToPass,
1147 CCValAssign &VA, CCValAssign &NextVA,
1148 SDValue &StackPtr,
1149 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001150 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001151
Jim Grosbache5165492009-11-09 00:11:35 +00001152 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001153 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001154 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1155
1156 if (NextVA.isRegLoc())
1157 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1158 else {
1159 assert(NextVA.isMemLoc());
1160 if (StackPtr.getNode() == 0)
1161 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1162
Dan Gohman98ca4f22009-08-05 01:29:28 +00001163 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1164 dl, DAG, NextVA,
1165 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001166 }
1167}
1168
Dan Gohman98ca4f22009-08-05 01:29:28 +00001169/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001170/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1171/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001172SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001173ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001174 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001175 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001176 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001177 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001178 const SmallVectorImpl<ISD::InputArg> &Ins,
1179 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001180 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001181 MachineFunction &MF = DAG.getMachineFunction();
1182 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1183 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001184 // Temporarily disable tail calls so things don't break.
1185 if (!EnableARMTailCalls)
1186 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001187 if (isTailCall) {
1188 // Check if it's really possible to do a tail call.
1189 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1190 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001191 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001192 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1193 // detected sibcalls.
1194 if (isTailCall) {
1195 ++NumTailCalls;
1196 IsSibCall = true;
1197 }
1198 }
Evan Chenga8e29892007-01-19 07:51:42 +00001199
Bob Wilson1f595bb2009-04-17 19:07:39 +00001200 // Analyze operands of the call, assigning locations to each operand.
1201 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001202 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1203 *DAG.getContext());
Stuart Hastingsc7315872011-04-20 16:47:52 +00001204 CCInfo.setCallOrPrologue(Call);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001205 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001206 CCAssignFnForNode(CallConv, /* Return*/ false,
1207 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001208
Bob Wilson1f595bb2009-04-17 19:07:39 +00001209 // Get a count of how many bytes are to be pushed on the stack.
1210 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001211
Dale Johannesen51e28e62010-06-03 21:09:53 +00001212 // For tail calls, memory operands are available in our caller's stack.
1213 if (IsSibCall)
1214 NumBytes = 0;
1215
Evan Chenga8e29892007-01-19 07:51:42 +00001216 // Adjust the stack pointer for the new arguments...
1217 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001218 if (!IsSibCall)
1219 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001220
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001221 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001222
Bob Wilson5bafff32009-06-22 23:27:02 +00001223 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001224 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001225
Bob Wilson1f595bb2009-04-17 19:07:39 +00001226 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001227 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001228 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1229 i != e;
1230 ++i, ++realArgIdx) {
1231 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001232 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001233 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001234 bool isByVal = Flags.isByVal();
Evan Chenga8e29892007-01-19 07:51:42 +00001235
Bob Wilson1f595bb2009-04-17 19:07:39 +00001236 // Promote the value if needed.
1237 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001238 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001239 case CCValAssign::Full: break;
1240 case CCValAssign::SExt:
1241 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1242 break;
1243 case CCValAssign::ZExt:
1244 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1245 break;
1246 case CCValAssign::AExt:
1247 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1248 break;
1249 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001250 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001251 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001252 }
1253
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001254 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001255 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001256 if (VA.getLocVT() == MVT::v2f64) {
1257 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1258 DAG.getConstant(0, MVT::i32));
1259 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1260 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001261
Dan Gohman98ca4f22009-08-05 01:29:28 +00001262 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001263 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1264
1265 VA = ArgLocs[++i]; // skip ahead to next loc
1266 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001267 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001268 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1269 } else {
1270 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001271
Dan Gohman98ca4f22009-08-05 01:29:28 +00001272 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1273 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001274 }
1275 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001276 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001277 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001278 }
1279 } else if (VA.isRegLoc()) {
1280 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastingsc7315872011-04-20 16:47:52 +00001281 } else if (isByVal) {
1282 assert(VA.isMemLoc());
1283 unsigned offset = 0;
1284
1285 // True if this byval aggregate will be split between registers
1286 // and memory.
1287 if (CCInfo.isFirstByValRegValid()) {
1288 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1289 unsigned int i, j;
1290 for (i = 0, j = CCInfo.getFirstByValReg(); j < ARM::R4; i++, j++) {
1291 SDValue Const = DAG.getConstant(4*i, MVT::i32);
1292 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
1293 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
1294 MachinePointerInfo(),
1295 false, false, 0);
1296 MemOpChains.push_back(Load.getValue(1));
1297 RegsToPass.push_back(std::make_pair(j, Load));
1298 }
1299 offset = ARM::R4 - CCInfo.getFirstByValReg();
1300 CCInfo.clearFirstByValReg();
1301 }
1302
1303 unsigned LocMemOffset = VA.getLocMemOffset();
1304 SDValue StkPtrOff = DAG.getIntPtrConstant(LocMemOffset);
1305 SDValue Dst = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
1306 StkPtrOff);
1307 SDValue SrcOffset = DAG.getIntPtrConstant(4*offset);
1308 SDValue Src = DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg, SrcOffset);
1309 SDValue SizeNode = DAG.getConstant(Flags.getByValSize() - 4*offset,
1310 MVT::i32);
1311 MemOpChains.push_back(DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode,
1312 Flags.getByValAlign(),
1313 /*isVolatile=*/false,
1314 /*AlwaysInline=*/false,
1315 MachinePointerInfo(0),
1316 MachinePointerInfo(0)));
1317
1318 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001319 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001320
Dan Gohman98ca4f22009-08-05 01:29:28 +00001321 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1322 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001323 }
Evan Chenga8e29892007-01-19 07:51:42 +00001324 }
1325
1326 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001328 &MemOpChains[0], MemOpChains.size());
1329
1330 // Build a sequence of copy-to-reg nodes chained together with token chain
1331 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001332 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001333 // Tail call byval lowering might overwrite argument registers so in case of
1334 // tail call optimization the copies to registers are lowered later.
1335 if (!isTailCall)
1336 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1337 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1338 RegsToPass[i].second, InFlag);
1339 InFlag = Chain.getValue(1);
1340 }
Evan Chenga8e29892007-01-19 07:51:42 +00001341
Dale Johannesen51e28e62010-06-03 21:09:53 +00001342 // For tail calls lower the arguments to the 'real' stack slot.
1343 if (isTailCall) {
1344 // Force all the incoming stack arguments to be loaded from the stack
1345 // before any new outgoing arguments are stored to the stack, because the
1346 // outgoing stack slots may alias the incoming argument stack slots, and
1347 // the alias isn't otherwise explicit. This is slightly more conservative
1348 // than necessary, because it means that each store effectively depends
1349 // on every argument instead of just those arguments it would clobber.
1350
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001351 // Do not flag preceding copytoreg stuff together with the following stuff.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001352 InFlag = SDValue();
1353 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1354 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1355 RegsToPass[i].second, InFlag);
1356 InFlag = Chain.getValue(1);
1357 }
1358 InFlag =SDValue();
1359 }
1360
Bill Wendling056292f2008-09-16 21:48:12 +00001361 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1362 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1363 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001364 bool isDirect = false;
1365 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001366 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001367 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001368
1369 if (EnableARMLongCalls) {
1370 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1371 && "long-calls with non-static relocation model!");
1372 // Handle a global address or an external symbol. If it's not one of
1373 // those, the target's already in a register, so we don't need to do
1374 // anything extra.
1375 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001376 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001377 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001378 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbache7b52522010-04-14 22:28:31 +00001379 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1380 ARMPCLabelIndex,
1381 ARMCP::CPValue, 0);
1382 // Get the address of the callee into a register
1383 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1384 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1385 Callee = DAG.getLoad(getPointerTy(), dl,
1386 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001387 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001388 false, false, 0);
1389 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1390 const char *Sym = S->getSymbol();
1391
1392 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001393 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbache7b52522010-04-14 22:28:31 +00001394 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1395 Sym, ARMPCLabelIndex, 0);
1396 // Get the address of the callee into a register
1397 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1398 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1399 Callee = DAG.getLoad(getPointerTy(), dl,
1400 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001401 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001402 false, false, 0);
1403 }
1404 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001405 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001406 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001407 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001408 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001409 getTargetMachine().getRelocationModel() != Reloc::Static;
1410 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001411 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001412 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001413 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001414 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001415 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001416 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001417 ARMPCLabelIndex,
1418 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001419 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001420 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001421 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001422 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001423 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001424 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001425 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001426 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001427 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001428 } else {
1429 // On ELF targets for PIC code, direct calls should go through the PLT
1430 unsigned OpFlags = 0;
1431 if (Subtarget->isTargetELF() &&
1432 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1433 OpFlags = ARMII::MO_PLT;
1434 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1435 }
Bill Wendling056292f2008-09-16 21:48:12 +00001436 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001437 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001438 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001439 getTargetMachine().getRelocationModel() != Reloc::Static;
1440 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001441 // tBX takes a register source operand.
1442 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001443 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001444 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001445 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001446 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001447 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001448 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001449 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001450 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001451 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001452 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001453 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001454 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001455 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001456 } else {
1457 unsigned OpFlags = 0;
1458 // On ELF targets for PIC code, direct calls should go through the PLT
1459 if (Subtarget->isTargetELF() &&
1460 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1461 OpFlags = ARMII::MO_PLT;
1462 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1463 }
Evan Chenga8e29892007-01-19 07:51:42 +00001464 }
1465
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001466 // FIXME: handle tail calls differently.
1467 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001468 if (Subtarget->isThumb()) {
1469 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001470 CallOpc = ARMISD::CALL_NOLINK;
1471 else
1472 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1473 } else {
1474 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001475 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1476 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001477 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001478
Dan Gohman475871a2008-07-27 21:46:04 +00001479 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001480 Ops.push_back(Chain);
1481 Ops.push_back(Callee);
1482
1483 // Add argument registers to the end of the list so that they are known live
1484 // into the call.
1485 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1486 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1487 RegsToPass[i].second.getValueType()));
1488
Gabor Greifba36cb52008-08-28 21:40:38 +00001489 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001490 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001491
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001492 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001493 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001494 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001495
Duncan Sands4bdcb612008-07-02 17:40:58 +00001496 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001497 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001498 InFlag = Chain.getValue(1);
1499
Chris Lattnere563bbc2008-10-11 22:08:30 +00001500 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1501 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001502 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001503 InFlag = Chain.getValue(1);
1504
Bob Wilson1f595bb2009-04-17 19:07:39 +00001505 // Handle result values, copying them out of physregs into vregs that we
1506 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001507 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1508 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001509}
1510
Stuart Hastingsf222e592011-02-28 17:17:53 +00001511/// HandleByVal - Every parameter *after* a byval parameter is passed
Stuart Hastingsc7315872011-04-20 16:47:52 +00001512/// on the stack. Remember the next parameter register to allocate,
1513/// and then confiscate the rest of the parameter registers to insure
Stuart Hastingsf222e592011-02-28 17:17:53 +00001514/// this.
1515void
Stuart Hastingsc7315872011-04-20 16:47:52 +00001516llvm::ARMTargetLowering::HandleByVal(CCState *State, unsigned &size) const {
1517 unsigned reg = State->AllocateReg(GPRArgRegs, 4);
1518 assert((State->getCallOrPrologue() == Prologue ||
1519 State->getCallOrPrologue() == Call) &&
1520 "unhandled ParmContext");
1521 if ((!State->isFirstByValRegValid()) &&
1522 (ARM::R0 <= reg) && (reg <= ARM::R3)) {
1523 State->setFirstByValReg(reg);
1524 // At a call site, a byval parameter that is split between
1525 // registers and memory needs its size truncated here. In a
1526 // function prologue, such byval parameters are reassembled in
1527 // memory, and are not truncated.
1528 if (State->getCallOrPrologue() == Call) {
1529 unsigned excess = 4 * (ARM::R4 - reg);
1530 assert(size >= excess && "expected larger existing stack allocation");
1531 size -= excess;
1532 }
1533 }
1534 // Confiscate any remaining parameter registers to preclude their
1535 // assignment to subsequent parameters.
1536 while (State->AllocateReg(GPRArgRegs, 4))
1537 ;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001538}
1539
Dale Johannesen51e28e62010-06-03 21:09:53 +00001540/// MatchingStackOffset - Return true if the given stack call argument is
1541/// already available in the same position (relatively) of the caller's
1542/// incoming argument stack.
1543static
1544bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1545 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1546 const ARMInstrInfo *TII) {
1547 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1548 int FI = INT_MAX;
1549 if (Arg.getOpcode() == ISD::CopyFromReg) {
1550 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001551 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesen51e28e62010-06-03 21:09:53 +00001552 return false;
1553 MachineInstr *Def = MRI->getVRegDef(VR);
1554 if (!Def)
1555 return false;
1556 if (!Flags.isByVal()) {
1557 if (!TII->isLoadFromStackSlot(Def, FI))
1558 return false;
1559 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001560 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001561 }
1562 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1563 if (Flags.isByVal())
1564 // ByVal argument is passed in as a pointer but it's now being
1565 // dereferenced. e.g.
1566 // define @foo(%struct.X* %A) {
1567 // tail call @bar(%struct.X* byval %A)
1568 // }
1569 return false;
1570 SDValue Ptr = Ld->getBasePtr();
1571 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1572 if (!FINode)
1573 return false;
1574 FI = FINode->getIndex();
1575 } else
1576 return false;
1577
1578 assert(FI != INT_MAX);
1579 if (!MFI->isFixedObjectIndex(FI))
1580 return false;
1581 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1582}
1583
1584/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1585/// for tail call optimization. Targets which want to do tail call
1586/// optimization should implement this function.
1587bool
1588ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1589 CallingConv::ID CalleeCC,
1590 bool isVarArg,
1591 bool isCalleeStructRet,
1592 bool isCallerStructRet,
1593 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001594 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001595 const SmallVectorImpl<ISD::InputArg> &Ins,
1596 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001597 const Function *CallerF = DAG.getMachineFunction().getFunction();
1598 CallingConv::ID CallerCC = CallerF->getCallingConv();
1599 bool CCMatch = CallerCC == CalleeCC;
1600
1601 // Look for obvious safe cases to perform tail call optimization that do not
1602 // require ABI changes. This is what gcc calls sibcall.
1603
Jim Grosbach7616b642010-06-16 23:45:49 +00001604 // Do not sibcall optimize vararg calls unless the call site is not passing
1605 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001606 if (isVarArg && !Outs.empty())
1607 return false;
1608
1609 // Also avoid sibcall optimization if either caller or callee uses struct
1610 // return semantics.
1611 if (isCalleeStructRet || isCallerStructRet)
1612 return false;
1613
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001614 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001615 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001616 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1617 // LR. This means if we need to reload LR, it takes an extra instructions,
1618 // which outweighs the value of the tail call; but here we don't know yet
1619 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001620 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001621 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001622
1623 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1624 // but we need to make sure there are enough registers; the only valid
1625 // registers are the 4 used for parameters. We don't currently do this
1626 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001627 if (Subtarget->isThumb1Only())
1628 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001629
Dale Johannesen51e28e62010-06-03 21:09:53 +00001630 // If the calling conventions do not match, then we'd better make sure the
1631 // results are returned in the same way as what the caller expects.
1632 if (!CCMatch) {
1633 SmallVector<CCValAssign, 16> RVLocs1;
1634 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1635 RVLocs1, *DAG.getContext());
1636 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1637
1638 SmallVector<CCValAssign, 16> RVLocs2;
1639 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1640 RVLocs2, *DAG.getContext());
1641 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1642
1643 if (RVLocs1.size() != RVLocs2.size())
1644 return false;
1645 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1646 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1647 return false;
1648 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1649 return false;
1650 if (RVLocs1[i].isRegLoc()) {
1651 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1652 return false;
1653 } else {
1654 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1655 return false;
1656 }
1657 }
1658 }
1659
1660 // If the callee takes no arguments then go on to check the results of the
1661 // call.
1662 if (!Outs.empty()) {
1663 // Check if stack adjustment is needed. For now, do not do this if any
1664 // argument is passed on the stack.
1665 SmallVector<CCValAssign, 16> ArgLocs;
1666 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1667 ArgLocs, *DAG.getContext());
1668 CCInfo.AnalyzeCallOperands(Outs,
1669 CCAssignFnForNode(CalleeCC, false, isVarArg));
1670 if (CCInfo.getNextStackOffset()) {
1671 MachineFunction &MF = DAG.getMachineFunction();
1672
1673 // Check if the arguments are already laid out in the right way as
1674 // the caller's fixed stack objects.
1675 MachineFrameInfo *MFI = MF.getFrameInfo();
1676 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1677 const ARMInstrInfo *TII =
1678 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001679 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1680 i != e;
1681 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001682 CCValAssign &VA = ArgLocs[i];
1683 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001684 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001685 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001686 if (VA.getLocInfo() == CCValAssign::Indirect)
1687 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001688 if (VA.needsCustom()) {
1689 // f64 and vector types are split into multiple registers or
1690 // register/stack-slot combinations. The types will not match
1691 // the registers; give up on memory f64 refs until we figure
1692 // out what to do about this.
1693 if (!VA.isRegLoc())
1694 return false;
1695 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001696 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001697 if (RegVT == MVT::v2f64) {
1698 if (!ArgLocs[++i].isRegLoc())
1699 return false;
1700 if (!ArgLocs[++i].isRegLoc())
1701 return false;
1702 }
1703 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001704 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1705 MFI, MRI, TII))
1706 return false;
1707 }
1708 }
1709 }
1710 }
1711
1712 return true;
1713}
1714
Dan Gohman98ca4f22009-08-05 01:29:28 +00001715SDValue
1716ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001717 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001718 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001719 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001720 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001721
Bob Wilsondee46d72009-04-17 20:35:10 +00001722 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001723 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001724
Bob Wilsondee46d72009-04-17 20:35:10 +00001725 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001726 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1727 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001728
Dan Gohman98ca4f22009-08-05 01:29:28 +00001729 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001730 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1731 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001732
1733 // If this is the first return lowered for this function, add
1734 // the regs to the liveout set for the function.
1735 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1736 for (unsigned i = 0; i != RVLocs.size(); ++i)
1737 if (RVLocs[i].isRegLoc())
1738 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001739 }
1740
Bob Wilson1f595bb2009-04-17 19:07:39 +00001741 SDValue Flag;
1742
1743 // Copy the result values into the output registers.
1744 for (unsigned i = 0, realRVLocIdx = 0;
1745 i != RVLocs.size();
1746 ++i, ++realRVLocIdx) {
1747 CCValAssign &VA = RVLocs[i];
1748 assert(VA.isRegLoc() && "Can only return in registers!");
1749
Dan Gohmanc9403652010-07-07 15:54:55 +00001750 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001751
1752 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001753 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001754 case CCValAssign::Full: break;
1755 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001756 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001757 break;
1758 }
1759
Bob Wilson1f595bb2009-04-17 19:07:39 +00001760 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001761 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001762 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001763 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1764 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001765 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001766 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001767
1768 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1769 Flag = Chain.getValue(1);
1770 VA = RVLocs[++i]; // skip ahead to next loc
1771 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1772 HalfGPRs.getValue(1), Flag);
1773 Flag = Chain.getValue(1);
1774 VA = RVLocs[++i]; // skip ahead to next loc
1775
1776 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001777 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1778 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001779 }
1780 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1781 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001782 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001783 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001784 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001785 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001786 VA = RVLocs[++i]; // skip ahead to next loc
1787 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1788 Flag);
1789 } else
1790 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1791
Bob Wilsondee46d72009-04-17 20:35:10 +00001792 // Guarantee that all emitted copies are
1793 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001794 Flag = Chain.getValue(1);
1795 }
1796
1797 SDValue result;
1798 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001799 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001800 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001801 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001802
1803 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001804}
1805
Evan Cheng3d2125c2010-11-30 23:55:39 +00001806bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N) const {
1807 if (N->getNumValues() != 1)
1808 return false;
1809 if (!N->hasNUsesOfValue(1, 0))
1810 return false;
1811
1812 unsigned NumCopies = 0;
1813 SDNode* Copies[2];
1814 SDNode *Use = *N->use_begin();
1815 if (Use->getOpcode() == ISD::CopyToReg) {
1816 Copies[NumCopies++] = Use;
1817 } else if (Use->getOpcode() == ARMISD::VMOVRRD) {
1818 // f64 returned in a pair of GPRs.
1819 for (SDNode::use_iterator UI = Use->use_begin(), UE = Use->use_end();
1820 UI != UE; ++UI) {
1821 if (UI->getOpcode() != ISD::CopyToReg)
1822 return false;
1823 Copies[UI.getUse().getResNo()] = *UI;
1824 ++NumCopies;
1825 }
1826 } else if (Use->getOpcode() == ISD::BITCAST) {
1827 // f32 returned in a single GPR.
1828 if (!Use->hasNUsesOfValue(1, 0))
1829 return false;
1830 Use = *Use->use_begin();
1831 if (Use->getOpcode() != ISD::CopyToReg || !Use->hasNUsesOfValue(1, 0))
1832 return false;
1833 Copies[NumCopies++] = Use;
1834 } else {
1835 return false;
1836 }
1837
1838 if (NumCopies != 1 && NumCopies != 2)
1839 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001840
1841 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001842 for (unsigned i = 0; i < NumCopies; ++i) {
1843 SDNode *Copy = Copies[i];
1844 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
1845 UI != UE; ++UI) {
1846 if (UI->getOpcode() == ISD::CopyToReg) {
1847 SDNode *Use = *UI;
1848 if (Use == Copies[0] || Use == Copies[1])
1849 continue;
1850 return false;
1851 }
1852 if (UI->getOpcode() != ARMISD::RET_FLAG)
1853 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001854 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001855 }
1856 }
1857
Evan Cheng1bf891a2010-12-01 22:59:46 +00001858 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001859}
1860
Evan Cheng485fafc2011-03-21 01:19:09 +00001861bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1862 if (!EnableARMTailCalls)
1863 return false;
1864
1865 if (!CI->isTailCall())
1866 return false;
1867
1868 return !Subtarget->isThumb1Only();
1869}
1870
Bob Wilsonb62d2572009-11-03 00:02:05 +00001871// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1872// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1873// one of the above mentioned nodes. It has to be wrapped because otherwise
1874// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1875// be used to form addressing mode. These wrapped nodes will be selected
1876// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001877static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001878 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001879 // FIXME there is no actual debug info here
1880 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001881 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001882 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001883 if (CP->isMachineConstantPoolEntry())
1884 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1885 CP->getAlignment());
1886 else
1887 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1888 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001889 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001890}
1891
Jim Grosbache1102ca2010-07-19 17:20:38 +00001892unsigned ARMTargetLowering::getJumpTableEncoding() const {
1893 return MachineJumpTableInfo::EK_Inline;
1894}
1895
Dan Gohmand858e902010-04-17 15:26:15 +00001896SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1897 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001898 MachineFunction &MF = DAG.getMachineFunction();
1899 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1900 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001901 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001902 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001903 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001904 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1905 SDValue CPAddr;
1906 if (RelocM == Reloc::Static) {
1907 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1908 } else {
1909 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001910 ARMPCLabelIndex = AFI->createPICLabelUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001911 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1912 ARMCP::CPBlockAddress,
1913 PCAdj);
1914 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1915 }
1916 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1917 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001918 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001919 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001920 if (RelocM == Reloc::Static)
1921 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001922 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001923 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001924}
1925
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001926// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001927SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001928ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001929 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001930 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001931 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001932 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001933 MachineFunction &MF = DAG.getMachineFunction();
1934 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001935 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001936 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001937 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001938 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001939 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001940 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001941 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001942 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001943 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001944 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001945
Evan Chenge7e0d622009-11-06 22:24:13 +00001946 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001947 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001948
1949 // call __tls_get_addr.
1950 ArgListTy Args;
1951 ArgListEntry Entry;
1952 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001953 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001954 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001955 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001956 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001957 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1958 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001959 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001960 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001961 return CallResult.first;
1962}
1963
1964// Lower ISD::GlobalTLSAddress using the "initial exec" or
1965// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001966SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001967ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001968 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001969 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001970 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001971 SDValue Offset;
1972 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001973 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001974 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001975 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001976
Chris Lattner4fb63d02009-07-15 04:12:33 +00001977 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001978 MachineFunction &MF = DAG.getMachineFunction();
1979 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001980 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge7e0d622009-11-06 22:24:13 +00001981 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001982 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1983 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001984 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001985 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001986 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001987 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001988 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001989 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001990 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001991 Chain = Offset.getValue(1);
1992
Evan Chenge7e0d622009-11-06 22:24:13 +00001993 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001994 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001995
Evan Cheng9eda6892009-10-31 03:39:36 +00001996 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001997 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001998 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001999 } else {
2000 // local exec model
Jim Grosbach3a2429a2010-11-09 21:36:17 +00002001 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002002 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002003 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00002004 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002005 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002006 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002007 }
2008
2009 // The address of the thread local variable is the add of the thread
2010 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002011 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002012}
2013
Dan Gohman475871a2008-07-27 21:46:04 +00002014SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002015ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002016 // TODO: implement the "local dynamic" model
2017 assert(Subtarget->isTargetELF() &&
2018 "TLS not implemented for non-ELF targets");
2019 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
2020 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
2021 // otherwise use the "Local Exec" TLS Model
2022 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
2023 return LowerToTLSGeneralDynamicModel(GA, DAG);
2024 else
2025 return LowerToTLSExecModels(GA, DAG);
2026}
2027
Dan Gohman475871a2008-07-27 21:46:04 +00002028SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002029 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002030 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002031 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002032 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002033 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2034 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00002035 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002036 ARMConstantPoolValue *CPV =
Jim Grosbach3a2429a2010-11-09 21:36:17 +00002037 new ARMConstantPoolValue(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002038 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002039 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002040 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002041 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002042 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002043 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002044 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002045 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002046 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002047 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002048 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002049 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002050 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002051 }
2052
2053 // If we have T2 ops, we can materialize the address directly via movt/movw
2054 // pair. This is always cheaper.
2055 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002056 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002057 // FIXME: Once remat is capable of dealing with instructions with register
2058 // operands, expand this into two nodes.
2059 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2060 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002061 } else {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002062 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2063 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2064 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2065 MachinePointerInfo::getConstantPool(),
2066 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002067 }
2068}
2069
Dan Gohman475871a2008-07-27 21:46:04 +00002070SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002071 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002072 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002073 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002074 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00002075 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002076 MachineFunction &MF = DAG.getMachineFunction();
2077 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2078
2079 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002080 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002081 // FIXME: Once remat is capable of dealing with instructions with register
2082 // operands, expand this into two nodes.
Evan Cheng53519f02011-01-21 18:55:51 +00002083 if (RelocM == Reloc::Static)
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002084 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2085 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
2086
Evan Cheng53519f02011-01-21 18:55:51 +00002087 unsigned Wrapper = (RelocM == Reloc::PIC_)
2088 ? ARMISD::WrapperPIC : ARMISD::WrapperDYN;
2089 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT,
Evan Cheng9fe20092011-01-20 08:34:58 +00002090 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Evan Chengfc8475b2011-01-19 02:16:49 +00002091 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
2092 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
2093 MachinePointerInfo::getGOT(), false, false, 0);
2094 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002095 }
2096
2097 unsigned ARMPCLabelIndex = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002098 SDValue CPAddr;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002099 if (RelocM == Reloc::Static) {
Evan Cheng1606e8e2009-03-13 07:51:59 +00002100 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002101 } else {
2102 ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00002103 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
2104 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002105 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002106 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00002107 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002108 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00002109
Evan Cheng9eda6892009-10-31 03:39:36 +00002110 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002111 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002112 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002113 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002114
2115 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002116 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002117 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00002118 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00002119
Evan Cheng63476a82009-09-03 07:04:02 +00002120 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002121 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00002122 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002123
2124 return Result;
2125}
2126
Dan Gohman475871a2008-07-27 21:46:04 +00002127SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002128 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002129 assert(Subtarget->isTargetELF() &&
2130 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002131 MachineFunction &MF = DAG.getMachineFunction();
2132 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002133 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002134 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002135 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002136 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00002137 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
2138 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00002139 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002140 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002141 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002142 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002143 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002144 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002145 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002146 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002147}
2148
Jim Grosbach0e0da732009-05-12 23:59:14 +00002149SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00002150ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
2151 const {
2152 DebugLoc dl = Op.getDebugLoc();
2153 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendling61512ba2011-05-11 01:11:55 +00002154 Op.getOperand(0), Op.getOperand(1));
Jim Grosbache4ad3872010-10-19 23:27:08 +00002155}
2156
2157SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002158ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2159 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002160 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002161 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
2162 Op.getOperand(1), Val);
2163}
2164
2165SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002166ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2167 DebugLoc dl = Op.getDebugLoc();
2168 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2169 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2170}
2171
2172SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002173ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002174 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002175 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002176 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002177 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002178 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002179 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002180 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002181 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2182 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002183 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002184 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002185 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002186 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002187 EVT PtrVT = getPointerTy();
2188 DebugLoc dl = Op.getDebugLoc();
2189 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2190 SDValue CPAddr;
2191 unsigned PCAdj = (RelocM != Reloc::PIC_)
2192 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002193 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002194 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2195 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002196 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002197 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002198 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002199 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002200 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002201 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002202
2203 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002204 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002205 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2206 }
2207 return Result;
2208 }
Evan Cheng92e39162011-03-29 23:06:19 +00002209 case Intrinsic::arm_neon_vmulls:
2210 case Intrinsic::arm_neon_vmullu: {
2211 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmulls)
2212 ? ARMISD::VMULLs : ARMISD::VMULLu;
2213 return DAG.getNode(NewOpc, Op.getDebugLoc(), Op.getValueType(),
2214 Op.getOperand(1), Op.getOperand(2));
2215 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002216 }
2217}
2218
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002219static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002220 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002221 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002222 if (!Subtarget->hasDataBarrier()) {
2223 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2224 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2225 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002226 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002227 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002228 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002229 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002230 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002231
2232 SDValue Op5 = Op.getOperand(5);
2233 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2234 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2235 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2236 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2237
2238 ARM_MB::MemBOpt DMBOpt;
2239 if (isDeviceBarrier)
2240 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2241 else
2242 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2243 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2244 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002245}
2246
Evan Chengdfed19f2010-11-03 06:34:55 +00002247static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2248 const ARMSubtarget *Subtarget) {
2249 // ARM pre v5TE and Thumb1 does not have preload instructions.
2250 if (!(Subtarget->isThumb2() ||
2251 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2252 // Just preserve the chain.
2253 return Op.getOperand(0);
2254
2255 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002256 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2257 if (!isRead &&
2258 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2259 // ARMv7 with MP extension has PLDW.
2260 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002261
2262 if (Subtarget->isThumb())
2263 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002264 isRead = ~isRead & 1;
2265 unsigned isData = Subtarget->isThumb() ? 0 : 1;
Evan Chengdfed19f2010-11-03 06:34:55 +00002266
Evan Cheng416941d2010-11-04 05:19:35 +00002267 // Currently there is no intrinsic that matches pli.
Evan Chengdfed19f2010-11-03 06:34:55 +00002268 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002269 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2270 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002271}
2272
Dan Gohman1e93df62010-04-17 14:41:14 +00002273static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2274 MachineFunction &MF = DAG.getMachineFunction();
2275 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2276
Evan Chenga8e29892007-01-19 07:51:42 +00002277 // vastart just stores the address of the VarArgsFrameIndex slot into the
2278 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002279 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002280 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002281 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002282 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002283 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2284 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002285}
2286
Dan Gohman475871a2008-07-27 21:46:04 +00002287SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002288ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2289 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002290 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002291 MachineFunction &MF = DAG.getMachineFunction();
2292 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2293
2294 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002295 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002296 RC = ARM::tGPRRegisterClass;
2297 else
2298 RC = ARM::GPRRegisterClass;
2299
2300 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002301 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002302 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002303
2304 SDValue ArgValue2;
2305 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002306 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002307 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002308
2309 // Create load node to retrieve arguments from the stack.
2310 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002311 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002312 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002313 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002314 } else {
Devang Patel68e6bee2011-02-21 23:21:26 +00002315 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002316 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002317 }
2318
Jim Grosbache5165492009-11-09 00:11:35 +00002319 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002320}
2321
Stuart Hastingsc7315872011-04-20 16:47:52 +00002322void
2323ARMTargetLowering::computeRegArea(CCState &CCInfo, MachineFunction &MF,
2324 unsigned &VARegSize, unsigned &VARegSaveSize)
2325 const {
2326 unsigned NumGPRs;
2327 if (CCInfo.isFirstByValRegValid())
2328 NumGPRs = ARM::R4 - CCInfo.getFirstByValReg();
2329 else {
2330 unsigned int firstUnalloced;
2331 firstUnalloced = CCInfo.getFirstUnallocated(GPRArgRegs,
2332 sizeof(GPRArgRegs) /
2333 sizeof(GPRArgRegs[0]));
2334 NumGPRs = (firstUnalloced <= 3) ? (4 - firstUnalloced) : 0;
2335 }
2336
2337 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
2338 VARegSize = NumGPRs * 4;
2339 VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
2340}
2341
2342// The remaining GPRs hold either the beginning of variable-argument
2343// data, or the beginning of an aggregate passed by value (usuall
2344// byval). Either way, we allocate stack slots adjacent to the data
2345// provided by our caller, and store the unallocated registers there.
2346// If this is a variadic function, the va_list pointer will begin with
2347// these values; otherwise, this reassembles a (byval) structure that
2348// was split between registers and memory.
2349void
2350ARMTargetLowering::VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
2351 DebugLoc dl, SDValue &Chain,
2352 unsigned ArgOffset) const {
2353 MachineFunction &MF = DAG.getMachineFunction();
2354 MachineFrameInfo *MFI = MF.getFrameInfo();
2355 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2356 unsigned firstRegToSaveIndex;
2357 if (CCInfo.isFirstByValRegValid())
2358 firstRegToSaveIndex = CCInfo.getFirstByValReg() - ARM::R0;
2359 else {
2360 firstRegToSaveIndex = CCInfo.getFirstUnallocated
2361 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
2362 }
2363
2364 unsigned VARegSize, VARegSaveSize;
2365 computeRegArea(CCInfo, MF, VARegSize, VARegSaveSize);
2366 if (VARegSaveSize) {
2367 // If this function is vararg, store any remaining integer argument regs
2368 // to their spots on the stack so that they may be loaded by deferencing
2369 // the result of va_next.
2370 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Eric Christopher5ac179c2011-04-29 23:12:01 +00002371 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(VARegSaveSize,
2372 ArgOffset + VARegSaveSize
2373 - VARegSize,
Stuart Hastingsc7315872011-04-20 16:47:52 +00002374 false));
2375 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2376 getPointerTy());
2377
2378 SmallVector<SDValue, 4> MemOps;
2379 for (; firstRegToSaveIndex < 4; ++firstRegToSaveIndex) {
2380 TargetRegisterClass *RC;
2381 if (AFI->isThumb1OnlyFunction())
2382 RC = ARM::tGPRRegisterClass;
2383 else
2384 RC = ARM::GPRRegisterClass;
2385
2386 unsigned VReg = MF.addLiveIn(GPRArgRegs[firstRegToSaveIndex], RC);
2387 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
2388 SDValue Store =
2389 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Eric Christopher5ac179c2011-04-29 23:12:01 +00002390 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
Stuart Hastingsc7315872011-04-20 16:47:52 +00002391 false, false, 0);
2392 MemOps.push_back(Store);
2393 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
2394 DAG.getConstant(4, getPointerTy()));
2395 }
2396 if (!MemOps.empty())
2397 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2398 &MemOps[0], MemOps.size());
2399 } else
2400 // This will point to the next argument passed via stack.
2401 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
2402}
2403
Bob Wilson5bafff32009-06-22 23:27:02 +00002404SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002405ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002406 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002407 const SmallVectorImpl<ISD::InputArg>
2408 &Ins,
2409 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002410 SmallVectorImpl<SDValue> &InVals)
2411 const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002412 MachineFunction &MF = DAG.getMachineFunction();
2413 MachineFrameInfo *MFI = MF.getFrameInfo();
2414
Bob Wilson1f595bb2009-04-17 19:07:39 +00002415 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2416
2417 // Assign locations to all of the incoming arguments.
2418 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002419 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2420 *DAG.getContext());
Stuart Hastingsc7315872011-04-20 16:47:52 +00002421 CCInfo.setCallOrPrologue(Prologue);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002422 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002423 CCAssignFnForNode(CallConv, /* Return*/ false,
2424 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002425
2426 SmallVector<SDValue, 16> ArgValues;
Stuart Hastingsf222e592011-02-28 17:17:53 +00002427 int lastInsIndex = -1;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002428
Stuart Hastingsf222e592011-02-28 17:17:53 +00002429 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002430 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2431 CCValAssign &VA = ArgLocs[i];
2432
Bob Wilsondee46d72009-04-17 20:35:10 +00002433 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002434 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002435 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002436
Bob Wilson1f595bb2009-04-17 19:07:39 +00002437 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002438 // f64 and vector types are split up into multiple registers or
2439 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002440 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002441 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002442 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002443 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002444 SDValue ArgValue2;
2445 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002446 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002447 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2448 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002449 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002450 false, false, 0);
2451 } else {
2452 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2453 Chain, DAG, dl);
2454 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002455 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2456 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002457 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002458 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002459 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2460 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002461 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002462
Bob Wilson5bafff32009-06-22 23:27:02 +00002463 } else {
2464 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002465
Owen Anderson825b72b2009-08-11 20:47:22 +00002466 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002467 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002468 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002469 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002470 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002471 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002472 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002473 RC = (AFI->isThumb1OnlyFunction() ?
2474 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002475 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002476 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002477
2478 // Transform the arguments in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002479 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002480 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002481 }
2482
2483 // If this is an 8 or 16-bit value, it is really passed promoted
2484 // to 32 bits. Insert an assert[sz]ext to capture this, then
2485 // truncate to the right size.
2486 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002487 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002488 case CCValAssign::Full: break;
2489 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002490 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002491 break;
2492 case CCValAssign::SExt:
2493 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2494 DAG.getValueType(VA.getValVT()));
2495 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2496 break;
2497 case CCValAssign::ZExt:
2498 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2499 DAG.getValueType(VA.getValVT()));
2500 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2501 break;
2502 }
2503
Dan Gohman98ca4f22009-08-05 01:29:28 +00002504 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002505
2506 } else { // VA.isRegLoc()
2507
2508 // sanity check
2509 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002510 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002511
Stuart Hastingsf222e592011-02-28 17:17:53 +00002512 int index = ArgLocs[i].getValNo();
Owen Anderson76706012011-04-05 21:48:57 +00002513
Stuart Hastingsf222e592011-02-28 17:17:53 +00002514 // Some Ins[] entries become multiple ArgLoc[] entries.
2515 // Process them only once.
2516 if (index != lastInsIndex)
2517 {
2518 ISD::ArgFlagsTy Flags = Ins[index].Flags;
Eric Christopher5ac179c2011-04-29 23:12:01 +00002519 // FIXME: For now, all byval parameter objects are marked mutable.
2520 // This can be changed with more analysis.
2521 // In case of tail call optimization mark all arguments mutable.
2522 // Since they could be overwritten by lowering of arguments in case of
2523 // a tail call.
Stuart Hastingsf222e592011-02-28 17:17:53 +00002524 if (Flags.isByVal()) {
Stuart Hastingsc7315872011-04-20 16:47:52 +00002525 unsigned VARegSize, VARegSaveSize;
2526 computeRegArea(CCInfo, MF, VARegSize, VARegSaveSize);
2527 VarArgStyleRegisters(CCInfo, DAG, dl, Chain, 0);
2528 unsigned Bytes = Flags.getByValSize() - VARegSize;
Evan Chengee2e0e32011-03-30 23:44:13 +00002529 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
Stuart Hastingsc7315872011-04-20 16:47:52 +00002530 int FI = MFI->CreateFixedObject(Bytes,
2531 VA.getLocMemOffset(), false);
Stuart Hastingsf222e592011-02-28 17:17:53 +00002532 InVals.push_back(DAG.getFrameIndex(FI, getPointerTy()));
2533 } else {
2534 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
2535 VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002536
Stuart Hastingsf222e592011-02-28 17:17:53 +00002537 // Create load nodes to retrieve arguments from the stack.
2538 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2539 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2540 MachinePointerInfo::getFixedStack(FI),
2541 false, false, 0));
2542 }
2543 lastInsIndex = index;
2544 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00002545 }
2546 }
2547
2548 // varargs
Stuart Hastingsc7315872011-04-20 16:47:52 +00002549 if (isVarArg)
2550 VarArgStyleRegisters(CCInfo, DAG, dl, Chain, CCInfo.getNextStackOffset());
Evan Chenga8e29892007-01-19 07:51:42 +00002551
Dan Gohman98ca4f22009-08-05 01:29:28 +00002552 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002553}
2554
2555/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002556static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002557 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002558 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002559 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002560 // Maybe this has already been legalized into the constant pool?
2561 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002562 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002563 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002564 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002565 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002566 }
2567 }
2568 return false;
2569}
2570
Evan Chenga8e29892007-01-19 07:51:42 +00002571/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2572/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002573SDValue
2574ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002575 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002576 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002577 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002578 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002579 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002580 // Constant does not fit, try adjusting it by one?
2581 switch (CC) {
2582 default: break;
2583 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002584 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002585 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002586 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002587 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002588 }
2589 break;
2590 case ISD::SETULT:
2591 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002592 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002593 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002594 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002595 }
2596 break;
2597 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002598 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002599 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002600 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002601 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002602 }
2603 break;
2604 case ISD::SETULE:
2605 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002606 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002607 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002608 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002609 }
2610 break;
2611 }
2612 }
2613 }
2614
2615 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002616 ARMISD::NodeType CompareType;
2617 switch (CondCode) {
2618 default:
2619 CompareType = ARMISD::CMP;
2620 break;
2621 case ARMCC::EQ:
2622 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002623 // Uses only Z Flag
2624 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002625 break;
2626 }
Evan Cheng218977b2010-07-13 19:27:42 +00002627 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002628 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002629}
2630
2631/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002632SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002633ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002634 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002635 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002636 if (!isFloatingPointZero(RHS))
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002637 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002638 else
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002639 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
2640 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002641}
2642
Bob Wilson79f56c92011-03-08 01:17:20 +00002643/// duplicateCmp - Glue values can have only one use, so this function
2644/// duplicates a comparison node.
2645SDValue
2646ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
2647 unsigned Opc = Cmp.getOpcode();
2648 DebugLoc DL = Cmp.getDebugLoc();
2649 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
2650 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2651
2652 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
2653 Cmp = Cmp.getOperand(0);
2654 Opc = Cmp.getOpcode();
2655 if (Opc == ARMISD::CMPFP)
2656 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2657 else {
2658 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
2659 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
2660 }
2661 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
2662}
2663
Bill Wendlingde2b1512010-08-11 08:43:16 +00002664SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2665 SDValue Cond = Op.getOperand(0);
2666 SDValue SelectTrue = Op.getOperand(1);
2667 SDValue SelectFalse = Op.getOperand(2);
2668 DebugLoc dl = Op.getDebugLoc();
2669
2670 // Convert:
2671 //
2672 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2673 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2674 //
2675 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2676 const ConstantSDNode *CMOVTrue =
2677 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2678 const ConstantSDNode *CMOVFalse =
2679 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2680
2681 if (CMOVTrue && CMOVFalse) {
2682 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2683 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2684
2685 SDValue True;
2686 SDValue False;
2687 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2688 True = SelectTrue;
2689 False = SelectFalse;
2690 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2691 True = SelectFalse;
2692 False = SelectTrue;
2693 }
2694
2695 if (True.getNode() && False.getNode()) {
2696 EVT VT = Cond.getValueType();
2697 SDValue ARMcc = Cond.getOperand(2);
2698 SDValue CCR = Cond.getOperand(3);
Bob Wilson79f56c92011-03-08 01:17:20 +00002699 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00002700 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2701 }
2702 }
2703 }
2704
2705 return DAG.getSelectCC(dl, Cond,
2706 DAG.getConstant(0, Cond.getValueType()),
2707 SelectTrue, SelectFalse, ISD::SETNE);
2708}
2709
Dan Gohmand858e902010-04-17 15:26:15 +00002710SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002711 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002712 SDValue LHS = Op.getOperand(0);
2713 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002714 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002715 SDValue TrueVal = Op.getOperand(2);
2716 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002717 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002718
Owen Anderson825b72b2009-08-11 20:47:22 +00002719 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002720 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002721 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002722 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2723 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002724 }
2725
2726 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002727 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002728
Evan Cheng218977b2010-07-13 19:27:42 +00002729 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2730 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002731 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002732 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002733 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002734 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002735 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002736 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002737 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002738 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002739 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002740 }
2741 return Result;
2742}
2743
Evan Cheng218977b2010-07-13 19:27:42 +00002744/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2745/// to morph to an integer compare sequence.
2746static bool canChangeToInt(SDValue Op, bool &SeenZero,
2747 const ARMSubtarget *Subtarget) {
2748 SDNode *N = Op.getNode();
2749 if (!N->hasOneUse())
2750 // Otherwise it requires moving the value from fp to integer registers.
2751 return false;
2752 if (!N->getNumValues())
2753 return false;
2754 EVT VT = Op.getValueType();
2755 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2756 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2757 // vmrs are very slow, e.g. cortex-a8.
2758 return false;
2759
2760 if (isFloatingPointZero(Op)) {
2761 SeenZero = true;
2762 return true;
2763 }
2764 return ISD::isNormalLoad(N);
2765}
2766
2767static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2768 if (isFloatingPointZero(Op))
2769 return DAG.getConstant(0, MVT::i32);
2770
2771 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2772 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002773 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002774 Ld->isVolatile(), Ld->isNonTemporal(),
2775 Ld->getAlignment());
2776
2777 llvm_unreachable("Unknown VFP cmp argument!");
2778}
2779
2780static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2781 SDValue &RetVal1, SDValue &RetVal2) {
2782 if (isFloatingPointZero(Op)) {
2783 RetVal1 = DAG.getConstant(0, MVT::i32);
2784 RetVal2 = DAG.getConstant(0, MVT::i32);
2785 return;
2786 }
2787
2788 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2789 SDValue Ptr = Ld->getBasePtr();
2790 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2791 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002792 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002793 Ld->isVolatile(), Ld->isNonTemporal(),
2794 Ld->getAlignment());
2795
2796 EVT PtrType = Ptr.getValueType();
2797 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2798 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2799 PtrType, Ptr, DAG.getConstant(4, PtrType));
2800 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2801 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002802 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002803 Ld->isVolatile(), Ld->isNonTemporal(),
2804 NewAlign);
2805 return;
2806 }
2807
2808 llvm_unreachable("Unknown VFP cmp argument!");
2809}
2810
2811/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2812/// f32 and even f64 comparisons to integer ones.
2813SDValue
2814ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2815 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002816 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002817 SDValue LHS = Op.getOperand(2);
2818 SDValue RHS = Op.getOperand(3);
2819 SDValue Dest = Op.getOperand(4);
2820 DebugLoc dl = Op.getDebugLoc();
2821
2822 bool SeenZero = false;
2823 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2824 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002825 // If one of the operand is zero, it's safe to ignore the NaN case since
2826 // we only care about equality comparisons.
2827 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Bob Wilson1b772f92011-03-08 01:17:16 +00002828 // If unsafe fp math optimization is enabled and there are no other uses of
2829 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng218977b2010-07-13 19:27:42 +00002830 // to an integer comparison.
2831 if (CC == ISD::SETOEQ)
2832 CC = ISD::SETEQ;
2833 else if (CC == ISD::SETUNE)
2834 CC = ISD::SETNE;
2835
2836 SDValue ARMcc;
2837 if (LHS.getValueType() == MVT::f32) {
2838 LHS = bitcastf32Toi32(LHS, DAG);
2839 RHS = bitcastf32Toi32(RHS, DAG);
2840 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2841 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2842 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2843 Chain, Dest, ARMcc, CCR, Cmp);
2844 }
2845
2846 SDValue LHS1, LHS2;
2847 SDValue RHS1, RHS2;
2848 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2849 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2850 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2851 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002852 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002853 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2854 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2855 }
2856
2857 return SDValue();
2858}
2859
2860SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2861 SDValue Chain = Op.getOperand(0);
2862 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2863 SDValue LHS = Op.getOperand(2);
2864 SDValue RHS = Op.getOperand(3);
2865 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002866 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002867
Owen Anderson825b72b2009-08-11 20:47:22 +00002868 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002869 SDValue ARMcc;
2870 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002871 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002872 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002873 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002874 }
2875
Owen Anderson825b72b2009-08-11 20:47:22 +00002876 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002877
2878 if (UnsafeFPMath &&
2879 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2880 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2881 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2882 if (Result.getNode())
2883 return Result;
2884 }
2885
Evan Chenga8e29892007-01-19 07:51:42 +00002886 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002887 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002888
Evan Cheng218977b2010-07-13 19:27:42 +00002889 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2890 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002891 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002892 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002893 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002894 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002895 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002896 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2897 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002898 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002899 }
2900 return Res;
2901}
2902
Dan Gohmand858e902010-04-17 15:26:15 +00002903SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002904 SDValue Chain = Op.getOperand(0);
2905 SDValue Table = Op.getOperand(1);
2906 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002907 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002908
Owen Andersone50ed302009-08-10 22:56:29 +00002909 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002910 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2911 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002912 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002913 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002914 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002915 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2916 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002917 if (Subtarget->isThumb2()) {
2918 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2919 // which does another jump to the destination. This also makes it easier
2920 // to translate it to TBB / TBH later.
2921 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002922 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002923 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002924 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002925 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002926 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002927 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002928 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002929 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002930 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002931 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002932 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002933 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002934 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002935 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002936 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002937 }
Evan Chenga8e29892007-01-19 07:51:42 +00002938}
2939
Bob Wilson76a312b2010-03-19 22:51:32 +00002940static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2941 DebugLoc dl = Op.getDebugLoc();
2942 unsigned Opc;
2943
2944 switch (Op.getOpcode()) {
2945 default:
2946 assert(0 && "Invalid opcode!");
2947 case ISD::FP_TO_SINT:
2948 Opc = ARMISD::FTOSI;
2949 break;
2950 case ISD::FP_TO_UINT:
2951 Opc = ARMISD::FTOUI;
2952 break;
2953 }
2954 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002955 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00002956}
2957
Cameron Zwarich3007d332011-03-29 21:41:55 +00002958static SDValue LowerVectorINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2959 EVT VT = Op.getValueType();
2960 DebugLoc dl = Op.getDebugLoc();
2961
2962 EVT OperandVT = Op.getOperand(0).getValueType();
2963 assert(OperandVT == MVT::v4i16 && "Invalid type for custom lowering!");
2964 if (VT != MVT::v4f32)
2965 return DAG.UnrollVectorOp(Op.getNode());
2966
2967 unsigned CastOpc;
2968 unsigned Opc;
2969 switch (Op.getOpcode()) {
2970 default:
2971 assert(0 && "Invalid opcode!");
2972 case ISD::SINT_TO_FP:
2973 CastOpc = ISD::SIGN_EXTEND;
2974 Opc = ISD::SINT_TO_FP;
2975 break;
2976 case ISD::UINT_TO_FP:
2977 CastOpc = ISD::ZERO_EXTEND;
2978 Opc = ISD::UINT_TO_FP;
2979 break;
2980 }
2981
2982 Op = DAG.getNode(CastOpc, dl, MVT::v4i32, Op.getOperand(0));
2983 return DAG.getNode(Opc, dl, VT, Op);
2984}
2985
Bob Wilson76a312b2010-03-19 22:51:32 +00002986static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2987 EVT VT = Op.getValueType();
Cameron Zwarich3007d332011-03-29 21:41:55 +00002988 if (VT.isVector())
2989 return LowerVectorINT_TO_FP(Op, DAG);
2990
Bob Wilson76a312b2010-03-19 22:51:32 +00002991 DebugLoc dl = Op.getDebugLoc();
2992 unsigned Opc;
2993
2994 switch (Op.getOpcode()) {
2995 default:
2996 assert(0 && "Invalid opcode!");
2997 case ISD::SINT_TO_FP:
2998 Opc = ARMISD::SITOF;
2999 break;
3000 case ISD::UINT_TO_FP:
3001 Opc = ARMISD::UITOF;
3002 break;
3003 }
3004
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003005 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00003006 return DAG.getNode(Opc, dl, VT, Op);
3007}
3008
Evan Cheng515fe3a2010-07-08 02:08:50 +00003009SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003010 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00003011 SDValue Tmp0 = Op.getOperand(0);
3012 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00003013 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003014 EVT VT = Op.getValueType();
3015 EVT SrcVT = Tmp1.getValueType();
Evan Chenge573fb32011-02-23 02:24:55 +00003016 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
3017 Tmp0.getOpcode() == ARMISD::VMOVDRR;
3018 bool UseNEON = !InGPR && Subtarget->hasNEON();
3019
3020 if (UseNEON) {
3021 // Use VBSL to copy the sign bit.
3022 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
3023 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
3024 DAG.getTargetConstant(EncodedVal, MVT::i32));
3025 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
3026 if (VT == MVT::f64)
3027 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3028 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
3029 DAG.getConstant(32, MVT::i32));
3030 else /*if (VT == MVT::f32)*/
3031 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
3032 if (SrcVT == MVT::f32) {
3033 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
3034 if (VT == MVT::f64)
3035 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3036 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
3037 DAG.getConstant(32, MVT::i32));
Evan Cheng9eec66e2011-04-15 01:31:00 +00003038 } else if (VT == MVT::f32)
3039 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64,
3040 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1),
3041 DAG.getConstant(32, MVT::i32));
Evan Chenge573fb32011-02-23 02:24:55 +00003042 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
3043 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
3044
3045 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
3046 MVT::i32);
3047 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
3048 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
3049 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
Owen Anderson76706012011-04-05 21:48:57 +00003050
Evan Chenge573fb32011-02-23 02:24:55 +00003051 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
3052 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
3053 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Chengc24ab5c2011-02-28 18:45:27 +00003054 if (VT == MVT::f32) {
Evan Chenge573fb32011-02-23 02:24:55 +00003055 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
3056 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
3057 DAG.getConstant(0, MVT::i32));
3058 } else {
3059 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
3060 }
3061
3062 return Res;
3063 }
Evan Chengc143dd42011-02-11 02:28:55 +00003064
3065 // Bitcast operand 1 to i32.
3066 if (SrcVT == MVT::f64)
3067 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3068 &Tmp1, 1).getValue(1);
3069 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
3070
Evan Chenge573fb32011-02-23 02:24:55 +00003071 // Or in the signbit with integer operations.
3072 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
3073 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
3074 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
3075 if (VT == MVT::f32) {
3076 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
3077 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
3078 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3079 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Chengc143dd42011-02-11 02:28:55 +00003080 }
3081
Evan Chenge573fb32011-02-23 02:24:55 +00003082 // f64: Or the high part with signbit and then combine two parts.
3083 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3084 &Tmp0, 1);
3085 SDValue Lo = Tmp0.getValue(0);
3086 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
3087 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
3088 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chenga8e29892007-01-19 07:51:42 +00003089}
3090
Evan Cheng2457f2c2010-05-22 01:47:14 +00003091SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
3092 MachineFunction &MF = DAG.getMachineFunction();
3093 MachineFrameInfo *MFI = MF.getFrameInfo();
3094 MFI->setReturnAddressIsTaken(true);
3095
3096 EVT VT = Op.getValueType();
3097 DebugLoc dl = Op.getDebugLoc();
3098 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
3099 if (Depth) {
3100 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
3101 SDValue Offset = DAG.getConstant(4, MVT::i32);
3102 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
3103 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003104 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003105 }
3106
3107 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patel68e6bee2011-02-21 23:21:26 +00003108 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00003109 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
3110}
3111
Dan Gohmand858e902010-04-17 15:26:15 +00003112SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00003113 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3114 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003115
Owen Andersone50ed302009-08-10 22:56:29 +00003116 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00003117 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
3118 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00003119 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00003120 ? ARM::R7 : ARM::R11;
3121 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
3122 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003123 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
3124 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00003125 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003126 return FrameAddr;
3127}
3128
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003129/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00003130/// expand a bit convert where either the source or destination type is i64 to
3131/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
3132/// operand type is illegal (e.g., v2f32 for a target that doesn't support
3133/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003134static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00003135 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3136 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003137 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00003138
Bob Wilson9f3f0612010-04-17 05:30:19 +00003139 // This function is only supposed to be called for i64 types, either as the
3140 // source or destination of the bit convert.
3141 EVT SrcVT = Op.getValueType();
3142 EVT DstVT = N->getValueType(0);
3143 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003144 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003145
Bob Wilson9f3f0612010-04-17 05:30:19 +00003146 // Turn i64->f64 into VMOVDRR.
3147 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003148 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3149 DAG.getConstant(0, MVT::i32));
3150 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3151 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003152 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00003153 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00003154 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003155
Jim Grosbache5165492009-11-09 00:11:35 +00003156 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00003157 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
3158 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
3159 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
3160 // Merge the pieces into a single i64 value.
3161 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
3162 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003163
Bob Wilson9f3f0612010-04-17 05:30:19 +00003164 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00003165}
3166
Bob Wilson5bafff32009-06-22 23:27:02 +00003167/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003168/// Zero vectors are used to represent vector negation and in those cases
3169/// will be implemented with the NEON VNEG instruction. However, VNEG does
3170/// not support i64 elements, so sometimes the zero vectors will need to be
3171/// explicitly constructed. Regardless, use a canonical VMOV to create the
3172/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003173static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003174 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00003175 // The canonical modified immediate encoding of a zero vector is....0!
3176 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
3177 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
3178 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003179 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00003180}
3181
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003182/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
3183/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003184SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
3185 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003186 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3187 EVT VT = Op.getValueType();
3188 unsigned VTBits = VT.getSizeInBits();
3189 DebugLoc dl = Op.getDebugLoc();
3190 SDValue ShOpLo = Op.getOperand(0);
3191 SDValue ShOpHi = Op.getOperand(1);
3192 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003193 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003194 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003195
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003196 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
3197
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003198 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3199 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3200 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
3201 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3202 DAG.getConstant(VTBits, MVT::i32));
3203 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
3204 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003205 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003206
3207 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3208 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003209 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003210 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003211 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003212 CCR, Cmp);
3213
3214 SDValue Ops[2] = { Lo, Hi };
3215 return DAG.getMergeValues(Ops, 2, dl);
3216}
3217
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003218/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
3219/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003220SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
3221 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003222 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3223 EVT VT = Op.getValueType();
3224 unsigned VTBits = VT.getSizeInBits();
3225 DebugLoc dl = Op.getDebugLoc();
3226 SDValue ShOpLo = Op.getOperand(0);
3227 SDValue ShOpHi = Op.getOperand(1);
3228 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003229 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003230
3231 assert(Op.getOpcode() == ISD::SHL_PARTS);
3232 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3233 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3234 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
3235 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3236 DAG.getConstant(VTBits, MVT::i32));
3237 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
3238 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
3239
3240 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
3241 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3242 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003243 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003244 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003245 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003246 CCR, Cmp);
3247
3248 SDValue Ops[2] = { Lo, Hi };
3249 return DAG.getMergeValues(Ops, 2, dl);
3250}
3251
Jim Grosbach4725ca72010-09-08 03:54:02 +00003252SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00003253 SelectionDAG &DAG) const {
3254 // The rounding mode is in bits 23:22 of the FPSCR.
3255 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
3256 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
3257 // so that the shift + and get folded into a bitfield extract.
3258 DebugLoc dl = Op.getDebugLoc();
3259 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
3260 DAG.getConstant(Intrinsic::arm_get_fpscr,
3261 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003262 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00003263 DAG.getConstant(1U << 22, MVT::i32));
3264 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
3265 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003266 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00003267 DAG.getConstant(3, MVT::i32));
3268}
3269
Jim Grosbach3482c802010-01-18 19:58:49 +00003270static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3271 const ARMSubtarget *ST) {
3272 EVT VT = N->getValueType(0);
3273 DebugLoc dl = N->getDebugLoc();
3274
3275 if (!ST->hasV6T2Ops())
3276 return SDValue();
3277
3278 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3279 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3280}
3281
Bob Wilson5bafff32009-06-22 23:27:02 +00003282static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
3283 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003284 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003285 DebugLoc dl = N->getDebugLoc();
3286
Bob Wilsond5448bb2010-11-18 21:16:28 +00003287 if (!VT.isVector())
3288 return SDValue();
3289
Bob Wilson5bafff32009-06-22 23:27:02 +00003290 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00003291 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003292
Bob Wilsond5448bb2010-11-18 21:16:28 +00003293 // Left shifts translate directly to the vshiftu intrinsic.
3294 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00003295 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00003296 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
3297 N->getOperand(0), N->getOperand(1));
3298
3299 assert((N->getOpcode() == ISD::SRA ||
3300 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
3301
3302 // NEON uses the same intrinsics for both left and right shifts. For
3303 // right shifts, the shift amounts are negative, so negate the vector of
3304 // shift amounts.
3305 EVT ShiftVT = N->getOperand(1).getValueType();
3306 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
3307 getZeroVector(ShiftVT, DAG, dl),
3308 N->getOperand(1));
3309 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
3310 Intrinsic::arm_neon_vshifts :
3311 Intrinsic::arm_neon_vshiftu);
3312 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
3313 DAG.getConstant(vshiftInt, MVT::i32),
3314 N->getOperand(0), NegatedCount);
3315}
3316
3317static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3318 const ARMSubtarget *ST) {
3319 EVT VT = N->getValueType(0);
3320 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003321
Eli Friedmance392eb2009-08-22 03:13:10 +00003322 // We can get here for a node like i32 = ISD::SHL i32, i64
3323 if (VT != MVT::i64)
3324 return SDValue();
3325
3326 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003327 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003328
Chris Lattner27a6c732007-11-24 07:07:01 +00003329 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3330 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003331 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003332 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003333
Chris Lattner27a6c732007-11-24 07:07:01 +00003334 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003335 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003336
Chris Lattner27a6c732007-11-24 07:07:01 +00003337 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003338 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003339 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003340 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003341 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003342
Chris Lattner27a6c732007-11-24 07:07:01 +00003343 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3344 // captures the result into a carry flag.
3345 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003346 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003347
Chris Lattner27a6c732007-11-24 07:07:01 +00003348 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003349 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003350
Chris Lattner27a6c732007-11-24 07:07:01 +00003351 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003352 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003353}
3354
Bob Wilson5bafff32009-06-22 23:27:02 +00003355static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3356 SDValue TmpOp0, TmpOp1;
3357 bool Invert = false;
3358 bool Swap = false;
3359 unsigned Opc = 0;
3360
3361 SDValue Op0 = Op.getOperand(0);
3362 SDValue Op1 = Op.getOperand(1);
3363 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003364 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003365 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3366 DebugLoc dl = Op.getDebugLoc();
3367
3368 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3369 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003370 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003371 case ISD::SETUNE:
3372 case ISD::SETNE: Invert = true; // Fallthrough
3373 case ISD::SETOEQ:
3374 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3375 case ISD::SETOLT:
3376 case ISD::SETLT: Swap = true; // Fallthrough
3377 case ISD::SETOGT:
3378 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3379 case ISD::SETOLE:
3380 case ISD::SETLE: Swap = true; // Fallthrough
3381 case ISD::SETOGE:
3382 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3383 case ISD::SETUGE: Swap = true; // Fallthrough
3384 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3385 case ISD::SETUGT: Swap = true; // Fallthrough
3386 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3387 case ISD::SETUEQ: Invert = true; // Fallthrough
3388 case ISD::SETONE:
3389 // Expand this to (OLT | OGT).
3390 TmpOp0 = Op0;
3391 TmpOp1 = Op1;
3392 Opc = ISD::OR;
3393 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3394 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3395 break;
3396 case ISD::SETUO: Invert = true; // Fallthrough
3397 case ISD::SETO:
3398 // Expand this to (OLT | OGE).
3399 TmpOp0 = Op0;
3400 TmpOp1 = Op1;
3401 Opc = ISD::OR;
3402 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3403 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3404 break;
3405 }
3406 } else {
3407 // Integer comparisons.
3408 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003409 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003410 case ISD::SETNE: Invert = true;
3411 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3412 case ISD::SETLT: Swap = true;
3413 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3414 case ISD::SETLE: Swap = true;
3415 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3416 case ISD::SETULT: Swap = true;
3417 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3418 case ISD::SETULE: Swap = true;
3419 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3420 }
3421
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003422 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003423 if (Opc == ARMISD::VCEQ) {
3424
3425 SDValue AndOp;
3426 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3427 AndOp = Op0;
3428 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3429 AndOp = Op1;
3430
3431 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003432 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003433 AndOp = AndOp.getOperand(0);
3434
3435 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3436 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003437 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3438 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003439 Invert = !Invert;
3440 }
3441 }
3442 }
3443
3444 if (Swap)
3445 std::swap(Op0, Op1);
3446
Owen Andersonc24cb352010-11-08 23:21:22 +00003447 // If one of the operands is a constant vector zero, attempt to fold the
3448 // comparison to a specialized compare-against-zero form.
3449 SDValue SingleOp;
3450 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3451 SingleOp = Op0;
3452 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3453 if (Opc == ARMISD::VCGE)
3454 Opc = ARMISD::VCLEZ;
3455 else if (Opc == ARMISD::VCGT)
3456 Opc = ARMISD::VCLTZ;
3457 SingleOp = Op1;
3458 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003459
Owen Andersonc24cb352010-11-08 23:21:22 +00003460 SDValue Result;
3461 if (SingleOp.getNode()) {
3462 switch (Opc) {
3463 case ARMISD::VCEQ:
3464 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3465 case ARMISD::VCGE:
3466 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3467 case ARMISD::VCLEZ:
3468 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3469 case ARMISD::VCGT:
3470 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3471 case ARMISD::VCLTZ:
3472 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3473 default:
3474 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3475 }
3476 } else {
3477 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3478 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003479
3480 if (Invert)
3481 Result = DAG.getNOT(dl, Result, VT);
3482
3483 return Result;
3484}
3485
Bob Wilsond3c42842010-06-14 22:19:57 +00003486/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3487/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003488/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003489static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3490 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003491 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003492 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003493
Bob Wilson827b2102010-06-15 19:05:35 +00003494 // SplatBitSize is set to the smallest size that splats the vector, so a
3495 // zero vector will always have SplatBitSize == 8. However, NEON modified
3496 // immediate instructions others than VMOV do not support the 8-bit encoding
3497 // of a zero vector, and the default encoding of zero is supposed to be the
3498 // 32-bit version.
3499 if (SplatBits == 0)
3500 SplatBitSize = 32;
3501
Bob Wilson5bafff32009-06-22 23:27:02 +00003502 switch (SplatBitSize) {
3503 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003504 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003505 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003506 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003507 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003508 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003509 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003510 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003511 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003512
3513 case 16:
3514 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003515 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003516 if ((SplatBits & ~0xff) == 0) {
3517 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003518 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003519 Imm = SplatBits;
3520 break;
3521 }
3522 if ((SplatBits & ~0xff00) == 0) {
3523 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003524 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003525 Imm = SplatBits >> 8;
3526 break;
3527 }
3528 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003529
3530 case 32:
3531 // NEON's 32-bit VMOV supports splat values where:
3532 // * only one byte is nonzero, or
3533 // * the least significant byte is 0xff and the second byte is nonzero, or
3534 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003535 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003536 if ((SplatBits & ~0xff) == 0) {
3537 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003538 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003539 Imm = SplatBits;
3540 break;
3541 }
3542 if ((SplatBits & ~0xff00) == 0) {
3543 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003544 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003545 Imm = SplatBits >> 8;
3546 break;
3547 }
3548 if ((SplatBits & ~0xff0000) == 0) {
3549 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003550 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003551 Imm = SplatBits >> 16;
3552 break;
3553 }
3554 if ((SplatBits & ~0xff000000) == 0) {
3555 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003556 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003557 Imm = SplatBits >> 24;
3558 break;
3559 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003560
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003561 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3562 if (type == OtherModImm) return SDValue();
3563
Bob Wilson5bafff32009-06-22 23:27:02 +00003564 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003565 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3566 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003567 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003568 Imm = SplatBits >> 8;
3569 SplatBits |= 0xff;
3570 break;
3571 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003572
3573 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003574 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3575 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003576 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003577 Imm = SplatBits >> 16;
3578 SplatBits |= 0xffff;
3579 break;
3580 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003581
3582 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3583 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3584 // VMOV.I32. A (very) minor optimization would be to replicate the value
3585 // and fall through here to test for a valid 64-bit splat. But, then the
3586 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003587 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003588
3589 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003590 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003591 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003592 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003593 uint64_t BitMask = 0xff;
3594 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003595 unsigned ImmMask = 1;
3596 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003597 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003598 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003599 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003600 Imm |= ImmMask;
3601 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003602 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003603 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003604 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003605 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003606 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003607 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003608 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003609 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003610 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003611 break;
3612 }
3613
Bob Wilson1a913ed2010-06-11 21:34:50 +00003614 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003615 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003616 return SDValue();
3617 }
3618
Bob Wilsoncba270d2010-07-13 21:16:48 +00003619 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3620 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003621}
3622
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003623static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3624 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003625 unsigned NumElts = VT.getVectorNumElements();
3626 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003627
3628 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3629 if (M[0] < 0)
3630 return false;
3631
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003632 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003633
3634 // If this is a VEXT shuffle, the immediate value is the index of the first
3635 // element. The other shuffle indices must be the successive elements after
3636 // the first one.
3637 unsigned ExpectedElt = Imm;
3638 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003639 // Increment the expected index. If it wraps around, it may still be
3640 // a VEXT but the source vectors must be swapped.
3641 ExpectedElt += 1;
3642 if (ExpectedElt == NumElts * 2) {
3643 ExpectedElt = 0;
3644 ReverseVEXT = true;
3645 }
3646
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003647 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003648 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003649 return false;
3650 }
3651
3652 // Adjust the index value if the source operands will be swapped.
3653 if (ReverseVEXT)
3654 Imm -= NumElts;
3655
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003656 return true;
3657}
3658
Bob Wilson8bb9e482009-07-26 00:39:34 +00003659/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3660/// instruction with the specified blocksize. (The order of the elements
3661/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003662static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3663 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003664 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3665 "Only possible block sizes for VREV are: 16, 32, 64");
3666
Bob Wilson8bb9e482009-07-26 00:39:34 +00003667 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003668 if (EltSz == 64)
3669 return false;
3670
3671 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003672 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003673 // If the first shuffle index is UNDEF, be optimistic.
3674 if (M[0] < 0)
3675 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003676
3677 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3678 return false;
3679
3680 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003681 if (M[i] < 0) continue; // ignore UNDEF indices
3682 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003683 return false;
3684 }
3685
3686 return true;
3687}
3688
Bill Wendling0d4c9d92011-03-15 21:15:20 +00003689static bool isVTBLMask(const SmallVectorImpl<int> &M, EVT VT) {
3690 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
3691 // range, then 0 is placed into the resulting vector. So pretty much any mask
3692 // of 8 elements can work here.
3693 return VT == MVT::v8i8 && M.size() == 8;
3694}
3695
Bob Wilsonc692cb72009-08-21 20:54:19 +00003696static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3697 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003698 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3699 if (EltSz == 64)
3700 return false;
3701
Bob Wilsonc692cb72009-08-21 20:54:19 +00003702 unsigned NumElts = VT.getVectorNumElements();
3703 WhichResult = (M[0] == 0 ? 0 : 1);
3704 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003705 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3706 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003707 return false;
3708 }
3709 return true;
3710}
3711
Bob Wilson324f4f12009-12-03 06:40:55 +00003712/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3713/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3714/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3715static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3716 unsigned &WhichResult) {
3717 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3718 if (EltSz == 64)
3719 return false;
3720
3721 unsigned NumElts = VT.getVectorNumElements();
3722 WhichResult = (M[0] == 0 ? 0 : 1);
3723 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003724 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3725 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003726 return false;
3727 }
3728 return true;
3729}
3730
Bob Wilsonc692cb72009-08-21 20:54:19 +00003731static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3732 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003733 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3734 if (EltSz == 64)
3735 return false;
3736
Bob Wilsonc692cb72009-08-21 20:54:19 +00003737 unsigned NumElts = VT.getVectorNumElements();
3738 WhichResult = (M[0] == 0 ? 0 : 1);
3739 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003740 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003741 if ((unsigned) M[i] != 2 * i + WhichResult)
3742 return false;
3743 }
3744
3745 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003746 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003747 return false;
3748
3749 return true;
3750}
3751
Bob Wilson324f4f12009-12-03 06:40:55 +00003752/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3753/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3754/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3755static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3756 unsigned &WhichResult) {
3757 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3758 if (EltSz == 64)
3759 return false;
3760
3761 unsigned Half = VT.getVectorNumElements() / 2;
3762 WhichResult = (M[0] == 0 ? 0 : 1);
3763 for (unsigned j = 0; j != 2; ++j) {
3764 unsigned Idx = WhichResult;
3765 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003766 int MIdx = M[i + j * Half];
3767 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003768 return false;
3769 Idx += 2;
3770 }
3771 }
3772
3773 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3774 if (VT.is64BitVector() && EltSz == 32)
3775 return false;
3776
3777 return true;
3778}
3779
Bob Wilsonc692cb72009-08-21 20:54:19 +00003780static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3781 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003782 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3783 if (EltSz == 64)
3784 return false;
3785
Bob Wilsonc692cb72009-08-21 20:54:19 +00003786 unsigned NumElts = VT.getVectorNumElements();
3787 WhichResult = (M[0] == 0 ? 0 : 1);
3788 unsigned Idx = WhichResult * NumElts / 2;
3789 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003790 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3791 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003792 return false;
3793 Idx += 1;
3794 }
3795
3796 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003797 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003798 return false;
3799
3800 return true;
3801}
3802
Bob Wilson324f4f12009-12-03 06:40:55 +00003803/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3804/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3805/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3806static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3807 unsigned &WhichResult) {
3808 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3809 if (EltSz == 64)
3810 return false;
3811
3812 unsigned NumElts = VT.getVectorNumElements();
3813 WhichResult = (M[0] == 0 ? 0 : 1);
3814 unsigned Idx = WhichResult * NumElts / 2;
3815 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003816 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3817 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003818 return false;
3819 Idx += 1;
3820 }
3821
3822 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3823 if (VT.is64BitVector() && EltSz == 32)
3824 return false;
3825
3826 return true;
3827}
3828
Dale Johannesenf630c712010-07-29 20:10:08 +00003829// If N is an integer constant that can be moved into a register in one
3830// instruction, return an SDValue of such a constant (will become a MOV
3831// instruction). Otherwise return null.
3832static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3833 const ARMSubtarget *ST, DebugLoc dl) {
3834 uint64_t Val;
3835 if (!isa<ConstantSDNode>(N))
3836 return SDValue();
3837 Val = cast<ConstantSDNode>(N)->getZExtValue();
3838
3839 if (ST->isThumb1Only()) {
3840 if (Val <= 255 || ~Val <= 255)
3841 return DAG.getConstant(Val, MVT::i32);
3842 } else {
3843 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3844 return DAG.getConstant(Val, MVT::i32);
3845 }
3846 return SDValue();
3847}
3848
Bob Wilson5bafff32009-06-22 23:27:02 +00003849// If this is a case we can't handle, return null and let the default
3850// expansion code take care of it.
Bob Wilson11a1dff2011-01-07 21:37:30 +00003851SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
3852 const ARMSubtarget *ST) const {
Bob Wilsond06791f2009-08-13 01:57:47 +00003853 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003854 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003855 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003856
3857 APInt SplatBits, SplatUndef;
3858 unsigned SplatBitSize;
3859 bool HasAnyUndefs;
3860 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003861 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003862 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003863 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003864 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003865 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003866 DAG, VmovVT, VT.is128BitVector(),
3867 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003868 if (Val.getNode()) {
3869 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003870 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003871 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003872
3873 // Try an immediate VMVN.
3874 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3875 ((1LL << SplatBitSize) - 1));
3876 Val = isNEONModifiedImm(NegatedImm,
3877 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003878 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003879 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003880 if (Val.getNode()) {
3881 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003882 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003883 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003884 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003885 }
3886
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003887 // Scan through the operands to see if only one value is used.
3888 unsigned NumElts = VT.getVectorNumElements();
3889 bool isOnlyLowElement = true;
3890 bool usesOnlyOneValue = true;
3891 bool isConstant = true;
3892 SDValue Value;
3893 for (unsigned i = 0; i < NumElts; ++i) {
3894 SDValue V = Op.getOperand(i);
3895 if (V.getOpcode() == ISD::UNDEF)
3896 continue;
3897 if (i > 0)
3898 isOnlyLowElement = false;
3899 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3900 isConstant = false;
3901
3902 if (!Value.getNode())
3903 Value = V;
3904 else if (V != Value)
3905 usesOnlyOneValue = false;
3906 }
3907
3908 if (!Value.getNode())
3909 return DAG.getUNDEF(VT);
3910
3911 if (isOnlyLowElement)
3912 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3913
Dale Johannesenf630c712010-07-29 20:10:08 +00003914 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3915
Dale Johannesen575cd142010-10-19 20:00:17 +00003916 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3917 // i32 and try again.
3918 if (usesOnlyOneValue && EltSize <= 32) {
3919 if (!isConstant)
3920 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3921 if (VT.getVectorElementType().isFloatingPoint()) {
3922 SmallVector<SDValue, 8> Ops;
3923 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003924 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00003925 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00003926 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
3927 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003928 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3929 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003930 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003931 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003932 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3933 if (Val.getNode())
3934 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003935 }
3936
3937 // If all elements are constants and the case above didn't get hit, fall back
3938 // to the default expansion, which will generate a load from the constant
3939 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003940 if (isConstant)
3941 return SDValue();
3942
Bob Wilson11a1dff2011-01-07 21:37:30 +00003943 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
3944 if (NumElts >= 4) {
3945 SDValue shuffle = ReconstructShuffle(Op, DAG);
3946 if (shuffle != SDValue())
3947 return shuffle;
3948 }
3949
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003950 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003951 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3952 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003953 if (EltSize >= 32) {
3954 // Do the expansion with floating-point types, since that is what the VFP
3955 // registers are defined to use, and since i64 is not legal.
3956 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3957 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003958 SmallVector<SDValue, 8> Ops;
3959 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003960 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003961 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003962 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003963 }
3964
3965 return SDValue();
3966}
3967
Bob Wilson11a1dff2011-01-07 21:37:30 +00003968// Gather data to see if the operation can be modelled as a
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003969// shuffle in combination with VEXTs.
Eric Christopher41262da2011-01-14 23:50:53 +00003970SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
3971 SelectionDAG &DAG) const {
Bob Wilson11a1dff2011-01-07 21:37:30 +00003972 DebugLoc dl = Op.getDebugLoc();
3973 EVT VT = Op.getValueType();
3974 unsigned NumElts = VT.getVectorNumElements();
3975
3976 SmallVector<SDValue, 2> SourceVecs;
3977 SmallVector<unsigned, 2> MinElts;
3978 SmallVector<unsigned, 2> MaxElts;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003979
Bob Wilson11a1dff2011-01-07 21:37:30 +00003980 for (unsigned i = 0; i < NumElts; ++i) {
3981 SDValue V = Op.getOperand(i);
3982 if (V.getOpcode() == ISD::UNDEF)
3983 continue;
3984 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
3985 // A shuffle can only come from building a vector from various
3986 // elements of other vectors.
3987 return SDValue();
3988 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003989
Bob Wilson11a1dff2011-01-07 21:37:30 +00003990 // Record this extraction against the appropriate vector if possible...
3991 SDValue SourceVec = V.getOperand(0);
3992 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
3993 bool FoundSource = false;
3994 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
3995 if (SourceVecs[j] == SourceVec) {
3996 if (MinElts[j] > EltNo)
3997 MinElts[j] = EltNo;
3998 if (MaxElts[j] < EltNo)
3999 MaxElts[j] = EltNo;
4000 FoundSource = true;
4001 break;
4002 }
4003 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004004
Bob Wilson11a1dff2011-01-07 21:37:30 +00004005 // Or record a new source if not...
4006 if (!FoundSource) {
4007 SourceVecs.push_back(SourceVec);
4008 MinElts.push_back(EltNo);
4009 MaxElts.push_back(EltNo);
4010 }
4011 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004012
Bob Wilson11a1dff2011-01-07 21:37:30 +00004013 // Currently only do something sane when at most two source vectors
4014 // involved.
4015 if (SourceVecs.size() > 2)
4016 return SDValue();
4017
4018 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
4019 int VEXTOffsets[2] = {0, 0};
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004020
Bob Wilson11a1dff2011-01-07 21:37:30 +00004021 // This loop extracts the usage patterns of the source vectors
4022 // and prepares appropriate SDValues for a shuffle if possible.
4023 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
4024 if (SourceVecs[i].getValueType() == VT) {
4025 // No VEXT necessary
4026 ShuffleSrcs[i] = SourceVecs[i];
4027 VEXTOffsets[i] = 0;
4028 continue;
4029 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
4030 // It probably isn't worth padding out a smaller vector just to
4031 // break it down again in a shuffle.
4032 return SDValue();
4033 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004034
Bob Wilson11a1dff2011-01-07 21:37:30 +00004035 // Since only 64-bit and 128-bit vectors are legal on ARM and
4036 // we've eliminated the other cases...
Bob Wilson70f85732011-01-07 23:40:46 +00004037 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
4038 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004039
Bob Wilson11a1dff2011-01-07 21:37:30 +00004040 if (MaxElts[i] - MinElts[i] >= NumElts) {
4041 // Span too large for a VEXT to cope
4042 return SDValue();
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004043 }
4044
Bob Wilson11a1dff2011-01-07 21:37:30 +00004045 if (MinElts[i] >= NumElts) {
4046 // The extraction can just take the second half
4047 VEXTOffsets[i] = NumElts;
Eric Christopher41262da2011-01-14 23:50:53 +00004048 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4049 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004050 DAG.getIntPtrConstant(NumElts));
4051 } else if (MaxElts[i] < NumElts) {
4052 // The extraction can just take the first half
4053 VEXTOffsets[i] = 0;
Eric Christopher41262da2011-01-14 23:50:53 +00004054 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4055 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004056 DAG.getIntPtrConstant(0));
4057 } else {
4058 // An actual VEXT is needed
4059 VEXTOffsets[i] = MinElts[i];
Eric Christopher41262da2011-01-14 23:50:53 +00004060 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4061 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004062 DAG.getIntPtrConstant(0));
Eric Christopher41262da2011-01-14 23:50:53 +00004063 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4064 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004065 DAG.getIntPtrConstant(NumElts));
4066 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
4067 DAG.getConstant(VEXTOffsets[i], MVT::i32));
4068 }
4069 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004070
Bob Wilson11a1dff2011-01-07 21:37:30 +00004071 SmallVector<int, 8> Mask;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004072
Bob Wilson11a1dff2011-01-07 21:37:30 +00004073 for (unsigned i = 0; i < NumElts; ++i) {
4074 SDValue Entry = Op.getOperand(i);
4075 if (Entry.getOpcode() == ISD::UNDEF) {
4076 Mask.push_back(-1);
4077 continue;
4078 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004079
Bob Wilson11a1dff2011-01-07 21:37:30 +00004080 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher41262da2011-01-14 23:50:53 +00004081 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
4082 .getOperand(1))->getSExtValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004083 if (ExtractVec == SourceVecs[0]) {
4084 Mask.push_back(ExtractElt - VEXTOffsets[0]);
4085 } else {
4086 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
4087 }
4088 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004089
Bob Wilson11a1dff2011-01-07 21:37:30 +00004090 // Final check before we try to produce nonsense...
4091 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher41262da2011-01-14 23:50:53 +00004092 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
4093 &Mask[0]);
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004094
Bob Wilson11a1dff2011-01-07 21:37:30 +00004095 return SDValue();
4096}
4097
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004098/// isShuffleMaskLegal - Targets can use this to indicate that they only
4099/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4100/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4101/// are assumed to be legal.
4102bool
4103ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
4104 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004105 if (VT.getVectorNumElements() == 4 &&
4106 (VT.is128BitVector() || VT.is64BitVector())) {
4107 unsigned PFIndexes[4];
4108 for (unsigned i = 0; i != 4; ++i) {
4109 if (M[i] < 0)
4110 PFIndexes[i] = 8;
4111 else
4112 PFIndexes[i] = M[i];
4113 }
4114
4115 // Compute the index in the perfect shuffle table.
4116 unsigned PFTableIndex =
4117 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
4118 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4119 unsigned Cost = (PFEntry >> 30);
4120
4121 if (Cost <= 4)
4122 return true;
4123 }
4124
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004125 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00004126 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004127
Bob Wilson53dd2452010-06-07 23:53:38 +00004128 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4129 return (EltSize >= 32 ||
4130 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004131 isVREVMask(M, VT, 64) ||
4132 isVREVMask(M, VT, 32) ||
4133 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004134 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling0d4c9d92011-03-15 21:15:20 +00004135 isVTBLMask(M, VT) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004136 isVTRNMask(M, VT, WhichResult) ||
4137 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00004138 isVZIPMask(M, VT, WhichResult) ||
4139 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
4140 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
4141 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004142}
4143
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004144/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4145/// the specified operations to build the shuffle.
4146static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
4147 SDValue RHS, SelectionDAG &DAG,
4148 DebugLoc dl) {
4149 unsigned OpNum = (PFEntry >> 26) & 0x0F;
4150 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
4151 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
4152
4153 enum {
4154 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
4155 OP_VREV,
4156 OP_VDUP0,
4157 OP_VDUP1,
4158 OP_VDUP2,
4159 OP_VDUP3,
4160 OP_VEXT1,
4161 OP_VEXT2,
4162 OP_VEXT3,
4163 OP_VUZPL, // VUZP, left result
4164 OP_VUZPR, // VUZP, right result
4165 OP_VZIPL, // VZIP, left result
4166 OP_VZIPR, // VZIP, right result
4167 OP_VTRNL, // VTRN, left result
4168 OP_VTRNR // VTRN, right result
4169 };
4170
4171 if (OpNum == OP_COPY) {
4172 if (LHSID == (1*9+2)*9+3) return LHS;
4173 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4174 return RHS;
4175 }
4176
4177 SDValue OpLHS, OpRHS;
4178 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4179 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
4180 EVT VT = OpLHS.getValueType();
4181
4182 switch (OpNum) {
4183 default: llvm_unreachable("Unknown shuffle opcode!");
4184 case OP_VREV:
Tanya Lattner2a8eb722011-05-18 06:42:21 +00004185 // VREV divides the vector in half and swaps within the half.
4186 if (VT.getVectorElementType() == MVT::i32)
4187 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
4188 // vrev <4 x i16> -> VREV32
4189 if (VT.getVectorElementType() == MVT::i16)
4190 return DAG.getNode(ARMISD::VREV32, dl, VT, OpLHS);
4191 // vrev <4 x i8> -> VREV16
4192 assert(VT.getVectorElementType() == MVT::i8);
4193 return DAG.getNode(ARMISD::VREV16, dl, VT, OpLHS);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004194 case OP_VDUP0:
4195 case OP_VDUP1:
4196 case OP_VDUP2:
4197 case OP_VDUP3:
4198 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004199 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004200 case OP_VEXT1:
4201 case OP_VEXT2:
4202 case OP_VEXT3:
4203 return DAG.getNode(ARMISD::VEXT, dl, VT,
4204 OpLHS, OpRHS,
4205 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
4206 case OP_VUZPL:
4207 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004208 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004209 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
4210 case OP_VZIPL:
4211 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004212 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004213 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
4214 case OP_VTRNL:
4215 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004216 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4217 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004218 }
4219}
4220
Bill Wendling69a05a72011-03-14 23:02:38 +00004221static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
4222 SmallVectorImpl<int> &ShuffleMask,
4223 SelectionDAG &DAG) {
4224 // Check to see if we can use the VTBL instruction.
4225 SDValue V1 = Op.getOperand(0);
4226 SDValue V2 = Op.getOperand(1);
4227 DebugLoc DL = Op.getDebugLoc();
4228
4229 SmallVector<SDValue, 8> VTBLMask;
4230 for (SmallVectorImpl<int>::iterator
4231 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
4232 VTBLMask.push_back(DAG.getConstant(*I, MVT::i32));
4233
4234 if (V2.getNode()->getOpcode() == ISD::UNDEF)
4235 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
4236 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4237 &VTBLMask[0], 8));
Bill Wendlinga24cb402011-03-15 20:47:26 +00004238
Owen Anderson76706012011-04-05 21:48:57 +00004239 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
Bill Wendlinga24cb402011-03-15 20:47:26 +00004240 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4241 &VTBLMask[0], 8));
Bill Wendling69a05a72011-03-14 23:02:38 +00004242}
4243
Bob Wilson5bafff32009-06-22 23:27:02 +00004244static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004245 SDValue V1 = Op.getOperand(0);
4246 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00004247 DebugLoc dl = Op.getDebugLoc();
4248 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004249 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004250 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00004251
Bob Wilson28865062009-08-13 02:13:04 +00004252 // Convert shuffles that are directly supported on NEON to target-specific
4253 // DAG nodes, instead of keeping them as shuffles and matching them again
4254 // during code selection. This is more efficient and avoids the possibility
4255 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00004256 // FIXME: floating-point vectors should be canonicalized to integer vectors
4257 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004258 SVN->getMask(ShuffleMask);
4259
Bob Wilson53dd2452010-06-07 23:53:38 +00004260 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4261 if (EltSize <= 32) {
4262 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
4263 int Lane = SVN->getSplatIndex();
4264 // If this is undef splat, generate it via "just" vdup, if possible.
4265 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00004266
Bob Wilson53dd2452010-06-07 23:53:38 +00004267 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4268 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
4269 }
4270 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
4271 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004272 }
Bob Wilson53dd2452010-06-07 23:53:38 +00004273
4274 bool ReverseVEXT;
4275 unsigned Imm;
4276 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
4277 if (ReverseVEXT)
4278 std::swap(V1, V2);
4279 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
4280 DAG.getConstant(Imm, MVT::i32));
4281 }
4282
4283 if (isVREVMask(ShuffleMask, VT, 64))
4284 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
4285 if (isVREVMask(ShuffleMask, VT, 32))
4286 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
4287 if (isVREVMask(ShuffleMask, VT, 16))
4288 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
4289
4290 // Check for Neon shuffles that modify both input vectors in place.
4291 // If both results are used, i.e., if there are two shuffles with the same
4292 // source operands and with masks corresponding to both results of one of
4293 // these operations, DAG memoization will ensure that a single node is
4294 // used for both shuffles.
4295 unsigned WhichResult;
4296 if (isVTRNMask(ShuffleMask, VT, WhichResult))
4297 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4298 V1, V2).getValue(WhichResult);
4299 if (isVUZPMask(ShuffleMask, VT, WhichResult))
4300 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4301 V1, V2).getValue(WhichResult);
4302 if (isVZIPMask(ShuffleMask, VT, WhichResult))
4303 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4304 V1, V2).getValue(WhichResult);
4305
4306 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
4307 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4308 V1, V1).getValue(WhichResult);
4309 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4310 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4311 V1, V1).getValue(WhichResult);
4312 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4313 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4314 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00004315 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004316
Bob Wilsonc692cb72009-08-21 20:54:19 +00004317 // If the shuffle is not directly supported and it has 4 elements, use
4318 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004319 unsigned NumElts = VT.getVectorNumElements();
4320 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004321 unsigned PFIndexes[4];
4322 for (unsigned i = 0; i != 4; ++i) {
4323 if (ShuffleMask[i] < 0)
4324 PFIndexes[i] = 8;
4325 else
4326 PFIndexes[i] = ShuffleMask[i];
4327 }
4328
4329 // Compute the index in the perfect shuffle table.
4330 unsigned PFTableIndex =
4331 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004332 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4333 unsigned Cost = (PFEntry >> 30);
4334
4335 if (Cost <= 4)
4336 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
4337 }
Bob Wilsond8e17572009-08-12 22:31:50 +00004338
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004339 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004340 if (EltSize >= 32) {
4341 // Do the expansion with floating-point types, since that is what the VFP
4342 // registers are defined to use, and since i64 is not legal.
4343 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4344 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004345 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
4346 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004347 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004348 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00004349 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004350 Ops.push_back(DAG.getUNDEF(EltVT));
4351 else
4352 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
4353 ShuffleMask[i] < (int)NumElts ? V1 : V2,
4354 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
4355 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00004356 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004357 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004358 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00004359 }
4360
Bill Wendling69a05a72011-03-14 23:02:38 +00004361 if (VT == MVT::v8i8) {
4362 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
4363 if (NewOp.getNode())
4364 return NewOp;
4365 }
4366
Bob Wilson22cac0d2009-08-14 05:16:33 +00004367 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004368}
4369
Bob Wilson5bafff32009-06-22 23:27:02 +00004370static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00004371 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00004372 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00004373 if (!isa<ConstantSDNode>(Lane))
4374 return SDValue();
4375
4376 SDValue Vec = Op.getOperand(0);
4377 if (Op.getValueType() == MVT::i32 &&
4378 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
4379 DebugLoc dl = Op.getDebugLoc();
4380 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
4381 }
4382
4383 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00004384}
4385
Bob Wilsona6d65862009-08-03 20:36:38 +00004386static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
4387 // The only time a CONCAT_VECTORS operation can have legal types is when
4388 // two 64-bit vectors are concatenated to a 128-bit vector.
4389 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
4390 "unexpected CONCAT_VECTORS");
4391 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004392 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00004393 SDValue Op0 = Op.getOperand(0);
4394 SDValue Op1 = Op.getOperand(1);
4395 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004396 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004397 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00004398 DAG.getIntPtrConstant(0));
4399 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004400 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004401 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00004402 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004403 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004404}
4405
Bob Wilson626613d2010-11-23 19:38:38 +00004406/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
4407/// element has been zero/sign-extended, depending on the isSigned parameter,
4408/// from an integer type half its size.
4409static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
4410 bool isSigned) {
4411 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
4412 EVT VT = N->getValueType(0);
4413 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
4414 SDNode *BVN = N->getOperand(0).getNode();
4415 if (BVN->getValueType(0) != MVT::v4i32 ||
4416 BVN->getOpcode() != ISD::BUILD_VECTOR)
4417 return false;
4418 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4419 unsigned HiElt = 1 - LoElt;
4420 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
4421 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
4422 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
4423 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
4424 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
4425 return false;
4426 if (isSigned) {
4427 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
4428 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
4429 return true;
4430 } else {
4431 if (Hi0->isNullValue() && Hi1->isNullValue())
4432 return true;
4433 }
4434 return false;
4435 }
4436
4437 if (N->getOpcode() != ISD::BUILD_VECTOR)
4438 return false;
4439
4440 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
4441 SDNode *Elt = N->getOperand(i).getNode();
4442 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
4443 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4444 unsigned HalfSize = EltSize / 2;
4445 if (isSigned) {
4446 int64_t SExtVal = C->getSExtValue();
4447 if ((SExtVal >> HalfSize) != (SExtVal >> EltSize))
4448 return false;
4449 } else {
4450 if ((C->getZExtValue() >> HalfSize) != 0)
4451 return false;
4452 }
4453 continue;
4454 }
4455 return false;
4456 }
4457
4458 return true;
4459}
4460
4461/// isSignExtended - Check if a node is a vector value that is sign-extended
4462/// or a constant BUILD_VECTOR with sign-extended elements.
4463static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
4464 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
4465 return true;
4466 if (isExtendedBUILD_VECTOR(N, DAG, true))
4467 return true;
4468 return false;
4469}
4470
4471/// isZeroExtended - Check if a node is a vector value that is zero-extended
4472/// or a constant BUILD_VECTOR with zero-extended elements.
4473static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
4474 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
4475 return true;
4476 if (isExtendedBUILD_VECTOR(N, DAG, false))
4477 return true;
4478 return false;
4479}
4480
4481/// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending
4482/// load, or BUILD_VECTOR with extended elements, return the unextended value.
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004483static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
4484 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
4485 return N->getOperand(0);
Bob Wilson626613d2010-11-23 19:38:38 +00004486 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
4487 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
4488 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
4489 LD->isNonTemporal(), LD->getAlignment());
4490 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
4491 // have been legalized as a BITCAST from v4i32.
4492 if (N->getOpcode() == ISD::BITCAST) {
4493 SDNode *BVN = N->getOperand(0).getNode();
4494 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
4495 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
4496 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4497 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
4498 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
4499 }
4500 // Construct a new BUILD_VECTOR with elements truncated to half the size.
4501 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
4502 EVT VT = N->getValueType(0);
4503 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
4504 unsigned NumElts = VT.getVectorNumElements();
4505 MVT TruncVT = MVT::getIntegerVT(EltSize);
4506 SmallVector<SDValue, 8> Ops;
4507 for (unsigned i = 0; i != NumElts; ++i) {
4508 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
4509 const APInt &CInt = C->getAPIntValue();
Jay Foad40f8f622010-12-07 08:25:19 +00004510 Ops.push_back(DAG.getConstant(CInt.trunc(EltSize), TruncVT));
Bob Wilson626613d2010-11-23 19:38:38 +00004511 }
4512 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
4513 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004514}
4515
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004516static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
4517 unsigned Opcode = N->getOpcode();
4518 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
4519 SDNode *N0 = N->getOperand(0).getNode();
4520 SDNode *N1 = N->getOperand(1).getNode();
4521 return N0->hasOneUse() && N1->hasOneUse() &&
4522 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
4523 }
4524 return false;
4525}
4526
4527static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
4528 unsigned Opcode = N->getOpcode();
4529 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
4530 SDNode *N0 = N->getOperand(0).getNode();
4531 SDNode *N1 = N->getOperand(1).getNode();
4532 return N0->hasOneUse() && N1->hasOneUse() &&
4533 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
4534 }
4535 return false;
4536}
4537
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004538static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
4539 // Multiplications are only custom-lowered for 128-bit vectors so that
4540 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
4541 EVT VT = Op.getValueType();
4542 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
4543 SDNode *N0 = Op.getOperand(0).getNode();
4544 SDNode *N1 = Op.getOperand(1).getNode();
4545 unsigned NewOpc = 0;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004546 bool isMLA = false;
4547 bool isN0SExt = isSignExtended(N0, DAG);
4548 bool isN1SExt = isSignExtended(N1, DAG);
4549 if (isN0SExt && isN1SExt)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004550 NewOpc = ARMISD::VMULLs;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004551 else {
4552 bool isN0ZExt = isZeroExtended(N0, DAG);
4553 bool isN1ZExt = isZeroExtended(N1, DAG);
4554 if (isN0ZExt && isN1ZExt)
4555 NewOpc = ARMISD::VMULLu;
4556 else if (isN1SExt || isN1ZExt) {
4557 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
4558 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
4559 if (isN1SExt && isAddSubSExt(N0, DAG)) {
4560 NewOpc = ARMISD::VMULLs;
4561 isMLA = true;
4562 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
4563 NewOpc = ARMISD::VMULLu;
4564 isMLA = true;
4565 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
4566 std::swap(N0, N1);
4567 NewOpc = ARMISD::VMULLu;
4568 isMLA = true;
4569 }
4570 }
4571
4572 if (!NewOpc) {
4573 if (VT == MVT::v2i64)
4574 // Fall through to expand this. It is not legal.
4575 return SDValue();
4576 else
4577 // Other vector multiplications are legal.
4578 return Op;
4579 }
4580 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004581
4582 // Legalize to a VMULL instruction.
4583 DebugLoc DL = Op.getDebugLoc();
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004584 SDValue Op0;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004585 SDValue Op1 = SkipExtension(N1, DAG);
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004586 if (!isMLA) {
4587 Op0 = SkipExtension(N0, DAG);
4588 assert(Op0.getValueType().is64BitVector() &&
4589 Op1.getValueType().is64BitVector() &&
4590 "unexpected types for extended operands to VMULL");
4591 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
4592 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004593
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004594 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
4595 // isel lowering to take advantage of no-stall back to back vmul + vmla.
4596 // vmull q0, d4, d6
4597 // vmlal q0, d5, d6
4598 // is faster than
4599 // vaddl q0, d4, d5
4600 // vmovl q1, d6
4601 // vmul q0, q0, q1
4602 SDValue N00 = SkipExtension(N0->getOperand(0).getNode(), DAG);
4603 SDValue N01 = SkipExtension(N0->getOperand(1).getNode(), DAG);
4604 EVT Op1VT = Op1.getValueType();
4605 return DAG.getNode(N0->getOpcode(), DL, VT,
4606 DAG.getNode(NewOpc, DL, VT,
4607 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
4608 DAG.getNode(NewOpc, DL, VT,
4609 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004610}
4611
Owen Anderson76706012011-04-05 21:48:57 +00004612static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00004613LowerSDIV_v4i8(SDValue X, SDValue Y, DebugLoc dl, SelectionDAG &DAG) {
4614 // Convert to float
4615 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
4616 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
4617 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
4618 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
4619 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
4620 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
4621 // Get reciprocal estimate.
4622 // float4 recip = vrecpeq_f32(yf);
Owen Anderson76706012011-04-05 21:48:57 +00004623 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004624 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
4625 // Because char has a smaller range than uchar, we can actually get away
4626 // without any newton steps. This requires that we use a weird bias
4627 // of 0xb000, however (again, this has been exhaustively tested).
4628 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
4629 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
4630 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
4631 Y = DAG.getConstant(0xb000, MVT::i32);
4632 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
4633 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
4634 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
4635 // Convert back to short.
4636 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
4637 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
4638 return X;
4639}
4640
Owen Anderson76706012011-04-05 21:48:57 +00004641static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00004642LowerSDIV_v4i16(SDValue N0, SDValue N1, DebugLoc dl, SelectionDAG &DAG) {
4643 SDValue N2;
4644 // Convert to float.
4645 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
4646 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
4647 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
4648 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
4649 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
4650 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004651
Nate Begeman7973f352011-02-11 20:53:29 +00004652 // Use reciprocal estimate and one refinement step.
4653 // float4 recip = vrecpeq_f32(yf);
4654 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00004655 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004656 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
Owen Anderson76706012011-04-05 21:48:57 +00004657 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004658 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4659 N1, N2);
4660 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4661 // Because short has a smaller range than ushort, we can actually get away
4662 // with only a single newton step. This requires that we use a weird bias
4663 // of 89, however (again, this has been exhaustively tested).
4664 // float4 result = as_float4(as_int4(xf*recip) + 89);
4665 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4666 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
4667 N1 = DAG.getConstant(89, MVT::i32);
4668 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4669 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4670 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4671 // Convert back to integer and return.
4672 // return vmovn_s32(vcvt_s32_f32(result));
4673 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4674 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4675 return N0;
4676}
4677
4678static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
4679 EVT VT = Op.getValueType();
4680 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4681 "unexpected type for custom-lowering ISD::SDIV");
4682
4683 DebugLoc dl = Op.getDebugLoc();
4684 SDValue N0 = Op.getOperand(0);
4685 SDValue N1 = Op.getOperand(1);
4686 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00004687
Nate Begeman7973f352011-02-11 20:53:29 +00004688 if (VT == MVT::v8i8) {
4689 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
4690 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004691
Nate Begeman7973f352011-02-11 20:53:29 +00004692 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4693 DAG.getIntPtrConstant(4));
4694 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00004695 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00004696 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4697 DAG.getIntPtrConstant(0));
4698 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4699 DAG.getIntPtrConstant(0));
4700
4701 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
4702 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
4703
4704 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4705 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00004706
Nate Begeman7973f352011-02-11 20:53:29 +00004707 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
4708 return N0;
4709 }
4710 return LowerSDIV_v4i16(N0, N1, dl, DAG);
4711}
4712
4713static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
4714 EVT VT = Op.getValueType();
4715 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4716 "unexpected type for custom-lowering ISD::UDIV");
4717
4718 DebugLoc dl = Op.getDebugLoc();
4719 SDValue N0 = Op.getOperand(0);
4720 SDValue N1 = Op.getOperand(1);
4721 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00004722
Nate Begeman7973f352011-02-11 20:53:29 +00004723 if (VT == MVT::v8i8) {
4724 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
4725 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004726
Nate Begeman7973f352011-02-11 20:53:29 +00004727 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4728 DAG.getIntPtrConstant(4));
4729 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00004730 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00004731 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4732 DAG.getIntPtrConstant(0));
4733 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4734 DAG.getIntPtrConstant(0));
Owen Anderson76706012011-04-05 21:48:57 +00004735
Nate Begeman7973f352011-02-11 20:53:29 +00004736 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
4737 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
Owen Anderson76706012011-04-05 21:48:57 +00004738
Nate Begeman7973f352011-02-11 20:53:29 +00004739 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4740 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00004741
4742 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
Nate Begeman7973f352011-02-11 20:53:29 +00004743 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
4744 N0);
4745 return N0;
4746 }
Owen Anderson76706012011-04-05 21:48:57 +00004747
Nate Begeman7973f352011-02-11 20:53:29 +00004748 // v4i16 sdiv ... Convert to float.
4749 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
4750 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
4751 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
4752 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
4753 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
4754 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
4755
4756 // Use reciprocal estimate and two refinement steps.
4757 // float4 recip = vrecpeq_f32(yf);
4758 // recip *= vrecpsq_f32(yf, recip);
4759 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00004760 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004761 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
Owen Anderson76706012011-04-05 21:48:57 +00004762 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004763 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4764 N1, N2);
4765 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
Owen Anderson76706012011-04-05 21:48:57 +00004766 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004767 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4768 N1, N2);
4769 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4770 // Simply multiplying by the reciprocal estimate can leave us a few ulps
4771 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
4772 // and that it will never cause us to return an answer too large).
4773 // float4 result = as_float4(as_int4(xf*recip) + 89);
4774 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4775 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
4776 N1 = DAG.getConstant(2, MVT::i32);
4777 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4778 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4779 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4780 // Convert back to integer and return.
4781 // return vmovn_u32(vcvt_s32_f32(result));
4782 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4783 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4784 return N0;
4785}
4786
Dan Gohmand858e902010-04-17 15:26:15 +00004787SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004788 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004789 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00004790 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00004791 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004792 case ISD::GlobalAddress:
4793 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
4794 LowerGlobalAddressELF(Op, DAG);
Bill Wendling69a05a72011-03-14 23:02:38 +00004795 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00004796 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00004797 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
4798 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004799 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00004800 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00004801 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00004802 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00004803 case ISD::SINT_TO_FP:
4804 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
4805 case ISD::FP_TO_SINT:
4806 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004807 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00004808 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00004809 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004810 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004811 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00004812 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00004813 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00004814 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
4815 Subtarget);
Evan Cheng21a61792011-03-14 18:02:30 +00004816 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004817 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00004818 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00004819 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00004820 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00004821 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00004822 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00004823 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004824 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00004825 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004826 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004827 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00004828 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004829 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004830 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begeman7973f352011-02-11 20:53:29 +00004831 case ISD::SDIV: return LowerSDIV(Op, DAG);
4832 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004833 }
Dan Gohman475871a2008-07-27 21:46:04 +00004834 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004835}
4836
Duncan Sands1607f052008-12-01 11:39:25 +00004837/// ReplaceNodeResults - Replace the results of node with an illegal result
4838/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00004839void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
4840 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004841 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00004842 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00004843 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00004844 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004845 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00004846 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004847 case ISD::BITCAST:
4848 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004849 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00004850 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00004851 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00004852 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004853 break;
Duncan Sands1607f052008-12-01 11:39:25 +00004854 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00004855 if (Res.getNode())
4856 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00004857}
Chris Lattner27a6c732007-11-24 07:07:01 +00004858
Evan Chenga8e29892007-01-19 07:51:42 +00004859//===----------------------------------------------------------------------===//
4860// ARM Scheduler Hooks
4861//===----------------------------------------------------------------------===//
4862
4863MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004864ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
4865 MachineBasicBlock *BB,
4866 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00004867 unsigned dest = MI->getOperand(0).getReg();
4868 unsigned ptr = MI->getOperand(1).getReg();
4869 unsigned oldval = MI->getOperand(2).getReg();
4870 unsigned newval = MI->getOperand(3).getReg();
Jim Grosbach5278eb82009-12-11 01:42:04 +00004871 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4872 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004873 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00004874
Cameron Zwarich7d336c02011-05-18 02:20:07 +00004875 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
4876 unsigned scratch =
Cameron Zwarich141ec632011-05-18 02:29:50 +00004877 MRI.createVirtualRegister(isThumb2 ? ARM::rGPRRegisterClass
Cameron Zwarich7d336c02011-05-18 02:20:07 +00004878 : ARM::GPRRegisterClass);
4879
4880 if (isThumb2) {
Cameron Zwarich141ec632011-05-18 02:29:50 +00004881 MRI.constrainRegClass(dest, ARM::rGPRRegisterClass);
4882 MRI.constrainRegClass(oldval, ARM::rGPRRegisterClass);
4883 MRI.constrainRegClass(newval, ARM::rGPRRegisterClass);
Cameron Zwarich7d336c02011-05-18 02:20:07 +00004884 }
4885
Jim Grosbach5278eb82009-12-11 01:42:04 +00004886 unsigned ldrOpc, strOpc;
4887 switch (Size) {
4888 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004889 case 1:
4890 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Evan Chengaa261022011-02-07 18:50:47 +00004891 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004892 break;
4893 case 2:
4894 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4895 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4896 break;
4897 case 4:
4898 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4899 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4900 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00004901 }
4902
4903 MachineFunction *MF = BB->getParent();
4904 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4905 MachineFunction::iterator It = BB;
4906 ++It; // insert the new blocks after the current block
4907
4908 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4909 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4910 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4911 MF->insert(It, loop1MBB);
4912 MF->insert(It, loop2MBB);
4913 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004914
4915 // Transfer the remainder of BB and its successor edges to exitMBB.
4916 exitMBB->splice(exitMBB->begin(), BB,
4917 llvm::next(MachineBasicBlock::iterator(MI)),
4918 BB->end());
4919 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004920
4921 // thisMBB:
4922 // ...
4923 // fallthrough --> loop1MBB
4924 BB->addSuccessor(loop1MBB);
4925
4926 // loop1MBB:
4927 // ldrex dest, [ptr]
4928 // cmp dest, oldval
4929 // bne exitMBB
4930 BB = loop1MBB;
4931 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004932 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004933 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004934 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4935 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004936 BB->addSuccessor(loop2MBB);
4937 BB->addSuccessor(exitMBB);
4938
4939 // loop2MBB:
4940 // strex scratch, newval, [ptr]
4941 // cmp scratch, #0
4942 // bne loop1MBB
4943 BB = loop2MBB;
4944 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
4945 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004946 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004947 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004948 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4949 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004950 BB->addSuccessor(loop1MBB);
4951 BB->addSuccessor(exitMBB);
4952
4953 // exitMBB:
4954 // ...
4955 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00004956
Dan Gohman14152b42010-07-06 20:24:04 +00004957 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00004958
Jim Grosbach5278eb82009-12-11 01:42:04 +00004959 return BB;
4960}
4961
4962MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004963ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
4964 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00004965 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
4966 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4967
4968 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004969 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004970 MachineFunction::iterator It = BB;
4971 ++It;
4972
4973 unsigned dest = MI->getOperand(0).getReg();
4974 unsigned ptr = MI->getOperand(1).getReg();
4975 unsigned incr = MI->getOperand(2).getReg();
4976 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00004977
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004978 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004979 unsigned ldrOpc, strOpc;
4980 switch (Size) {
4981 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004982 case 1:
4983 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00004984 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004985 break;
4986 case 2:
4987 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4988 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4989 break;
4990 case 4:
4991 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4992 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4993 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004994 }
4995
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004996 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4997 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4998 MF->insert(It, loopMBB);
4999 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005000
5001 // Transfer the remainder of BB and its successor edges to exitMBB.
5002 exitMBB->splice(exitMBB->begin(), BB,
5003 llvm::next(MachineBasicBlock::iterator(MI)),
5004 BB->end());
5005 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005006
Jim Grosbach867bbbf2010-01-15 00:22:18 +00005007 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00005008 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
5009 unsigned scratch2 = (!BinOpcode) ? incr :
5010 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
5011
5012 // thisMBB:
5013 // ...
5014 // fallthrough --> loopMBB
5015 BB->addSuccessor(loopMBB);
5016
5017 // loopMBB:
5018 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005019 // <binop> scratch2, dest, incr
5020 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00005021 // cmp scratch, #0
5022 // bne- loopMBB
5023 // fallthrough --> exitMBB
5024 BB = loopMBB;
5025 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00005026 if (BinOpcode) {
5027 // operand order needs to go the other way for NAND
5028 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
5029 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5030 addReg(incr).addReg(dest)).addReg(0);
5031 else
5032 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5033 addReg(dest).addReg(incr)).addReg(0);
5034 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00005035
5036 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
5037 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005038 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00005039 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005040 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5041 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005042
5043 BB->addSuccessor(loopMBB);
5044 BB->addSuccessor(exitMBB);
5045
5046 // exitMBB:
5047 // ...
5048 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00005049
Dan Gohman14152b42010-07-06 20:24:04 +00005050 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00005051
Jim Grosbachc3c23542009-12-14 04:22:04 +00005052 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00005053}
5054
Jim Grosbachf7da8822011-04-26 19:44:18 +00005055MachineBasicBlock *
5056ARMTargetLowering::EmitAtomicBinaryMinMax(MachineInstr *MI,
5057 MachineBasicBlock *BB,
5058 unsigned Size,
5059 bool signExtend,
5060 ARMCC::CondCodes Cond) const {
5061 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5062
5063 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5064 MachineFunction *MF = BB->getParent();
5065 MachineFunction::iterator It = BB;
5066 ++It;
5067
5068 unsigned dest = MI->getOperand(0).getReg();
5069 unsigned ptr = MI->getOperand(1).getReg();
5070 unsigned incr = MI->getOperand(2).getReg();
5071 unsigned oldval = dest;
5072 DebugLoc dl = MI->getDebugLoc();
5073
5074 bool isThumb2 = Subtarget->isThumb2();
5075 unsigned ldrOpc, strOpc, extendOpc;
5076 switch (Size) {
5077 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
5078 case 1:
5079 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
5080 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
5081 extendOpc = isThumb2 ? ARM::t2SXTBr : ARM::SXTBr;
5082 break;
5083 case 2:
5084 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5085 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
5086 extendOpc = isThumb2 ? ARM::t2SXTHr : ARM::SXTHr;
5087 break;
5088 case 4:
5089 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5090 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5091 extendOpc = 0;
5092 break;
5093 }
5094
5095 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5096 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5097 MF->insert(It, loopMBB);
5098 MF->insert(It, exitMBB);
5099
5100 // Transfer the remainder of BB and its successor edges to exitMBB.
5101 exitMBB->splice(exitMBB->begin(), BB,
5102 llvm::next(MachineBasicBlock::iterator(MI)),
5103 BB->end());
5104 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
5105
5106 MachineRegisterInfo &RegInfo = MF->getRegInfo();
5107 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
5108 unsigned scratch2 = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
5109
5110 // thisMBB:
5111 // ...
5112 // fallthrough --> loopMBB
5113 BB->addSuccessor(loopMBB);
5114
5115 // loopMBB:
5116 // ldrex dest, ptr
5117 // (sign extend dest, if required)
5118 // cmp dest, incr
5119 // cmov.cond scratch2, dest, incr
5120 // strex scratch, scratch2, ptr
5121 // cmp scratch, #0
5122 // bne- loopMBB
5123 // fallthrough --> exitMBB
5124 BB = loopMBB;
5125 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
5126
5127 // Sign extend the value, if necessary.
5128 if (signExtend && extendOpc) {
5129 oldval = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
5130 AddDefaultPred(BuildMI(BB, dl, TII->get(extendOpc), oldval).addReg(dest));
5131 }
5132
5133 // Build compare and cmov instructions.
5134 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5135 .addReg(oldval).addReg(incr));
5136 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr), scratch2)
5137 .addReg(oldval).addReg(incr).addImm(Cond).addReg(ARM::CPSR);
5138
5139 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
5140 .addReg(ptr));
5141 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5142 .addReg(scratch).addImm(0));
5143 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5144 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5145
5146 BB->addSuccessor(loopMBB);
5147 BB->addSuccessor(exitMBB);
5148
5149 // exitMBB:
5150 // ...
5151 BB = exitMBB;
5152
5153 MI->eraseFromParent(); // The instruction is gone now.
5154
5155 return BB;
5156}
5157
Evan Cheng218977b2010-07-13 19:27:42 +00005158static
5159MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
5160 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
5161 E = MBB->succ_end(); I != E; ++I)
5162 if (*I != Succ)
5163 return *I;
5164 llvm_unreachable("Expecting a BB with two successors!");
5165}
5166
Andrew Trick1c3af772011-04-23 03:55:32 +00005167// FIXME: This opcode table should obviously be expressed in the target
5168// description. We probably just need a "machine opcode" value in the pseudo
5169// instruction. But the ideal solution maybe to simply remove the "S" version
5170// of the opcode altogether.
5171struct AddSubFlagsOpcodePair {
5172 unsigned PseudoOpc;
5173 unsigned MachineOpc;
5174};
5175
5176static AddSubFlagsOpcodePair AddSubFlagsOpcodeMap[] = {
5177 {ARM::ADCSri, ARM::ADCri},
5178 {ARM::ADCSrr, ARM::ADCrr},
5179 {ARM::ADCSrs, ARM::ADCrs},
5180 {ARM::SBCSri, ARM::SBCri},
5181 {ARM::SBCSrr, ARM::SBCrr},
5182 {ARM::SBCSrs, ARM::SBCrs},
5183 {ARM::RSBSri, ARM::RSBri},
5184 {ARM::RSBSrr, ARM::RSBrr},
5185 {ARM::RSBSrs, ARM::RSBrs},
5186 {ARM::RSCSri, ARM::RSCri},
5187 {ARM::RSCSrs, ARM::RSCrs},
5188 {ARM::t2ADCSri, ARM::t2ADCri},
5189 {ARM::t2ADCSrr, ARM::t2ADCrr},
5190 {ARM::t2ADCSrs, ARM::t2ADCrs},
5191 {ARM::t2SBCSri, ARM::t2SBCri},
5192 {ARM::t2SBCSrr, ARM::t2SBCrr},
5193 {ARM::t2SBCSrs, ARM::t2SBCrs},
5194 {ARM::t2RSBSri, ARM::t2RSBri},
5195 {ARM::t2RSBSrs, ARM::t2RSBrs},
5196};
5197
5198// Convert and Add or Subtract with Carry and Flags to a generic opcode with
5199// CPSR<def> operand. e.g. ADCS (...) -> ADC (... CPSR<def>).
5200//
5201// FIXME: Somewhere we should assert that CPSR<def> is in the correct
5202// position to be recognized by the target descrition as the 'S' bit.
5203bool ARMTargetLowering::RemapAddSubWithFlags(MachineInstr *MI,
5204 MachineBasicBlock *BB) const {
5205 unsigned OldOpc = MI->getOpcode();
5206 unsigned NewOpc = 0;
5207
5208 // This is only called for instructions that need remapping, so iterating over
5209 // the tiny opcode table is not costly.
5210 static const int NPairs =
5211 sizeof(AddSubFlagsOpcodeMap) / sizeof(AddSubFlagsOpcodePair);
5212 for (AddSubFlagsOpcodePair *Pair = &AddSubFlagsOpcodeMap[0],
5213 *End = &AddSubFlagsOpcodeMap[NPairs]; Pair != End; ++Pair) {
5214 if (OldOpc == Pair->PseudoOpc) {
5215 NewOpc = Pair->MachineOpc;
5216 break;
5217 }
5218 }
5219 if (!NewOpc)
5220 return false;
5221
5222 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5223 DebugLoc dl = MI->getDebugLoc();
5224 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(NewOpc));
5225 for (unsigned i = 0; i < MI->getNumOperands(); ++i)
5226 MIB.addOperand(MI->getOperand(i));
5227 AddDefaultPred(MIB);
5228 MIB.addReg(ARM::CPSR, RegState::Define); // S bit
5229 MI->eraseFromParent();
5230 return true;
5231}
5232
Jim Grosbache801dc42009-12-12 01:40:06 +00005233MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005234ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005235 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005236 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00005237 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005238 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00005239 switch (MI->getOpcode()) {
Andrew Trick1c3af772011-04-23 03:55:32 +00005240 default: {
5241 if (RemapAddSubWithFlags(MI, BB))
5242 return BB;
5243
Jim Grosbach5278eb82009-12-11 01:42:04 +00005244 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00005245 llvm_unreachable("Unexpected instr type to insert");
Andrew Trick1c3af772011-04-23 03:55:32 +00005246 }
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005247 case ARM::ATOMIC_LOAD_ADD_I8:
5248 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
5249 case ARM::ATOMIC_LOAD_ADD_I16:
5250 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
5251 case ARM::ATOMIC_LOAD_ADD_I32:
5252 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005253
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005254 case ARM::ATOMIC_LOAD_AND_I8:
5255 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
5256 case ARM::ATOMIC_LOAD_AND_I16:
5257 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
5258 case ARM::ATOMIC_LOAD_AND_I32:
5259 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005260
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005261 case ARM::ATOMIC_LOAD_OR_I8:
5262 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
5263 case ARM::ATOMIC_LOAD_OR_I16:
5264 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
5265 case ARM::ATOMIC_LOAD_OR_I32:
5266 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005267
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005268 case ARM::ATOMIC_LOAD_XOR_I8:
5269 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
5270 case ARM::ATOMIC_LOAD_XOR_I16:
5271 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
5272 case ARM::ATOMIC_LOAD_XOR_I32:
5273 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00005274
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005275 case ARM::ATOMIC_LOAD_NAND_I8:
5276 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
5277 case ARM::ATOMIC_LOAD_NAND_I16:
5278 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
5279 case ARM::ATOMIC_LOAD_NAND_I32:
5280 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00005281
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005282 case ARM::ATOMIC_LOAD_SUB_I8:
5283 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
5284 case ARM::ATOMIC_LOAD_SUB_I16:
5285 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
5286 case ARM::ATOMIC_LOAD_SUB_I32:
5287 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00005288
Jim Grosbachf7da8822011-04-26 19:44:18 +00005289 case ARM::ATOMIC_LOAD_MIN_I8:
5290 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::LT);
5291 case ARM::ATOMIC_LOAD_MIN_I16:
5292 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::LT);
5293 case ARM::ATOMIC_LOAD_MIN_I32:
5294 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::LT);
5295
5296 case ARM::ATOMIC_LOAD_MAX_I8:
5297 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::GT);
5298 case ARM::ATOMIC_LOAD_MAX_I16:
5299 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::GT);
5300 case ARM::ATOMIC_LOAD_MAX_I32:
5301 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::GT);
5302
5303 case ARM::ATOMIC_LOAD_UMIN_I8:
5304 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::LO);
5305 case ARM::ATOMIC_LOAD_UMIN_I16:
5306 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::LO);
5307 case ARM::ATOMIC_LOAD_UMIN_I32:
5308 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::LO);
5309
5310 case ARM::ATOMIC_LOAD_UMAX_I8:
5311 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::HI);
5312 case ARM::ATOMIC_LOAD_UMAX_I16:
5313 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::HI);
5314 case ARM::ATOMIC_LOAD_UMAX_I32:
5315 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::HI);
5316
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005317 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
5318 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
5319 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00005320
5321 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
5322 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
5323 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005324
Evan Cheng007ea272009-08-12 05:17:19 +00005325 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00005326 // To "insert" a SELECT_CC instruction, we actually have to insert the
5327 // diamond control-flow pattern. The incoming instruction knows the
5328 // destination vreg to set, the condition code register to branch on, the
5329 // true/false values to select between, and a branch opcode to use.
5330 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005331 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00005332 ++It;
5333
5334 // thisMBB:
5335 // ...
5336 // TrueVal = ...
5337 // cmpTY ccX, r1, r2
5338 // bCC copy1MBB
5339 // fallthrough --> copy0MBB
5340 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005341 MachineFunction *F = BB->getParent();
5342 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5343 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00005344 F->insert(It, copy0MBB);
5345 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005346
5347 // Transfer the remainder of BB and its successor edges to sinkMBB.
5348 sinkMBB->splice(sinkMBB->begin(), BB,
5349 llvm::next(MachineBasicBlock::iterator(MI)),
5350 BB->end());
5351 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5352
Dan Gohman258c58c2010-07-06 15:49:48 +00005353 BB->addSuccessor(copy0MBB);
5354 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00005355
Dan Gohman14152b42010-07-06 20:24:04 +00005356 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
5357 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
5358
Evan Chenga8e29892007-01-19 07:51:42 +00005359 // copy0MBB:
5360 // %FalseValue = ...
5361 // # fallthrough to sinkMBB
5362 BB = copy0MBB;
5363
5364 // Update machine-CFG edges
5365 BB->addSuccessor(sinkMBB);
5366
5367 // sinkMBB:
5368 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5369 // ...
5370 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005371 BuildMI(*BB, BB->begin(), dl,
5372 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00005373 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
5374 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5375
Dan Gohman14152b42010-07-06 20:24:04 +00005376 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00005377 return BB;
5378 }
Evan Cheng86198642009-08-07 00:34:42 +00005379
Evan Cheng218977b2010-07-13 19:27:42 +00005380 case ARM::BCCi64:
5381 case ARM::BCCZi64: {
Bob Wilson3c904692010-12-23 22:45:49 +00005382 // If there is an unconditional branch to the other successor, remove it.
5383 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick7fa75ce2011-01-19 02:26:13 +00005384
Evan Cheng218977b2010-07-13 19:27:42 +00005385 // Compare both parts that make up the double comparison separately for
5386 // equality.
5387 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
5388
5389 unsigned LHS1 = MI->getOperand(1).getReg();
5390 unsigned LHS2 = MI->getOperand(2).getReg();
5391 if (RHSisZero) {
5392 AddDefaultPred(BuildMI(BB, dl,
5393 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5394 .addReg(LHS1).addImm(0));
5395 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5396 .addReg(LHS2).addImm(0)
5397 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
5398 } else {
5399 unsigned RHS1 = MI->getOperand(3).getReg();
5400 unsigned RHS2 = MI->getOperand(4).getReg();
5401 AddDefaultPred(BuildMI(BB, dl,
5402 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5403 .addReg(LHS1).addReg(RHS1));
5404 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5405 .addReg(LHS2).addReg(RHS2)
5406 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
5407 }
5408
5409 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
5410 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
5411 if (MI->getOperand(0).getImm() == ARMCC::NE)
5412 std::swap(destMBB, exitMBB);
5413
5414 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5415 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
5416 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
5417 .addMBB(exitMBB);
5418
5419 MI->eraseFromParent(); // The pseudo instruction is gone now.
5420 return BB;
5421 }
Evan Chenga8e29892007-01-19 07:51:42 +00005422 }
5423}
5424
5425//===----------------------------------------------------------------------===//
5426// ARM Optimization Hooks
5427//===----------------------------------------------------------------------===//
5428
Chris Lattnerd1980a52009-03-12 06:52:53 +00005429static
5430SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
5431 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00005432 SelectionDAG &DAG = DCI.DAG;
5433 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00005434 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00005435 unsigned Opc = N->getOpcode();
5436 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
5437 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
5438 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
5439 ISD::CondCode CC = ISD::SETCC_INVALID;
5440
5441 if (isSlctCC) {
5442 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
5443 } else {
5444 SDValue CCOp = Slct.getOperand(0);
5445 if (CCOp.getOpcode() == ISD::SETCC)
5446 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
5447 }
5448
5449 bool DoXform = false;
5450 bool InvCC = false;
5451 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
5452 "Bad input!");
5453
5454 if (LHS.getOpcode() == ISD::Constant &&
5455 cast<ConstantSDNode>(LHS)->isNullValue()) {
5456 DoXform = true;
5457 } else if (CC != ISD::SETCC_INVALID &&
5458 RHS.getOpcode() == ISD::Constant &&
5459 cast<ConstantSDNode>(RHS)->isNullValue()) {
5460 std::swap(LHS, RHS);
5461 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00005462 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00005463 Op0.getOperand(0).getValueType();
5464 bool isInt = OpVT.isInteger();
5465 CC = ISD::getSetCCInverse(CC, isInt);
5466
5467 if (!TLI.isCondCodeLegal(CC, OpVT))
5468 return SDValue(); // Inverse operator isn't legal.
5469
5470 DoXform = true;
5471 InvCC = true;
5472 }
5473
5474 if (DoXform) {
5475 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
5476 if (isSlctCC)
5477 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
5478 Slct.getOperand(0), Slct.getOperand(1), CC);
5479 SDValue CCOp = Slct.getOperand(0);
5480 if (InvCC)
5481 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
5482 CCOp.getOperand(0), CCOp.getOperand(1), CC);
5483 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
5484 CCOp, OtherOp, Result);
5485 }
5486 return SDValue();
5487}
5488
Bob Wilson3d5792a2010-07-29 20:34:14 +00005489/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
5490/// operands N0 and N1. This is a helper for PerformADDCombine that is
5491/// called with the default operands, and if that fails, with commuted
5492/// operands.
5493static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
5494 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00005495 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
5496 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
5497 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
5498 if (Result.getNode()) return Result;
5499 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00005500 return SDValue();
5501}
5502
Bob Wilson3d5792a2010-07-29 20:34:14 +00005503/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
5504///
5505static SDValue PerformADDCombine(SDNode *N,
5506 TargetLowering::DAGCombinerInfo &DCI) {
5507 SDValue N0 = N->getOperand(0);
5508 SDValue N1 = N->getOperand(1);
5509
5510 // First try with the default operand order.
5511 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
5512 if (Result.getNode())
5513 return Result;
5514
5515 // If that didn't work, try again with the operands commuted.
5516 return PerformADDCombineWithOperands(N, N1, N0, DCI);
5517}
5518
Chris Lattnerd1980a52009-03-12 06:52:53 +00005519/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00005520///
Chris Lattnerd1980a52009-03-12 06:52:53 +00005521static SDValue PerformSUBCombine(SDNode *N,
5522 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00005523 SDValue N0 = N->getOperand(0);
5524 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00005525
Chris Lattnerd1980a52009-03-12 06:52:53 +00005526 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
5527 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
5528 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
5529 if (Result.getNode()) return Result;
5530 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00005531
Chris Lattnerd1980a52009-03-12 06:52:53 +00005532 return SDValue();
5533}
5534
Evan Cheng463d3582011-03-31 19:38:48 +00005535/// PerformVMULCombine
5536/// Distribute (A + B) * C to (A * C) + (B * C) to take advantage of the
5537/// special multiplier accumulator forwarding.
5538/// vmul d3, d0, d2
5539/// vmla d3, d1, d2
5540/// is faster than
5541/// vadd d3, d0, d1
5542/// vmul d3, d3, d2
5543static SDValue PerformVMULCombine(SDNode *N,
5544 TargetLowering::DAGCombinerInfo &DCI,
5545 const ARMSubtarget *Subtarget) {
5546 if (!Subtarget->hasVMLxForwarding())
5547 return SDValue();
5548
5549 SelectionDAG &DAG = DCI.DAG;
5550 SDValue N0 = N->getOperand(0);
5551 SDValue N1 = N->getOperand(1);
5552 unsigned Opcode = N0.getOpcode();
5553 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
5554 Opcode != ISD::FADD && Opcode != ISD::FSUB) {
5555 Opcode = N0.getOpcode();
5556 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
5557 Opcode != ISD::FADD && Opcode != ISD::FSUB)
5558 return SDValue();
5559 std::swap(N0, N1);
5560 }
5561
5562 EVT VT = N->getValueType(0);
5563 DebugLoc DL = N->getDebugLoc();
5564 SDValue N00 = N0->getOperand(0);
5565 SDValue N01 = N0->getOperand(1);
5566 return DAG.getNode(Opcode, DL, VT,
5567 DAG.getNode(ISD::MUL, DL, VT, N00, N1),
5568 DAG.getNode(ISD::MUL, DL, VT, N01, N1));
5569}
5570
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005571static SDValue PerformMULCombine(SDNode *N,
5572 TargetLowering::DAGCombinerInfo &DCI,
5573 const ARMSubtarget *Subtarget) {
5574 SelectionDAG &DAG = DCI.DAG;
5575
5576 if (Subtarget->isThumb1Only())
5577 return SDValue();
5578
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005579 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
5580 return SDValue();
5581
5582 EVT VT = N->getValueType(0);
Evan Cheng463d3582011-03-31 19:38:48 +00005583 if (VT.is64BitVector() || VT.is128BitVector())
5584 return PerformVMULCombine(N, DCI, Subtarget);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005585 if (VT != MVT::i32)
5586 return SDValue();
5587
5588 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
5589 if (!C)
5590 return SDValue();
5591
5592 uint64_t MulAmt = C->getZExtValue();
5593 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
5594 ShiftAmt = ShiftAmt & (32 - 1);
5595 SDValue V = N->getOperand(0);
5596 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005597
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005598 SDValue Res;
5599 MulAmt >>= ShiftAmt;
5600 if (isPowerOf2_32(MulAmt - 1)) {
5601 // (mul x, 2^N + 1) => (add (shl x, N), x)
5602 Res = DAG.getNode(ISD::ADD, DL, VT,
5603 V, DAG.getNode(ISD::SHL, DL, VT,
5604 V, DAG.getConstant(Log2_32(MulAmt-1),
5605 MVT::i32)));
5606 } else if (isPowerOf2_32(MulAmt + 1)) {
5607 // (mul x, 2^N - 1) => (sub (shl x, N), x)
5608 Res = DAG.getNode(ISD::SUB, DL, VT,
5609 DAG.getNode(ISD::SHL, DL, VT,
5610 V, DAG.getConstant(Log2_32(MulAmt+1),
5611 MVT::i32)),
5612 V);
5613 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005614 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005615
5616 if (ShiftAmt != 0)
5617 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
5618 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005619
5620 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005621 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005622 return SDValue();
5623}
5624
Owen Anderson080c0922010-11-05 19:27:46 +00005625static SDValue PerformANDCombine(SDNode *N,
5626 TargetLowering::DAGCombinerInfo &DCI) {
Owen Anderson76706012011-04-05 21:48:57 +00005627
Owen Anderson080c0922010-11-05 19:27:46 +00005628 // Attempt to use immediate-form VBIC
5629 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
5630 DebugLoc dl = N->getDebugLoc();
5631 EVT VT = N->getValueType(0);
5632 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005633
Tanya Lattner0433b212011-04-07 15:24:20 +00005634 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
5635 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00005636
Owen Anderson080c0922010-11-05 19:27:46 +00005637 APInt SplatBits, SplatUndef;
5638 unsigned SplatBitSize;
5639 bool HasAnyUndefs;
5640 if (BVN &&
5641 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
5642 if (SplatBitSize <= 64) {
5643 EVT VbicVT;
5644 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
5645 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005646 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00005647 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00005648 if (Val.getNode()) {
5649 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005650 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00005651 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005652 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00005653 }
5654 }
5655 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005656
Owen Anderson080c0922010-11-05 19:27:46 +00005657 return SDValue();
5658}
5659
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005660/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
5661static SDValue PerformORCombine(SDNode *N,
5662 TargetLowering::DAGCombinerInfo &DCI,
5663 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00005664 // Attempt to use immediate-form VORR
5665 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
5666 DebugLoc dl = N->getDebugLoc();
5667 EVT VT = N->getValueType(0);
5668 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005669
Tanya Lattner0433b212011-04-07 15:24:20 +00005670 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
5671 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00005672
Owen Anderson60f48702010-11-03 23:15:26 +00005673 APInt SplatBits, SplatUndef;
5674 unsigned SplatBitSize;
5675 bool HasAnyUndefs;
5676 if (BVN && Subtarget->hasNEON() &&
5677 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
5678 if (SplatBitSize <= 64) {
5679 EVT VorrVT;
5680 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
5681 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00005682 DAG, VorrVT, VT.is128BitVector(),
5683 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00005684 if (Val.getNode()) {
5685 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005686 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00005687 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005688 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00005689 }
5690 }
5691 }
5692
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00005693 SDValue N0 = N->getOperand(0);
5694 if (N0.getOpcode() != ISD::AND)
5695 return SDValue();
5696 SDValue N1 = N->getOperand(1);
5697
5698 // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
5699 if (Subtarget->hasNEON() && N1.getOpcode() == ISD::AND && VT.isVector() &&
5700 DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
5701 APInt SplatUndef;
5702 unsigned SplatBitSize;
5703 bool HasAnyUndefs;
5704
5705 BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
5706 APInt SplatBits0;
5707 if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
5708 HasAnyUndefs) && !HasAnyUndefs) {
5709 BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
5710 APInt SplatBits1;
5711 if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
5712 HasAnyUndefs) && !HasAnyUndefs &&
5713 SplatBits0 == ~SplatBits1) {
5714 // Canonicalize the vector type to make instruction selection simpler.
5715 EVT CanonicalVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
5716 SDValue Result = DAG.getNode(ARMISD::VBSL, dl, CanonicalVT,
5717 N0->getOperand(1), N0->getOperand(0),
Cameron Zwarich5af60ce2011-04-13 21:01:19 +00005718 N1->getOperand(0));
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00005719 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
5720 }
5721 }
5722 }
5723
Jim Grosbach54238562010-07-17 03:30:54 +00005724 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
5725 // reasonable.
5726
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005727 // BFI is only available on V6T2+
5728 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
5729 return SDValue();
5730
Jim Grosbach54238562010-07-17 03:30:54 +00005731 DebugLoc DL = N->getDebugLoc();
5732 // 1) or (and A, mask), val => ARMbfi A, val, mask
5733 // iff (val & mask) == val
5734 //
5735 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
5736 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00005737 // && mask == ~mask2
Jim Grosbach54238562010-07-17 03:30:54 +00005738 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00005739 // && ~mask == mask2
Jim Grosbach54238562010-07-17 03:30:54 +00005740 // (i.e., copy a bitfield value into another bitfield of the same width)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005741
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005742 if (VT != MVT::i32)
5743 return SDValue();
5744
Evan Cheng30fb13f2010-12-13 20:32:54 +00005745 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00005746
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005747 // The value and the mask need to be constants so we can verify this is
5748 // actually a bitfield set. If the mask is 0xffff, we can do better
5749 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00005750 SDValue MaskOp = N0.getOperand(1);
5751 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
5752 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005753 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00005754 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005755 if (Mask == 0xffff)
5756 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005757 SDValue Res;
5758 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00005759 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
5760 if (N1C) {
5761 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00005762 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00005763 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005764
Evan Chenga9688c42010-12-11 04:11:38 +00005765 if (ARM::isBitFieldInvertedMask(Mask)) {
5766 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005767
Evan Cheng30fb13f2010-12-13 20:32:54 +00005768 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00005769 DAG.getConstant(Val, MVT::i32),
5770 DAG.getConstant(Mask, MVT::i32));
5771
5772 // Do not add new nodes to DAG combiner worklist.
5773 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005774 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00005775 }
Jim Grosbach54238562010-07-17 03:30:54 +00005776 } else if (N1.getOpcode() == ISD::AND) {
5777 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00005778 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
5779 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00005780 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00005781 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005782
Eric Christopher29aeed12011-03-26 01:21:03 +00005783 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
5784 // as is to match.
Jim Grosbach54238562010-07-17 03:30:54 +00005785 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00005786 (Mask == ~Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00005787 // The pack halfword instruction works better for masks that fit it,
5788 // so use that when it's available.
5789 if (Subtarget->hasT2ExtractPack() &&
5790 (Mask == 0xffff || Mask == 0xffff0000))
5791 return SDValue();
5792 // 2a
Eric Christopher29aeed12011-03-26 01:21:03 +00005793 unsigned amt = CountTrailingZeros_32(Mask2);
Jim Grosbach54238562010-07-17 03:30:54 +00005794 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Eric Christopher29aeed12011-03-26 01:21:03 +00005795 DAG.getConstant(amt, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00005796 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00005797 DAG.getConstant(Mask, MVT::i32));
5798 // Do not add new nodes to DAG combiner worklist.
5799 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005800 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005801 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00005802 (~Mask == Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00005803 // The pack halfword instruction works better for masks that fit it,
5804 // so use that when it's available.
5805 if (Subtarget->hasT2ExtractPack() &&
5806 (Mask2 == 0xffff || Mask2 == 0xffff0000))
5807 return SDValue();
5808 // 2b
5809 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005810 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00005811 DAG.getConstant(lsb, MVT::i32));
5812 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Eric Christopher29aeed12011-03-26 01:21:03 +00005813 DAG.getConstant(Mask2, MVT::i32));
Jim Grosbach54238562010-07-17 03:30:54 +00005814 // Do not add new nodes to DAG combiner worklist.
5815 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005816 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005817 }
5818 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005819
Evan Cheng30fb13f2010-12-13 20:32:54 +00005820 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
5821 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
5822 ARM::isBitFieldInvertedMask(~Mask)) {
5823 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
5824 // where lsb(mask) == #shamt and masked bits of B are known zero.
5825 SDValue ShAmt = N00.getOperand(1);
5826 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
5827 unsigned LSB = CountTrailingZeros_32(Mask);
5828 if (ShAmtC != LSB)
5829 return SDValue();
5830
5831 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
5832 DAG.getConstant(~Mask, MVT::i32));
5833
5834 // Do not add new nodes to DAG combiner worklist.
5835 DCI.CombineTo(N, Res, false);
5836 }
5837
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005838 return SDValue();
5839}
5840
Evan Cheng0c1aec12010-12-14 03:22:07 +00005841/// PerformBFICombine - (bfi A, (and B, C1), C2) -> (bfi A, B, C2) iff
5842/// C1 & C2 == C1.
5843static SDValue PerformBFICombine(SDNode *N,
5844 TargetLowering::DAGCombinerInfo &DCI) {
5845 SDValue N1 = N->getOperand(1);
5846 if (N1.getOpcode() == ISD::AND) {
5847 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
5848 if (!N11C)
5849 return SDValue();
5850 unsigned Mask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
5851 unsigned Mask2 = N11C->getZExtValue();
5852 if ((Mask & Mask2) == Mask2)
5853 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
5854 N->getOperand(0), N1.getOperand(0),
5855 N->getOperand(2));
5856 }
5857 return SDValue();
5858}
5859
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005860/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
5861/// ARMISD::VMOVRRD.
5862static SDValue PerformVMOVRRDCombine(SDNode *N,
5863 TargetLowering::DAGCombinerInfo &DCI) {
5864 // vmovrrd(vmovdrr x, y) -> x,y
5865 SDValue InDouble = N->getOperand(0);
5866 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
5867 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Cameron Zwarich4071a712011-04-02 02:40:43 +00005868
5869 // vmovrrd(load f64) -> (load i32), (load i32)
5870 SDNode *InNode = InDouble.getNode();
5871 if (ISD::isNormalLoad(InNode) && InNode->hasOneUse() &&
5872 InNode->getValueType(0) == MVT::f64 &&
5873 InNode->getOperand(1).getOpcode() == ISD::FrameIndex &&
5874 !cast<LoadSDNode>(InNode)->isVolatile()) {
5875 // TODO: Should this be done for non-FrameIndex operands?
5876 LoadSDNode *LD = cast<LoadSDNode>(InNode);
5877
5878 SelectionDAG &DAG = DCI.DAG;
5879 DebugLoc DL = LD->getDebugLoc();
5880 SDValue BasePtr = LD->getBasePtr();
5881 SDValue NewLD1 = DAG.getLoad(MVT::i32, DL, LD->getChain(), BasePtr,
5882 LD->getPointerInfo(), LD->isVolatile(),
5883 LD->isNonTemporal(), LD->getAlignment());
5884
5885 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
5886 DAG.getConstant(4, MVT::i32));
5887 SDValue NewLD2 = DAG.getLoad(MVT::i32, DL, NewLD1.getValue(1), OffsetPtr,
5888 LD->getPointerInfo(), LD->isVolatile(),
5889 LD->isNonTemporal(),
5890 std::min(4U, LD->getAlignment() / 2));
5891
5892 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLD2.getValue(1));
5893 SDValue Result = DCI.CombineTo(N, NewLD1, NewLD2);
5894 DCI.RemoveFromWorklist(LD);
5895 DAG.DeleteNode(LD);
5896 return Result;
5897 }
5898
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005899 return SDValue();
5900}
5901
5902/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
5903/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
5904static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
5905 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
5906 SDValue Op0 = N->getOperand(0);
5907 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005908 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005909 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005910 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005911 Op1 = Op1.getOperand(0);
5912 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
5913 Op0.getNode() == Op1.getNode() &&
5914 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005915 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005916 N->getValueType(0), Op0.getOperand(0));
5917 return SDValue();
5918}
5919
Bob Wilson31600902010-12-21 06:43:19 +00005920/// PerformSTORECombine - Target-specific dag combine xforms for
5921/// ISD::STORE.
5922static SDValue PerformSTORECombine(SDNode *N,
5923 TargetLowering::DAGCombinerInfo &DCI) {
5924 // Bitcast an i64 store extracted from a vector to f64.
5925 // Otherwise, the i64 value will be legalized to a pair of i32 values.
5926 StoreSDNode *St = cast<StoreSDNode>(N);
5927 SDValue StVal = St->getValue();
Cameron Zwarichd0aacbc2011-04-12 02:24:17 +00005928 if (!ISD::isNormalStore(St) || St->isVolatile())
5929 return SDValue();
5930
5931 if (StVal.getNode()->getOpcode() == ARMISD::VMOVDRR &&
5932 StVal.getNode()->hasOneUse() && !St->isVolatile()) {
5933 SelectionDAG &DAG = DCI.DAG;
5934 DebugLoc DL = St->getDebugLoc();
5935 SDValue BasePtr = St->getBasePtr();
5936 SDValue NewST1 = DAG.getStore(St->getChain(), DL,
5937 StVal.getNode()->getOperand(0), BasePtr,
5938 St->getPointerInfo(), St->isVolatile(),
5939 St->isNonTemporal(), St->getAlignment());
5940
5941 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
5942 DAG.getConstant(4, MVT::i32));
5943 return DAG.getStore(NewST1.getValue(0), DL, StVal.getNode()->getOperand(1),
5944 OffsetPtr, St->getPointerInfo(), St->isVolatile(),
5945 St->isNonTemporal(),
5946 std::min(4U, St->getAlignment() / 2));
5947 }
5948
5949 if (StVal.getValueType() != MVT::i64 ||
Bob Wilson31600902010-12-21 06:43:19 +00005950 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5951 return SDValue();
5952
5953 SelectionDAG &DAG = DCI.DAG;
5954 DebugLoc dl = StVal.getDebugLoc();
5955 SDValue IntVec = StVal.getOperand(0);
5956 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
5957 IntVec.getValueType().getVectorNumElements());
5958 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
5959 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5960 Vec, StVal.getOperand(1));
5961 dl = N->getDebugLoc();
5962 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
5963 // Make the DAGCombiner fold the bitcasts.
5964 DCI.AddToWorklist(Vec.getNode());
5965 DCI.AddToWorklist(ExtElt.getNode());
5966 DCI.AddToWorklist(V.getNode());
5967 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
5968 St->getPointerInfo(), St->isVolatile(),
5969 St->isNonTemporal(), St->getAlignment(),
5970 St->getTBAAInfo());
5971}
5972
5973/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
5974/// are normal, non-volatile loads. If so, it is profitable to bitcast an
5975/// i64 vector to have f64 elements, since the value can then be loaded
5976/// directly into a VFP register.
5977static bool hasNormalLoadOperand(SDNode *N) {
5978 unsigned NumElts = N->getValueType(0).getVectorNumElements();
5979 for (unsigned i = 0; i < NumElts; ++i) {
5980 SDNode *Elt = N->getOperand(i).getNode();
5981 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
5982 return true;
5983 }
5984 return false;
5985}
5986
Bob Wilson75f02882010-09-17 22:59:05 +00005987/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
5988/// ISD::BUILD_VECTOR.
Bob Wilson31600902010-12-21 06:43:19 +00005989static SDValue PerformBUILD_VECTORCombine(SDNode *N,
5990 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilson75f02882010-09-17 22:59:05 +00005991 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
5992 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
5993 // into a pair of GPRs, which is fine when the value is used as a scalar,
5994 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson31600902010-12-21 06:43:19 +00005995 SelectionDAG &DAG = DCI.DAG;
5996 if (N->getNumOperands() == 2) {
5997 SDValue RV = PerformVMOVDRRCombine(N, DAG);
5998 if (RV.getNode())
5999 return RV;
6000 }
Bob Wilson75f02882010-09-17 22:59:05 +00006001
Bob Wilson31600902010-12-21 06:43:19 +00006002 // Load i64 elements as f64 values so that type legalization does not split
6003 // them up into i32 values.
6004 EVT VT = N->getValueType(0);
6005 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
6006 return SDValue();
6007 DebugLoc dl = N->getDebugLoc();
6008 SmallVector<SDValue, 8> Ops;
6009 unsigned NumElts = VT.getVectorNumElements();
6010 for (unsigned i = 0; i < NumElts; ++i) {
6011 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
6012 Ops.push_back(V);
6013 // Make the DAGCombiner fold the bitcast.
6014 DCI.AddToWorklist(V.getNode());
6015 }
6016 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
6017 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
6018 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
6019}
6020
6021/// PerformInsertEltCombine - Target-specific dag combine xforms for
6022/// ISD::INSERT_VECTOR_ELT.
6023static SDValue PerformInsertEltCombine(SDNode *N,
6024 TargetLowering::DAGCombinerInfo &DCI) {
6025 // Bitcast an i64 load inserted into a vector to f64.
6026 // Otherwise, the i64 value will be legalized to a pair of i32 values.
6027 EVT VT = N->getValueType(0);
6028 SDNode *Elt = N->getOperand(1).getNode();
6029 if (VT.getVectorElementType() != MVT::i64 ||
6030 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
6031 return SDValue();
6032
6033 SelectionDAG &DAG = DCI.DAG;
6034 DebugLoc dl = N->getDebugLoc();
6035 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
6036 VT.getVectorNumElements());
6037 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
6038 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
6039 // Make the DAGCombiner fold the bitcasts.
6040 DCI.AddToWorklist(Vec.getNode());
6041 DCI.AddToWorklist(V.getNode());
6042 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
6043 Vec, V, N->getOperand(2));
6044 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilson75f02882010-09-17 22:59:05 +00006045}
6046
Bob Wilsonf20700c2010-10-27 20:38:28 +00006047/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
6048/// ISD::VECTOR_SHUFFLE.
6049static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
6050 // The LLVM shufflevector instruction does not require the shuffle mask
6051 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
6052 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
6053 // operands do not match the mask length, they are extended by concatenating
6054 // them with undef vectors. That is probably the right thing for other
6055 // targets, but for NEON it is better to concatenate two double-register
6056 // size vector operands into a single quad-register size vector. Do that
6057 // transformation here:
6058 // shuffle(concat(v1, undef), concat(v2, undef)) ->
6059 // shuffle(concat(v1, v2), undef)
6060 SDValue Op0 = N->getOperand(0);
6061 SDValue Op1 = N->getOperand(1);
6062 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
6063 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
6064 Op0.getNumOperands() != 2 ||
6065 Op1.getNumOperands() != 2)
6066 return SDValue();
6067 SDValue Concat0Op1 = Op0.getOperand(1);
6068 SDValue Concat1Op1 = Op1.getOperand(1);
6069 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
6070 Concat1Op1.getOpcode() != ISD::UNDEF)
6071 return SDValue();
6072 // Skip the transformation if any of the types are illegal.
6073 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6074 EVT VT = N->getValueType(0);
6075 if (!TLI.isTypeLegal(VT) ||
6076 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
6077 !TLI.isTypeLegal(Concat1Op1.getValueType()))
6078 return SDValue();
6079
6080 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
6081 Op0.getOperand(0), Op1.getOperand(0));
6082 // Translate the shuffle mask.
6083 SmallVector<int, 16> NewMask;
6084 unsigned NumElts = VT.getVectorNumElements();
6085 unsigned HalfElts = NumElts/2;
6086 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
6087 for (unsigned n = 0; n < NumElts; ++n) {
6088 int MaskElt = SVN->getMaskElt(n);
6089 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00006090 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00006091 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00006092 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00006093 NewElt = HalfElts + MaskElt - NumElts;
6094 NewMask.push_back(NewElt);
6095 }
6096 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
6097 DAG.getUNDEF(VT), NewMask.data());
6098}
6099
Bob Wilson1c3ef902011-02-07 17:43:21 +00006100/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
6101/// NEON load/store intrinsics to merge base address updates.
6102static SDValue CombineBaseUpdate(SDNode *N,
6103 TargetLowering::DAGCombinerInfo &DCI) {
6104 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
6105 return SDValue();
6106
6107 SelectionDAG &DAG = DCI.DAG;
6108 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
6109 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
6110 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
6111 SDValue Addr = N->getOperand(AddrOpIdx);
6112
6113 // Search for a use of the address operand that is an increment.
6114 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
6115 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
6116 SDNode *User = *UI;
6117 if (User->getOpcode() != ISD::ADD ||
6118 UI.getUse().getResNo() != Addr.getResNo())
6119 continue;
6120
6121 // Check that the add is independent of the load/store. Otherwise, folding
6122 // it would create a cycle.
6123 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
6124 continue;
6125
6126 // Find the new opcode for the updating load/store.
6127 bool isLoad = true;
6128 bool isLaneOp = false;
6129 unsigned NewOpc = 0;
6130 unsigned NumVecs = 0;
6131 if (isIntrinsic) {
6132 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
6133 switch (IntNo) {
6134 default: assert(0 && "unexpected intrinsic for Neon base update");
6135 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
6136 NumVecs = 1; break;
6137 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
6138 NumVecs = 2; break;
6139 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
6140 NumVecs = 3; break;
6141 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
6142 NumVecs = 4; break;
6143 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
6144 NumVecs = 2; isLaneOp = true; break;
6145 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
6146 NumVecs = 3; isLaneOp = true; break;
6147 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
6148 NumVecs = 4; isLaneOp = true; break;
6149 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
6150 NumVecs = 1; isLoad = false; break;
6151 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
6152 NumVecs = 2; isLoad = false; break;
6153 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
6154 NumVecs = 3; isLoad = false; break;
6155 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
6156 NumVecs = 4; isLoad = false; break;
6157 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
6158 NumVecs = 2; isLoad = false; isLaneOp = true; break;
6159 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
6160 NumVecs = 3; isLoad = false; isLaneOp = true; break;
6161 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
6162 NumVecs = 4; isLoad = false; isLaneOp = true; break;
6163 }
6164 } else {
6165 isLaneOp = true;
6166 switch (N->getOpcode()) {
6167 default: assert(0 && "unexpected opcode for Neon base update");
6168 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
6169 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
6170 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
6171 }
6172 }
6173
6174 // Find the size of memory referenced by the load/store.
6175 EVT VecTy;
6176 if (isLoad)
6177 VecTy = N->getValueType(0);
Owen Anderson76706012011-04-05 21:48:57 +00006178 else
Bob Wilson1c3ef902011-02-07 17:43:21 +00006179 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
6180 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
6181 if (isLaneOp)
6182 NumBytes /= VecTy.getVectorNumElements();
6183
6184 // If the increment is a constant, it must match the memory ref size.
6185 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
6186 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
6187 uint64_t IncVal = CInc->getZExtValue();
6188 if (IncVal != NumBytes)
6189 continue;
6190 } else if (NumBytes >= 3 * 16) {
6191 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
6192 // separate instructions that make it harder to use a non-constant update.
6193 continue;
6194 }
6195
6196 // Create the new updating load/store node.
6197 EVT Tys[6];
6198 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
6199 unsigned n;
6200 for (n = 0; n < NumResultVecs; ++n)
6201 Tys[n] = VecTy;
6202 Tys[n++] = MVT::i32;
6203 Tys[n] = MVT::Other;
6204 SDVTList SDTys = DAG.getVTList(Tys, NumResultVecs+2);
6205 SmallVector<SDValue, 8> Ops;
6206 Ops.push_back(N->getOperand(0)); // incoming chain
6207 Ops.push_back(N->getOperand(AddrOpIdx));
6208 Ops.push_back(Inc);
6209 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
6210 Ops.push_back(N->getOperand(i));
6211 }
6212 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
6213 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, N->getDebugLoc(), SDTys,
6214 Ops.data(), Ops.size(),
6215 MemInt->getMemoryVT(),
6216 MemInt->getMemOperand());
6217
6218 // Update the uses.
6219 std::vector<SDValue> NewResults;
6220 for (unsigned i = 0; i < NumResultVecs; ++i) {
6221 NewResults.push_back(SDValue(UpdN.getNode(), i));
6222 }
6223 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
6224 DCI.CombineTo(N, NewResults);
6225 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
6226
6227 break;
Owen Anderson76706012011-04-05 21:48:57 +00006228 }
Bob Wilson1c3ef902011-02-07 17:43:21 +00006229 return SDValue();
6230}
6231
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006232/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
6233/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
6234/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
6235/// return true.
6236static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
6237 SelectionDAG &DAG = DCI.DAG;
6238 EVT VT = N->getValueType(0);
6239 // vldN-dup instructions only support 64-bit vectors for N > 1.
6240 if (!VT.is64BitVector())
6241 return false;
6242
6243 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
6244 SDNode *VLD = N->getOperand(0).getNode();
6245 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
6246 return false;
6247 unsigned NumVecs = 0;
6248 unsigned NewOpc = 0;
6249 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
6250 if (IntNo == Intrinsic::arm_neon_vld2lane) {
6251 NumVecs = 2;
6252 NewOpc = ARMISD::VLD2DUP;
6253 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
6254 NumVecs = 3;
6255 NewOpc = ARMISD::VLD3DUP;
6256 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
6257 NumVecs = 4;
6258 NewOpc = ARMISD::VLD4DUP;
6259 } else {
6260 return false;
6261 }
6262
6263 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
6264 // numbers match the load.
6265 unsigned VLDLaneNo =
6266 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
6267 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
6268 UI != UE; ++UI) {
6269 // Ignore uses of the chain result.
6270 if (UI.getUse().getResNo() == NumVecs)
6271 continue;
6272 SDNode *User = *UI;
6273 if (User->getOpcode() != ARMISD::VDUPLANE ||
6274 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
6275 return false;
6276 }
6277
6278 // Create the vldN-dup node.
6279 EVT Tys[5];
6280 unsigned n;
6281 for (n = 0; n < NumVecs; ++n)
6282 Tys[n] = VT;
6283 Tys[n] = MVT::Other;
6284 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
6285 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
6286 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
6287 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
6288 Ops, 2, VLDMemInt->getMemoryVT(),
6289 VLDMemInt->getMemOperand());
6290
6291 // Update the uses.
6292 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
6293 UI != UE; ++UI) {
6294 unsigned ResNo = UI.getUse().getResNo();
6295 // Ignore uses of the chain result.
6296 if (ResNo == NumVecs)
6297 continue;
6298 SDNode *User = *UI;
6299 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
6300 }
6301
6302 // Now the vldN-lane intrinsic is dead except for its chain result.
6303 // Update uses of the chain.
6304 std::vector<SDValue> VLDDupResults;
6305 for (unsigned n = 0; n < NumVecs; ++n)
6306 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
6307 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
6308 DCI.CombineTo(VLD, VLDDupResults);
6309
6310 return true;
6311}
6312
Bob Wilson9e82bf12010-07-14 01:22:12 +00006313/// PerformVDUPLANECombine - Target-specific dag combine xforms for
6314/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006315static SDValue PerformVDUPLANECombine(SDNode *N,
6316 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00006317 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00006318
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006319 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
6320 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
6321 if (CombineVLDDUP(N, DCI))
6322 return SDValue(N, 0);
6323
6324 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
6325 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006326 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00006327 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00006328 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00006329 return SDValue();
6330
6331 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
6332 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
6333 // The canonical VMOV for a zero vector uses a 32-bit element size.
6334 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6335 unsigned EltBits;
6336 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
6337 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006338 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00006339 if (EltSize > VT.getVectorElementType().getSizeInBits())
6340 return SDValue();
6341
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006342 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00006343}
6344
Bob Wilson5bafff32009-06-22 23:27:02 +00006345/// getVShiftImm - Check if this is a valid build_vector for the immediate
6346/// operand of a vector shift operation, where all the elements of the
6347/// build_vector must have the same constant integer value.
6348static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
6349 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006350 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00006351 Op = Op.getOperand(0);
6352 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
6353 APInt SplatBits, SplatUndef;
6354 unsigned SplatBitSize;
6355 bool HasAnyUndefs;
6356 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
6357 HasAnyUndefs, ElementBits) ||
6358 SplatBitSize > ElementBits)
6359 return false;
6360 Cnt = SplatBits.getSExtValue();
6361 return true;
6362}
6363
6364/// isVShiftLImm - Check if this is a valid build_vector for the immediate
6365/// operand of a vector shift left operation. That value must be in the range:
6366/// 0 <= Value < ElementBits for a left shift; or
6367/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00006368static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00006369 assert(VT.isVector() && "vector shift count is not a vector type");
6370 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
6371 if (! getVShiftImm(Op, ElementBits, Cnt))
6372 return false;
6373 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
6374}
6375
6376/// isVShiftRImm - Check if this is a valid build_vector for the immediate
6377/// operand of a vector shift right operation. For a shift opcode, the value
6378/// is positive, but for an intrinsic the value count must be negative. The
6379/// absolute value must be in the range:
6380/// 1 <= |Value| <= ElementBits for a right shift; or
6381/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00006382static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00006383 int64_t &Cnt) {
6384 assert(VT.isVector() && "vector shift count is not a vector type");
6385 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
6386 if (! getVShiftImm(Op, ElementBits, Cnt))
6387 return false;
6388 if (isIntrinsic)
6389 Cnt = -Cnt;
6390 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
6391}
6392
6393/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
6394static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
6395 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
6396 switch (IntNo) {
6397 default:
6398 // Don't do anything for most intrinsics.
6399 break;
6400
6401 // Vector shifts: check for immediate versions and lower them.
6402 // Note: This is done during DAG combining instead of DAG legalizing because
6403 // the build_vectors for 64-bit vector element shift counts are generally
6404 // not legal, and it is hard to see their values after they get legalized to
6405 // loads from a constant pool.
6406 case Intrinsic::arm_neon_vshifts:
6407 case Intrinsic::arm_neon_vshiftu:
6408 case Intrinsic::arm_neon_vshiftls:
6409 case Intrinsic::arm_neon_vshiftlu:
6410 case Intrinsic::arm_neon_vshiftn:
6411 case Intrinsic::arm_neon_vrshifts:
6412 case Intrinsic::arm_neon_vrshiftu:
6413 case Intrinsic::arm_neon_vrshiftn:
6414 case Intrinsic::arm_neon_vqshifts:
6415 case Intrinsic::arm_neon_vqshiftu:
6416 case Intrinsic::arm_neon_vqshiftsu:
6417 case Intrinsic::arm_neon_vqshiftns:
6418 case Intrinsic::arm_neon_vqshiftnu:
6419 case Intrinsic::arm_neon_vqshiftnsu:
6420 case Intrinsic::arm_neon_vqrshiftns:
6421 case Intrinsic::arm_neon_vqrshiftnu:
6422 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00006423 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00006424 int64_t Cnt;
6425 unsigned VShiftOpc = 0;
6426
6427 switch (IntNo) {
6428 case Intrinsic::arm_neon_vshifts:
6429 case Intrinsic::arm_neon_vshiftu:
6430 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
6431 VShiftOpc = ARMISD::VSHL;
6432 break;
6433 }
6434 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
6435 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
6436 ARMISD::VSHRs : ARMISD::VSHRu);
6437 break;
6438 }
6439 return SDValue();
6440
6441 case Intrinsic::arm_neon_vshiftls:
6442 case Intrinsic::arm_neon_vshiftlu:
6443 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
6444 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006445 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00006446
6447 case Intrinsic::arm_neon_vrshifts:
6448 case Intrinsic::arm_neon_vrshiftu:
6449 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
6450 break;
6451 return SDValue();
6452
6453 case Intrinsic::arm_neon_vqshifts:
6454 case Intrinsic::arm_neon_vqshiftu:
6455 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
6456 break;
6457 return SDValue();
6458
6459 case Intrinsic::arm_neon_vqshiftsu:
6460 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
6461 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006462 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00006463
6464 case Intrinsic::arm_neon_vshiftn:
6465 case Intrinsic::arm_neon_vrshiftn:
6466 case Intrinsic::arm_neon_vqshiftns:
6467 case Intrinsic::arm_neon_vqshiftnu:
6468 case Intrinsic::arm_neon_vqshiftnsu:
6469 case Intrinsic::arm_neon_vqrshiftns:
6470 case Intrinsic::arm_neon_vqrshiftnu:
6471 case Intrinsic::arm_neon_vqrshiftnsu:
6472 // Narrowing shifts require an immediate right shift.
6473 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
6474 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00006475 llvm_unreachable("invalid shift count for narrowing vector shift "
6476 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00006477
6478 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006479 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00006480 }
6481
6482 switch (IntNo) {
6483 case Intrinsic::arm_neon_vshifts:
6484 case Intrinsic::arm_neon_vshiftu:
6485 // Opcode already set above.
6486 break;
6487 case Intrinsic::arm_neon_vshiftls:
6488 case Intrinsic::arm_neon_vshiftlu:
6489 if (Cnt == VT.getVectorElementType().getSizeInBits())
6490 VShiftOpc = ARMISD::VSHLLi;
6491 else
6492 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
6493 ARMISD::VSHLLs : ARMISD::VSHLLu);
6494 break;
6495 case Intrinsic::arm_neon_vshiftn:
6496 VShiftOpc = ARMISD::VSHRN; break;
6497 case Intrinsic::arm_neon_vrshifts:
6498 VShiftOpc = ARMISD::VRSHRs; break;
6499 case Intrinsic::arm_neon_vrshiftu:
6500 VShiftOpc = ARMISD::VRSHRu; break;
6501 case Intrinsic::arm_neon_vrshiftn:
6502 VShiftOpc = ARMISD::VRSHRN; break;
6503 case Intrinsic::arm_neon_vqshifts:
6504 VShiftOpc = ARMISD::VQSHLs; break;
6505 case Intrinsic::arm_neon_vqshiftu:
6506 VShiftOpc = ARMISD::VQSHLu; break;
6507 case Intrinsic::arm_neon_vqshiftsu:
6508 VShiftOpc = ARMISD::VQSHLsu; break;
6509 case Intrinsic::arm_neon_vqshiftns:
6510 VShiftOpc = ARMISD::VQSHRNs; break;
6511 case Intrinsic::arm_neon_vqshiftnu:
6512 VShiftOpc = ARMISD::VQSHRNu; break;
6513 case Intrinsic::arm_neon_vqshiftnsu:
6514 VShiftOpc = ARMISD::VQSHRNsu; break;
6515 case Intrinsic::arm_neon_vqrshiftns:
6516 VShiftOpc = ARMISD::VQRSHRNs; break;
6517 case Intrinsic::arm_neon_vqrshiftnu:
6518 VShiftOpc = ARMISD::VQRSHRNu; break;
6519 case Intrinsic::arm_neon_vqrshiftnsu:
6520 VShiftOpc = ARMISD::VQRSHRNsu; break;
6521 }
6522
6523 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00006524 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00006525 }
6526
6527 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00006528 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00006529 int64_t Cnt;
6530 unsigned VShiftOpc = 0;
6531
6532 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
6533 VShiftOpc = ARMISD::VSLI;
6534 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
6535 VShiftOpc = ARMISD::VSRI;
6536 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006537 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00006538 }
6539
6540 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
6541 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00006542 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00006543 }
6544
6545 case Intrinsic::arm_neon_vqrshifts:
6546 case Intrinsic::arm_neon_vqrshiftu:
6547 // No immediate versions of these to check for.
6548 break;
6549 }
6550
6551 return SDValue();
6552}
6553
6554/// PerformShiftCombine - Checks for immediate versions of vector shifts and
6555/// lowers them. As with the vector shift intrinsics, this is done during DAG
6556/// combining instead of DAG legalizing because the build_vectors for 64-bit
6557/// vector element shift counts are generally not legal, and it is hard to see
6558/// their values after they get legalized to loads from a constant pool.
6559static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
6560 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00006561 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00006562
6563 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00006564 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6565 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00006566 return SDValue();
6567
6568 assert(ST->hasNEON() && "unexpected vector shift");
6569 int64_t Cnt;
6570
6571 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006572 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00006573
6574 case ISD::SHL:
6575 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
6576 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00006577 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00006578 break;
6579
6580 case ISD::SRA:
6581 case ISD::SRL:
6582 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
6583 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
6584 ARMISD::VSHRs : ARMISD::VSHRu);
6585 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00006586 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00006587 }
6588 }
6589 return SDValue();
6590}
6591
6592/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
6593/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
6594static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
6595 const ARMSubtarget *ST) {
6596 SDValue N0 = N->getOperand(0);
6597
6598 // Check for sign- and zero-extensions of vector extract operations of 8-
6599 // and 16-bit vector elements. NEON supports these directly. They are
6600 // handled during DAG combining because type legalization will promote them
6601 // to 32-bit types and it is messy to recognize the operations after that.
6602 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
6603 SDValue Vec = N0.getOperand(0);
6604 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006605 EVT VT = N->getValueType(0);
6606 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00006607 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6608
Owen Anderson825b72b2009-08-11 20:47:22 +00006609 if (VT == MVT::i32 &&
6610 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00006611 TLI.isTypeLegal(Vec.getValueType()) &&
6612 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00006613
6614 unsigned Opc = 0;
6615 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006616 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00006617 case ISD::SIGN_EXTEND:
6618 Opc = ARMISD::VGETLANEs;
6619 break;
6620 case ISD::ZERO_EXTEND:
6621 case ISD::ANY_EXTEND:
6622 Opc = ARMISD::VGETLANEu;
6623 break;
6624 }
6625 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
6626 }
6627 }
6628
6629 return SDValue();
6630}
6631
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006632/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
6633/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
6634static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
6635 const ARMSubtarget *ST) {
6636 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00006637 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006638 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
6639 // a NaN; only do the transformation when it matches that behavior.
6640
6641 // For now only do this when using NEON for FP operations; if using VFP, it
6642 // is not obvious that the benefit outweighs the cost of switching to the
6643 // NEON pipeline.
6644 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
6645 N->getValueType(0) != MVT::f32)
6646 return SDValue();
6647
6648 SDValue CondLHS = N->getOperand(0);
6649 SDValue CondRHS = N->getOperand(1);
6650 SDValue LHS = N->getOperand(2);
6651 SDValue RHS = N->getOperand(3);
6652 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
6653
6654 unsigned Opcode = 0;
6655 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00006656 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006657 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00006658 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006659 IsReversed = true ; // x CC y ? y : x
6660 } else {
6661 return SDValue();
6662 }
6663
Bob Wilsone742bb52010-02-24 22:15:53 +00006664 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006665 switch (CC) {
6666 default: break;
6667 case ISD::SETOLT:
6668 case ISD::SETOLE:
6669 case ISD::SETLT:
6670 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006671 case ISD::SETULT:
6672 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00006673 // If LHS is NaN, an ordered comparison will be false and the result will
6674 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
6675 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
6676 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
6677 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
6678 break;
6679 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
6680 // will return -0, so vmin can only be used for unsafe math or if one of
6681 // the operands is known to be nonzero.
6682 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
6683 !UnsafeFPMath &&
6684 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
6685 break;
6686 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006687 break;
6688
6689 case ISD::SETOGT:
6690 case ISD::SETOGE:
6691 case ISD::SETGT:
6692 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006693 case ISD::SETUGT:
6694 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00006695 // If LHS is NaN, an ordered comparison will be false and the result will
6696 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
6697 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
6698 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
6699 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
6700 break;
6701 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
6702 // will return +0, so vmax can only be used for unsafe math or if one of
6703 // the operands is known to be nonzero.
6704 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
6705 !UnsafeFPMath &&
6706 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
6707 break;
6708 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006709 break;
6710 }
6711
6712 if (!Opcode)
6713 return SDValue();
6714 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
6715}
6716
Dan Gohman475871a2008-07-27 21:46:04 +00006717SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00006718 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006719 switch (N->getOpcode()) {
6720 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006721 case ISD::ADD: return PerformADDCombine(N, DCI);
6722 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006723 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006724 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00006725 case ISD::AND: return PerformANDCombine(N, DCI);
Evan Cheng0c1aec12010-12-14 03:22:07 +00006726 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00006727 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006728 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson31600902010-12-21 06:43:19 +00006729 case ISD::STORE: return PerformSTORECombine(N, DCI);
6730 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
6731 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonf20700c2010-10-27 20:38:28 +00006732 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006733 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006734 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00006735 case ISD::SHL:
6736 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006737 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00006738 case ISD::SIGN_EXTEND:
6739 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006740 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
6741 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Bob Wilson1c3ef902011-02-07 17:43:21 +00006742 case ARMISD::VLD2DUP:
6743 case ARMISD::VLD3DUP:
6744 case ARMISD::VLD4DUP:
6745 return CombineBaseUpdate(N, DCI);
6746 case ISD::INTRINSIC_VOID:
6747 case ISD::INTRINSIC_W_CHAIN:
6748 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
6749 case Intrinsic::arm_neon_vld1:
6750 case Intrinsic::arm_neon_vld2:
6751 case Intrinsic::arm_neon_vld3:
6752 case Intrinsic::arm_neon_vld4:
6753 case Intrinsic::arm_neon_vld2lane:
6754 case Intrinsic::arm_neon_vld3lane:
6755 case Intrinsic::arm_neon_vld4lane:
6756 case Intrinsic::arm_neon_vst1:
6757 case Intrinsic::arm_neon_vst2:
6758 case Intrinsic::arm_neon_vst3:
6759 case Intrinsic::arm_neon_vst4:
6760 case Intrinsic::arm_neon_vst2lane:
6761 case Intrinsic::arm_neon_vst3lane:
6762 case Intrinsic::arm_neon_vst4lane:
6763 return CombineBaseUpdate(N, DCI);
6764 default: break;
6765 }
6766 break;
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006767 }
Dan Gohman475871a2008-07-27 21:46:04 +00006768 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006769}
6770
Evan Cheng31959b12011-02-02 01:06:55 +00006771bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
6772 EVT VT) const {
6773 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
6774}
6775
Bill Wendlingaf566342009-08-15 21:21:19 +00006776bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00006777 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00006778 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00006779
6780 switch (VT.getSimpleVT().SimpleTy) {
6781 default:
6782 return false;
6783 case MVT::i8:
6784 case MVT::i16:
6785 case MVT::i32:
6786 return true;
6787 // FIXME: VLD1 etc with standard alignment is legal.
6788 }
6789}
6790
Evan Chenge6c835f2009-08-14 20:09:37 +00006791static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
6792 if (V < 0)
6793 return false;
6794
6795 unsigned Scale = 1;
6796 switch (VT.getSimpleVT().SimpleTy) {
6797 default: return false;
6798 case MVT::i1:
6799 case MVT::i8:
6800 // Scale == 1;
6801 break;
6802 case MVT::i16:
6803 // Scale == 2;
6804 Scale = 2;
6805 break;
6806 case MVT::i32:
6807 // Scale == 4;
6808 Scale = 4;
6809 break;
6810 }
6811
6812 if ((V & (Scale - 1)) != 0)
6813 return false;
6814 V /= Scale;
6815 return V == (V & ((1LL << 5) - 1));
6816}
6817
6818static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
6819 const ARMSubtarget *Subtarget) {
6820 bool isNeg = false;
6821 if (V < 0) {
6822 isNeg = true;
6823 V = - V;
6824 }
6825
6826 switch (VT.getSimpleVT().SimpleTy) {
6827 default: return false;
6828 case MVT::i1:
6829 case MVT::i8:
6830 case MVT::i16:
6831 case MVT::i32:
6832 // + imm12 or - imm8
6833 if (isNeg)
6834 return V == (V & ((1LL << 8) - 1));
6835 return V == (V & ((1LL << 12) - 1));
6836 case MVT::f32:
6837 case MVT::f64:
6838 // Same as ARM mode. FIXME: NEON?
6839 if (!Subtarget->hasVFP2())
6840 return false;
6841 if ((V & 3) != 0)
6842 return false;
6843 V >>= 2;
6844 return V == (V & ((1LL << 8) - 1));
6845 }
6846}
6847
Evan Chengb01fad62007-03-12 23:30:29 +00006848/// isLegalAddressImmediate - Return true if the integer value can be used
6849/// as the offset of the target addressing mode for load / store of the
6850/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00006851static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00006852 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00006853 if (V == 0)
6854 return true;
6855
Evan Cheng65011532009-03-09 19:15:00 +00006856 if (!VT.isSimple())
6857 return false;
6858
Evan Chenge6c835f2009-08-14 20:09:37 +00006859 if (Subtarget->isThumb1Only())
6860 return isLegalT1AddressImmediate(V, VT);
6861 else if (Subtarget->isThumb2())
6862 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00006863
Evan Chenge6c835f2009-08-14 20:09:37 +00006864 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00006865 if (V < 0)
6866 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00006867 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00006868 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00006869 case MVT::i1:
6870 case MVT::i8:
6871 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00006872 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006873 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006874 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00006875 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006876 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006877 case MVT::f32:
6878 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00006879 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00006880 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00006881 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00006882 return false;
6883 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006884 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00006885 }
Evan Chenga8e29892007-01-19 07:51:42 +00006886}
6887
Evan Chenge6c835f2009-08-14 20:09:37 +00006888bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
6889 EVT VT) const {
6890 int Scale = AM.Scale;
6891 if (Scale < 0)
6892 return false;
6893
6894 switch (VT.getSimpleVT().SimpleTy) {
6895 default: return false;
6896 case MVT::i1:
6897 case MVT::i8:
6898 case MVT::i16:
6899 case MVT::i32:
6900 if (Scale == 1)
6901 return true;
6902 // r + r << imm
6903 Scale = Scale & ~1;
6904 return Scale == 2 || Scale == 4 || Scale == 8;
6905 case MVT::i64:
6906 // r + r
6907 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
6908 return true;
6909 return false;
6910 case MVT::isVoid:
6911 // Note, we allow "void" uses (basically, uses that aren't loads or
6912 // stores), because arm allows folding a scale into many arithmetic
6913 // operations. This should be made more precise and revisited later.
6914
6915 // Allow r << imm, but the imm has to be a multiple of two.
6916 if (Scale & 1) return false;
6917 return isPowerOf2_32(Scale);
6918 }
6919}
6920
Chris Lattner37caf8c2007-04-09 23:33:39 +00006921/// isLegalAddressingMode - Return true if the addressing mode represented
6922/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006923bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00006924 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006925 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00006926 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00006927 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006928
Chris Lattner37caf8c2007-04-09 23:33:39 +00006929 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006930 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006931 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006932
Chris Lattner37caf8c2007-04-09 23:33:39 +00006933 switch (AM.Scale) {
6934 case 0: // no scale reg, must be "r+i" or "r", or "i".
6935 break;
6936 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00006937 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00006938 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00006939 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00006940 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00006941 // ARM doesn't support any R+R*scale+imm addr modes.
6942 if (AM.BaseOffs)
6943 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006944
Bob Wilson2c7dab12009-04-08 17:55:28 +00006945 if (!VT.isSimple())
6946 return false;
6947
Evan Chenge6c835f2009-08-14 20:09:37 +00006948 if (Subtarget->isThumb2())
6949 return isLegalT2ScaledAddressingMode(AM, VT);
6950
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006951 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00006952 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00006953 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00006954 case MVT::i1:
6955 case MVT::i8:
6956 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006957 if (Scale < 0) Scale = -Scale;
6958 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006959 return true;
6960 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00006961 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006962 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00006963 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00006964 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006965 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006966 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00006967 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006968
Owen Anderson825b72b2009-08-11 20:47:22 +00006969 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00006970 // Note, we allow "void" uses (basically, uses that aren't loads or
6971 // stores), because arm allows folding a scale into many arithmetic
6972 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006973
Chris Lattner37caf8c2007-04-09 23:33:39 +00006974 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00006975 if (Scale & 1) return false;
6976 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00006977 }
6978 break;
Evan Chengb01fad62007-03-12 23:30:29 +00006979 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00006980 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00006981}
6982
Evan Cheng77e47512009-11-11 19:05:52 +00006983/// isLegalICmpImmediate - Return true if the specified immediate is legal
6984/// icmp immediate, that is the target has icmp instructions which can compare
6985/// a register against the immediate without having to materialize the
6986/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00006987bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00006988 if (!Subtarget->isThumb())
6989 return ARM_AM::getSOImmVal(Imm) != -1;
6990 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00006991 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00006992 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00006993}
6994
Dan Gohmancca82142011-05-03 00:46:49 +00006995/// isLegalAddImmediate - Return true if the specified immediate is legal
6996/// add immediate, that is the target has add instructions which can add
6997/// a register with the immediate without having to materialize the
6998/// immediate into a register.
6999bool ARMTargetLowering::isLegalAddImmediate(int64_t Imm) const {
7000 return ARM_AM::getSOImmVal(Imm) != -1;
7001}
7002
Owen Andersone50ed302009-08-10 22:56:29 +00007003static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00007004 bool isSEXTLoad, SDValue &Base,
7005 SDValue &Offset, bool &isInc,
7006 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00007007 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
7008 return false;
7009
Owen Anderson825b72b2009-08-11 20:47:22 +00007010 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00007011 // AddressingMode 3
7012 Base = Ptr->getOperand(0);
7013 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007014 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00007015 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00007016 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00007017 isInc = false;
7018 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
7019 return true;
7020 }
7021 }
7022 isInc = (Ptr->getOpcode() == ISD::ADD);
7023 Offset = Ptr->getOperand(1);
7024 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00007025 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00007026 // AddressingMode 2
7027 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007028 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00007029 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00007030 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00007031 isInc = false;
7032 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
7033 Base = Ptr->getOperand(0);
7034 return true;
7035 }
7036 }
7037
7038 if (Ptr->getOpcode() == ISD::ADD) {
7039 isInc = true;
7040 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
7041 if (ShOpcVal != ARM_AM::no_shift) {
7042 Base = Ptr->getOperand(1);
7043 Offset = Ptr->getOperand(0);
7044 } else {
7045 Base = Ptr->getOperand(0);
7046 Offset = Ptr->getOperand(1);
7047 }
7048 return true;
7049 }
7050
7051 isInc = (Ptr->getOpcode() == ISD::ADD);
7052 Base = Ptr->getOperand(0);
7053 Offset = Ptr->getOperand(1);
7054 return true;
7055 }
7056
Jim Grosbache5165492009-11-09 00:11:35 +00007057 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00007058 return false;
7059}
7060
Owen Andersone50ed302009-08-10 22:56:29 +00007061static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00007062 bool isSEXTLoad, SDValue &Base,
7063 SDValue &Offset, bool &isInc,
7064 SelectionDAG &DAG) {
7065 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
7066 return false;
7067
7068 Base = Ptr->getOperand(0);
7069 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
7070 int RHSC = (int)RHS->getZExtValue();
7071 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
7072 assert(Ptr->getOpcode() == ISD::ADD);
7073 isInc = false;
7074 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
7075 return true;
7076 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
7077 isInc = Ptr->getOpcode() == ISD::ADD;
7078 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
7079 return true;
7080 }
7081 }
7082
7083 return false;
7084}
7085
Evan Chenga8e29892007-01-19 07:51:42 +00007086/// getPreIndexedAddressParts - returns true by value, base pointer and
7087/// offset pointer and addressing mode by reference if the node's address
7088/// can be legally represented as pre-indexed load / store address.
7089bool
Dan Gohman475871a2008-07-27 21:46:04 +00007090ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
7091 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00007092 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00007093 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00007094 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00007095 return false;
7096
Owen Andersone50ed302009-08-10 22:56:29 +00007097 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00007098 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00007099 bool isSEXTLoad = false;
7100 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
7101 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00007102 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00007103 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
7104 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
7105 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00007106 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00007107 } else
7108 return false;
7109
7110 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00007111 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00007112 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00007113 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
7114 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00007115 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00007116 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00007117 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00007118 if (!isLegal)
7119 return false;
7120
7121 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
7122 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00007123}
7124
7125/// getPostIndexedAddressParts - returns true by value, base pointer and
7126/// offset pointer and addressing mode by reference if this node can be
7127/// combined with a load / store to form a post-indexed load / store.
7128bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00007129 SDValue &Base,
7130 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00007131 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00007132 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00007133 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00007134 return false;
7135
Owen Andersone50ed302009-08-10 22:56:29 +00007136 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00007137 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00007138 bool isSEXTLoad = false;
7139 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00007140 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00007141 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00007142 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
7143 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00007144 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00007145 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00007146 } else
7147 return false;
7148
7149 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00007150 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00007151 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00007152 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00007153 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00007154 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00007155 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
7156 isInc, DAG);
7157 if (!isLegal)
7158 return false;
7159
Evan Cheng28dad2a2010-05-18 21:31:17 +00007160 if (Ptr != Base) {
7161 // Swap base ptr and offset to catch more post-index load / store when
7162 // it's legal. In Thumb2 mode, offset must be an immediate.
7163 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
7164 !Subtarget->isThumb2())
7165 std::swap(Base, Offset);
7166
7167 // Post-indexed load / store update the base pointer.
7168 if (Ptr != Base)
7169 return false;
7170 }
7171
Evan Chenge88d5ce2009-07-02 07:28:31 +00007172 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
7173 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00007174}
7175
Dan Gohman475871a2008-07-27 21:46:04 +00007176void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007177 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00007178 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007179 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007180 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00007181 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007182 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00007183 switch (Op.getOpcode()) {
7184 default: break;
7185 case ARMISD::CMOV: {
7186 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00007187 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00007188 if (KnownZero == 0 && KnownOne == 0) return;
7189
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007190 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00007191 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
7192 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00007193 KnownZero &= KnownZeroRHS;
7194 KnownOne &= KnownOneRHS;
7195 return;
7196 }
7197 }
7198}
7199
7200//===----------------------------------------------------------------------===//
7201// ARM Inline Assembly Support
7202//===----------------------------------------------------------------------===//
7203
Evan Cheng55d42002011-01-08 01:24:27 +00007204bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
7205 // Looking for "rev" which is V6+.
7206 if (!Subtarget->hasV6Ops())
7207 return false;
7208
7209 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
7210 std::string AsmStr = IA->getAsmString();
7211 SmallVector<StringRef, 4> AsmPieces;
7212 SplitString(AsmStr, AsmPieces, ";\n");
7213
7214 switch (AsmPieces.size()) {
7215 default: return false;
7216 case 1:
7217 AsmStr = AsmPieces[0];
7218 AsmPieces.clear();
7219 SplitString(AsmStr, AsmPieces, " \t,");
7220
7221 // rev $0, $1
7222 if (AsmPieces.size() == 3 &&
7223 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
7224 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
7225 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
7226 if (Ty && Ty->getBitWidth() == 32)
7227 return IntrinsicLowering::LowerToByteSwap(CI);
7228 }
7229 break;
7230 }
7231
7232 return false;
7233}
7234
Evan Chenga8e29892007-01-19 07:51:42 +00007235/// getConstraintType - Given a constraint letter, return the type of
7236/// constraint it is for this target.
7237ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00007238ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
7239 if (Constraint.size() == 1) {
7240 switch (Constraint[0]) {
7241 default: break;
7242 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007243 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00007244 }
Evan Chenga8e29892007-01-19 07:51:42 +00007245 }
Chris Lattner4234f572007-03-25 02:14:49 +00007246 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00007247}
7248
John Thompson44ab89e2010-10-29 17:29:13 +00007249/// Examine constraint type and operand type and determine a weight value.
7250/// This object must already have been set up with the operand type
7251/// and the current alternative constraint selected.
7252TargetLowering::ConstraintWeight
7253ARMTargetLowering::getSingleConstraintMatchWeight(
7254 AsmOperandInfo &info, const char *constraint) const {
7255 ConstraintWeight weight = CW_Invalid;
7256 Value *CallOperandVal = info.CallOperandVal;
7257 // If we don't have a value, we can't do a match,
7258 // but allow it at the lowest weight.
7259 if (CallOperandVal == NULL)
7260 return CW_Default;
7261 const Type *type = CallOperandVal->getType();
7262 // Look at the constraint type.
7263 switch (*constraint) {
7264 default:
7265 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
7266 break;
7267 case 'l':
7268 if (type->isIntegerTy()) {
7269 if (Subtarget->isThumb())
7270 weight = CW_SpecificReg;
7271 else
7272 weight = CW_Register;
7273 }
7274 break;
7275 case 'w':
7276 if (type->isFloatingPointTy())
7277 weight = CW_Register;
7278 break;
7279 }
7280 return weight;
7281}
7282
Bob Wilson2dc4f542009-03-20 22:42:55 +00007283std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00007284ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00007285 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00007286 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00007287 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00007288 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007289 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00007290 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00007291 return std::make_pair(0U, ARM::tGPRRegisterClass);
7292 else
7293 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007294 case 'r':
7295 return std::make_pair(0U, ARM::GPRRegisterClass);
7296 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00007297 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007298 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00007299 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007300 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00007301 if (VT.getSizeInBits() == 128)
7302 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007303 break;
Evan Chenga8e29892007-01-19 07:51:42 +00007304 }
7305 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00007306 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00007307 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00007308
Evan Chenga8e29892007-01-19 07:51:42 +00007309 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
7310}
7311
7312std::vector<unsigned> ARMTargetLowering::
7313getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00007314 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00007315 if (Constraint.size() != 1)
7316 return std::vector<unsigned>();
7317
7318 switch (Constraint[0]) { // GCC ARM Constraint Letters
7319 default: break;
7320 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00007321 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
7322 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
7323 0);
Evan Chenga8e29892007-01-19 07:51:42 +00007324 case 'r':
7325 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
7326 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
7327 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
7328 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007329 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00007330 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007331 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
7332 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
7333 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
7334 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
7335 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
7336 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
7337 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
7338 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00007339 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007340 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
7341 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
7342 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
7343 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00007344 if (VT.getSizeInBits() == 128)
7345 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
7346 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007347 break;
Evan Chenga8e29892007-01-19 07:51:42 +00007348 }
7349
7350 return std::vector<unsigned>();
7351}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007352
7353/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
7354/// vector. If it is invalid, don't add anything to Ops.
7355void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
7356 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007357 std::vector<SDValue>&Ops,
7358 SelectionDAG &DAG) const {
7359 SDValue Result(0, 0);
7360
7361 switch (Constraint) {
7362 default: break;
7363 case 'I': case 'J': case 'K': case 'L':
7364 case 'M': case 'N': case 'O':
7365 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
7366 if (!C)
7367 return;
7368
7369 int64_t CVal64 = C->getSExtValue();
7370 int CVal = (int) CVal64;
7371 // None of these constraints allow values larger than 32 bits. Check
7372 // that the value fits in an int.
7373 if (CVal != CVal64)
7374 return;
7375
7376 switch (Constraint) {
7377 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007378 if (Subtarget->isThumb1Only()) {
7379 // This must be a constant between 0 and 255, for ADD
7380 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007381 if (CVal >= 0 && CVal <= 255)
7382 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00007383 } else if (Subtarget->isThumb2()) {
7384 // A constant that can be used as an immediate value in a
7385 // data-processing instruction.
7386 if (ARM_AM::getT2SOImmVal(CVal) != -1)
7387 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007388 } else {
7389 // A constant that can be used as an immediate value in a
7390 // data-processing instruction.
7391 if (ARM_AM::getSOImmVal(CVal) != -1)
7392 break;
7393 }
7394 return;
7395
7396 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007397 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007398 // This must be a constant between -255 and -1, for negated ADD
7399 // immediates. This can be used in GCC with an "n" modifier that
7400 // prints the negated value, for use with SUB instructions. It is
7401 // not useful otherwise but is implemented for compatibility.
7402 if (CVal >= -255 && CVal <= -1)
7403 break;
7404 } else {
7405 // This must be a constant between -4095 and 4095. It is not clear
7406 // what this constraint is intended for. Implemented for
7407 // compatibility with GCC.
7408 if (CVal >= -4095 && CVal <= 4095)
7409 break;
7410 }
7411 return;
7412
7413 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007414 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007415 // A 32-bit value where only one byte has a nonzero value. Exclude
7416 // zero to match GCC. This constraint is used by GCC internally for
7417 // constants that can be loaded with a move/shift combination.
7418 // It is not useful otherwise but is implemented for compatibility.
7419 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
7420 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00007421 } else if (Subtarget->isThumb2()) {
7422 // A constant whose bitwise inverse can be used as an immediate
7423 // value in a data-processing instruction. This can be used in GCC
7424 // with a "B" modifier that prints the inverted value, for use with
7425 // BIC and MVN instructions. It is not useful otherwise but is
7426 // implemented for compatibility.
7427 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
7428 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007429 } else {
7430 // A constant whose bitwise inverse can be used as an immediate
7431 // value in a data-processing instruction. This can be used in GCC
7432 // with a "B" modifier that prints the inverted value, for use with
7433 // BIC and MVN instructions. It is not useful otherwise but is
7434 // implemented for compatibility.
7435 if (ARM_AM::getSOImmVal(~CVal) != -1)
7436 break;
7437 }
7438 return;
7439
7440 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007441 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007442 // This must be a constant between -7 and 7,
7443 // for 3-operand ADD/SUB immediate instructions.
7444 if (CVal >= -7 && CVal < 7)
7445 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00007446 } else if (Subtarget->isThumb2()) {
7447 // A constant whose negation can be used as an immediate value in a
7448 // data-processing instruction. This can be used in GCC with an "n"
7449 // modifier that prints the negated value, for use with SUB
7450 // instructions. It is not useful otherwise but is implemented for
7451 // compatibility.
7452 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
7453 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007454 } else {
7455 // A constant whose negation can be used as an immediate value in a
7456 // data-processing instruction. This can be used in GCC with an "n"
7457 // modifier that prints the negated value, for use with SUB
7458 // instructions. It is not useful otherwise but is implemented for
7459 // compatibility.
7460 if (ARM_AM::getSOImmVal(-CVal) != -1)
7461 break;
7462 }
7463 return;
7464
7465 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007466 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007467 // This must be a multiple of 4 between 0 and 1020, for
7468 // ADD sp + immediate.
7469 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
7470 break;
7471 } else {
7472 // A power of two or a constant between 0 and 32. This is used in
7473 // GCC for the shift amount on shifted register operands, but it is
7474 // useful in general for any shift amounts.
7475 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
7476 break;
7477 }
7478 return;
7479
7480 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007481 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007482 // This must be a constant between 0 and 31, for shift amounts.
7483 if (CVal >= 0 && CVal <= 31)
7484 break;
7485 }
7486 return;
7487
7488 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007489 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007490 // This must be a multiple of 4 between -508 and 508, for
7491 // ADD/SUB sp = sp + immediate.
7492 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
7493 break;
7494 }
7495 return;
7496 }
7497 Result = DAG.getTargetConstant(CVal, Op.getValueType());
7498 break;
7499 }
7500
7501 if (Result.getNode()) {
7502 Ops.push_back(Result);
7503 return;
7504 }
Dale Johannesen1784d162010-06-25 21:55:36 +00007505 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007506}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00007507
7508bool
7509ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7510 // The ARM target isn't yet aware of offsets.
7511 return false;
7512}
Evan Cheng39382422009-10-28 01:44:26 +00007513
7514int ARM::getVFPf32Imm(const APFloat &FPImm) {
7515 APInt Imm = FPImm.bitcastToAPInt();
7516 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
7517 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
7518 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
7519
7520 // We can handle 4 bits of mantissa.
7521 // mantissa = (16+UInt(e:f:g:h))/16.
7522 if (Mantissa & 0x7ffff)
7523 return -1;
7524 Mantissa >>= 19;
7525 if ((Mantissa & 0xf) != Mantissa)
7526 return -1;
7527
7528 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
7529 if (Exp < -3 || Exp > 4)
7530 return -1;
7531 Exp = ((Exp+3) & 0x7) ^ 4;
7532
7533 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
7534}
7535
7536int ARM::getVFPf64Imm(const APFloat &FPImm) {
7537 APInt Imm = FPImm.bitcastToAPInt();
7538 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
7539 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
7540 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
7541
7542 // We can handle 4 bits of mantissa.
7543 // mantissa = (16+UInt(e:f:g:h))/16.
7544 if (Mantissa & 0xffffffffffffLL)
7545 return -1;
7546 Mantissa >>= 48;
7547 if ((Mantissa & 0xf) != Mantissa)
7548 return -1;
7549
7550 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
7551 if (Exp < -3 || Exp > 4)
7552 return -1;
7553 Exp = ((Exp+3) & 0x7) ^ 4;
7554
7555 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
7556}
7557
Jim Grosbach469bbdb2010-07-16 23:05:05 +00007558bool ARM::isBitFieldInvertedMask(unsigned v) {
7559 if (v == 0xffffffff)
7560 return 0;
7561 // there can be 1's on either or both "outsides", all the "inside"
7562 // bits must be 0's
7563 unsigned int lsb = 0, msb = 31;
7564 while (v & (1 << msb)) --msb;
7565 while (v & (1 << lsb)) ++lsb;
7566 for (unsigned int i = lsb; i <= msb; ++i) {
7567 if (v & (1 << i))
7568 return 0;
7569 }
7570 return 1;
7571}
7572
Evan Cheng39382422009-10-28 01:44:26 +00007573/// isFPImmLegal - Returns true if the target can instruction select the
7574/// specified FP immediate natively. If false, the legalizer will
7575/// materialize the FP immediate as a load from a constant pool.
7576bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
7577 if (!Subtarget->hasVFP3())
7578 return false;
7579 if (VT == MVT::f32)
7580 return ARM::getVFPf32Imm(Imm) != -1;
7581 if (VT == MVT::f64)
7582 return ARM::getVFPf64Imm(Imm) != -1;
7583 return false;
7584}
Bob Wilson65ffec42010-09-21 17:56:22 +00007585
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007586/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00007587/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
7588/// specified in the intrinsic calls.
7589bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
7590 const CallInst &I,
7591 unsigned Intrinsic) const {
7592 switch (Intrinsic) {
7593 case Intrinsic::arm_neon_vld1:
7594 case Intrinsic::arm_neon_vld2:
7595 case Intrinsic::arm_neon_vld3:
7596 case Intrinsic::arm_neon_vld4:
7597 case Intrinsic::arm_neon_vld2lane:
7598 case Intrinsic::arm_neon_vld3lane:
7599 case Intrinsic::arm_neon_vld4lane: {
7600 Info.opc = ISD::INTRINSIC_W_CHAIN;
7601 // Conservatively set memVT to the entire set of vectors loaded.
7602 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
7603 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
7604 Info.ptrVal = I.getArgOperand(0);
7605 Info.offset = 0;
7606 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
7607 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
7608 Info.vol = false; // volatile loads with NEON intrinsics not supported
7609 Info.readMem = true;
7610 Info.writeMem = false;
7611 return true;
7612 }
7613 case Intrinsic::arm_neon_vst1:
7614 case Intrinsic::arm_neon_vst2:
7615 case Intrinsic::arm_neon_vst3:
7616 case Intrinsic::arm_neon_vst4:
7617 case Intrinsic::arm_neon_vst2lane:
7618 case Intrinsic::arm_neon_vst3lane:
7619 case Intrinsic::arm_neon_vst4lane: {
7620 Info.opc = ISD::INTRINSIC_VOID;
7621 // Conservatively set memVT to the entire set of vectors stored.
7622 unsigned NumElts = 0;
7623 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
7624 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
7625 if (!ArgTy->isVectorTy())
7626 break;
7627 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
7628 }
7629 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
7630 Info.ptrVal = I.getArgOperand(0);
7631 Info.offset = 0;
7632 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
7633 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
7634 Info.vol = false; // volatile stores with NEON intrinsics not supported
7635 Info.readMem = false;
7636 Info.writeMem = true;
7637 return true;
7638 }
7639 default:
7640 break;
7641 }
7642
7643 return false;
7644}