blob: 180b2c3b639e11ca976636d37d99af8dcf576d71 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng55d42002011-01-08 01:24:27 +000036#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/MachineBasicBlock.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineFunction.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000041#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000042#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000044#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000045#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng55d42002011-01-08 01:24:27 +000047#include "llvm/ADT/StringExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000048#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000049#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000050#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000051#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000052#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000053#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000054using namespace llvm;
55
Dale Johannesen51e28e62010-06-03 21:09:53 +000056STATISTIC(NumTailCalls, "Number of tail calls");
Evan Chengfc8475b2011-01-19 02:16:49 +000057STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Dale Johannesen51e28e62010-06-03 21:09:53 +000058
Bob Wilson703af3a2010-08-13 22:43:33 +000059// This option should go away when tail calls fully work.
60static cl::opt<bool>
61EnableARMTailCalls("arm-tail-calls", cl::Hidden,
62 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
63 cl::init(false));
64
Eric Christopher836c6242010-12-15 23:47:29 +000065cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000066EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000067 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000068 cl::init(false));
69
Evan Cheng46df4eb2010-06-16 07:35:02 +000070static cl::opt<bool>
71ARMInterworking("arm-interworking", cl::Hidden,
72 cl::desc("Enable / disable ARM interworking (for debugging only)"),
73 cl::init(true));
74
Owen Andersone50ed302009-08-10 22:56:29 +000075void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
76 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000077 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000078 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000079 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
80 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000081
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000083 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000084 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000085 }
86
Owen Andersone50ed302009-08-10 22:56:29 +000087 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000088 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000089 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +000090 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000091 if (ElemTy != MVT::i32) {
92 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
93 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
94 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
95 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
96 }
Owen Anderson70671842009-08-10 20:18:46 +000097 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
98 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +000099 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Bob Wilson5e8b8332011-01-07 04:59:04 +0000100 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Legal);
Bob Wilsond0910c42010-04-06 22:02:24 +0000101 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
102 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000103 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000104 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
105 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
106 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000107 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
108 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000109 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
110 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
111 setTruncStoreAction(VT.getSimpleVT(),
112 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000113 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000114 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000115
116 // Promote all bit-wise operations.
117 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000119 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
120 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000121 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000122 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000123 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000124 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000125 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000126 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000127 }
Bob Wilson16330762009-09-16 00:17:28 +0000128
129 // Neon does not support vector divide/remainder operations.
130 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
131 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
133 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
134 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
135 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000136}
137
Owen Andersone50ed302009-08-10 22:56:29 +0000138void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000139 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000141}
142
Owen Andersone50ed302009-08-10 22:56:29 +0000143void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000144 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000146}
147
Chris Lattnerf0144122009-07-28 03:13:23 +0000148static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
149 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000150 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000151
Chris Lattner80ec2792009-08-02 00:34:36 +0000152 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000153}
154
Evan Chenga8e29892007-01-19 07:51:42 +0000155ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000156 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000157 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000158 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000159 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000160
Evan Chengb1df8f22007-04-27 08:15:43 +0000161 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000162 // Uses VFP for Thumb libfuncs if available.
163 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
164 // Single-precision floating-point arithmetic.
165 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
166 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
167 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
168 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 // Double-precision floating-point arithmetic.
171 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
172 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
173 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
174 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000175
Evan Chengb1df8f22007-04-27 08:15:43 +0000176 // Single-precision comparisons.
177 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
178 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
179 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
180 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
181 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
182 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
183 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
184 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000185
Evan Chengb1df8f22007-04-27 08:15:43 +0000186 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000194
Evan Chengb1df8f22007-04-27 08:15:43 +0000195 // Double-precision comparisons.
196 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
197 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
198 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
199 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
200 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
201 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
202 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
203 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000204
Evan Chengb1df8f22007-04-27 08:15:43 +0000205 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 // Floating-point to integer conversions.
215 // i64 conversions are done via library routines even when generating VFP
216 // instructions, so use the same ones.
217 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
218 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
219 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
220 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000221
Evan Chengb1df8f22007-04-27 08:15:43 +0000222 // Conversions between floating types.
223 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
224 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
225
226 // Integer to floating-point conversions.
227 // i64 conversions are done via library routines even when generating VFP
228 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000229 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
230 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000231 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
232 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
233 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
234 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
235 }
Evan Chenga8e29892007-01-19 07:51:42 +0000236 }
237
Bob Wilson2f954612009-05-22 17:38:41 +0000238 // These libcalls are not available in 32-bit.
239 setLibcallName(RTLIB::SHL_I128, 0);
240 setLibcallName(RTLIB::SRL_I128, 0);
241 setLibcallName(RTLIB::SRA_I128, 0);
242
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000243 if (Subtarget->isAAPCS_ABI()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000244 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000245 // RTABI chapter 4.1.2, Table 2
246 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
247 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
248 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
249 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
250 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
251 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
252 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
253 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
254
255 // Double-precision floating-point comparison helper functions
256 // RTABI chapter 4.1.2, Table 3
257 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
258 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
259 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
260 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
261 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
262 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
263 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
264 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
265 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
266 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
267 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
268 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
269 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
270 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
271 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
272 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
273 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
278 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
279 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
280 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
281
282 // Single-precision floating-point arithmetic helper functions
283 // RTABI chapter 4.1.2, Table 4
284 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
285 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
286 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
287 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
288 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
289 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
290 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
291 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
292
293 // Single-precision floating-point comparison helper functions
294 // RTABI chapter 4.1.2, Table 5
295 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
296 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
297 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
298 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
299 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
300 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
301 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
302 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
303 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
304 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
305 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
306 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
307 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
308 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
309 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
310 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
311 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
316 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
317 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
318 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
319
320 // Floating-point to integer conversions.
321 // RTABI chapter 4.1.2, Table 6
322 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
323 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
324 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
325 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
326 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
327 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
328 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
329 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
330 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
335 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
336 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
337 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
338
339 // Conversions between floating types.
340 // RTABI chapter 4.1.2, Table 7
341 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
342 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
343 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000344 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000345
346 // Integer to floating-point conversions.
347 // RTABI chapter 4.1.2, Table 8
348 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
349 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
350 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
351 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
352 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
353 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
354 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
355 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
356 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
361 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
362 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
363 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
364
365 // Long long helper functions
366 // RTABI chapter 4.2, Table 9
367 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
368 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
369 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
370 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
371 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
372 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
373 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
376 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
377 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
378 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
379
380 // Integer division functions
381 // RTABI chapter 4.3.1
382 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
383 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
384 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
385 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
386 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
387 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
388 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
391 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
392 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000393 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000394 }
395
David Goodwinf1daf7d2009-07-08 23:10:31 +0000396 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000398 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000400 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000402 if (!Subtarget->isFPOnlySP())
403 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000406 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000407
408 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 addDRTypeForNEON(MVT::v2f32);
410 addDRTypeForNEON(MVT::v8i8);
411 addDRTypeForNEON(MVT::v4i16);
412 addDRTypeForNEON(MVT::v2i32);
413 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000414
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 addQRTypeForNEON(MVT::v4f32);
416 addQRTypeForNEON(MVT::v2f64);
417 addQRTypeForNEON(MVT::v16i8);
418 addQRTypeForNEON(MVT::v8i16);
419 addQRTypeForNEON(MVT::v4i32);
420 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000421
Bob Wilson74dc72e2009-09-15 23:55:57 +0000422 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
423 // neither Neon nor VFP support any arithmetic operations on it.
424 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
425 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
426 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
427 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
428 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
429 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
430 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
431 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
432 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
433 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
434 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
435 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
436 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
437 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
438 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
439 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
440 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
441 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
442 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
443 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
444 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
445 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
446 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
447 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
448
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000449 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
450
Bob Wilson642b3292009-09-16 00:32:15 +0000451 // Neon does not support some operations on v1i64 and v2i64 types.
452 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000453 // Custom handling for some quad-vector types to detect VMULL.
454 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
455 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
456 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begeman7973f352011-02-11 20:53:29 +0000457 // Custom handling for some vector types to avoid expensive expansions
458 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
459 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
460 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
461 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000462 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
463 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
464
Bob Wilson1c3ef902011-02-07 17:43:21 +0000465 setTargetDAGCombine(ISD::INTRINSIC_VOID);
466 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson5bafff32009-06-22 23:27:02 +0000467 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
468 setTargetDAGCombine(ISD::SHL);
469 setTargetDAGCombine(ISD::SRL);
470 setTargetDAGCombine(ISD::SRA);
471 setTargetDAGCombine(ISD::SIGN_EXTEND);
472 setTargetDAGCombine(ISD::ZERO_EXTEND);
473 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000474 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000475 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000476 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson31600902010-12-21 06:43:19 +0000477 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
478 setTargetDAGCombine(ISD::STORE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000479 }
480
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000481 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000482
483 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000485
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000486 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000488
Evan Chenga8e29892007-01-19 07:51:42 +0000489 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000490 if (!Subtarget->isThumb1Only()) {
491 for (unsigned im = (unsigned)ISD::PRE_INC;
492 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 setIndexedLoadAction(im, MVT::i1, Legal);
494 setIndexedLoadAction(im, MVT::i8, Legal);
495 setIndexedLoadAction(im, MVT::i16, Legal);
496 setIndexedLoadAction(im, MVT::i32, Legal);
497 setIndexedStoreAction(im, MVT::i1, Legal);
498 setIndexedStoreAction(im, MVT::i8, Legal);
499 setIndexedStoreAction(im, MVT::i16, Legal);
500 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000501 }
Evan Chenga8e29892007-01-19 07:51:42 +0000502 }
503
504 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000505 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::MUL, MVT::i64, Expand);
507 setOperationAction(ISD::MULHU, MVT::i32, Expand);
508 setOperationAction(ISD::MULHS, MVT::i32, Expand);
509 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
510 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000511 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::MUL, MVT::i64, Expand);
513 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000514 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000516 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000517 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000518 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000519 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::SRL, MVT::i64, Custom);
521 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000522
523 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000525 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000527 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000528 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000529
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000530 // Only ARMv6 has BSWAP.
531 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000532 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000533
Evan Chenga8e29892007-01-19 07:51:42 +0000534 // These are expanded into libcalls.
Evan Cheng1f190c82010-11-19 06:28:11 +0000535 if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000536 // v7M has a hardware divider
537 setOperationAction(ISD::SDIV, MVT::i32, Expand);
538 setOperationAction(ISD::UDIV, MVT::i32, Expand);
539 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::SREM, MVT::i32, Expand);
541 setOperationAction(ISD::UREM, MVT::i32, Expand);
542 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
543 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000544
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
546 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
547 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
548 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000549 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000550
Evan Chengfb3611d2010-05-11 07:26:32 +0000551 setOperationAction(ISD::TRAP, MVT::Other, Legal);
552
Evan Chenga8e29892007-01-19 07:51:42 +0000553 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::VASTART, MVT::Other, Custom);
555 setOperationAction(ISD::VAARG, MVT::Other, Expand);
556 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
557 setOperationAction(ISD::VAEND, MVT::Other, Expand);
558 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
559 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000560 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikov5899a602011-01-24 22:38:45 +0000561 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
562 setExceptionPointerRegister(ARM::R0);
563 setExceptionSelectorRegister(ARM::R1);
564
Evan Cheng3a1588a2010-04-15 22:20:34 +0000565 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000566 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
567 // the default expansion.
568 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000569 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000570 // membarrier needs custom lowering; the rest are legal and handled
571 // normally.
572 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
573 } else {
574 // Set them all for expansion, which will force libcalls.
575 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
576 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
577 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
578 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000579 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
580 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
581 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000582 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
584 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
585 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
586 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
587 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
588 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
589 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
590 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
591 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
592 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
593 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
594 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
595 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
596 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
599 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000600 // Since the libcalls include locking, fold in the fences
601 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000602 }
603 // 64-bit versions are always libcalls (for now)
604 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000605 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000606 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
607 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
608 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
609 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
610 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
611 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000612
Evan Cheng416941d2010-11-04 05:19:35 +0000613 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000614
Eli Friedmana2c6f452010-06-26 04:36:50 +0000615 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
616 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
618 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000619 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000621
Nate Begemand1fb5832010-08-03 21:31:55 +0000622 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000623 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
624 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000625 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000626 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
627 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000628
629 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000631 if (Subtarget->isTargetDarwin()) {
632 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
633 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000634 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000635 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setOperationAction(ISD::SETCC, MVT::i32, Expand);
638 setOperationAction(ISD::SETCC, MVT::f32, Expand);
639 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000640 setOperationAction(ISD::SELECT, MVT::i32, Custom);
641 setOperationAction(ISD::SELECT, MVT::f32, Custom);
642 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
644 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
645 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000646
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
648 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
649 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
650 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
651 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000652
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000653 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 setOperationAction(ISD::FSIN, MVT::f64, Expand);
655 setOperationAction(ISD::FSIN, MVT::f32, Expand);
656 setOperationAction(ISD::FCOS, MVT::f32, Expand);
657 setOperationAction(ISD::FCOS, MVT::f64, Expand);
658 setOperationAction(ISD::FREM, MVT::f64, Expand);
659 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000660 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
662 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000663 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::FPOW, MVT::f64, Expand);
665 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000666
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000667 // Various VFP goodness
668 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000669 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
670 if (Subtarget->hasVFP2()) {
671 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
672 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
673 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
674 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
675 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000676 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000677 if (!Subtarget->hasFP16()) {
678 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
679 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000680 }
Evan Cheng110cf482008-04-01 01:50:16 +0000681 }
Evan Chenga8e29892007-01-19 07:51:42 +0000682
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000683 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000684 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000685 setTargetDAGCombine(ISD::ADD);
686 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000687 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000688
Owen Anderson080c0922010-11-05 19:27:46 +0000689 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000690 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000691 if (Subtarget->hasNEON())
692 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000693
Evan Chenga8e29892007-01-19 07:51:42 +0000694 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000695
Evan Chengf7d87ee2010-05-21 00:43:17 +0000696 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
697 setSchedulingPreference(Sched::RegPressure);
698 else
699 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000700
Evan Cheng05219282011-01-06 06:52:41 +0000701 //// temporary - rewrite interface to use type
702 maxStoresPerMemcpy = maxStoresPerMemcpyOptSize = 1;
Evan Chengf6799392010-06-26 01:52:05 +0000703
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000704 // On ARM arguments smaller than 4 bytes are extended, so all arguments
705 // are at least 4 bytes aligned.
706 setMinStackArgumentAlignment(4);
707
Evan Chengfff606d2010-09-24 19:07:23 +0000708 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000709}
710
Andrew Trick32cec0a2011-01-19 02:35:27 +0000711// FIXME: It might make sense to define the representative register class as the
712// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
713// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
714// SPR's representative would be DPR_VFP2. This should work well if register
715// pressure tracking were modified such that a register use would increment the
716// pressure of the register class's representative and all of it's super
717// classes' representatives transitively. We have not implemented this because
718// of the difficulty prior to coalescing of modeling operand register classes
719// due to the common occurence of cross class copies and subregister insertions
720// and extractions.
Evan Cheng4f6b4672010-07-21 06:09:07 +0000721std::pair<const TargetRegisterClass*, uint8_t>
722ARMTargetLowering::findRepresentativeClass(EVT VT) const{
723 const TargetRegisterClass *RRC = 0;
724 uint8_t Cost = 1;
725 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000726 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000727 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000728 // Use DPR as representative register class for all floating point
729 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
730 // the cost is 1 for both f32 and f64.
731 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000732 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000733 RRC = ARM::DPRRegisterClass;
Andrew Trick32cec0a2011-01-19 02:35:27 +0000734 // When NEON is used for SP, only half of the register file is available
735 // because operations that define both SP and DP results will be constrained
736 // to the VFP2 class (D0-D15). We currently model this constraint prior to
737 // coalescing by double-counting the SP regs. See the FIXME above.
738 if (Subtarget->useNEONForSinglePrecisionFP())
739 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000740 break;
741 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
742 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000743 RRC = ARM::DPRRegisterClass;
744 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000745 break;
746 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000747 RRC = ARM::DPRRegisterClass;
748 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000749 break;
750 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000751 RRC = ARM::DPRRegisterClass;
752 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000753 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000754 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000755 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000756}
757
Evan Chenga8e29892007-01-19 07:51:42 +0000758const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
759 switch (Opcode) {
760 default: return 0;
761 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Cheng53519f02011-01-21 18:55:51 +0000762 case ARMISD::WrapperDYN: return "ARMISD::WrapperDYN";
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000763 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Chenga8e29892007-01-19 07:51:42 +0000764 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
765 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000766 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000767 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
768 case ARMISD::tCALL: return "ARMISD::tCALL";
769 case ARMISD::BRCOND: return "ARMISD::BRCOND";
770 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000771 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000772 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
773 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
774 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000775 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000776 case ARMISD::CMPFP: return "ARMISD::CMPFP";
777 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000778 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000779 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
780 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000781
Jim Grosbach3482c802010-01-18 19:58:49 +0000782 case ARMISD::RBIT: return "ARMISD::RBIT";
783
Bob Wilson76a312b2010-03-19 22:51:32 +0000784 case ARMISD::FTOSI: return "ARMISD::FTOSI";
785 case ARMISD::FTOUI: return "ARMISD::FTOUI";
786 case ARMISD::SITOF: return "ARMISD::SITOF";
787 case ARMISD::UITOF: return "ARMISD::UITOF";
788
Evan Chenga8e29892007-01-19 07:51:42 +0000789 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
790 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
791 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000792
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000793 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
794 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000795
Evan Chengc5942082009-10-28 06:55:03 +0000796 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
797 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000798 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000799
Dale Johannesen51e28e62010-06-03 21:09:53 +0000800 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000801
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000802 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000803
Evan Cheng86198642009-08-07 00:34:42 +0000804 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
805
Jim Grosbach3728e962009-12-10 00:11:09 +0000806 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000807 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000808
Evan Chengdfed19f2010-11-03 06:34:55 +0000809 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
810
Bob Wilson5bafff32009-06-22 23:27:02 +0000811 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000812 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000813 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000814 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
815 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000816 case ARMISD::VCGEU: return "ARMISD::VCGEU";
817 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000818 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
819 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000820 case ARMISD::VCGTU: return "ARMISD::VCGTU";
821 case ARMISD::VTST: return "ARMISD::VTST";
822
823 case ARMISD::VSHL: return "ARMISD::VSHL";
824 case ARMISD::VSHRs: return "ARMISD::VSHRs";
825 case ARMISD::VSHRu: return "ARMISD::VSHRu";
826 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
827 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
828 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
829 case ARMISD::VSHRN: return "ARMISD::VSHRN";
830 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
831 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
832 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
833 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
834 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
835 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
836 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
837 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
838 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
839 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
840 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
841 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
842 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
843 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000844 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000845 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000846 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000847 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000848 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000849 case ARMISD::VREV64: return "ARMISD::VREV64";
850 case ARMISD::VREV32: return "ARMISD::VREV32";
851 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000852 case ARMISD::VZIP: return "ARMISD::VZIP";
853 case ARMISD::VUZP: return "ARMISD::VUZP";
854 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendling69a05a72011-03-14 23:02:38 +0000855 case ARMISD::VTBL1: return "ARMISD::VTBL1";
856 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000857 case ARMISD::VMULLs: return "ARMISD::VMULLs";
858 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000859 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000860 case ARMISD::FMAX: return "ARMISD::FMAX";
861 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000862 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +0000863 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
864 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000865 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
866 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
867 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson1c3ef902011-02-07 17:43:21 +0000868 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
869 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
870 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
871 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
872 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
873 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
874 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
875 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
876 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
877 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
878 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
879 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
880 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
881 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
882 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
883 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
884 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Chenga8e29892007-01-19 07:51:42 +0000885 }
886}
887
Evan Cheng06b666c2010-05-15 02:18:07 +0000888/// getRegClassFor - Return the register class that should be used for the
889/// specified value type.
890TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
891 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
892 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
893 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000894 if (Subtarget->hasNEON()) {
895 if (VT == MVT::v4i64)
896 return ARM::QQPRRegisterClass;
897 else if (VT == MVT::v8i64)
898 return ARM::QQQQPRRegisterClass;
899 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000900 return TargetLowering::getRegClassFor(VT);
901}
902
Eric Christopherab695882010-07-21 22:26:11 +0000903// Create a fast isel object.
904FastISel *
905ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
906 return ARM::createFastISel(funcInfo);
907}
908
Bill Wendlingb4202b82009-07-01 18:50:55 +0000909/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000910unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000911 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000912}
913
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000914/// getMaximalGlobalOffset - Returns the maximal possible offset which can
915/// be used for loads / stores from the global.
916unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
917 return (Subtarget->isThumb1Only() ? 127 : 4095);
918}
919
Evan Cheng1cc39842010-05-20 23:26:43 +0000920Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000921 unsigned NumVals = N->getNumValues();
922 if (!NumVals)
923 return Sched::RegPressure;
924
925 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000926 EVT VT = N->getValueType(i);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000927 if (VT == MVT::Glue || VT == MVT::Other)
Evan Chengd7e473c2010-10-29 18:07:31 +0000928 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000929 if (VT.isFloatingPoint() || VT.isVector())
930 return Sched::Latency;
931 }
Evan Chengc10f5432010-05-28 23:25:23 +0000932
933 if (!N->isMachineOpcode())
934 return Sched::RegPressure;
935
936 // Load are scheduled for latency even if there instruction itinerary
937 // is not available.
938 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
939 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000940
941 if (TID.getNumDefs() == 0)
942 return Sched::RegPressure;
943 if (!Itins->isEmpty() &&
944 Itins->getOperandCycle(TID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000945 return Sched::Latency;
946
Evan Cheng1cc39842010-05-20 23:26:43 +0000947 return Sched::RegPressure;
948}
949
Evan Chenga8e29892007-01-19 07:51:42 +0000950//===----------------------------------------------------------------------===//
951// Lowering Code
952//===----------------------------------------------------------------------===//
953
Evan Chenga8e29892007-01-19 07:51:42 +0000954/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
955static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
956 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000957 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000958 case ISD::SETNE: return ARMCC::NE;
959 case ISD::SETEQ: return ARMCC::EQ;
960 case ISD::SETGT: return ARMCC::GT;
961 case ISD::SETGE: return ARMCC::GE;
962 case ISD::SETLT: return ARMCC::LT;
963 case ISD::SETLE: return ARMCC::LE;
964 case ISD::SETUGT: return ARMCC::HI;
965 case ISD::SETUGE: return ARMCC::HS;
966 case ISD::SETULT: return ARMCC::LO;
967 case ISD::SETULE: return ARMCC::LS;
968 }
969}
970
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000971/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
972static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000973 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000974 CondCode2 = ARMCC::AL;
975 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000976 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000977 case ISD::SETEQ:
978 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
979 case ISD::SETGT:
980 case ISD::SETOGT: CondCode = ARMCC::GT; break;
981 case ISD::SETGE:
982 case ISD::SETOGE: CondCode = ARMCC::GE; break;
983 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000984 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000985 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
986 case ISD::SETO: CondCode = ARMCC::VC; break;
987 case ISD::SETUO: CondCode = ARMCC::VS; break;
988 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
989 case ISD::SETUGT: CondCode = ARMCC::HI; break;
990 case ISD::SETUGE: CondCode = ARMCC::PL; break;
991 case ISD::SETLT:
992 case ISD::SETULT: CondCode = ARMCC::LT; break;
993 case ISD::SETLE:
994 case ISD::SETULE: CondCode = ARMCC::LE; break;
995 case ISD::SETNE:
996 case ISD::SETUNE: CondCode = ARMCC::NE; break;
997 }
Evan Chenga8e29892007-01-19 07:51:42 +0000998}
999
Bob Wilson1f595bb2009-04-17 19:07:39 +00001000//===----------------------------------------------------------------------===//
1001// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +00001002//===----------------------------------------------------------------------===//
1003
1004#include "ARMGenCallingConv.inc"
1005
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001006/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1007/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001008CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001009 bool Return,
1010 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001011 switch (CC) {
1012 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001013 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001014 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +00001015 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +00001016 if (!Subtarget->isAAPCS_ABI())
1017 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1018 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1019 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1020 }
1021 // Fallthrough
1022 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001023 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +00001024 if (!Subtarget->isAAPCS_ABI())
1025 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1026 else if (Subtarget->hasVFP2() &&
1027 FloatABIType == FloatABI::Hard && !isVarArg)
1028 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1029 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1030 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001031 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +00001032 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001033 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001034 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001035 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001036 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001037 }
1038}
1039
Dan Gohman98ca4f22009-08-05 01:29:28 +00001040/// LowerCallResult - Lower the result values of a call into the
1041/// appropriate copies out of appropriate physical registers.
1042SDValue
1043ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001044 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001045 const SmallVectorImpl<ISD::InputArg> &Ins,
1046 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001047 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001048
Bob Wilson1f595bb2009-04-17 19:07:39 +00001049 // Assign locations to each value returned by this call.
1050 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001051 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001052 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001053 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001054 CCAssignFnForNode(CallConv, /* Return*/ true,
1055 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001056
1057 // Copy all of the result registers out of their specified physreg.
1058 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1059 CCValAssign VA = RVLocs[i];
1060
Bob Wilson80915242009-04-25 00:33:20 +00001061 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001062 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001063 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001064 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001065 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001066 Chain = Lo.getValue(1);
1067 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001068 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001069 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001070 InFlag);
1071 Chain = Hi.getValue(1);
1072 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001073 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001074
Owen Anderson825b72b2009-08-11 20:47:22 +00001075 if (VA.getLocVT() == MVT::v2f64) {
1076 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1077 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1078 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001079
1080 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001081 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001082 Chain = Lo.getValue(1);
1083 InFlag = Lo.getValue(2);
1084 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001085 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001086 Chain = Hi.getValue(1);
1087 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001088 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001089 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1090 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001091 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001092 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001093 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1094 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001095 Chain = Val.getValue(1);
1096 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001097 }
Bob Wilson80915242009-04-25 00:33:20 +00001098
1099 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001100 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001101 case CCValAssign::Full: break;
1102 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001103 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001104 break;
1105 }
1106
Dan Gohman98ca4f22009-08-05 01:29:28 +00001107 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001108 }
1109
Dan Gohman98ca4f22009-08-05 01:29:28 +00001110 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001111}
1112
1113/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1114/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001115/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001116/// a byval function parameter.
1117/// Sometimes what we are copying is the end of a larger object, the part that
1118/// does not fit in registers.
1119static SDValue
1120CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1121 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1122 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001123 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001124 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001125 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001126 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001127}
1128
Bob Wilsondee46d72009-04-17 20:35:10 +00001129/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001130SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001131ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1132 SDValue StackPtr, SDValue Arg,
1133 DebugLoc dl, SelectionDAG &DAG,
1134 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001135 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001136 unsigned LocMemOffset = VA.getLocMemOffset();
1137 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1138 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001139 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001140 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001141
Bob Wilson1f595bb2009-04-17 19:07:39 +00001142 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001143 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001144 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001145}
1146
Dan Gohman98ca4f22009-08-05 01:29:28 +00001147void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001148 SDValue Chain, SDValue &Arg,
1149 RegsToPassVector &RegsToPass,
1150 CCValAssign &VA, CCValAssign &NextVA,
1151 SDValue &StackPtr,
1152 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001153 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001154
Jim Grosbache5165492009-11-09 00:11:35 +00001155 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001156 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001157 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1158
1159 if (NextVA.isRegLoc())
1160 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1161 else {
1162 assert(NextVA.isMemLoc());
1163 if (StackPtr.getNode() == 0)
1164 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1165
Dan Gohman98ca4f22009-08-05 01:29:28 +00001166 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1167 dl, DAG, NextVA,
1168 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001169 }
1170}
1171
Dan Gohman98ca4f22009-08-05 01:29:28 +00001172/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001173/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1174/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001175SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001176ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001177 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001178 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001179 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001180 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001181 const SmallVectorImpl<ISD::InputArg> &Ins,
1182 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001183 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001184 MachineFunction &MF = DAG.getMachineFunction();
1185 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1186 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001187 // Temporarily disable tail calls so things don't break.
1188 if (!EnableARMTailCalls)
1189 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001190 if (isTailCall) {
1191 // Check if it's really possible to do a tail call.
1192 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1193 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001194 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001195 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1196 // detected sibcalls.
1197 if (isTailCall) {
1198 ++NumTailCalls;
1199 IsSibCall = true;
1200 }
1201 }
Evan Chenga8e29892007-01-19 07:51:42 +00001202
Bob Wilson1f595bb2009-04-17 19:07:39 +00001203 // Analyze operands of the call, assigning locations to each operand.
1204 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001205 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1206 *DAG.getContext());
1207 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001208 CCAssignFnForNode(CallConv, /* Return*/ false,
1209 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001210
Bob Wilson1f595bb2009-04-17 19:07:39 +00001211 // Get a count of how many bytes are to be pushed on the stack.
1212 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001213
Dale Johannesen51e28e62010-06-03 21:09:53 +00001214 // For tail calls, memory operands are available in our caller's stack.
1215 if (IsSibCall)
1216 NumBytes = 0;
1217
Evan Chenga8e29892007-01-19 07:51:42 +00001218 // Adjust the stack pointer for the new arguments...
1219 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001220 if (!IsSibCall)
1221 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001222
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001223 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001224
Bob Wilson5bafff32009-06-22 23:27:02 +00001225 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001226 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001227
Bob Wilson1f595bb2009-04-17 19:07:39 +00001228 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001229 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001230 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1231 i != e;
1232 ++i, ++realArgIdx) {
1233 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001234 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001235 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001236 bool isByVal = Flags.isByVal();
Evan Chenga8e29892007-01-19 07:51:42 +00001237
Bob Wilson1f595bb2009-04-17 19:07:39 +00001238 // Promote the value if needed.
1239 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001240 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001241 case CCValAssign::Full: break;
1242 case CCValAssign::SExt:
1243 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1244 break;
1245 case CCValAssign::ZExt:
1246 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1247 break;
1248 case CCValAssign::AExt:
1249 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1250 break;
1251 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001252 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001253 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001254 }
1255
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001256 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001257 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001258 if (VA.getLocVT() == MVT::v2f64) {
1259 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1260 DAG.getConstant(0, MVT::i32));
1261 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1262 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001263
Dan Gohman98ca4f22009-08-05 01:29:28 +00001264 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001265 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1266
1267 VA = ArgLocs[++i]; // skip ahead to next loc
1268 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001269 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001270 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1271 } else {
1272 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001273
Dan Gohman98ca4f22009-08-05 01:29:28 +00001274 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1275 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001276 }
1277 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001278 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001279 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001280 }
1281 } else if (VA.isRegLoc()) {
1282 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastingsf222e592011-02-28 17:17:53 +00001283 } else if (!IsSibCall || isByVal) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001284 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001285
Dan Gohman98ca4f22009-08-05 01:29:28 +00001286 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1287 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001288 }
Evan Chenga8e29892007-01-19 07:51:42 +00001289 }
1290
1291 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001292 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001293 &MemOpChains[0], MemOpChains.size());
1294
1295 // Build a sequence of copy-to-reg nodes chained together with token chain
1296 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001297 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001298 // Tail call byval lowering might overwrite argument registers so in case of
1299 // tail call optimization the copies to registers are lowered later.
1300 if (!isTailCall)
1301 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1302 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1303 RegsToPass[i].second, InFlag);
1304 InFlag = Chain.getValue(1);
1305 }
Evan Chenga8e29892007-01-19 07:51:42 +00001306
Dale Johannesen51e28e62010-06-03 21:09:53 +00001307 // For tail calls lower the arguments to the 'real' stack slot.
1308 if (isTailCall) {
1309 // Force all the incoming stack arguments to be loaded from the stack
1310 // before any new outgoing arguments are stored to the stack, because the
1311 // outgoing stack slots may alias the incoming argument stack slots, and
1312 // the alias isn't otherwise explicit. This is slightly more conservative
1313 // than necessary, because it means that each store effectively depends
1314 // on every argument instead of just those arguments it would clobber.
1315
1316 // Do not flag preceeding copytoreg stuff together with the following stuff.
1317 InFlag = SDValue();
1318 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1319 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1320 RegsToPass[i].second, InFlag);
1321 InFlag = Chain.getValue(1);
1322 }
1323 InFlag =SDValue();
1324 }
1325
Bill Wendling056292f2008-09-16 21:48:12 +00001326 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1327 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1328 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001329 bool isDirect = false;
1330 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001331 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001332 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001333
1334 if (EnableARMLongCalls) {
1335 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1336 && "long-calls with non-static relocation model!");
1337 // Handle a global address or an external symbol. If it's not one of
1338 // those, the target's already in a register, so we don't need to do
1339 // anything extra.
1340 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001341 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001342 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001343 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbache7b52522010-04-14 22:28:31 +00001344 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1345 ARMPCLabelIndex,
1346 ARMCP::CPValue, 0);
1347 // Get the address of the callee into a register
1348 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1349 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1350 Callee = DAG.getLoad(getPointerTy(), dl,
1351 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001352 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001353 false, false, 0);
1354 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1355 const char *Sym = S->getSymbol();
1356
1357 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001358 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbache7b52522010-04-14 22:28:31 +00001359 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1360 Sym, ARMPCLabelIndex, 0);
1361 // Get the address of the callee into a register
1362 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1363 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1364 Callee = DAG.getLoad(getPointerTy(), dl,
1365 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001366 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001367 false, false, 0);
1368 }
1369 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001370 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001371 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001372 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001373 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001374 getTargetMachine().getRelocationModel() != Reloc::Static;
1375 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001376 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001377 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001378 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001379 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001380 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001381 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001382 ARMPCLabelIndex,
1383 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001384 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001385 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001386 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001387 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001388 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001389 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001390 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001391 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001392 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001393 } else {
1394 // On ELF targets for PIC code, direct calls should go through the PLT
1395 unsigned OpFlags = 0;
1396 if (Subtarget->isTargetELF() &&
1397 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1398 OpFlags = ARMII::MO_PLT;
1399 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1400 }
Bill Wendling056292f2008-09-16 21:48:12 +00001401 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001402 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001403 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001404 getTargetMachine().getRelocationModel() != Reloc::Static;
1405 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001406 // tBX takes a register source operand.
1407 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001408 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001409 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001410 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001411 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001412 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001413 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001414 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001415 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001416 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001417 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001418 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001419 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001420 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001421 } else {
1422 unsigned OpFlags = 0;
1423 // On ELF targets for PIC code, direct calls should go through the PLT
1424 if (Subtarget->isTargetELF() &&
1425 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1426 OpFlags = ARMII::MO_PLT;
1427 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1428 }
Evan Chenga8e29892007-01-19 07:51:42 +00001429 }
1430
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001431 // FIXME: handle tail calls differently.
1432 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001433 if (Subtarget->isThumb()) {
1434 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001435 CallOpc = ARMISD::CALL_NOLINK;
1436 else
1437 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1438 } else {
1439 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001440 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1441 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001442 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001443
Dan Gohman475871a2008-07-27 21:46:04 +00001444 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001445 Ops.push_back(Chain);
1446 Ops.push_back(Callee);
1447
1448 // Add argument registers to the end of the list so that they are known live
1449 // into the call.
1450 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1451 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1452 RegsToPass[i].second.getValueType()));
1453
Gabor Greifba36cb52008-08-28 21:40:38 +00001454 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001455 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001456
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001457 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001458 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001459 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001460
Duncan Sands4bdcb612008-07-02 17:40:58 +00001461 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001462 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001463 InFlag = Chain.getValue(1);
1464
Chris Lattnere563bbc2008-10-11 22:08:30 +00001465 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1466 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001468 InFlag = Chain.getValue(1);
1469
Bob Wilson1f595bb2009-04-17 19:07:39 +00001470 // Handle result values, copying them out of physregs into vregs that we
1471 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1473 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001474}
1475
Stuart Hastingsf222e592011-02-28 17:17:53 +00001476/// HandleByVal - Every parameter *after* a byval parameter is passed
1477/// on the stack. Confiscate all the parameter registers to insure
1478/// this.
1479void
1480llvm::ARMTargetLowering::HandleByVal(CCState *State) const {
1481 static const unsigned RegList1[] = {
1482 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1483 };
1484 do {} while (State->AllocateReg(RegList1, 4));
1485}
1486
Dale Johannesen51e28e62010-06-03 21:09:53 +00001487/// MatchingStackOffset - Return true if the given stack call argument is
1488/// already available in the same position (relatively) of the caller's
1489/// incoming argument stack.
1490static
1491bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1492 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1493 const ARMInstrInfo *TII) {
1494 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1495 int FI = INT_MAX;
1496 if (Arg.getOpcode() == ISD::CopyFromReg) {
1497 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001498 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesen51e28e62010-06-03 21:09:53 +00001499 return false;
1500 MachineInstr *Def = MRI->getVRegDef(VR);
1501 if (!Def)
1502 return false;
1503 if (!Flags.isByVal()) {
1504 if (!TII->isLoadFromStackSlot(Def, FI))
1505 return false;
1506 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001507 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001508 }
1509 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1510 if (Flags.isByVal())
1511 // ByVal argument is passed in as a pointer but it's now being
1512 // dereferenced. e.g.
1513 // define @foo(%struct.X* %A) {
1514 // tail call @bar(%struct.X* byval %A)
1515 // }
1516 return false;
1517 SDValue Ptr = Ld->getBasePtr();
1518 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1519 if (!FINode)
1520 return false;
1521 FI = FINode->getIndex();
1522 } else
1523 return false;
1524
1525 assert(FI != INT_MAX);
1526 if (!MFI->isFixedObjectIndex(FI))
1527 return false;
1528 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1529}
1530
1531/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1532/// for tail call optimization. Targets which want to do tail call
1533/// optimization should implement this function.
1534bool
1535ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1536 CallingConv::ID CalleeCC,
1537 bool isVarArg,
1538 bool isCalleeStructRet,
1539 bool isCallerStructRet,
1540 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001541 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001542 const SmallVectorImpl<ISD::InputArg> &Ins,
1543 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001544 const Function *CallerF = DAG.getMachineFunction().getFunction();
1545 CallingConv::ID CallerCC = CallerF->getCallingConv();
1546 bool CCMatch = CallerCC == CalleeCC;
1547
1548 // Look for obvious safe cases to perform tail call optimization that do not
1549 // require ABI changes. This is what gcc calls sibcall.
1550
Jim Grosbach7616b642010-06-16 23:45:49 +00001551 // Do not sibcall optimize vararg calls unless the call site is not passing
1552 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001553 if (isVarArg && !Outs.empty())
1554 return false;
1555
1556 // Also avoid sibcall optimization if either caller or callee uses struct
1557 // return semantics.
1558 if (isCalleeStructRet || isCallerStructRet)
1559 return false;
1560
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001561 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001562 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001563 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1564 // LR. This means if we need to reload LR, it takes an extra instructions,
1565 // which outweighs the value of the tail call; but here we don't know yet
1566 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001567 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001568 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001569
1570 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1571 // but we need to make sure there are enough registers; the only valid
1572 // registers are the 4 used for parameters. We don't currently do this
1573 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001574 if (Subtarget->isThumb1Only())
1575 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001576
Dale Johannesen51e28e62010-06-03 21:09:53 +00001577 // If the calling conventions do not match, then we'd better make sure the
1578 // results are returned in the same way as what the caller expects.
1579 if (!CCMatch) {
1580 SmallVector<CCValAssign, 16> RVLocs1;
1581 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1582 RVLocs1, *DAG.getContext());
1583 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1584
1585 SmallVector<CCValAssign, 16> RVLocs2;
1586 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1587 RVLocs2, *DAG.getContext());
1588 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1589
1590 if (RVLocs1.size() != RVLocs2.size())
1591 return false;
1592 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1593 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1594 return false;
1595 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1596 return false;
1597 if (RVLocs1[i].isRegLoc()) {
1598 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1599 return false;
1600 } else {
1601 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1602 return false;
1603 }
1604 }
1605 }
1606
1607 // If the callee takes no arguments then go on to check the results of the
1608 // call.
1609 if (!Outs.empty()) {
1610 // Check if stack adjustment is needed. For now, do not do this if any
1611 // argument is passed on the stack.
1612 SmallVector<CCValAssign, 16> ArgLocs;
1613 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1614 ArgLocs, *DAG.getContext());
1615 CCInfo.AnalyzeCallOperands(Outs,
1616 CCAssignFnForNode(CalleeCC, false, isVarArg));
1617 if (CCInfo.getNextStackOffset()) {
1618 MachineFunction &MF = DAG.getMachineFunction();
1619
1620 // Check if the arguments are already laid out in the right way as
1621 // the caller's fixed stack objects.
1622 MachineFrameInfo *MFI = MF.getFrameInfo();
1623 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1624 const ARMInstrInfo *TII =
1625 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001626 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1627 i != e;
1628 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001629 CCValAssign &VA = ArgLocs[i];
1630 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001631 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001632 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001633 if (VA.getLocInfo() == CCValAssign::Indirect)
1634 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001635 if (VA.needsCustom()) {
1636 // f64 and vector types are split into multiple registers or
1637 // register/stack-slot combinations. The types will not match
1638 // the registers; give up on memory f64 refs until we figure
1639 // out what to do about this.
1640 if (!VA.isRegLoc())
1641 return false;
1642 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001643 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001644 if (RegVT == MVT::v2f64) {
1645 if (!ArgLocs[++i].isRegLoc())
1646 return false;
1647 if (!ArgLocs[++i].isRegLoc())
1648 return false;
1649 }
1650 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001651 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1652 MFI, MRI, TII))
1653 return false;
1654 }
1655 }
1656 }
1657 }
1658
1659 return true;
1660}
1661
Dan Gohman98ca4f22009-08-05 01:29:28 +00001662SDValue
1663ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001664 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001665 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001666 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001667 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001668
Bob Wilsondee46d72009-04-17 20:35:10 +00001669 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001670 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001671
Bob Wilsondee46d72009-04-17 20:35:10 +00001672 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001673 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1674 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001675
Dan Gohman98ca4f22009-08-05 01:29:28 +00001676 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001677 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1678 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001679
1680 // If this is the first return lowered for this function, add
1681 // the regs to the liveout set for the function.
1682 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1683 for (unsigned i = 0; i != RVLocs.size(); ++i)
1684 if (RVLocs[i].isRegLoc())
1685 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001686 }
1687
Bob Wilson1f595bb2009-04-17 19:07:39 +00001688 SDValue Flag;
1689
1690 // Copy the result values into the output registers.
1691 for (unsigned i = 0, realRVLocIdx = 0;
1692 i != RVLocs.size();
1693 ++i, ++realRVLocIdx) {
1694 CCValAssign &VA = RVLocs[i];
1695 assert(VA.isRegLoc() && "Can only return in registers!");
1696
Dan Gohmanc9403652010-07-07 15:54:55 +00001697 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001698
1699 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001700 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001701 case CCValAssign::Full: break;
1702 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001703 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001704 break;
1705 }
1706
Bob Wilson1f595bb2009-04-17 19:07:39 +00001707 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001708 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001709 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001710 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1711 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001712 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001713 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001714
1715 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1716 Flag = Chain.getValue(1);
1717 VA = RVLocs[++i]; // skip ahead to next loc
1718 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1719 HalfGPRs.getValue(1), Flag);
1720 Flag = Chain.getValue(1);
1721 VA = RVLocs[++i]; // skip ahead to next loc
1722
1723 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001724 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1725 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001726 }
1727 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1728 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001729 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001730 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001731 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001732 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001733 VA = RVLocs[++i]; // skip ahead to next loc
1734 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1735 Flag);
1736 } else
1737 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1738
Bob Wilsondee46d72009-04-17 20:35:10 +00001739 // Guarantee that all emitted copies are
1740 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001741 Flag = Chain.getValue(1);
1742 }
1743
1744 SDValue result;
1745 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001746 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001747 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001748 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001749
1750 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001751}
1752
Evan Cheng3d2125c2010-11-30 23:55:39 +00001753bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N) const {
1754 if (N->getNumValues() != 1)
1755 return false;
1756 if (!N->hasNUsesOfValue(1, 0))
1757 return false;
1758
1759 unsigned NumCopies = 0;
1760 SDNode* Copies[2];
1761 SDNode *Use = *N->use_begin();
1762 if (Use->getOpcode() == ISD::CopyToReg) {
1763 Copies[NumCopies++] = Use;
1764 } else if (Use->getOpcode() == ARMISD::VMOVRRD) {
1765 // f64 returned in a pair of GPRs.
1766 for (SDNode::use_iterator UI = Use->use_begin(), UE = Use->use_end();
1767 UI != UE; ++UI) {
1768 if (UI->getOpcode() != ISD::CopyToReg)
1769 return false;
1770 Copies[UI.getUse().getResNo()] = *UI;
1771 ++NumCopies;
1772 }
1773 } else if (Use->getOpcode() == ISD::BITCAST) {
1774 // f32 returned in a single GPR.
1775 if (!Use->hasNUsesOfValue(1, 0))
1776 return false;
1777 Use = *Use->use_begin();
1778 if (Use->getOpcode() != ISD::CopyToReg || !Use->hasNUsesOfValue(1, 0))
1779 return false;
1780 Copies[NumCopies++] = Use;
1781 } else {
1782 return false;
1783 }
1784
1785 if (NumCopies != 1 && NumCopies != 2)
1786 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001787
1788 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001789 for (unsigned i = 0; i < NumCopies; ++i) {
1790 SDNode *Copy = Copies[i];
1791 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
1792 UI != UE; ++UI) {
1793 if (UI->getOpcode() == ISD::CopyToReg) {
1794 SDNode *Use = *UI;
1795 if (Use == Copies[0] || Use == Copies[1])
1796 continue;
1797 return false;
1798 }
1799 if (UI->getOpcode() != ARMISD::RET_FLAG)
1800 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001801 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001802 }
1803 }
1804
Evan Cheng1bf891a2010-12-01 22:59:46 +00001805 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001806}
1807
Bob Wilsonb62d2572009-11-03 00:02:05 +00001808// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1809// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1810// one of the above mentioned nodes. It has to be wrapped because otherwise
1811// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1812// be used to form addressing mode. These wrapped nodes will be selected
1813// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001814static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001815 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001816 // FIXME there is no actual debug info here
1817 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001818 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001819 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001820 if (CP->isMachineConstantPoolEntry())
1821 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1822 CP->getAlignment());
1823 else
1824 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1825 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001826 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001827}
1828
Jim Grosbache1102ca2010-07-19 17:20:38 +00001829unsigned ARMTargetLowering::getJumpTableEncoding() const {
1830 return MachineJumpTableInfo::EK_Inline;
1831}
1832
Dan Gohmand858e902010-04-17 15:26:15 +00001833SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1834 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001835 MachineFunction &MF = DAG.getMachineFunction();
1836 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1837 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001838 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001839 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001840 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001841 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1842 SDValue CPAddr;
1843 if (RelocM == Reloc::Static) {
1844 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1845 } else {
1846 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001847 ARMPCLabelIndex = AFI->createPICLabelUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001848 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1849 ARMCP::CPBlockAddress,
1850 PCAdj);
1851 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1852 }
1853 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1854 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001855 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001856 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001857 if (RelocM == Reloc::Static)
1858 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001859 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001860 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001861}
1862
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001863// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001864SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001865ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001866 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001867 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001868 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001869 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001870 MachineFunction &MF = DAG.getMachineFunction();
1871 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001872 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001873 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001874 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001875 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001876 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001877 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001878 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001879 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001880 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001881 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001882
Evan Chenge7e0d622009-11-06 22:24:13 +00001883 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001884 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001885
1886 // call __tls_get_addr.
1887 ArgListTy Args;
1888 ArgListEntry Entry;
1889 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001890 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001891 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001892 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001893 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001894 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1895 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001897 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001898 return CallResult.first;
1899}
1900
1901// Lower ISD::GlobalTLSAddress using the "initial exec" or
1902// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001903SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001904ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001905 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001906 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001907 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001908 SDValue Offset;
1909 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001910 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001911 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001912 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001913
Chris Lattner4fb63d02009-07-15 04:12:33 +00001914 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001915 MachineFunction &MF = DAG.getMachineFunction();
1916 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001917 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge7e0d622009-11-06 22:24:13 +00001918 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001919 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1920 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001921 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001922 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001923 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001924 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001925 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001926 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001927 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001928 Chain = Offset.getValue(1);
1929
Evan Chenge7e0d622009-11-06 22:24:13 +00001930 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001931 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001932
Evan Cheng9eda6892009-10-31 03:39:36 +00001933 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001934 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001935 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001936 } else {
1937 // local exec model
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001938 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001939 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001940 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001941 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001942 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001943 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001944 }
1945
1946 // The address of the thread local variable is the add of the thread
1947 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001948 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001949}
1950
Dan Gohman475871a2008-07-27 21:46:04 +00001951SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001952ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001953 // TODO: implement the "local dynamic" model
1954 assert(Subtarget->isTargetELF() &&
1955 "TLS not implemented for non-ELF targets");
1956 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1957 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1958 // otherwise use the "Local Exec" TLS Model
1959 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1960 return LowerToTLSGeneralDynamicModel(GA, DAG);
1961 else
1962 return LowerToTLSExecModels(GA, DAG);
1963}
1964
Dan Gohman475871a2008-07-27 21:46:04 +00001965SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001966 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001967 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001968 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001969 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001970 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1971 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001972 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001973 ARMConstantPoolValue *CPV =
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001974 new ARMConstantPoolValue(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001975 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001976 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001977 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001978 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001979 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001980 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001981 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001982 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001983 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001984 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001985 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001986 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001987 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001988 }
1989
1990 // If we have T2 ops, we can materialize the address directly via movt/movw
1991 // pair. This is always cheaper.
1992 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00001993 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001994 // FIXME: Once remat is capable of dealing with instructions with register
1995 // operands, expand this into two nodes.
1996 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1997 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001998 } else {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001999 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2000 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2001 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2002 MachinePointerInfo::getConstantPool(),
2003 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002004 }
2005}
2006
Dan Gohman475871a2008-07-27 21:46:04 +00002007SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002008 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002009 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002010 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002011 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00002012 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002013 MachineFunction &MF = DAG.getMachineFunction();
2014 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2015
2016 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002017 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002018 // FIXME: Once remat is capable of dealing with instructions with register
2019 // operands, expand this into two nodes.
Evan Cheng53519f02011-01-21 18:55:51 +00002020 if (RelocM == Reloc::Static)
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002021 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2022 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
2023
Evan Cheng53519f02011-01-21 18:55:51 +00002024 unsigned Wrapper = (RelocM == Reloc::PIC_)
2025 ? ARMISD::WrapperPIC : ARMISD::WrapperDYN;
2026 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT,
Evan Cheng9fe20092011-01-20 08:34:58 +00002027 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Evan Chengfc8475b2011-01-19 02:16:49 +00002028 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
2029 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
2030 MachinePointerInfo::getGOT(), false, false, 0);
2031 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002032 }
2033
2034 unsigned ARMPCLabelIndex = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002035 SDValue CPAddr;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002036 if (RelocM == Reloc::Static) {
Evan Cheng1606e8e2009-03-13 07:51:59 +00002037 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002038 } else {
2039 ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00002040 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
2041 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002042 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002043 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00002044 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002045 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00002046
Evan Cheng9eda6892009-10-31 03:39:36 +00002047 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002048 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002049 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002050 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002051
2052 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002053 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002054 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00002055 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00002056
Evan Cheng63476a82009-09-03 07:04:02 +00002057 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002058 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00002059 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002060
2061 return Result;
2062}
2063
Dan Gohman475871a2008-07-27 21:46:04 +00002064SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002065 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002066 assert(Subtarget->isTargetELF() &&
2067 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002068 MachineFunction &MF = DAG.getMachineFunction();
2069 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002070 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002071 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002072 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002073 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00002074 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
2075 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00002076 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002077 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002078 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002079 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002080 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002081 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002082 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002083 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002084}
2085
Jim Grosbach0e0da732009-05-12 23:59:14 +00002086SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00002087ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
2088 const {
2089 DebugLoc dl = Op.getDebugLoc();
2090 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
2091 Op.getOperand(0), Op.getOperand(1));
2092}
2093
2094SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002095ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2096 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002097 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002098 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
2099 Op.getOperand(1), Val);
2100}
2101
2102SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002103ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2104 DebugLoc dl = Op.getDebugLoc();
2105 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2106 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2107}
2108
2109SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002110ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002111 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002112 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002113 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002114 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002115 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002116 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002117 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002118 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2119 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002120 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002121 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002122 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002123 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002124 EVT PtrVT = getPointerTy();
2125 DebugLoc dl = Op.getDebugLoc();
2126 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2127 SDValue CPAddr;
2128 unsigned PCAdj = (RelocM != Reloc::PIC_)
2129 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002130 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002131 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2132 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002133 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002134 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002135 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002136 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002137 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002138 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002139
2140 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002141 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002142 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2143 }
2144 return Result;
2145 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002146 }
2147}
2148
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002149static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002150 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002151 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002152 if (!Subtarget->hasDataBarrier()) {
2153 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2154 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2155 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002156 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002157 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002158 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002159 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002160 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002161
2162 SDValue Op5 = Op.getOperand(5);
2163 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2164 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2165 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2166 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2167
2168 ARM_MB::MemBOpt DMBOpt;
2169 if (isDeviceBarrier)
2170 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2171 else
2172 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2173 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2174 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002175}
2176
Evan Chengdfed19f2010-11-03 06:34:55 +00002177static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2178 const ARMSubtarget *Subtarget) {
2179 // ARM pre v5TE and Thumb1 does not have preload instructions.
2180 if (!(Subtarget->isThumb2() ||
2181 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2182 // Just preserve the chain.
2183 return Op.getOperand(0);
2184
2185 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002186 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2187 if (!isRead &&
2188 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2189 // ARMv7 with MP extension has PLDW.
2190 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002191
2192 if (Subtarget->isThumb())
2193 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002194 isRead = ~isRead & 1;
2195 unsigned isData = Subtarget->isThumb() ? 0 : 1;
Evan Chengdfed19f2010-11-03 06:34:55 +00002196
Evan Cheng416941d2010-11-04 05:19:35 +00002197 // Currently there is no intrinsic that matches pli.
Evan Chengdfed19f2010-11-03 06:34:55 +00002198 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002199 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2200 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002201}
2202
Dan Gohman1e93df62010-04-17 14:41:14 +00002203static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2204 MachineFunction &MF = DAG.getMachineFunction();
2205 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2206
Evan Chenga8e29892007-01-19 07:51:42 +00002207 // vastart just stores the address of the VarArgsFrameIndex slot into the
2208 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002209 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002210 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002211 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002212 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002213 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2214 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002215}
2216
Dan Gohman475871a2008-07-27 21:46:04 +00002217SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002218ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2219 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002220 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002221 MachineFunction &MF = DAG.getMachineFunction();
2222 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2223
2224 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002225 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002226 RC = ARM::tGPRRegisterClass;
2227 else
2228 RC = ARM::GPRRegisterClass;
2229
2230 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002231 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002232 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002233
2234 SDValue ArgValue2;
2235 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002236 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002237 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002238
2239 // Create load node to retrieve arguments from the stack.
2240 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002241 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002242 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002243 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002244 } else {
Devang Patel68e6bee2011-02-21 23:21:26 +00002245 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002246 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002247 }
2248
Jim Grosbache5165492009-11-09 00:11:35 +00002249 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002250}
2251
2252SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002253ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002254 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002255 const SmallVectorImpl<ISD::InputArg>
2256 &Ins,
2257 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002258 SmallVectorImpl<SDValue> &InVals)
2259 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002260
Bob Wilson1f595bb2009-04-17 19:07:39 +00002261 MachineFunction &MF = DAG.getMachineFunction();
2262 MachineFrameInfo *MFI = MF.getFrameInfo();
2263
Bob Wilson1f595bb2009-04-17 19:07:39 +00002264 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2265
2266 // Assign locations to all of the incoming arguments.
2267 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002268 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2269 *DAG.getContext());
2270 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002271 CCAssignFnForNode(CallConv, /* Return*/ false,
2272 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002273
2274 SmallVector<SDValue, 16> ArgValues;
Stuart Hastingsf222e592011-02-28 17:17:53 +00002275 int lastInsIndex = -1;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002276
Stuart Hastingsf222e592011-02-28 17:17:53 +00002277 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002278 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2279 CCValAssign &VA = ArgLocs[i];
2280
Bob Wilsondee46d72009-04-17 20:35:10 +00002281 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002282 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002283 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002284
Bob Wilson1f595bb2009-04-17 19:07:39 +00002285 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002286 // f64 and vector types are split up into multiple registers or
2287 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002289 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002290 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002291 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002292 SDValue ArgValue2;
2293 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002294 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002295 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2296 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002297 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002298 false, false, 0);
2299 } else {
2300 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2301 Chain, DAG, dl);
2302 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002303 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2304 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002305 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002306 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002307 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2308 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002309 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002310
Bob Wilson5bafff32009-06-22 23:27:02 +00002311 } else {
2312 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002313
Owen Anderson825b72b2009-08-11 20:47:22 +00002314 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002315 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002316 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002317 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002318 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002319 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002320 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002321 RC = (AFI->isThumb1OnlyFunction() ?
2322 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002323 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002324 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002325
2326 // Transform the arguments in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002327 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002328 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002329 }
2330
2331 // If this is an 8 or 16-bit value, it is really passed promoted
2332 // to 32 bits. Insert an assert[sz]ext to capture this, then
2333 // truncate to the right size.
2334 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002335 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002336 case CCValAssign::Full: break;
2337 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002338 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002339 break;
2340 case CCValAssign::SExt:
2341 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2342 DAG.getValueType(VA.getValVT()));
2343 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2344 break;
2345 case CCValAssign::ZExt:
2346 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2347 DAG.getValueType(VA.getValVT()));
2348 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2349 break;
2350 }
2351
Dan Gohman98ca4f22009-08-05 01:29:28 +00002352 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002353
2354 } else { // VA.isRegLoc()
2355
2356 // sanity check
2357 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002358 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002359
Stuart Hastingsf222e592011-02-28 17:17:53 +00002360 int index = ArgLocs[i].getValNo();
2361
2362 // Some Ins[] entries become multiple ArgLoc[] entries.
2363 // Process them only once.
2364 if (index != lastInsIndex)
2365 {
2366 ISD::ArgFlagsTy Flags = Ins[index].Flags;
2367 // FIXME: For now, all byval parameter objects are marked mutable. This can be
2368 // changed with more analysis.
2369 // In case of tail call optimization mark all arguments mutable. Since they
2370 // could be overwritten by lowering of arguments in case of a tail call.
2371 if (Flags.isByVal()) {
2372 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
2373 VA.getLocMemOffset(), false);
2374 InVals.push_back(DAG.getFrameIndex(FI, getPointerTy()));
2375 } else {
2376 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
2377 VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002378
Stuart Hastingsf222e592011-02-28 17:17:53 +00002379 // Create load nodes to retrieve arguments from the stack.
2380 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2381 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2382 MachinePointerInfo::getFixedStack(FI),
2383 false, false, 0));
2384 }
2385 lastInsIndex = index;
2386 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00002387 }
2388 }
2389
2390 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002391 if (isVarArg) {
2392 static const unsigned GPRArgRegs[] = {
2393 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2394 };
2395
Bob Wilsondee46d72009-04-17 20:35:10 +00002396 unsigned NumGPRs = CCInfo.getFirstUnallocated
2397 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002398
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002399 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002400 unsigned VARegSize = (4 - NumGPRs) * 4;
2401 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002402 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002403 if (VARegSaveSize) {
2404 // If this function is vararg, store any remaining integer argument regs
2405 // to their spots on the stack so that they may be loaded by deferencing
2406 // the result of va_next.
2407 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002408 AFI->setVarArgsFrameIndex(
2409 MFI->CreateFixedObject(VARegSaveSize,
2410 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002411 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002412 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2413 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002414
Dan Gohman475871a2008-07-27 21:46:04 +00002415 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002416 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002417 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002418 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002419 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002420 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002421 RC = ARM::GPRRegisterClass;
2422
Devang Patel68e6bee2011-02-21 23:21:26 +00002423 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002424 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002425 SDValue Store =
2426 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002427 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2428 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002429 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002430 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002431 DAG.getConstant(4, getPointerTy()));
2432 }
2433 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002434 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002435 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002436 } else
2437 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002438 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002439 }
2440
Dan Gohman98ca4f22009-08-05 01:29:28 +00002441 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002442}
2443
2444/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002445static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002446 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002447 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002448 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002449 // Maybe this has already been legalized into the constant pool?
2450 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002451 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002452 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002453 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002454 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002455 }
2456 }
2457 return false;
2458}
2459
Evan Chenga8e29892007-01-19 07:51:42 +00002460/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2461/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002462SDValue
2463ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002464 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002465 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002466 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002467 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002468 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002469 // Constant does not fit, try adjusting it by one?
2470 switch (CC) {
2471 default: break;
2472 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002473 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002474 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002475 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002476 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002477 }
2478 break;
2479 case ISD::SETULT:
2480 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002481 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002482 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002483 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002484 }
2485 break;
2486 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002487 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002488 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002489 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002490 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002491 }
2492 break;
2493 case ISD::SETULE:
2494 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002495 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002496 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002497 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002498 }
2499 break;
2500 }
2501 }
2502 }
2503
2504 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002505 ARMISD::NodeType CompareType;
2506 switch (CondCode) {
2507 default:
2508 CompareType = ARMISD::CMP;
2509 break;
2510 case ARMCC::EQ:
2511 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002512 // Uses only Z Flag
2513 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002514 break;
2515 }
Evan Cheng218977b2010-07-13 19:27:42 +00002516 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002517 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002518}
2519
2520/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002521SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002522ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002523 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002524 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002525 if (!isFloatingPointZero(RHS))
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002526 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002527 else
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002528 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
2529 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002530}
2531
Bob Wilson79f56c92011-03-08 01:17:20 +00002532/// duplicateCmp - Glue values can have only one use, so this function
2533/// duplicates a comparison node.
2534SDValue
2535ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
2536 unsigned Opc = Cmp.getOpcode();
2537 DebugLoc DL = Cmp.getDebugLoc();
2538 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
2539 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2540
2541 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
2542 Cmp = Cmp.getOperand(0);
2543 Opc = Cmp.getOpcode();
2544 if (Opc == ARMISD::CMPFP)
2545 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2546 else {
2547 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
2548 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
2549 }
2550 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
2551}
2552
Bill Wendlingde2b1512010-08-11 08:43:16 +00002553SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2554 SDValue Cond = Op.getOperand(0);
2555 SDValue SelectTrue = Op.getOperand(1);
2556 SDValue SelectFalse = Op.getOperand(2);
2557 DebugLoc dl = Op.getDebugLoc();
2558
2559 // Convert:
2560 //
2561 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2562 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2563 //
2564 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2565 const ConstantSDNode *CMOVTrue =
2566 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2567 const ConstantSDNode *CMOVFalse =
2568 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2569
2570 if (CMOVTrue && CMOVFalse) {
2571 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2572 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2573
2574 SDValue True;
2575 SDValue False;
2576 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2577 True = SelectTrue;
2578 False = SelectFalse;
2579 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2580 True = SelectFalse;
2581 False = SelectTrue;
2582 }
2583
2584 if (True.getNode() && False.getNode()) {
2585 EVT VT = Cond.getValueType();
2586 SDValue ARMcc = Cond.getOperand(2);
2587 SDValue CCR = Cond.getOperand(3);
Bob Wilson79f56c92011-03-08 01:17:20 +00002588 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00002589 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2590 }
2591 }
2592 }
2593
2594 return DAG.getSelectCC(dl, Cond,
2595 DAG.getConstant(0, Cond.getValueType()),
2596 SelectTrue, SelectFalse, ISD::SETNE);
2597}
2598
Dan Gohmand858e902010-04-17 15:26:15 +00002599SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002600 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002601 SDValue LHS = Op.getOperand(0);
2602 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002603 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002604 SDValue TrueVal = Op.getOperand(2);
2605 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002606 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002607
Owen Anderson825b72b2009-08-11 20:47:22 +00002608 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002609 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002610 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002611 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2612 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002613 }
2614
2615 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002616 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002617
Evan Cheng218977b2010-07-13 19:27:42 +00002618 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2619 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002620 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002621 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002622 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002623 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002624 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002625 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002626 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002627 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002628 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002629 }
2630 return Result;
2631}
2632
Evan Cheng218977b2010-07-13 19:27:42 +00002633/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2634/// to morph to an integer compare sequence.
2635static bool canChangeToInt(SDValue Op, bool &SeenZero,
2636 const ARMSubtarget *Subtarget) {
2637 SDNode *N = Op.getNode();
2638 if (!N->hasOneUse())
2639 // Otherwise it requires moving the value from fp to integer registers.
2640 return false;
2641 if (!N->getNumValues())
2642 return false;
2643 EVT VT = Op.getValueType();
2644 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2645 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2646 // vmrs are very slow, e.g. cortex-a8.
2647 return false;
2648
2649 if (isFloatingPointZero(Op)) {
2650 SeenZero = true;
2651 return true;
2652 }
2653 return ISD::isNormalLoad(N);
2654}
2655
2656static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2657 if (isFloatingPointZero(Op))
2658 return DAG.getConstant(0, MVT::i32);
2659
2660 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2661 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002662 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002663 Ld->isVolatile(), Ld->isNonTemporal(),
2664 Ld->getAlignment());
2665
2666 llvm_unreachable("Unknown VFP cmp argument!");
2667}
2668
2669static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2670 SDValue &RetVal1, SDValue &RetVal2) {
2671 if (isFloatingPointZero(Op)) {
2672 RetVal1 = DAG.getConstant(0, MVT::i32);
2673 RetVal2 = DAG.getConstant(0, MVT::i32);
2674 return;
2675 }
2676
2677 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2678 SDValue Ptr = Ld->getBasePtr();
2679 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2680 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002681 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002682 Ld->isVolatile(), Ld->isNonTemporal(),
2683 Ld->getAlignment());
2684
2685 EVT PtrType = Ptr.getValueType();
2686 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2687 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2688 PtrType, Ptr, DAG.getConstant(4, PtrType));
2689 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2690 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002691 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002692 Ld->isVolatile(), Ld->isNonTemporal(),
2693 NewAlign);
2694 return;
2695 }
2696
2697 llvm_unreachable("Unknown VFP cmp argument!");
2698}
2699
2700/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2701/// f32 and even f64 comparisons to integer ones.
2702SDValue
2703ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2704 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002705 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002706 SDValue LHS = Op.getOperand(2);
2707 SDValue RHS = Op.getOperand(3);
2708 SDValue Dest = Op.getOperand(4);
2709 DebugLoc dl = Op.getDebugLoc();
2710
2711 bool SeenZero = false;
2712 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2713 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002714 // If one of the operand is zero, it's safe to ignore the NaN case since
2715 // we only care about equality comparisons.
2716 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Bob Wilson1b772f92011-03-08 01:17:16 +00002717 // If unsafe fp math optimization is enabled and there are no other uses of
2718 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng218977b2010-07-13 19:27:42 +00002719 // to an integer comparison.
2720 if (CC == ISD::SETOEQ)
2721 CC = ISD::SETEQ;
2722 else if (CC == ISD::SETUNE)
2723 CC = ISD::SETNE;
2724
2725 SDValue ARMcc;
2726 if (LHS.getValueType() == MVT::f32) {
2727 LHS = bitcastf32Toi32(LHS, DAG);
2728 RHS = bitcastf32Toi32(RHS, DAG);
2729 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2730 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2731 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2732 Chain, Dest, ARMcc, CCR, Cmp);
2733 }
2734
2735 SDValue LHS1, LHS2;
2736 SDValue RHS1, RHS2;
2737 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2738 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2739 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2740 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002741 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002742 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2743 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2744 }
2745
2746 return SDValue();
2747}
2748
2749SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2750 SDValue Chain = Op.getOperand(0);
2751 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2752 SDValue LHS = Op.getOperand(2);
2753 SDValue RHS = Op.getOperand(3);
2754 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002755 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002756
Owen Anderson825b72b2009-08-11 20:47:22 +00002757 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002758 SDValue ARMcc;
2759 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002760 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002761 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002762 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002763 }
2764
Owen Anderson825b72b2009-08-11 20:47:22 +00002765 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002766
2767 if (UnsafeFPMath &&
2768 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2769 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2770 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2771 if (Result.getNode())
2772 return Result;
2773 }
2774
Evan Chenga8e29892007-01-19 07:51:42 +00002775 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002776 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002777
Evan Cheng218977b2010-07-13 19:27:42 +00002778 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2779 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002780 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002781 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002782 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002783 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002784 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002785 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2786 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002787 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002788 }
2789 return Res;
2790}
2791
Dan Gohmand858e902010-04-17 15:26:15 +00002792SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002793 SDValue Chain = Op.getOperand(0);
2794 SDValue Table = Op.getOperand(1);
2795 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002796 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002797
Owen Andersone50ed302009-08-10 22:56:29 +00002798 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002799 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2800 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002801 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002802 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002803 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002804 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2805 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002806 if (Subtarget->isThumb2()) {
2807 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2808 // which does another jump to the destination. This also makes it easier
2809 // to translate it to TBB / TBH later.
2810 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002811 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002812 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002813 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002814 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002815 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002816 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002817 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002818 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002819 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002820 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002821 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002822 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002823 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002824 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002825 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002826 }
Evan Chenga8e29892007-01-19 07:51:42 +00002827}
2828
Bob Wilson76a312b2010-03-19 22:51:32 +00002829static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2830 DebugLoc dl = Op.getDebugLoc();
2831 unsigned Opc;
2832
2833 switch (Op.getOpcode()) {
2834 default:
2835 assert(0 && "Invalid opcode!");
2836 case ISD::FP_TO_SINT:
2837 Opc = ARMISD::FTOSI;
2838 break;
2839 case ISD::FP_TO_UINT:
2840 Opc = ARMISD::FTOUI;
2841 break;
2842 }
2843 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002844 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00002845}
2846
2847static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2848 EVT VT = Op.getValueType();
2849 DebugLoc dl = Op.getDebugLoc();
2850 unsigned Opc;
2851
2852 switch (Op.getOpcode()) {
2853 default:
2854 assert(0 && "Invalid opcode!");
2855 case ISD::SINT_TO_FP:
2856 Opc = ARMISD::SITOF;
2857 break;
2858 case ISD::UINT_TO_FP:
2859 Opc = ARMISD::UITOF;
2860 break;
2861 }
2862
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002863 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00002864 return DAG.getNode(Opc, dl, VT, Op);
2865}
2866
Evan Cheng515fe3a2010-07-08 02:08:50 +00002867SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002868 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002869 SDValue Tmp0 = Op.getOperand(0);
2870 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002871 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002872 EVT VT = Op.getValueType();
2873 EVT SrcVT = Tmp1.getValueType();
Evan Chenge573fb32011-02-23 02:24:55 +00002874 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
2875 Tmp0.getOpcode() == ARMISD::VMOVDRR;
2876 bool UseNEON = !InGPR && Subtarget->hasNEON();
2877
2878 if (UseNEON) {
2879 // Use VBSL to copy the sign bit.
2880 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
2881 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
2882 DAG.getTargetConstant(EncodedVal, MVT::i32));
2883 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
2884 if (VT == MVT::f64)
2885 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
2886 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
2887 DAG.getConstant(32, MVT::i32));
2888 else /*if (VT == MVT::f32)*/
2889 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
2890 if (SrcVT == MVT::f32) {
2891 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
2892 if (VT == MVT::f64)
2893 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
2894 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
2895 DAG.getConstant(32, MVT::i32));
2896 }
2897 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
2898 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
2899
2900 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
2901 MVT::i32);
2902 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
2903 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
2904 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
2905
2906 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
2907 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
2908 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Chengc24ab5c2011-02-28 18:45:27 +00002909 if (VT == MVT::f32) {
Evan Chenge573fb32011-02-23 02:24:55 +00002910 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
2911 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
2912 DAG.getConstant(0, MVT::i32));
2913 } else {
2914 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
2915 }
2916
2917 return Res;
2918 }
Evan Chengc143dd42011-02-11 02:28:55 +00002919
2920 // Bitcast operand 1 to i32.
2921 if (SrcVT == MVT::f64)
2922 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
2923 &Tmp1, 1).getValue(1);
2924 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
2925
Evan Chenge573fb32011-02-23 02:24:55 +00002926 // Or in the signbit with integer operations.
2927 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
2928 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
2929 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
2930 if (VT == MVT::f32) {
2931 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
2932 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
2933 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
2934 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Chengc143dd42011-02-11 02:28:55 +00002935 }
2936
Evan Chenge573fb32011-02-23 02:24:55 +00002937 // f64: Or the high part with signbit and then combine two parts.
2938 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
2939 &Tmp0, 1);
2940 SDValue Lo = Tmp0.getValue(0);
2941 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
2942 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
2943 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chenga8e29892007-01-19 07:51:42 +00002944}
2945
Evan Cheng2457f2c2010-05-22 01:47:14 +00002946SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2947 MachineFunction &MF = DAG.getMachineFunction();
2948 MachineFrameInfo *MFI = MF.getFrameInfo();
2949 MFI->setReturnAddressIsTaken(true);
2950
2951 EVT VT = Op.getValueType();
2952 DebugLoc dl = Op.getDebugLoc();
2953 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2954 if (Depth) {
2955 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2956 SDValue Offset = DAG.getConstant(4, MVT::i32);
2957 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2958 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002959 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002960 }
2961
2962 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patel68e6bee2011-02-21 23:21:26 +00002963 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002964 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2965}
2966
Dan Gohmand858e902010-04-17 15:26:15 +00002967SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002968 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2969 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002970
Owen Andersone50ed302009-08-10 22:56:29 +00002971 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002972 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2973 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002974 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002975 ? ARM::R7 : ARM::R11;
2976 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2977 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002978 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2979 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002980 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002981 return FrameAddr;
2982}
2983
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002984/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00002985/// expand a bit convert where either the source or destination type is i64 to
2986/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2987/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2988/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002989static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002990 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2991 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002992 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002993
Bob Wilson9f3f0612010-04-17 05:30:19 +00002994 // This function is only supposed to be called for i64 types, either as the
2995 // source or destination of the bit convert.
2996 EVT SrcVT = Op.getValueType();
2997 EVT DstVT = N->getValueType(0);
2998 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002999 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003000
Bob Wilson9f3f0612010-04-17 05:30:19 +00003001 // Turn i64->f64 into VMOVDRR.
3002 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003003 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3004 DAG.getConstant(0, MVT::i32));
3005 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3006 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003007 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00003008 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00003009 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003010
Jim Grosbache5165492009-11-09 00:11:35 +00003011 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00003012 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
3013 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
3014 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
3015 // Merge the pieces into a single i64 value.
3016 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
3017 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003018
Bob Wilson9f3f0612010-04-17 05:30:19 +00003019 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00003020}
3021
Bob Wilson5bafff32009-06-22 23:27:02 +00003022/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003023/// Zero vectors are used to represent vector negation and in those cases
3024/// will be implemented with the NEON VNEG instruction. However, VNEG does
3025/// not support i64 elements, so sometimes the zero vectors will need to be
3026/// explicitly constructed. Regardless, use a canonical VMOV to create the
3027/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003028static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003029 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00003030 // The canonical modified immediate encoding of a zero vector is....0!
3031 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
3032 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
3033 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003034 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00003035}
3036
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003037/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
3038/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003039SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
3040 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003041 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3042 EVT VT = Op.getValueType();
3043 unsigned VTBits = VT.getSizeInBits();
3044 DebugLoc dl = Op.getDebugLoc();
3045 SDValue ShOpLo = Op.getOperand(0);
3046 SDValue ShOpHi = Op.getOperand(1);
3047 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003048 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003049 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003050
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003051 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
3052
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003053 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3054 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3055 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
3056 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3057 DAG.getConstant(VTBits, MVT::i32));
3058 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
3059 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003060 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003061
3062 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3063 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003064 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003065 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003066 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003067 CCR, Cmp);
3068
3069 SDValue Ops[2] = { Lo, Hi };
3070 return DAG.getMergeValues(Ops, 2, dl);
3071}
3072
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003073/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
3074/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003075SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
3076 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003077 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3078 EVT VT = Op.getValueType();
3079 unsigned VTBits = VT.getSizeInBits();
3080 DebugLoc dl = Op.getDebugLoc();
3081 SDValue ShOpLo = Op.getOperand(0);
3082 SDValue ShOpHi = Op.getOperand(1);
3083 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003084 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003085
3086 assert(Op.getOpcode() == ISD::SHL_PARTS);
3087 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3088 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3089 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
3090 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3091 DAG.getConstant(VTBits, MVT::i32));
3092 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
3093 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
3094
3095 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
3096 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3097 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003098 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003099 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003100 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003101 CCR, Cmp);
3102
3103 SDValue Ops[2] = { Lo, Hi };
3104 return DAG.getMergeValues(Ops, 2, dl);
3105}
3106
Jim Grosbach4725ca72010-09-08 03:54:02 +00003107SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00003108 SelectionDAG &DAG) const {
3109 // The rounding mode is in bits 23:22 of the FPSCR.
3110 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
3111 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
3112 // so that the shift + and get folded into a bitfield extract.
3113 DebugLoc dl = Op.getDebugLoc();
3114 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
3115 DAG.getConstant(Intrinsic::arm_get_fpscr,
3116 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003117 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00003118 DAG.getConstant(1U << 22, MVT::i32));
3119 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
3120 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003121 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00003122 DAG.getConstant(3, MVT::i32));
3123}
3124
Jim Grosbach3482c802010-01-18 19:58:49 +00003125static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3126 const ARMSubtarget *ST) {
3127 EVT VT = N->getValueType(0);
3128 DebugLoc dl = N->getDebugLoc();
3129
3130 if (!ST->hasV6T2Ops())
3131 return SDValue();
3132
3133 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3134 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3135}
3136
Bob Wilson5bafff32009-06-22 23:27:02 +00003137static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
3138 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003139 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003140 DebugLoc dl = N->getDebugLoc();
3141
Bob Wilsond5448bb2010-11-18 21:16:28 +00003142 if (!VT.isVector())
3143 return SDValue();
3144
Bob Wilson5bafff32009-06-22 23:27:02 +00003145 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00003146 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003147
Bob Wilsond5448bb2010-11-18 21:16:28 +00003148 // Left shifts translate directly to the vshiftu intrinsic.
3149 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00003150 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00003151 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
3152 N->getOperand(0), N->getOperand(1));
3153
3154 assert((N->getOpcode() == ISD::SRA ||
3155 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
3156
3157 // NEON uses the same intrinsics for both left and right shifts. For
3158 // right shifts, the shift amounts are negative, so negate the vector of
3159 // shift amounts.
3160 EVT ShiftVT = N->getOperand(1).getValueType();
3161 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
3162 getZeroVector(ShiftVT, DAG, dl),
3163 N->getOperand(1));
3164 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
3165 Intrinsic::arm_neon_vshifts :
3166 Intrinsic::arm_neon_vshiftu);
3167 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
3168 DAG.getConstant(vshiftInt, MVT::i32),
3169 N->getOperand(0), NegatedCount);
3170}
3171
3172static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3173 const ARMSubtarget *ST) {
3174 EVT VT = N->getValueType(0);
3175 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003176
Eli Friedmance392eb2009-08-22 03:13:10 +00003177 // We can get here for a node like i32 = ISD::SHL i32, i64
3178 if (VT != MVT::i64)
3179 return SDValue();
3180
3181 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003182 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003183
Chris Lattner27a6c732007-11-24 07:07:01 +00003184 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3185 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003186 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003187 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003188
Chris Lattner27a6c732007-11-24 07:07:01 +00003189 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003190 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003191
Chris Lattner27a6c732007-11-24 07:07:01 +00003192 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003193 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003194 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003195 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003196 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003197
Chris Lattner27a6c732007-11-24 07:07:01 +00003198 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3199 // captures the result into a carry flag.
3200 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003201 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003202
Chris Lattner27a6c732007-11-24 07:07:01 +00003203 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003204 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003205
Chris Lattner27a6c732007-11-24 07:07:01 +00003206 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003207 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003208}
3209
Bob Wilson5bafff32009-06-22 23:27:02 +00003210static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3211 SDValue TmpOp0, TmpOp1;
3212 bool Invert = false;
3213 bool Swap = false;
3214 unsigned Opc = 0;
3215
3216 SDValue Op0 = Op.getOperand(0);
3217 SDValue Op1 = Op.getOperand(1);
3218 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003219 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003220 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3221 DebugLoc dl = Op.getDebugLoc();
3222
3223 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3224 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003225 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003226 case ISD::SETUNE:
3227 case ISD::SETNE: Invert = true; // Fallthrough
3228 case ISD::SETOEQ:
3229 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3230 case ISD::SETOLT:
3231 case ISD::SETLT: Swap = true; // Fallthrough
3232 case ISD::SETOGT:
3233 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3234 case ISD::SETOLE:
3235 case ISD::SETLE: Swap = true; // Fallthrough
3236 case ISD::SETOGE:
3237 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3238 case ISD::SETUGE: Swap = true; // Fallthrough
3239 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3240 case ISD::SETUGT: Swap = true; // Fallthrough
3241 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3242 case ISD::SETUEQ: Invert = true; // Fallthrough
3243 case ISD::SETONE:
3244 // Expand this to (OLT | OGT).
3245 TmpOp0 = Op0;
3246 TmpOp1 = Op1;
3247 Opc = ISD::OR;
3248 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3249 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3250 break;
3251 case ISD::SETUO: Invert = true; // Fallthrough
3252 case ISD::SETO:
3253 // Expand this to (OLT | OGE).
3254 TmpOp0 = Op0;
3255 TmpOp1 = Op1;
3256 Opc = ISD::OR;
3257 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3258 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3259 break;
3260 }
3261 } else {
3262 // Integer comparisons.
3263 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003264 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003265 case ISD::SETNE: Invert = true;
3266 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3267 case ISD::SETLT: Swap = true;
3268 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3269 case ISD::SETLE: Swap = true;
3270 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3271 case ISD::SETULT: Swap = true;
3272 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3273 case ISD::SETULE: Swap = true;
3274 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3275 }
3276
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003277 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003278 if (Opc == ARMISD::VCEQ) {
3279
3280 SDValue AndOp;
3281 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3282 AndOp = Op0;
3283 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3284 AndOp = Op1;
3285
3286 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003287 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003288 AndOp = AndOp.getOperand(0);
3289
3290 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3291 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003292 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3293 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003294 Invert = !Invert;
3295 }
3296 }
3297 }
3298
3299 if (Swap)
3300 std::swap(Op0, Op1);
3301
Owen Andersonc24cb352010-11-08 23:21:22 +00003302 // If one of the operands is a constant vector zero, attempt to fold the
3303 // comparison to a specialized compare-against-zero form.
3304 SDValue SingleOp;
3305 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3306 SingleOp = Op0;
3307 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3308 if (Opc == ARMISD::VCGE)
3309 Opc = ARMISD::VCLEZ;
3310 else if (Opc == ARMISD::VCGT)
3311 Opc = ARMISD::VCLTZ;
3312 SingleOp = Op1;
3313 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003314
Owen Andersonc24cb352010-11-08 23:21:22 +00003315 SDValue Result;
3316 if (SingleOp.getNode()) {
3317 switch (Opc) {
3318 case ARMISD::VCEQ:
3319 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3320 case ARMISD::VCGE:
3321 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3322 case ARMISD::VCLEZ:
3323 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3324 case ARMISD::VCGT:
3325 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3326 case ARMISD::VCLTZ:
3327 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3328 default:
3329 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3330 }
3331 } else {
3332 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3333 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003334
3335 if (Invert)
3336 Result = DAG.getNOT(dl, Result, VT);
3337
3338 return Result;
3339}
3340
Bob Wilsond3c42842010-06-14 22:19:57 +00003341/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3342/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003343/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003344static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3345 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003346 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003347 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003348
Bob Wilson827b2102010-06-15 19:05:35 +00003349 // SplatBitSize is set to the smallest size that splats the vector, so a
3350 // zero vector will always have SplatBitSize == 8. However, NEON modified
3351 // immediate instructions others than VMOV do not support the 8-bit encoding
3352 // of a zero vector, and the default encoding of zero is supposed to be the
3353 // 32-bit version.
3354 if (SplatBits == 0)
3355 SplatBitSize = 32;
3356
Bob Wilson5bafff32009-06-22 23:27:02 +00003357 switch (SplatBitSize) {
3358 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003359 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003360 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003361 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003362 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003363 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003364 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003365 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003366 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003367
3368 case 16:
3369 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003370 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003371 if ((SplatBits & ~0xff) == 0) {
3372 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003373 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003374 Imm = SplatBits;
3375 break;
3376 }
3377 if ((SplatBits & ~0xff00) == 0) {
3378 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003379 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003380 Imm = SplatBits >> 8;
3381 break;
3382 }
3383 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003384
3385 case 32:
3386 // NEON's 32-bit VMOV supports splat values where:
3387 // * only one byte is nonzero, or
3388 // * the least significant byte is 0xff and the second byte is nonzero, or
3389 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003390 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003391 if ((SplatBits & ~0xff) == 0) {
3392 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003393 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003394 Imm = SplatBits;
3395 break;
3396 }
3397 if ((SplatBits & ~0xff00) == 0) {
3398 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003399 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003400 Imm = SplatBits >> 8;
3401 break;
3402 }
3403 if ((SplatBits & ~0xff0000) == 0) {
3404 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003405 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003406 Imm = SplatBits >> 16;
3407 break;
3408 }
3409 if ((SplatBits & ~0xff000000) == 0) {
3410 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003411 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003412 Imm = SplatBits >> 24;
3413 break;
3414 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003415
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003416 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3417 if (type == OtherModImm) return SDValue();
3418
Bob Wilson5bafff32009-06-22 23:27:02 +00003419 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003420 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3421 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003422 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003423 Imm = SplatBits >> 8;
3424 SplatBits |= 0xff;
3425 break;
3426 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003427
3428 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003429 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3430 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003431 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003432 Imm = SplatBits >> 16;
3433 SplatBits |= 0xffff;
3434 break;
3435 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003436
3437 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3438 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3439 // VMOV.I32. A (very) minor optimization would be to replicate the value
3440 // and fall through here to test for a valid 64-bit splat. But, then the
3441 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003442 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003443
3444 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003445 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003446 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003447 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003448 uint64_t BitMask = 0xff;
3449 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003450 unsigned ImmMask = 1;
3451 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003452 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003453 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003454 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003455 Imm |= ImmMask;
3456 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003457 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003458 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003459 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003460 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003461 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003462 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003463 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003464 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003465 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003466 break;
3467 }
3468
Bob Wilson1a913ed2010-06-11 21:34:50 +00003469 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003470 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003471 return SDValue();
3472 }
3473
Bob Wilsoncba270d2010-07-13 21:16:48 +00003474 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3475 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003476}
3477
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003478static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3479 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003480 unsigned NumElts = VT.getVectorNumElements();
3481 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003482
3483 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3484 if (M[0] < 0)
3485 return false;
3486
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003487 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003488
3489 // If this is a VEXT shuffle, the immediate value is the index of the first
3490 // element. The other shuffle indices must be the successive elements after
3491 // the first one.
3492 unsigned ExpectedElt = Imm;
3493 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003494 // Increment the expected index. If it wraps around, it may still be
3495 // a VEXT but the source vectors must be swapped.
3496 ExpectedElt += 1;
3497 if (ExpectedElt == NumElts * 2) {
3498 ExpectedElt = 0;
3499 ReverseVEXT = true;
3500 }
3501
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003502 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003503 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003504 return false;
3505 }
3506
3507 // Adjust the index value if the source operands will be swapped.
3508 if (ReverseVEXT)
3509 Imm -= NumElts;
3510
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003511 return true;
3512}
3513
Bob Wilson8bb9e482009-07-26 00:39:34 +00003514/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3515/// instruction with the specified blocksize. (The order of the elements
3516/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003517static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3518 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003519 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3520 "Only possible block sizes for VREV are: 16, 32, 64");
3521
Bob Wilson8bb9e482009-07-26 00:39:34 +00003522 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003523 if (EltSz == 64)
3524 return false;
3525
3526 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003527 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003528 // If the first shuffle index is UNDEF, be optimistic.
3529 if (M[0] < 0)
3530 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003531
3532 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3533 return false;
3534
3535 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003536 if (M[i] < 0) continue; // ignore UNDEF indices
3537 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003538 return false;
3539 }
3540
3541 return true;
3542}
3543
Bob Wilsonc692cb72009-08-21 20:54:19 +00003544static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3545 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003546 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3547 if (EltSz == 64)
3548 return false;
3549
Bob Wilsonc692cb72009-08-21 20:54:19 +00003550 unsigned NumElts = VT.getVectorNumElements();
3551 WhichResult = (M[0] == 0 ? 0 : 1);
3552 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003553 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3554 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003555 return false;
3556 }
3557 return true;
3558}
3559
Bob Wilson324f4f12009-12-03 06:40:55 +00003560/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3561/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3562/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3563static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3564 unsigned &WhichResult) {
3565 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3566 if (EltSz == 64)
3567 return false;
3568
3569 unsigned NumElts = VT.getVectorNumElements();
3570 WhichResult = (M[0] == 0 ? 0 : 1);
3571 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003572 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3573 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003574 return false;
3575 }
3576 return true;
3577}
3578
Bob Wilsonc692cb72009-08-21 20:54:19 +00003579static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3580 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003581 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3582 if (EltSz == 64)
3583 return false;
3584
Bob Wilsonc692cb72009-08-21 20:54:19 +00003585 unsigned NumElts = VT.getVectorNumElements();
3586 WhichResult = (M[0] == 0 ? 0 : 1);
3587 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003588 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003589 if ((unsigned) M[i] != 2 * i + WhichResult)
3590 return false;
3591 }
3592
3593 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003594 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003595 return false;
3596
3597 return true;
3598}
3599
Bob Wilson324f4f12009-12-03 06:40:55 +00003600/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3601/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3602/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3603static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3604 unsigned &WhichResult) {
3605 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3606 if (EltSz == 64)
3607 return false;
3608
3609 unsigned Half = VT.getVectorNumElements() / 2;
3610 WhichResult = (M[0] == 0 ? 0 : 1);
3611 for (unsigned j = 0; j != 2; ++j) {
3612 unsigned Idx = WhichResult;
3613 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003614 int MIdx = M[i + j * Half];
3615 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003616 return false;
3617 Idx += 2;
3618 }
3619 }
3620
3621 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3622 if (VT.is64BitVector() && EltSz == 32)
3623 return false;
3624
3625 return true;
3626}
3627
Bob Wilsonc692cb72009-08-21 20:54:19 +00003628static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3629 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003630 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3631 if (EltSz == 64)
3632 return false;
3633
Bob Wilsonc692cb72009-08-21 20:54:19 +00003634 unsigned NumElts = VT.getVectorNumElements();
3635 WhichResult = (M[0] == 0 ? 0 : 1);
3636 unsigned Idx = WhichResult * NumElts / 2;
3637 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003638 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3639 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003640 return false;
3641 Idx += 1;
3642 }
3643
3644 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003645 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003646 return false;
3647
3648 return true;
3649}
3650
Bob Wilson324f4f12009-12-03 06:40:55 +00003651/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3652/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3653/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3654static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3655 unsigned &WhichResult) {
3656 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3657 if (EltSz == 64)
3658 return false;
3659
3660 unsigned NumElts = VT.getVectorNumElements();
3661 WhichResult = (M[0] == 0 ? 0 : 1);
3662 unsigned Idx = WhichResult * NumElts / 2;
3663 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003664 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3665 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003666 return false;
3667 Idx += 1;
3668 }
3669
3670 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3671 if (VT.is64BitVector() && EltSz == 32)
3672 return false;
3673
3674 return true;
3675}
3676
Dale Johannesenf630c712010-07-29 20:10:08 +00003677// If N is an integer constant that can be moved into a register in one
3678// instruction, return an SDValue of such a constant (will become a MOV
3679// instruction). Otherwise return null.
3680static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3681 const ARMSubtarget *ST, DebugLoc dl) {
3682 uint64_t Val;
3683 if (!isa<ConstantSDNode>(N))
3684 return SDValue();
3685 Val = cast<ConstantSDNode>(N)->getZExtValue();
3686
3687 if (ST->isThumb1Only()) {
3688 if (Val <= 255 || ~Val <= 255)
3689 return DAG.getConstant(Val, MVT::i32);
3690 } else {
3691 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3692 return DAG.getConstant(Val, MVT::i32);
3693 }
3694 return SDValue();
3695}
3696
Bob Wilson5bafff32009-06-22 23:27:02 +00003697// If this is a case we can't handle, return null and let the default
3698// expansion code take care of it.
Bob Wilson11a1dff2011-01-07 21:37:30 +00003699SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
3700 const ARMSubtarget *ST) const {
Bob Wilsond06791f2009-08-13 01:57:47 +00003701 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003702 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003703 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003704
3705 APInt SplatBits, SplatUndef;
3706 unsigned SplatBitSize;
3707 bool HasAnyUndefs;
3708 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003709 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003710 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003711 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003712 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003713 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003714 DAG, VmovVT, VT.is128BitVector(),
3715 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003716 if (Val.getNode()) {
3717 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003718 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003719 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003720
3721 // Try an immediate VMVN.
3722 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3723 ((1LL << SplatBitSize) - 1));
3724 Val = isNEONModifiedImm(NegatedImm,
3725 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003726 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003727 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003728 if (Val.getNode()) {
3729 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003730 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003731 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003732 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003733 }
3734
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003735 // Scan through the operands to see if only one value is used.
3736 unsigned NumElts = VT.getVectorNumElements();
3737 bool isOnlyLowElement = true;
3738 bool usesOnlyOneValue = true;
3739 bool isConstant = true;
3740 SDValue Value;
3741 for (unsigned i = 0; i < NumElts; ++i) {
3742 SDValue V = Op.getOperand(i);
3743 if (V.getOpcode() == ISD::UNDEF)
3744 continue;
3745 if (i > 0)
3746 isOnlyLowElement = false;
3747 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3748 isConstant = false;
3749
3750 if (!Value.getNode())
3751 Value = V;
3752 else if (V != Value)
3753 usesOnlyOneValue = false;
3754 }
3755
3756 if (!Value.getNode())
3757 return DAG.getUNDEF(VT);
3758
3759 if (isOnlyLowElement)
3760 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3761
Dale Johannesenf630c712010-07-29 20:10:08 +00003762 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3763
Dale Johannesen575cd142010-10-19 20:00:17 +00003764 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3765 // i32 and try again.
3766 if (usesOnlyOneValue && EltSize <= 32) {
3767 if (!isConstant)
3768 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3769 if (VT.getVectorElementType().isFloatingPoint()) {
3770 SmallVector<SDValue, 8> Ops;
3771 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003772 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00003773 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00003774 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
3775 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003776 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3777 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003778 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003779 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003780 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3781 if (Val.getNode())
3782 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003783 }
3784
3785 // If all elements are constants and the case above didn't get hit, fall back
3786 // to the default expansion, which will generate a load from the constant
3787 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003788 if (isConstant)
3789 return SDValue();
3790
Bob Wilson11a1dff2011-01-07 21:37:30 +00003791 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
3792 if (NumElts >= 4) {
3793 SDValue shuffle = ReconstructShuffle(Op, DAG);
3794 if (shuffle != SDValue())
3795 return shuffle;
3796 }
3797
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003798 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003799 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3800 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003801 if (EltSize >= 32) {
3802 // Do the expansion with floating-point types, since that is what the VFP
3803 // registers are defined to use, and since i64 is not legal.
3804 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3805 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003806 SmallVector<SDValue, 8> Ops;
3807 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003808 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003809 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003810 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003811 }
3812
3813 return SDValue();
3814}
3815
Bob Wilson11a1dff2011-01-07 21:37:30 +00003816// Gather data to see if the operation can be modelled as a
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003817// shuffle in combination with VEXTs.
Eric Christopher41262da2011-01-14 23:50:53 +00003818SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
3819 SelectionDAG &DAG) const {
Bob Wilson11a1dff2011-01-07 21:37:30 +00003820 DebugLoc dl = Op.getDebugLoc();
3821 EVT VT = Op.getValueType();
3822 unsigned NumElts = VT.getVectorNumElements();
3823
3824 SmallVector<SDValue, 2> SourceVecs;
3825 SmallVector<unsigned, 2> MinElts;
3826 SmallVector<unsigned, 2> MaxElts;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003827
Bob Wilson11a1dff2011-01-07 21:37:30 +00003828 for (unsigned i = 0; i < NumElts; ++i) {
3829 SDValue V = Op.getOperand(i);
3830 if (V.getOpcode() == ISD::UNDEF)
3831 continue;
3832 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
3833 // A shuffle can only come from building a vector from various
3834 // elements of other vectors.
3835 return SDValue();
3836 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003837
Bob Wilson11a1dff2011-01-07 21:37:30 +00003838 // Record this extraction against the appropriate vector if possible...
3839 SDValue SourceVec = V.getOperand(0);
3840 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
3841 bool FoundSource = false;
3842 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
3843 if (SourceVecs[j] == SourceVec) {
3844 if (MinElts[j] > EltNo)
3845 MinElts[j] = EltNo;
3846 if (MaxElts[j] < EltNo)
3847 MaxElts[j] = EltNo;
3848 FoundSource = true;
3849 break;
3850 }
3851 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003852
Bob Wilson11a1dff2011-01-07 21:37:30 +00003853 // Or record a new source if not...
3854 if (!FoundSource) {
3855 SourceVecs.push_back(SourceVec);
3856 MinElts.push_back(EltNo);
3857 MaxElts.push_back(EltNo);
3858 }
3859 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003860
Bob Wilson11a1dff2011-01-07 21:37:30 +00003861 // Currently only do something sane when at most two source vectors
3862 // involved.
3863 if (SourceVecs.size() > 2)
3864 return SDValue();
3865
3866 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
3867 int VEXTOffsets[2] = {0, 0};
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003868
Bob Wilson11a1dff2011-01-07 21:37:30 +00003869 // This loop extracts the usage patterns of the source vectors
3870 // and prepares appropriate SDValues for a shuffle if possible.
3871 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
3872 if (SourceVecs[i].getValueType() == VT) {
3873 // No VEXT necessary
3874 ShuffleSrcs[i] = SourceVecs[i];
3875 VEXTOffsets[i] = 0;
3876 continue;
3877 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
3878 // It probably isn't worth padding out a smaller vector just to
3879 // break it down again in a shuffle.
3880 return SDValue();
3881 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003882
Bob Wilson11a1dff2011-01-07 21:37:30 +00003883 // Since only 64-bit and 128-bit vectors are legal on ARM and
3884 // we've eliminated the other cases...
Bob Wilson70f85732011-01-07 23:40:46 +00003885 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
3886 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003887
Bob Wilson11a1dff2011-01-07 21:37:30 +00003888 if (MaxElts[i] - MinElts[i] >= NumElts) {
3889 // Span too large for a VEXT to cope
3890 return SDValue();
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003891 }
3892
Bob Wilson11a1dff2011-01-07 21:37:30 +00003893 if (MinElts[i] >= NumElts) {
3894 // The extraction can just take the second half
3895 VEXTOffsets[i] = NumElts;
Eric Christopher41262da2011-01-14 23:50:53 +00003896 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3897 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003898 DAG.getIntPtrConstant(NumElts));
3899 } else if (MaxElts[i] < NumElts) {
3900 // The extraction can just take the first half
3901 VEXTOffsets[i] = 0;
Eric Christopher41262da2011-01-14 23:50:53 +00003902 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3903 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003904 DAG.getIntPtrConstant(0));
3905 } else {
3906 // An actual VEXT is needed
3907 VEXTOffsets[i] = MinElts[i];
Eric Christopher41262da2011-01-14 23:50:53 +00003908 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3909 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003910 DAG.getIntPtrConstant(0));
Eric Christopher41262da2011-01-14 23:50:53 +00003911 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3912 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003913 DAG.getIntPtrConstant(NumElts));
3914 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
3915 DAG.getConstant(VEXTOffsets[i], MVT::i32));
3916 }
3917 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003918
Bob Wilson11a1dff2011-01-07 21:37:30 +00003919 SmallVector<int, 8> Mask;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003920
Bob Wilson11a1dff2011-01-07 21:37:30 +00003921 for (unsigned i = 0; i < NumElts; ++i) {
3922 SDValue Entry = Op.getOperand(i);
3923 if (Entry.getOpcode() == ISD::UNDEF) {
3924 Mask.push_back(-1);
3925 continue;
3926 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003927
Bob Wilson11a1dff2011-01-07 21:37:30 +00003928 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher41262da2011-01-14 23:50:53 +00003929 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
3930 .getOperand(1))->getSExtValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00003931 if (ExtractVec == SourceVecs[0]) {
3932 Mask.push_back(ExtractElt - VEXTOffsets[0]);
3933 } else {
3934 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
3935 }
3936 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003937
Bob Wilson11a1dff2011-01-07 21:37:30 +00003938 // Final check before we try to produce nonsense...
3939 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher41262da2011-01-14 23:50:53 +00003940 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
3941 &Mask[0]);
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003942
Bob Wilson11a1dff2011-01-07 21:37:30 +00003943 return SDValue();
3944}
3945
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003946/// isShuffleMaskLegal - Targets can use this to indicate that they only
3947/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3948/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3949/// are assumed to be legal.
3950bool
3951ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3952 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003953 if (VT.getVectorNumElements() == 4 &&
3954 (VT.is128BitVector() || VT.is64BitVector())) {
3955 unsigned PFIndexes[4];
3956 for (unsigned i = 0; i != 4; ++i) {
3957 if (M[i] < 0)
3958 PFIndexes[i] = 8;
3959 else
3960 PFIndexes[i] = M[i];
3961 }
3962
3963 // Compute the index in the perfect shuffle table.
3964 unsigned PFTableIndex =
3965 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3966 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3967 unsigned Cost = (PFEntry >> 30);
3968
3969 if (Cost <= 4)
3970 return true;
3971 }
3972
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003973 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003974 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003975
Bob Wilson53dd2452010-06-07 23:53:38 +00003976 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3977 return (EltSize >= 32 ||
3978 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003979 isVREVMask(M, VT, 64) ||
3980 isVREVMask(M, VT, 32) ||
3981 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003982 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3983 isVTRNMask(M, VT, WhichResult) ||
3984 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003985 isVZIPMask(M, VT, WhichResult) ||
3986 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3987 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3988 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003989}
3990
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003991/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3992/// the specified operations to build the shuffle.
3993static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3994 SDValue RHS, SelectionDAG &DAG,
3995 DebugLoc dl) {
3996 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3997 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3998 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3999
4000 enum {
4001 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
4002 OP_VREV,
4003 OP_VDUP0,
4004 OP_VDUP1,
4005 OP_VDUP2,
4006 OP_VDUP3,
4007 OP_VEXT1,
4008 OP_VEXT2,
4009 OP_VEXT3,
4010 OP_VUZPL, // VUZP, left result
4011 OP_VUZPR, // VUZP, right result
4012 OP_VZIPL, // VZIP, left result
4013 OP_VZIPR, // VZIP, right result
4014 OP_VTRNL, // VTRN, left result
4015 OP_VTRNR // VTRN, right result
4016 };
4017
4018 if (OpNum == OP_COPY) {
4019 if (LHSID == (1*9+2)*9+3) return LHS;
4020 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4021 return RHS;
4022 }
4023
4024 SDValue OpLHS, OpRHS;
4025 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4026 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
4027 EVT VT = OpLHS.getValueType();
4028
4029 switch (OpNum) {
4030 default: llvm_unreachable("Unknown shuffle opcode!");
4031 case OP_VREV:
4032 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
4033 case OP_VDUP0:
4034 case OP_VDUP1:
4035 case OP_VDUP2:
4036 case OP_VDUP3:
4037 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004038 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004039 case OP_VEXT1:
4040 case OP_VEXT2:
4041 case OP_VEXT3:
4042 return DAG.getNode(ARMISD::VEXT, dl, VT,
4043 OpLHS, OpRHS,
4044 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
4045 case OP_VUZPL:
4046 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004047 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004048 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
4049 case OP_VZIPL:
4050 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004051 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004052 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
4053 case OP_VTRNL:
4054 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004055 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4056 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004057 }
4058}
4059
Bill Wendling69a05a72011-03-14 23:02:38 +00004060static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
4061 SmallVectorImpl<int> &ShuffleMask,
4062 SelectionDAG &DAG) {
4063 // Check to see if we can use the VTBL instruction.
4064 SDValue V1 = Op.getOperand(0);
4065 SDValue V2 = Op.getOperand(1);
4066 DebugLoc DL = Op.getDebugLoc();
4067
4068 SmallVector<SDValue, 8> VTBLMask;
4069 for (SmallVectorImpl<int>::iterator
4070 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
4071 VTBLMask.push_back(DAG.getConstant(*I, MVT::i32));
4072
4073 if (V2.getNode()->getOpcode() == ISD::UNDEF)
4074 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
4075 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4076 &VTBLMask[0], 8));
Bill Wendlinga24cb402011-03-15 20:47:26 +00004077
4078 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
4079 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4080 &VTBLMask[0], 8));
Bill Wendling69a05a72011-03-14 23:02:38 +00004081}
4082
Bob Wilson5bafff32009-06-22 23:27:02 +00004083static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004084 SDValue V1 = Op.getOperand(0);
4085 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00004086 DebugLoc dl = Op.getDebugLoc();
4087 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004088 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004089 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00004090
Bob Wilson28865062009-08-13 02:13:04 +00004091 // Convert shuffles that are directly supported on NEON to target-specific
4092 // DAG nodes, instead of keeping them as shuffles and matching them again
4093 // during code selection. This is more efficient and avoids the possibility
4094 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00004095 // FIXME: floating-point vectors should be canonicalized to integer vectors
4096 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004097 SVN->getMask(ShuffleMask);
4098
Bob Wilson53dd2452010-06-07 23:53:38 +00004099 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4100 if (EltSize <= 32) {
4101 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
4102 int Lane = SVN->getSplatIndex();
4103 // If this is undef splat, generate it via "just" vdup, if possible.
4104 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00004105
Bob Wilson53dd2452010-06-07 23:53:38 +00004106 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4107 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
4108 }
4109 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
4110 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004111 }
Bob Wilson53dd2452010-06-07 23:53:38 +00004112
4113 bool ReverseVEXT;
4114 unsigned Imm;
4115 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
4116 if (ReverseVEXT)
4117 std::swap(V1, V2);
4118 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
4119 DAG.getConstant(Imm, MVT::i32));
4120 }
4121
4122 if (isVREVMask(ShuffleMask, VT, 64))
4123 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
4124 if (isVREVMask(ShuffleMask, VT, 32))
4125 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
4126 if (isVREVMask(ShuffleMask, VT, 16))
4127 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
4128
4129 // Check for Neon shuffles that modify both input vectors in place.
4130 // If both results are used, i.e., if there are two shuffles with the same
4131 // source operands and with masks corresponding to both results of one of
4132 // these operations, DAG memoization will ensure that a single node is
4133 // used for both shuffles.
4134 unsigned WhichResult;
4135 if (isVTRNMask(ShuffleMask, VT, WhichResult))
4136 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4137 V1, V2).getValue(WhichResult);
4138 if (isVUZPMask(ShuffleMask, VT, WhichResult))
4139 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4140 V1, V2).getValue(WhichResult);
4141 if (isVZIPMask(ShuffleMask, VT, WhichResult))
4142 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4143 V1, V2).getValue(WhichResult);
4144
4145 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
4146 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4147 V1, V1).getValue(WhichResult);
4148 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4149 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4150 V1, V1).getValue(WhichResult);
4151 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4152 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4153 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00004154 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004155
Bob Wilsonc692cb72009-08-21 20:54:19 +00004156 // If the shuffle is not directly supported and it has 4 elements, use
4157 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004158 unsigned NumElts = VT.getVectorNumElements();
4159 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004160 unsigned PFIndexes[4];
4161 for (unsigned i = 0; i != 4; ++i) {
4162 if (ShuffleMask[i] < 0)
4163 PFIndexes[i] = 8;
4164 else
4165 PFIndexes[i] = ShuffleMask[i];
4166 }
4167
4168 // Compute the index in the perfect shuffle table.
4169 unsigned PFTableIndex =
4170 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004171 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4172 unsigned Cost = (PFEntry >> 30);
4173
4174 if (Cost <= 4)
4175 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
4176 }
Bob Wilsond8e17572009-08-12 22:31:50 +00004177
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004178 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004179 if (EltSize >= 32) {
4180 // Do the expansion with floating-point types, since that is what the VFP
4181 // registers are defined to use, and since i64 is not legal.
4182 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4183 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004184 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
4185 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004186 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004187 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00004188 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004189 Ops.push_back(DAG.getUNDEF(EltVT));
4190 else
4191 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
4192 ShuffleMask[i] < (int)NumElts ? V1 : V2,
4193 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
4194 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00004195 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004196 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004197 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00004198 }
4199
Bill Wendling69a05a72011-03-14 23:02:38 +00004200 if (VT == MVT::v8i8) {
4201 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
4202 if (NewOp.getNode())
4203 return NewOp;
4204 }
4205
Bob Wilson22cac0d2009-08-14 05:16:33 +00004206 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004207}
4208
Bob Wilson5bafff32009-06-22 23:27:02 +00004209static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00004210 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00004211 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00004212 if (!isa<ConstantSDNode>(Lane))
4213 return SDValue();
4214
4215 SDValue Vec = Op.getOperand(0);
4216 if (Op.getValueType() == MVT::i32 &&
4217 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
4218 DebugLoc dl = Op.getDebugLoc();
4219 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
4220 }
4221
4222 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00004223}
4224
Bob Wilsona6d65862009-08-03 20:36:38 +00004225static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
4226 // The only time a CONCAT_VECTORS operation can have legal types is when
4227 // two 64-bit vectors are concatenated to a 128-bit vector.
4228 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
4229 "unexpected CONCAT_VECTORS");
4230 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004231 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00004232 SDValue Op0 = Op.getOperand(0);
4233 SDValue Op1 = Op.getOperand(1);
4234 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004235 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004236 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00004237 DAG.getIntPtrConstant(0));
4238 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004239 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004240 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00004241 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004242 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004243}
4244
Bob Wilson626613d2010-11-23 19:38:38 +00004245/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
4246/// element has been zero/sign-extended, depending on the isSigned parameter,
4247/// from an integer type half its size.
4248static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
4249 bool isSigned) {
4250 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
4251 EVT VT = N->getValueType(0);
4252 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
4253 SDNode *BVN = N->getOperand(0).getNode();
4254 if (BVN->getValueType(0) != MVT::v4i32 ||
4255 BVN->getOpcode() != ISD::BUILD_VECTOR)
4256 return false;
4257 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4258 unsigned HiElt = 1 - LoElt;
4259 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
4260 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
4261 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
4262 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
4263 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
4264 return false;
4265 if (isSigned) {
4266 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
4267 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
4268 return true;
4269 } else {
4270 if (Hi0->isNullValue() && Hi1->isNullValue())
4271 return true;
4272 }
4273 return false;
4274 }
4275
4276 if (N->getOpcode() != ISD::BUILD_VECTOR)
4277 return false;
4278
4279 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
4280 SDNode *Elt = N->getOperand(i).getNode();
4281 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
4282 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4283 unsigned HalfSize = EltSize / 2;
4284 if (isSigned) {
4285 int64_t SExtVal = C->getSExtValue();
4286 if ((SExtVal >> HalfSize) != (SExtVal >> EltSize))
4287 return false;
4288 } else {
4289 if ((C->getZExtValue() >> HalfSize) != 0)
4290 return false;
4291 }
4292 continue;
4293 }
4294 return false;
4295 }
4296
4297 return true;
4298}
4299
4300/// isSignExtended - Check if a node is a vector value that is sign-extended
4301/// or a constant BUILD_VECTOR with sign-extended elements.
4302static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
4303 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
4304 return true;
4305 if (isExtendedBUILD_VECTOR(N, DAG, true))
4306 return true;
4307 return false;
4308}
4309
4310/// isZeroExtended - Check if a node is a vector value that is zero-extended
4311/// or a constant BUILD_VECTOR with zero-extended elements.
4312static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
4313 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
4314 return true;
4315 if (isExtendedBUILD_VECTOR(N, DAG, false))
4316 return true;
4317 return false;
4318}
4319
4320/// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending
4321/// load, or BUILD_VECTOR with extended elements, return the unextended value.
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004322static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
4323 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
4324 return N->getOperand(0);
Bob Wilson626613d2010-11-23 19:38:38 +00004325 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
4326 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
4327 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
4328 LD->isNonTemporal(), LD->getAlignment());
4329 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
4330 // have been legalized as a BITCAST from v4i32.
4331 if (N->getOpcode() == ISD::BITCAST) {
4332 SDNode *BVN = N->getOperand(0).getNode();
4333 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
4334 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
4335 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4336 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
4337 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
4338 }
4339 // Construct a new BUILD_VECTOR with elements truncated to half the size.
4340 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
4341 EVT VT = N->getValueType(0);
4342 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
4343 unsigned NumElts = VT.getVectorNumElements();
4344 MVT TruncVT = MVT::getIntegerVT(EltSize);
4345 SmallVector<SDValue, 8> Ops;
4346 for (unsigned i = 0; i != NumElts; ++i) {
4347 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
4348 const APInt &CInt = C->getAPIntValue();
Jay Foad40f8f622010-12-07 08:25:19 +00004349 Ops.push_back(DAG.getConstant(CInt.trunc(EltSize), TruncVT));
Bob Wilson626613d2010-11-23 19:38:38 +00004350 }
4351 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
4352 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004353}
4354
4355static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
4356 // Multiplications are only custom-lowered for 128-bit vectors so that
4357 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
4358 EVT VT = Op.getValueType();
4359 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
4360 SDNode *N0 = Op.getOperand(0).getNode();
4361 SDNode *N1 = Op.getOperand(1).getNode();
4362 unsigned NewOpc = 0;
Bob Wilson626613d2010-11-23 19:38:38 +00004363 if (isSignExtended(N0, DAG) && isSignExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004364 NewOpc = ARMISD::VMULLs;
Bob Wilson626613d2010-11-23 19:38:38 +00004365 else if (isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004366 NewOpc = ARMISD::VMULLu;
Bob Wilson626613d2010-11-23 19:38:38 +00004367 else if (VT == MVT::v2i64)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004368 // Fall through to expand this. It is not legal.
4369 return SDValue();
Bob Wilson626613d2010-11-23 19:38:38 +00004370 else
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004371 // Other vector multiplications are legal.
4372 return Op;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004373
4374 // Legalize to a VMULL instruction.
4375 DebugLoc DL = Op.getDebugLoc();
4376 SDValue Op0 = SkipExtension(N0, DAG);
4377 SDValue Op1 = SkipExtension(N1, DAG);
4378
4379 assert(Op0.getValueType().is64BitVector() &&
4380 Op1.getValueType().is64BitVector() &&
4381 "unexpected types for extended operands to VMULL");
4382 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
4383}
4384
Nate Begeman7973f352011-02-11 20:53:29 +00004385static SDValue
4386LowerSDIV_v4i8(SDValue X, SDValue Y, DebugLoc dl, SelectionDAG &DAG) {
4387 // Convert to float
4388 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
4389 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
4390 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
4391 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
4392 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
4393 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
4394 // Get reciprocal estimate.
4395 // float4 recip = vrecpeq_f32(yf);
4396 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4397 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
4398 // Because char has a smaller range than uchar, we can actually get away
4399 // without any newton steps. This requires that we use a weird bias
4400 // of 0xb000, however (again, this has been exhaustively tested).
4401 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
4402 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
4403 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
4404 Y = DAG.getConstant(0xb000, MVT::i32);
4405 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
4406 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
4407 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
4408 // Convert back to short.
4409 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
4410 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
4411 return X;
4412}
4413
4414static SDValue
4415LowerSDIV_v4i16(SDValue N0, SDValue N1, DebugLoc dl, SelectionDAG &DAG) {
4416 SDValue N2;
4417 // Convert to float.
4418 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
4419 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
4420 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
4421 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
4422 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
4423 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
4424
4425 // Use reciprocal estimate and one refinement step.
4426 // float4 recip = vrecpeq_f32(yf);
4427 // recip *= vrecpsq_f32(yf, recip);
4428 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4429 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
4430 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4431 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4432 N1, N2);
4433 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4434 // Because short has a smaller range than ushort, we can actually get away
4435 // with only a single newton step. This requires that we use a weird bias
4436 // of 89, however (again, this has been exhaustively tested).
4437 // float4 result = as_float4(as_int4(xf*recip) + 89);
4438 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4439 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
4440 N1 = DAG.getConstant(89, MVT::i32);
4441 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4442 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4443 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4444 // Convert back to integer and return.
4445 // return vmovn_s32(vcvt_s32_f32(result));
4446 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4447 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4448 return N0;
4449}
4450
4451static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
4452 EVT VT = Op.getValueType();
4453 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4454 "unexpected type for custom-lowering ISD::SDIV");
4455
4456 DebugLoc dl = Op.getDebugLoc();
4457 SDValue N0 = Op.getOperand(0);
4458 SDValue N1 = Op.getOperand(1);
4459 SDValue N2, N3;
4460
4461 if (VT == MVT::v8i8) {
4462 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
4463 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
4464
4465 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4466 DAG.getIntPtrConstant(4));
4467 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4468 DAG.getIntPtrConstant(4));
4469 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4470 DAG.getIntPtrConstant(0));
4471 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4472 DAG.getIntPtrConstant(0));
4473
4474 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
4475 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
4476
4477 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4478 N0 = LowerCONCAT_VECTORS(N0, DAG);
4479
4480 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
4481 return N0;
4482 }
4483 return LowerSDIV_v4i16(N0, N1, dl, DAG);
4484}
4485
4486static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
4487 EVT VT = Op.getValueType();
4488 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4489 "unexpected type for custom-lowering ISD::UDIV");
4490
4491 DebugLoc dl = Op.getDebugLoc();
4492 SDValue N0 = Op.getOperand(0);
4493 SDValue N1 = Op.getOperand(1);
4494 SDValue N2, N3;
4495
4496 if (VT == MVT::v8i8) {
4497 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
4498 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
4499
4500 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4501 DAG.getIntPtrConstant(4));
4502 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4503 DAG.getIntPtrConstant(4));
4504 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4505 DAG.getIntPtrConstant(0));
4506 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4507 DAG.getIntPtrConstant(0));
4508
4509 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
4510 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
4511
4512 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4513 N0 = LowerCONCAT_VECTORS(N0, DAG);
4514
4515 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
4516 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
4517 N0);
4518 return N0;
4519 }
4520
4521 // v4i16 sdiv ... Convert to float.
4522 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
4523 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
4524 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
4525 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
4526 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
4527 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
4528
4529 // Use reciprocal estimate and two refinement steps.
4530 // float4 recip = vrecpeq_f32(yf);
4531 // recip *= vrecpsq_f32(yf, recip);
4532 // recip *= vrecpsq_f32(yf, recip);
4533 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4534 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
4535 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4536 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4537 N1, N2);
4538 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4539 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4540 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4541 N1, N2);
4542 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4543 // Simply multiplying by the reciprocal estimate can leave us a few ulps
4544 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
4545 // and that it will never cause us to return an answer too large).
4546 // float4 result = as_float4(as_int4(xf*recip) + 89);
4547 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4548 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
4549 N1 = DAG.getConstant(2, MVT::i32);
4550 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4551 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4552 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4553 // Convert back to integer and return.
4554 // return vmovn_u32(vcvt_s32_f32(result));
4555 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4556 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4557 return N0;
4558}
4559
Dan Gohmand858e902010-04-17 15:26:15 +00004560SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004561 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004562 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00004563 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00004564 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004565 case ISD::GlobalAddress:
4566 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
4567 LowerGlobalAddressELF(Op, DAG);
Bill Wendling69a05a72011-03-14 23:02:38 +00004568 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00004569 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00004570 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
4571 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004572 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00004573 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00004574 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00004575 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00004576 case ISD::SINT_TO_FP:
4577 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
4578 case ISD::FP_TO_SINT:
4579 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004580 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00004581 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00004582 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004583 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004584 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00004585 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00004586 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00004587 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
4588 Subtarget);
Evan Cheng21a61792011-03-14 18:02:30 +00004589 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004590 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00004591 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00004592 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00004593 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00004594 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00004595 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00004596 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004597 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00004598 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004599 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004600 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00004601 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004602 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004603 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begeman7973f352011-02-11 20:53:29 +00004604 case ISD::SDIV: return LowerSDIV(Op, DAG);
4605 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004606 }
Dan Gohman475871a2008-07-27 21:46:04 +00004607 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004608}
4609
Duncan Sands1607f052008-12-01 11:39:25 +00004610/// ReplaceNodeResults - Replace the results of node with an illegal result
4611/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00004612void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
4613 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004614 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00004615 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00004616 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00004617 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004618 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00004619 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004620 case ISD::BITCAST:
4621 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004622 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00004623 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00004624 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00004625 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004626 break;
Duncan Sands1607f052008-12-01 11:39:25 +00004627 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00004628 if (Res.getNode())
4629 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00004630}
Chris Lattner27a6c732007-11-24 07:07:01 +00004631
Evan Chenga8e29892007-01-19 07:51:42 +00004632//===----------------------------------------------------------------------===//
4633// ARM Scheduler Hooks
4634//===----------------------------------------------------------------------===//
4635
4636MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004637ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
4638 MachineBasicBlock *BB,
4639 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00004640 unsigned dest = MI->getOperand(0).getReg();
4641 unsigned ptr = MI->getOperand(1).getReg();
4642 unsigned oldval = MI->getOperand(2).getReg();
4643 unsigned newval = MI->getOperand(3).getReg();
4644 unsigned scratch = BB->getParent()->getRegInfo()
4645 .createVirtualRegister(ARM::GPRRegisterClass);
4646 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4647 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004648 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00004649
4650 unsigned ldrOpc, strOpc;
4651 switch (Size) {
4652 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004653 case 1:
4654 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Evan Chengaa261022011-02-07 18:50:47 +00004655 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004656 break;
4657 case 2:
4658 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4659 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4660 break;
4661 case 4:
4662 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4663 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4664 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00004665 }
4666
4667 MachineFunction *MF = BB->getParent();
4668 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4669 MachineFunction::iterator It = BB;
4670 ++It; // insert the new blocks after the current block
4671
4672 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4673 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4674 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4675 MF->insert(It, loop1MBB);
4676 MF->insert(It, loop2MBB);
4677 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004678
4679 // Transfer the remainder of BB and its successor edges to exitMBB.
4680 exitMBB->splice(exitMBB->begin(), BB,
4681 llvm::next(MachineBasicBlock::iterator(MI)),
4682 BB->end());
4683 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004684
4685 // thisMBB:
4686 // ...
4687 // fallthrough --> loop1MBB
4688 BB->addSuccessor(loop1MBB);
4689
4690 // loop1MBB:
4691 // ldrex dest, [ptr]
4692 // cmp dest, oldval
4693 // bne exitMBB
4694 BB = loop1MBB;
4695 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004696 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004697 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004698 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4699 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004700 BB->addSuccessor(loop2MBB);
4701 BB->addSuccessor(exitMBB);
4702
4703 // loop2MBB:
4704 // strex scratch, newval, [ptr]
4705 // cmp scratch, #0
4706 // bne loop1MBB
4707 BB = loop2MBB;
4708 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
4709 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004710 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004711 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004712 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4713 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004714 BB->addSuccessor(loop1MBB);
4715 BB->addSuccessor(exitMBB);
4716
4717 // exitMBB:
4718 // ...
4719 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00004720
Dan Gohman14152b42010-07-06 20:24:04 +00004721 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00004722
Jim Grosbach5278eb82009-12-11 01:42:04 +00004723 return BB;
4724}
4725
4726MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004727ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
4728 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00004729 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
4730 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4731
4732 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004733 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004734 MachineFunction::iterator It = BB;
4735 ++It;
4736
4737 unsigned dest = MI->getOperand(0).getReg();
4738 unsigned ptr = MI->getOperand(1).getReg();
4739 unsigned incr = MI->getOperand(2).getReg();
4740 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00004741
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004742 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004743 unsigned ldrOpc, strOpc;
4744 switch (Size) {
4745 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004746 case 1:
4747 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00004748 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004749 break;
4750 case 2:
4751 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4752 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4753 break;
4754 case 4:
4755 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4756 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4757 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004758 }
4759
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004760 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4761 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4762 MF->insert(It, loopMBB);
4763 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004764
4765 // Transfer the remainder of BB and its successor edges to exitMBB.
4766 exitMBB->splice(exitMBB->begin(), BB,
4767 llvm::next(MachineBasicBlock::iterator(MI)),
4768 BB->end());
4769 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004770
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004771 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004772 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4773 unsigned scratch2 = (!BinOpcode) ? incr :
4774 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4775
4776 // thisMBB:
4777 // ...
4778 // fallthrough --> loopMBB
4779 BB->addSuccessor(loopMBB);
4780
4781 // loopMBB:
4782 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004783 // <binop> scratch2, dest, incr
4784 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004785 // cmp scratch, #0
4786 // bne- loopMBB
4787 // fallthrough --> exitMBB
4788 BB = loopMBB;
4789 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004790 if (BinOpcode) {
4791 // operand order needs to go the other way for NAND
4792 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4793 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4794 addReg(incr).addReg(dest)).addReg(0);
4795 else
4796 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4797 addReg(dest).addReg(incr)).addReg(0);
4798 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004799
4800 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4801 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004802 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004803 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004804 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4805 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004806
4807 BB->addSuccessor(loopMBB);
4808 BB->addSuccessor(exitMBB);
4809
4810 // exitMBB:
4811 // ...
4812 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004813
Dan Gohman14152b42010-07-06 20:24:04 +00004814 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004815
Jim Grosbachc3c23542009-12-14 04:22:04 +00004816 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004817}
4818
Evan Cheng218977b2010-07-13 19:27:42 +00004819static
4820MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4821 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4822 E = MBB->succ_end(); I != E; ++I)
4823 if (*I != Succ)
4824 return *I;
4825 llvm_unreachable("Expecting a BB with two successors!");
4826}
4827
Jim Grosbache801dc42009-12-12 01:40:06 +00004828MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004829ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004830 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004831 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004832 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004833 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004834 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004835 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004836 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004837 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004838
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004839 case ARM::ATOMIC_LOAD_ADD_I8:
4840 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4841 case ARM::ATOMIC_LOAD_ADD_I16:
4842 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4843 case ARM::ATOMIC_LOAD_ADD_I32:
4844 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004845
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004846 case ARM::ATOMIC_LOAD_AND_I8:
4847 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4848 case ARM::ATOMIC_LOAD_AND_I16:
4849 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4850 case ARM::ATOMIC_LOAD_AND_I32:
4851 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004852
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004853 case ARM::ATOMIC_LOAD_OR_I8:
4854 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4855 case ARM::ATOMIC_LOAD_OR_I16:
4856 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4857 case ARM::ATOMIC_LOAD_OR_I32:
4858 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004859
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004860 case ARM::ATOMIC_LOAD_XOR_I8:
4861 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4862 case ARM::ATOMIC_LOAD_XOR_I16:
4863 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4864 case ARM::ATOMIC_LOAD_XOR_I32:
4865 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004866
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004867 case ARM::ATOMIC_LOAD_NAND_I8:
4868 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4869 case ARM::ATOMIC_LOAD_NAND_I16:
4870 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4871 case ARM::ATOMIC_LOAD_NAND_I32:
4872 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004873
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004874 case ARM::ATOMIC_LOAD_SUB_I8:
4875 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4876 case ARM::ATOMIC_LOAD_SUB_I16:
4877 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4878 case ARM::ATOMIC_LOAD_SUB_I32:
4879 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004880
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004881 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4882 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4883 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004884
4885 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4886 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4887 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004888
Evan Cheng007ea272009-08-12 05:17:19 +00004889 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004890 // To "insert" a SELECT_CC instruction, we actually have to insert the
4891 // diamond control-flow pattern. The incoming instruction knows the
4892 // destination vreg to set, the condition code register to branch on, the
4893 // true/false values to select between, and a branch opcode to use.
4894 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004895 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004896 ++It;
4897
4898 // thisMBB:
4899 // ...
4900 // TrueVal = ...
4901 // cmpTY ccX, r1, r2
4902 // bCC copy1MBB
4903 // fallthrough --> copy0MBB
4904 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004905 MachineFunction *F = BB->getParent();
4906 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4907 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004908 F->insert(It, copy0MBB);
4909 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004910
4911 // Transfer the remainder of BB and its successor edges to sinkMBB.
4912 sinkMBB->splice(sinkMBB->begin(), BB,
4913 llvm::next(MachineBasicBlock::iterator(MI)),
4914 BB->end());
4915 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4916
Dan Gohman258c58c2010-07-06 15:49:48 +00004917 BB->addSuccessor(copy0MBB);
4918 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004919
Dan Gohman14152b42010-07-06 20:24:04 +00004920 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4921 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4922
Evan Chenga8e29892007-01-19 07:51:42 +00004923 // copy0MBB:
4924 // %FalseValue = ...
4925 // # fallthrough to sinkMBB
4926 BB = copy0MBB;
4927
4928 // Update machine-CFG edges
4929 BB->addSuccessor(sinkMBB);
4930
4931 // sinkMBB:
4932 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4933 // ...
4934 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004935 BuildMI(*BB, BB->begin(), dl,
4936 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004937 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4938 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4939
Dan Gohman14152b42010-07-06 20:24:04 +00004940 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004941 return BB;
4942 }
Evan Cheng86198642009-08-07 00:34:42 +00004943
Evan Cheng218977b2010-07-13 19:27:42 +00004944 case ARM::BCCi64:
4945 case ARM::BCCZi64: {
Bob Wilson3c904692010-12-23 22:45:49 +00004946 // If there is an unconditional branch to the other successor, remove it.
4947 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004948
Evan Cheng218977b2010-07-13 19:27:42 +00004949 // Compare both parts that make up the double comparison separately for
4950 // equality.
4951 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4952
4953 unsigned LHS1 = MI->getOperand(1).getReg();
4954 unsigned LHS2 = MI->getOperand(2).getReg();
4955 if (RHSisZero) {
4956 AddDefaultPred(BuildMI(BB, dl,
4957 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4958 .addReg(LHS1).addImm(0));
4959 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4960 .addReg(LHS2).addImm(0)
4961 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4962 } else {
4963 unsigned RHS1 = MI->getOperand(3).getReg();
4964 unsigned RHS2 = MI->getOperand(4).getReg();
4965 AddDefaultPred(BuildMI(BB, dl,
4966 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4967 .addReg(LHS1).addReg(RHS1));
4968 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4969 .addReg(LHS2).addReg(RHS2)
4970 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4971 }
4972
4973 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4974 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4975 if (MI->getOperand(0).getImm() == ARMCC::NE)
4976 std::swap(destMBB, exitMBB);
4977
4978 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4979 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4980 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4981 .addMBB(exitMBB);
4982
4983 MI->eraseFromParent(); // The pseudo instruction is gone now.
4984 return BB;
4985 }
Evan Chenga8e29892007-01-19 07:51:42 +00004986 }
4987}
4988
4989//===----------------------------------------------------------------------===//
4990// ARM Optimization Hooks
4991//===----------------------------------------------------------------------===//
4992
Chris Lattnerd1980a52009-03-12 06:52:53 +00004993static
4994SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4995 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004996 SelectionDAG &DAG = DCI.DAG;
4997 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004998 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004999 unsigned Opc = N->getOpcode();
5000 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
5001 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
5002 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
5003 ISD::CondCode CC = ISD::SETCC_INVALID;
5004
5005 if (isSlctCC) {
5006 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
5007 } else {
5008 SDValue CCOp = Slct.getOperand(0);
5009 if (CCOp.getOpcode() == ISD::SETCC)
5010 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
5011 }
5012
5013 bool DoXform = false;
5014 bool InvCC = false;
5015 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
5016 "Bad input!");
5017
5018 if (LHS.getOpcode() == ISD::Constant &&
5019 cast<ConstantSDNode>(LHS)->isNullValue()) {
5020 DoXform = true;
5021 } else if (CC != ISD::SETCC_INVALID &&
5022 RHS.getOpcode() == ISD::Constant &&
5023 cast<ConstantSDNode>(RHS)->isNullValue()) {
5024 std::swap(LHS, RHS);
5025 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00005026 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00005027 Op0.getOperand(0).getValueType();
5028 bool isInt = OpVT.isInteger();
5029 CC = ISD::getSetCCInverse(CC, isInt);
5030
5031 if (!TLI.isCondCodeLegal(CC, OpVT))
5032 return SDValue(); // Inverse operator isn't legal.
5033
5034 DoXform = true;
5035 InvCC = true;
5036 }
5037
5038 if (DoXform) {
5039 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
5040 if (isSlctCC)
5041 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
5042 Slct.getOperand(0), Slct.getOperand(1), CC);
5043 SDValue CCOp = Slct.getOperand(0);
5044 if (InvCC)
5045 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
5046 CCOp.getOperand(0), CCOp.getOperand(1), CC);
5047 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
5048 CCOp, OtherOp, Result);
5049 }
5050 return SDValue();
5051}
5052
Bob Wilson3d5792a2010-07-29 20:34:14 +00005053/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
5054/// operands N0 and N1. This is a helper for PerformADDCombine that is
5055/// called with the default operands, and if that fails, with commuted
5056/// operands.
5057static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
5058 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00005059 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
5060 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
5061 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
5062 if (Result.getNode()) return Result;
5063 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00005064 return SDValue();
5065}
5066
Bob Wilson3d5792a2010-07-29 20:34:14 +00005067/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
5068///
5069static SDValue PerformADDCombine(SDNode *N,
5070 TargetLowering::DAGCombinerInfo &DCI) {
5071 SDValue N0 = N->getOperand(0);
5072 SDValue N1 = N->getOperand(1);
5073
5074 // First try with the default operand order.
5075 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
5076 if (Result.getNode())
5077 return Result;
5078
5079 // If that didn't work, try again with the operands commuted.
5080 return PerformADDCombineWithOperands(N, N1, N0, DCI);
5081}
5082
Chris Lattnerd1980a52009-03-12 06:52:53 +00005083/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00005084///
Chris Lattnerd1980a52009-03-12 06:52:53 +00005085static SDValue PerformSUBCombine(SDNode *N,
5086 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00005087 SDValue N0 = N->getOperand(0);
5088 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00005089
Chris Lattnerd1980a52009-03-12 06:52:53 +00005090 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
5091 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
5092 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
5093 if (Result.getNode()) return Result;
5094 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00005095
Chris Lattnerd1980a52009-03-12 06:52:53 +00005096 return SDValue();
5097}
5098
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005099static SDValue PerformMULCombine(SDNode *N,
5100 TargetLowering::DAGCombinerInfo &DCI,
5101 const ARMSubtarget *Subtarget) {
5102 SelectionDAG &DAG = DCI.DAG;
5103
5104 if (Subtarget->isThumb1Only())
5105 return SDValue();
5106
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005107 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
5108 return SDValue();
5109
5110 EVT VT = N->getValueType(0);
5111 if (VT != MVT::i32)
5112 return SDValue();
5113
5114 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
5115 if (!C)
5116 return SDValue();
5117
5118 uint64_t MulAmt = C->getZExtValue();
5119 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
5120 ShiftAmt = ShiftAmt & (32 - 1);
5121 SDValue V = N->getOperand(0);
5122 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005123
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005124 SDValue Res;
5125 MulAmt >>= ShiftAmt;
5126 if (isPowerOf2_32(MulAmt - 1)) {
5127 // (mul x, 2^N + 1) => (add (shl x, N), x)
5128 Res = DAG.getNode(ISD::ADD, DL, VT,
5129 V, DAG.getNode(ISD::SHL, DL, VT,
5130 V, DAG.getConstant(Log2_32(MulAmt-1),
5131 MVT::i32)));
5132 } else if (isPowerOf2_32(MulAmt + 1)) {
5133 // (mul x, 2^N - 1) => (sub (shl x, N), x)
5134 Res = DAG.getNode(ISD::SUB, DL, VT,
5135 DAG.getNode(ISD::SHL, DL, VT,
5136 V, DAG.getConstant(Log2_32(MulAmt+1),
5137 MVT::i32)),
5138 V);
5139 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005140 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005141
5142 if (ShiftAmt != 0)
5143 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
5144 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005145
5146 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005147 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005148 return SDValue();
5149}
5150
Owen Anderson080c0922010-11-05 19:27:46 +00005151static SDValue PerformANDCombine(SDNode *N,
5152 TargetLowering::DAGCombinerInfo &DCI) {
5153 // Attempt to use immediate-form VBIC
5154 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
5155 DebugLoc dl = N->getDebugLoc();
5156 EVT VT = N->getValueType(0);
5157 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005158
Owen Anderson080c0922010-11-05 19:27:46 +00005159 APInt SplatBits, SplatUndef;
5160 unsigned SplatBitSize;
5161 bool HasAnyUndefs;
5162 if (BVN &&
5163 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
5164 if (SplatBitSize <= 64) {
5165 EVT VbicVT;
5166 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
5167 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005168 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00005169 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00005170 if (Val.getNode()) {
5171 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005172 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00005173 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005174 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00005175 }
5176 }
5177 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005178
Owen Anderson080c0922010-11-05 19:27:46 +00005179 return SDValue();
5180}
5181
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005182/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
5183static SDValue PerformORCombine(SDNode *N,
5184 TargetLowering::DAGCombinerInfo &DCI,
5185 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00005186 // Attempt to use immediate-form VORR
5187 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
5188 DebugLoc dl = N->getDebugLoc();
5189 EVT VT = N->getValueType(0);
5190 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005191
Owen Anderson60f48702010-11-03 23:15:26 +00005192 APInt SplatBits, SplatUndef;
5193 unsigned SplatBitSize;
5194 bool HasAnyUndefs;
5195 if (BVN && Subtarget->hasNEON() &&
5196 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
5197 if (SplatBitSize <= 64) {
5198 EVT VorrVT;
5199 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
5200 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00005201 DAG, VorrVT, VT.is128BitVector(),
5202 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00005203 if (Val.getNode()) {
5204 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005205 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00005206 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005207 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00005208 }
5209 }
5210 }
5211
Jim Grosbach54238562010-07-17 03:30:54 +00005212 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
5213 // reasonable.
5214
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005215 // BFI is only available on V6T2+
5216 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
5217 return SDValue();
5218
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005219 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00005220 DebugLoc DL = N->getDebugLoc();
5221 // 1) or (and A, mask), val => ARMbfi A, val, mask
5222 // iff (val & mask) == val
5223 //
5224 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
5225 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
5226 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
5227 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
5228 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
5229 // (i.e., copy a bitfield value into another bitfield of the same width)
5230 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005231 return SDValue();
5232
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005233 if (VT != MVT::i32)
5234 return SDValue();
5235
Evan Cheng30fb13f2010-12-13 20:32:54 +00005236 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00005237
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005238 // The value and the mask need to be constants so we can verify this is
5239 // actually a bitfield set. If the mask is 0xffff, we can do better
5240 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00005241 SDValue MaskOp = N0.getOperand(1);
5242 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
5243 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005244 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00005245 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005246 if (Mask == 0xffff)
5247 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005248 SDValue Res;
5249 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00005250 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
5251 if (N1C) {
5252 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00005253 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00005254 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005255
Evan Chenga9688c42010-12-11 04:11:38 +00005256 if (ARM::isBitFieldInvertedMask(Mask)) {
5257 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005258
Evan Cheng30fb13f2010-12-13 20:32:54 +00005259 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00005260 DAG.getConstant(Val, MVT::i32),
5261 DAG.getConstant(Mask, MVT::i32));
5262
5263 // Do not add new nodes to DAG combiner worklist.
5264 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005265 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00005266 }
Jim Grosbach54238562010-07-17 03:30:54 +00005267 } else if (N1.getOpcode() == ISD::AND) {
5268 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00005269 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
5270 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00005271 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00005272 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005273
5274 if (ARM::isBitFieldInvertedMask(Mask) &&
5275 ARM::isBitFieldInvertedMask(~Mask2) &&
5276 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
5277 // The pack halfword instruction works better for masks that fit it,
5278 // so use that when it's available.
5279 if (Subtarget->hasT2ExtractPack() &&
5280 (Mask == 0xffff || Mask == 0xffff0000))
5281 return SDValue();
5282 // 2a
5283 unsigned lsb = CountTrailingZeros_32(Mask2);
5284 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
5285 DAG.getConstant(lsb, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00005286 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00005287 DAG.getConstant(Mask, MVT::i32));
5288 // Do not add new nodes to DAG combiner worklist.
5289 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005290 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005291 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
5292 ARM::isBitFieldInvertedMask(Mask2) &&
5293 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
5294 // The pack halfword instruction works better for masks that fit it,
5295 // so use that when it's available.
5296 if (Subtarget->hasT2ExtractPack() &&
5297 (Mask2 == 0xffff || Mask2 == 0xffff0000))
5298 return SDValue();
5299 // 2b
5300 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005301 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00005302 DAG.getConstant(lsb, MVT::i32));
5303 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
5304 DAG.getConstant(Mask2, MVT::i32));
5305 // Do not add new nodes to DAG combiner worklist.
5306 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005307 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005308 }
5309 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005310
Evan Cheng30fb13f2010-12-13 20:32:54 +00005311 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
5312 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
5313 ARM::isBitFieldInvertedMask(~Mask)) {
5314 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
5315 // where lsb(mask) == #shamt and masked bits of B are known zero.
5316 SDValue ShAmt = N00.getOperand(1);
5317 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
5318 unsigned LSB = CountTrailingZeros_32(Mask);
5319 if (ShAmtC != LSB)
5320 return SDValue();
5321
5322 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
5323 DAG.getConstant(~Mask, MVT::i32));
5324
5325 // Do not add new nodes to DAG combiner worklist.
5326 DCI.CombineTo(N, Res, false);
5327 }
5328
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005329 return SDValue();
5330}
5331
Evan Cheng0c1aec12010-12-14 03:22:07 +00005332/// PerformBFICombine - (bfi A, (and B, C1), C2) -> (bfi A, B, C2) iff
5333/// C1 & C2 == C1.
5334static SDValue PerformBFICombine(SDNode *N,
5335 TargetLowering::DAGCombinerInfo &DCI) {
5336 SDValue N1 = N->getOperand(1);
5337 if (N1.getOpcode() == ISD::AND) {
5338 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
5339 if (!N11C)
5340 return SDValue();
5341 unsigned Mask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
5342 unsigned Mask2 = N11C->getZExtValue();
5343 if ((Mask & Mask2) == Mask2)
5344 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
5345 N->getOperand(0), N1.getOperand(0),
5346 N->getOperand(2));
5347 }
5348 return SDValue();
5349}
5350
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005351/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
5352/// ARMISD::VMOVRRD.
5353static SDValue PerformVMOVRRDCombine(SDNode *N,
5354 TargetLowering::DAGCombinerInfo &DCI) {
5355 // vmovrrd(vmovdrr x, y) -> x,y
5356 SDValue InDouble = N->getOperand(0);
5357 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
5358 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
5359 return SDValue();
5360}
5361
5362/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
5363/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
5364static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
5365 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
5366 SDValue Op0 = N->getOperand(0);
5367 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005368 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005369 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005370 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005371 Op1 = Op1.getOperand(0);
5372 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
5373 Op0.getNode() == Op1.getNode() &&
5374 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005375 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005376 N->getValueType(0), Op0.getOperand(0));
5377 return SDValue();
5378}
5379
Bob Wilson31600902010-12-21 06:43:19 +00005380/// PerformSTORECombine - Target-specific dag combine xforms for
5381/// ISD::STORE.
5382static SDValue PerformSTORECombine(SDNode *N,
5383 TargetLowering::DAGCombinerInfo &DCI) {
5384 // Bitcast an i64 store extracted from a vector to f64.
5385 // Otherwise, the i64 value will be legalized to a pair of i32 values.
5386 StoreSDNode *St = cast<StoreSDNode>(N);
5387 SDValue StVal = St->getValue();
5388 if (!ISD::isNormalStore(St) || St->isVolatile() ||
5389 StVal.getValueType() != MVT::i64 ||
5390 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5391 return SDValue();
5392
5393 SelectionDAG &DAG = DCI.DAG;
5394 DebugLoc dl = StVal.getDebugLoc();
5395 SDValue IntVec = StVal.getOperand(0);
5396 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
5397 IntVec.getValueType().getVectorNumElements());
5398 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
5399 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5400 Vec, StVal.getOperand(1));
5401 dl = N->getDebugLoc();
5402 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
5403 // Make the DAGCombiner fold the bitcasts.
5404 DCI.AddToWorklist(Vec.getNode());
5405 DCI.AddToWorklist(ExtElt.getNode());
5406 DCI.AddToWorklist(V.getNode());
5407 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
5408 St->getPointerInfo(), St->isVolatile(),
5409 St->isNonTemporal(), St->getAlignment(),
5410 St->getTBAAInfo());
5411}
5412
5413/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
5414/// are normal, non-volatile loads. If so, it is profitable to bitcast an
5415/// i64 vector to have f64 elements, since the value can then be loaded
5416/// directly into a VFP register.
5417static bool hasNormalLoadOperand(SDNode *N) {
5418 unsigned NumElts = N->getValueType(0).getVectorNumElements();
5419 for (unsigned i = 0; i < NumElts; ++i) {
5420 SDNode *Elt = N->getOperand(i).getNode();
5421 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
5422 return true;
5423 }
5424 return false;
5425}
5426
Bob Wilson75f02882010-09-17 22:59:05 +00005427/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
5428/// ISD::BUILD_VECTOR.
Bob Wilson31600902010-12-21 06:43:19 +00005429static SDValue PerformBUILD_VECTORCombine(SDNode *N,
5430 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilson75f02882010-09-17 22:59:05 +00005431 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
5432 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
5433 // into a pair of GPRs, which is fine when the value is used as a scalar,
5434 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson31600902010-12-21 06:43:19 +00005435 SelectionDAG &DAG = DCI.DAG;
5436 if (N->getNumOperands() == 2) {
5437 SDValue RV = PerformVMOVDRRCombine(N, DAG);
5438 if (RV.getNode())
5439 return RV;
5440 }
Bob Wilson75f02882010-09-17 22:59:05 +00005441
Bob Wilson31600902010-12-21 06:43:19 +00005442 // Load i64 elements as f64 values so that type legalization does not split
5443 // them up into i32 values.
5444 EVT VT = N->getValueType(0);
5445 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
5446 return SDValue();
5447 DebugLoc dl = N->getDebugLoc();
5448 SmallVector<SDValue, 8> Ops;
5449 unsigned NumElts = VT.getVectorNumElements();
5450 for (unsigned i = 0; i < NumElts; ++i) {
5451 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
5452 Ops.push_back(V);
5453 // Make the DAGCombiner fold the bitcast.
5454 DCI.AddToWorklist(V.getNode());
5455 }
5456 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
5457 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
5458 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
5459}
5460
5461/// PerformInsertEltCombine - Target-specific dag combine xforms for
5462/// ISD::INSERT_VECTOR_ELT.
5463static SDValue PerformInsertEltCombine(SDNode *N,
5464 TargetLowering::DAGCombinerInfo &DCI) {
5465 // Bitcast an i64 load inserted into a vector to f64.
5466 // Otherwise, the i64 value will be legalized to a pair of i32 values.
5467 EVT VT = N->getValueType(0);
5468 SDNode *Elt = N->getOperand(1).getNode();
5469 if (VT.getVectorElementType() != MVT::i64 ||
5470 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
5471 return SDValue();
5472
5473 SelectionDAG &DAG = DCI.DAG;
5474 DebugLoc dl = N->getDebugLoc();
5475 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
5476 VT.getVectorNumElements());
5477 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
5478 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
5479 // Make the DAGCombiner fold the bitcasts.
5480 DCI.AddToWorklist(Vec.getNode());
5481 DCI.AddToWorklist(V.getNode());
5482 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
5483 Vec, V, N->getOperand(2));
5484 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilson75f02882010-09-17 22:59:05 +00005485}
5486
Bob Wilsonf20700c2010-10-27 20:38:28 +00005487/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
5488/// ISD::VECTOR_SHUFFLE.
5489static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
5490 // The LLVM shufflevector instruction does not require the shuffle mask
5491 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
5492 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
5493 // operands do not match the mask length, they are extended by concatenating
5494 // them with undef vectors. That is probably the right thing for other
5495 // targets, but for NEON it is better to concatenate two double-register
5496 // size vector operands into a single quad-register size vector. Do that
5497 // transformation here:
5498 // shuffle(concat(v1, undef), concat(v2, undef)) ->
5499 // shuffle(concat(v1, v2), undef)
5500 SDValue Op0 = N->getOperand(0);
5501 SDValue Op1 = N->getOperand(1);
5502 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
5503 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
5504 Op0.getNumOperands() != 2 ||
5505 Op1.getNumOperands() != 2)
5506 return SDValue();
5507 SDValue Concat0Op1 = Op0.getOperand(1);
5508 SDValue Concat1Op1 = Op1.getOperand(1);
5509 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
5510 Concat1Op1.getOpcode() != ISD::UNDEF)
5511 return SDValue();
5512 // Skip the transformation if any of the types are illegal.
5513 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5514 EVT VT = N->getValueType(0);
5515 if (!TLI.isTypeLegal(VT) ||
5516 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
5517 !TLI.isTypeLegal(Concat1Op1.getValueType()))
5518 return SDValue();
5519
5520 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
5521 Op0.getOperand(0), Op1.getOperand(0));
5522 // Translate the shuffle mask.
5523 SmallVector<int, 16> NewMask;
5524 unsigned NumElts = VT.getVectorNumElements();
5525 unsigned HalfElts = NumElts/2;
5526 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
5527 for (unsigned n = 0; n < NumElts; ++n) {
5528 int MaskElt = SVN->getMaskElt(n);
5529 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00005530 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00005531 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00005532 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00005533 NewElt = HalfElts + MaskElt - NumElts;
5534 NewMask.push_back(NewElt);
5535 }
5536 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
5537 DAG.getUNDEF(VT), NewMask.data());
5538}
5539
Bob Wilson1c3ef902011-02-07 17:43:21 +00005540/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
5541/// NEON load/store intrinsics to merge base address updates.
5542static SDValue CombineBaseUpdate(SDNode *N,
5543 TargetLowering::DAGCombinerInfo &DCI) {
5544 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
5545 return SDValue();
5546
5547 SelectionDAG &DAG = DCI.DAG;
5548 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
5549 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
5550 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
5551 SDValue Addr = N->getOperand(AddrOpIdx);
5552
5553 // Search for a use of the address operand that is an increment.
5554 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
5555 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
5556 SDNode *User = *UI;
5557 if (User->getOpcode() != ISD::ADD ||
5558 UI.getUse().getResNo() != Addr.getResNo())
5559 continue;
5560
5561 // Check that the add is independent of the load/store. Otherwise, folding
5562 // it would create a cycle.
5563 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
5564 continue;
5565
5566 // Find the new opcode for the updating load/store.
5567 bool isLoad = true;
5568 bool isLaneOp = false;
5569 unsigned NewOpc = 0;
5570 unsigned NumVecs = 0;
5571 if (isIntrinsic) {
5572 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
5573 switch (IntNo) {
5574 default: assert(0 && "unexpected intrinsic for Neon base update");
5575 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
5576 NumVecs = 1; break;
5577 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
5578 NumVecs = 2; break;
5579 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
5580 NumVecs = 3; break;
5581 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
5582 NumVecs = 4; break;
5583 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
5584 NumVecs = 2; isLaneOp = true; break;
5585 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
5586 NumVecs = 3; isLaneOp = true; break;
5587 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
5588 NumVecs = 4; isLaneOp = true; break;
5589 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
5590 NumVecs = 1; isLoad = false; break;
5591 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
5592 NumVecs = 2; isLoad = false; break;
5593 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
5594 NumVecs = 3; isLoad = false; break;
5595 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
5596 NumVecs = 4; isLoad = false; break;
5597 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
5598 NumVecs = 2; isLoad = false; isLaneOp = true; break;
5599 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
5600 NumVecs = 3; isLoad = false; isLaneOp = true; break;
5601 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
5602 NumVecs = 4; isLoad = false; isLaneOp = true; break;
5603 }
5604 } else {
5605 isLaneOp = true;
5606 switch (N->getOpcode()) {
5607 default: assert(0 && "unexpected opcode for Neon base update");
5608 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
5609 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
5610 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
5611 }
5612 }
5613
5614 // Find the size of memory referenced by the load/store.
5615 EVT VecTy;
5616 if (isLoad)
5617 VecTy = N->getValueType(0);
5618 else
5619 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
5620 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
5621 if (isLaneOp)
5622 NumBytes /= VecTy.getVectorNumElements();
5623
5624 // If the increment is a constant, it must match the memory ref size.
5625 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
5626 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
5627 uint64_t IncVal = CInc->getZExtValue();
5628 if (IncVal != NumBytes)
5629 continue;
5630 } else if (NumBytes >= 3 * 16) {
5631 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
5632 // separate instructions that make it harder to use a non-constant update.
5633 continue;
5634 }
5635
5636 // Create the new updating load/store node.
5637 EVT Tys[6];
5638 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
5639 unsigned n;
5640 for (n = 0; n < NumResultVecs; ++n)
5641 Tys[n] = VecTy;
5642 Tys[n++] = MVT::i32;
5643 Tys[n] = MVT::Other;
5644 SDVTList SDTys = DAG.getVTList(Tys, NumResultVecs+2);
5645 SmallVector<SDValue, 8> Ops;
5646 Ops.push_back(N->getOperand(0)); // incoming chain
5647 Ops.push_back(N->getOperand(AddrOpIdx));
5648 Ops.push_back(Inc);
5649 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
5650 Ops.push_back(N->getOperand(i));
5651 }
5652 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
5653 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, N->getDebugLoc(), SDTys,
5654 Ops.data(), Ops.size(),
5655 MemInt->getMemoryVT(),
5656 MemInt->getMemOperand());
5657
5658 // Update the uses.
5659 std::vector<SDValue> NewResults;
5660 for (unsigned i = 0; i < NumResultVecs; ++i) {
5661 NewResults.push_back(SDValue(UpdN.getNode(), i));
5662 }
5663 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
5664 DCI.CombineTo(N, NewResults);
5665 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
5666
5667 break;
5668 }
5669 return SDValue();
5670}
5671
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005672/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
5673/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
5674/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
5675/// return true.
5676static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
5677 SelectionDAG &DAG = DCI.DAG;
5678 EVT VT = N->getValueType(0);
5679 // vldN-dup instructions only support 64-bit vectors for N > 1.
5680 if (!VT.is64BitVector())
5681 return false;
5682
5683 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
5684 SDNode *VLD = N->getOperand(0).getNode();
5685 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
5686 return false;
5687 unsigned NumVecs = 0;
5688 unsigned NewOpc = 0;
5689 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
5690 if (IntNo == Intrinsic::arm_neon_vld2lane) {
5691 NumVecs = 2;
5692 NewOpc = ARMISD::VLD2DUP;
5693 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
5694 NumVecs = 3;
5695 NewOpc = ARMISD::VLD3DUP;
5696 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
5697 NumVecs = 4;
5698 NewOpc = ARMISD::VLD4DUP;
5699 } else {
5700 return false;
5701 }
5702
5703 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
5704 // numbers match the load.
5705 unsigned VLDLaneNo =
5706 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
5707 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
5708 UI != UE; ++UI) {
5709 // Ignore uses of the chain result.
5710 if (UI.getUse().getResNo() == NumVecs)
5711 continue;
5712 SDNode *User = *UI;
5713 if (User->getOpcode() != ARMISD::VDUPLANE ||
5714 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
5715 return false;
5716 }
5717
5718 // Create the vldN-dup node.
5719 EVT Tys[5];
5720 unsigned n;
5721 for (n = 0; n < NumVecs; ++n)
5722 Tys[n] = VT;
5723 Tys[n] = MVT::Other;
5724 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
5725 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
5726 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
5727 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
5728 Ops, 2, VLDMemInt->getMemoryVT(),
5729 VLDMemInt->getMemOperand());
5730
5731 // Update the uses.
5732 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
5733 UI != UE; ++UI) {
5734 unsigned ResNo = UI.getUse().getResNo();
5735 // Ignore uses of the chain result.
5736 if (ResNo == NumVecs)
5737 continue;
5738 SDNode *User = *UI;
5739 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
5740 }
5741
5742 // Now the vldN-lane intrinsic is dead except for its chain result.
5743 // Update uses of the chain.
5744 std::vector<SDValue> VLDDupResults;
5745 for (unsigned n = 0; n < NumVecs; ++n)
5746 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
5747 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
5748 DCI.CombineTo(VLD, VLDDupResults);
5749
5750 return true;
5751}
5752
Bob Wilson9e82bf12010-07-14 01:22:12 +00005753/// PerformVDUPLANECombine - Target-specific dag combine xforms for
5754/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005755static SDValue PerformVDUPLANECombine(SDNode *N,
5756 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00005757 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005758
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005759 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
5760 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
5761 if (CombineVLDDUP(N, DCI))
5762 return SDValue(N, 0);
5763
5764 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
5765 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005766 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00005767 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00005768 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00005769 return SDValue();
5770
5771 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
5772 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
5773 // The canonical VMOV for a zero vector uses a 32-bit element size.
5774 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
5775 unsigned EltBits;
5776 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
5777 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005778 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005779 if (EltSize > VT.getVectorElementType().getSizeInBits())
5780 return SDValue();
5781
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005782 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005783}
5784
Bob Wilson5bafff32009-06-22 23:27:02 +00005785/// getVShiftImm - Check if this is a valid build_vector for the immediate
5786/// operand of a vector shift operation, where all the elements of the
5787/// build_vector must have the same constant integer value.
5788static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
5789 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005790 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00005791 Op = Op.getOperand(0);
5792 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5793 APInt SplatBits, SplatUndef;
5794 unsigned SplatBitSize;
5795 bool HasAnyUndefs;
5796 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
5797 HasAnyUndefs, ElementBits) ||
5798 SplatBitSize > ElementBits)
5799 return false;
5800 Cnt = SplatBits.getSExtValue();
5801 return true;
5802}
5803
5804/// isVShiftLImm - Check if this is a valid build_vector for the immediate
5805/// operand of a vector shift left operation. That value must be in the range:
5806/// 0 <= Value < ElementBits for a left shift; or
5807/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005808static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00005809 assert(VT.isVector() && "vector shift count is not a vector type");
5810 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5811 if (! getVShiftImm(Op, ElementBits, Cnt))
5812 return false;
5813 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
5814}
5815
5816/// isVShiftRImm - Check if this is a valid build_vector for the immediate
5817/// operand of a vector shift right operation. For a shift opcode, the value
5818/// is positive, but for an intrinsic the value count must be negative. The
5819/// absolute value must be in the range:
5820/// 1 <= |Value| <= ElementBits for a right shift; or
5821/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005822static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00005823 int64_t &Cnt) {
5824 assert(VT.isVector() && "vector shift count is not a vector type");
5825 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5826 if (! getVShiftImm(Op, ElementBits, Cnt))
5827 return false;
5828 if (isIntrinsic)
5829 Cnt = -Cnt;
5830 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
5831}
5832
5833/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
5834static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
5835 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
5836 switch (IntNo) {
5837 default:
5838 // Don't do anything for most intrinsics.
5839 break;
5840
5841 // Vector shifts: check for immediate versions and lower them.
5842 // Note: This is done during DAG combining instead of DAG legalizing because
5843 // the build_vectors for 64-bit vector element shift counts are generally
5844 // not legal, and it is hard to see their values after they get legalized to
5845 // loads from a constant pool.
5846 case Intrinsic::arm_neon_vshifts:
5847 case Intrinsic::arm_neon_vshiftu:
5848 case Intrinsic::arm_neon_vshiftls:
5849 case Intrinsic::arm_neon_vshiftlu:
5850 case Intrinsic::arm_neon_vshiftn:
5851 case Intrinsic::arm_neon_vrshifts:
5852 case Intrinsic::arm_neon_vrshiftu:
5853 case Intrinsic::arm_neon_vrshiftn:
5854 case Intrinsic::arm_neon_vqshifts:
5855 case Intrinsic::arm_neon_vqshiftu:
5856 case Intrinsic::arm_neon_vqshiftsu:
5857 case Intrinsic::arm_neon_vqshiftns:
5858 case Intrinsic::arm_neon_vqshiftnu:
5859 case Intrinsic::arm_neon_vqshiftnsu:
5860 case Intrinsic::arm_neon_vqrshiftns:
5861 case Intrinsic::arm_neon_vqrshiftnu:
5862 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00005863 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005864 int64_t Cnt;
5865 unsigned VShiftOpc = 0;
5866
5867 switch (IntNo) {
5868 case Intrinsic::arm_neon_vshifts:
5869 case Intrinsic::arm_neon_vshiftu:
5870 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
5871 VShiftOpc = ARMISD::VSHL;
5872 break;
5873 }
5874 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
5875 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
5876 ARMISD::VSHRs : ARMISD::VSHRu);
5877 break;
5878 }
5879 return SDValue();
5880
5881 case Intrinsic::arm_neon_vshiftls:
5882 case Intrinsic::arm_neon_vshiftlu:
5883 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
5884 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005885 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005886
5887 case Intrinsic::arm_neon_vrshifts:
5888 case Intrinsic::arm_neon_vrshiftu:
5889 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
5890 break;
5891 return SDValue();
5892
5893 case Intrinsic::arm_neon_vqshifts:
5894 case Intrinsic::arm_neon_vqshiftu:
5895 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5896 break;
5897 return SDValue();
5898
5899 case Intrinsic::arm_neon_vqshiftsu:
5900 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5901 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005902 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005903
5904 case Intrinsic::arm_neon_vshiftn:
5905 case Intrinsic::arm_neon_vrshiftn:
5906 case Intrinsic::arm_neon_vqshiftns:
5907 case Intrinsic::arm_neon_vqshiftnu:
5908 case Intrinsic::arm_neon_vqshiftnsu:
5909 case Intrinsic::arm_neon_vqrshiftns:
5910 case Intrinsic::arm_neon_vqrshiftnu:
5911 case Intrinsic::arm_neon_vqrshiftnsu:
5912 // Narrowing shifts require an immediate right shift.
5913 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
5914 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00005915 llvm_unreachable("invalid shift count for narrowing vector shift "
5916 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005917
5918 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00005919 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00005920 }
5921
5922 switch (IntNo) {
5923 case Intrinsic::arm_neon_vshifts:
5924 case Intrinsic::arm_neon_vshiftu:
5925 // Opcode already set above.
5926 break;
5927 case Intrinsic::arm_neon_vshiftls:
5928 case Intrinsic::arm_neon_vshiftlu:
5929 if (Cnt == VT.getVectorElementType().getSizeInBits())
5930 VShiftOpc = ARMISD::VSHLLi;
5931 else
5932 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
5933 ARMISD::VSHLLs : ARMISD::VSHLLu);
5934 break;
5935 case Intrinsic::arm_neon_vshiftn:
5936 VShiftOpc = ARMISD::VSHRN; break;
5937 case Intrinsic::arm_neon_vrshifts:
5938 VShiftOpc = ARMISD::VRSHRs; break;
5939 case Intrinsic::arm_neon_vrshiftu:
5940 VShiftOpc = ARMISD::VRSHRu; break;
5941 case Intrinsic::arm_neon_vrshiftn:
5942 VShiftOpc = ARMISD::VRSHRN; break;
5943 case Intrinsic::arm_neon_vqshifts:
5944 VShiftOpc = ARMISD::VQSHLs; break;
5945 case Intrinsic::arm_neon_vqshiftu:
5946 VShiftOpc = ARMISD::VQSHLu; break;
5947 case Intrinsic::arm_neon_vqshiftsu:
5948 VShiftOpc = ARMISD::VQSHLsu; break;
5949 case Intrinsic::arm_neon_vqshiftns:
5950 VShiftOpc = ARMISD::VQSHRNs; break;
5951 case Intrinsic::arm_neon_vqshiftnu:
5952 VShiftOpc = ARMISD::VQSHRNu; break;
5953 case Intrinsic::arm_neon_vqshiftnsu:
5954 VShiftOpc = ARMISD::VQSHRNsu; break;
5955 case Intrinsic::arm_neon_vqrshiftns:
5956 VShiftOpc = ARMISD::VQRSHRNs; break;
5957 case Intrinsic::arm_neon_vqrshiftnu:
5958 VShiftOpc = ARMISD::VQRSHRNu; break;
5959 case Intrinsic::arm_neon_vqrshiftnsu:
5960 VShiftOpc = ARMISD::VQRSHRNsu; break;
5961 }
5962
5963 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005964 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005965 }
5966
5967 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00005968 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005969 int64_t Cnt;
5970 unsigned VShiftOpc = 0;
5971
5972 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
5973 VShiftOpc = ARMISD::VSLI;
5974 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
5975 VShiftOpc = ARMISD::VSRI;
5976 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005977 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005978 }
5979
5980 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
5981 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00005982 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005983 }
5984
5985 case Intrinsic::arm_neon_vqrshifts:
5986 case Intrinsic::arm_neon_vqrshiftu:
5987 // No immediate versions of these to check for.
5988 break;
5989 }
5990
5991 return SDValue();
5992}
5993
5994/// PerformShiftCombine - Checks for immediate versions of vector shifts and
5995/// lowers them. As with the vector shift intrinsics, this is done during DAG
5996/// combining instead of DAG legalizing because the build_vectors for 64-bit
5997/// vector element shift counts are generally not legal, and it is hard to see
5998/// their values after they get legalized to loads from a constant pool.
5999static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
6000 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00006001 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00006002
6003 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00006004 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6005 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00006006 return SDValue();
6007
6008 assert(ST->hasNEON() && "unexpected vector shift");
6009 int64_t Cnt;
6010
6011 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006012 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00006013
6014 case ISD::SHL:
6015 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
6016 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00006017 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00006018 break;
6019
6020 case ISD::SRA:
6021 case ISD::SRL:
6022 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
6023 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
6024 ARMISD::VSHRs : ARMISD::VSHRu);
6025 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00006026 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00006027 }
6028 }
6029 return SDValue();
6030}
6031
6032/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
6033/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
6034static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
6035 const ARMSubtarget *ST) {
6036 SDValue N0 = N->getOperand(0);
6037
6038 // Check for sign- and zero-extensions of vector extract operations of 8-
6039 // and 16-bit vector elements. NEON supports these directly. They are
6040 // handled during DAG combining because type legalization will promote them
6041 // to 32-bit types and it is messy to recognize the operations after that.
6042 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
6043 SDValue Vec = N0.getOperand(0);
6044 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006045 EVT VT = N->getValueType(0);
6046 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00006047 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6048
Owen Anderson825b72b2009-08-11 20:47:22 +00006049 if (VT == MVT::i32 &&
6050 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00006051 TLI.isTypeLegal(Vec.getValueType()) &&
6052 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00006053
6054 unsigned Opc = 0;
6055 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006056 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00006057 case ISD::SIGN_EXTEND:
6058 Opc = ARMISD::VGETLANEs;
6059 break;
6060 case ISD::ZERO_EXTEND:
6061 case ISD::ANY_EXTEND:
6062 Opc = ARMISD::VGETLANEu;
6063 break;
6064 }
6065 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
6066 }
6067 }
6068
6069 return SDValue();
6070}
6071
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006072/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
6073/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
6074static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
6075 const ARMSubtarget *ST) {
6076 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00006077 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006078 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
6079 // a NaN; only do the transformation when it matches that behavior.
6080
6081 // For now only do this when using NEON for FP operations; if using VFP, it
6082 // is not obvious that the benefit outweighs the cost of switching to the
6083 // NEON pipeline.
6084 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
6085 N->getValueType(0) != MVT::f32)
6086 return SDValue();
6087
6088 SDValue CondLHS = N->getOperand(0);
6089 SDValue CondRHS = N->getOperand(1);
6090 SDValue LHS = N->getOperand(2);
6091 SDValue RHS = N->getOperand(3);
6092 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
6093
6094 unsigned Opcode = 0;
6095 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00006096 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006097 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00006098 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006099 IsReversed = true ; // x CC y ? y : x
6100 } else {
6101 return SDValue();
6102 }
6103
Bob Wilsone742bb52010-02-24 22:15:53 +00006104 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006105 switch (CC) {
6106 default: break;
6107 case ISD::SETOLT:
6108 case ISD::SETOLE:
6109 case ISD::SETLT:
6110 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006111 case ISD::SETULT:
6112 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00006113 // If LHS is NaN, an ordered comparison will be false and the result will
6114 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
6115 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
6116 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
6117 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
6118 break;
6119 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
6120 // will return -0, so vmin can only be used for unsafe math or if one of
6121 // the operands is known to be nonzero.
6122 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
6123 !UnsafeFPMath &&
6124 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
6125 break;
6126 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006127 break;
6128
6129 case ISD::SETOGT:
6130 case ISD::SETOGE:
6131 case ISD::SETGT:
6132 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006133 case ISD::SETUGT:
6134 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00006135 // If LHS is NaN, an ordered comparison will be false and the result will
6136 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
6137 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
6138 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
6139 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
6140 break;
6141 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
6142 // will return +0, so vmax can only be used for unsafe math or if one of
6143 // the operands is known to be nonzero.
6144 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
6145 !UnsafeFPMath &&
6146 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
6147 break;
6148 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006149 break;
6150 }
6151
6152 if (!Opcode)
6153 return SDValue();
6154 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
6155}
6156
Dan Gohman475871a2008-07-27 21:46:04 +00006157SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00006158 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006159 switch (N->getOpcode()) {
6160 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006161 case ISD::ADD: return PerformADDCombine(N, DCI);
6162 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006163 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006164 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00006165 case ISD::AND: return PerformANDCombine(N, DCI);
Evan Cheng0c1aec12010-12-14 03:22:07 +00006166 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00006167 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006168 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson31600902010-12-21 06:43:19 +00006169 case ISD::STORE: return PerformSTORECombine(N, DCI);
6170 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
6171 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonf20700c2010-10-27 20:38:28 +00006172 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006173 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006174 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00006175 case ISD::SHL:
6176 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006177 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00006178 case ISD::SIGN_EXTEND:
6179 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006180 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
6181 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Bob Wilson1c3ef902011-02-07 17:43:21 +00006182 case ARMISD::VLD2DUP:
6183 case ARMISD::VLD3DUP:
6184 case ARMISD::VLD4DUP:
6185 return CombineBaseUpdate(N, DCI);
6186 case ISD::INTRINSIC_VOID:
6187 case ISD::INTRINSIC_W_CHAIN:
6188 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
6189 case Intrinsic::arm_neon_vld1:
6190 case Intrinsic::arm_neon_vld2:
6191 case Intrinsic::arm_neon_vld3:
6192 case Intrinsic::arm_neon_vld4:
6193 case Intrinsic::arm_neon_vld2lane:
6194 case Intrinsic::arm_neon_vld3lane:
6195 case Intrinsic::arm_neon_vld4lane:
6196 case Intrinsic::arm_neon_vst1:
6197 case Intrinsic::arm_neon_vst2:
6198 case Intrinsic::arm_neon_vst3:
6199 case Intrinsic::arm_neon_vst4:
6200 case Intrinsic::arm_neon_vst2lane:
6201 case Intrinsic::arm_neon_vst3lane:
6202 case Intrinsic::arm_neon_vst4lane:
6203 return CombineBaseUpdate(N, DCI);
6204 default: break;
6205 }
6206 break;
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006207 }
Dan Gohman475871a2008-07-27 21:46:04 +00006208 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006209}
6210
Evan Cheng31959b12011-02-02 01:06:55 +00006211bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
6212 EVT VT) const {
6213 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
6214}
6215
Bill Wendlingaf566342009-08-15 21:21:19 +00006216bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00006217 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00006218 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00006219
6220 switch (VT.getSimpleVT().SimpleTy) {
6221 default:
6222 return false;
6223 case MVT::i8:
6224 case MVT::i16:
6225 case MVT::i32:
6226 return true;
6227 // FIXME: VLD1 etc with standard alignment is legal.
6228 }
6229}
6230
Evan Chenge6c835f2009-08-14 20:09:37 +00006231static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
6232 if (V < 0)
6233 return false;
6234
6235 unsigned Scale = 1;
6236 switch (VT.getSimpleVT().SimpleTy) {
6237 default: return false;
6238 case MVT::i1:
6239 case MVT::i8:
6240 // Scale == 1;
6241 break;
6242 case MVT::i16:
6243 // Scale == 2;
6244 Scale = 2;
6245 break;
6246 case MVT::i32:
6247 // Scale == 4;
6248 Scale = 4;
6249 break;
6250 }
6251
6252 if ((V & (Scale - 1)) != 0)
6253 return false;
6254 V /= Scale;
6255 return V == (V & ((1LL << 5) - 1));
6256}
6257
6258static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
6259 const ARMSubtarget *Subtarget) {
6260 bool isNeg = false;
6261 if (V < 0) {
6262 isNeg = true;
6263 V = - V;
6264 }
6265
6266 switch (VT.getSimpleVT().SimpleTy) {
6267 default: return false;
6268 case MVT::i1:
6269 case MVT::i8:
6270 case MVT::i16:
6271 case MVT::i32:
6272 // + imm12 or - imm8
6273 if (isNeg)
6274 return V == (V & ((1LL << 8) - 1));
6275 return V == (V & ((1LL << 12) - 1));
6276 case MVT::f32:
6277 case MVT::f64:
6278 // Same as ARM mode. FIXME: NEON?
6279 if (!Subtarget->hasVFP2())
6280 return false;
6281 if ((V & 3) != 0)
6282 return false;
6283 V >>= 2;
6284 return V == (V & ((1LL << 8) - 1));
6285 }
6286}
6287
Evan Chengb01fad62007-03-12 23:30:29 +00006288/// isLegalAddressImmediate - Return true if the integer value can be used
6289/// as the offset of the target addressing mode for load / store of the
6290/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00006291static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00006292 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00006293 if (V == 0)
6294 return true;
6295
Evan Cheng65011532009-03-09 19:15:00 +00006296 if (!VT.isSimple())
6297 return false;
6298
Evan Chenge6c835f2009-08-14 20:09:37 +00006299 if (Subtarget->isThumb1Only())
6300 return isLegalT1AddressImmediate(V, VT);
6301 else if (Subtarget->isThumb2())
6302 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00006303
Evan Chenge6c835f2009-08-14 20:09:37 +00006304 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00006305 if (V < 0)
6306 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00006307 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00006308 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00006309 case MVT::i1:
6310 case MVT::i8:
6311 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00006312 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006313 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006314 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00006315 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006316 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006317 case MVT::f32:
6318 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00006319 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00006320 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00006321 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00006322 return false;
6323 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006324 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00006325 }
Evan Chenga8e29892007-01-19 07:51:42 +00006326}
6327
Evan Chenge6c835f2009-08-14 20:09:37 +00006328bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
6329 EVT VT) const {
6330 int Scale = AM.Scale;
6331 if (Scale < 0)
6332 return false;
6333
6334 switch (VT.getSimpleVT().SimpleTy) {
6335 default: return false;
6336 case MVT::i1:
6337 case MVT::i8:
6338 case MVT::i16:
6339 case MVT::i32:
6340 if (Scale == 1)
6341 return true;
6342 // r + r << imm
6343 Scale = Scale & ~1;
6344 return Scale == 2 || Scale == 4 || Scale == 8;
6345 case MVT::i64:
6346 // r + r
6347 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
6348 return true;
6349 return false;
6350 case MVT::isVoid:
6351 // Note, we allow "void" uses (basically, uses that aren't loads or
6352 // stores), because arm allows folding a scale into many arithmetic
6353 // operations. This should be made more precise and revisited later.
6354
6355 // Allow r << imm, but the imm has to be a multiple of two.
6356 if (Scale & 1) return false;
6357 return isPowerOf2_32(Scale);
6358 }
6359}
6360
Chris Lattner37caf8c2007-04-09 23:33:39 +00006361/// isLegalAddressingMode - Return true if the addressing mode represented
6362/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006363bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00006364 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006365 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00006366 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00006367 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006368
Chris Lattner37caf8c2007-04-09 23:33:39 +00006369 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006370 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006371 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006372
Chris Lattner37caf8c2007-04-09 23:33:39 +00006373 switch (AM.Scale) {
6374 case 0: // no scale reg, must be "r+i" or "r", or "i".
6375 break;
6376 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00006377 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00006378 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00006379 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00006380 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00006381 // ARM doesn't support any R+R*scale+imm addr modes.
6382 if (AM.BaseOffs)
6383 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006384
Bob Wilson2c7dab12009-04-08 17:55:28 +00006385 if (!VT.isSimple())
6386 return false;
6387
Evan Chenge6c835f2009-08-14 20:09:37 +00006388 if (Subtarget->isThumb2())
6389 return isLegalT2ScaledAddressingMode(AM, VT);
6390
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006391 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00006392 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00006393 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00006394 case MVT::i1:
6395 case MVT::i8:
6396 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006397 if (Scale < 0) Scale = -Scale;
6398 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006399 return true;
6400 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00006401 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006402 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00006403 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00006404 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006405 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006406 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00006407 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006408
Owen Anderson825b72b2009-08-11 20:47:22 +00006409 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00006410 // Note, we allow "void" uses (basically, uses that aren't loads or
6411 // stores), because arm allows folding a scale into many arithmetic
6412 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006413
Chris Lattner37caf8c2007-04-09 23:33:39 +00006414 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00006415 if (Scale & 1) return false;
6416 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00006417 }
6418 break;
Evan Chengb01fad62007-03-12 23:30:29 +00006419 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00006420 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00006421}
6422
Evan Cheng77e47512009-11-11 19:05:52 +00006423/// isLegalICmpImmediate - Return true if the specified immediate is legal
6424/// icmp immediate, that is the target has icmp instructions which can compare
6425/// a register against the immediate without having to materialize the
6426/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00006427bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00006428 if (!Subtarget->isThumb())
6429 return ARM_AM::getSOImmVal(Imm) != -1;
6430 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00006431 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00006432 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00006433}
6434
Owen Andersone50ed302009-08-10 22:56:29 +00006435static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00006436 bool isSEXTLoad, SDValue &Base,
6437 SDValue &Offset, bool &isInc,
6438 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00006439 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
6440 return false;
6441
Owen Anderson825b72b2009-08-11 20:47:22 +00006442 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00006443 // AddressingMode 3
6444 Base = Ptr->getOperand(0);
6445 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006446 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00006447 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006448 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00006449 isInc = false;
6450 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
6451 return true;
6452 }
6453 }
6454 isInc = (Ptr->getOpcode() == ISD::ADD);
6455 Offset = Ptr->getOperand(1);
6456 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00006457 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00006458 // AddressingMode 2
6459 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006460 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00006461 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006462 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00006463 isInc = false;
6464 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
6465 Base = Ptr->getOperand(0);
6466 return true;
6467 }
6468 }
6469
6470 if (Ptr->getOpcode() == ISD::ADD) {
6471 isInc = true;
6472 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
6473 if (ShOpcVal != ARM_AM::no_shift) {
6474 Base = Ptr->getOperand(1);
6475 Offset = Ptr->getOperand(0);
6476 } else {
6477 Base = Ptr->getOperand(0);
6478 Offset = Ptr->getOperand(1);
6479 }
6480 return true;
6481 }
6482
6483 isInc = (Ptr->getOpcode() == ISD::ADD);
6484 Base = Ptr->getOperand(0);
6485 Offset = Ptr->getOperand(1);
6486 return true;
6487 }
6488
Jim Grosbache5165492009-11-09 00:11:35 +00006489 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00006490 return false;
6491}
6492
Owen Andersone50ed302009-08-10 22:56:29 +00006493static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00006494 bool isSEXTLoad, SDValue &Base,
6495 SDValue &Offset, bool &isInc,
6496 SelectionDAG &DAG) {
6497 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
6498 return false;
6499
6500 Base = Ptr->getOperand(0);
6501 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
6502 int RHSC = (int)RHS->getZExtValue();
6503 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
6504 assert(Ptr->getOpcode() == ISD::ADD);
6505 isInc = false;
6506 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
6507 return true;
6508 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
6509 isInc = Ptr->getOpcode() == ISD::ADD;
6510 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
6511 return true;
6512 }
6513 }
6514
6515 return false;
6516}
6517
Evan Chenga8e29892007-01-19 07:51:42 +00006518/// getPreIndexedAddressParts - returns true by value, base pointer and
6519/// offset pointer and addressing mode by reference if the node's address
6520/// can be legally represented as pre-indexed load / store address.
6521bool
Dan Gohman475871a2008-07-27 21:46:04 +00006522ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
6523 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00006524 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00006525 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006526 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00006527 return false;
6528
Owen Andersone50ed302009-08-10 22:56:29 +00006529 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00006530 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00006531 bool isSEXTLoad = false;
6532 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
6533 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006534 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00006535 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
6536 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
6537 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006538 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00006539 } else
6540 return false;
6541
6542 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00006543 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00006544 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00006545 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
6546 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00006547 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00006548 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00006549 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00006550 if (!isLegal)
6551 return false;
6552
6553 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
6554 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00006555}
6556
6557/// getPostIndexedAddressParts - returns true by value, base pointer and
6558/// offset pointer and addressing mode by reference if this node can be
6559/// combined with a load / store to form a post-indexed load / store.
6560bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00006561 SDValue &Base,
6562 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00006563 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00006564 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006565 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00006566 return false;
6567
Owen Andersone50ed302009-08-10 22:56:29 +00006568 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00006569 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00006570 bool isSEXTLoad = false;
6571 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006572 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00006573 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00006574 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
6575 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006576 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00006577 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00006578 } else
6579 return false;
6580
6581 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00006582 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00006583 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00006584 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00006585 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00006586 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00006587 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
6588 isInc, DAG);
6589 if (!isLegal)
6590 return false;
6591
Evan Cheng28dad2a2010-05-18 21:31:17 +00006592 if (Ptr != Base) {
6593 // Swap base ptr and offset to catch more post-index load / store when
6594 // it's legal. In Thumb2 mode, offset must be an immediate.
6595 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
6596 !Subtarget->isThumb2())
6597 std::swap(Base, Offset);
6598
6599 // Post-indexed load / store update the base pointer.
6600 if (Ptr != Base)
6601 return false;
6602 }
6603
Evan Chenge88d5ce2009-07-02 07:28:31 +00006604 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
6605 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00006606}
6607
Dan Gohman475871a2008-07-27 21:46:04 +00006608void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00006609 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00006610 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006611 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006612 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00006613 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006614 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00006615 switch (Op.getOpcode()) {
6616 default: break;
6617 case ARMISD::CMOV: {
6618 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00006619 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00006620 if (KnownZero == 0 && KnownOne == 0) return;
6621
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006622 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00006623 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
6624 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00006625 KnownZero &= KnownZeroRHS;
6626 KnownOne &= KnownOneRHS;
6627 return;
6628 }
6629 }
6630}
6631
6632//===----------------------------------------------------------------------===//
6633// ARM Inline Assembly Support
6634//===----------------------------------------------------------------------===//
6635
Evan Cheng55d42002011-01-08 01:24:27 +00006636bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
6637 // Looking for "rev" which is V6+.
6638 if (!Subtarget->hasV6Ops())
6639 return false;
6640
6641 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
6642 std::string AsmStr = IA->getAsmString();
6643 SmallVector<StringRef, 4> AsmPieces;
6644 SplitString(AsmStr, AsmPieces, ";\n");
6645
6646 switch (AsmPieces.size()) {
6647 default: return false;
6648 case 1:
6649 AsmStr = AsmPieces[0];
6650 AsmPieces.clear();
6651 SplitString(AsmStr, AsmPieces, " \t,");
6652
6653 // rev $0, $1
6654 if (AsmPieces.size() == 3 &&
6655 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
6656 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
6657 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
6658 if (Ty && Ty->getBitWidth() == 32)
6659 return IntrinsicLowering::LowerToByteSwap(CI);
6660 }
6661 break;
6662 }
6663
6664 return false;
6665}
6666
Evan Chenga8e29892007-01-19 07:51:42 +00006667/// getConstraintType - Given a constraint letter, return the type of
6668/// constraint it is for this target.
6669ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006670ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
6671 if (Constraint.size() == 1) {
6672 switch (Constraint[0]) {
6673 default: break;
6674 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006675 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00006676 }
Evan Chenga8e29892007-01-19 07:51:42 +00006677 }
Chris Lattner4234f572007-03-25 02:14:49 +00006678 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00006679}
6680
John Thompson44ab89e2010-10-29 17:29:13 +00006681/// Examine constraint type and operand type and determine a weight value.
6682/// This object must already have been set up with the operand type
6683/// and the current alternative constraint selected.
6684TargetLowering::ConstraintWeight
6685ARMTargetLowering::getSingleConstraintMatchWeight(
6686 AsmOperandInfo &info, const char *constraint) const {
6687 ConstraintWeight weight = CW_Invalid;
6688 Value *CallOperandVal = info.CallOperandVal;
6689 // If we don't have a value, we can't do a match,
6690 // but allow it at the lowest weight.
6691 if (CallOperandVal == NULL)
6692 return CW_Default;
6693 const Type *type = CallOperandVal->getType();
6694 // Look at the constraint type.
6695 switch (*constraint) {
6696 default:
6697 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6698 break;
6699 case 'l':
6700 if (type->isIntegerTy()) {
6701 if (Subtarget->isThumb())
6702 weight = CW_SpecificReg;
6703 else
6704 weight = CW_Register;
6705 }
6706 break;
6707 case 'w':
6708 if (type->isFloatingPointTy())
6709 weight = CW_Register;
6710 break;
6711 }
6712 return weight;
6713}
6714
Bob Wilson2dc4f542009-03-20 22:42:55 +00006715std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00006716ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006717 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006718 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00006719 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00006720 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006721 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00006722 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00006723 return std::make_pair(0U, ARM::tGPRRegisterClass);
6724 else
6725 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006726 case 'r':
6727 return std::make_pair(0U, ARM::GPRRegisterClass);
6728 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00006729 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006730 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00006731 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006732 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00006733 if (VT.getSizeInBits() == 128)
6734 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006735 break;
Evan Chenga8e29892007-01-19 07:51:42 +00006736 }
6737 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00006738 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00006739 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00006740
Evan Chenga8e29892007-01-19 07:51:42 +00006741 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
6742}
6743
6744std::vector<unsigned> ARMTargetLowering::
6745getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006746 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006747 if (Constraint.size() != 1)
6748 return std::vector<unsigned>();
6749
6750 switch (Constraint[0]) { // GCC ARM Constraint Letters
6751 default: break;
6752 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00006753 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
6754 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
6755 0);
Evan Chenga8e29892007-01-19 07:51:42 +00006756 case 'r':
6757 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
6758 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
6759 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
6760 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006761 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00006762 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006763 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
6764 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
6765 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
6766 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
6767 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
6768 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
6769 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
6770 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00006771 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006772 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
6773 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
6774 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
6775 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00006776 if (VT.getSizeInBits() == 128)
6777 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
6778 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006779 break;
Evan Chenga8e29892007-01-19 07:51:42 +00006780 }
6781
6782 return std::vector<unsigned>();
6783}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006784
6785/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
6786/// vector. If it is invalid, don't add anything to Ops.
6787void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
6788 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006789 std::vector<SDValue>&Ops,
6790 SelectionDAG &DAG) const {
6791 SDValue Result(0, 0);
6792
6793 switch (Constraint) {
6794 default: break;
6795 case 'I': case 'J': case 'K': case 'L':
6796 case 'M': case 'N': case 'O':
6797 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
6798 if (!C)
6799 return;
6800
6801 int64_t CVal64 = C->getSExtValue();
6802 int CVal = (int) CVal64;
6803 // None of these constraints allow values larger than 32 bits. Check
6804 // that the value fits in an int.
6805 if (CVal != CVal64)
6806 return;
6807
6808 switch (Constraint) {
6809 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006810 if (Subtarget->isThumb1Only()) {
6811 // This must be a constant between 0 and 255, for ADD
6812 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006813 if (CVal >= 0 && CVal <= 255)
6814 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006815 } else if (Subtarget->isThumb2()) {
6816 // A constant that can be used as an immediate value in a
6817 // data-processing instruction.
6818 if (ARM_AM::getT2SOImmVal(CVal) != -1)
6819 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006820 } else {
6821 // A constant that can be used as an immediate value in a
6822 // data-processing instruction.
6823 if (ARM_AM::getSOImmVal(CVal) != -1)
6824 break;
6825 }
6826 return;
6827
6828 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006829 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006830 // This must be a constant between -255 and -1, for negated ADD
6831 // immediates. This can be used in GCC with an "n" modifier that
6832 // prints the negated value, for use with SUB instructions. It is
6833 // not useful otherwise but is implemented for compatibility.
6834 if (CVal >= -255 && CVal <= -1)
6835 break;
6836 } else {
6837 // This must be a constant between -4095 and 4095. It is not clear
6838 // what this constraint is intended for. Implemented for
6839 // compatibility with GCC.
6840 if (CVal >= -4095 && CVal <= 4095)
6841 break;
6842 }
6843 return;
6844
6845 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006846 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006847 // A 32-bit value where only one byte has a nonzero value. Exclude
6848 // zero to match GCC. This constraint is used by GCC internally for
6849 // constants that can be loaded with a move/shift combination.
6850 // It is not useful otherwise but is implemented for compatibility.
6851 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
6852 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006853 } else if (Subtarget->isThumb2()) {
6854 // A constant whose bitwise inverse can be used as an immediate
6855 // value in a data-processing instruction. This can be used in GCC
6856 // with a "B" modifier that prints the inverted value, for use with
6857 // BIC and MVN instructions. It is not useful otherwise but is
6858 // implemented for compatibility.
6859 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
6860 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006861 } else {
6862 // A constant whose bitwise inverse can be used as an immediate
6863 // value in a data-processing instruction. This can be used in GCC
6864 // with a "B" modifier that prints the inverted value, for use with
6865 // BIC and MVN instructions. It is not useful otherwise but is
6866 // implemented for compatibility.
6867 if (ARM_AM::getSOImmVal(~CVal) != -1)
6868 break;
6869 }
6870 return;
6871
6872 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006873 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006874 // This must be a constant between -7 and 7,
6875 // for 3-operand ADD/SUB immediate instructions.
6876 if (CVal >= -7 && CVal < 7)
6877 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006878 } else if (Subtarget->isThumb2()) {
6879 // A constant whose negation can be used as an immediate value in a
6880 // data-processing instruction. This can be used in GCC with an "n"
6881 // modifier that prints the negated value, for use with SUB
6882 // instructions. It is not useful otherwise but is implemented for
6883 // compatibility.
6884 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
6885 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006886 } else {
6887 // A constant whose negation can be used as an immediate value in a
6888 // data-processing instruction. This can be used in GCC with an "n"
6889 // modifier that prints the negated value, for use with SUB
6890 // instructions. It is not useful otherwise but is implemented for
6891 // compatibility.
6892 if (ARM_AM::getSOImmVal(-CVal) != -1)
6893 break;
6894 }
6895 return;
6896
6897 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006898 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006899 // This must be a multiple of 4 between 0 and 1020, for
6900 // ADD sp + immediate.
6901 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
6902 break;
6903 } else {
6904 // A power of two or a constant between 0 and 32. This is used in
6905 // GCC for the shift amount on shifted register operands, but it is
6906 // useful in general for any shift amounts.
6907 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
6908 break;
6909 }
6910 return;
6911
6912 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006913 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006914 // This must be a constant between 0 and 31, for shift amounts.
6915 if (CVal >= 0 && CVal <= 31)
6916 break;
6917 }
6918 return;
6919
6920 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006921 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006922 // This must be a multiple of 4 between -508 and 508, for
6923 // ADD/SUB sp = sp + immediate.
6924 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
6925 break;
6926 }
6927 return;
6928 }
6929 Result = DAG.getTargetConstant(CVal, Op.getValueType());
6930 break;
6931 }
6932
6933 if (Result.getNode()) {
6934 Ops.push_back(Result);
6935 return;
6936 }
Dale Johannesen1784d162010-06-25 21:55:36 +00006937 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006938}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00006939
6940bool
6941ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6942 // The ARM target isn't yet aware of offsets.
6943 return false;
6944}
Evan Cheng39382422009-10-28 01:44:26 +00006945
6946int ARM::getVFPf32Imm(const APFloat &FPImm) {
6947 APInt Imm = FPImm.bitcastToAPInt();
6948 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
6949 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
6950 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
6951
6952 // We can handle 4 bits of mantissa.
6953 // mantissa = (16+UInt(e:f:g:h))/16.
6954 if (Mantissa & 0x7ffff)
6955 return -1;
6956 Mantissa >>= 19;
6957 if ((Mantissa & 0xf) != Mantissa)
6958 return -1;
6959
6960 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
6961 if (Exp < -3 || Exp > 4)
6962 return -1;
6963 Exp = ((Exp+3) & 0x7) ^ 4;
6964
6965 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
6966}
6967
6968int ARM::getVFPf64Imm(const APFloat &FPImm) {
6969 APInt Imm = FPImm.bitcastToAPInt();
6970 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
6971 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
6972 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
6973
6974 // We can handle 4 bits of mantissa.
6975 // mantissa = (16+UInt(e:f:g:h))/16.
6976 if (Mantissa & 0xffffffffffffLL)
6977 return -1;
6978 Mantissa >>= 48;
6979 if ((Mantissa & 0xf) != Mantissa)
6980 return -1;
6981
6982 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
6983 if (Exp < -3 || Exp > 4)
6984 return -1;
6985 Exp = ((Exp+3) & 0x7) ^ 4;
6986
6987 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
6988}
6989
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006990bool ARM::isBitFieldInvertedMask(unsigned v) {
6991 if (v == 0xffffffff)
6992 return 0;
6993 // there can be 1's on either or both "outsides", all the "inside"
6994 // bits must be 0's
6995 unsigned int lsb = 0, msb = 31;
6996 while (v & (1 << msb)) --msb;
6997 while (v & (1 << lsb)) ++lsb;
6998 for (unsigned int i = lsb; i <= msb; ++i) {
6999 if (v & (1 << i))
7000 return 0;
7001 }
7002 return 1;
7003}
7004
Evan Cheng39382422009-10-28 01:44:26 +00007005/// isFPImmLegal - Returns true if the target can instruction select the
7006/// specified FP immediate natively. If false, the legalizer will
7007/// materialize the FP immediate as a load from a constant pool.
7008bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
7009 if (!Subtarget->hasVFP3())
7010 return false;
7011 if (VT == MVT::f32)
7012 return ARM::getVFPf32Imm(Imm) != -1;
7013 if (VT == MVT::f64)
7014 return ARM::getVFPf64Imm(Imm) != -1;
7015 return false;
7016}
Bob Wilson65ffec42010-09-21 17:56:22 +00007017
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007018/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00007019/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
7020/// specified in the intrinsic calls.
7021bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
7022 const CallInst &I,
7023 unsigned Intrinsic) const {
7024 switch (Intrinsic) {
7025 case Intrinsic::arm_neon_vld1:
7026 case Intrinsic::arm_neon_vld2:
7027 case Intrinsic::arm_neon_vld3:
7028 case Intrinsic::arm_neon_vld4:
7029 case Intrinsic::arm_neon_vld2lane:
7030 case Intrinsic::arm_neon_vld3lane:
7031 case Intrinsic::arm_neon_vld4lane: {
7032 Info.opc = ISD::INTRINSIC_W_CHAIN;
7033 // Conservatively set memVT to the entire set of vectors loaded.
7034 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
7035 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
7036 Info.ptrVal = I.getArgOperand(0);
7037 Info.offset = 0;
7038 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
7039 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
7040 Info.vol = false; // volatile loads with NEON intrinsics not supported
7041 Info.readMem = true;
7042 Info.writeMem = false;
7043 return true;
7044 }
7045 case Intrinsic::arm_neon_vst1:
7046 case Intrinsic::arm_neon_vst2:
7047 case Intrinsic::arm_neon_vst3:
7048 case Intrinsic::arm_neon_vst4:
7049 case Intrinsic::arm_neon_vst2lane:
7050 case Intrinsic::arm_neon_vst3lane:
7051 case Intrinsic::arm_neon_vst4lane: {
7052 Info.opc = ISD::INTRINSIC_VOID;
7053 // Conservatively set memVT to the entire set of vectors stored.
7054 unsigned NumElts = 0;
7055 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
7056 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
7057 if (!ArgTy->isVectorTy())
7058 break;
7059 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
7060 }
7061 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
7062 Info.ptrVal = I.getArgOperand(0);
7063 Info.offset = 0;
7064 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
7065 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
7066 Info.vol = false; // volatile stores with NEON intrinsics not supported
7067 Info.readMem = false;
7068 Info.writeMem = true;
7069 return true;
7070 }
7071 default:
7072 break;
7073 }
7074
7075 return false;
7076}