blob: 665c8233168f8b460893aa78c0ef826114b0964c [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng55d42002011-01-08 01:24:27 +000036#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/MachineBasicBlock.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineFunction.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000041#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000042#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000044#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000045#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng55d42002011-01-08 01:24:27 +000047#include "llvm/ADT/StringExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000048#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000049#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000050#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000051#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000052#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000053#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000054using namespace llvm;
55
Dale Johannesen51e28e62010-06-03 21:09:53 +000056STATISTIC(NumTailCalls, "Number of tail calls");
Evan Chengfc8475b2011-01-19 02:16:49 +000057STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Dale Johannesen51e28e62010-06-03 21:09:53 +000058
Bob Wilson703af3a2010-08-13 22:43:33 +000059// This option should go away when tail calls fully work.
60static cl::opt<bool>
61EnableARMTailCalls("arm-tail-calls", cl::Hidden,
62 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
63 cl::init(false));
64
Eric Christopher836c6242010-12-15 23:47:29 +000065cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000066EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000067 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000068 cl::init(false));
69
Evan Cheng46df4eb2010-06-16 07:35:02 +000070static cl::opt<bool>
71ARMInterworking("arm-interworking", cl::Hidden,
72 cl::desc("Enable / disable ARM interworking (for debugging only)"),
73 cl::init(true));
74
Owen Andersone50ed302009-08-10 22:56:29 +000075void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
76 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000077 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000078 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000079 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
80 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000081
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000083 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000084 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000085 }
86
Owen Andersone50ed302009-08-10 22:56:29 +000087 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000088 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000089 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +000090 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000091 if (ElemTy != MVT::i32) {
92 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
93 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
94 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
95 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
96 }
Owen Anderson70671842009-08-10 20:18:46 +000097 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
98 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +000099 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Bob Wilson5e8b8332011-01-07 04:59:04 +0000100 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Legal);
Bob Wilsond0910c42010-04-06 22:02:24 +0000101 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
102 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000103 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000104 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
105 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
106 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000107 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
108 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000109 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
110 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
111 setTruncStoreAction(VT.getSimpleVT(),
112 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000113 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000114 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000115
116 // Promote all bit-wise operations.
117 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000119 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
120 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000121 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000122 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000123 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000124 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000125 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000126 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000127 }
Bob Wilson16330762009-09-16 00:17:28 +0000128
129 // Neon does not support vector divide/remainder operations.
130 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
131 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
133 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
134 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
135 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000136}
137
Owen Andersone50ed302009-08-10 22:56:29 +0000138void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000139 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000141}
142
Owen Andersone50ed302009-08-10 22:56:29 +0000143void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000144 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000146}
147
Chris Lattnerf0144122009-07-28 03:13:23 +0000148static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
149 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000150 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000151
Chris Lattner80ec2792009-08-02 00:34:36 +0000152 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000153}
154
Evan Chenga8e29892007-01-19 07:51:42 +0000155ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000156 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000157 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000158 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000159 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000160
Evan Chengb1df8f22007-04-27 08:15:43 +0000161 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000162 // Uses VFP for Thumb libfuncs if available.
163 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
164 // Single-precision floating-point arithmetic.
165 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
166 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
167 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
168 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 // Double-precision floating-point arithmetic.
171 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
172 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
173 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
174 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000175
Evan Chengb1df8f22007-04-27 08:15:43 +0000176 // Single-precision comparisons.
177 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
178 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
179 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
180 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
181 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
182 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
183 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
184 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000185
Evan Chengb1df8f22007-04-27 08:15:43 +0000186 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000194
Evan Chengb1df8f22007-04-27 08:15:43 +0000195 // Double-precision comparisons.
196 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
197 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
198 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
199 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
200 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
201 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
202 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
203 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000204
Evan Chengb1df8f22007-04-27 08:15:43 +0000205 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 // Floating-point to integer conversions.
215 // i64 conversions are done via library routines even when generating VFP
216 // instructions, so use the same ones.
217 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
218 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
219 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
220 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000221
Evan Chengb1df8f22007-04-27 08:15:43 +0000222 // Conversions between floating types.
223 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
224 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
225
226 // Integer to floating-point conversions.
227 // i64 conversions are done via library routines even when generating VFP
228 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000229 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
230 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000231 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
232 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
233 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
234 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
235 }
Evan Chenga8e29892007-01-19 07:51:42 +0000236 }
237
Bob Wilson2f954612009-05-22 17:38:41 +0000238 // These libcalls are not available in 32-bit.
239 setLibcallName(RTLIB::SHL_I128, 0);
240 setLibcallName(RTLIB::SRL_I128, 0);
241 setLibcallName(RTLIB::SRA_I128, 0);
242
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000243 if (Subtarget->isAAPCS_ABI()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000244 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000245 // RTABI chapter 4.1.2, Table 2
246 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
247 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
248 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
249 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
250 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
251 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
252 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
253 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
254
255 // Double-precision floating-point comparison helper functions
256 // RTABI chapter 4.1.2, Table 3
257 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
258 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
259 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
260 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
261 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
262 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
263 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
264 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
265 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
266 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
267 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
268 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
269 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
270 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
271 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
272 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
273 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
278 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
279 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
280 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
281
282 // Single-precision floating-point arithmetic helper functions
283 // RTABI chapter 4.1.2, Table 4
284 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
285 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
286 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
287 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
288 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
289 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
290 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
291 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
292
293 // Single-precision floating-point comparison helper functions
294 // RTABI chapter 4.1.2, Table 5
295 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
296 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
297 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
298 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
299 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
300 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
301 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
302 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
303 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
304 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
305 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
306 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
307 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
308 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
309 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
310 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
311 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
316 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
317 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
318 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
319
320 // Floating-point to integer conversions.
321 // RTABI chapter 4.1.2, Table 6
322 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
323 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
324 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
325 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
326 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
327 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
328 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
329 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
330 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
335 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
336 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
337 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
338
339 // Conversions between floating types.
340 // RTABI chapter 4.1.2, Table 7
341 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
342 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
343 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000344 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000345
346 // Integer to floating-point conversions.
347 // RTABI chapter 4.1.2, Table 8
348 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
349 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
350 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
351 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
352 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
353 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
354 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
355 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
356 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
361 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
362 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
363 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
364
365 // Long long helper functions
366 // RTABI chapter 4.2, Table 9
367 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
368 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
369 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
370 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
371 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
372 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
373 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
376 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
377 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
378 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
379
380 // Integer division functions
381 // RTABI chapter 4.3.1
382 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
383 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
384 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
385 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
386 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
387 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
388 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
391 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
392 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000393 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000394 }
395
David Goodwinf1daf7d2009-07-08 23:10:31 +0000396 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000398 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000400 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000402 if (!Subtarget->isFPOnlySP())
403 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000406 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000407
408 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 addDRTypeForNEON(MVT::v2f32);
410 addDRTypeForNEON(MVT::v8i8);
411 addDRTypeForNEON(MVT::v4i16);
412 addDRTypeForNEON(MVT::v2i32);
413 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000414
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 addQRTypeForNEON(MVT::v4f32);
416 addQRTypeForNEON(MVT::v2f64);
417 addQRTypeForNEON(MVT::v16i8);
418 addQRTypeForNEON(MVT::v8i16);
419 addQRTypeForNEON(MVT::v4i32);
420 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000421
Bob Wilson74dc72e2009-09-15 23:55:57 +0000422 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
423 // neither Neon nor VFP support any arithmetic operations on it.
424 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
425 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
426 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
427 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
428 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
429 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
430 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
431 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
432 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
433 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
434 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
435 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
436 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
437 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
438 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
439 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
440 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
441 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
442 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
443 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
444 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
445 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
446 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
447 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
448
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000449 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
450
Bob Wilson642b3292009-09-16 00:32:15 +0000451 // Neon does not support some operations on v1i64 and v2i64 types.
452 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000453 // Custom handling for some quad-vector types to detect VMULL.
454 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
455 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
456 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begeman7973f352011-02-11 20:53:29 +0000457 // Custom handling for some vector types to avoid expensive expansions
458 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
459 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
460 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
461 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000462 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
463 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
464
Bob Wilson1c3ef902011-02-07 17:43:21 +0000465 setTargetDAGCombine(ISD::INTRINSIC_VOID);
466 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson5bafff32009-06-22 23:27:02 +0000467 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
468 setTargetDAGCombine(ISD::SHL);
469 setTargetDAGCombine(ISD::SRL);
470 setTargetDAGCombine(ISD::SRA);
471 setTargetDAGCombine(ISD::SIGN_EXTEND);
472 setTargetDAGCombine(ISD::ZERO_EXTEND);
473 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000474 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000475 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000476 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson31600902010-12-21 06:43:19 +0000477 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
478 setTargetDAGCombine(ISD::STORE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000479 }
480
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000481 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000482
483 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000485
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000486 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000488
Evan Chenga8e29892007-01-19 07:51:42 +0000489 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000490 if (!Subtarget->isThumb1Only()) {
491 for (unsigned im = (unsigned)ISD::PRE_INC;
492 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 setIndexedLoadAction(im, MVT::i1, Legal);
494 setIndexedLoadAction(im, MVT::i8, Legal);
495 setIndexedLoadAction(im, MVT::i16, Legal);
496 setIndexedLoadAction(im, MVT::i32, Legal);
497 setIndexedStoreAction(im, MVT::i1, Legal);
498 setIndexedStoreAction(im, MVT::i8, Legal);
499 setIndexedStoreAction(im, MVT::i16, Legal);
500 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000501 }
Evan Chenga8e29892007-01-19 07:51:42 +0000502 }
503
504 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000505 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::MUL, MVT::i64, Expand);
507 setOperationAction(ISD::MULHU, MVT::i32, Expand);
508 setOperationAction(ISD::MULHS, MVT::i32, Expand);
509 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
510 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000511 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::MUL, MVT::i64, Expand);
513 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000514 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000516 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000517 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000518 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000519 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::SRL, MVT::i64, Custom);
521 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000522
523 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000525 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000527 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000528 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000529
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000530 // Only ARMv6 has BSWAP.
531 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000532 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000533
Evan Chenga8e29892007-01-19 07:51:42 +0000534 // These are expanded into libcalls.
Evan Cheng1f190c82010-11-19 06:28:11 +0000535 if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000536 // v7M has a hardware divider
537 setOperationAction(ISD::SDIV, MVT::i32, Expand);
538 setOperationAction(ISD::UDIV, MVT::i32, Expand);
539 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::SREM, MVT::i32, Expand);
541 setOperationAction(ISD::UREM, MVT::i32, Expand);
542 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
543 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000544
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
546 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
547 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
548 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000549 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000550
Evan Chengfb3611d2010-05-11 07:26:32 +0000551 setOperationAction(ISD::TRAP, MVT::Other, Legal);
552
Evan Chenga8e29892007-01-19 07:51:42 +0000553 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::VASTART, MVT::Other, Custom);
555 setOperationAction(ISD::VAARG, MVT::Other, Expand);
556 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
557 setOperationAction(ISD::VAEND, MVT::Other, Expand);
558 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
559 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000560 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikov5899a602011-01-24 22:38:45 +0000561 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
562 setExceptionPointerRegister(ARM::R0);
563 setExceptionSelectorRegister(ARM::R1);
564
Evan Cheng3a1588a2010-04-15 22:20:34 +0000565 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000566 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
567 // the default expansion.
568 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000569 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000570 // membarrier needs custom lowering; the rest are legal and handled
571 // normally.
572 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
573 } else {
574 // Set them all for expansion, which will force libcalls.
575 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
576 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
577 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
578 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000579 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
580 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
581 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000582 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
584 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
585 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
586 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
587 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
588 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
589 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
590 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
591 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
592 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
593 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
594 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
595 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
596 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
599 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000600 // Since the libcalls include locking, fold in the fences
601 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000602 }
603 // 64-bit versions are always libcalls (for now)
604 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000605 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000606 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
607 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
608 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
609 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
610 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
611 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000612
Evan Cheng416941d2010-11-04 05:19:35 +0000613 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000614
Eli Friedmana2c6f452010-06-26 04:36:50 +0000615 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
616 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
618 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000619 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000621
Nate Begemand1fb5832010-08-03 21:31:55 +0000622 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000623 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
624 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000625 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000626 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
627 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000628
629 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000631 if (Subtarget->isTargetDarwin()) {
632 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
633 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000634 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000635 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setOperationAction(ISD::SETCC, MVT::i32, Expand);
638 setOperationAction(ISD::SETCC, MVT::f32, Expand);
639 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000640 setOperationAction(ISD::SELECT, MVT::i32, Custom);
641 setOperationAction(ISD::SELECT, MVT::f32, Custom);
642 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
644 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
645 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000646
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
648 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
649 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
650 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
651 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000652
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000653 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 setOperationAction(ISD::FSIN, MVT::f64, Expand);
655 setOperationAction(ISD::FSIN, MVT::f32, Expand);
656 setOperationAction(ISD::FCOS, MVT::f32, Expand);
657 setOperationAction(ISD::FCOS, MVT::f64, Expand);
658 setOperationAction(ISD::FREM, MVT::f64, Expand);
659 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000660 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
662 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000663 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::FPOW, MVT::f64, Expand);
665 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000666
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000667 // Various VFP goodness
668 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000669 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
670 if (Subtarget->hasVFP2()) {
671 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
672 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
673 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
674 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
675 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000676 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000677 if (!Subtarget->hasFP16()) {
678 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
679 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000680 }
Evan Cheng110cf482008-04-01 01:50:16 +0000681 }
Evan Chenga8e29892007-01-19 07:51:42 +0000682
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000683 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000684 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000685 setTargetDAGCombine(ISD::ADD);
686 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000687 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000688
Owen Anderson080c0922010-11-05 19:27:46 +0000689 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000690 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000691 if (Subtarget->hasNEON())
692 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000693
Evan Chenga8e29892007-01-19 07:51:42 +0000694 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000695
Evan Chengf7d87ee2010-05-21 00:43:17 +0000696 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
697 setSchedulingPreference(Sched::RegPressure);
698 else
699 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000700
Evan Cheng05219282011-01-06 06:52:41 +0000701 //// temporary - rewrite interface to use type
702 maxStoresPerMemcpy = maxStoresPerMemcpyOptSize = 1;
Evan Chengf6799392010-06-26 01:52:05 +0000703
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000704 // On ARM arguments smaller than 4 bytes are extended, so all arguments
705 // are at least 4 bytes aligned.
706 setMinStackArgumentAlignment(4);
707
Evan Chengfff606d2010-09-24 19:07:23 +0000708 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000709}
710
Andrew Trick32cec0a2011-01-19 02:35:27 +0000711// FIXME: It might make sense to define the representative register class as the
712// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
713// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
714// SPR's representative would be DPR_VFP2. This should work well if register
715// pressure tracking were modified such that a register use would increment the
716// pressure of the register class's representative and all of it's super
717// classes' representatives transitively. We have not implemented this because
718// of the difficulty prior to coalescing of modeling operand register classes
719// due to the common occurence of cross class copies and subregister insertions
720// and extractions.
Evan Cheng4f6b4672010-07-21 06:09:07 +0000721std::pair<const TargetRegisterClass*, uint8_t>
722ARMTargetLowering::findRepresentativeClass(EVT VT) const{
723 const TargetRegisterClass *RRC = 0;
724 uint8_t Cost = 1;
725 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000726 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000727 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000728 // Use DPR as representative register class for all floating point
729 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
730 // the cost is 1 for both f32 and f64.
731 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000732 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000733 RRC = ARM::DPRRegisterClass;
Andrew Trick32cec0a2011-01-19 02:35:27 +0000734 // When NEON is used for SP, only half of the register file is available
735 // because operations that define both SP and DP results will be constrained
736 // to the VFP2 class (D0-D15). We currently model this constraint prior to
737 // coalescing by double-counting the SP regs. See the FIXME above.
738 if (Subtarget->useNEONForSinglePrecisionFP())
739 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000740 break;
741 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
742 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000743 RRC = ARM::DPRRegisterClass;
744 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000745 break;
746 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000747 RRC = ARM::DPRRegisterClass;
748 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000749 break;
750 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000751 RRC = ARM::DPRRegisterClass;
752 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000753 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000754 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000755 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000756}
757
Evan Chenga8e29892007-01-19 07:51:42 +0000758const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
759 switch (Opcode) {
760 default: return 0;
761 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Cheng53519f02011-01-21 18:55:51 +0000762 case ARMISD::WrapperDYN: return "ARMISD::WrapperDYN";
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000763 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Chenga8e29892007-01-19 07:51:42 +0000764 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
765 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000766 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000767 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
768 case ARMISD::tCALL: return "ARMISD::tCALL";
769 case ARMISD::BRCOND: return "ARMISD::BRCOND";
770 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000771 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000772 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
773 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
774 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000775 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000776 case ARMISD::CMPFP: return "ARMISD::CMPFP";
777 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000778 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000779 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
780 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000781
Jim Grosbach3482c802010-01-18 19:58:49 +0000782 case ARMISD::RBIT: return "ARMISD::RBIT";
783
Bob Wilson76a312b2010-03-19 22:51:32 +0000784 case ARMISD::FTOSI: return "ARMISD::FTOSI";
785 case ARMISD::FTOUI: return "ARMISD::FTOUI";
786 case ARMISD::SITOF: return "ARMISD::SITOF";
787 case ARMISD::UITOF: return "ARMISD::UITOF";
788
Evan Chenga8e29892007-01-19 07:51:42 +0000789 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
790 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
791 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000792
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000793 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
794 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000795
Evan Chengc5942082009-10-28 06:55:03 +0000796 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
797 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000798 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000799
Dale Johannesen51e28e62010-06-03 21:09:53 +0000800 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000801
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000802 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000803
Evan Cheng86198642009-08-07 00:34:42 +0000804 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
805
Jim Grosbach3728e962009-12-10 00:11:09 +0000806 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000807 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000808
Evan Chengdfed19f2010-11-03 06:34:55 +0000809 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
810
Bob Wilson5bafff32009-06-22 23:27:02 +0000811 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000812 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000813 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000814 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
815 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000816 case ARMISD::VCGEU: return "ARMISD::VCGEU";
817 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000818 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
819 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000820 case ARMISD::VCGTU: return "ARMISD::VCGTU";
821 case ARMISD::VTST: return "ARMISD::VTST";
822
823 case ARMISD::VSHL: return "ARMISD::VSHL";
824 case ARMISD::VSHRs: return "ARMISD::VSHRs";
825 case ARMISD::VSHRu: return "ARMISD::VSHRu";
826 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
827 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
828 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
829 case ARMISD::VSHRN: return "ARMISD::VSHRN";
830 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
831 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
832 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
833 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
834 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
835 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
836 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
837 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
838 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
839 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
840 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
841 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
842 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
843 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000844 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000845 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000846 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000847 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000848 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000849 case ARMISD::VREV64: return "ARMISD::VREV64";
850 case ARMISD::VREV32: return "ARMISD::VREV32";
851 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000852 case ARMISD::VZIP: return "ARMISD::VZIP";
853 case ARMISD::VUZP: return "ARMISD::VUZP";
854 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendling69a05a72011-03-14 23:02:38 +0000855 case ARMISD::VTBL1: return "ARMISD::VTBL1";
856 case ARMISD::VTBL2: return "ARMISD::VTBL2";
857 case ARMISD::VTBL3: return "ARMISD::VTBL3";
858 case ARMISD::VTBL4: return "ARMISD::VTBL4";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000859 case ARMISD::VMULLs: return "ARMISD::VMULLs";
860 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000861 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000862 case ARMISD::FMAX: return "ARMISD::FMAX";
863 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000864 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +0000865 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
866 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000867 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
868 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
869 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson1c3ef902011-02-07 17:43:21 +0000870 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
871 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
872 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
873 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
874 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
875 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
876 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
877 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
878 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
879 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
880 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
881 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
882 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
883 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
884 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
885 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
886 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Chenga8e29892007-01-19 07:51:42 +0000887 }
888}
889
Evan Cheng06b666c2010-05-15 02:18:07 +0000890/// getRegClassFor - Return the register class that should be used for the
891/// specified value type.
892TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
893 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
894 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
895 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000896 if (Subtarget->hasNEON()) {
897 if (VT == MVT::v4i64)
898 return ARM::QQPRRegisterClass;
899 else if (VT == MVT::v8i64)
900 return ARM::QQQQPRRegisterClass;
901 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000902 return TargetLowering::getRegClassFor(VT);
903}
904
Eric Christopherab695882010-07-21 22:26:11 +0000905// Create a fast isel object.
906FastISel *
907ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
908 return ARM::createFastISel(funcInfo);
909}
910
Bill Wendlingb4202b82009-07-01 18:50:55 +0000911/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000912unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000913 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000914}
915
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000916/// getMaximalGlobalOffset - Returns the maximal possible offset which can
917/// be used for loads / stores from the global.
918unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
919 return (Subtarget->isThumb1Only() ? 127 : 4095);
920}
921
Evan Cheng1cc39842010-05-20 23:26:43 +0000922Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000923 unsigned NumVals = N->getNumValues();
924 if (!NumVals)
925 return Sched::RegPressure;
926
927 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000928 EVT VT = N->getValueType(i);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000929 if (VT == MVT::Glue || VT == MVT::Other)
Evan Chengd7e473c2010-10-29 18:07:31 +0000930 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000931 if (VT.isFloatingPoint() || VT.isVector())
932 return Sched::Latency;
933 }
Evan Chengc10f5432010-05-28 23:25:23 +0000934
935 if (!N->isMachineOpcode())
936 return Sched::RegPressure;
937
938 // Load are scheduled for latency even if there instruction itinerary
939 // is not available.
940 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
941 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000942
943 if (TID.getNumDefs() == 0)
944 return Sched::RegPressure;
945 if (!Itins->isEmpty() &&
946 Itins->getOperandCycle(TID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000947 return Sched::Latency;
948
Evan Cheng1cc39842010-05-20 23:26:43 +0000949 return Sched::RegPressure;
950}
951
Evan Chenga8e29892007-01-19 07:51:42 +0000952//===----------------------------------------------------------------------===//
953// Lowering Code
954//===----------------------------------------------------------------------===//
955
Evan Chenga8e29892007-01-19 07:51:42 +0000956/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
957static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
958 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000959 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000960 case ISD::SETNE: return ARMCC::NE;
961 case ISD::SETEQ: return ARMCC::EQ;
962 case ISD::SETGT: return ARMCC::GT;
963 case ISD::SETGE: return ARMCC::GE;
964 case ISD::SETLT: return ARMCC::LT;
965 case ISD::SETLE: return ARMCC::LE;
966 case ISD::SETUGT: return ARMCC::HI;
967 case ISD::SETUGE: return ARMCC::HS;
968 case ISD::SETULT: return ARMCC::LO;
969 case ISD::SETULE: return ARMCC::LS;
970 }
971}
972
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000973/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
974static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000975 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000976 CondCode2 = ARMCC::AL;
977 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000978 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000979 case ISD::SETEQ:
980 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
981 case ISD::SETGT:
982 case ISD::SETOGT: CondCode = ARMCC::GT; break;
983 case ISD::SETGE:
984 case ISD::SETOGE: CondCode = ARMCC::GE; break;
985 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000986 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000987 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
988 case ISD::SETO: CondCode = ARMCC::VC; break;
989 case ISD::SETUO: CondCode = ARMCC::VS; break;
990 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
991 case ISD::SETUGT: CondCode = ARMCC::HI; break;
992 case ISD::SETUGE: CondCode = ARMCC::PL; break;
993 case ISD::SETLT:
994 case ISD::SETULT: CondCode = ARMCC::LT; break;
995 case ISD::SETLE:
996 case ISD::SETULE: CondCode = ARMCC::LE; break;
997 case ISD::SETNE:
998 case ISD::SETUNE: CondCode = ARMCC::NE; break;
999 }
Evan Chenga8e29892007-01-19 07:51:42 +00001000}
1001
Bob Wilson1f595bb2009-04-17 19:07:39 +00001002//===----------------------------------------------------------------------===//
1003// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +00001004//===----------------------------------------------------------------------===//
1005
1006#include "ARMGenCallingConv.inc"
1007
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001008/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1009/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001010CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001011 bool Return,
1012 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001013 switch (CC) {
1014 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001015 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001016 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +00001017 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +00001018 if (!Subtarget->isAAPCS_ABI())
1019 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1020 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1021 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1022 }
1023 // Fallthrough
1024 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001025 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +00001026 if (!Subtarget->isAAPCS_ABI())
1027 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1028 else if (Subtarget->hasVFP2() &&
1029 FloatABIType == FloatABI::Hard && !isVarArg)
1030 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1031 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1032 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001033 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +00001034 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001035 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001036 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001037 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001038 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001039 }
1040}
1041
Dan Gohman98ca4f22009-08-05 01:29:28 +00001042/// LowerCallResult - Lower the result values of a call into the
1043/// appropriate copies out of appropriate physical registers.
1044SDValue
1045ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001046 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001047 const SmallVectorImpl<ISD::InputArg> &Ins,
1048 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001049 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001050
Bob Wilson1f595bb2009-04-17 19:07:39 +00001051 // Assign locations to each value returned by this call.
1052 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001053 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001054 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001055 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001056 CCAssignFnForNode(CallConv, /* Return*/ true,
1057 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001058
1059 // Copy all of the result registers out of their specified physreg.
1060 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1061 CCValAssign VA = RVLocs[i];
1062
Bob Wilson80915242009-04-25 00:33:20 +00001063 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001064 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001065 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001066 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001067 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001068 Chain = Lo.getValue(1);
1069 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001070 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001071 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001072 InFlag);
1073 Chain = Hi.getValue(1);
1074 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001075 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001076
Owen Anderson825b72b2009-08-11 20:47:22 +00001077 if (VA.getLocVT() == MVT::v2f64) {
1078 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1079 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1080 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001081
1082 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001083 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001084 Chain = Lo.getValue(1);
1085 InFlag = Lo.getValue(2);
1086 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001087 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001088 Chain = Hi.getValue(1);
1089 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001090 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001091 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1092 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001093 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001094 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001095 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1096 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001097 Chain = Val.getValue(1);
1098 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001099 }
Bob Wilson80915242009-04-25 00:33:20 +00001100
1101 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001102 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001103 case CCValAssign::Full: break;
1104 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001105 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001106 break;
1107 }
1108
Dan Gohman98ca4f22009-08-05 01:29:28 +00001109 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001110 }
1111
Dan Gohman98ca4f22009-08-05 01:29:28 +00001112 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001113}
1114
1115/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1116/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001117/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001118/// a byval function parameter.
1119/// Sometimes what we are copying is the end of a larger object, the part that
1120/// does not fit in registers.
1121static SDValue
1122CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1123 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1124 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001125 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001126 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001127 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001128 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001129}
1130
Bob Wilsondee46d72009-04-17 20:35:10 +00001131/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001132SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001133ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1134 SDValue StackPtr, SDValue Arg,
1135 DebugLoc dl, SelectionDAG &DAG,
1136 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001137 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001138 unsigned LocMemOffset = VA.getLocMemOffset();
1139 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1140 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001141 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001142 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001143
Bob Wilson1f595bb2009-04-17 19:07:39 +00001144 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001145 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001146 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001147}
1148
Dan Gohman98ca4f22009-08-05 01:29:28 +00001149void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001150 SDValue Chain, SDValue &Arg,
1151 RegsToPassVector &RegsToPass,
1152 CCValAssign &VA, CCValAssign &NextVA,
1153 SDValue &StackPtr,
1154 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001155 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001156
Jim Grosbache5165492009-11-09 00:11:35 +00001157 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001158 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001159 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1160
1161 if (NextVA.isRegLoc())
1162 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1163 else {
1164 assert(NextVA.isMemLoc());
1165 if (StackPtr.getNode() == 0)
1166 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1167
Dan Gohman98ca4f22009-08-05 01:29:28 +00001168 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1169 dl, DAG, NextVA,
1170 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001171 }
1172}
1173
Dan Gohman98ca4f22009-08-05 01:29:28 +00001174/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001175/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1176/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001177SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001178ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001179 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001180 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001181 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001182 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001183 const SmallVectorImpl<ISD::InputArg> &Ins,
1184 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001185 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001186 MachineFunction &MF = DAG.getMachineFunction();
1187 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1188 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001189 // Temporarily disable tail calls so things don't break.
1190 if (!EnableARMTailCalls)
1191 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001192 if (isTailCall) {
1193 // Check if it's really possible to do a tail call.
1194 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1195 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001196 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001197 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1198 // detected sibcalls.
1199 if (isTailCall) {
1200 ++NumTailCalls;
1201 IsSibCall = true;
1202 }
1203 }
Evan Chenga8e29892007-01-19 07:51:42 +00001204
Bob Wilson1f595bb2009-04-17 19:07:39 +00001205 // Analyze operands of the call, assigning locations to each operand.
1206 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001207 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1208 *DAG.getContext());
1209 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001210 CCAssignFnForNode(CallConv, /* Return*/ false,
1211 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001212
Bob Wilson1f595bb2009-04-17 19:07:39 +00001213 // Get a count of how many bytes are to be pushed on the stack.
1214 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001215
Dale Johannesen51e28e62010-06-03 21:09:53 +00001216 // For tail calls, memory operands are available in our caller's stack.
1217 if (IsSibCall)
1218 NumBytes = 0;
1219
Evan Chenga8e29892007-01-19 07:51:42 +00001220 // Adjust the stack pointer for the new arguments...
1221 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001222 if (!IsSibCall)
1223 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001224
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001225 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001226
Bob Wilson5bafff32009-06-22 23:27:02 +00001227 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001228 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001229
Bob Wilson1f595bb2009-04-17 19:07:39 +00001230 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001231 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001232 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1233 i != e;
1234 ++i, ++realArgIdx) {
1235 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001236 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001237 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001238 bool isByVal = Flags.isByVal();
Evan Chenga8e29892007-01-19 07:51:42 +00001239
Bob Wilson1f595bb2009-04-17 19:07:39 +00001240 // Promote the value if needed.
1241 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001242 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001243 case CCValAssign::Full: break;
1244 case CCValAssign::SExt:
1245 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1246 break;
1247 case CCValAssign::ZExt:
1248 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1249 break;
1250 case CCValAssign::AExt:
1251 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1252 break;
1253 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001254 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001255 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001256 }
1257
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001258 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001259 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001260 if (VA.getLocVT() == MVT::v2f64) {
1261 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1262 DAG.getConstant(0, MVT::i32));
1263 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1264 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001265
Dan Gohman98ca4f22009-08-05 01:29:28 +00001266 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001267 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1268
1269 VA = ArgLocs[++i]; // skip ahead to next loc
1270 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001271 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001272 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1273 } else {
1274 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001275
Dan Gohman98ca4f22009-08-05 01:29:28 +00001276 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1277 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001278 }
1279 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001280 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001281 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001282 }
1283 } else if (VA.isRegLoc()) {
1284 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastingsf222e592011-02-28 17:17:53 +00001285 } else if (!IsSibCall || isByVal) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001286 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001287
Dan Gohman98ca4f22009-08-05 01:29:28 +00001288 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1289 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001290 }
Evan Chenga8e29892007-01-19 07:51:42 +00001291 }
1292
1293 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001294 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001295 &MemOpChains[0], MemOpChains.size());
1296
1297 // Build a sequence of copy-to-reg nodes chained together with token chain
1298 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001299 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001300 // Tail call byval lowering might overwrite argument registers so in case of
1301 // tail call optimization the copies to registers are lowered later.
1302 if (!isTailCall)
1303 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1304 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1305 RegsToPass[i].second, InFlag);
1306 InFlag = Chain.getValue(1);
1307 }
Evan Chenga8e29892007-01-19 07:51:42 +00001308
Dale Johannesen51e28e62010-06-03 21:09:53 +00001309 // For tail calls lower the arguments to the 'real' stack slot.
1310 if (isTailCall) {
1311 // Force all the incoming stack arguments to be loaded from the stack
1312 // before any new outgoing arguments are stored to the stack, because the
1313 // outgoing stack slots may alias the incoming argument stack slots, and
1314 // the alias isn't otherwise explicit. This is slightly more conservative
1315 // than necessary, because it means that each store effectively depends
1316 // on every argument instead of just those arguments it would clobber.
1317
1318 // Do not flag preceeding copytoreg stuff together with the following stuff.
1319 InFlag = SDValue();
1320 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1321 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1322 RegsToPass[i].second, InFlag);
1323 InFlag = Chain.getValue(1);
1324 }
1325 InFlag =SDValue();
1326 }
1327
Bill Wendling056292f2008-09-16 21:48:12 +00001328 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1329 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1330 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001331 bool isDirect = false;
1332 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001333 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001334 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001335
1336 if (EnableARMLongCalls) {
1337 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1338 && "long-calls with non-static relocation model!");
1339 // Handle a global address or an external symbol. If it's not one of
1340 // those, the target's already in a register, so we don't need to do
1341 // anything extra.
1342 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001343 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001344 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001345 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbache7b52522010-04-14 22:28:31 +00001346 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1347 ARMPCLabelIndex,
1348 ARMCP::CPValue, 0);
1349 // Get the address of the callee into a register
1350 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1351 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1352 Callee = DAG.getLoad(getPointerTy(), dl,
1353 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001354 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001355 false, false, 0);
1356 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1357 const char *Sym = S->getSymbol();
1358
1359 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001360 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbache7b52522010-04-14 22:28:31 +00001361 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1362 Sym, ARMPCLabelIndex, 0);
1363 // Get the address of the callee into a register
1364 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1365 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1366 Callee = DAG.getLoad(getPointerTy(), dl,
1367 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001368 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001369 false, false, 0);
1370 }
1371 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001372 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001373 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001374 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001375 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001376 getTargetMachine().getRelocationModel() != Reloc::Static;
1377 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001378 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001379 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001380 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001381 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001382 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001383 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001384 ARMPCLabelIndex,
1385 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001386 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001387 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001388 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001389 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001390 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001391 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001392 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001393 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001394 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001395 } else {
1396 // On ELF targets for PIC code, direct calls should go through the PLT
1397 unsigned OpFlags = 0;
1398 if (Subtarget->isTargetELF() &&
1399 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1400 OpFlags = ARMII::MO_PLT;
1401 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1402 }
Bill Wendling056292f2008-09-16 21:48:12 +00001403 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001404 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001405 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001406 getTargetMachine().getRelocationModel() != Reloc::Static;
1407 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001408 // tBX takes a register source operand.
1409 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001410 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001411 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001412 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001413 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001414 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001415 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001416 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001417 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001418 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001419 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001420 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001421 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001422 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001423 } else {
1424 unsigned OpFlags = 0;
1425 // On ELF targets for PIC code, direct calls should go through the PLT
1426 if (Subtarget->isTargetELF() &&
1427 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1428 OpFlags = ARMII::MO_PLT;
1429 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1430 }
Evan Chenga8e29892007-01-19 07:51:42 +00001431 }
1432
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001433 // FIXME: handle tail calls differently.
1434 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001435 if (Subtarget->isThumb()) {
1436 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001437 CallOpc = ARMISD::CALL_NOLINK;
1438 else
1439 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1440 } else {
1441 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001442 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1443 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001444 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001445
Dan Gohman475871a2008-07-27 21:46:04 +00001446 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001447 Ops.push_back(Chain);
1448 Ops.push_back(Callee);
1449
1450 // Add argument registers to the end of the list so that they are known live
1451 // into the call.
1452 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1453 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1454 RegsToPass[i].second.getValueType()));
1455
Gabor Greifba36cb52008-08-28 21:40:38 +00001456 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001457 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001458
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001459 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001460 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001461 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001462
Duncan Sands4bdcb612008-07-02 17:40:58 +00001463 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001464 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001465 InFlag = Chain.getValue(1);
1466
Chris Lattnere563bbc2008-10-11 22:08:30 +00001467 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1468 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001470 InFlag = Chain.getValue(1);
1471
Bob Wilson1f595bb2009-04-17 19:07:39 +00001472 // Handle result values, copying them out of physregs into vregs that we
1473 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001474 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1475 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001476}
1477
Stuart Hastingsf222e592011-02-28 17:17:53 +00001478/// HandleByVal - Every parameter *after* a byval parameter is passed
1479/// on the stack. Confiscate all the parameter registers to insure
1480/// this.
1481void
1482llvm::ARMTargetLowering::HandleByVal(CCState *State) const {
1483 static const unsigned RegList1[] = {
1484 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1485 };
1486 do {} while (State->AllocateReg(RegList1, 4));
1487}
1488
Dale Johannesen51e28e62010-06-03 21:09:53 +00001489/// MatchingStackOffset - Return true if the given stack call argument is
1490/// already available in the same position (relatively) of the caller's
1491/// incoming argument stack.
1492static
1493bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1494 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1495 const ARMInstrInfo *TII) {
1496 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1497 int FI = INT_MAX;
1498 if (Arg.getOpcode() == ISD::CopyFromReg) {
1499 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001500 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesen51e28e62010-06-03 21:09:53 +00001501 return false;
1502 MachineInstr *Def = MRI->getVRegDef(VR);
1503 if (!Def)
1504 return false;
1505 if (!Flags.isByVal()) {
1506 if (!TII->isLoadFromStackSlot(Def, FI))
1507 return false;
1508 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001509 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001510 }
1511 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1512 if (Flags.isByVal())
1513 // ByVal argument is passed in as a pointer but it's now being
1514 // dereferenced. e.g.
1515 // define @foo(%struct.X* %A) {
1516 // tail call @bar(%struct.X* byval %A)
1517 // }
1518 return false;
1519 SDValue Ptr = Ld->getBasePtr();
1520 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1521 if (!FINode)
1522 return false;
1523 FI = FINode->getIndex();
1524 } else
1525 return false;
1526
1527 assert(FI != INT_MAX);
1528 if (!MFI->isFixedObjectIndex(FI))
1529 return false;
1530 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1531}
1532
1533/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1534/// for tail call optimization. Targets which want to do tail call
1535/// optimization should implement this function.
1536bool
1537ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1538 CallingConv::ID CalleeCC,
1539 bool isVarArg,
1540 bool isCalleeStructRet,
1541 bool isCallerStructRet,
1542 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001543 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001544 const SmallVectorImpl<ISD::InputArg> &Ins,
1545 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001546 const Function *CallerF = DAG.getMachineFunction().getFunction();
1547 CallingConv::ID CallerCC = CallerF->getCallingConv();
1548 bool CCMatch = CallerCC == CalleeCC;
1549
1550 // Look for obvious safe cases to perform tail call optimization that do not
1551 // require ABI changes. This is what gcc calls sibcall.
1552
Jim Grosbach7616b642010-06-16 23:45:49 +00001553 // Do not sibcall optimize vararg calls unless the call site is not passing
1554 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001555 if (isVarArg && !Outs.empty())
1556 return false;
1557
1558 // Also avoid sibcall optimization if either caller or callee uses struct
1559 // return semantics.
1560 if (isCalleeStructRet || isCallerStructRet)
1561 return false;
1562
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001563 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001564 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001565 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1566 // LR. This means if we need to reload LR, it takes an extra instructions,
1567 // which outweighs the value of the tail call; but here we don't know yet
1568 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001569 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001570 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001571
1572 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1573 // but we need to make sure there are enough registers; the only valid
1574 // registers are the 4 used for parameters. We don't currently do this
1575 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001576 if (Subtarget->isThumb1Only())
1577 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001578
Dale Johannesen51e28e62010-06-03 21:09:53 +00001579 // If the calling conventions do not match, then we'd better make sure the
1580 // results are returned in the same way as what the caller expects.
1581 if (!CCMatch) {
1582 SmallVector<CCValAssign, 16> RVLocs1;
1583 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1584 RVLocs1, *DAG.getContext());
1585 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1586
1587 SmallVector<CCValAssign, 16> RVLocs2;
1588 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1589 RVLocs2, *DAG.getContext());
1590 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1591
1592 if (RVLocs1.size() != RVLocs2.size())
1593 return false;
1594 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1595 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1596 return false;
1597 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1598 return false;
1599 if (RVLocs1[i].isRegLoc()) {
1600 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1601 return false;
1602 } else {
1603 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1604 return false;
1605 }
1606 }
1607 }
1608
1609 // If the callee takes no arguments then go on to check the results of the
1610 // call.
1611 if (!Outs.empty()) {
1612 // Check if stack adjustment is needed. For now, do not do this if any
1613 // argument is passed on the stack.
1614 SmallVector<CCValAssign, 16> ArgLocs;
1615 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1616 ArgLocs, *DAG.getContext());
1617 CCInfo.AnalyzeCallOperands(Outs,
1618 CCAssignFnForNode(CalleeCC, false, isVarArg));
1619 if (CCInfo.getNextStackOffset()) {
1620 MachineFunction &MF = DAG.getMachineFunction();
1621
1622 // Check if the arguments are already laid out in the right way as
1623 // the caller's fixed stack objects.
1624 MachineFrameInfo *MFI = MF.getFrameInfo();
1625 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1626 const ARMInstrInfo *TII =
1627 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001628 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1629 i != e;
1630 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001631 CCValAssign &VA = ArgLocs[i];
1632 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001633 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001634 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001635 if (VA.getLocInfo() == CCValAssign::Indirect)
1636 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001637 if (VA.needsCustom()) {
1638 // f64 and vector types are split into multiple registers or
1639 // register/stack-slot combinations. The types will not match
1640 // the registers; give up on memory f64 refs until we figure
1641 // out what to do about this.
1642 if (!VA.isRegLoc())
1643 return false;
1644 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001645 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001646 if (RegVT == MVT::v2f64) {
1647 if (!ArgLocs[++i].isRegLoc())
1648 return false;
1649 if (!ArgLocs[++i].isRegLoc())
1650 return false;
1651 }
1652 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001653 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1654 MFI, MRI, TII))
1655 return false;
1656 }
1657 }
1658 }
1659 }
1660
1661 return true;
1662}
1663
Dan Gohman98ca4f22009-08-05 01:29:28 +00001664SDValue
1665ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001666 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001667 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001668 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001669 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001670
Bob Wilsondee46d72009-04-17 20:35:10 +00001671 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001672 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001673
Bob Wilsondee46d72009-04-17 20:35:10 +00001674 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001675 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1676 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001677
Dan Gohman98ca4f22009-08-05 01:29:28 +00001678 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001679 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1680 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001681
1682 // If this is the first return lowered for this function, add
1683 // the regs to the liveout set for the function.
1684 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1685 for (unsigned i = 0; i != RVLocs.size(); ++i)
1686 if (RVLocs[i].isRegLoc())
1687 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001688 }
1689
Bob Wilson1f595bb2009-04-17 19:07:39 +00001690 SDValue Flag;
1691
1692 // Copy the result values into the output registers.
1693 for (unsigned i = 0, realRVLocIdx = 0;
1694 i != RVLocs.size();
1695 ++i, ++realRVLocIdx) {
1696 CCValAssign &VA = RVLocs[i];
1697 assert(VA.isRegLoc() && "Can only return in registers!");
1698
Dan Gohmanc9403652010-07-07 15:54:55 +00001699 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001700
1701 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001702 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001703 case CCValAssign::Full: break;
1704 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001705 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001706 break;
1707 }
1708
Bob Wilson1f595bb2009-04-17 19:07:39 +00001709 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001710 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001711 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001712 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1713 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001714 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001715 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001716
1717 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1718 Flag = Chain.getValue(1);
1719 VA = RVLocs[++i]; // skip ahead to next loc
1720 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1721 HalfGPRs.getValue(1), Flag);
1722 Flag = Chain.getValue(1);
1723 VA = RVLocs[++i]; // skip ahead to next loc
1724
1725 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001726 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1727 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001728 }
1729 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1730 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001731 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001732 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001733 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001734 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001735 VA = RVLocs[++i]; // skip ahead to next loc
1736 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1737 Flag);
1738 } else
1739 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1740
Bob Wilsondee46d72009-04-17 20:35:10 +00001741 // Guarantee that all emitted copies are
1742 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001743 Flag = Chain.getValue(1);
1744 }
1745
1746 SDValue result;
1747 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001748 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001749 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001750 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001751
1752 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001753}
1754
Evan Cheng3d2125c2010-11-30 23:55:39 +00001755bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N) const {
1756 if (N->getNumValues() != 1)
1757 return false;
1758 if (!N->hasNUsesOfValue(1, 0))
1759 return false;
1760
1761 unsigned NumCopies = 0;
1762 SDNode* Copies[2];
1763 SDNode *Use = *N->use_begin();
1764 if (Use->getOpcode() == ISD::CopyToReg) {
1765 Copies[NumCopies++] = Use;
1766 } else if (Use->getOpcode() == ARMISD::VMOVRRD) {
1767 // f64 returned in a pair of GPRs.
1768 for (SDNode::use_iterator UI = Use->use_begin(), UE = Use->use_end();
1769 UI != UE; ++UI) {
1770 if (UI->getOpcode() != ISD::CopyToReg)
1771 return false;
1772 Copies[UI.getUse().getResNo()] = *UI;
1773 ++NumCopies;
1774 }
1775 } else if (Use->getOpcode() == ISD::BITCAST) {
1776 // f32 returned in a single GPR.
1777 if (!Use->hasNUsesOfValue(1, 0))
1778 return false;
1779 Use = *Use->use_begin();
1780 if (Use->getOpcode() != ISD::CopyToReg || !Use->hasNUsesOfValue(1, 0))
1781 return false;
1782 Copies[NumCopies++] = Use;
1783 } else {
1784 return false;
1785 }
1786
1787 if (NumCopies != 1 && NumCopies != 2)
1788 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001789
1790 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001791 for (unsigned i = 0; i < NumCopies; ++i) {
1792 SDNode *Copy = Copies[i];
1793 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
1794 UI != UE; ++UI) {
1795 if (UI->getOpcode() == ISD::CopyToReg) {
1796 SDNode *Use = *UI;
1797 if (Use == Copies[0] || Use == Copies[1])
1798 continue;
1799 return false;
1800 }
1801 if (UI->getOpcode() != ARMISD::RET_FLAG)
1802 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001803 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001804 }
1805 }
1806
Evan Cheng1bf891a2010-12-01 22:59:46 +00001807 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001808}
1809
Bob Wilsonb62d2572009-11-03 00:02:05 +00001810// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1811// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1812// one of the above mentioned nodes. It has to be wrapped because otherwise
1813// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1814// be used to form addressing mode. These wrapped nodes will be selected
1815// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001816static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001817 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001818 // FIXME there is no actual debug info here
1819 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001820 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001821 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001822 if (CP->isMachineConstantPoolEntry())
1823 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1824 CP->getAlignment());
1825 else
1826 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1827 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001828 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001829}
1830
Jim Grosbache1102ca2010-07-19 17:20:38 +00001831unsigned ARMTargetLowering::getJumpTableEncoding() const {
1832 return MachineJumpTableInfo::EK_Inline;
1833}
1834
Dan Gohmand858e902010-04-17 15:26:15 +00001835SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1836 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001837 MachineFunction &MF = DAG.getMachineFunction();
1838 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1839 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001840 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001841 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001842 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001843 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1844 SDValue CPAddr;
1845 if (RelocM == Reloc::Static) {
1846 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1847 } else {
1848 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001849 ARMPCLabelIndex = AFI->createPICLabelUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001850 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1851 ARMCP::CPBlockAddress,
1852 PCAdj);
1853 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1854 }
1855 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1856 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001857 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001858 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001859 if (RelocM == Reloc::Static)
1860 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001861 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001862 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001863}
1864
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001865// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001866SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001867ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001868 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001869 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001870 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001871 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001872 MachineFunction &MF = DAG.getMachineFunction();
1873 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001874 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001875 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001876 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001877 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001878 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001879 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001880 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001881 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001882 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001883 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001884
Evan Chenge7e0d622009-11-06 22:24:13 +00001885 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001886 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001887
1888 // call __tls_get_addr.
1889 ArgListTy Args;
1890 ArgListEntry Entry;
1891 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001892 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001893 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001894 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001895 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001896 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1897 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001898 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001899 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001900 return CallResult.first;
1901}
1902
1903// Lower ISD::GlobalTLSAddress using the "initial exec" or
1904// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001905SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001906ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001907 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001908 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001909 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001910 SDValue Offset;
1911 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001912 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001913 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001914 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001915
Chris Lattner4fb63d02009-07-15 04:12:33 +00001916 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001917 MachineFunction &MF = DAG.getMachineFunction();
1918 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001919 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge7e0d622009-11-06 22:24:13 +00001920 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001921 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1922 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001923 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001924 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001925 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001927 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001928 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001929 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001930 Chain = Offset.getValue(1);
1931
Evan Chenge7e0d622009-11-06 22:24:13 +00001932 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001933 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001934
Evan Cheng9eda6892009-10-31 03:39:36 +00001935 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001936 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001937 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001938 } else {
1939 // local exec model
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001940 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001941 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001942 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001943 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001944 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001945 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001946 }
1947
1948 // The address of the thread local variable is the add of the thread
1949 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001950 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001951}
1952
Dan Gohman475871a2008-07-27 21:46:04 +00001953SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001954ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001955 // TODO: implement the "local dynamic" model
1956 assert(Subtarget->isTargetELF() &&
1957 "TLS not implemented for non-ELF targets");
1958 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1959 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1960 // otherwise use the "Local Exec" TLS Model
1961 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1962 return LowerToTLSGeneralDynamicModel(GA, DAG);
1963 else
1964 return LowerToTLSExecModels(GA, DAG);
1965}
1966
Dan Gohman475871a2008-07-27 21:46:04 +00001967SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001968 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001969 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001970 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001971 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001972 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1973 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001974 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001975 ARMConstantPoolValue *CPV =
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001976 new ARMConstantPoolValue(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001977 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001978 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001979 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001980 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001981 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001982 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001983 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001984 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001985 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001986 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001987 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001988 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001989 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001990 }
1991
1992 // If we have T2 ops, we can materialize the address directly via movt/movw
1993 // pair. This is always cheaper.
1994 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00001995 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001996 // FIXME: Once remat is capable of dealing with instructions with register
1997 // operands, expand this into two nodes.
1998 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1999 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002000 } else {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002001 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2002 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2003 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2004 MachinePointerInfo::getConstantPool(),
2005 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002006 }
2007}
2008
Dan Gohman475871a2008-07-27 21:46:04 +00002009SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002010 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002011 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002012 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002013 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00002014 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002015 MachineFunction &MF = DAG.getMachineFunction();
2016 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2017
2018 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002019 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002020 // FIXME: Once remat is capable of dealing with instructions with register
2021 // operands, expand this into two nodes.
Evan Cheng53519f02011-01-21 18:55:51 +00002022 if (RelocM == Reloc::Static)
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002023 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2024 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
2025
Evan Cheng53519f02011-01-21 18:55:51 +00002026 unsigned Wrapper = (RelocM == Reloc::PIC_)
2027 ? ARMISD::WrapperPIC : ARMISD::WrapperDYN;
2028 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT,
Evan Cheng9fe20092011-01-20 08:34:58 +00002029 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Evan Chengfc8475b2011-01-19 02:16:49 +00002030 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
2031 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
2032 MachinePointerInfo::getGOT(), false, false, 0);
2033 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002034 }
2035
2036 unsigned ARMPCLabelIndex = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002037 SDValue CPAddr;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002038 if (RelocM == Reloc::Static) {
Evan Cheng1606e8e2009-03-13 07:51:59 +00002039 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002040 } else {
2041 ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00002042 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
2043 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002044 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002045 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00002046 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002047 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00002048
Evan Cheng9eda6892009-10-31 03:39:36 +00002049 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002050 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002051 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002052 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002053
2054 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002055 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002056 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00002057 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00002058
Evan Cheng63476a82009-09-03 07:04:02 +00002059 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002060 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00002061 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002062
2063 return Result;
2064}
2065
Dan Gohman475871a2008-07-27 21:46:04 +00002066SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002067 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002068 assert(Subtarget->isTargetELF() &&
2069 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002070 MachineFunction &MF = DAG.getMachineFunction();
2071 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002072 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002073 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002074 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002075 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00002076 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
2077 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00002078 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002079 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002080 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002081 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002082 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002083 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002084 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002085 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002086}
2087
Jim Grosbach0e0da732009-05-12 23:59:14 +00002088SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00002089ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
2090 const {
2091 DebugLoc dl = Op.getDebugLoc();
2092 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
2093 Op.getOperand(0), Op.getOperand(1));
2094}
2095
2096SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002097ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2098 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002099 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002100 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
2101 Op.getOperand(1), Val);
2102}
2103
2104SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002105ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2106 DebugLoc dl = Op.getDebugLoc();
2107 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2108 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2109}
2110
2111SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002112ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002113 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002114 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002115 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002116 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002117 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002118 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002119 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002120 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2121 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002122 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002123 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002124 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002125 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002126 EVT PtrVT = getPointerTy();
2127 DebugLoc dl = Op.getDebugLoc();
2128 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2129 SDValue CPAddr;
2130 unsigned PCAdj = (RelocM != Reloc::PIC_)
2131 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002132 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002133 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2134 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002135 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002136 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002137 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002138 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002139 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002140 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002141
2142 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002143 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002144 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2145 }
2146 return Result;
2147 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002148 }
2149}
2150
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002151static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002152 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002153 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002154 if (!Subtarget->hasDataBarrier()) {
2155 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2156 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2157 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002158 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002159 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002160 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002161 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002162 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002163
2164 SDValue Op5 = Op.getOperand(5);
2165 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2166 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2167 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2168 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2169
2170 ARM_MB::MemBOpt DMBOpt;
2171 if (isDeviceBarrier)
2172 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2173 else
2174 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2175 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2176 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002177}
2178
Evan Chengdfed19f2010-11-03 06:34:55 +00002179static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2180 const ARMSubtarget *Subtarget) {
2181 // ARM pre v5TE and Thumb1 does not have preload instructions.
2182 if (!(Subtarget->isThumb2() ||
2183 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2184 // Just preserve the chain.
2185 return Op.getOperand(0);
2186
2187 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002188 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2189 if (!isRead &&
2190 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2191 // ARMv7 with MP extension has PLDW.
2192 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002193
2194 if (Subtarget->isThumb())
2195 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002196 isRead = ~isRead & 1;
2197 unsigned isData = Subtarget->isThumb() ? 0 : 1;
Evan Chengdfed19f2010-11-03 06:34:55 +00002198
Evan Cheng416941d2010-11-04 05:19:35 +00002199 // Currently there is no intrinsic that matches pli.
Evan Chengdfed19f2010-11-03 06:34:55 +00002200 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002201 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2202 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002203}
2204
Dan Gohman1e93df62010-04-17 14:41:14 +00002205static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2206 MachineFunction &MF = DAG.getMachineFunction();
2207 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2208
Evan Chenga8e29892007-01-19 07:51:42 +00002209 // vastart just stores the address of the VarArgsFrameIndex slot into the
2210 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002211 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002212 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002213 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002214 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002215 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2216 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002217}
2218
Dan Gohman475871a2008-07-27 21:46:04 +00002219SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002220ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2221 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002222 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002223 MachineFunction &MF = DAG.getMachineFunction();
2224 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2225
2226 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002227 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002228 RC = ARM::tGPRRegisterClass;
2229 else
2230 RC = ARM::GPRRegisterClass;
2231
2232 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002233 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002234 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002235
2236 SDValue ArgValue2;
2237 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002238 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002239 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002240
2241 // Create load node to retrieve arguments from the stack.
2242 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002243 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002244 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002245 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002246 } else {
Devang Patel68e6bee2011-02-21 23:21:26 +00002247 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002248 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002249 }
2250
Jim Grosbache5165492009-11-09 00:11:35 +00002251 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002252}
2253
2254SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002255ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002256 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002257 const SmallVectorImpl<ISD::InputArg>
2258 &Ins,
2259 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002260 SmallVectorImpl<SDValue> &InVals)
2261 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002262
Bob Wilson1f595bb2009-04-17 19:07:39 +00002263 MachineFunction &MF = DAG.getMachineFunction();
2264 MachineFrameInfo *MFI = MF.getFrameInfo();
2265
Bob Wilson1f595bb2009-04-17 19:07:39 +00002266 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2267
2268 // Assign locations to all of the incoming arguments.
2269 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002270 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2271 *DAG.getContext());
2272 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002273 CCAssignFnForNode(CallConv, /* Return*/ false,
2274 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002275
2276 SmallVector<SDValue, 16> ArgValues;
Stuart Hastingsf222e592011-02-28 17:17:53 +00002277 int lastInsIndex = -1;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002278
Stuart Hastingsf222e592011-02-28 17:17:53 +00002279 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002280 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2281 CCValAssign &VA = ArgLocs[i];
2282
Bob Wilsondee46d72009-04-17 20:35:10 +00002283 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002284 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002285 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002286
Bob Wilson1f595bb2009-04-17 19:07:39 +00002287 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002288 // f64 and vector types are split up into multiple registers or
2289 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002290 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002291 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002292 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002293 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002294 SDValue ArgValue2;
2295 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002296 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002297 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2298 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002299 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002300 false, false, 0);
2301 } else {
2302 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2303 Chain, DAG, dl);
2304 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002305 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2306 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002307 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002308 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002309 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2310 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002311 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002312
Bob Wilson5bafff32009-06-22 23:27:02 +00002313 } else {
2314 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002315
Owen Anderson825b72b2009-08-11 20:47:22 +00002316 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002317 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002318 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002319 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002320 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002321 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002322 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002323 RC = (AFI->isThumb1OnlyFunction() ?
2324 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002325 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002326 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002327
2328 // Transform the arguments in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002329 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002330 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002331 }
2332
2333 // If this is an 8 or 16-bit value, it is really passed promoted
2334 // to 32 bits. Insert an assert[sz]ext to capture this, then
2335 // truncate to the right size.
2336 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002337 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002338 case CCValAssign::Full: break;
2339 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002340 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002341 break;
2342 case CCValAssign::SExt:
2343 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2344 DAG.getValueType(VA.getValVT()));
2345 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2346 break;
2347 case CCValAssign::ZExt:
2348 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2349 DAG.getValueType(VA.getValVT()));
2350 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2351 break;
2352 }
2353
Dan Gohman98ca4f22009-08-05 01:29:28 +00002354 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002355
2356 } else { // VA.isRegLoc()
2357
2358 // sanity check
2359 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002360 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002361
Stuart Hastingsf222e592011-02-28 17:17:53 +00002362 int index = ArgLocs[i].getValNo();
2363
2364 // Some Ins[] entries become multiple ArgLoc[] entries.
2365 // Process them only once.
2366 if (index != lastInsIndex)
2367 {
2368 ISD::ArgFlagsTy Flags = Ins[index].Flags;
2369 // FIXME: For now, all byval parameter objects are marked mutable. This can be
2370 // changed with more analysis.
2371 // In case of tail call optimization mark all arguments mutable. Since they
2372 // could be overwritten by lowering of arguments in case of a tail call.
2373 if (Flags.isByVal()) {
2374 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
2375 VA.getLocMemOffset(), false);
2376 InVals.push_back(DAG.getFrameIndex(FI, getPointerTy()));
2377 } else {
2378 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
2379 VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002380
Stuart Hastingsf222e592011-02-28 17:17:53 +00002381 // Create load nodes to retrieve arguments from the stack.
2382 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2383 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2384 MachinePointerInfo::getFixedStack(FI),
2385 false, false, 0));
2386 }
2387 lastInsIndex = index;
2388 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00002389 }
2390 }
2391
2392 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002393 if (isVarArg) {
2394 static const unsigned GPRArgRegs[] = {
2395 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2396 };
2397
Bob Wilsondee46d72009-04-17 20:35:10 +00002398 unsigned NumGPRs = CCInfo.getFirstUnallocated
2399 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002400
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002401 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002402 unsigned VARegSize = (4 - NumGPRs) * 4;
2403 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002404 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002405 if (VARegSaveSize) {
2406 // If this function is vararg, store any remaining integer argument regs
2407 // to their spots on the stack so that they may be loaded by deferencing
2408 // the result of va_next.
2409 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002410 AFI->setVarArgsFrameIndex(
2411 MFI->CreateFixedObject(VARegSaveSize,
2412 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002413 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002414 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2415 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002416
Dan Gohman475871a2008-07-27 21:46:04 +00002417 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002418 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002419 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002420 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002421 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002422 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002423 RC = ARM::GPRRegisterClass;
2424
Devang Patel68e6bee2011-02-21 23:21:26 +00002425 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002426 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002427 SDValue Store =
2428 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002429 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2430 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002431 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002432 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002433 DAG.getConstant(4, getPointerTy()));
2434 }
2435 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002436 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002437 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002438 } else
2439 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002440 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002441 }
2442
Dan Gohman98ca4f22009-08-05 01:29:28 +00002443 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002444}
2445
2446/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002447static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002448 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002449 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002450 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002451 // Maybe this has already been legalized into the constant pool?
2452 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002453 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002454 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002455 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002456 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002457 }
2458 }
2459 return false;
2460}
2461
Evan Chenga8e29892007-01-19 07:51:42 +00002462/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2463/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002464SDValue
2465ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002466 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002467 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002468 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002469 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002470 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002471 // Constant does not fit, try adjusting it by one?
2472 switch (CC) {
2473 default: break;
2474 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002475 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002476 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002477 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002478 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002479 }
2480 break;
2481 case ISD::SETULT:
2482 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002483 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002484 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002485 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002486 }
2487 break;
2488 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002489 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002490 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002491 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002492 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002493 }
2494 break;
2495 case ISD::SETULE:
2496 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002497 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002498 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002499 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002500 }
2501 break;
2502 }
2503 }
2504 }
2505
2506 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002507 ARMISD::NodeType CompareType;
2508 switch (CondCode) {
2509 default:
2510 CompareType = ARMISD::CMP;
2511 break;
2512 case ARMCC::EQ:
2513 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002514 // Uses only Z Flag
2515 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002516 break;
2517 }
Evan Cheng218977b2010-07-13 19:27:42 +00002518 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002519 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002520}
2521
2522/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002523SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002524ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002525 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002526 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002527 if (!isFloatingPointZero(RHS))
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002528 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002529 else
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002530 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
2531 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002532}
2533
Bob Wilson79f56c92011-03-08 01:17:20 +00002534/// duplicateCmp - Glue values can have only one use, so this function
2535/// duplicates a comparison node.
2536SDValue
2537ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
2538 unsigned Opc = Cmp.getOpcode();
2539 DebugLoc DL = Cmp.getDebugLoc();
2540 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
2541 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2542
2543 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
2544 Cmp = Cmp.getOperand(0);
2545 Opc = Cmp.getOpcode();
2546 if (Opc == ARMISD::CMPFP)
2547 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2548 else {
2549 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
2550 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
2551 }
2552 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
2553}
2554
Bill Wendlingde2b1512010-08-11 08:43:16 +00002555SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2556 SDValue Cond = Op.getOperand(0);
2557 SDValue SelectTrue = Op.getOperand(1);
2558 SDValue SelectFalse = Op.getOperand(2);
2559 DebugLoc dl = Op.getDebugLoc();
2560
2561 // Convert:
2562 //
2563 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2564 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2565 //
2566 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2567 const ConstantSDNode *CMOVTrue =
2568 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2569 const ConstantSDNode *CMOVFalse =
2570 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2571
2572 if (CMOVTrue && CMOVFalse) {
2573 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2574 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2575
2576 SDValue True;
2577 SDValue False;
2578 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2579 True = SelectTrue;
2580 False = SelectFalse;
2581 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2582 True = SelectFalse;
2583 False = SelectTrue;
2584 }
2585
2586 if (True.getNode() && False.getNode()) {
2587 EVT VT = Cond.getValueType();
2588 SDValue ARMcc = Cond.getOperand(2);
2589 SDValue CCR = Cond.getOperand(3);
Bob Wilson79f56c92011-03-08 01:17:20 +00002590 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00002591 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2592 }
2593 }
2594 }
2595
2596 return DAG.getSelectCC(dl, Cond,
2597 DAG.getConstant(0, Cond.getValueType()),
2598 SelectTrue, SelectFalse, ISD::SETNE);
2599}
2600
Dan Gohmand858e902010-04-17 15:26:15 +00002601SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002602 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002603 SDValue LHS = Op.getOperand(0);
2604 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002605 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002606 SDValue TrueVal = Op.getOperand(2);
2607 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002608 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002609
Owen Anderson825b72b2009-08-11 20:47:22 +00002610 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002611 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002612 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002613 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2614 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002615 }
2616
2617 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002618 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002619
Evan Cheng218977b2010-07-13 19:27:42 +00002620 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2621 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002622 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002623 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002624 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002625 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002626 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002627 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002628 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002629 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002630 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002631 }
2632 return Result;
2633}
2634
Evan Cheng218977b2010-07-13 19:27:42 +00002635/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2636/// to morph to an integer compare sequence.
2637static bool canChangeToInt(SDValue Op, bool &SeenZero,
2638 const ARMSubtarget *Subtarget) {
2639 SDNode *N = Op.getNode();
2640 if (!N->hasOneUse())
2641 // Otherwise it requires moving the value from fp to integer registers.
2642 return false;
2643 if (!N->getNumValues())
2644 return false;
2645 EVT VT = Op.getValueType();
2646 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2647 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2648 // vmrs are very slow, e.g. cortex-a8.
2649 return false;
2650
2651 if (isFloatingPointZero(Op)) {
2652 SeenZero = true;
2653 return true;
2654 }
2655 return ISD::isNormalLoad(N);
2656}
2657
2658static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2659 if (isFloatingPointZero(Op))
2660 return DAG.getConstant(0, MVT::i32);
2661
2662 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2663 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002664 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002665 Ld->isVolatile(), Ld->isNonTemporal(),
2666 Ld->getAlignment());
2667
2668 llvm_unreachable("Unknown VFP cmp argument!");
2669}
2670
2671static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2672 SDValue &RetVal1, SDValue &RetVal2) {
2673 if (isFloatingPointZero(Op)) {
2674 RetVal1 = DAG.getConstant(0, MVT::i32);
2675 RetVal2 = DAG.getConstant(0, MVT::i32);
2676 return;
2677 }
2678
2679 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2680 SDValue Ptr = Ld->getBasePtr();
2681 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2682 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002683 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002684 Ld->isVolatile(), Ld->isNonTemporal(),
2685 Ld->getAlignment());
2686
2687 EVT PtrType = Ptr.getValueType();
2688 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2689 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2690 PtrType, Ptr, DAG.getConstant(4, PtrType));
2691 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2692 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002693 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002694 Ld->isVolatile(), Ld->isNonTemporal(),
2695 NewAlign);
2696 return;
2697 }
2698
2699 llvm_unreachable("Unknown VFP cmp argument!");
2700}
2701
2702/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2703/// f32 and even f64 comparisons to integer ones.
2704SDValue
2705ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2706 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002707 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002708 SDValue LHS = Op.getOperand(2);
2709 SDValue RHS = Op.getOperand(3);
2710 SDValue Dest = Op.getOperand(4);
2711 DebugLoc dl = Op.getDebugLoc();
2712
2713 bool SeenZero = false;
2714 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2715 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002716 // If one of the operand is zero, it's safe to ignore the NaN case since
2717 // we only care about equality comparisons.
2718 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Bob Wilson1b772f92011-03-08 01:17:16 +00002719 // If unsafe fp math optimization is enabled and there are no other uses of
2720 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng218977b2010-07-13 19:27:42 +00002721 // to an integer comparison.
2722 if (CC == ISD::SETOEQ)
2723 CC = ISD::SETEQ;
2724 else if (CC == ISD::SETUNE)
2725 CC = ISD::SETNE;
2726
2727 SDValue ARMcc;
2728 if (LHS.getValueType() == MVT::f32) {
2729 LHS = bitcastf32Toi32(LHS, DAG);
2730 RHS = bitcastf32Toi32(RHS, DAG);
2731 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2732 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2733 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2734 Chain, Dest, ARMcc, CCR, Cmp);
2735 }
2736
2737 SDValue LHS1, LHS2;
2738 SDValue RHS1, RHS2;
2739 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2740 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2741 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2742 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002743 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002744 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2745 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2746 }
2747
2748 return SDValue();
2749}
2750
2751SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2752 SDValue Chain = Op.getOperand(0);
2753 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2754 SDValue LHS = Op.getOperand(2);
2755 SDValue RHS = Op.getOperand(3);
2756 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002757 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002758
Owen Anderson825b72b2009-08-11 20:47:22 +00002759 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002760 SDValue ARMcc;
2761 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002762 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002763 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002764 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002765 }
2766
Owen Anderson825b72b2009-08-11 20:47:22 +00002767 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002768
2769 if (UnsafeFPMath &&
2770 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2771 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2772 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2773 if (Result.getNode())
2774 return Result;
2775 }
2776
Evan Chenga8e29892007-01-19 07:51:42 +00002777 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002778 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002779
Evan Cheng218977b2010-07-13 19:27:42 +00002780 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2781 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002782 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002783 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002784 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002785 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002786 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002787 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2788 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002789 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002790 }
2791 return Res;
2792}
2793
Dan Gohmand858e902010-04-17 15:26:15 +00002794SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002795 SDValue Chain = Op.getOperand(0);
2796 SDValue Table = Op.getOperand(1);
2797 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002798 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002799
Owen Andersone50ed302009-08-10 22:56:29 +00002800 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002801 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2802 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002803 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002804 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002805 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002806 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2807 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002808 if (Subtarget->isThumb2()) {
2809 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2810 // which does another jump to the destination. This also makes it easier
2811 // to translate it to TBB / TBH later.
2812 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002813 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002814 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002815 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002816 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002817 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002818 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002819 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002820 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002821 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002822 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002823 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002824 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002825 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002826 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002827 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002828 }
Evan Chenga8e29892007-01-19 07:51:42 +00002829}
2830
Bob Wilson76a312b2010-03-19 22:51:32 +00002831static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2832 DebugLoc dl = Op.getDebugLoc();
2833 unsigned Opc;
2834
2835 switch (Op.getOpcode()) {
2836 default:
2837 assert(0 && "Invalid opcode!");
2838 case ISD::FP_TO_SINT:
2839 Opc = ARMISD::FTOSI;
2840 break;
2841 case ISD::FP_TO_UINT:
2842 Opc = ARMISD::FTOUI;
2843 break;
2844 }
2845 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002846 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00002847}
2848
2849static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2850 EVT VT = Op.getValueType();
2851 DebugLoc dl = Op.getDebugLoc();
2852 unsigned Opc;
2853
2854 switch (Op.getOpcode()) {
2855 default:
2856 assert(0 && "Invalid opcode!");
2857 case ISD::SINT_TO_FP:
2858 Opc = ARMISD::SITOF;
2859 break;
2860 case ISD::UINT_TO_FP:
2861 Opc = ARMISD::UITOF;
2862 break;
2863 }
2864
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002865 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00002866 return DAG.getNode(Opc, dl, VT, Op);
2867}
2868
Evan Cheng515fe3a2010-07-08 02:08:50 +00002869SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002870 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002871 SDValue Tmp0 = Op.getOperand(0);
2872 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002873 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002874 EVT VT = Op.getValueType();
2875 EVT SrcVT = Tmp1.getValueType();
Evan Chenge573fb32011-02-23 02:24:55 +00002876 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
2877 Tmp0.getOpcode() == ARMISD::VMOVDRR;
2878 bool UseNEON = !InGPR && Subtarget->hasNEON();
2879
2880 if (UseNEON) {
2881 // Use VBSL to copy the sign bit.
2882 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
2883 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
2884 DAG.getTargetConstant(EncodedVal, MVT::i32));
2885 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
2886 if (VT == MVT::f64)
2887 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
2888 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
2889 DAG.getConstant(32, MVT::i32));
2890 else /*if (VT == MVT::f32)*/
2891 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
2892 if (SrcVT == MVT::f32) {
2893 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
2894 if (VT == MVT::f64)
2895 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
2896 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
2897 DAG.getConstant(32, MVT::i32));
2898 }
2899 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
2900 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
2901
2902 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
2903 MVT::i32);
2904 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
2905 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
2906 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
2907
2908 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
2909 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
2910 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Chengc24ab5c2011-02-28 18:45:27 +00002911 if (VT == MVT::f32) {
Evan Chenge573fb32011-02-23 02:24:55 +00002912 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
2913 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
2914 DAG.getConstant(0, MVT::i32));
2915 } else {
2916 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
2917 }
2918
2919 return Res;
2920 }
Evan Chengc143dd42011-02-11 02:28:55 +00002921
2922 // Bitcast operand 1 to i32.
2923 if (SrcVT == MVT::f64)
2924 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
2925 &Tmp1, 1).getValue(1);
2926 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
2927
Evan Chenge573fb32011-02-23 02:24:55 +00002928 // Or in the signbit with integer operations.
2929 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
2930 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
2931 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
2932 if (VT == MVT::f32) {
2933 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
2934 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
2935 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
2936 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Chengc143dd42011-02-11 02:28:55 +00002937 }
2938
Evan Chenge573fb32011-02-23 02:24:55 +00002939 // f64: Or the high part with signbit and then combine two parts.
2940 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
2941 &Tmp0, 1);
2942 SDValue Lo = Tmp0.getValue(0);
2943 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
2944 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
2945 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chenga8e29892007-01-19 07:51:42 +00002946}
2947
Evan Cheng2457f2c2010-05-22 01:47:14 +00002948SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2949 MachineFunction &MF = DAG.getMachineFunction();
2950 MachineFrameInfo *MFI = MF.getFrameInfo();
2951 MFI->setReturnAddressIsTaken(true);
2952
2953 EVT VT = Op.getValueType();
2954 DebugLoc dl = Op.getDebugLoc();
2955 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2956 if (Depth) {
2957 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2958 SDValue Offset = DAG.getConstant(4, MVT::i32);
2959 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2960 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002961 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002962 }
2963
2964 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patel68e6bee2011-02-21 23:21:26 +00002965 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002966 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2967}
2968
Dan Gohmand858e902010-04-17 15:26:15 +00002969SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002970 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2971 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002972
Owen Andersone50ed302009-08-10 22:56:29 +00002973 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002974 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2975 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002976 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002977 ? ARM::R7 : ARM::R11;
2978 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2979 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002980 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2981 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002982 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002983 return FrameAddr;
2984}
2985
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002986/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00002987/// expand a bit convert where either the source or destination type is i64 to
2988/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2989/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2990/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002991static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002992 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2993 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002994 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002995
Bob Wilson9f3f0612010-04-17 05:30:19 +00002996 // This function is only supposed to be called for i64 types, either as the
2997 // source or destination of the bit convert.
2998 EVT SrcVT = Op.getValueType();
2999 EVT DstVT = N->getValueType(0);
3000 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003001 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003002
Bob Wilson9f3f0612010-04-17 05:30:19 +00003003 // Turn i64->f64 into VMOVDRR.
3004 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003005 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3006 DAG.getConstant(0, MVT::i32));
3007 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3008 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003009 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00003010 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00003011 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003012
Jim Grosbache5165492009-11-09 00:11:35 +00003013 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00003014 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
3015 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
3016 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
3017 // Merge the pieces into a single i64 value.
3018 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
3019 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003020
Bob Wilson9f3f0612010-04-17 05:30:19 +00003021 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00003022}
3023
Bob Wilson5bafff32009-06-22 23:27:02 +00003024/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003025/// Zero vectors are used to represent vector negation and in those cases
3026/// will be implemented with the NEON VNEG instruction. However, VNEG does
3027/// not support i64 elements, so sometimes the zero vectors will need to be
3028/// explicitly constructed. Regardless, use a canonical VMOV to create the
3029/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003030static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003031 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00003032 // The canonical modified immediate encoding of a zero vector is....0!
3033 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
3034 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
3035 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003036 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00003037}
3038
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003039/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
3040/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003041SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
3042 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003043 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3044 EVT VT = Op.getValueType();
3045 unsigned VTBits = VT.getSizeInBits();
3046 DebugLoc dl = Op.getDebugLoc();
3047 SDValue ShOpLo = Op.getOperand(0);
3048 SDValue ShOpHi = Op.getOperand(1);
3049 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003050 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003051 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003052
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003053 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
3054
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003055 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3056 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3057 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
3058 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3059 DAG.getConstant(VTBits, MVT::i32));
3060 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
3061 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003062 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003063
3064 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3065 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003066 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003067 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003068 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003069 CCR, Cmp);
3070
3071 SDValue Ops[2] = { Lo, Hi };
3072 return DAG.getMergeValues(Ops, 2, dl);
3073}
3074
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003075/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
3076/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003077SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
3078 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003079 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3080 EVT VT = Op.getValueType();
3081 unsigned VTBits = VT.getSizeInBits();
3082 DebugLoc dl = Op.getDebugLoc();
3083 SDValue ShOpLo = Op.getOperand(0);
3084 SDValue ShOpHi = Op.getOperand(1);
3085 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003086 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003087
3088 assert(Op.getOpcode() == ISD::SHL_PARTS);
3089 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3090 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3091 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
3092 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3093 DAG.getConstant(VTBits, MVT::i32));
3094 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
3095 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
3096
3097 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
3098 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3099 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003100 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003101 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003102 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003103 CCR, Cmp);
3104
3105 SDValue Ops[2] = { Lo, Hi };
3106 return DAG.getMergeValues(Ops, 2, dl);
3107}
3108
Jim Grosbach4725ca72010-09-08 03:54:02 +00003109SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00003110 SelectionDAG &DAG) const {
3111 // The rounding mode is in bits 23:22 of the FPSCR.
3112 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
3113 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
3114 // so that the shift + and get folded into a bitfield extract.
3115 DebugLoc dl = Op.getDebugLoc();
3116 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
3117 DAG.getConstant(Intrinsic::arm_get_fpscr,
3118 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003119 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00003120 DAG.getConstant(1U << 22, MVT::i32));
3121 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
3122 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003123 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00003124 DAG.getConstant(3, MVT::i32));
3125}
3126
Jim Grosbach3482c802010-01-18 19:58:49 +00003127static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3128 const ARMSubtarget *ST) {
3129 EVT VT = N->getValueType(0);
3130 DebugLoc dl = N->getDebugLoc();
3131
3132 if (!ST->hasV6T2Ops())
3133 return SDValue();
3134
3135 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3136 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3137}
3138
Bob Wilson5bafff32009-06-22 23:27:02 +00003139static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
3140 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003141 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003142 DebugLoc dl = N->getDebugLoc();
3143
Bob Wilsond5448bb2010-11-18 21:16:28 +00003144 if (!VT.isVector())
3145 return SDValue();
3146
Bob Wilson5bafff32009-06-22 23:27:02 +00003147 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00003148 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003149
Bob Wilsond5448bb2010-11-18 21:16:28 +00003150 // Left shifts translate directly to the vshiftu intrinsic.
3151 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00003152 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00003153 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
3154 N->getOperand(0), N->getOperand(1));
3155
3156 assert((N->getOpcode() == ISD::SRA ||
3157 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
3158
3159 // NEON uses the same intrinsics for both left and right shifts. For
3160 // right shifts, the shift amounts are negative, so negate the vector of
3161 // shift amounts.
3162 EVT ShiftVT = N->getOperand(1).getValueType();
3163 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
3164 getZeroVector(ShiftVT, DAG, dl),
3165 N->getOperand(1));
3166 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
3167 Intrinsic::arm_neon_vshifts :
3168 Intrinsic::arm_neon_vshiftu);
3169 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
3170 DAG.getConstant(vshiftInt, MVT::i32),
3171 N->getOperand(0), NegatedCount);
3172}
3173
3174static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3175 const ARMSubtarget *ST) {
3176 EVT VT = N->getValueType(0);
3177 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003178
Eli Friedmance392eb2009-08-22 03:13:10 +00003179 // We can get here for a node like i32 = ISD::SHL i32, i64
3180 if (VT != MVT::i64)
3181 return SDValue();
3182
3183 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003184 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003185
Chris Lattner27a6c732007-11-24 07:07:01 +00003186 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3187 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003188 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003189 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003190
Chris Lattner27a6c732007-11-24 07:07:01 +00003191 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003192 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003193
Chris Lattner27a6c732007-11-24 07:07:01 +00003194 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003195 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003196 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003197 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003198 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003199
Chris Lattner27a6c732007-11-24 07:07:01 +00003200 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3201 // captures the result into a carry flag.
3202 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003203 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003204
Chris Lattner27a6c732007-11-24 07:07:01 +00003205 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003206 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003207
Chris Lattner27a6c732007-11-24 07:07:01 +00003208 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003209 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003210}
3211
Bob Wilson5bafff32009-06-22 23:27:02 +00003212static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3213 SDValue TmpOp0, TmpOp1;
3214 bool Invert = false;
3215 bool Swap = false;
3216 unsigned Opc = 0;
3217
3218 SDValue Op0 = Op.getOperand(0);
3219 SDValue Op1 = Op.getOperand(1);
3220 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003221 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003222 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3223 DebugLoc dl = Op.getDebugLoc();
3224
3225 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3226 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003227 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003228 case ISD::SETUNE:
3229 case ISD::SETNE: Invert = true; // Fallthrough
3230 case ISD::SETOEQ:
3231 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3232 case ISD::SETOLT:
3233 case ISD::SETLT: Swap = true; // Fallthrough
3234 case ISD::SETOGT:
3235 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3236 case ISD::SETOLE:
3237 case ISD::SETLE: Swap = true; // Fallthrough
3238 case ISD::SETOGE:
3239 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3240 case ISD::SETUGE: Swap = true; // Fallthrough
3241 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3242 case ISD::SETUGT: Swap = true; // Fallthrough
3243 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3244 case ISD::SETUEQ: Invert = true; // Fallthrough
3245 case ISD::SETONE:
3246 // Expand this to (OLT | OGT).
3247 TmpOp0 = Op0;
3248 TmpOp1 = Op1;
3249 Opc = ISD::OR;
3250 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3251 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3252 break;
3253 case ISD::SETUO: Invert = true; // Fallthrough
3254 case ISD::SETO:
3255 // Expand this to (OLT | OGE).
3256 TmpOp0 = Op0;
3257 TmpOp1 = Op1;
3258 Opc = ISD::OR;
3259 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3260 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3261 break;
3262 }
3263 } else {
3264 // Integer comparisons.
3265 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003266 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003267 case ISD::SETNE: Invert = true;
3268 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3269 case ISD::SETLT: Swap = true;
3270 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3271 case ISD::SETLE: Swap = true;
3272 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3273 case ISD::SETULT: Swap = true;
3274 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3275 case ISD::SETULE: Swap = true;
3276 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3277 }
3278
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003279 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003280 if (Opc == ARMISD::VCEQ) {
3281
3282 SDValue AndOp;
3283 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3284 AndOp = Op0;
3285 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3286 AndOp = Op1;
3287
3288 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003289 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003290 AndOp = AndOp.getOperand(0);
3291
3292 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3293 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003294 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3295 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003296 Invert = !Invert;
3297 }
3298 }
3299 }
3300
3301 if (Swap)
3302 std::swap(Op0, Op1);
3303
Owen Andersonc24cb352010-11-08 23:21:22 +00003304 // If one of the operands is a constant vector zero, attempt to fold the
3305 // comparison to a specialized compare-against-zero form.
3306 SDValue SingleOp;
3307 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3308 SingleOp = Op0;
3309 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3310 if (Opc == ARMISD::VCGE)
3311 Opc = ARMISD::VCLEZ;
3312 else if (Opc == ARMISD::VCGT)
3313 Opc = ARMISD::VCLTZ;
3314 SingleOp = Op1;
3315 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003316
Owen Andersonc24cb352010-11-08 23:21:22 +00003317 SDValue Result;
3318 if (SingleOp.getNode()) {
3319 switch (Opc) {
3320 case ARMISD::VCEQ:
3321 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3322 case ARMISD::VCGE:
3323 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3324 case ARMISD::VCLEZ:
3325 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3326 case ARMISD::VCGT:
3327 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3328 case ARMISD::VCLTZ:
3329 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3330 default:
3331 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3332 }
3333 } else {
3334 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3335 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003336
3337 if (Invert)
3338 Result = DAG.getNOT(dl, Result, VT);
3339
3340 return Result;
3341}
3342
Bob Wilsond3c42842010-06-14 22:19:57 +00003343/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3344/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003345/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003346static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3347 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003348 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003349 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003350
Bob Wilson827b2102010-06-15 19:05:35 +00003351 // SplatBitSize is set to the smallest size that splats the vector, so a
3352 // zero vector will always have SplatBitSize == 8. However, NEON modified
3353 // immediate instructions others than VMOV do not support the 8-bit encoding
3354 // of a zero vector, and the default encoding of zero is supposed to be the
3355 // 32-bit version.
3356 if (SplatBits == 0)
3357 SplatBitSize = 32;
3358
Bob Wilson5bafff32009-06-22 23:27:02 +00003359 switch (SplatBitSize) {
3360 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003361 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003362 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003363 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003364 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003365 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003366 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003367 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003368 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003369
3370 case 16:
3371 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003372 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003373 if ((SplatBits & ~0xff) == 0) {
3374 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003375 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003376 Imm = SplatBits;
3377 break;
3378 }
3379 if ((SplatBits & ~0xff00) == 0) {
3380 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003381 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003382 Imm = SplatBits >> 8;
3383 break;
3384 }
3385 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003386
3387 case 32:
3388 // NEON's 32-bit VMOV supports splat values where:
3389 // * only one byte is nonzero, or
3390 // * the least significant byte is 0xff and the second byte is nonzero, or
3391 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003392 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003393 if ((SplatBits & ~0xff) == 0) {
3394 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003395 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003396 Imm = SplatBits;
3397 break;
3398 }
3399 if ((SplatBits & ~0xff00) == 0) {
3400 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003401 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003402 Imm = SplatBits >> 8;
3403 break;
3404 }
3405 if ((SplatBits & ~0xff0000) == 0) {
3406 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003407 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003408 Imm = SplatBits >> 16;
3409 break;
3410 }
3411 if ((SplatBits & ~0xff000000) == 0) {
3412 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003413 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003414 Imm = SplatBits >> 24;
3415 break;
3416 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003417
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003418 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3419 if (type == OtherModImm) return SDValue();
3420
Bob Wilson5bafff32009-06-22 23:27:02 +00003421 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003422 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3423 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003424 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003425 Imm = SplatBits >> 8;
3426 SplatBits |= 0xff;
3427 break;
3428 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003429
3430 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003431 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3432 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003433 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003434 Imm = SplatBits >> 16;
3435 SplatBits |= 0xffff;
3436 break;
3437 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003438
3439 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3440 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3441 // VMOV.I32. A (very) minor optimization would be to replicate the value
3442 // and fall through here to test for a valid 64-bit splat. But, then the
3443 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003444 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003445
3446 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003447 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003448 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003449 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003450 uint64_t BitMask = 0xff;
3451 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003452 unsigned ImmMask = 1;
3453 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003454 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003455 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003456 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003457 Imm |= ImmMask;
3458 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003459 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003460 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003461 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003462 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003463 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003464 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003465 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003466 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003467 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003468 break;
3469 }
3470
Bob Wilson1a913ed2010-06-11 21:34:50 +00003471 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003472 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003473 return SDValue();
3474 }
3475
Bob Wilsoncba270d2010-07-13 21:16:48 +00003476 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3477 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003478}
3479
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003480static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3481 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003482 unsigned NumElts = VT.getVectorNumElements();
3483 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003484
3485 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3486 if (M[0] < 0)
3487 return false;
3488
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003489 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003490
3491 // If this is a VEXT shuffle, the immediate value is the index of the first
3492 // element. The other shuffle indices must be the successive elements after
3493 // the first one.
3494 unsigned ExpectedElt = Imm;
3495 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003496 // Increment the expected index. If it wraps around, it may still be
3497 // a VEXT but the source vectors must be swapped.
3498 ExpectedElt += 1;
3499 if (ExpectedElt == NumElts * 2) {
3500 ExpectedElt = 0;
3501 ReverseVEXT = true;
3502 }
3503
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003504 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003505 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003506 return false;
3507 }
3508
3509 // Adjust the index value if the source operands will be swapped.
3510 if (ReverseVEXT)
3511 Imm -= NumElts;
3512
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003513 return true;
3514}
3515
Bob Wilson8bb9e482009-07-26 00:39:34 +00003516/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3517/// instruction with the specified blocksize. (The order of the elements
3518/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003519static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3520 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003521 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3522 "Only possible block sizes for VREV are: 16, 32, 64");
3523
Bob Wilson8bb9e482009-07-26 00:39:34 +00003524 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003525 if (EltSz == 64)
3526 return false;
3527
3528 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003529 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003530 // If the first shuffle index is UNDEF, be optimistic.
3531 if (M[0] < 0)
3532 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003533
3534 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3535 return false;
3536
3537 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003538 if (M[i] < 0) continue; // ignore UNDEF indices
3539 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003540 return false;
3541 }
3542
3543 return true;
3544}
3545
Bob Wilsonc692cb72009-08-21 20:54:19 +00003546static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3547 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003548 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3549 if (EltSz == 64)
3550 return false;
3551
Bob Wilsonc692cb72009-08-21 20:54:19 +00003552 unsigned NumElts = VT.getVectorNumElements();
3553 WhichResult = (M[0] == 0 ? 0 : 1);
3554 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003555 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3556 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003557 return false;
3558 }
3559 return true;
3560}
3561
Bob Wilson324f4f12009-12-03 06:40:55 +00003562/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3563/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3564/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3565static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3566 unsigned &WhichResult) {
3567 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3568 if (EltSz == 64)
3569 return false;
3570
3571 unsigned NumElts = VT.getVectorNumElements();
3572 WhichResult = (M[0] == 0 ? 0 : 1);
3573 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003574 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3575 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003576 return false;
3577 }
3578 return true;
3579}
3580
Bob Wilsonc692cb72009-08-21 20:54:19 +00003581static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3582 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003583 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3584 if (EltSz == 64)
3585 return false;
3586
Bob Wilsonc692cb72009-08-21 20:54:19 +00003587 unsigned NumElts = VT.getVectorNumElements();
3588 WhichResult = (M[0] == 0 ? 0 : 1);
3589 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003590 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003591 if ((unsigned) M[i] != 2 * i + WhichResult)
3592 return false;
3593 }
3594
3595 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003596 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003597 return false;
3598
3599 return true;
3600}
3601
Bob Wilson324f4f12009-12-03 06:40:55 +00003602/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3603/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3604/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3605static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3606 unsigned &WhichResult) {
3607 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3608 if (EltSz == 64)
3609 return false;
3610
3611 unsigned Half = VT.getVectorNumElements() / 2;
3612 WhichResult = (M[0] == 0 ? 0 : 1);
3613 for (unsigned j = 0; j != 2; ++j) {
3614 unsigned Idx = WhichResult;
3615 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003616 int MIdx = M[i + j * Half];
3617 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003618 return false;
3619 Idx += 2;
3620 }
3621 }
3622
3623 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3624 if (VT.is64BitVector() && EltSz == 32)
3625 return false;
3626
3627 return true;
3628}
3629
Bob Wilsonc692cb72009-08-21 20:54:19 +00003630static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3631 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003632 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3633 if (EltSz == 64)
3634 return false;
3635
Bob Wilsonc692cb72009-08-21 20:54:19 +00003636 unsigned NumElts = VT.getVectorNumElements();
3637 WhichResult = (M[0] == 0 ? 0 : 1);
3638 unsigned Idx = WhichResult * NumElts / 2;
3639 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003640 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3641 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003642 return false;
3643 Idx += 1;
3644 }
3645
3646 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003647 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003648 return false;
3649
3650 return true;
3651}
3652
Bob Wilson324f4f12009-12-03 06:40:55 +00003653/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3654/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3655/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3656static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3657 unsigned &WhichResult) {
3658 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3659 if (EltSz == 64)
3660 return false;
3661
3662 unsigned NumElts = VT.getVectorNumElements();
3663 WhichResult = (M[0] == 0 ? 0 : 1);
3664 unsigned Idx = WhichResult * NumElts / 2;
3665 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003666 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3667 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003668 return false;
3669 Idx += 1;
3670 }
3671
3672 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3673 if (VT.is64BitVector() && EltSz == 32)
3674 return false;
3675
3676 return true;
3677}
3678
Dale Johannesenf630c712010-07-29 20:10:08 +00003679// If N is an integer constant that can be moved into a register in one
3680// instruction, return an SDValue of such a constant (will become a MOV
3681// instruction). Otherwise return null.
3682static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3683 const ARMSubtarget *ST, DebugLoc dl) {
3684 uint64_t Val;
3685 if (!isa<ConstantSDNode>(N))
3686 return SDValue();
3687 Val = cast<ConstantSDNode>(N)->getZExtValue();
3688
3689 if (ST->isThumb1Only()) {
3690 if (Val <= 255 || ~Val <= 255)
3691 return DAG.getConstant(Val, MVT::i32);
3692 } else {
3693 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3694 return DAG.getConstant(Val, MVT::i32);
3695 }
3696 return SDValue();
3697}
3698
Bob Wilson5bafff32009-06-22 23:27:02 +00003699// If this is a case we can't handle, return null and let the default
3700// expansion code take care of it.
Bob Wilson11a1dff2011-01-07 21:37:30 +00003701SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
3702 const ARMSubtarget *ST) const {
Bob Wilsond06791f2009-08-13 01:57:47 +00003703 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003704 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003705 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003706
3707 APInt SplatBits, SplatUndef;
3708 unsigned SplatBitSize;
3709 bool HasAnyUndefs;
3710 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003711 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003712 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003713 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003714 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003715 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003716 DAG, VmovVT, VT.is128BitVector(),
3717 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003718 if (Val.getNode()) {
3719 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003720 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003721 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003722
3723 // Try an immediate VMVN.
3724 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3725 ((1LL << SplatBitSize) - 1));
3726 Val = isNEONModifiedImm(NegatedImm,
3727 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003728 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003729 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003730 if (Val.getNode()) {
3731 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003732 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003733 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003734 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003735 }
3736
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003737 // Scan through the operands to see if only one value is used.
3738 unsigned NumElts = VT.getVectorNumElements();
3739 bool isOnlyLowElement = true;
3740 bool usesOnlyOneValue = true;
3741 bool isConstant = true;
3742 SDValue Value;
3743 for (unsigned i = 0; i < NumElts; ++i) {
3744 SDValue V = Op.getOperand(i);
3745 if (V.getOpcode() == ISD::UNDEF)
3746 continue;
3747 if (i > 0)
3748 isOnlyLowElement = false;
3749 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3750 isConstant = false;
3751
3752 if (!Value.getNode())
3753 Value = V;
3754 else if (V != Value)
3755 usesOnlyOneValue = false;
3756 }
3757
3758 if (!Value.getNode())
3759 return DAG.getUNDEF(VT);
3760
3761 if (isOnlyLowElement)
3762 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3763
Dale Johannesenf630c712010-07-29 20:10:08 +00003764 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3765
Dale Johannesen575cd142010-10-19 20:00:17 +00003766 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3767 // i32 and try again.
3768 if (usesOnlyOneValue && EltSize <= 32) {
3769 if (!isConstant)
3770 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3771 if (VT.getVectorElementType().isFloatingPoint()) {
3772 SmallVector<SDValue, 8> Ops;
3773 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003774 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00003775 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00003776 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
3777 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003778 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3779 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003780 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003781 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003782 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3783 if (Val.getNode())
3784 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003785 }
3786
3787 // If all elements are constants and the case above didn't get hit, fall back
3788 // to the default expansion, which will generate a load from the constant
3789 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003790 if (isConstant)
3791 return SDValue();
3792
Bob Wilson11a1dff2011-01-07 21:37:30 +00003793 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
3794 if (NumElts >= 4) {
3795 SDValue shuffle = ReconstructShuffle(Op, DAG);
3796 if (shuffle != SDValue())
3797 return shuffle;
3798 }
3799
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003800 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003801 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3802 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003803 if (EltSize >= 32) {
3804 // Do the expansion with floating-point types, since that is what the VFP
3805 // registers are defined to use, and since i64 is not legal.
3806 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3807 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003808 SmallVector<SDValue, 8> Ops;
3809 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003810 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003811 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003812 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003813 }
3814
3815 return SDValue();
3816}
3817
Bob Wilson11a1dff2011-01-07 21:37:30 +00003818// Gather data to see if the operation can be modelled as a
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003819// shuffle in combination with VEXTs.
Eric Christopher41262da2011-01-14 23:50:53 +00003820SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
3821 SelectionDAG &DAG) const {
Bob Wilson11a1dff2011-01-07 21:37:30 +00003822 DebugLoc dl = Op.getDebugLoc();
3823 EVT VT = Op.getValueType();
3824 unsigned NumElts = VT.getVectorNumElements();
3825
3826 SmallVector<SDValue, 2> SourceVecs;
3827 SmallVector<unsigned, 2> MinElts;
3828 SmallVector<unsigned, 2> MaxElts;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003829
Bob Wilson11a1dff2011-01-07 21:37:30 +00003830 for (unsigned i = 0; i < NumElts; ++i) {
3831 SDValue V = Op.getOperand(i);
3832 if (V.getOpcode() == ISD::UNDEF)
3833 continue;
3834 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
3835 // A shuffle can only come from building a vector from various
3836 // elements of other vectors.
3837 return SDValue();
3838 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003839
Bob Wilson11a1dff2011-01-07 21:37:30 +00003840 // Record this extraction against the appropriate vector if possible...
3841 SDValue SourceVec = V.getOperand(0);
3842 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
3843 bool FoundSource = false;
3844 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
3845 if (SourceVecs[j] == SourceVec) {
3846 if (MinElts[j] > EltNo)
3847 MinElts[j] = EltNo;
3848 if (MaxElts[j] < EltNo)
3849 MaxElts[j] = EltNo;
3850 FoundSource = true;
3851 break;
3852 }
3853 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003854
Bob Wilson11a1dff2011-01-07 21:37:30 +00003855 // Or record a new source if not...
3856 if (!FoundSource) {
3857 SourceVecs.push_back(SourceVec);
3858 MinElts.push_back(EltNo);
3859 MaxElts.push_back(EltNo);
3860 }
3861 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003862
Bob Wilson11a1dff2011-01-07 21:37:30 +00003863 // Currently only do something sane when at most two source vectors
3864 // involved.
3865 if (SourceVecs.size() > 2)
3866 return SDValue();
3867
3868 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
3869 int VEXTOffsets[2] = {0, 0};
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003870
Bob Wilson11a1dff2011-01-07 21:37:30 +00003871 // This loop extracts the usage patterns of the source vectors
3872 // and prepares appropriate SDValues for a shuffle if possible.
3873 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
3874 if (SourceVecs[i].getValueType() == VT) {
3875 // No VEXT necessary
3876 ShuffleSrcs[i] = SourceVecs[i];
3877 VEXTOffsets[i] = 0;
3878 continue;
3879 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
3880 // It probably isn't worth padding out a smaller vector just to
3881 // break it down again in a shuffle.
3882 return SDValue();
3883 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003884
Bob Wilson11a1dff2011-01-07 21:37:30 +00003885 // Since only 64-bit and 128-bit vectors are legal on ARM and
3886 // we've eliminated the other cases...
Bob Wilson70f85732011-01-07 23:40:46 +00003887 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
3888 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003889
Bob Wilson11a1dff2011-01-07 21:37:30 +00003890 if (MaxElts[i] - MinElts[i] >= NumElts) {
3891 // Span too large for a VEXT to cope
3892 return SDValue();
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003893 }
3894
Bob Wilson11a1dff2011-01-07 21:37:30 +00003895 if (MinElts[i] >= NumElts) {
3896 // The extraction can just take the second half
3897 VEXTOffsets[i] = NumElts;
Eric Christopher41262da2011-01-14 23:50:53 +00003898 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3899 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003900 DAG.getIntPtrConstant(NumElts));
3901 } else if (MaxElts[i] < NumElts) {
3902 // The extraction can just take the first half
3903 VEXTOffsets[i] = 0;
Eric Christopher41262da2011-01-14 23:50:53 +00003904 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3905 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003906 DAG.getIntPtrConstant(0));
3907 } else {
3908 // An actual VEXT is needed
3909 VEXTOffsets[i] = MinElts[i];
Eric Christopher41262da2011-01-14 23:50:53 +00003910 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3911 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003912 DAG.getIntPtrConstant(0));
Eric Christopher41262da2011-01-14 23:50:53 +00003913 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3914 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003915 DAG.getIntPtrConstant(NumElts));
3916 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
3917 DAG.getConstant(VEXTOffsets[i], MVT::i32));
3918 }
3919 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003920
Bob Wilson11a1dff2011-01-07 21:37:30 +00003921 SmallVector<int, 8> Mask;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003922
Bob Wilson11a1dff2011-01-07 21:37:30 +00003923 for (unsigned i = 0; i < NumElts; ++i) {
3924 SDValue Entry = Op.getOperand(i);
3925 if (Entry.getOpcode() == ISD::UNDEF) {
3926 Mask.push_back(-1);
3927 continue;
3928 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003929
Bob Wilson11a1dff2011-01-07 21:37:30 +00003930 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher41262da2011-01-14 23:50:53 +00003931 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
3932 .getOperand(1))->getSExtValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00003933 if (ExtractVec == SourceVecs[0]) {
3934 Mask.push_back(ExtractElt - VEXTOffsets[0]);
3935 } else {
3936 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
3937 }
3938 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003939
Bob Wilson11a1dff2011-01-07 21:37:30 +00003940 // Final check before we try to produce nonsense...
3941 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher41262da2011-01-14 23:50:53 +00003942 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
3943 &Mask[0]);
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003944
Bob Wilson11a1dff2011-01-07 21:37:30 +00003945 return SDValue();
3946}
3947
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003948/// isShuffleMaskLegal - Targets can use this to indicate that they only
3949/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3950/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3951/// are assumed to be legal.
3952bool
3953ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3954 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003955 if (VT.getVectorNumElements() == 4 &&
3956 (VT.is128BitVector() || VT.is64BitVector())) {
3957 unsigned PFIndexes[4];
3958 for (unsigned i = 0; i != 4; ++i) {
3959 if (M[i] < 0)
3960 PFIndexes[i] = 8;
3961 else
3962 PFIndexes[i] = M[i];
3963 }
3964
3965 // Compute the index in the perfect shuffle table.
3966 unsigned PFTableIndex =
3967 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3968 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3969 unsigned Cost = (PFEntry >> 30);
3970
3971 if (Cost <= 4)
3972 return true;
3973 }
3974
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003975 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003976 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003977
Bob Wilson53dd2452010-06-07 23:53:38 +00003978 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3979 return (EltSize >= 32 ||
3980 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003981 isVREVMask(M, VT, 64) ||
3982 isVREVMask(M, VT, 32) ||
3983 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003984 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3985 isVTRNMask(M, VT, WhichResult) ||
3986 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003987 isVZIPMask(M, VT, WhichResult) ||
3988 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3989 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3990 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003991}
3992
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003993/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3994/// the specified operations to build the shuffle.
3995static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3996 SDValue RHS, SelectionDAG &DAG,
3997 DebugLoc dl) {
3998 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3999 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
4000 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
4001
4002 enum {
4003 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
4004 OP_VREV,
4005 OP_VDUP0,
4006 OP_VDUP1,
4007 OP_VDUP2,
4008 OP_VDUP3,
4009 OP_VEXT1,
4010 OP_VEXT2,
4011 OP_VEXT3,
4012 OP_VUZPL, // VUZP, left result
4013 OP_VUZPR, // VUZP, right result
4014 OP_VZIPL, // VZIP, left result
4015 OP_VZIPR, // VZIP, right result
4016 OP_VTRNL, // VTRN, left result
4017 OP_VTRNR // VTRN, right result
4018 };
4019
4020 if (OpNum == OP_COPY) {
4021 if (LHSID == (1*9+2)*9+3) return LHS;
4022 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4023 return RHS;
4024 }
4025
4026 SDValue OpLHS, OpRHS;
4027 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4028 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
4029 EVT VT = OpLHS.getValueType();
4030
4031 switch (OpNum) {
4032 default: llvm_unreachable("Unknown shuffle opcode!");
4033 case OP_VREV:
4034 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
4035 case OP_VDUP0:
4036 case OP_VDUP1:
4037 case OP_VDUP2:
4038 case OP_VDUP3:
4039 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004040 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004041 case OP_VEXT1:
4042 case OP_VEXT2:
4043 case OP_VEXT3:
4044 return DAG.getNode(ARMISD::VEXT, dl, VT,
4045 OpLHS, OpRHS,
4046 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
4047 case OP_VUZPL:
4048 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004049 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004050 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
4051 case OP_VZIPL:
4052 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004053 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004054 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
4055 case OP_VTRNL:
4056 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004057 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4058 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004059 }
4060}
4061
Bill Wendling69a05a72011-03-14 23:02:38 +00004062static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
4063 SmallVectorImpl<int> &ShuffleMask,
4064 SelectionDAG &DAG) {
4065 // Check to see if we can use the VTBL instruction.
4066 SDValue V1 = Op.getOperand(0);
4067 SDValue V2 = Op.getOperand(1);
4068 DebugLoc DL = Op.getDebugLoc();
4069
4070 SmallVector<SDValue, 8> VTBLMask;
4071 for (SmallVectorImpl<int>::iterator
4072 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
4073 VTBLMask.push_back(DAG.getConstant(*I, MVT::i32));
4074
4075 if (V2.getNode()->getOpcode() == ISD::UNDEF)
4076 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
4077 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4078 &VTBLMask[0], 8));
4079 else
4080 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
4081 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4082 &VTBLMask[0], 8));
4083}
4084
Bob Wilson5bafff32009-06-22 23:27:02 +00004085static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004086 SDValue V1 = Op.getOperand(0);
4087 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00004088 DebugLoc dl = Op.getDebugLoc();
4089 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004090 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004091 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00004092
Bob Wilson28865062009-08-13 02:13:04 +00004093 // Convert shuffles that are directly supported on NEON to target-specific
4094 // DAG nodes, instead of keeping them as shuffles and matching them again
4095 // during code selection. This is more efficient and avoids the possibility
4096 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00004097 // FIXME: floating-point vectors should be canonicalized to integer vectors
4098 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004099 SVN->getMask(ShuffleMask);
4100
Bob Wilson53dd2452010-06-07 23:53:38 +00004101 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4102 if (EltSize <= 32) {
4103 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
4104 int Lane = SVN->getSplatIndex();
4105 // If this is undef splat, generate it via "just" vdup, if possible.
4106 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00004107
Bob Wilson53dd2452010-06-07 23:53:38 +00004108 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4109 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
4110 }
4111 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
4112 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004113 }
Bob Wilson53dd2452010-06-07 23:53:38 +00004114
4115 bool ReverseVEXT;
4116 unsigned Imm;
4117 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
4118 if (ReverseVEXT)
4119 std::swap(V1, V2);
4120 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
4121 DAG.getConstant(Imm, MVT::i32));
4122 }
4123
4124 if (isVREVMask(ShuffleMask, VT, 64))
4125 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
4126 if (isVREVMask(ShuffleMask, VT, 32))
4127 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
4128 if (isVREVMask(ShuffleMask, VT, 16))
4129 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
4130
4131 // Check for Neon shuffles that modify both input vectors in place.
4132 // If both results are used, i.e., if there are two shuffles with the same
4133 // source operands and with masks corresponding to both results of one of
4134 // these operations, DAG memoization will ensure that a single node is
4135 // used for both shuffles.
4136 unsigned WhichResult;
4137 if (isVTRNMask(ShuffleMask, VT, WhichResult))
4138 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4139 V1, V2).getValue(WhichResult);
4140 if (isVUZPMask(ShuffleMask, VT, WhichResult))
4141 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4142 V1, V2).getValue(WhichResult);
4143 if (isVZIPMask(ShuffleMask, VT, WhichResult))
4144 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4145 V1, V2).getValue(WhichResult);
4146
4147 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
4148 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4149 V1, V1).getValue(WhichResult);
4150 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4151 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4152 V1, V1).getValue(WhichResult);
4153 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4154 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4155 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00004156 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004157
Bob Wilsonc692cb72009-08-21 20:54:19 +00004158 // If the shuffle is not directly supported and it has 4 elements, use
4159 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004160 unsigned NumElts = VT.getVectorNumElements();
4161 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004162 unsigned PFIndexes[4];
4163 for (unsigned i = 0; i != 4; ++i) {
4164 if (ShuffleMask[i] < 0)
4165 PFIndexes[i] = 8;
4166 else
4167 PFIndexes[i] = ShuffleMask[i];
4168 }
4169
4170 // Compute the index in the perfect shuffle table.
4171 unsigned PFTableIndex =
4172 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004173 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4174 unsigned Cost = (PFEntry >> 30);
4175
4176 if (Cost <= 4)
4177 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
4178 }
Bob Wilsond8e17572009-08-12 22:31:50 +00004179
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004180 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004181 if (EltSize >= 32) {
4182 // Do the expansion with floating-point types, since that is what the VFP
4183 // registers are defined to use, and since i64 is not legal.
4184 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4185 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004186 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
4187 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004188 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004189 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00004190 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004191 Ops.push_back(DAG.getUNDEF(EltVT));
4192 else
4193 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
4194 ShuffleMask[i] < (int)NumElts ? V1 : V2,
4195 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
4196 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00004197 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004198 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004199 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00004200 }
4201
Bill Wendling69a05a72011-03-14 23:02:38 +00004202 if (VT == MVT::v8i8) {
4203 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
4204 if (NewOp.getNode())
4205 return NewOp;
4206 }
4207
Bob Wilson22cac0d2009-08-14 05:16:33 +00004208 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004209}
4210
Bob Wilson5bafff32009-06-22 23:27:02 +00004211static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00004212 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00004213 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00004214 if (!isa<ConstantSDNode>(Lane))
4215 return SDValue();
4216
4217 SDValue Vec = Op.getOperand(0);
4218 if (Op.getValueType() == MVT::i32 &&
4219 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
4220 DebugLoc dl = Op.getDebugLoc();
4221 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
4222 }
4223
4224 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00004225}
4226
Bob Wilsona6d65862009-08-03 20:36:38 +00004227static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
4228 // The only time a CONCAT_VECTORS operation can have legal types is when
4229 // two 64-bit vectors are concatenated to a 128-bit vector.
4230 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
4231 "unexpected CONCAT_VECTORS");
4232 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00004234 SDValue Op0 = Op.getOperand(0);
4235 SDValue Op1 = Op.getOperand(1);
4236 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004237 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004238 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00004239 DAG.getIntPtrConstant(0));
4240 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004241 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004242 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00004243 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004244 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004245}
4246
Bob Wilson626613d2010-11-23 19:38:38 +00004247/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
4248/// element has been zero/sign-extended, depending on the isSigned parameter,
4249/// from an integer type half its size.
4250static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
4251 bool isSigned) {
4252 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
4253 EVT VT = N->getValueType(0);
4254 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
4255 SDNode *BVN = N->getOperand(0).getNode();
4256 if (BVN->getValueType(0) != MVT::v4i32 ||
4257 BVN->getOpcode() != ISD::BUILD_VECTOR)
4258 return false;
4259 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4260 unsigned HiElt = 1 - LoElt;
4261 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
4262 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
4263 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
4264 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
4265 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
4266 return false;
4267 if (isSigned) {
4268 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
4269 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
4270 return true;
4271 } else {
4272 if (Hi0->isNullValue() && Hi1->isNullValue())
4273 return true;
4274 }
4275 return false;
4276 }
4277
4278 if (N->getOpcode() != ISD::BUILD_VECTOR)
4279 return false;
4280
4281 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
4282 SDNode *Elt = N->getOperand(i).getNode();
4283 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
4284 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4285 unsigned HalfSize = EltSize / 2;
4286 if (isSigned) {
4287 int64_t SExtVal = C->getSExtValue();
4288 if ((SExtVal >> HalfSize) != (SExtVal >> EltSize))
4289 return false;
4290 } else {
4291 if ((C->getZExtValue() >> HalfSize) != 0)
4292 return false;
4293 }
4294 continue;
4295 }
4296 return false;
4297 }
4298
4299 return true;
4300}
4301
4302/// isSignExtended - Check if a node is a vector value that is sign-extended
4303/// or a constant BUILD_VECTOR with sign-extended elements.
4304static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
4305 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
4306 return true;
4307 if (isExtendedBUILD_VECTOR(N, DAG, true))
4308 return true;
4309 return false;
4310}
4311
4312/// isZeroExtended - Check if a node is a vector value that is zero-extended
4313/// or a constant BUILD_VECTOR with zero-extended elements.
4314static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
4315 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
4316 return true;
4317 if (isExtendedBUILD_VECTOR(N, DAG, false))
4318 return true;
4319 return false;
4320}
4321
4322/// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending
4323/// load, or BUILD_VECTOR with extended elements, return the unextended value.
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004324static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
4325 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
4326 return N->getOperand(0);
Bob Wilson626613d2010-11-23 19:38:38 +00004327 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
4328 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
4329 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
4330 LD->isNonTemporal(), LD->getAlignment());
4331 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
4332 // have been legalized as a BITCAST from v4i32.
4333 if (N->getOpcode() == ISD::BITCAST) {
4334 SDNode *BVN = N->getOperand(0).getNode();
4335 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
4336 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
4337 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4338 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
4339 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
4340 }
4341 // Construct a new BUILD_VECTOR with elements truncated to half the size.
4342 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
4343 EVT VT = N->getValueType(0);
4344 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
4345 unsigned NumElts = VT.getVectorNumElements();
4346 MVT TruncVT = MVT::getIntegerVT(EltSize);
4347 SmallVector<SDValue, 8> Ops;
4348 for (unsigned i = 0; i != NumElts; ++i) {
4349 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
4350 const APInt &CInt = C->getAPIntValue();
Jay Foad40f8f622010-12-07 08:25:19 +00004351 Ops.push_back(DAG.getConstant(CInt.trunc(EltSize), TruncVT));
Bob Wilson626613d2010-11-23 19:38:38 +00004352 }
4353 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
4354 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004355}
4356
4357static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
4358 // Multiplications are only custom-lowered for 128-bit vectors so that
4359 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
4360 EVT VT = Op.getValueType();
4361 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
4362 SDNode *N0 = Op.getOperand(0).getNode();
4363 SDNode *N1 = Op.getOperand(1).getNode();
4364 unsigned NewOpc = 0;
Bob Wilson626613d2010-11-23 19:38:38 +00004365 if (isSignExtended(N0, DAG) && isSignExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004366 NewOpc = ARMISD::VMULLs;
Bob Wilson626613d2010-11-23 19:38:38 +00004367 else if (isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004368 NewOpc = ARMISD::VMULLu;
Bob Wilson626613d2010-11-23 19:38:38 +00004369 else if (VT == MVT::v2i64)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004370 // Fall through to expand this. It is not legal.
4371 return SDValue();
Bob Wilson626613d2010-11-23 19:38:38 +00004372 else
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004373 // Other vector multiplications are legal.
4374 return Op;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004375
4376 // Legalize to a VMULL instruction.
4377 DebugLoc DL = Op.getDebugLoc();
4378 SDValue Op0 = SkipExtension(N0, DAG);
4379 SDValue Op1 = SkipExtension(N1, DAG);
4380
4381 assert(Op0.getValueType().is64BitVector() &&
4382 Op1.getValueType().is64BitVector() &&
4383 "unexpected types for extended operands to VMULL");
4384 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
4385}
4386
Nate Begeman7973f352011-02-11 20:53:29 +00004387static SDValue
4388LowerSDIV_v4i8(SDValue X, SDValue Y, DebugLoc dl, SelectionDAG &DAG) {
4389 // Convert to float
4390 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
4391 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
4392 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
4393 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
4394 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
4395 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
4396 // Get reciprocal estimate.
4397 // float4 recip = vrecpeq_f32(yf);
4398 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4399 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
4400 // Because char has a smaller range than uchar, we can actually get away
4401 // without any newton steps. This requires that we use a weird bias
4402 // of 0xb000, however (again, this has been exhaustively tested).
4403 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
4404 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
4405 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
4406 Y = DAG.getConstant(0xb000, MVT::i32);
4407 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
4408 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
4409 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
4410 // Convert back to short.
4411 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
4412 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
4413 return X;
4414}
4415
4416static SDValue
4417LowerSDIV_v4i16(SDValue N0, SDValue N1, DebugLoc dl, SelectionDAG &DAG) {
4418 SDValue N2;
4419 // Convert to float.
4420 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
4421 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
4422 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
4423 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
4424 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
4425 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
4426
4427 // Use reciprocal estimate and one refinement step.
4428 // float4 recip = vrecpeq_f32(yf);
4429 // recip *= vrecpsq_f32(yf, recip);
4430 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4431 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
4432 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4433 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4434 N1, N2);
4435 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4436 // Because short has a smaller range than ushort, we can actually get away
4437 // with only a single newton step. This requires that we use a weird bias
4438 // of 89, however (again, this has been exhaustively tested).
4439 // float4 result = as_float4(as_int4(xf*recip) + 89);
4440 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4441 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
4442 N1 = DAG.getConstant(89, MVT::i32);
4443 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4444 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4445 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4446 // Convert back to integer and return.
4447 // return vmovn_s32(vcvt_s32_f32(result));
4448 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4449 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4450 return N0;
4451}
4452
4453static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
4454 EVT VT = Op.getValueType();
4455 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4456 "unexpected type for custom-lowering ISD::SDIV");
4457
4458 DebugLoc dl = Op.getDebugLoc();
4459 SDValue N0 = Op.getOperand(0);
4460 SDValue N1 = Op.getOperand(1);
4461 SDValue N2, N3;
4462
4463 if (VT == MVT::v8i8) {
4464 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
4465 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
4466
4467 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4468 DAG.getIntPtrConstant(4));
4469 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4470 DAG.getIntPtrConstant(4));
4471 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4472 DAG.getIntPtrConstant(0));
4473 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4474 DAG.getIntPtrConstant(0));
4475
4476 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
4477 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
4478
4479 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4480 N0 = LowerCONCAT_VECTORS(N0, DAG);
4481
4482 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
4483 return N0;
4484 }
4485 return LowerSDIV_v4i16(N0, N1, dl, DAG);
4486}
4487
4488static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
4489 EVT VT = Op.getValueType();
4490 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4491 "unexpected type for custom-lowering ISD::UDIV");
4492
4493 DebugLoc dl = Op.getDebugLoc();
4494 SDValue N0 = Op.getOperand(0);
4495 SDValue N1 = Op.getOperand(1);
4496 SDValue N2, N3;
4497
4498 if (VT == MVT::v8i8) {
4499 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
4500 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
4501
4502 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4503 DAG.getIntPtrConstant(4));
4504 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4505 DAG.getIntPtrConstant(4));
4506 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4507 DAG.getIntPtrConstant(0));
4508 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4509 DAG.getIntPtrConstant(0));
4510
4511 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
4512 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
4513
4514 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4515 N0 = LowerCONCAT_VECTORS(N0, DAG);
4516
4517 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
4518 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
4519 N0);
4520 return N0;
4521 }
4522
4523 // v4i16 sdiv ... Convert to float.
4524 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
4525 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
4526 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
4527 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
4528 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
4529 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
4530
4531 // Use reciprocal estimate and two refinement steps.
4532 // float4 recip = vrecpeq_f32(yf);
4533 // recip *= vrecpsq_f32(yf, recip);
4534 // recip *= vrecpsq_f32(yf, recip);
4535 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4536 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
4537 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4538 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4539 N1, N2);
4540 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4541 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4542 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4543 N1, N2);
4544 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4545 // Simply multiplying by the reciprocal estimate can leave us a few ulps
4546 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
4547 // and that it will never cause us to return an answer too large).
4548 // float4 result = as_float4(as_int4(xf*recip) + 89);
4549 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4550 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
4551 N1 = DAG.getConstant(2, MVT::i32);
4552 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4553 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4554 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4555 // Convert back to integer and return.
4556 // return vmovn_u32(vcvt_s32_f32(result));
4557 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4558 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4559 return N0;
4560}
4561
Dan Gohmand858e902010-04-17 15:26:15 +00004562SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004563 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004564 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00004565 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00004566 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004567 case ISD::GlobalAddress:
4568 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
4569 LowerGlobalAddressELF(Op, DAG);
Bill Wendling69a05a72011-03-14 23:02:38 +00004570 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00004571 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00004572 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
4573 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004574 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00004575 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00004576 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00004577 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00004578 case ISD::SINT_TO_FP:
4579 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
4580 case ISD::FP_TO_SINT:
4581 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004582 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00004583 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00004584 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004585 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004586 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00004587 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00004588 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00004589 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
4590 Subtarget);
Evan Cheng21a61792011-03-14 18:02:30 +00004591 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004592 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00004593 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00004594 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00004595 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00004596 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00004597 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00004598 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004599 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00004600 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004601 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004602 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00004603 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004604 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004605 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begeman7973f352011-02-11 20:53:29 +00004606 case ISD::SDIV: return LowerSDIV(Op, DAG);
4607 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004608 }
Dan Gohman475871a2008-07-27 21:46:04 +00004609 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004610}
4611
Duncan Sands1607f052008-12-01 11:39:25 +00004612/// ReplaceNodeResults - Replace the results of node with an illegal result
4613/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00004614void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
4615 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004616 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00004617 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00004618 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00004619 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004620 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00004621 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004622 case ISD::BITCAST:
4623 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004624 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00004625 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00004626 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00004627 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004628 break;
Duncan Sands1607f052008-12-01 11:39:25 +00004629 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00004630 if (Res.getNode())
4631 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00004632}
Chris Lattner27a6c732007-11-24 07:07:01 +00004633
Evan Chenga8e29892007-01-19 07:51:42 +00004634//===----------------------------------------------------------------------===//
4635// ARM Scheduler Hooks
4636//===----------------------------------------------------------------------===//
4637
4638MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004639ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
4640 MachineBasicBlock *BB,
4641 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00004642 unsigned dest = MI->getOperand(0).getReg();
4643 unsigned ptr = MI->getOperand(1).getReg();
4644 unsigned oldval = MI->getOperand(2).getReg();
4645 unsigned newval = MI->getOperand(3).getReg();
4646 unsigned scratch = BB->getParent()->getRegInfo()
4647 .createVirtualRegister(ARM::GPRRegisterClass);
4648 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4649 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004650 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00004651
4652 unsigned ldrOpc, strOpc;
4653 switch (Size) {
4654 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004655 case 1:
4656 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Evan Chengaa261022011-02-07 18:50:47 +00004657 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004658 break;
4659 case 2:
4660 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4661 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4662 break;
4663 case 4:
4664 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4665 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4666 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00004667 }
4668
4669 MachineFunction *MF = BB->getParent();
4670 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4671 MachineFunction::iterator It = BB;
4672 ++It; // insert the new blocks after the current block
4673
4674 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4675 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4676 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4677 MF->insert(It, loop1MBB);
4678 MF->insert(It, loop2MBB);
4679 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004680
4681 // Transfer the remainder of BB and its successor edges to exitMBB.
4682 exitMBB->splice(exitMBB->begin(), BB,
4683 llvm::next(MachineBasicBlock::iterator(MI)),
4684 BB->end());
4685 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004686
4687 // thisMBB:
4688 // ...
4689 // fallthrough --> loop1MBB
4690 BB->addSuccessor(loop1MBB);
4691
4692 // loop1MBB:
4693 // ldrex dest, [ptr]
4694 // cmp dest, oldval
4695 // bne exitMBB
4696 BB = loop1MBB;
4697 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004698 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004699 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004700 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4701 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004702 BB->addSuccessor(loop2MBB);
4703 BB->addSuccessor(exitMBB);
4704
4705 // loop2MBB:
4706 // strex scratch, newval, [ptr]
4707 // cmp scratch, #0
4708 // bne loop1MBB
4709 BB = loop2MBB;
4710 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
4711 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004712 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004713 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004714 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4715 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004716 BB->addSuccessor(loop1MBB);
4717 BB->addSuccessor(exitMBB);
4718
4719 // exitMBB:
4720 // ...
4721 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00004722
Dan Gohman14152b42010-07-06 20:24:04 +00004723 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00004724
Jim Grosbach5278eb82009-12-11 01:42:04 +00004725 return BB;
4726}
4727
4728MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004729ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
4730 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00004731 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
4732 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4733
4734 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004735 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004736 MachineFunction::iterator It = BB;
4737 ++It;
4738
4739 unsigned dest = MI->getOperand(0).getReg();
4740 unsigned ptr = MI->getOperand(1).getReg();
4741 unsigned incr = MI->getOperand(2).getReg();
4742 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00004743
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004744 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004745 unsigned ldrOpc, strOpc;
4746 switch (Size) {
4747 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004748 case 1:
4749 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00004750 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004751 break;
4752 case 2:
4753 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4754 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4755 break;
4756 case 4:
4757 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4758 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4759 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004760 }
4761
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004762 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4763 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4764 MF->insert(It, loopMBB);
4765 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004766
4767 // Transfer the remainder of BB and its successor edges to exitMBB.
4768 exitMBB->splice(exitMBB->begin(), BB,
4769 llvm::next(MachineBasicBlock::iterator(MI)),
4770 BB->end());
4771 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004772
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004773 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004774 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4775 unsigned scratch2 = (!BinOpcode) ? incr :
4776 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4777
4778 // thisMBB:
4779 // ...
4780 // fallthrough --> loopMBB
4781 BB->addSuccessor(loopMBB);
4782
4783 // loopMBB:
4784 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004785 // <binop> scratch2, dest, incr
4786 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004787 // cmp scratch, #0
4788 // bne- loopMBB
4789 // fallthrough --> exitMBB
4790 BB = loopMBB;
4791 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004792 if (BinOpcode) {
4793 // operand order needs to go the other way for NAND
4794 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4795 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4796 addReg(incr).addReg(dest)).addReg(0);
4797 else
4798 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4799 addReg(dest).addReg(incr)).addReg(0);
4800 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004801
4802 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4803 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004804 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004805 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004806 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4807 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004808
4809 BB->addSuccessor(loopMBB);
4810 BB->addSuccessor(exitMBB);
4811
4812 // exitMBB:
4813 // ...
4814 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004815
Dan Gohman14152b42010-07-06 20:24:04 +00004816 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004817
Jim Grosbachc3c23542009-12-14 04:22:04 +00004818 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004819}
4820
Evan Cheng218977b2010-07-13 19:27:42 +00004821static
4822MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4823 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4824 E = MBB->succ_end(); I != E; ++I)
4825 if (*I != Succ)
4826 return *I;
4827 llvm_unreachable("Expecting a BB with two successors!");
4828}
4829
Jim Grosbache801dc42009-12-12 01:40:06 +00004830MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004831ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004832 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004833 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004834 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004835 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004836 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004837 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004838 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004839 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004840
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004841 case ARM::ATOMIC_LOAD_ADD_I8:
4842 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4843 case ARM::ATOMIC_LOAD_ADD_I16:
4844 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4845 case ARM::ATOMIC_LOAD_ADD_I32:
4846 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004847
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004848 case ARM::ATOMIC_LOAD_AND_I8:
4849 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4850 case ARM::ATOMIC_LOAD_AND_I16:
4851 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4852 case ARM::ATOMIC_LOAD_AND_I32:
4853 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004854
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004855 case ARM::ATOMIC_LOAD_OR_I8:
4856 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4857 case ARM::ATOMIC_LOAD_OR_I16:
4858 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4859 case ARM::ATOMIC_LOAD_OR_I32:
4860 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004861
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004862 case ARM::ATOMIC_LOAD_XOR_I8:
4863 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4864 case ARM::ATOMIC_LOAD_XOR_I16:
4865 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4866 case ARM::ATOMIC_LOAD_XOR_I32:
4867 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004868
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004869 case ARM::ATOMIC_LOAD_NAND_I8:
4870 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4871 case ARM::ATOMIC_LOAD_NAND_I16:
4872 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4873 case ARM::ATOMIC_LOAD_NAND_I32:
4874 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004875
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004876 case ARM::ATOMIC_LOAD_SUB_I8:
4877 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4878 case ARM::ATOMIC_LOAD_SUB_I16:
4879 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4880 case ARM::ATOMIC_LOAD_SUB_I32:
4881 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004882
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004883 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4884 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4885 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004886
4887 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4888 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4889 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004890
Evan Cheng007ea272009-08-12 05:17:19 +00004891 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004892 // To "insert" a SELECT_CC instruction, we actually have to insert the
4893 // diamond control-flow pattern. The incoming instruction knows the
4894 // destination vreg to set, the condition code register to branch on, the
4895 // true/false values to select between, and a branch opcode to use.
4896 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004897 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004898 ++It;
4899
4900 // thisMBB:
4901 // ...
4902 // TrueVal = ...
4903 // cmpTY ccX, r1, r2
4904 // bCC copy1MBB
4905 // fallthrough --> copy0MBB
4906 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004907 MachineFunction *F = BB->getParent();
4908 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4909 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004910 F->insert(It, copy0MBB);
4911 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004912
4913 // Transfer the remainder of BB and its successor edges to sinkMBB.
4914 sinkMBB->splice(sinkMBB->begin(), BB,
4915 llvm::next(MachineBasicBlock::iterator(MI)),
4916 BB->end());
4917 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4918
Dan Gohman258c58c2010-07-06 15:49:48 +00004919 BB->addSuccessor(copy0MBB);
4920 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004921
Dan Gohman14152b42010-07-06 20:24:04 +00004922 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4923 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4924
Evan Chenga8e29892007-01-19 07:51:42 +00004925 // copy0MBB:
4926 // %FalseValue = ...
4927 // # fallthrough to sinkMBB
4928 BB = copy0MBB;
4929
4930 // Update machine-CFG edges
4931 BB->addSuccessor(sinkMBB);
4932
4933 // sinkMBB:
4934 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4935 // ...
4936 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004937 BuildMI(*BB, BB->begin(), dl,
4938 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004939 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4940 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4941
Dan Gohman14152b42010-07-06 20:24:04 +00004942 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004943 return BB;
4944 }
Evan Cheng86198642009-08-07 00:34:42 +00004945
Evan Cheng218977b2010-07-13 19:27:42 +00004946 case ARM::BCCi64:
4947 case ARM::BCCZi64: {
Bob Wilson3c904692010-12-23 22:45:49 +00004948 // If there is an unconditional branch to the other successor, remove it.
4949 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004950
Evan Cheng218977b2010-07-13 19:27:42 +00004951 // Compare both parts that make up the double comparison separately for
4952 // equality.
4953 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4954
4955 unsigned LHS1 = MI->getOperand(1).getReg();
4956 unsigned LHS2 = MI->getOperand(2).getReg();
4957 if (RHSisZero) {
4958 AddDefaultPred(BuildMI(BB, dl,
4959 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4960 .addReg(LHS1).addImm(0));
4961 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4962 .addReg(LHS2).addImm(0)
4963 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4964 } else {
4965 unsigned RHS1 = MI->getOperand(3).getReg();
4966 unsigned RHS2 = MI->getOperand(4).getReg();
4967 AddDefaultPred(BuildMI(BB, dl,
4968 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4969 .addReg(LHS1).addReg(RHS1));
4970 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4971 .addReg(LHS2).addReg(RHS2)
4972 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4973 }
4974
4975 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4976 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4977 if (MI->getOperand(0).getImm() == ARMCC::NE)
4978 std::swap(destMBB, exitMBB);
4979
4980 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4981 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4982 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4983 .addMBB(exitMBB);
4984
4985 MI->eraseFromParent(); // The pseudo instruction is gone now.
4986 return BB;
4987 }
Evan Chenga8e29892007-01-19 07:51:42 +00004988 }
4989}
4990
4991//===----------------------------------------------------------------------===//
4992// ARM Optimization Hooks
4993//===----------------------------------------------------------------------===//
4994
Chris Lattnerd1980a52009-03-12 06:52:53 +00004995static
4996SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4997 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004998 SelectionDAG &DAG = DCI.DAG;
4999 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00005000 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00005001 unsigned Opc = N->getOpcode();
5002 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
5003 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
5004 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
5005 ISD::CondCode CC = ISD::SETCC_INVALID;
5006
5007 if (isSlctCC) {
5008 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
5009 } else {
5010 SDValue CCOp = Slct.getOperand(0);
5011 if (CCOp.getOpcode() == ISD::SETCC)
5012 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
5013 }
5014
5015 bool DoXform = false;
5016 bool InvCC = false;
5017 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
5018 "Bad input!");
5019
5020 if (LHS.getOpcode() == ISD::Constant &&
5021 cast<ConstantSDNode>(LHS)->isNullValue()) {
5022 DoXform = true;
5023 } else if (CC != ISD::SETCC_INVALID &&
5024 RHS.getOpcode() == ISD::Constant &&
5025 cast<ConstantSDNode>(RHS)->isNullValue()) {
5026 std::swap(LHS, RHS);
5027 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00005028 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00005029 Op0.getOperand(0).getValueType();
5030 bool isInt = OpVT.isInteger();
5031 CC = ISD::getSetCCInverse(CC, isInt);
5032
5033 if (!TLI.isCondCodeLegal(CC, OpVT))
5034 return SDValue(); // Inverse operator isn't legal.
5035
5036 DoXform = true;
5037 InvCC = true;
5038 }
5039
5040 if (DoXform) {
5041 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
5042 if (isSlctCC)
5043 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
5044 Slct.getOperand(0), Slct.getOperand(1), CC);
5045 SDValue CCOp = Slct.getOperand(0);
5046 if (InvCC)
5047 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
5048 CCOp.getOperand(0), CCOp.getOperand(1), CC);
5049 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
5050 CCOp, OtherOp, Result);
5051 }
5052 return SDValue();
5053}
5054
Bob Wilson3d5792a2010-07-29 20:34:14 +00005055/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
5056/// operands N0 and N1. This is a helper for PerformADDCombine that is
5057/// called with the default operands, and if that fails, with commuted
5058/// operands.
5059static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
5060 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00005061 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
5062 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
5063 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
5064 if (Result.getNode()) return Result;
5065 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00005066 return SDValue();
5067}
5068
Bob Wilson3d5792a2010-07-29 20:34:14 +00005069/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
5070///
5071static SDValue PerformADDCombine(SDNode *N,
5072 TargetLowering::DAGCombinerInfo &DCI) {
5073 SDValue N0 = N->getOperand(0);
5074 SDValue N1 = N->getOperand(1);
5075
5076 // First try with the default operand order.
5077 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
5078 if (Result.getNode())
5079 return Result;
5080
5081 // If that didn't work, try again with the operands commuted.
5082 return PerformADDCombineWithOperands(N, N1, N0, DCI);
5083}
5084
Chris Lattnerd1980a52009-03-12 06:52:53 +00005085/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00005086///
Chris Lattnerd1980a52009-03-12 06:52:53 +00005087static SDValue PerformSUBCombine(SDNode *N,
5088 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00005089 SDValue N0 = N->getOperand(0);
5090 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00005091
Chris Lattnerd1980a52009-03-12 06:52:53 +00005092 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
5093 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
5094 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
5095 if (Result.getNode()) return Result;
5096 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00005097
Chris Lattnerd1980a52009-03-12 06:52:53 +00005098 return SDValue();
5099}
5100
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005101static SDValue PerformMULCombine(SDNode *N,
5102 TargetLowering::DAGCombinerInfo &DCI,
5103 const ARMSubtarget *Subtarget) {
5104 SelectionDAG &DAG = DCI.DAG;
5105
5106 if (Subtarget->isThumb1Only())
5107 return SDValue();
5108
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005109 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
5110 return SDValue();
5111
5112 EVT VT = N->getValueType(0);
5113 if (VT != MVT::i32)
5114 return SDValue();
5115
5116 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
5117 if (!C)
5118 return SDValue();
5119
5120 uint64_t MulAmt = C->getZExtValue();
5121 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
5122 ShiftAmt = ShiftAmt & (32 - 1);
5123 SDValue V = N->getOperand(0);
5124 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005125
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005126 SDValue Res;
5127 MulAmt >>= ShiftAmt;
5128 if (isPowerOf2_32(MulAmt - 1)) {
5129 // (mul x, 2^N + 1) => (add (shl x, N), x)
5130 Res = DAG.getNode(ISD::ADD, DL, VT,
5131 V, DAG.getNode(ISD::SHL, DL, VT,
5132 V, DAG.getConstant(Log2_32(MulAmt-1),
5133 MVT::i32)));
5134 } else if (isPowerOf2_32(MulAmt + 1)) {
5135 // (mul x, 2^N - 1) => (sub (shl x, N), x)
5136 Res = DAG.getNode(ISD::SUB, DL, VT,
5137 DAG.getNode(ISD::SHL, DL, VT,
5138 V, DAG.getConstant(Log2_32(MulAmt+1),
5139 MVT::i32)),
5140 V);
5141 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005142 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005143
5144 if (ShiftAmt != 0)
5145 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
5146 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005147
5148 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005149 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005150 return SDValue();
5151}
5152
Owen Anderson080c0922010-11-05 19:27:46 +00005153static SDValue PerformANDCombine(SDNode *N,
5154 TargetLowering::DAGCombinerInfo &DCI) {
5155 // Attempt to use immediate-form VBIC
5156 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
5157 DebugLoc dl = N->getDebugLoc();
5158 EVT VT = N->getValueType(0);
5159 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005160
Owen Anderson080c0922010-11-05 19:27:46 +00005161 APInt SplatBits, SplatUndef;
5162 unsigned SplatBitSize;
5163 bool HasAnyUndefs;
5164 if (BVN &&
5165 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
5166 if (SplatBitSize <= 64) {
5167 EVT VbicVT;
5168 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
5169 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005170 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00005171 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00005172 if (Val.getNode()) {
5173 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005174 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00005175 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005176 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00005177 }
5178 }
5179 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005180
Owen Anderson080c0922010-11-05 19:27:46 +00005181 return SDValue();
5182}
5183
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005184/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
5185static SDValue PerformORCombine(SDNode *N,
5186 TargetLowering::DAGCombinerInfo &DCI,
5187 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00005188 // Attempt to use immediate-form VORR
5189 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
5190 DebugLoc dl = N->getDebugLoc();
5191 EVT VT = N->getValueType(0);
5192 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005193
Owen Anderson60f48702010-11-03 23:15:26 +00005194 APInt SplatBits, SplatUndef;
5195 unsigned SplatBitSize;
5196 bool HasAnyUndefs;
5197 if (BVN && Subtarget->hasNEON() &&
5198 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
5199 if (SplatBitSize <= 64) {
5200 EVT VorrVT;
5201 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
5202 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00005203 DAG, VorrVT, VT.is128BitVector(),
5204 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00005205 if (Val.getNode()) {
5206 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005207 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00005208 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005209 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00005210 }
5211 }
5212 }
5213
Jim Grosbach54238562010-07-17 03:30:54 +00005214 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
5215 // reasonable.
5216
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005217 // BFI is only available on V6T2+
5218 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
5219 return SDValue();
5220
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005221 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00005222 DebugLoc DL = N->getDebugLoc();
5223 // 1) or (and A, mask), val => ARMbfi A, val, mask
5224 // iff (val & mask) == val
5225 //
5226 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
5227 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
5228 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
5229 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
5230 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
5231 // (i.e., copy a bitfield value into another bitfield of the same width)
5232 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005233 return SDValue();
5234
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005235 if (VT != MVT::i32)
5236 return SDValue();
5237
Evan Cheng30fb13f2010-12-13 20:32:54 +00005238 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00005239
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005240 // The value and the mask need to be constants so we can verify this is
5241 // actually a bitfield set. If the mask is 0xffff, we can do better
5242 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00005243 SDValue MaskOp = N0.getOperand(1);
5244 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
5245 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005246 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00005247 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005248 if (Mask == 0xffff)
5249 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005250 SDValue Res;
5251 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00005252 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
5253 if (N1C) {
5254 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00005255 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00005256 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005257
Evan Chenga9688c42010-12-11 04:11:38 +00005258 if (ARM::isBitFieldInvertedMask(Mask)) {
5259 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005260
Evan Cheng30fb13f2010-12-13 20:32:54 +00005261 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00005262 DAG.getConstant(Val, MVT::i32),
5263 DAG.getConstant(Mask, MVT::i32));
5264
5265 // Do not add new nodes to DAG combiner worklist.
5266 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005267 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00005268 }
Jim Grosbach54238562010-07-17 03:30:54 +00005269 } else if (N1.getOpcode() == ISD::AND) {
5270 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00005271 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
5272 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00005273 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00005274 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005275
5276 if (ARM::isBitFieldInvertedMask(Mask) &&
5277 ARM::isBitFieldInvertedMask(~Mask2) &&
5278 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
5279 // The pack halfword instruction works better for masks that fit it,
5280 // so use that when it's available.
5281 if (Subtarget->hasT2ExtractPack() &&
5282 (Mask == 0xffff || Mask == 0xffff0000))
5283 return SDValue();
5284 // 2a
5285 unsigned lsb = CountTrailingZeros_32(Mask2);
5286 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
5287 DAG.getConstant(lsb, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00005288 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00005289 DAG.getConstant(Mask, MVT::i32));
5290 // Do not add new nodes to DAG combiner worklist.
5291 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005292 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005293 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
5294 ARM::isBitFieldInvertedMask(Mask2) &&
5295 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
5296 // The pack halfword instruction works better for masks that fit it,
5297 // so use that when it's available.
5298 if (Subtarget->hasT2ExtractPack() &&
5299 (Mask2 == 0xffff || Mask2 == 0xffff0000))
5300 return SDValue();
5301 // 2b
5302 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005303 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00005304 DAG.getConstant(lsb, MVT::i32));
5305 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
5306 DAG.getConstant(Mask2, MVT::i32));
5307 // Do not add new nodes to DAG combiner worklist.
5308 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005309 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005310 }
5311 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005312
Evan Cheng30fb13f2010-12-13 20:32:54 +00005313 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
5314 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
5315 ARM::isBitFieldInvertedMask(~Mask)) {
5316 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
5317 // where lsb(mask) == #shamt and masked bits of B are known zero.
5318 SDValue ShAmt = N00.getOperand(1);
5319 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
5320 unsigned LSB = CountTrailingZeros_32(Mask);
5321 if (ShAmtC != LSB)
5322 return SDValue();
5323
5324 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
5325 DAG.getConstant(~Mask, MVT::i32));
5326
5327 // Do not add new nodes to DAG combiner worklist.
5328 DCI.CombineTo(N, Res, false);
5329 }
5330
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005331 return SDValue();
5332}
5333
Evan Cheng0c1aec12010-12-14 03:22:07 +00005334/// PerformBFICombine - (bfi A, (and B, C1), C2) -> (bfi A, B, C2) iff
5335/// C1 & C2 == C1.
5336static SDValue PerformBFICombine(SDNode *N,
5337 TargetLowering::DAGCombinerInfo &DCI) {
5338 SDValue N1 = N->getOperand(1);
5339 if (N1.getOpcode() == ISD::AND) {
5340 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
5341 if (!N11C)
5342 return SDValue();
5343 unsigned Mask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
5344 unsigned Mask2 = N11C->getZExtValue();
5345 if ((Mask & Mask2) == Mask2)
5346 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
5347 N->getOperand(0), N1.getOperand(0),
5348 N->getOperand(2));
5349 }
5350 return SDValue();
5351}
5352
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005353/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
5354/// ARMISD::VMOVRRD.
5355static SDValue PerformVMOVRRDCombine(SDNode *N,
5356 TargetLowering::DAGCombinerInfo &DCI) {
5357 // vmovrrd(vmovdrr x, y) -> x,y
5358 SDValue InDouble = N->getOperand(0);
5359 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
5360 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
5361 return SDValue();
5362}
5363
5364/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
5365/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
5366static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
5367 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
5368 SDValue Op0 = N->getOperand(0);
5369 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005370 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005371 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005372 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005373 Op1 = Op1.getOperand(0);
5374 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
5375 Op0.getNode() == Op1.getNode() &&
5376 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005377 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005378 N->getValueType(0), Op0.getOperand(0));
5379 return SDValue();
5380}
5381
Bob Wilson31600902010-12-21 06:43:19 +00005382/// PerformSTORECombine - Target-specific dag combine xforms for
5383/// ISD::STORE.
5384static SDValue PerformSTORECombine(SDNode *N,
5385 TargetLowering::DAGCombinerInfo &DCI) {
5386 // Bitcast an i64 store extracted from a vector to f64.
5387 // Otherwise, the i64 value will be legalized to a pair of i32 values.
5388 StoreSDNode *St = cast<StoreSDNode>(N);
5389 SDValue StVal = St->getValue();
5390 if (!ISD::isNormalStore(St) || St->isVolatile() ||
5391 StVal.getValueType() != MVT::i64 ||
5392 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5393 return SDValue();
5394
5395 SelectionDAG &DAG = DCI.DAG;
5396 DebugLoc dl = StVal.getDebugLoc();
5397 SDValue IntVec = StVal.getOperand(0);
5398 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
5399 IntVec.getValueType().getVectorNumElements());
5400 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
5401 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5402 Vec, StVal.getOperand(1));
5403 dl = N->getDebugLoc();
5404 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
5405 // Make the DAGCombiner fold the bitcasts.
5406 DCI.AddToWorklist(Vec.getNode());
5407 DCI.AddToWorklist(ExtElt.getNode());
5408 DCI.AddToWorklist(V.getNode());
5409 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
5410 St->getPointerInfo(), St->isVolatile(),
5411 St->isNonTemporal(), St->getAlignment(),
5412 St->getTBAAInfo());
5413}
5414
5415/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
5416/// are normal, non-volatile loads. If so, it is profitable to bitcast an
5417/// i64 vector to have f64 elements, since the value can then be loaded
5418/// directly into a VFP register.
5419static bool hasNormalLoadOperand(SDNode *N) {
5420 unsigned NumElts = N->getValueType(0).getVectorNumElements();
5421 for (unsigned i = 0; i < NumElts; ++i) {
5422 SDNode *Elt = N->getOperand(i).getNode();
5423 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
5424 return true;
5425 }
5426 return false;
5427}
5428
Bob Wilson75f02882010-09-17 22:59:05 +00005429/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
5430/// ISD::BUILD_VECTOR.
Bob Wilson31600902010-12-21 06:43:19 +00005431static SDValue PerformBUILD_VECTORCombine(SDNode *N,
5432 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilson75f02882010-09-17 22:59:05 +00005433 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
5434 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
5435 // into a pair of GPRs, which is fine when the value is used as a scalar,
5436 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson31600902010-12-21 06:43:19 +00005437 SelectionDAG &DAG = DCI.DAG;
5438 if (N->getNumOperands() == 2) {
5439 SDValue RV = PerformVMOVDRRCombine(N, DAG);
5440 if (RV.getNode())
5441 return RV;
5442 }
Bob Wilson75f02882010-09-17 22:59:05 +00005443
Bob Wilson31600902010-12-21 06:43:19 +00005444 // Load i64 elements as f64 values so that type legalization does not split
5445 // them up into i32 values.
5446 EVT VT = N->getValueType(0);
5447 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
5448 return SDValue();
5449 DebugLoc dl = N->getDebugLoc();
5450 SmallVector<SDValue, 8> Ops;
5451 unsigned NumElts = VT.getVectorNumElements();
5452 for (unsigned i = 0; i < NumElts; ++i) {
5453 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
5454 Ops.push_back(V);
5455 // Make the DAGCombiner fold the bitcast.
5456 DCI.AddToWorklist(V.getNode());
5457 }
5458 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
5459 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
5460 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
5461}
5462
5463/// PerformInsertEltCombine - Target-specific dag combine xforms for
5464/// ISD::INSERT_VECTOR_ELT.
5465static SDValue PerformInsertEltCombine(SDNode *N,
5466 TargetLowering::DAGCombinerInfo &DCI) {
5467 // Bitcast an i64 load inserted into a vector to f64.
5468 // Otherwise, the i64 value will be legalized to a pair of i32 values.
5469 EVT VT = N->getValueType(0);
5470 SDNode *Elt = N->getOperand(1).getNode();
5471 if (VT.getVectorElementType() != MVT::i64 ||
5472 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
5473 return SDValue();
5474
5475 SelectionDAG &DAG = DCI.DAG;
5476 DebugLoc dl = N->getDebugLoc();
5477 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
5478 VT.getVectorNumElements());
5479 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
5480 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
5481 // Make the DAGCombiner fold the bitcasts.
5482 DCI.AddToWorklist(Vec.getNode());
5483 DCI.AddToWorklist(V.getNode());
5484 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
5485 Vec, V, N->getOperand(2));
5486 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilson75f02882010-09-17 22:59:05 +00005487}
5488
Bob Wilsonf20700c2010-10-27 20:38:28 +00005489/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
5490/// ISD::VECTOR_SHUFFLE.
5491static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
5492 // The LLVM shufflevector instruction does not require the shuffle mask
5493 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
5494 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
5495 // operands do not match the mask length, they are extended by concatenating
5496 // them with undef vectors. That is probably the right thing for other
5497 // targets, but for NEON it is better to concatenate two double-register
5498 // size vector operands into a single quad-register size vector. Do that
5499 // transformation here:
5500 // shuffle(concat(v1, undef), concat(v2, undef)) ->
5501 // shuffle(concat(v1, v2), undef)
5502 SDValue Op0 = N->getOperand(0);
5503 SDValue Op1 = N->getOperand(1);
5504 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
5505 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
5506 Op0.getNumOperands() != 2 ||
5507 Op1.getNumOperands() != 2)
5508 return SDValue();
5509 SDValue Concat0Op1 = Op0.getOperand(1);
5510 SDValue Concat1Op1 = Op1.getOperand(1);
5511 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
5512 Concat1Op1.getOpcode() != ISD::UNDEF)
5513 return SDValue();
5514 // Skip the transformation if any of the types are illegal.
5515 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5516 EVT VT = N->getValueType(0);
5517 if (!TLI.isTypeLegal(VT) ||
5518 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
5519 !TLI.isTypeLegal(Concat1Op1.getValueType()))
5520 return SDValue();
5521
5522 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
5523 Op0.getOperand(0), Op1.getOperand(0));
5524 // Translate the shuffle mask.
5525 SmallVector<int, 16> NewMask;
5526 unsigned NumElts = VT.getVectorNumElements();
5527 unsigned HalfElts = NumElts/2;
5528 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
5529 for (unsigned n = 0; n < NumElts; ++n) {
5530 int MaskElt = SVN->getMaskElt(n);
5531 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00005532 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00005533 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00005534 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00005535 NewElt = HalfElts + MaskElt - NumElts;
5536 NewMask.push_back(NewElt);
5537 }
5538 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
5539 DAG.getUNDEF(VT), NewMask.data());
5540}
5541
Bob Wilson1c3ef902011-02-07 17:43:21 +00005542/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
5543/// NEON load/store intrinsics to merge base address updates.
5544static SDValue CombineBaseUpdate(SDNode *N,
5545 TargetLowering::DAGCombinerInfo &DCI) {
5546 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
5547 return SDValue();
5548
5549 SelectionDAG &DAG = DCI.DAG;
5550 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
5551 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
5552 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
5553 SDValue Addr = N->getOperand(AddrOpIdx);
5554
5555 // Search for a use of the address operand that is an increment.
5556 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
5557 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
5558 SDNode *User = *UI;
5559 if (User->getOpcode() != ISD::ADD ||
5560 UI.getUse().getResNo() != Addr.getResNo())
5561 continue;
5562
5563 // Check that the add is independent of the load/store. Otherwise, folding
5564 // it would create a cycle.
5565 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
5566 continue;
5567
5568 // Find the new opcode for the updating load/store.
5569 bool isLoad = true;
5570 bool isLaneOp = false;
5571 unsigned NewOpc = 0;
5572 unsigned NumVecs = 0;
5573 if (isIntrinsic) {
5574 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
5575 switch (IntNo) {
5576 default: assert(0 && "unexpected intrinsic for Neon base update");
5577 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
5578 NumVecs = 1; break;
5579 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
5580 NumVecs = 2; break;
5581 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
5582 NumVecs = 3; break;
5583 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
5584 NumVecs = 4; break;
5585 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
5586 NumVecs = 2; isLaneOp = true; break;
5587 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
5588 NumVecs = 3; isLaneOp = true; break;
5589 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
5590 NumVecs = 4; isLaneOp = true; break;
5591 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
5592 NumVecs = 1; isLoad = false; break;
5593 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
5594 NumVecs = 2; isLoad = false; break;
5595 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
5596 NumVecs = 3; isLoad = false; break;
5597 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
5598 NumVecs = 4; isLoad = false; break;
5599 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
5600 NumVecs = 2; isLoad = false; isLaneOp = true; break;
5601 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
5602 NumVecs = 3; isLoad = false; isLaneOp = true; break;
5603 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
5604 NumVecs = 4; isLoad = false; isLaneOp = true; break;
5605 }
5606 } else {
5607 isLaneOp = true;
5608 switch (N->getOpcode()) {
5609 default: assert(0 && "unexpected opcode for Neon base update");
5610 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
5611 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
5612 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
5613 }
5614 }
5615
5616 // Find the size of memory referenced by the load/store.
5617 EVT VecTy;
5618 if (isLoad)
5619 VecTy = N->getValueType(0);
5620 else
5621 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
5622 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
5623 if (isLaneOp)
5624 NumBytes /= VecTy.getVectorNumElements();
5625
5626 // If the increment is a constant, it must match the memory ref size.
5627 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
5628 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
5629 uint64_t IncVal = CInc->getZExtValue();
5630 if (IncVal != NumBytes)
5631 continue;
5632 } else if (NumBytes >= 3 * 16) {
5633 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
5634 // separate instructions that make it harder to use a non-constant update.
5635 continue;
5636 }
5637
5638 // Create the new updating load/store node.
5639 EVT Tys[6];
5640 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
5641 unsigned n;
5642 for (n = 0; n < NumResultVecs; ++n)
5643 Tys[n] = VecTy;
5644 Tys[n++] = MVT::i32;
5645 Tys[n] = MVT::Other;
5646 SDVTList SDTys = DAG.getVTList(Tys, NumResultVecs+2);
5647 SmallVector<SDValue, 8> Ops;
5648 Ops.push_back(N->getOperand(0)); // incoming chain
5649 Ops.push_back(N->getOperand(AddrOpIdx));
5650 Ops.push_back(Inc);
5651 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
5652 Ops.push_back(N->getOperand(i));
5653 }
5654 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
5655 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, N->getDebugLoc(), SDTys,
5656 Ops.data(), Ops.size(),
5657 MemInt->getMemoryVT(),
5658 MemInt->getMemOperand());
5659
5660 // Update the uses.
5661 std::vector<SDValue> NewResults;
5662 for (unsigned i = 0; i < NumResultVecs; ++i) {
5663 NewResults.push_back(SDValue(UpdN.getNode(), i));
5664 }
5665 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
5666 DCI.CombineTo(N, NewResults);
5667 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
5668
5669 break;
5670 }
5671 return SDValue();
5672}
5673
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005674/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
5675/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
5676/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
5677/// return true.
5678static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
5679 SelectionDAG &DAG = DCI.DAG;
5680 EVT VT = N->getValueType(0);
5681 // vldN-dup instructions only support 64-bit vectors for N > 1.
5682 if (!VT.is64BitVector())
5683 return false;
5684
5685 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
5686 SDNode *VLD = N->getOperand(0).getNode();
5687 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
5688 return false;
5689 unsigned NumVecs = 0;
5690 unsigned NewOpc = 0;
5691 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
5692 if (IntNo == Intrinsic::arm_neon_vld2lane) {
5693 NumVecs = 2;
5694 NewOpc = ARMISD::VLD2DUP;
5695 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
5696 NumVecs = 3;
5697 NewOpc = ARMISD::VLD3DUP;
5698 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
5699 NumVecs = 4;
5700 NewOpc = ARMISD::VLD4DUP;
5701 } else {
5702 return false;
5703 }
5704
5705 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
5706 // numbers match the load.
5707 unsigned VLDLaneNo =
5708 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
5709 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
5710 UI != UE; ++UI) {
5711 // Ignore uses of the chain result.
5712 if (UI.getUse().getResNo() == NumVecs)
5713 continue;
5714 SDNode *User = *UI;
5715 if (User->getOpcode() != ARMISD::VDUPLANE ||
5716 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
5717 return false;
5718 }
5719
5720 // Create the vldN-dup node.
5721 EVT Tys[5];
5722 unsigned n;
5723 for (n = 0; n < NumVecs; ++n)
5724 Tys[n] = VT;
5725 Tys[n] = MVT::Other;
5726 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
5727 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
5728 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
5729 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
5730 Ops, 2, VLDMemInt->getMemoryVT(),
5731 VLDMemInt->getMemOperand());
5732
5733 // Update the uses.
5734 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
5735 UI != UE; ++UI) {
5736 unsigned ResNo = UI.getUse().getResNo();
5737 // Ignore uses of the chain result.
5738 if (ResNo == NumVecs)
5739 continue;
5740 SDNode *User = *UI;
5741 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
5742 }
5743
5744 // Now the vldN-lane intrinsic is dead except for its chain result.
5745 // Update uses of the chain.
5746 std::vector<SDValue> VLDDupResults;
5747 for (unsigned n = 0; n < NumVecs; ++n)
5748 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
5749 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
5750 DCI.CombineTo(VLD, VLDDupResults);
5751
5752 return true;
5753}
5754
Bob Wilson9e82bf12010-07-14 01:22:12 +00005755/// PerformVDUPLANECombine - Target-specific dag combine xforms for
5756/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005757static SDValue PerformVDUPLANECombine(SDNode *N,
5758 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00005759 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005760
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005761 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
5762 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
5763 if (CombineVLDDUP(N, DCI))
5764 return SDValue(N, 0);
5765
5766 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
5767 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005768 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00005769 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00005770 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00005771 return SDValue();
5772
5773 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
5774 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
5775 // The canonical VMOV for a zero vector uses a 32-bit element size.
5776 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
5777 unsigned EltBits;
5778 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
5779 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005780 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005781 if (EltSize > VT.getVectorElementType().getSizeInBits())
5782 return SDValue();
5783
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005784 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005785}
5786
Bob Wilson5bafff32009-06-22 23:27:02 +00005787/// getVShiftImm - Check if this is a valid build_vector for the immediate
5788/// operand of a vector shift operation, where all the elements of the
5789/// build_vector must have the same constant integer value.
5790static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
5791 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005792 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00005793 Op = Op.getOperand(0);
5794 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5795 APInt SplatBits, SplatUndef;
5796 unsigned SplatBitSize;
5797 bool HasAnyUndefs;
5798 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
5799 HasAnyUndefs, ElementBits) ||
5800 SplatBitSize > ElementBits)
5801 return false;
5802 Cnt = SplatBits.getSExtValue();
5803 return true;
5804}
5805
5806/// isVShiftLImm - Check if this is a valid build_vector for the immediate
5807/// operand of a vector shift left operation. That value must be in the range:
5808/// 0 <= Value < ElementBits for a left shift; or
5809/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005810static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00005811 assert(VT.isVector() && "vector shift count is not a vector type");
5812 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5813 if (! getVShiftImm(Op, ElementBits, Cnt))
5814 return false;
5815 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
5816}
5817
5818/// isVShiftRImm - Check if this is a valid build_vector for the immediate
5819/// operand of a vector shift right operation. For a shift opcode, the value
5820/// is positive, but for an intrinsic the value count must be negative. The
5821/// absolute value must be in the range:
5822/// 1 <= |Value| <= ElementBits for a right shift; or
5823/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005824static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00005825 int64_t &Cnt) {
5826 assert(VT.isVector() && "vector shift count is not a vector type");
5827 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5828 if (! getVShiftImm(Op, ElementBits, Cnt))
5829 return false;
5830 if (isIntrinsic)
5831 Cnt = -Cnt;
5832 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
5833}
5834
5835/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
5836static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
5837 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
5838 switch (IntNo) {
5839 default:
5840 // Don't do anything for most intrinsics.
5841 break;
5842
5843 // Vector shifts: check for immediate versions and lower them.
5844 // Note: This is done during DAG combining instead of DAG legalizing because
5845 // the build_vectors for 64-bit vector element shift counts are generally
5846 // not legal, and it is hard to see their values after they get legalized to
5847 // loads from a constant pool.
5848 case Intrinsic::arm_neon_vshifts:
5849 case Intrinsic::arm_neon_vshiftu:
5850 case Intrinsic::arm_neon_vshiftls:
5851 case Intrinsic::arm_neon_vshiftlu:
5852 case Intrinsic::arm_neon_vshiftn:
5853 case Intrinsic::arm_neon_vrshifts:
5854 case Intrinsic::arm_neon_vrshiftu:
5855 case Intrinsic::arm_neon_vrshiftn:
5856 case Intrinsic::arm_neon_vqshifts:
5857 case Intrinsic::arm_neon_vqshiftu:
5858 case Intrinsic::arm_neon_vqshiftsu:
5859 case Intrinsic::arm_neon_vqshiftns:
5860 case Intrinsic::arm_neon_vqshiftnu:
5861 case Intrinsic::arm_neon_vqshiftnsu:
5862 case Intrinsic::arm_neon_vqrshiftns:
5863 case Intrinsic::arm_neon_vqrshiftnu:
5864 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00005865 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005866 int64_t Cnt;
5867 unsigned VShiftOpc = 0;
5868
5869 switch (IntNo) {
5870 case Intrinsic::arm_neon_vshifts:
5871 case Intrinsic::arm_neon_vshiftu:
5872 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
5873 VShiftOpc = ARMISD::VSHL;
5874 break;
5875 }
5876 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
5877 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
5878 ARMISD::VSHRs : ARMISD::VSHRu);
5879 break;
5880 }
5881 return SDValue();
5882
5883 case Intrinsic::arm_neon_vshiftls:
5884 case Intrinsic::arm_neon_vshiftlu:
5885 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
5886 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005887 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005888
5889 case Intrinsic::arm_neon_vrshifts:
5890 case Intrinsic::arm_neon_vrshiftu:
5891 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
5892 break;
5893 return SDValue();
5894
5895 case Intrinsic::arm_neon_vqshifts:
5896 case Intrinsic::arm_neon_vqshiftu:
5897 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5898 break;
5899 return SDValue();
5900
5901 case Intrinsic::arm_neon_vqshiftsu:
5902 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5903 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005904 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005905
5906 case Intrinsic::arm_neon_vshiftn:
5907 case Intrinsic::arm_neon_vrshiftn:
5908 case Intrinsic::arm_neon_vqshiftns:
5909 case Intrinsic::arm_neon_vqshiftnu:
5910 case Intrinsic::arm_neon_vqshiftnsu:
5911 case Intrinsic::arm_neon_vqrshiftns:
5912 case Intrinsic::arm_neon_vqrshiftnu:
5913 case Intrinsic::arm_neon_vqrshiftnsu:
5914 // Narrowing shifts require an immediate right shift.
5915 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
5916 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00005917 llvm_unreachable("invalid shift count for narrowing vector shift "
5918 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005919
5920 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00005921 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00005922 }
5923
5924 switch (IntNo) {
5925 case Intrinsic::arm_neon_vshifts:
5926 case Intrinsic::arm_neon_vshiftu:
5927 // Opcode already set above.
5928 break;
5929 case Intrinsic::arm_neon_vshiftls:
5930 case Intrinsic::arm_neon_vshiftlu:
5931 if (Cnt == VT.getVectorElementType().getSizeInBits())
5932 VShiftOpc = ARMISD::VSHLLi;
5933 else
5934 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
5935 ARMISD::VSHLLs : ARMISD::VSHLLu);
5936 break;
5937 case Intrinsic::arm_neon_vshiftn:
5938 VShiftOpc = ARMISD::VSHRN; break;
5939 case Intrinsic::arm_neon_vrshifts:
5940 VShiftOpc = ARMISD::VRSHRs; break;
5941 case Intrinsic::arm_neon_vrshiftu:
5942 VShiftOpc = ARMISD::VRSHRu; break;
5943 case Intrinsic::arm_neon_vrshiftn:
5944 VShiftOpc = ARMISD::VRSHRN; break;
5945 case Intrinsic::arm_neon_vqshifts:
5946 VShiftOpc = ARMISD::VQSHLs; break;
5947 case Intrinsic::arm_neon_vqshiftu:
5948 VShiftOpc = ARMISD::VQSHLu; break;
5949 case Intrinsic::arm_neon_vqshiftsu:
5950 VShiftOpc = ARMISD::VQSHLsu; break;
5951 case Intrinsic::arm_neon_vqshiftns:
5952 VShiftOpc = ARMISD::VQSHRNs; break;
5953 case Intrinsic::arm_neon_vqshiftnu:
5954 VShiftOpc = ARMISD::VQSHRNu; break;
5955 case Intrinsic::arm_neon_vqshiftnsu:
5956 VShiftOpc = ARMISD::VQSHRNsu; break;
5957 case Intrinsic::arm_neon_vqrshiftns:
5958 VShiftOpc = ARMISD::VQRSHRNs; break;
5959 case Intrinsic::arm_neon_vqrshiftnu:
5960 VShiftOpc = ARMISD::VQRSHRNu; break;
5961 case Intrinsic::arm_neon_vqrshiftnsu:
5962 VShiftOpc = ARMISD::VQRSHRNsu; break;
5963 }
5964
5965 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005966 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005967 }
5968
5969 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00005970 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005971 int64_t Cnt;
5972 unsigned VShiftOpc = 0;
5973
5974 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
5975 VShiftOpc = ARMISD::VSLI;
5976 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
5977 VShiftOpc = ARMISD::VSRI;
5978 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005979 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005980 }
5981
5982 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
5983 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00005984 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005985 }
5986
5987 case Intrinsic::arm_neon_vqrshifts:
5988 case Intrinsic::arm_neon_vqrshiftu:
5989 // No immediate versions of these to check for.
5990 break;
5991 }
5992
5993 return SDValue();
5994}
5995
5996/// PerformShiftCombine - Checks for immediate versions of vector shifts and
5997/// lowers them. As with the vector shift intrinsics, this is done during DAG
5998/// combining instead of DAG legalizing because the build_vectors for 64-bit
5999/// vector element shift counts are generally not legal, and it is hard to see
6000/// their values after they get legalized to loads from a constant pool.
6001static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
6002 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00006003 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00006004
6005 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00006006 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6007 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00006008 return SDValue();
6009
6010 assert(ST->hasNEON() && "unexpected vector shift");
6011 int64_t Cnt;
6012
6013 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006014 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00006015
6016 case ISD::SHL:
6017 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
6018 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00006019 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00006020 break;
6021
6022 case ISD::SRA:
6023 case ISD::SRL:
6024 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
6025 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
6026 ARMISD::VSHRs : ARMISD::VSHRu);
6027 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00006028 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00006029 }
6030 }
6031 return SDValue();
6032}
6033
6034/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
6035/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
6036static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
6037 const ARMSubtarget *ST) {
6038 SDValue N0 = N->getOperand(0);
6039
6040 // Check for sign- and zero-extensions of vector extract operations of 8-
6041 // and 16-bit vector elements. NEON supports these directly. They are
6042 // handled during DAG combining because type legalization will promote them
6043 // to 32-bit types and it is messy to recognize the operations after that.
6044 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
6045 SDValue Vec = N0.getOperand(0);
6046 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006047 EVT VT = N->getValueType(0);
6048 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00006049 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6050
Owen Anderson825b72b2009-08-11 20:47:22 +00006051 if (VT == MVT::i32 &&
6052 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00006053 TLI.isTypeLegal(Vec.getValueType()) &&
6054 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00006055
6056 unsigned Opc = 0;
6057 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006058 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00006059 case ISD::SIGN_EXTEND:
6060 Opc = ARMISD::VGETLANEs;
6061 break;
6062 case ISD::ZERO_EXTEND:
6063 case ISD::ANY_EXTEND:
6064 Opc = ARMISD::VGETLANEu;
6065 break;
6066 }
6067 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
6068 }
6069 }
6070
6071 return SDValue();
6072}
6073
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006074/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
6075/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
6076static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
6077 const ARMSubtarget *ST) {
6078 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00006079 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006080 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
6081 // a NaN; only do the transformation when it matches that behavior.
6082
6083 // For now only do this when using NEON for FP operations; if using VFP, it
6084 // is not obvious that the benefit outweighs the cost of switching to the
6085 // NEON pipeline.
6086 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
6087 N->getValueType(0) != MVT::f32)
6088 return SDValue();
6089
6090 SDValue CondLHS = N->getOperand(0);
6091 SDValue CondRHS = N->getOperand(1);
6092 SDValue LHS = N->getOperand(2);
6093 SDValue RHS = N->getOperand(3);
6094 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
6095
6096 unsigned Opcode = 0;
6097 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00006098 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006099 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00006100 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006101 IsReversed = true ; // x CC y ? y : x
6102 } else {
6103 return SDValue();
6104 }
6105
Bob Wilsone742bb52010-02-24 22:15:53 +00006106 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006107 switch (CC) {
6108 default: break;
6109 case ISD::SETOLT:
6110 case ISD::SETOLE:
6111 case ISD::SETLT:
6112 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006113 case ISD::SETULT:
6114 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00006115 // If LHS is NaN, an ordered comparison will be false and the result will
6116 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
6117 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
6118 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
6119 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
6120 break;
6121 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
6122 // will return -0, so vmin can only be used for unsafe math or if one of
6123 // the operands is known to be nonzero.
6124 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
6125 !UnsafeFPMath &&
6126 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
6127 break;
6128 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006129 break;
6130
6131 case ISD::SETOGT:
6132 case ISD::SETOGE:
6133 case ISD::SETGT:
6134 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006135 case ISD::SETUGT:
6136 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00006137 // If LHS is NaN, an ordered comparison will be false and the result will
6138 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
6139 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
6140 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
6141 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
6142 break;
6143 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
6144 // will return +0, so vmax can only be used for unsafe math or if one of
6145 // the operands is known to be nonzero.
6146 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
6147 !UnsafeFPMath &&
6148 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
6149 break;
6150 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006151 break;
6152 }
6153
6154 if (!Opcode)
6155 return SDValue();
6156 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
6157}
6158
Dan Gohman475871a2008-07-27 21:46:04 +00006159SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00006160 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006161 switch (N->getOpcode()) {
6162 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006163 case ISD::ADD: return PerformADDCombine(N, DCI);
6164 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006165 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006166 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00006167 case ISD::AND: return PerformANDCombine(N, DCI);
Evan Cheng0c1aec12010-12-14 03:22:07 +00006168 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00006169 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006170 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson31600902010-12-21 06:43:19 +00006171 case ISD::STORE: return PerformSTORECombine(N, DCI);
6172 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
6173 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonf20700c2010-10-27 20:38:28 +00006174 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006175 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006176 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00006177 case ISD::SHL:
6178 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006179 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00006180 case ISD::SIGN_EXTEND:
6181 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006182 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
6183 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Bob Wilson1c3ef902011-02-07 17:43:21 +00006184 case ARMISD::VLD2DUP:
6185 case ARMISD::VLD3DUP:
6186 case ARMISD::VLD4DUP:
6187 return CombineBaseUpdate(N, DCI);
6188 case ISD::INTRINSIC_VOID:
6189 case ISD::INTRINSIC_W_CHAIN:
6190 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
6191 case Intrinsic::arm_neon_vld1:
6192 case Intrinsic::arm_neon_vld2:
6193 case Intrinsic::arm_neon_vld3:
6194 case Intrinsic::arm_neon_vld4:
6195 case Intrinsic::arm_neon_vld2lane:
6196 case Intrinsic::arm_neon_vld3lane:
6197 case Intrinsic::arm_neon_vld4lane:
6198 case Intrinsic::arm_neon_vst1:
6199 case Intrinsic::arm_neon_vst2:
6200 case Intrinsic::arm_neon_vst3:
6201 case Intrinsic::arm_neon_vst4:
6202 case Intrinsic::arm_neon_vst2lane:
6203 case Intrinsic::arm_neon_vst3lane:
6204 case Intrinsic::arm_neon_vst4lane:
6205 return CombineBaseUpdate(N, DCI);
6206 default: break;
6207 }
6208 break;
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006209 }
Dan Gohman475871a2008-07-27 21:46:04 +00006210 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006211}
6212
Evan Cheng31959b12011-02-02 01:06:55 +00006213bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
6214 EVT VT) const {
6215 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
6216}
6217
Bill Wendlingaf566342009-08-15 21:21:19 +00006218bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00006219 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00006220 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00006221
6222 switch (VT.getSimpleVT().SimpleTy) {
6223 default:
6224 return false;
6225 case MVT::i8:
6226 case MVT::i16:
6227 case MVT::i32:
6228 return true;
6229 // FIXME: VLD1 etc with standard alignment is legal.
6230 }
6231}
6232
Evan Chenge6c835f2009-08-14 20:09:37 +00006233static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
6234 if (V < 0)
6235 return false;
6236
6237 unsigned Scale = 1;
6238 switch (VT.getSimpleVT().SimpleTy) {
6239 default: return false;
6240 case MVT::i1:
6241 case MVT::i8:
6242 // Scale == 1;
6243 break;
6244 case MVT::i16:
6245 // Scale == 2;
6246 Scale = 2;
6247 break;
6248 case MVT::i32:
6249 // Scale == 4;
6250 Scale = 4;
6251 break;
6252 }
6253
6254 if ((V & (Scale - 1)) != 0)
6255 return false;
6256 V /= Scale;
6257 return V == (V & ((1LL << 5) - 1));
6258}
6259
6260static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
6261 const ARMSubtarget *Subtarget) {
6262 bool isNeg = false;
6263 if (V < 0) {
6264 isNeg = true;
6265 V = - V;
6266 }
6267
6268 switch (VT.getSimpleVT().SimpleTy) {
6269 default: return false;
6270 case MVT::i1:
6271 case MVT::i8:
6272 case MVT::i16:
6273 case MVT::i32:
6274 // + imm12 or - imm8
6275 if (isNeg)
6276 return V == (V & ((1LL << 8) - 1));
6277 return V == (V & ((1LL << 12) - 1));
6278 case MVT::f32:
6279 case MVT::f64:
6280 // Same as ARM mode. FIXME: NEON?
6281 if (!Subtarget->hasVFP2())
6282 return false;
6283 if ((V & 3) != 0)
6284 return false;
6285 V >>= 2;
6286 return V == (V & ((1LL << 8) - 1));
6287 }
6288}
6289
Evan Chengb01fad62007-03-12 23:30:29 +00006290/// isLegalAddressImmediate - Return true if the integer value can be used
6291/// as the offset of the target addressing mode for load / store of the
6292/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00006293static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00006294 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00006295 if (V == 0)
6296 return true;
6297
Evan Cheng65011532009-03-09 19:15:00 +00006298 if (!VT.isSimple())
6299 return false;
6300
Evan Chenge6c835f2009-08-14 20:09:37 +00006301 if (Subtarget->isThumb1Only())
6302 return isLegalT1AddressImmediate(V, VT);
6303 else if (Subtarget->isThumb2())
6304 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00006305
Evan Chenge6c835f2009-08-14 20:09:37 +00006306 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00006307 if (V < 0)
6308 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00006309 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00006310 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00006311 case MVT::i1:
6312 case MVT::i8:
6313 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00006314 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006315 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006316 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00006317 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006318 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006319 case MVT::f32:
6320 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00006321 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00006322 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00006323 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00006324 return false;
6325 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006326 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00006327 }
Evan Chenga8e29892007-01-19 07:51:42 +00006328}
6329
Evan Chenge6c835f2009-08-14 20:09:37 +00006330bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
6331 EVT VT) const {
6332 int Scale = AM.Scale;
6333 if (Scale < 0)
6334 return false;
6335
6336 switch (VT.getSimpleVT().SimpleTy) {
6337 default: return false;
6338 case MVT::i1:
6339 case MVT::i8:
6340 case MVT::i16:
6341 case MVT::i32:
6342 if (Scale == 1)
6343 return true;
6344 // r + r << imm
6345 Scale = Scale & ~1;
6346 return Scale == 2 || Scale == 4 || Scale == 8;
6347 case MVT::i64:
6348 // r + r
6349 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
6350 return true;
6351 return false;
6352 case MVT::isVoid:
6353 // Note, we allow "void" uses (basically, uses that aren't loads or
6354 // stores), because arm allows folding a scale into many arithmetic
6355 // operations. This should be made more precise and revisited later.
6356
6357 // Allow r << imm, but the imm has to be a multiple of two.
6358 if (Scale & 1) return false;
6359 return isPowerOf2_32(Scale);
6360 }
6361}
6362
Chris Lattner37caf8c2007-04-09 23:33:39 +00006363/// isLegalAddressingMode - Return true if the addressing mode represented
6364/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006365bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00006366 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006367 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00006368 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00006369 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006370
Chris Lattner37caf8c2007-04-09 23:33:39 +00006371 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006372 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006373 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006374
Chris Lattner37caf8c2007-04-09 23:33:39 +00006375 switch (AM.Scale) {
6376 case 0: // no scale reg, must be "r+i" or "r", or "i".
6377 break;
6378 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00006379 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00006380 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00006381 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00006382 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00006383 // ARM doesn't support any R+R*scale+imm addr modes.
6384 if (AM.BaseOffs)
6385 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006386
Bob Wilson2c7dab12009-04-08 17:55:28 +00006387 if (!VT.isSimple())
6388 return false;
6389
Evan Chenge6c835f2009-08-14 20:09:37 +00006390 if (Subtarget->isThumb2())
6391 return isLegalT2ScaledAddressingMode(AM, VT);
6392
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006393 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00006394 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00006395 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00006396 case MVT::i1:
6397 case MVT::i8:
6398 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006399 if (Scale < 0) Scale = -Scale;
6400 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006401 return true;
6402 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00006403 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006404 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00006405 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00006406 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006407 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006408 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00006409 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006410
Owen Anderson825b72b2009-08-11 20:47:22 +00006411 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00006412 // Note, we allow "void" uses (basically, uses that aren't loads or
6413 // stores), because arm allows folding a scale into many arithmetic
6414 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006415
Chris Lattner37caf8c2007-04-09 23:33:39 +00006416 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00006417 if (Scale & 1) return false;
6418 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00006419 }
6420 break;
Evan Chengb01fad62007-03-12 23:30:29 +00006421 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00006422 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00006423}
6424
Evan Cheng77e47512009-11-11 19:05:52 +00006425/// isLegalICmpImmediate - Return true if the specified immediate is legal
6426/// icmp immediate, that is the target has icmp instructions which can compare
6427/// a register against the immediate without having to materialize the
6428/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00006429bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00006430 if (!Subtarget->isThumb())
6431 return ARM_AM::getSOImmVal(Imm) != -1;
6432 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00006433 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00006434 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00006435}
6436
Owen Andersone50ed302009-08-10 22:56:29 +00006437static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00006438 bool isSEXTLoad, SDValue &Base,
6439 SDValue &Offset, bool &isInc,
6440 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00006441 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
6442 return false;
6443
Owen Anderson825b72b2009-08-11 20:47:22 +00006444 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00006445 // AddressingMode 3
6446 Base = Ptr->getOperand(0);
6447 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006448 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00006449 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006450 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00006451 isInc = false;
6452 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
6453 return true;
6454 }
6455 }
6456 isInc = (Ptr->getOpcode() == ISD::ADD);
6457 Offset = Ptr->getOperand(1);
6458 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00006459 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00006460 // AddressingMode 2
6461 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006462 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00006463 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006464 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00006465 isInc = false;
6466 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
6467 Base = Ptr->getOperand(0);
6468 return true;
6469 }
6470 }
6471
6472 if (Ptr->getOpcode() == ISD::ADD) {
6473 isInc = true;
6474 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
6475 if (ShOpcVal != ARM_AM::no_shift) {
6476 Base = Ptr->getOperand(1);
6477 Offset = Ptr->getOperand(0);
6478 } else {
6479 Base = Ptr->getOperand(0);
6480 Offset = Ptr->getOperand(1);
6481 }
6482 return true;
6483 }
6484
6485 isInc = (Ptr->getOpcode() == ISD::ADD);
6486 Base = Ptr->getOperand(0);
6487 Offset = Ptr->getOperand(1);
6488 return true;
6489 }
6490
Jim Grosbache5165492009-11-09 00:11:35 +00006491 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00006492 return false;
6493}
6494
Owen Andersone50ed302009-08-10 22:56:29 +00006495static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00006496 bool isSEXTLoad, SDValue &Base,
6497 SDValue &Offset, bool &isInc,
6498 SelectionDAG &DAG) {
6499 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
6500 return false;
6501
6502 Base = Ptr->getOperand(0);
6503 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
6504 int RHSC = (int)RHS->getZExtValue();
6505 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
6506 assert(Ptr->getOpcode() == ISD::ADD);
6507 isInc = false;
6508 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
6509 return true;
6510 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
6511 isInc = Ptr->getOpcode() == ISD::ADD;
6512 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
6513 return true;
6514 }
6515 }
6516
6517 return false;
6518}
6519
Evan Chenga8e29892007-01-19 07:51:42 +00006520/// getPreIndexedAddressParts - returns true by value, base pointer and
6521/// offset pointer and addressing mode by reference if the node's address
6522/// can be legally represented as pre-indexed load / store address.
6523bool
Dan Gohman475871a2008-07-27 21:46:04 +00006524ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
6525 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00006526 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00006527 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006528 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00006529 return false;
6530
Owen Andersone50ed302009-08-10 22:56:29 +00006531 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00006532 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00006533 bool isSEXTLoad = false;
6534 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
6535 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006536 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00006537 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
6538 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
6539 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006540 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00006541 } else
6542 return false;
6543
6544 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00006545 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00006546 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00006547 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
6548 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00006549 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00006550 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00006551 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00006552 if (!isLegal)
6553 return false;
6554
6555 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
6556 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00006557}
6558
6559/// getPostIndexedAddressParts - returns true by value, base pointer and
6560/// offset pointer and addressing mode by reference if this node can be
6561/// combined with a load / store to form a post-indexed load / store.
6562bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00006563 SDValue &Base,
6564 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00006565 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00006566 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006567 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00006568 return false;
6569
Owen Andersone50ed302009-08-10 22:56:29 +00006570 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00006571 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00006572 bool isSEXTLoad = false;
6573 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006574 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00006575 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00006576 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
6577 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006578 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00006579 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00006580 } else
6581 return false;
6582
6583 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00006584 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00006585 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00006586 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00006587 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00006588 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00006589 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
6590 isInc, DAG);
6591 if (!isLegal)
6592 return false;
6593
Evan Cheng28dad2a2010-05-18 21:31:17 +00006594 if (Ptr != Base) {
6595 // Swap base ptr and offset to catch more post-index load / store when
6596 // it's legal. In Thumb2 mode, offset must be an immediate.
6597 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
6598 !Subtarget->isThumb2())
6599 std::swap(Base, Offset);
6600
6601 // Post-indexed load / store update the base pointer.
6602 if (Ptr != Base)
6603 return false;
6604 }
6605
Evan Chenge88d5ce2009-07-02 07:28:31 +00006606 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
6607 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00006608}
6609
Dan Gohman475871a2008-07-27 21:46:04 +00006610void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00006611 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00006612 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006613 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006614 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00006615 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006616 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00006617 switch (Op.getOpcode()) {
6618 default: break;
6619 case ARMISD::CMOV: {
6620 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00006621 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00006622 if (KnownZero == 0 && KnownOne == 0) return;
6623
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006624 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00006625 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
6626 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00006627 KnownZero &= KnownZeroRHS;
6628 KnownOne &= KnownOneRHS;
6629 return;
6630 }
6631 }
6632}
6633
6634//===----------------------------------------------------------------------===//
6635// ARM Inline Assembly Support
6636//===----------------------------------------------------------------------===//
6637
Evan Cheng55d42002011-01-08 01:24:27 +00006638bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
6639 // Looking for "rev" which is V6+.
6640 if (!Subtarget->hasV6Ops())
6641 return false;
6642
6643 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
6644 std::string AsmStr = IA->getAsmString();
6645 SmallVector<StringRef, 4> AsmPieces;
6646 SplitString(AsmStr, AsmPieces, ";\n");
6647
6648 switch (AsmPieces.size()) {
6649 default: return false;
6650 case 1:
6651 AsmStr = AsmPieces[0];
6652 AsmPieces.clear();
6653 SplitString(AsmStr, AsmPieces, " \t,");
6654
6655 // rev $0, $1
6656 if (AsmPieces.size() == 3 &&
6657 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
6658 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
6659 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
6660 if (Ty && Ty->getBitWidth() == 32)
6661 return IntrinsicLowering::LowerToByteSwap(CI);
6662 }
6663 break;
6664 }
6665
6666 return false;
6667}
6668
Evan Chenga8e29892007-01-19 07:51:42 +00006669/// getConstraintType - Given a constraint letter, return the type of
6670/// constraint it is for this target.
6671ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006672ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
6673 if (Constraint.size() == 1) {
6674 switch (Constraint[0]) {
6675 default: break;
6676 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006677 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00006678 }
Evan Chenga8e29892007-01-19 07:51:42 +00006679 }
Chris Lattner4234f572007-03-25 02:14:49 +00006680 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00006681}
6682
John Thompson44ab89e2010-10-29 17:29:13 +00006683/// Examine constraint type and operand type and determine a weight value.
6684/// This object must already have been set up with the operand type
6685/// and the current alternative constraint selected.
6686TargetLowering::ConstraintWeight
6687ARMTargetLowering::getSingleConstraintMatchWeight(
6688 AsmOperandInfo &info, const char *constraint) const {
6689 ConstraintWeight weight = CW_Invalid;
6690 Value *CallOperandVal = info.CallOperandVal;
6691 // If we don't have a value, we can't do a match,
6692 // but allow it at the lowest weight.
6693 if (CallOperandVal == NULL)
6694 return CW_Default;
6695 const Type *type = CallOperandVal->getType();
6696 // Look at the constraint type.
6697 switch (*constraint) {
6698 default:
6699 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6700 break;
6701 case 'l':
6702 if (type->isIntegerTy()) {
6703 if (Subtarget->isThumb())
6704 weight = CW_SpecificReg;
6705 else
6706 weight = CW_Register;
6707 }
6708 break;
6709 case 'w':
6710 if (type->isFloatingPointTy())
6711 weight = CW_Register;
6712 break;
6713 }
6714 return weight;
6715}
6716
Bob Wilson2dc4f542009-03-20 22:42:55 +00006717std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00006718ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006719 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006720 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00006721 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00006722 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006723 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00006724 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00006725 return std::make_pair(0U, ARM::tGPRRegisterClass);
6726 else
6727 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006728 case 'r':
6729 return std::make_pair(0U, ARM::GPRRegisterClass);
6730 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00006731 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006732 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00006733 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006734 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00006735 if (VT.getSizeInBits() == 128)
6736 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006737 break;
Evan Chenga8e29892007-01-19 07:51:42 +00006738 }
6739 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00006740 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00006741 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00006742
Evan Chenga8e29892007-01-19 07:51:42 +00006743 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
6744}
6745
6746std::vector<unsigned> ARMTargetLowering::
6747getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006748 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006749 if (Constraint.size() != 1)
6750 return std::vector<unsigned>();
6751
6752 switch (Constraint[0]) { // GCC ARM Constraint Letters
6753 default: break;
6754 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00006755 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
6756 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
6757 0);
Evan Chenga8e29892007-01-19 07:51:42 +00006758 case 'r':
6759 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
6760 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
6761 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
6762 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006763 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00006764 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006765 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
6766 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
6767 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
6768 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
6769 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
6770 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
6771 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
6772 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00006773 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006774 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
6775 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
6776 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
6777 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00006778 if (VT.getSizeInBits() == 128)
6779 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
6780 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006781 break;
Evan Chenga8e29892007-01-19 07:51:42 +00006782 }
6783
6784 return std::vector<unsigned>();
6785}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006786
6787/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
6788/// vector. If it is invalid, don't add anything to Ops.
6789void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
6790 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006791 std::vector<SDValue>&Ops,
6792 SelectionDAG &DAG) const {
6793 SDValue Result(0, 0);
6794
6795 switch (Constraint) {
6796 default: break;
6797 case 'I': case 'J': case 'K': case 'L':
6798 case 'M': case 'N': case 'O':
6799 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
6800 if (!C)
6801 return;
6802
6803 int64_t CVal64 = C->getSExtValue();
6804 int CVal = (int) CVal64;
6805 // None of these constraints allow values larger than 32 bits. Check
6806 // that the value fits in an int.
6807 if (CVal != CVal64)
6808 return;
6809
6810 switch (Constraint) {
6811 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006812 if (Subtarget->isThumb1Only()) {
6813 // This must be a constant between 0 and 255, for ADD
6814 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006815 if (CVal >= 0 && CVal <= 255)
6816 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006817 } else if (Subtarget->isThumb2()) {
6818 // A constant that can be used as an immediate value in a
6819 // data-processing instruction.
6820 if (ARM_AM::getT2SOImmVal(CVal) != -1)
6821 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006822 } else {
6823 // A constant that can be used as an immediate value in a
6824 // data-processing instruction.
6825 if (ARM_AM::getSOImmVal(CVal) != -1)
6826 break;
6827 }
6828 return;
6829
6830 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006831 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006832 // This must be a constant between -255 and -1, for negated ADD
6833 // immediates. This can be used in GCC with an "n" modifier that
6834 // prints the negated value, for use with SUB instructions. It is
6835 // not useful otherwise but is implemented for compatibility.
6836 if (CVal >= -255 && CVal <= -1)
6837 break;
6838 } else {
6839 // This must be a constant between -4095 and 4095. It is not clear
6840 // what this constraint is intended for. Implemented for
6841 // compatibility with GCC.
6842 if (CVal >= -4095 && CVal <= 4095)
6843 break;
6844 }
6845 return;
6846
6847 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006848 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006849 // A 32-bit value where only one byte has a nonzero value. Exclude
6850 // zero to match GCC. This constraint is used by GCC internally for
6851 // constants that can be loaded with a move/shift combination.
6852 // It is not useful otherwise but is implemented for compatibility.
6853 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
6854 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006855 } else if (Subtarget->isThumb2()) {
6856 // A constant whose bitwise inverse can be used as an immediate
6857 // value in a data-processing instruction. This can be used in GCC
6858 // with a "B" modifier that prints the inverted value, for use with
6859 // BIC and MVN instructions. It is not useful otherwise but is
6860 // implemented for compatibility.
6861 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
6862 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006863 } else {
6864 // A constant whose bitwise inverse can be used as an immediate
6865 // value in a data-processing instruction. This can be used in GCC
6866 // with a "B" modifier that prints the inverted value, for use with
6867 // BIC and MVN instructions. It is not useful otherwise but is
6868 // implemented for compatibility.
6869 if (ARM_AM::getSOImmVal(~CVal) != -1)
6870 break;
6871 }
6872 return;
6873
6874 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006875 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006876 // This must be a constant between -7 and 7,
6877 // for 3-operand ADD/SUB immediate instructions.
6878 if (CVal >= -7 && CVal < 7)
6879 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006880 } else if (Subtarget->isThumb2()) {
6881 // A constant whose negation can be used as an immediate value in a
6882 // data-processing instruction. This can be used in GCC with an "n"
6883 // modifier that prints the negated value, for use with SUB
6884 // instructions. It is not useful otherwise but is implemented for
6885 // compatibility.
6886 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
6887 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006888 } else {
6889 // A constant whose negation can be used as an immediate value in a
6890 // data-processing instruction. This can be used in GCC with an "n"
6891 // modifier that prints the negated value, for use with SUB
6892 // instructions. It is not useful otherwise but is implemented for
6893 // compatibility.
6894 if (ARM_AM::getSOImmVal(-CVal) != -1)
6895 break;
6896 }
6897 return;
6898
6899 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006900 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006901 // This must be a multiple of 4 between 0 and 1020, for
6902 // ADD sp + immediate.
6903 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
6904 break;
6905 } else {
6906 // A power of two or a constant between 0 and 32. This is used in
6907 // GCC for the shift amount on shifted register operands, but it is
6908 // useful in general for any shift amounts.
6909 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
6910 break;
6911 }
6912 return;
6913
6914 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006915 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006916 // This must be a constant between 0 and 31, for shift amounts.
6917 if (CVal >= 0 && CVal <= 31)
6918 break;
6919 }
6920 return;
6921
6922 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006923 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006924 // This must be a multiple of 4 between -508 and 508, for
6925 // ADD/SUB sp = sp + immediate.
6926 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
6927 break;
6928 }
6929 return;
6930 }
6931 Result = DAG.getTargetConstant(CVal, Op.getValueType());
6932 break;
6933 }
6934
6935 if (Result.getNode()) {
6936 Ops.push_back(Result);
6937 return;
6938 }
Dale Johannesen1784d162010-06-25 21:55:36 +00006939 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006940}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00006941
6942bool
6943ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6944 // The ARM target isn't yet aware of offsets.
6945 return false;
6946}
Evan Cheng39382422009-10-28 01:44:26 +00006947
6948int ARM::getVFPf32Imm(const APFloat &FPImm) {
6949 APInt Imm = FPImm.bitcastToAPInt();
6950 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
6951 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
6952 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
6953
6954 // We can handle 4 bits of mantissa.
6955 // mantissa = (16+UInt(e:f:g:h))/16.
6956 if (Mantissa & 0x7ffff)
6957 return -1;
6958 Mantissa >>= 19;
6959 if ((Mantissa & 0xf) != Mantissa)
6960 return -1;
6961
6962 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
6963 if (Exp < -3 || Exp > 4)
6964 return -1;
6965 Exp = ((Exp+3) & 0x7) ^ 4;
6966
6967 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
6968}
6969
6970int ARM::getVFPf64Imm(const APFloat &FPImm) {
6971 APInt Imm = FPImm.bitcastToAPInt();
6972 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
6973 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
6974 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
6975
6976 // We can handle 4 bits of mantissa.
6977 // mantissa = (16+UInt(e:f:g:h))/16.
6978 if (Mantissa & 0xffffffffffffLL)
6979 return -1;
6980 Mantissa >>= 48;
6981 if ((Mantissa & 0xf) != Mantissa)
6982 return -1;
6983
6984 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
6985 if (Exp < -3 || Exp > 4)
6986 return -1;
6987 Exp = ((Exp+3) & 0x7) ^ 4;
6988
6989 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
6990}
6991
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006992bool ARM::isBitFieldInvertedMask(unsigned v) {
6993 if (v == 0xffffffff)
6994 return 0;
6995 // there can be 1's on either or both "outsides", all the "inside"
6996 // bits must be 0's
6997 unsigned int lsb = 0, msb = 31;
6998 while (v & (1 << msb)) --msb;
6999 while (v & (1 << lsb)) ++lsb;
7000 for (unsigned int i = lsb; i <= msb; ++i) {
7001 if (v & (1 << i))
7002 return 0;
7003 }
7004 return 1;
7005}
7006
Evan Cheng39382422009-10-28 01:44:26 +00007007/// isFPImmLegal - Returns true if the target can instruction select the
7008/// specified FP immediate natively. If false, the legalizer will
7009/// materialize the FP immediate as a load from a constant pool.
7010bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
7011 if (!Subtarget->hasVFP3())
7012 return false;
7013 if (VT == MVT::f32)
7014 return ARM::getVFPf32Imm(Imm) != -1;
7015 if (VT == MVT::f64)
7016 return ARM::getVFPf64Imm(Imm) != -1;
7017 return false;
7018}
Bob Wilson65ffec42010-09-21 17:56:22 +00007019
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007020/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00007021/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
7022/// specified in the intrinsic calls.
7023bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
7024 const CallInst &I,
7025 unsigned Intrinsic) const {
7026 switch (Intrinsic) {
7027 case Intrinsic::arm_neon_vld1:
7028 case Intrinsic::arm_neon_vld2:
7029 case Intrinsic::arm_neon_vld3:
7030 case Intrinsic::arm_neon_vld4:
7031 case Intrinsic::arm_neon_vld2lane:
7032 case Intrinsic::arm_neon_vld3lane:
7033 case Intrinsic::arm_neon_vld4lane: {
7034 Info.opc = ISD::INTRINSIC_W_CHAIN;
7035 // Conservatively set memVT to the entire set of vectors loaded.
7036 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
7037 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
7038 Info.ptrVal = I.getArgOperand(0);
7039 Info.offset = 0;
7040 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
7041 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
7042 Info.vol = false; // volatile loads with NEON intrinsics not supported
7043 Info.readMem = true;
7044 Info.writeMem = false;
7045 return true;
7046 }
7047 case Intrinsic::arm_neon_vst1:
7048 case Intrinsic::arm_neon_vst2:
7049 case Intrinsic::arm_neon_vst3:
7050 case Intrinsic::arm_neon_vst4:
7051 case Intrinsic::arm_neon_vst2lane:
7052 case Intrinsic::arm_neon_vst3lane:
7053 case Intrinsic::arm_neon_vst4lane: {
7054 Info.opc = ISD::INTRINSIC_VOID;
7055 // Conservatively set memVT to the entire set of vectors stored.
7056 unsigned NumElts = 0;
7057 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
7058 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
7059 if (!ArgTy->isVectorTy())
7060 break;
7061 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
7062 }
7063 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
7064 Info.ptrVal = I.getArgOperand(0);
7065 Info.offset = 0;
7066 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
7067 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
7068 Info.vol = false; // volatile stores with NEON intrinsics not supported
7069 Info.readMem = false;
7070 Info.writeMem = true;
7071 return true;
7072 }
7073 default:
7074 break;
7075 }
7076
7077 return false;
7078}