blob: 04b2f92eb456fe8c71b7d84c44fc4b2c34b7b796 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010043 bool map_and_fenceable,
44 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020058static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010060static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson61050802012-04-17 15:31:31 +010062static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010070 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010071 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
Chris Wilson73aa8082010-09-30 11:46:12 +010074/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
Chris Wilson21dd3732011-01-26 15:55:56 +000089static int
Daniel Vetter33196de2012-11-14 17:14:05 +010090i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091{
Daniel Vetter33196de2012-11-14 17:14:05 +010092 struct completion *x = &error->completion;
Chris Wilson30dbf0c2010-09-25 10:19:17 +010093 unsigned long flags;
94 int ret;
95
Daniel Vetter33196de2012-11-14 17:14:05 +010096 if (!atomic_read(&error->wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +010097 return 0;
98
Daniel Vetter0a6759c2012-07-04 22:18:41 +020099 /*
100 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
101 * userspace. If it takes that long something really bad is going on and
102 * we should simply try to bail out and fail as gracefully as possible.
103 */
104 ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
105 if (ret == 0) {
106 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
107 return -EIO;
108 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100109 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111
Daniel Vetter33196de2012-11-14 17:14:05 +0100112 if (atomic_read(&error->wedged)) {
Chris Wilson21dd3732011-01-26 15:55:56 +0000113 /* GPU is hung, bump the completion count to account for
114 * the token we just consumed so that we never hit zero and
115 * end up waiting upon a subsequent completion event that
116 * will never happen.
117 */
118 spin_lock_irqsave(&x->wait.lock, flags);
119 x->done++;
120 spin_unlock_irqrestore(&x->wait.lock, flags);
121 }
122 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100123}
124
Chris Wilson54cf91d2010-11-25 18:00:26 +0000125int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100126{
Daniel Vetter33196de2012-11-14 17:14:05 +0100127 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128 int ret;
129
Daniel Vetter33196de2012-11-14 17:14:05 +0100130 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 if (ret)
132 return ret;
133
134 ret = mutex_lock_interruptible(&dev->struct_mutex);
135 if (ret)
136 return ret;
137
Chris Wilson23bc5982010-09-29 16:10:57 +0100138 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100139 return 0;
140}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100141
Chris Wilson7d1c4802010-08-07 21:45:03 +0100142static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000143i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100144{
Chris Wilson6c085a72012-08-20 11:40:46 +0200145 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100146}
147
Eric Anholt673a3942008-07-30 12:06:12 -0700148int
149i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000150 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700151{
Ben Widawsky93d18792013-01-17 12:45:17 -0800152 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700153 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000154
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200155 if (drm_core_check_feature(dev, DRIVER_MODESET))
156 return -ENODEV;
157
Chris Wilson20217462010-11-23 15:26:33 +0000158 if (args->gtt_start >= args->gtt_end ||
159 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
160 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700161
Daniel Vetterf534bc02012-03-26 22:37:04 +0200162 /* GEM with user mode setting was never supported on ilk and later. */
163 if (INTEL_INFO(dev)->gen >= 5)
164 return -ENODEV;
165
Eric Anholt673a3942008-07-30 12:06:12 -0700166 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800167 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
168 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800169 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700170 mutex_unlock(&dev->struct_mutex);
171
Chris Wilson20217462010-11-23 15:26:33 +0000172 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700173}
174
Eric Anholt5a125c32008-10-22 21:40:13 -0700175int
176i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000177 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700178{
Chris Wilson73aa8082010-09-30 11:46:12 +0100179 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700180 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000181 struct drm_i915_gem_object *obj;
182 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700183
Chris Wilson6299f992010-11-24 12:23:44 +0000184 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100185 mutex_lock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +0200186 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100187 if (obj->pin_count)
188 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100189 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700190
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800191 args->aper_size = dev_priv->gtt.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400192 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000193
Eric Anholt5a125c32008-10-22 21:40:13 -0700194 return 0;
195}
196
Chris Wilson42dcedd2012-11-15 11:32:30 +0000197void *i915_gem_object_alloc(struct drm_device *dev)
198{
199 struct drm_i915_private *dev_priv = dev->dev_private;
200 return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
201}
202
203void i915_gem_object_free(struct drm_i915_gem_object *obj)
204{
205 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
206 kmem_cache_free(dev_priv->slab, obj);
207}
208
Dave Airlieff72145b2011-02-07 12:16:14 +1000209static int
210i915_gem_create(struct drm_file *file,
211 struct drm_device *dev,
212 uint64_t size,
213 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700214{
Chris Wilson05394f32010-11-08 19:18:58 +0000215 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300216 int ret;
217 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700218
Dave Airlieff72145b2011-02-07 12:16:14 +1000219 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200220 if (size == 0)
221 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700222
223 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000224 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700225 if (obj == NULL)
226 return -ENOMEM;
227
Chris Wilson05394f32010-11-08 19:18:58 +0000228 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100229 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000230 drm_gem_object_release(&obj->base);
231 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000232 i915_gem_object_free(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700233 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100234 }
235
Chris Wilson202f2fe2010-10-14 13:20:40 +0100236 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000237 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100238 trace_i915_gem_object_create(obj);
239
Dave Airlieff72145b2011-02-07 12:16:14 +1000240 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700241 return 0;
242}
243
Dave Airlieff72145b2011-02-07 12:16:14 +1000244int
245i915_gem_dumb_create(struct drm_file *file,
246 struct drm_device *dev,
247 struct drm_mode_create_dumb *args)
248{
249 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000250 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000251 args->size = args->pitch * args->height;
252 return i915_gem_create(file, dev,
253 args->size, &args->handle);
254}
255
256int i915_gem_dumb_destroy(struct drm_file *file,
257 struct drm_device *dev,
258 uint32_t handle)
259{
260 return drm_gem_handle_delete(file, handle);
261}
262
263/**
264 * Creates a new mm object and returns a handle to it.
265 */
266int
267i915_gem_create_ioctl(struct drm_device *dev, void *data,
268 struct drm_file *file)
269{
270 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200271
Dave Airlieff72145b2011-02-07 12:16:14 +1000272 return i915_gem_create(file, dev,
273 args->size, &args->handle);
274}
275
Daniel Vetter8c599672011-12-14 13:57:31 +0100276static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100277__copy_to_user_swizzled(char __user *cpu_vaddr,
278 const char *gpu_vaddr, int gpu_offset,
279 int length)
280{
281 int ret, cpu_offset = 0;
282
283 while (length > 0) {
284 int cacheline_end = ALIGN(gpu_offset + 1, 64);
285 int this_length = min(cacheline_end - gpu_offset, length);
286 int swizzled_gpu_offset = gpu_offset ^ 64;
287
288 ret = __copy_to_user(cpu_vaddr + cpu_offset,
289 gpu_vaddr + swizzled_gpu_offset,
290 this_length);
291 if (ret)
292 return ret + length;
293
294 cpu_offset += this_length;
295 gpu_offset += this_length;
296 length -= this_length;
297 }
298
299 return 0;
300}
301
302static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700303__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
304 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100305 int length)
306{
307 int ret, cpu_offset = 0;
308
309 while (length > 0) {
310 int cacheline_end = ALIGN(gpu_offset + 1, 64);
311 int this_length = min(cacheline_end - gpu_offset, length);
312 int swizzled_gpu_offset = gpu_offset ^ 64;
313
314 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
315 cpu_vaddr + cpu_offset,
316 this_length);
317 if (ret)
318 return ret + length;
319
320 cpu_offset += this_length;
321 gpu_offset += this_length;
322 length -= this_length;
323 }
324
325 return 0;
326}
327
Daniel Vetterd174bd62012-03-25 19:47:40 +0200328/* Per-page copy function for the shmem pread fastpath.
329 * Flushes invalid cachelines before reading the target if
330 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700331static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200332shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
333 char __user *user_data,
334 bool page_do_bit17_swizzling, bool needs_clflush)
335{
336 char *vaddr;
337 int ret;
338
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200339 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200340 return -EINVAL;
341
342 vaddr = kmap_atomic(page);
343 if (needs_clflush)
344 drm_clflush_virt_range(vaddr + shmem_page_offset,
345 page_length);
346 ret = __copy_to_user_inatomic(user_data,
347 vaddr + shmem_page_offset,
348 page_length);
349 kunmap_atomic(vaddr);
350
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100351 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200352}
353
Daniel Vetter23c18c72012-03-25 19:47:42 +0200354static void
355shmem_clflush_swizzled_range(char *addr, unsigned long length,
356 bool swizzled)
357{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200358 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200359 unsigned long start = (unsigned long) addr;
360 unsigned long end = (unsigned long) addr + length;
361
362 /* For swizzling simply ensure that we always flush both
363 * channels. Lame, but simple and it works. Swizzled
364 * pwrite/pread is far from a hotpath - current userspace
365 * doesn't use it at all. */
366 start = round_down(start, 128);
367 end = round_up(end, 128);
368
369 drm_clflush_virt_range((void *)start, end - start);
370 } else {
371 drm_clflush_virt_range(addr, length);
372 }
373
374}
375
Daniel Vetterd174bd62012-03-25 19:47:40 +0200376/* Only difference to the fast-path function is that this can handle bit17
377 * and uses non-atomic copy and kmap functions. */
378static int
379shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
380 char __user *user_data,
381 bool page_do_bit17_swizzling, bool needs_clflush)
382{
383 char *vaddr;
384 int ret;
385
386 vaddr = kmap(page);
387 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200388 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
389 page_length,
390 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200391
392 if (page_do_bit17_swizzling)
393 ret = __copy_to_user_swizzled(user_data,
394 vaddr, shmem_page_offset,
395 page_length);
396 else
397 ret = __copy_to_user(user_data,
398 vaddr + shmem_page_offset,
399 page_length);
400 kunmap(page);
401
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100402 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200403}
404
Eric Anholteb014592009-03-10 11:44:52 -0700405static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200406i915_gem_shmem_pread(struct drm_device *dev,
407 struct drm_i915_gem_object *obj,
408 struct drm_i915_gem_pread *args,
409 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700410{
Daniel Vetter8461d222011-12-14 13:57:32 +0100411 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700412 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100413 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100414 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100415 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200416 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200417 int needs_clflush = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100418 struct scatterlist *sg;
419 int i;
Eric Anholteb014592009-03-10 11:44:52 -0700420
Daniel Vetter8461d222011-12-14 13:57:32 +0100421 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700422 remain = args->size;
423
Daniel Vetter8461d222011-12-14 13:57:32 +0100424 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700425
Daniel Vetter84897312012-03-25 19:47:31 +0200426 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
427 /* If we're not in the cpu read domain, set ourself into the gtt
428 * read domain and manually flush cachelines (if required). This
429 * optimizes for the case when the gpu will dirty the data
430 * anyway again before the next pread happens. */
431 if (obj->cache_level == I915_CACHE_NONE)
432 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200433 if (obj->gtt_space) {
434 ret = i915_gem_object_set_to_gtt_domain(obj, false);
435 if (ret)
436 return ret;
437 }
Daniel Vetter84897312012-03-25 19:47:31 +0200438 }
Eric Anholteb014592009-03-10 11:44:52 -0700439
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100440 ret = i915_gem_object_get_pages(obj);
441 if (ret)
442 return ret;
443
444 i915_gem_object_pin_pages(obj);
445
Eric Anholteb014592009-03-10 11:44:52 -0700446 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100447
Chris Wilson9da3da62012-06-01 15:20:22 +0100448 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100449 struct page *page;
450
Chris Wilson9da3da62012-06-01 15:20:22 +0100451 if (i < offset >> PAGE_SHIFT)
452 continue;
453
454 if (remain <= 0)
455 break;
456
Eric Anholteb014592009-03-10 11:44:52 -0700457 /* Operation in this page
458 *
Eric Anholteb014592009-03-10 11:44:52 -0700459 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700460 * page_length = bytes to copy for this page
461 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100462 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700463 page_length = remain;
464 if ((shmem_page_offset + page_length) > PAGE_SIZE)
465 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700466
Chris Wilson9da3da62012-06-01 15:20:22 +0100467 page = sg_page(sg);
Daniel Vetter8461d222011-12-14 13:57:32 +0100468 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
469 (page_to_phys(page) & (1 << 17)) != 0;
470
Daniel Vetterd174bd62012-03-25 19:47:40 +0200471 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
472 user_data, page_do_bit17_swizzling,
473 needs_clflush);
474 if (ret == 0)
475 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700476
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200477 mutex_unlock(&dev->struct_mutex);
478
Daniel Vetter96d79b52012-03-25 19:47:36 +0200479 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200480 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200481 /* Userspace is tricking us, but we've already clobbered
482 * its pages with the prefault and promised to write the
483 * data up to the first fault. Hence ignore any errors
484 * and just continue. */
485 (void)ret;
486 prefaulted = 1;
487 }
488
Daniel Vetterd174bd62012-03-25 19:47:40 +0200489 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
490 user_data, page_do_bit17_swizzling,
491 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700492
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200493 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100494
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200495next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100496 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100497
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100498 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100499 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100500
Eric Anholteb014592009-03-10 11:44:52 -0700501 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100502 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700503 offset += page_length;
504 }
505
Chris Wilson4f27b752010-10-14 15:26:45 +0100506out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100507 i915_gem_object_unpin_pages(obj);
508
Eric Anholteb014592009-03-10 11:44:52 -0700509 return ret;
510}
511
Eric Anholt673a3942008-07-30 12:06:12 -0700512/**
513 * Reads data from the object referenced by handle.
514 *
515 * On error, the contents of *data are undefined.
516 */
517int
518i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000519 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700520{
521 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000522 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100523 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700524
Chris Wilson51311d02010-11-17 09:10:42 +0000525 if (args->size == 0)
526 return 0;
527
528 if (!access_ok(VERIFY_WRITE,
529 (char __user *)(uintptr_t)args->data_ptr,
530 args->size))
531 return -EFAULT;
532
Chris Wilson4f27b752010-10-14 15:26:45 +0100533 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100534 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100535 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700536
Chris Wilson05394f32010-11-08 19:18:58 +0000537 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000538 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100539 ret = -ENOENT;
540 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100541 }
Eric Anholt673a3942008-07-30 12:06:12 -0700542
Chris Wilson7dcd2492010-09-26 20:21:44 +0100543 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000544 if (args->offset > obj->base.size ||
545 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100546 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100547 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100548 }
549
Daniel Vetter1286ff72012-05-10 15:25:09 +0200550 /* prime objects have no backing filp to GEM pread/pwrite
551 * pages from.
552 */
553 if (!obj->base.filp) {
554 ret = -EINVAL;
555 goto out;
556 }
557
Chris Wilsondb53a302011-02-03 11:57:46 +0000558 trace_i915_gem_object_pread(obj, args->offset, args->size);
559
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200560 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700561
Chris Wilson35b62a82010-09-26 20:23:38 +0100562out:
Chris Wilson05394f32010-11-08 19:18:58 +0000563 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100564unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100565 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700566 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700567}
568
Keith Packard0839ccb2008-10-30 19:38:48 -0700569/* This is the fast write path which cannot handle
570 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700571 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700572
Keith Packard0839ccb2008-10-30 19:38:48 -0700573static inline int
574fast_user_write(struct io_mapping *mapping,
575 loff_t page_base, int page_offset,
576 char __user *user_data,
577 int length)
578{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700579 void __iomem *vaddr_atomic;
580 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700581 unsigned long unwritten;
582
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700583 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700584 /* We can use the cpu mem copy function because this is X86. */
585 vaddr = (void __force*)vaddr_atomic + page_offset;
586 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700587 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700588 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100589 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700590}
591
Eric Anholt3de09aa2009-03-09 09:42:23 -0700592/**
593 * This is the fast pwrite path, where we copy the data directly from the
594 * user into the GTT, uncached.
595 */
Eric Anholt673a3942008-07-30 12:06:12 -0700596static int
Chris Wilson05394f32010-11-08 19:18:58 +0000597i915_gem_gtt_pwrite_fast(struct drm_device *dev,
598 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700599 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000600 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700601{
Keith Packard0839ccb2008-10-30 19:38:48 -0700602 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700603 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700604 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700605 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200606 int page_offset, page_length, ret;
607
Chris Wilson86a1ee22012-08-11 15:41:04 +0100608 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200609 if (ret)
610 goto out;
611
612 ret = i915_gem_object_set_to_gtt_domain(obj, true);
613 if (ret)
614 goto out_unpin;
615
616 ret = i915_gem_object_put_fence(obj);
617 if (ret)
618 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700619
620 user_data = (char __user *) (uintptr_t) args->data_ptr;
621 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700622
Chris Wilson05394f32010-11-08 19:18:58 +0000623 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700624
625 while (remain > 0) {
626 /* Operation in this page
627 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700628 * page_base = page offset within aperture
629 * page_offset = offset within page
630 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700631 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100632 page_base = offset & PAGE_MASK;
633 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700634 page_length = remain;
635 if ((page_offset + remain) > PAGE_SIZE)
636 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700637
Keith Packard0839ccb2008-10-30 19:38:48 -0700638 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700639 * source page isn't available. Return the error and we'll
640 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700641 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800642 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200643 page_offset, user_data, page_length)) {
644 ret = -EFAULT;
645 goto out_unpin;
646 }
Eric Anholt673a3942008-07-30 12:06:12 -0700647
Keith Packard0839ccb2008-10-30 19:38:48 -0700648 remain -= page_length;
649 user_data += page_length;
650 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700651 }
Eric Anholt673a3942008-07-30 12:06:12 -0700652
Daniel Vetter935aaa62012-03-25 19:47:35 +0200653out_unpin:
654 i915_gem_object_unpin(obj);
655out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700656 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700657}
658
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659/* Per-page copy function for the shmem pwrite fastpath.
660 * Flushes invalid cachelines before writing to the target if
661 * needs_clflush_before is set and flushes out any written cachelines after
662 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700663static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200664shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
665 char __user *user_data,
666 bool page_do_bit17_swizzling,
667 bool needs_clflush_before,
668 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700669{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200670 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700671 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700672
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200673 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200674 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700675
Daniel Vetterd174bd62012-03-25 19:47:40 +0200676 vaddr = kmap_atomic(page);
677 if (needs_clflush_before)
678 drm_clflush_virt_range(vaddr + shmem_page_offset,
679 page_length);
680 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
681 user_data,
682 page_length);
683 if (needs_clflush_after)
684 drm_clflush_virt_range(vaddr + shmem_page_offset,
685 page_length);
686 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700687
Chris Wilson755d2212012-09-04 21:02:55 +0100688 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700689}
690
Daniel Vetterd174bd62012-03-25 19:47:40 +0200691/* Only difference to the fast-path function is that this can handle bit17
692 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700693static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200694shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
695 char __user *user_data,
696 bool page_do_bit17_swizzling,
697 bool needs_clflush_before,
698 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700699{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200700 char *vaddr;
701 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700702
Daniel Vetterd174bd62012-03-25 19:47:40 +0200703 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200704 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200705 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
706 page_length,
707 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200708 if (page_do_bit17_swizzling)
709 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100710 user_data,
711 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200712 else
713 ret = __copy_from_user(vaddr + shmem_page_offset,
714 user_data,
715 page_length);
716 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200717 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
718 page_length,
719 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200720 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100721
Chris Wilson755d2212012-09-04 21:02:55 +0100722 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700723}
724
Eric Anholt40123c12009-03-09 13:42:30 -0700725static int
Daniel Vettere244a442012-03-25 19:47:28 +0200726i915_gem_shmem_pwrite(struct drm_device *dev,
727 struct drm_i915_gem_object *obj,
728 struct drm_i915_gem_pwrite *args,
729 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700730{
Eric Anholt40123c12009-03-09 13:42:30 -0700731 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100732 loff_t offset;
733 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100734 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100735 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200736 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200737 int needs_clflush_after = 0;
738 int needs_clflush_before = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100739 int i;
740 struct scatterlist *sg;
Eric Anholt40123c12009-03-09 13:42:30 -0700741
Daniel Vetter8c599672011-12-14 13:57:31 +0100742 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700743 remain = args->size;
744
Daniel Vetter8c599672011-12-14 13:57:31 +0100745 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700746
Daniel Vetter58642882012-03-25 19:47:37 +0200747 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
748 /* If we're not in the cpu write domain, set ourself into the gtt
749 * write domain and manually flush cachelines (if required). This
750 * optimizes for the case when the gpu will use the data
751 * right away and we therefore have to clflush anyway. */
752 if (obj->cache_level == I915_CACHE_NONE)
753 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200754 if (obj->gtt_space) {
755 ret = i915_gem_object_set_to_gtt_domain(obj, true);
756 if (ret)
757 return ret;
758 }
Daniel Vetter58642882012-03-25 19:47:37 +0200759 }
760 /* Same trick applies for invalidate partially written cachelines before
761 * writing. */
762 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
763 && obj->cache_level == I915_CACHE_NONE)
764 needs_clflush_before = 1;
765
Chris Wilson755d2212012-09-04 21:02:55 +0100766 ret = i915_gem_object_get_pages(obj);
767 if (ret)
768 return ret;
769
770 i915_gem_object_pin_pages(obj);
771
Eric Anholt40123c12009-03-09 13:42:30 -0700772 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000773 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700774
Chris Wilson9da3da62012-06-01 15:20:22 +0100775 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100776 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200777 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100778
Chris Wilson9da3da62012-06-01 15:20:22 +0100779 if (i < offset >> PAGE_SHIFT)
780 continue;
781
782 if (remain <= 0)
783 break;
784
Eric Anholt40123c12009-03-09 13:42:30 -0700785 /* Operation in this page
786 *
Eric Anholt40123c12009-03-09 13:42:30 -0700787 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700788 * page_length = bytes to copy for this page
789 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100790 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700791
792 page_length = remain;
793 if ((shmem_page_offset + page_length) > PAGE_SIZE)
794 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700795
Daniel Vetter58642882012-03-25 19:47:37 +0200796 /* If we don't overwrite a cacheline completely we need to be
797 * careful to have up-to-date data by first clflushing. Don't
798 * overcomplicate things and flush the entire patch. */
799 partial_cacheline_write = needs_clflush_before &&
800 ((shmem_page_offset | page_length)
801 & (boot_cpu_data.x86_clflush_size - 1));
802
Chris Wilson9da3da62012-06-01 15:20:22 +0100803 page = sg_page(sg);
Daniel Vetter8c599672011-12-14 13:57:31 +0100804 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
805 (page_to_phys(page) & (1 << 17)) != 0;
806
Daniel Vetterd174bd62012-03-25 19:47:40 +0200807 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
808 user_data, page_do_bit17_swizzling,
809 partial_cacheline_write,
810 needs_clflush_after);
811 if (ret == 0)
812 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700813
Daniel Vettere244a442012-03-25 19:47:28 +0200814 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200815 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200816 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
817 user_data, page_do_bit17_swizzling,
818 partial_cacheline_write,
819 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700820
Daniel Vettere244a442012-03-25 19:47:28 +0200821 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100822
Daniel Vettere244a442012-03-25 19:47:28 +0200823next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100824 set_page_dirty(page);
825 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100826
Chris Wilson755d2212012-09-04 21:02:55 +0100827 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100828 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100829
Eric Anholt40123c12009-03-09 13:42:30 -0700830 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100831 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700832 offset += page_length;
833 }
834
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100835out:
Chris Wilson755d2212012-09-04 21:02:55 +0100836 i915_gem_object_unpin_pages(obj);
837
Daniel Vettere244a442012-03-25 19:47:28 +0200838 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100839 /*
840 * Fixup: Flush cpu caches in case we didn't flush the dirty
841 * cachelines in-line while writing and the object moved
842 * out of the cpu write domain while we've dropped the lock.
843 */
844 if (!needs_clflush_after &&
845 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vettere244a442012-03-25 19:47:28 +0200846 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800847 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200848 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100849 }
Eric Anholt40123c12009-03-09 13:42:30 -0700850
Daniel Vetter58642882012-03-25 19:47:37 +0200851 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800852 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200853
Eric Anholt40123c12009-03-09 13:42:30 -0700854 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700855}
856
857/**
858 * Writes data to the object referenced by handle.
859 *
860 * On error, the contents of the buffer that were to be modified are undefined.
861 */
862int
863i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100864 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700865{
866 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000867 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000868 int ret;
869
870 if (args->size == 0)
871 return 0;
872
873 if (!access_ok(VERIFY_READ,
874 (char __user *)(uintptr_t)args->data_ptr,
875 args->size))
876 return -EFAULT;
877
Daniel Vetterf56f8212012-03-25 19:47:41 +0200878 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
879 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000880 if (ret)
881 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700882
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100883 ret = i915_mutex_lock_interruptible(dev);
884 if (ret)
885 return ret;
886
Chris Wilson05394f32010-11-08 19:18:58 +0000887 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000888 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100889 ret = -ENOENT;
890 goto unlock;
891 }
Eric Anholt673a3942008-07-30 12:06:12 -0700892
Chris Wilson7dcd2492010-09-26 20:21:44 +0100893 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000894 if (args->offset > obj->base.size ||
895 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100896 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100897 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100898 }
899
Daniel Vetter1286ff72012-05-10 15:25:09 +0200900 /* prime objects have no backing filp to GEM pread/pwrite
901 * pages from.
902 */
903 if (!obj->base.filp) {
904 ret = -EINVAL;
905 goto out;
906 }
907
Chris Wilsondb53a302011-02-03 11:57:46 +0000908 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
909
Daniel Vetter935aaa62012-03-25 19:47:35 +0200910 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700911 /* We can only do the GTT pwrite on untiled buffers, as otherwise
912 * it would end up going through the fenced access, and we'll get
913 * different detiling behavior between reading and writing.
914 * pread/pwrite currently are reading and writing from the CPU
915 * perspective, requiring manual detiling by the client.
916 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100917 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100918 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100919 goto out;
920 }
921
Chris Wilson86a1ee22012-08-11 15:41:04 +0100922 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200923 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100924 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100925 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200926 /* Note that the gtt paths might fail with non-page-backed user
927 * pointers (e.g. gtt mappings when moving data between
928 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700929 }
Eric Anholt673a3942008-07-30 12:06:12 -0700930
Chris Wilson86a1ee22012-08-11 15:41:04 +0100931 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200932 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100933
Chris Wilson35b62a82010-09-26 20:23:38 +0100934out:
Chris Wilson05394f32010-11-08 19:18:58 +0000935 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100936unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100937 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700938 return ret;
939}
940
Chris Wilsonb3612372012-08-24 09:35:08 +0100941int
Daniel Vetter33196de2012-11-14 17:14:05 +0100942i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100943 bool interruptible)
944{
Daniel Vetter33196de2012-11-14 17:14:05 +0100945 if (atomic_read(&error->wedged)) {
946 struct completion *x = &error->completion;
Chris Wilsonb3612372012-08-24 09:35:08 +0100947 bool recovery_complete;
948 unsigned long flags;
949
950 /* Give the error handler a chance to run. */
951 spin_lock_irqsave(&x->wait.lock, flags);
952 recovery_complete = x->done > 0;
953 spin_unlock_irqrestore(&x->wait.lock, flags);
954
955 /* Non-interruptible callers can't handle -EAGAIN, hence return
956 * -EIO unconditionally for these. */
957 if (!interruptible)
958 return -EIO;
959
960 /* Recovery complete, but still wedged means reset failure. */
961 if (recovery_complete)
962 return -EIO;
963
964 return -EAGAIN;
965 }
966
967 return 0;
968}
969
970/*
971 * Compare seqno against outstanding lazy request. Emit a request if they are
972 * equal.
973 */
974static int
975i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
976{
977 int ret;
978
979 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
980
981 ret = 0;
982 if (seqno == ring->outstanding_lazy_request)
983 ret = i915_add_request(ring, NULL, NULL);
984
985 return ret;
986}
987
988/**
989 * __wait_seqno - wait until execution of seqno has finished
990 * @ring: the ring expected to report seqno
991 * @seqno: duh!
992 * @interruptible: do an interruptible wait (normally yes)
993 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
994 *
995 * Returns 0 if the seqno was found within the alloted time. Else returns the
996 * errno with remaining time filled in timeout argument.
997 */
998static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
999 bool interruptible, struct timespec *timeout)
1000{
1001 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1002 struct timespec before, now, wait_time={1,0};
1003 unsigned long timeout_jiffies;
1004 long end;
1005 bool wait_forever = true;
1006 int ret;
1007
1008 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1009 return 0;
1010
1011 trace_i915_gem_request_wait_begin(ring, seqno);
1012
1013 if (timeout != NULL) {
1014 wait_time = *timeout;
1015 wait_forever = false;
1016 }
1017
1018 timeout_jiffies = timespec_to_jiffies(&wait_time);
1019
1020 if (WARN_ON(!ring->irq_get(ring)))
1021 return -ENODEV;
1022
1023 /* Record current time in case interrupted by signal, or wedged * */
1024 getrawmonotonic(&before);
1025
1026#define EXIT_COND \
1027 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
Daniel Vetter33196de2012-11-14 17:14:05 +01001028 atomic_read(&dev_priv->gpu_error.wedged))
Chris Wilsonb3612372012-08-24 09:35:08 +01001029 do {
1030 if (interruptible)
1031 end = wait_event_interruptible_timeout(ring->irq_queue,
1032 EXIT_COND,
1033 timeout_jiffies);
1034 else
1035 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1036 timeout_jiffies);
1037
Daniel Vetter33196de2012-11-14 17:14:05 +01001038 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001039 if (ret)
1040 end = ret;
1041 } while (end == 0 && wait_forever);
1042
1043 getrawmonotonic(&now);
1044
1045 ring->irq_put(ring);
1046 trace_i915_gem_request_wait_end(ring, seqno);
1047#undef EXIT_COND
1048
1049 if (timeout) {
1050 struct timespec sleep_time = timespec_sub(now, before);
1051 *timeout = timespec_sub(*timeout, sleep_time);
1052 }
1053
1054 switch (end) {
1055 case -EIO:
1056 case -EAGAIN: /* Wedged */
1057 case -ERESTARTSYS: /* Signal */
1058 return (int)end;
1059 case 0: /* Timeout */
1060 if (timeout)
1061 set_normalized_timespec(timeout, 0, 0);
1062 return -ETIME;
1063 default: /* Completed */
1064 WARN_ON(end < 0); /* We're not aware of other errors */
1065 return 0;
1066 }
1067}
1068
1069/**
1070 * Waits for a sequence number to be signaled, and cleans up the
1071 * request and object lists appropriately for that event.
1072 */
1073int
1074i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1075{
1076 struct drm_device *dev = ring->dev;
1077 struct drm_i915_private *dev_priv = dev->dev_private;
1078 bool interruptible = dev_priv->mm.interruptible;
1079 int ret;
1080
1081 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1082 BUG_ON(seqno == 0);
1083
Daniel Vetter33196de2012-11-14 17:14:05 +01001084 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001085 if (ret)
1086 return ret;
1087
1088 ret = i915_gem_check_olr(ring, seqno);
1089 if (ret)
1090 return ret;
1091
1092 return __wait_seqno(ring, seqno, interruptible, NULL);
1093}
1094
1095/**
1096 * Ensures that all rendering to the object has completed and the object is
1097 * safe to unbind from the GTT or access from the CPU.
1098 */
1099static __must_check int
1100i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1101 bool readonly)
1102{
1103 struct intel_ring_buffer *ring = obj->ring;
1104 u32 seqno;
1105 int ret;
1106
1107 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1108 if (seqno == 0)
1109 return 0;
1110
1111 ret = i915_wait_seqno(ring, seqno);
1112 if (ret)
1113 return ret;
1114
1115 i915_gem_retire_requests_ring(ring);
1116
1117 /* Manually manage the write flush as we may have not yet
1118 * retired the buffer.
1119 */
1120 if (obj->last_write_seqno &&
1121 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1122 obj->last_write_seqno = 0;
1123 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1124 }
1125
1126 return 0;
1127}
1128
Chris Wilson3236f572012-08-24 09:35:09 +01001129/* A nonblocking variant of the above wait. This is a highly dangerous routine
1130 * as the object state may change during this call.
1131 */
1132static __must_check int
1133i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1134 bool readonly)
1135{
1136 struct drm_device *dev = obj->base.dev;
1137 struct drm_i915_private *dev_priv = dev->dev_private;
1138 struct intel_ring_buffer *ring = obj->ring;
1139 u32 seqno;
1140 int ret;
1141
1142 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1143 BUG_ON(!dev_priv->mm.interruptible);
1144
1145 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1146 if (seqno == 0)
1147 return 0;
1148
Daniel Vetter33196de2012-11-14 17:14:05 +01001149 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001150 if (ret)
1151 return ret;
1152
1153 ret = i915_gem_check_olr(ring, seqno);
1154 if (ret)
1155 return ret;
1156
1157 mutex_unlock(&dev->struct_mutex);
1158 ret = __wait_seqno(ring, seqno, true, NULL);
1159 mutex_lock(&dev->struct_mutex);
1160
1161 i915_gem_retire_requests_ring(ring);
1162
1163 /* Manually manage the write flush as we may have not yet
1164 * retired the buffer.
1165 */
1166 if (obj->last_write_seqno &&
1167 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1168 obj->last_write_seqno = 0;
1169 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1170 }
1171
1172 return ret;
1173}
1174
Eric Anholt673a3942008-07-30 12:06:12 -07001175/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001176 * Called when user space prepares to use an object with the CPU, either
1177 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001178 */
1179int
1180i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001181 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001182{
1183 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001184 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001185 uint32_t read_domains = args->read_domains;
1186 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001187 int ret;
1188
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001189 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001190 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001191 return -EINVAL;
1192
Chris Wilson21d509e2009-06-06 09:46:02 +01001193 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001194 return -EINVAL;
1195
1196 /* Having something in the write domain implies it's in the read
1197 * domain, and only that read domain. Enforce that in the request.
1198 */
1199 if (write_domain != 0 && read_domains != write_domain)
1200 return -EINVAL;
1201
Chris Wilson76c1dec2010-09-25 11:22:51 +01001202 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001203 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001204 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001205
Chris Wilson05394f32010-11-08 19:18:58 +00001206 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001207 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001208 ret = -ENOENT;
1209 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001210 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001211
Chris Wilson3236f572012-08-24 09:35:09 +01001212 /* Try to flush the object off the GPU without holding the lock.
1213 * We will repeat the flush holding the lock in the normal manner
1214 * to catch cases where we are gazumped.
1215 */
1216 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1217 if (ret)
1218 goto unref;
1219
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001220 if (read_domains & I915_GEM_DOMAIN_GTT) {
1221 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001222
1223 /* Silently promote "you're not bound, there was nothing to do"
1224 * to success, since the client was just asking us to
1225 * make sure everything was done.
1226 */
1227 if (ret == -EINVAL)
1228 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001229 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001230 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001231 }
1232
Chris Wilson3236f572012-08-24 09:35:09 +01001233unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001234 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001235unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001236 mutex_unlock(&dev->struct_mutex);
1237 return ret;
1238}
1239
1240/**
1241 * Called when user space has done writes to this buffer
1242 */
1243int
1244i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001245 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001246{
1247 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001248 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001249 int ret = 0;
1250
Chris Wilson76c1dec2010-09-25 11:22:51 +01001251 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001252 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001253 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001254
Chris Wilson05394f32010-11-08 19:18:58 +00001255 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001256 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001257 ret = -ENOENT;
1258 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001259 }
1260
Eric Anholt673a3942008-07-30 12:06:12 -07001261 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001262 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001263 i915_gem_object_flush_cpu_write_domain(obj);
1264
Chris Wilson05394f32010-11-08 19:18:58 +00001265 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001266unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001267 mutex_unlock(&dev->struct_mutex);
1268 return ret;
1269}
1270
1271/**
1272 * Maps the contents of an object, returning the address it is mapped
1273 * into.
1274 *
1275 * While the mapping holds a reference on the contents of the object, it doesn't
1276 * imply a ref on the object itself.
1277 */
1278int
1279i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001280 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001281{
1282 struct drm_i915_gem_mmap *args = data;
1283 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001284 unsigned long addr;
1285
Chris Wilson05394f32010-11-08 19:18:58 +00001286 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001287 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001288 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001289
Daniel Vetter1286ff72012-05-10 15:25:09 +02001290 /* prime objects have no backing filp to GEM mmap
1291 * pages from.
1292 */
1293 if (!obj->filp) {
1294 drm_gem_object_unreference_unlocked(obj);
1295 return -EINVAL;
1296 }
1297
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001298 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001299 PROT_READ | PROT_WRITE, MAP_SHARED,
1300 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001301 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001302 if (IS_ERR((void *)addr))
1303 return addr;
1304
1305 args->addr_ptr = (uint64_t) addr;
1306
1307 return 0;
1308}
1309
Jesse Barnesde151cf2008-11-12 10:03:55 -08001310/**
1311 * i915_gem_fault - fault a page into the GTT
1312 * vma: VMA in question
1313 * vmf: fault info
1314 *
1315 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1316 * from userspace. The fault handler takes care of binding the object to
1317 * the GTT (if needed), allocating and programming a fence register (again,
1318 * only if needed based on whether the old reg is still valid or the object
1319 * is tiled) and inserting a new PTE into the faulting process.
1320 *
1321 * Note that the faulting process may involve evicting existing objects
1322 * from the GTT and/or fence registers to make room. So performance may
1323 * suffer if the GTT working set is large or there are few fence registers
1324 * left.
1325 */
1326int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1327{
Chris Wilson05394f32010-11-08 19:18:58 +00001328 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1329 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001330 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001331 pgoff_t page_offset;
1332 unsigned long pfn;
1333 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001334 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001335
1336 /* We don't use vmf->pgoff since that has the fake offset */
1337 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1338 PAGE_SHIFT;
1339
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001340 ret = i915_mutex_lock_interruptible(dev);
1341 if (ret)
1342 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001343
Chris Wilsondb53a302011-02-03 11:57:46 +00001344 trace_i915_gem_object_fault(obj, page_offset, true, write);
1345
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001346 /* Access to snoopable pages through the GTT is incoherent. */
1347 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1348 ret = -EINVAL;
1349 goto unlock;
1350 }
1351
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001352 /* Now bind it into the GTT if needed */
Chris Wilsonc9839302012-11-20 10:45:17 +00001353 ret = i915_gem_object_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001354 if (ret)
1355 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001356
Chris Wilsonc9839302012-11-20 10:45:17 +00001357 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1358 if (ret)
1359 goto unpin;
1360
1361 ret = i915_gem_object_get_fence(obj);
1362 if (ret)
1363 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001364
Chris Wilson6299f992010-11-24 12:23:44 +00001365 obj->fault_mappable = true;
1366
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001367 pfn = ((dev_priv->gtt.mappable_base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001368 page_offset;
1369
1370 /* Finally, remap it using the new GTT offset */
1371 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001372unpin:
1373 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001374unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001375 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001376out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001377 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001378 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001379 /* If this -EIO is due to a gpu hang, give the reset code a
1380 * chance to clean up the mess. Otherwise return the proper
1381 * SIGBUS. */
Daniel Vetter33196de2012-11-14 17:14:05 +01001382 if (!atomic_read(&dev_priv->gpu_error.wedged))
Daniel Vettera9340cc2012-07-04 22:18:42 +02001383 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001384 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001385 /* Give the error handler a chance to run and move the
1386 * objects off the GPU active list. Next time we service the
1387 * fault, we should be able to transition the page into the
1388 * GTT without touching the GPU (and so avoid further
1389 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1390 * with coherency, just lost writes.
1391 */
Chris Wilson045e7692010-11-07 09:18:22 +00001392 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001393 case 0:
1394 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001395 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001396 case -EBUSY:
1397 /*
1398 * EBUSY is ok: this just means that another thread
1399 * already did the job.
1400 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001401 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001402 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001403 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001404 case -ENOSPC:
1405 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001406 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001407 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001408 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001409 }
1410}
1411
1412/**
Chris Wilson901782b2009-07-10 08:18:50 +01001413 * i915_gem_release_mmap - remove physical page mappings
1414 * @obj: obj in question
1415 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001416 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001417 * relinquish ownership of the pages back to the system.
1418 *
1419 * It is vital that we remove the page mapping if we have mapped a tiled
1420 * object through the GTT and then lose the fence register due to
1421 * resource pressure. Similarly if the object has been moved out of the
1422 * aperture, than pages mapped into userspace must be revoked. Removing the
1423 * mapping will then trigger a page fault on the next user access, allowing
1424 * fixup by i915_gem_fault().
1425 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001426void
Chris Wilson05394f32010-11-08 19:18:58 +00001427i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001428{
Chris Wilson6299f992010-11-24 12:23:44 +00001429 if (!obj->fault_mappable)
1430 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001431
Chris Wilsonf6e47882011-03-20 21:09:12 +00001432 if (obj->base.dev->dev_mapping)
1433 unmap_mapping_range(obj->base.dev->dev_mapping,
1434 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1435 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001436
Chris Wilson6299f992010-11-24 12:23:44 +00001437 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001438}
1439
Imre Deak0fa87792013-01-07 21:47:35 +02001440uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001441i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001442{
Chris Wilsone28f8712011-07-18 13:11:49 -07001443 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001444
1445 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001446 tiling_mode == I915_TILING_NONE)
1447 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001448
1449 /* Previous chips need a power-of-two fence region when tiling */
1450 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001451 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001452 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001453 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001454
Chris Wilsone28f8712011-07-18 13:11:49 -07001455 while (gtt_size < size)
1456 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001457
Chris Wilsone28f8712011-07-18 13:11:49 -07001458 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001459}
1460
Jesse Barnesde151cf2008-11-12 10:03:55 -08001461/**
1462 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1463 * @obj: object to check
1464 *
1465 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001466 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001467 */
Imre Deakd8651102013-01-07 21:47:33 +02001468uint32_t
1469i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1470 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001471{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001472 /*
1473 * Minimum alignment is 4k (GTT page size), but might be greater
1474 * if a fence register is needed for the object.
1475 */
Imre Deakd8651102013-01-07 21:47:33 +02001476 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001477 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001478 return 4096;
1479
1480 /*
1481 * Previous chips need to be aligned to the size of the smallest
1482 * fence register that can contain the object.
1483 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001484 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001485}
1486
Chris Wilsond8cb5082012-08-11 15:41:03 +01001487static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1488{
1489 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1490 int ret;
1491
1492 if (obj->base.map_list.map)
1493 return 0;
1494
Daniel Vetterda494d72012-12-20 15:11:16 +01001495 dev_priv->mm.shrinker_no_lock_stealing = true;
1496
Chris Wilsond8cb5082012-08-11 15:41:03 +01001497 ret = drm_gem_create_mmap_offset(&obj->base);
1498 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001499 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001500
1501 /* Badly fragmented mmap space? The only way we can recover
1502 * space is by destroying unwanted objects. We can't randomly release
1503 * mmap_offsets as userspace expects them to be persistent for the
1504 * lifetime of the objects. The closest we can is to release the
1505 * offsets on purgeable objects by truncating it and marking it purged,
1506 * which prevents userspace from ever using that object again.
1507 */
1508 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1509 ret = drm_gem_create_mmap_offset(&obj->base);
1510 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001511 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001512
1513 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001514 ret = drm_gem_create_mmap_offset(&obj->base);
1515out:
1516 dev_priv->mm.shrinker_no_lock_stealing = false;
1517
1518 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001519}
1520
1521static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1522{
1523 if (!obj->base.map_list.map)
1524 return;
1525
1526 drm_gem_free_mmap_offset(&obj->base);
1527}
1528
Jesse Barnesde151cf2008-11-12 10:03:55 -08001529int
Dave Airlieff72145b2011-02-07 12:16:14 +10001530i915_gem_mmap_gtt(struct drm_file *file,
1531 struct drm_device *dev,
1532 uint32_t handle,
1533 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001534{
Chris Wilsonda761a62010-10-27 17:37:08 +01001535 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001536 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001537 int ret;
1538
Chris Wilson76c1dec2010-09-25 11:22:51 +01001539 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001540 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001541 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001542
Dave Airlieff72145b2011-02-07 12:16:14 +10001543 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001544 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001545 ret = -ENOENT;
1546 goto unlock;
1547 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001548
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001549 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001550 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001551 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001552 }
1553
Chris Wilson05394f32010-11-08 19:18:58 +00001554 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001555 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001556 ret = -EINVAL;
1557 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001558 }
1559
Chris Wilsond8cb5082012-08-11 15:41:03 +01001560 ret = i915_gem_object_create_mmap_offset(obj);
1561 if (ret)
1562 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001563
Dave Airlieff72145b2011-02-07 12:16:14 +10001564 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001565
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001566out:
Chris Wilson05394f32010-11-08 19:18:58 +00001567 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001568unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001569 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001570 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001571}
1572
Dave Airlieff72145b2011-02-07 12:16:14 +10001573/**
1574 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1575 * @dev: DRM device
1576 * @data: GTT mapping ioctl data
1577 * @file: GEM object info
1578 *
1579 * Simply returns the fake offset to userspace so it can mmap it.
1580 * The mmap call will end up in drm_gem_mmap(), which will set things
1581 * up so we can get faults in the handler above.
1582 *
1583 * The fault handler will take care of binding the object into the GTT
1584 * (since it may have been evicted to make room for something), allocating
1585 * a fence register, and mapping the appropriate aperture address into
1586 * userspace.
1587 */
1588int
1589i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1590 struct drm_file *file)
1591{
1592 struct drm_i915_gem_mmap_gtt *args = data;
1593
Dave Airlieff72145b2011-02-07 12:16:14 +10001594 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1595}
1596
Daniel Vetter225067e2012-08-20 10:23:20 +02001597/* Immediately discard the backing storage */
1598static void
1599i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001600{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001601 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001602
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001603 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001604
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001605 if (obj->base.filp == NULL)
1606 return;
1607
Daniel Vetter225067e2012-08-20 10:23:20 +02001608 /* Our goal here is to return as much of the memory as
1609 * is possible back to the system as we are called from OOM.
1610 * To do this we must instruct the shmfs to drop all of its
1611 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001612 */
Chris Wilson05394f32010-11-08 19:18:58 +00001613 inode = obj->base.filp->f_path.dentry->d_inode;
Daniel Vetter225067e2012-08-20 10:23:20 +02001614 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001615
Daniel Vetter225067e2012-08-20 10:23:20 +02001616 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001617}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001618
Daniel Vetter225067e2012-08-20 10:23:20 +02001619static inline int
1620i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1621{
1622 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001623}
1624
Chris Wilson5cdf5882010-09-27 15:51:07 +01001625static void
Chris Wilson05394f32010-11-08 19:18:58 +00001626i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001627{
Chris Wilson05394f32010-11-08 19:18:58 +00001628 int page_count = obj->base.size / PAGE_SIZE;
Chris Wilson9da3da62012-06-01 15:20:22 +01001629 struct scatterlist *sg;
Chris Wilson6c085a72012-08-20 11:40:46 +02001630 int ret, i;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001631
Chris Wilson05394f32010-11-08 19:18:58 +00001632 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001633
Chris Wilson6c085a72012-08-20 11:40:46 +02001634 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1635 if (ret) {
1636 /* In the event of a disaster, abandon all caches and
1637 * hope for the best.
1638 */
1639 WARN_ON(ret != -EIO);
1640 i915_gem_clflush_object(obj);
1641 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1642 }
1643
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001644 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001645 i915_gem_object_save_bit_17_swizzle(obj);
1646
Chris Wilson05394f32010-11-08 19:18:58 +00001647 if (obj->madv == I915_MADV_DONTNEED)
1648 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001649
Chris Wilson9da3da62012-06-01 15:20:22 +01001650 for_each_sg(obj->pages->sgl, sg, page_count, i) {
1651 struct page *page = sg_page(sg);
1652
Chris Wilson05394f32010-11-08 19:18:58 +00001653 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001654 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001655
Chris Wilson05394f32010-11-08 19:18:58 +00001656 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001657 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001658
Chris Wilson9da3da62012-06-01 15:20:22 +01001659 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001660 }
Chris Wilson05394f32010-11-08 19:18:58 +00001661 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001662
Chris Wilson9da3da62012-06-01 15:20:22 +01001663 sg_free_table(obj->pages);
1664 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001665}
1666
Chris Wilsondd624af2013-01-15 12:39:35 +00001667int
Chris Wilson37e680a2012-06-07 15:38:42 +01001668i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1669{
1670 const struct drm_i915_gem_object_ops *ops = obj->ops;
1671
Chris Wilson2f745ad2012-09-04 21:02:58 +01001672 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001673 return 0;
1674
1675 BUG_ON(obj->gtt_space);
1676
Chris Wilsona5570172012-09-04 21:02:54 +01001677 if (obj->pages_pin_count)
1678 return -EBUSY;
1679
Chris Wilsona2165e32012-12-03 11:49:00 +00001680 /* ->put_pages might need to allocate memory for the bit17 swizzle
1681 * array, hence protect them from being reaped by removing them from gtt
1682 * lists early. */
1683 list_del(&obj->gtt_list);
1684
Chris Wilson37e680a2012-06-07 15:38:42 +01001685 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001686 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001687
Chris Wilson6c085a72012-08-20 11:40:46 +02001688 if (i915_gem_object_is_purgeable(obj))
1689 i915_gem_object_truncate(obj);
1690
1691 return 0;
1692}
1693
1694static long
1695i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1696{
1697 struct drm_i915_gem_object *obj, *next;
1698 long count = 0;
1699
1700 list_for_each_entry_safe(obj, next,
1701 &dev_priv->mm.unbound_list,
1702 gtt_list) {
1703 if (i915_gem_object_is_purgeable(obj) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001704 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001705 count += obj->base.size >> PAGE_SHIFT;
1706 if (count >= target)
1707 return count;
1708 }
1709 }
1710
1711 list_for_each_entry_safe(obj, next,
1712 &dev_priv->mm.inactive_list,
1713 mm_list) {
1714 if (i915_gem_object_is_purgeable(obj) &&
1715 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001716 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001717 count += obj->base.size >> PAGE_SHIFT;
1718 if (count >= target)
1719 return count;
1720 }
1721 }
1722
1723 return count;
1724}
1725
1726static void
1727i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1728{
1729 struct drm_i915_gem_object *obj, *next;
1730
1731 i915_gem_evict_everything(dev_priv->dev);
1732
1733 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001734 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001735}
1736
Chris Wilson37e680a2012-06-07 15:38:42 +01001737static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001738i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001739{
Chris Wilson6c085a72012-08-20 11:40:46 +02001740 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001741 int page_count, i;
1742 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001743 struct sg_table *st;
1744 struct scatterlist *sg;
Eric Anholt673a3942008-07-30 12:06:12 -07001745 struct page *page;
Chris Wilson6c085a72012-08-20 11:40:46 +02001746 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001747
Chris Wilson6c085a72012-08-20 11:40:46 +02001748 /* Assert that the object is not currently in any GPU domain. As it
1749 * wasn't in the GTT, there shouldn't be any way it could have been in
1750 * a GPU cache
1751 */
1752 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1753 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1754
Chris Wilson9da3da62012-06-01 15:20:22 +01001755 st = kmalloc(sizeof(*st), GFP_KERNEL);
1756 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001757 return -ENOMEM;
1758
Chris Wilson9da3da62012-06-01 15:20:22 +01001759 page_count = obj->base.size / PAGE_SIZE;
1760 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1761 sg_free_table(st);
1762 kfree(st);
1763 return -ENOMEM;
1764 }
1765
1766 /* Get the list of pages out of our struct file. They'll be pinned
1767 * at this point until we release them.
1768 *
1769 * Fail silently without starting the shrinker
1770 */
Chris Wilson6c085a72012-08-20 11:40:46 +02001771 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
1772 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001773 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001774 gfp &= ~(__GFP_IO | __GFP_WAIT);
Chris Wilson9da3da62012-06-01 15:20:22 +01001775 for_each_sg(st->sgl, sg, page_count, i) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001776 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1777 if (IS_ERR(page)) {
1778 i915_gem_purge(dev_priv, page_count);
1779 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1780 }
1781 if (IS_ERR(page)) {
1782 /* We've tried hard to allocate the memory by reaping
1783 * our own buffer, now let the real VM do its job and
1784 * go down in flames if truly OOM.
1785 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001786 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001787 gfp |= __GFP_IO | __GFP_WAIT;
1788
1789 i915_gem_shrink_all(dev_priv);
1790 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1791 if (IS_ERR(page))
1792 goto err_pages;
1793
Linus Torvaldscaf49192012-12-10 10:51:16 -08001794 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001795 gfp &= ~(__GFP_IO | __GFP_WAIT);
1796 }
Eric Anholt673a3942008-07-30 12:06:12 -07001797
Chris Wilson9da3da62012-06-01 15:20:22 +01001798 sg_set_page(sg, page, PAGE_SIZE, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001799 }
1800
Chris Wilson74ce6b62012-10-19 15:51:06 +01001801 obj->pages = st;
1802
Eric Anholt673a3942008-07-30 12:06:12 -07001803 if (i915_gem_object_needs_bit17_swizzle(obj))
1804 i915_gem_object_do_bit_17_swizzle(obj);
1805
1806 return 0;
1807
1808err_pages:
Chris Wilson9da3da62012-06-01 15:20:22 +01001809 for_each_sg(st->sgl, sg, i, page_count)
1810 page_cache_release(sg_page(sg));
1811 sg_free_table(st);
1812 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001813 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001814}
1815
Chris Wilson37e680a2012-06-07 15:38:42 +01001816/* Ensure that the associated pages are gathered from the backing storage
1817 * and pinned into our object. i915_gem_object_get_pages() may be called
1818 * multiple times before they are released by a single call to
1819 * i915_gem_object_put_pages() - once the pages are no longer referenced
1820 * either as a result of memory pressure (reaping pages under the shrinker)
1821 * or as the object is itself released.
1822 */
1823int
1824i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1825{
1826 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1827 const struct drm_i915_gem_object_ops *ops = obj->ops;
1828 int ret;
1829
Chris Wilson2f745ad2012-09-04 21:02:58 +01001830 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001831 return 0;
1832
Chris Wilson43e28f02013-01-08 10:53:09 +00001833 if (obj->madv != I915_MADV_WILLNEED) {
1834 DRM_ERROR("Attempting to obtain a purgeable object\n");
1835 return -EINVAL;
1836 }
1837
Chris Wilsona5570172012-09-04 21:02:54 +01001838 BUG_ON(obj->pages_pin_count);
1839
Chris Wilson37e680a2012-06-07 15:38:42 +01001840 ret = ops->get_pages(obj);
1841 if (ret)
1842 return ret;
1843
1844 list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1845 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001846}
1847
Chris Wilson54cf91d2010-11-25 18:00:26 +00001848void
Chris Wilson05394f32010-11-08 19:18:58 +00001849i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001850 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001851{
Chris Wilson05394f32010-11-08 19:18:58 +00001852 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001853 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001854 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001855
Zou Nan hai852835f2010-05-21 09:08:56 +08001856 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001857 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001858
1859 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001860 if (!obj->active) {
1861 drm_gem_object_reference(&obj->base);
1862 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001863 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001864
Eric Anholt673a3942008-07-30 12:06:12 -07001865 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001866 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1867 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001868
Chris Wilson0201f1e2012-07-20 12:41:01 +01001869 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001870
Chris Wilsoncaea7472010-11-12 13:53:37 +00001871 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001872 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001873
Chris Wilson7dd49062012-03-21 10:48:18 +00001874 /* Bump MRU to take account of the delayed flush */
1875 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1876 struct drm_i915_fence_reg *reg;
1877
1878 reg = &dev_priv->fence_regs[obj->fence_reg];
1879 list_move_tail(&reg->lru_list,
1880 &dev_priv->mm.fence_list);
1881 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001882 }
1883}
1884
1885static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001886i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1887{
1888 struct drm_device *dev = obj->base.dev;
1889 struct drm_i915_private *dev_priv = dev->dev_private;
1890
Chris Wilson65ce3022012-07-20 12:41:02 +01001891 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001892 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001893
Chris Wilsonf047e392012-07-21 12:31:41 +01001894 if (obj->pin_count) /* are we a framebuffer? */
1895 intel_mark_fb_idle(obj);
1896
Chris Wilsoncaea7472010-11-12 13:53:37 +00001897 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1898
Chris Wilson65ce3022012-07-20 12:41:02 +01001899 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001900 obj->ring = NULL;
1901
Chris Wilson65ce3022012-07-20 12:41:02 +01001902 obj->last_read_seqno = 0;
1903 obj->last_write_seqno = 0;
1904 obj->base.write_domain = 0;
1905
1906 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001907 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001908
1909 obj->active = 0;
1910 drm_gem_object_unreference(&obj->base);
1911
1912 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001913}
Eric Anholt673a3942008-07-30 12:06:12 -07001914
Chris Wilson9d7730912012-11-27 16:22:52 +00001915static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001916i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001917{
Chris Wilson9d7730912012-11-27 16:22:52 +00001918 struct drm_i915_private *dev_priv = dev->dev_private;
1919 struct intel_ring_buffer *ring;
1920 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001921
Chris Wilson107f27a52012-12-10 13:56:17 +02001922 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00001923 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02001924 ret = intel_ring_idle(ring);
1925 if (ret)
1926 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00001927 }
Chris Wilson9d7730912012-11-27 16:22:52 +00001928 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02001929
1930 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00001931 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001932 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001933
Chris Wilson9d7730912012-11-27 16:22:52 +00001934 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1935 ring->sync_seqno[j] = 0;
1936 }
1937
1938 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001939}
1940
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001941int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
1942{
1943 struct drm_i915_private *dev_priv = dev->dev_private;
1944 int ret;
1945
1946 if (seqno == 0)
1947 return -EINVAL;
1948
1949 /* HWS page needs to be set less than what we
1950 * will inject to ring
1951 */
1952 ret = i915_gem_init_seqno(dev, seqno - 1);
1953 if (ret)
1954 return ret;
1955
1956 /* Carefully set the last_seqno value so that wrap
1957 * detection still works
1958 */
1959 dev_priv->next_seqno = seqno;
1960 dev_priv->last_seqno = seqno - 1;
1961 if (dev_priv->last_seqno == 0)
1962 dev_priv->last_seqno--;
1963
1964 return 0;
1965}
1966
Chris Wilson9d7730912012-11-27 16:22:52 +00001967int
1968i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001969{
Chris Wilson9d7730912012-11-27 16:22:52 +00001970 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001971
Chris Wilson9d7730912012-11-27 16:22:52 +00001972 /* reserve 0 for non-seqno */
1973 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001974 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00001975 if (ret)
1976 return ret;
1977
1978 dev_priv->next_seqno = 1;
1979 }
1980
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001981 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00001982 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001983}
1984
Chris Wilson3cce4692010-10-27 16:11:02 +01001985int
Chris Wilsondb53a302011-02-03 11:57:46 +00001986i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001987 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001988 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001989{
Chris Wilsondb53a302011-02-03 11:57:46 +00001990 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01001991 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001992 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001993 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001994 int ret;
1995
Daniel Vettercc889e02012-06-13 20:45:19 +02001996 /*
1997 * Emit any outstanding flushes - execbuf can fail to emit the flush
1998 * after having emitted the batchbuffer command. Hence we need to fix
1999 * things up similar to emitting the lazy request. The difference here
2000 * is that the flush _must_ happen before the next request, no matter
2001 * what.
2002 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002003 ret = intel_ring_flush_all_caches(ring);
2004 if (ret)
2005 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002006
Chris Wilsonacb868d2012-09-26 13:47:30 +01002007 request = kmalloc(sizeof(*request), GFP_KERNEL);
2008 if (request == NULL)
2009 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002010
Eric Anholt673a3942008-07-30 12:06:12 -07002011
Chris Wilsona71d8d92012-02-15 11:25:36 +00002012 /* Record the position of the start of the request so that
2013 * should we detect the updated seqno part-way through the
2014 * GPU processing the request, we never over-estimate the
2015 * position of the head.
2016 */
2017 request_ring_position = intel_ring_get_tail(ring);
2018
Chris Wilson9d7730912012-11-27 16:22:52 +00002019 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002020 if (ret) {
2021 kfree(request);
2022 return ret;
2023 }
Eric Anholt673a3942008-07-30 12:06:12 -07002024
Chris Wilson9d7730912012-11-27 16:22:52 +00002025 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002026 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002027 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002028 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002029 was_empty = list_empty(&ring->request_list);
2030 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002031 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002032
Chris Wilsondb53a302011-02-03 11:57:46 +00002033 if (file) {
2034 struct drm_i915_file_private *file_priv = file->driver_priv;
2035
Chris Wilson1c255952010-09-26 11:03:27 +01002036 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002037 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002038 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002039 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002040 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002041 }
Eric Anholt673a3942008-07-30 12:06:12 -07002042
Chris Wilson9d7730912012-11-27 16:22:52 +00002043 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002044 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002045
Ben Gamarif65d9422009-09-14 17:48:44 -04002046 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002047 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +01002048 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002049 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002050 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002051 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002052 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002053 &dev_priv->mm.retire_work,
2054 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002055 intel_mark_busy(dev_priv->dev);
2056 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002057 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002058
Chris Wilsonacb868d2012-09-26 13:47:30 +01002059 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002060 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002061 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002062}
2063
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002064static inline void
2065i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002066{
Chris Wilson1c255952010-09-26 11:03:27 +01002067 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002068
Chris Wilson1c255952010-09-26 11:03:27 +01002069 if (!file_priv)
2070 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002071
Chris Wilson1c255952010-09-26 11:03:27 +01002072 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002073 if (request->file_priv) {
2074 list_del(&request->client_list);
2075 request->file_priv = NULL;
2076 }
Chris Wilson1c255952010-09-26 11:03:27 +01002077 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002078}
2079
Chris Wilsondfaae392010-09-22 10:31:52 +01002080static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2081 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002082{
Chris Wilsondfaae392010-09-22 10:31:52 +01002083 while (!list_empty(&ring->request_list)) {
2084 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002085
Chris Wilsondfaae392010-09-22 10:31:52 +01002086 request = list_first_entry(&ring->request_list,
2087 struct drm_i915_gem_request,
2088 list);
2089
2090 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002091 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002092 kfree(request);
2093 }
2094
2095 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002096 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002097
Chris Wilson05394f32010-11-08 19:18:58 +00002098 obj = list_first_entry(&ring->active_list,
2099 struct drm_i915_gem_object,
2100 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002101
Chris Wilson05394f32010-11-08 19:18:58 +00002102 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002103 }
Eric Anholt673a3942008-07-30 12:06:12 -07002104}
2105
Chris Wilson312817a2010-11-22 11:50:11 +00002106static void i915_gem_reset_fences(struct drm_device *dev)
2107{
2108 struct drm_i915_private *dev_priv = dev->dev_private;
2109 int i;
2110
Daniel Vetter4b9de732011-10-09 21:52:02 +02002111 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002112 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002113
Chris Wilsonada726c2012-04-17 15:31:32 +01002114 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002115
Chris Wilsonada726c2012-04-17 15:31:32 +01002116 if (reg->obj)
2117 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002118
Chris Wilsonada726c2012-04-17 15:31:32 +01002119 reg->pin_count = 0;
2120 reg->obj = NULL;
2121 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002122 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002123
2124 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002125}
2126
Chris Wilson069efc12010-09-30 16:53:18 +01002127void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002128{
Chris Wilsondfaae392010-09-22 10:31:52 +01002129 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002130 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002131 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002132 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002133
Chris Wilsonb4519512012-05-11 14:29:30 +01002134 for_each_ring(ring, dev_priv, i)
2135 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002136
Chris Wilsondfaae392010-09-22 10:31:52 +01002137 /* Move everything out of the GPU domains to ensure we do any
2138 * necessary invalidation upon reuse.
2139 */
Chris Wilson05394f32010-11-08 19:18:58 +00002140 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002141 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002142 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002143 {
Chris Wilson05394f32010-11-08 19:18:58 +00002144 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002145 }
Chris Wilson069efc12010-09-30 16:53:18 +01002146
2147 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002148 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002149}
2150
2151/**
2152 * This function clears the request list as sequence numbers are passed.
2153 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002154void
Chris Wilsondb53a302011-02-03 11:57:46 +00002155i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002156{
Eric Anholt673a3942008-07-30 12:06:12 -07002157 uint32_t seqno;
2158
Chris Wilsondb53a302011-02-03 11:57:46 +00002159 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002160 return;
2161
Chris Wilsondb53a302011-02-03 11:57:46 +00002162 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002163
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002164 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002165
Zou Nan hai852835f2010-05-21 09:08:56 +08002166 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002167 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002168
Zou Nan hai852835f2010-05-21 09:08:56 +08002169 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002170 struct drm_i915_gem_request,
2171 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002172
Chris Wilsondfaae392010-09-22 10:31:52 +01002173 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002174 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002175
Chris Wilsondb53a302011-02-03 11:57:46 +00002176 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002177 /* We know the GPU must have read the request to have
2178 * sent us the seqno + interrupt, so use the position
2179 * of tail of the request to update the last known position
2180 * of the GPU head.
2181 */
2182 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002183
2184 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002185 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002186 kfree(request);
2187 }
2188
2189 /* Move any buffers on the active list that are no longer referenced
2190 * by the ringbuffer to the flushing/inactive lists as appropriate.
2191 */
2192 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002193 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002194
Akshay Joshi0206e352011-08-16 15:34:10 -04002195 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002196 struct drm_i915_gem_object,
2197 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002198
Chris Wilson0201f1e2012-07-20 12:41:01 +01002199 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002200 break;
2201
Chris Wilson65ce3022012-07-20 12:41:02 +01002202 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002203 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002204
Chris Wilsondb53a302011-02-03 11:57:46 +00002205 if (unlikely(ring->trace_irq_seqno &&
2206 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002207 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002208 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002209 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002210
Chris Wilsondb53a302011-02-03 11:57:46 +00002211 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002212}
2213
2214void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002215i915_gem_retire_requests(struct drm_device *dev)
2216{
2217 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002218 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002219 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002220
Chris Wilsonb4519512012-05-11 14:29:30 +01002221 for_each_ring(ring, dev_priv, i)
2222 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002223}
2224
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002225static void
Eric Anholt673a3942008-07-30 12:06:12 -07002226i915_gem_retire_work_handler(struct work_struct *work)
2227{
2228 drm_i915_private_t *dev_priv;
2229 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002230 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002231 bool idle;
2232 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002233
2234 dev_priv = container_of(work, drm_i915_private_t,
2235 mm.retire_work.work);
2236 dev = dev_priv->dev;
2237
Chris Wilson891b48c2010-09-29 12:26:37 +01002238 /* Come back later if the device is busy... */
2239 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002240 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2241 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002242 return;
2243 }
2244
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002245 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002246
Chris Wilson0a587052011-01-09 21:05:44 +00002247 /* Send a periodic flush down the ring so we don't hold onto GEM
2248 * objects indefinitely.
2249 */
2250 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002251 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002252 if (ring->gpu_caches_dirty)
2253 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002254
2255 idle &= list_empty(&ring->request_list);
2256 }
2257
2258 if (!dev_priv->mm.suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002259 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2260 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002261 if (idle)
2262 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002263
Eric Anholt673a3942008-07-30 12:06:12 -07002264 mutex_unlock(&dev->struct_mutex);
2265}
2266
Ben Widawsky5816d642012-04-11 11:18:19 -07002267/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002268 * Ensures that an object will eventually get non-busy by flushing any required
2269 * write domains, emitting any outstanding lazy request and retiring and
2270 * completed requests.
2271 */
2272static int
2273i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2274{
2275 int ret;
2276
2277 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002278 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002279 if (ret)
2280 return ret;
2281
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002282 i915_gem_retire_requests_ring(obj->ring);
2283 }
2284
2285 return 0;
2286}
2287
2288/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002289 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2290 * @DRM_IOCTL_ARGS: standard ioctl arguments
2291 *
2292 * Returns 0 if successful, else an error is returned with the remaining time in
2293 * the timeout parameter.
2294 * -ETIME: object is still busy after timeout
2295 * -ERESTARTSYS: signal interrupted the wait
2296 * -ENONENT: object doesn't exist
2297 * Also possible, but rare:
2298 * -EAGAIN: GPU wedged
2299 * -ENOMEM: damn
2300 * -ENODEV: Internal IRQ fail
2301 * -E?: The add request failed
2302 *
2303 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2304 * non-zero timeout parameter the wait ioctl will wait for the given number of
2305 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2306 * without holding struct_mutex the object may become re-busied before this
2307 * function completes. A similar but shorter * race condition exists in the busy
2308 * ioctl
2309 */
2310int
2311i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2312{
2313 struct drm_i915_gem_wait *args = data;
2314 struct drm_i915_gem_object *obj;
2315 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002316 struct timespec timeout_stack, *timeout = NULL;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002317 u32 seqno = 0;
2318 int ret = 0;
2319
Ben Widawskyeac1f142012-06-05 15:24:24 -07002320 if (args->timeout_ns >= 0) {
2321 timeout_stack = ns_to_timespec(args->timeout_ns);
2322 timeout = &timeout_stack;
2323 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002324
2325 ret = i915_mutex_lock_interruptible(dev);
2326 if (ret)
2327 return ret;
2328
2329 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2330 if (&obj->base == NULL) {
2331 mutex_unlock(&dev->struct_mutex);
2332 return -ENOENT;
2333 }
2334
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002335 /* Need to make sure the object gets inactive eventually. */
2336 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002337 if (ret)
2338 goto out;
2339
2340 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002341 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002342 ring = obj->ring;
2343 }
2344
2345 if (seqno == 0)
2346 goto out;
2347
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002348 /* Do this after OLR check to make sure we make forward progress polling
2349 * on this IOCTL with a 0 timeout (like busy ioctl)
2350 */
2351 if (!args->timeout_ns) {
2352 ret = -ETIME;
2353 goto out;
2354 }
2355
2356 drm_gem_object_unreference(&obj->base);
2357 mutex_unlock(&dev->struct_mutex);
2358
Ben Widawskyeac1f142012-06-05 15:24:24 -07002359 ret = __wait_seqno(ring, seqno, true, timeout);
2360 if (timeout) {
2361 WARN_ON(!timespec_valid(timeout));
2362 args->timeout_ns = timespec_to_ns(timeout);
2363 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002364 return ret;
2365
2366out:
2367 drm_gem_object_unreference(&obj->base);
2368 mutex_unlock(&dev->struct_mutex);
2369 return ret;
2370}
2371
2372/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002373 * i915_gem_object_sync - sync an object to a ring.
2374 *
2375 * @obj: object which may be in use on another ring.
2376 * @to: ring we wish to use the object on. May be NULL.
2377 *
2378 * This code is meant to abstract object synchronization with the GPU.
2379 * Calling with NULL implies synchronizing the object with the CPU
2380 * rather than a particular GPU ring.
2381 *
2382 * Returns 0 if successful, else propagates up the lower layer error.
2383 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002384int
2385i915_gem_object_sync(struct drm_i915_gem_object *obj,
2386 struct intel_ring_buffer *to)
2387{
2388 struct intel_ring_buffer *from = obj->ring;
2389 u32 seqno;
2390 int ret, idx;
2391
2392 if (from == NULL || to == from)
2393 return 0;
2394
Ben Widawsky5816d642012-04-11 11:18:19 -07002395 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002396 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002397
2398 idx = intel_ring_sync_index(from, to);
2399
Chris Wilson0201f1e2012-07-20 12:41:01 +01002400 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002401 if (seqno <= from->sync_seqno[idx])
2402 return 0;
2403
Ben Widawskyb4aca012012-04-25 20:50:12 -07002404 ret = i915_gem_check_olr(obj->ring, seqno);
2405 if (ret)
2406 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002407
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002408 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002409 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002410 /* We use last_read_seqno because sync_to()
2411 * might have just caused seqno wrap under
2412 * the radar.
2413 */
2414 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002415
Ben Widawskye3a5a222012-04-11 11:18:20 -07002416 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002417}
2418
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002419static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2420{
2421 u32 old_write_domain, old_read_domains;
2422
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002423 /* Act a barrier for all accesses through the GTT */
2424 mb();
2425
2426 /* Force a pagefault for domain tracking on next user access */
2427 i915_gem_release_mmap(obj);
2428
Keith Packardb97c3d92011-06-24 21:02:59 -07002429 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2430 return;
2431
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002432 old_read_domains = obj->base.read_domains;
2433 old_write_domain = obj->base.write_domain;
2434
2435 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2436 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2437
2438 trace_i915_gem_object_change_domain(obj,
2439 old_read_domains,
2440 old_write_domain);
2441}
2442
Eric Anholt673a3942008-07-30 12:06:12 -07002443/**
2444 * Unbinds an object from the GTT aperture.
2445 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002446int
Chris Wilson05394f32010-11-08 19:18:58 +00002447i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002448{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002449 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002450 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002451
Chris Wilson05394f32010-11-08 19:18:58 +00002452 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002453 return 0;
2454
Chris Wilson31d8d652012-05-24 19:11:20 +01002455 if (obj->pin_count)
2456 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002457
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002458 BUG_ON(obj->pages == NULL);
2459
Chris Wilsona8198ee2011-04-13 22:04:09 +01002460 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002461 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002462 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002463 /* Continue on if we fail due to EIO, the GPU is hung so we
2464 * should be safe and we need to cleanup or else we might
2465 * cause memory corruption through use-after-free.
2466 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002467
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002468 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002469
Daniel Vetter96b47b62009-12-15 17:50:00 +01002470 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002471 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002472 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002473 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002474
Chris Wilsondb53a302011-02-03 11:57:46 +00002475 trace_i915_gem_object_unbind(obj);
2476
Daniel Vetter74898d72012-02-15 23:50:22 +01002477 if (obj->has_global_gtt_mapping)
2478 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002479 if (obj->has_aliasing_ppgtt_mapping) {
2480 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2481 obj->has_aliasing_ppgtt_mapping = 0;
2482 }
Daniel Vetter74163902012-02-15 23:50:21 +01002483 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002484
Chris Wilson6c085a72012-08-20 11:40:46 +02002485 list_del(&obj->mm_list);
2486 list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002487 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002488 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002489
Chris Wilson05394f32010-11-08 19:18:58 +00002490 drm_mm_put_block(obj->gtt_space);
2491 obj->gtt_space = NULL;
2492 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002493
Chris Wilson88241782011-01-07 17:09:48 +00002494 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002495}
2496
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002497int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002498{
2499 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002500 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002501 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002502
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002503 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002504 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002505 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2506 if (ret)
2507 return ret;
2508
Chris Wilson3e960502012-11-27 16:22:54 +00002509 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002510 if (ret)
2511 return ret;
2512 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002513
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002514 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002515}
2516
Chris Wilson9ce079e2012-04-17 15:31:30 +01002517static void i965_write_fence_reg(struct drm_device *dev, int reg,
2518 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002519{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002520 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002521 int fence_reg;
2522 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002523 uint64_t val;
2524
Imre Deak56c844e2013-01-07 21:47:34 +02002525 if (INTEL_INFO(dev)->gen >= 6) {
2526 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2527 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2528 } else {
2529 fence_reg = FENCE_REG_965_0;
2530 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2531 }
2532
Chris Wilson9ce079e2012-04-17 15:31:30 +01002533 if (obj) {
2534 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002535
Chris Wilson9ce079e2012-04-17 15:31:30 +01002536 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2537 0xfffff000) << 32;
2538 val |= obj->gtt_offset & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002539 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002540 if (obj->tiling_mode == I915_TILING_Y)
2541 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2542 val |= I965_FENCE_REG_VALID;
2543 } else
2544 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002545
Imre Deak56c844e2013-01-07 21:47:34 +02002546 fence_reg += reg * 8;
2547 I915_WRITE64(fence_reg, val);
2548 POSTING_READ(fence_reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002549}
2550
Chris Wilson9ce079e2012-04-17 15:31:30 +01002551static void i915_write_fence_reg(struct drm_device *dev, int reg,
2552 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002553{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002554 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002555 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002556
Chris Wilson9ce079e2012-04-17 15:31:30 +01002557 if (obj) {
2558 u32 size = obj->gtt_space->size;
2559 int pitch_val;
2560 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002561
Chris Wilson9ce079e2012-04-17 15:31:30 +01002562 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2563 (size & -size) != size ||
2564 (obj->gtt_offset & (size - 1)),
2565 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2566 obj->gtt_offset, obj->map_and_fenceable, size);
2567
2568 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2569 tile_width = 128;
2570 else
2571 tile_width = 512;
2572
2573 /* Note: pitch better be a power of two tile widths */
2574 pitch_val = obj->stride / tile_width;
2575 pitch_val = ffs(pitch_val) - 1;
2576
2577 val = obj->gtt_offset;
2578 if (obj->tiling_mode == I915_TILING_Y)
2579 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2580 val |= I915_FENCE_SIZE_BITS(size);
2581 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2582 val |= I830_FENCE_REG_VALID;
2583 } else
2584 val = 0;
2585
2586 if (reg < 8)
2587 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002588 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002589 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002590
Chris Wilson9ce079e2012-04-17 15:31:30 +01002591 I915_WRITE(reg, val);
2592 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002593}
2594
Chris Wilson9ce079e2012-04-17 15:31:30 +01002595static void i830_write_fence_reg(struct drm_device *dev, int reg,
2596 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002597{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002598 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002599 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002600
Chris Wilson9ce079e2012-04-17 15:31:30 +01002601 if (obj) {
2602 u32 size = obj->gtt_space->size;
2603 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002604
Chris Wilson9ce079e2012-04-17 15:31:30 +01002605 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2606 (size & -size) != size ||
2607 (obj->gtt_offset & (size - 1)),
2608 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2609 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002610
Chris Wilson9ce079e2012-04-17 15:31:30 +01002611 pitch_val = obj->stride / 128;
2612 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002613
Chris Wilson9ce079e2012-04-17 15:31:30 +01002614 val = obj->gtt_offset;
2615 if (obj->tiling_mode == I915_TILING_Y)
2616 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2617 val |= I830_FENCE_SIZE_BITS(size);
2618 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2619 val |= I830_FENCE_REG_VALID;
2620 } else
2621 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002622
Chris Wilson9ce079e2012-04-17 15:31:30 +01002623 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2624 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2625}
2626
2627static void i915_gem_write_fence(struct drm_device *dev, int reg,
2628 struct drm_i915_gem_object *obj)
2629{
2630 switch (INTEL_INFO(dev)->gen) {
2631 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002632 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002633 case 5:
2634 case 4: i965_write_fence_reg(dev, reg, obj); break;
2635 case 3: i915_write_fence_reg(dev, reg, obj); break;
2636 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002637 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002638 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002639}
2640
Chris Wilson61050802012-04-17 15:31:31 +01002641static inline int fence_number(struct drm_i915_private *dev_priv,
2642 struct drm_i915_fence_reg *fence)
2643{
2644 return fence - dev_priv->fence_regs;
2645}
2646
2647static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2648 struct drm_i915_fence_reg *fence,
2649 bool enable)
2650{
2651 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2652 int reg = fence_number(dev_priv, fence);
2653
2654 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2655
2656 if (enable) {
2657 obj->fence_reg = reg;
2658 fence->obj = obj;
2659 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2660 } else {
2661 obj->fence_reg = I915_FENCE_REG_NONE;
2662 fence->obj = NULL;
2663 list_del_init(&fence->lru_list);
2664 }
2665}
2666
Chris Wilsond9e86c02010-11-10 16:40:20 +00002667static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002668i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002669{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002670 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002671 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002672 if (ret)
2673 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002674
2675 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002676 }
2677
Chris Wilson63256ec2011-01-04 18:42:07 +00002678 /* Ensure that all CPU reads are completed before installing a fence
2679 * and all writes before removing the fence.
2680 */
2681 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2682 mb();
2683
Chris Wilson86d5bc32012-07-20 12:41:04 +01002684 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002685 return 0;
2686}
2687
2688int
2689i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2690{
Chris Wilson61050802012-04-17 15:31:31 +01002691 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002692 int ret;
2693
Chris Wilsona360bb12012-04-17 15:31:25 +01002694 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002695 if (ret)
2696 return ret;
2697
Chris Wilson61050802012-04-17 15:31:31 +01002698 if (obj->fence_reg == I915_FENCE_REG_NONE)
2699 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002700
Chris Wilson61050802012-04-17 15:31:31 +01002701 i915_gem_object_update_fence(obj,
2702 &dev_priv->fence_regs[obj->fence_reg],
2703 false);
2704 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002705
2706 return 0;
2707}
2708
2709static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002710i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002711{
Daniel Vetterae3db242010-02-19 11:51:58 +01002712 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002713 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002714 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002715
2716 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002717 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002718 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2719 reg = &dev_priv->fence_regs[i];
2720 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002721 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002722
Chris Wilson1690e1e2011-12-14 13:57:08 +01002723 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002724 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002725 }
2726
Chris Wilsond9e86c02010-11-10 16:40:20 +00002727 if (avail == NULL)
2728 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002729
2730 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002731 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002732 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002733 continue;
2734
Chris Wilson8fe301a2012-04-17 15:31:28 +01002735 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002736 }
2737
Chris Wilson8fe301a2012-04-17 15:31:28 +01002738 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002739}
2740
Jesse Barnesde151cf2008-11-12 10:03:55 -08002741/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002742 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002743 * @obj: object to map through a fence reg
2744 *
2745 * When mapping objects through the GTT, userspace wants to be able to write
2746 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002747 * This function walks the fence regs looking for a free one for @obj,
2748 * stealing one if it can't find any.
2749 *
2750 * It then sets up the reg based on the object's properties: address, pitch
2751 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002752 *
2753 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002754 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002755int
Chris Wilson06d98132012-04-17 15:31:24 +01002756i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002757{
Chris Wilson05394f32010-11-08 19:18:58 +00002758 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002759 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002760 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002761 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002762 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002763
Chris Wilson14415742012-04-17 15:31:33 +01002764 /* Have we updated the tiling parameters upon the object and so
2765 * will need to serialise the write to the associated fence register?
2766 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002767 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002768 ret = i915_gem_object_flush_fence(obj);
2769 if (ret)
2770 return ret;
2771 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002772
Chris Wilsond9e86c02010-11-10 16:40:20 +00002773 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002774 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2775 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002776 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002777 list_move_tail(&reg->lru_list,
2778 &dev_priv->mm.fence_list);
2779 return 0;
2780 }
2781 } else if (enable) {
2782 reg = i915_find_fence_reg(dev);
2783 if (reg == NULL)
2784 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002785
Chris Wilson14415742012-04-17 15:31:33 +01002786 if (reg->obj) {
2787 struct drm_i915_gem_object *old = reg->obj;
2788
2789 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002790 if (ret)
2791 return ret;
2792
Chris Wilson14415742012-04-17 15:31:33 +01002793 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002794 }
Chris Wilson14415742012-04-17 15:31:33 +01002795 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002796 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002797
Chris Wilson14415742012-04-17 15:31:33 +01002798 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002799 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002800
Chris Wilson9ce079e2012-04-17 15:31:30 +01002801 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002802}
2803
Chris Wilson42d6ab42012-07-26 11:49:32 +01002804static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2805 struct drm_mm_node *gtt_space,
2806 unsigned long cache_level)
2807{
2808 struct drm_mm_node *other;
2809
2810 /* On non-LLC machines we have to be careful when putting differing
2811 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00002812 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002813 */
2814 if (HAS_LLC(dev))
2815 return true;
2816
2817 if (gtt_space == NULL)
2818 return true;
2819
2820 if (list_empty(&gtt_space->node_list))
2821 return true;
2822
2823 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2824 if (other->allocated && !other->hole_follows && other->color != cache_level)
2825 return false;
2826
2827 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2828 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2829 return false;
2830
2831 return true;
2832}
2833
2834static void i915_gem_verify_gtt(struct drm_device *dev)
2835{
2836#if WATCH_GTT
2837 struct drm_i915_private *dev_priv = dev->dev_private;
2838 struct drm_i915_gem_object *obj;
2839 int err = 0;
2840
2841 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2842 if (obj->gtt_space == NULL) {
2843 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2844 err++;
2845 continue;
2846 }
2847
2848 if (obj->cache_level != obj->gtt_space->color) {
2849 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2850 obj->gtt_space->start,
2851 obj->gtt_space->start + obj->gtt_space->size,
2852 obj->cache_level,
2853 obj->gtt_space->color);
2854 err++;
2855 continue;
2856 }
2857
2858 if (!i915_gem_valid_gtt_space(dev,
2859 obj->gtt_space,
2860 obj->cache_level)) {
2861 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2862 obj->gtt_space->start,
2863 obj->gtt_space->start + obj->gtt_space->size,
2864 obj->cache_level);
2865 err++;
2866 continue;
2867 }
2868 }
2869
2870 WARN_ON(err);
2871#endif
2872}
2873
Jesse Barnesde151cf2008-11-12 10:03:55 -08002874/**
Eric Anholt673a3942008-07-30 12:06:12 -07002875 * Finds free space in the GTT aperture and binds the object there.
2876 */
2877static int
Chris Wilson05394f32010-11-08 19:18:58 +00002878i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002879 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002880 bool map_and_fenceable,
2881 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07002882{
Chris Wilson05394f32010-11-08 19:18:58 +00002883 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002884 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002885 struct drm_mm_node *node;
Daniel Vetter5e783302010-11-14 22:32:36 +01002886 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002887 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002888 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002889
Chris Wilsone28f8712011-07-18 13:11:49 -07002890 fence_size = i915_gem_get_gtt_size(dev,
2891 obj->base.size,
2892 obj->tiling_mode);
2893 fence_alignment = i915_gem_get_gtt_alignment(dev,
2894 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02002895 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07002896 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02002897 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07002898 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02002899 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002900
Eric Anholt673a3942008-07-30 12:06:12 -07002901 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002902 alignment = map_and_fenceable ? fence_alignment :
2903 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002904 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002905 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2906 return -EINVAL;
2907 }
2908
Chris Wilson05394f32010-11-08 19:18:58 +00002909 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002910
Chris Wilson654fc602010-05-27 13:18:21 +01002911 /* If the object is bigger than the entire aperture, reject it early
2912 * before evicting everything in a vain attempt to find space.
2913 */
Chris Wilson05394f32010-11-08 19:18:58 +00002914 if (obj->base.size >
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002915 (map_and_fenceable ? dev_priv->gtt.mappable_end : dev_priv->gtt.total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002916 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2917 return -E2BIG;
2918 }
2919
Chris Wilson37e680a2012-06-07 15:38:42 +01002920 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002921 if (ret)
2922 return ret;
2923
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002924 i915_gem_object_pin_pages(obj);
2925
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002926 node = kzalloc(sizeof(*node), GFP_KERNEL);
2927 if (node == NULL) {
2928 i915_gem_object_unpin_pages(obj);
2929 return -ENOMEM;
2930 }
2931
Eric Anholt673a3942008-07-30 12:06:12 -07002932 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002933 if (map_and_fenceable)
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002934 ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space, node,
2935 size, alignment, obj->cache_level,
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002936 0, dev_priv->gtt.mappable_end);
Daniel Vetter920afa72010-09-16 17:54:23 +02002937 else
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002938 ret = drm_mm_insert_node_generic(&dev_priv->mm.gtt_space, node,
2939 size, alignment, obj->cache_level);
2940 if (ret) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002941 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002942 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002943 map_and_fenceable,
2944 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002945 if (ret == 0)
2946 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01002947
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002948 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002949 kfree(node);
2950 return ret;
2951 }
2952 if (WARN_ON(!i915_gem_valid_gtt_space(dev, node, obj->cache_level))) {
2953 i915_gem_object_unpin_pages(obj);
2954 drm_mm_put_block(node);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002955 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07002956 }
2957
Daniel Vetter74163902012-02-15 23:50:21 +01002958 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002959 if (ret) {
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002960 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002961 drm_mm_put_block(node);
Chris Wilson6c085a72012-08-20 11:40:46 +02002962 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002963 }
Eric Anholt673a3942008-07-30 12:06:12 -07002964
Chris Wilson6c085a72012-08-20 11:40:46 +02002965 list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002966 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002967
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002968 obj->gtt_space = node;
2969 obj->gtt_offset = node->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002970
Daniel Vetter75e9e912010-11-04 17:11:09 +01002971 fenceable =
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002972 node->size == fence_size &&
2973 (node->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002974
Daniel Vetter75e9e912010-11-04 17:11:09 +01002975 mappable =
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002976 obj->gtt_offset + obj->base.size <= dev_priv->gtt.mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002977
Chris Wilson05394f32010-11-08 19:18:58 +00002978 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002979
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002980 i915_gem_object_unpin_pages(obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00002981 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002982 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002983 return 0;
2984}
2985
2986void
Chris Wilson05394f32010-11-08 19:18:58 +00002987i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002988{
Eric Anholt673a3942008-07-30 12:06:12 -07002989 /* If we don't have a page list set up, then we're not pinned
2990 * to GPU, and we can ignore the cache flush because it'll happen
2991 * again at bind time.
2992 */
Chris Wilson05394f32010-11-08 19:18:58 +00002993 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002994 return;
2995
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002996 /* If the GPU is snooping the contents of the CPU cache,
2997 * we do not need to manually clear the CPU cache lines. However,
2998 * the caches are only snooped when the render cache is
2999 * flushed/invalidated. As we always have to emit invalidations
3000 * and flushes when moving into and out of the RENDER domain, correct
3001 * snooping behaviour occurs naturally as the result of our domain
3002 * tracking.
3003 */
3004 if (obj->cache_level != I915_CACHE_NONE)
3005 return;
3006
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003007 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003008
Chris Wilson9da3da62012-06-01 15:20:22 +01003009 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08003010}
3011
3012/** Flushes the GTT write domain for the object if it's dirty. */
3013static void
Chris Wilson05394f32010-11-08 19:18:58 +00003014i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003015{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003016 uint32_t old_write_domain;
3017
Chris Wilson05394f32010-11-08 19:18:58 +00003018 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003019 return;
3020
Chris Wilson63256ec2011-01-04 18:42:07 +00003021 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003022 * to it immediately go to main memory as far as we know, so there's
3023 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003024 *
3025 * However, we do have to enforce the order so that all writes through
3026 * the GTT land before any writes to the device, such as updates to
3027 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003028 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003029 wmb();
3030
Chris Wilson05394f32010-11-08 19:18:58 +00003031 old_write_domain = obj->base.write_domain;
3032 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003033
3034 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003035 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003036 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003037}
3038
3039/** Flushes the CPU write domain for the object if it's dirty. */
3040static void
Chris Wilson05394f32010-11-08 19:18:58 +00003041i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003042{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003043 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003044
Chris Wilson05394f32010-11-08 19:18:58 +00003045 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003046 return;
3047
3048 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003049 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003050 old_write_domain = obj->base.write_domain;
3051 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003052
3053 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003054 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003055 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003056}
3057
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003058/**
3059 * Moves a single object to the GTT read, and possibly write domain.
3060 *
3061 * This function returns when the move is complete, including waiting on
3062 * flushes to occur.
3063 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003064int
Chris Wilson20217462010-11-23 15:26:33 +00003065i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003066{
Chris Wilson8325a092012-04-24 15:52:35 +01003067 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003068 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003069 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003070
Eric Anholt02354392008-11-26 13:58:13 -08003071 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003072 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003073 return -EINVAL;
3074
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003075 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3076 return 0;
3077
Chris Wilson0201f1e2012-07-20 12:41:01 +01003078 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003079 if (ret)
3080 return ret;
3081
Chris Wilson72133422010-09-13 23:56:38 +01003082 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003083
Chris Wilson05394f32010-11-08 19:18:58 +00003084 old_write_domain = obj->base.write_domain;
3085 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003086
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003087 /* It should now be out of any other write domains, and we can update
3088 * the domain values for our changes.
3089 */
Chris Wilson05394f32010-11-08 19:18:58 +00003090 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3091 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003092 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003093 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3094 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3095 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003096 }
3097
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003098 trace_i915_gem_object_change_domain(obj,
3099 old_read_domains,
3100 old_write_domain);
3101
Chris Wilson8325a092012-04-24 15:52:35 +01003102 /* And bump the LRU for this access */
3103 if (i915_gem_object_is_inactive(obj))
3104 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3105
Eric Anholte47c68e2008-11-14 13:35:19 -08003106 return 0;
3107}
3108
Chris Wilsone4ffd172011-04-04 09:44:39 +01003109int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3110 enum i915_cache_level cache_level)
3111{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003112 struct drm_device *dev = obj->base.dev;
3113 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003114 int ret;
3115
3116 if (obj->cache_level == cache_level)
3117 return 0;
3118
3119 if (obj->pin_count) {
3120 DRM_DEBUG("can not change the cache level of pinned objects\n");
3121 return -EBUSY;
3122 }
3123
Chris Wilson42d6ab42012-07-26 11:49:32 +01003124 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3125 ret = i915_gem_object_unbind(obj);
3126 if (ret)
3127 return ret;
3128 }
3129
Chris Wilsone4ffd172011-04-04 09:44:39 +01003130 if (obj->gtt_space) {
3131 ret = i915_gem_object_finish_gpu(obj);
3132 if (ret)
3133 return ret;
3134
3135 i915_gem_object_finish_gtt(obj);
3136
3137 /* Before SandyBridge, you could not use tiling or fence
3138 * registers with snooped memory, so relinquish any fences
3139 * currently pointing to our region in the aperture.
3140 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003141 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003142 ret = i915_gem_object_put_fence(obj);
3143 if (ret)
3144 return ret;
3145 }
3146
Daniel Vetter74898d72012-02-15 23:50:22 +01003147 if (obj->has_global_gtt_mapping)
3148 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003149 if (obj->has_aliasing_ppgtt_mapping)
3150 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3151 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003152
3153 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003154 }
3155
3156 if (cache_level == I915_CACHE_NONE) {
3157 u32 old_read_domains, old_write_domain;
3158
3159 /* If we're coming from LLC cached, then we haven't
3160 * actually been tracking whether the data is in the
3161 * CPU cache or not, since we only allow one bit set
3162 * in obj->write_domain and have been skipping the clflushes.
3163 * Just set it to the CPU cache for now.
3164 */
3165 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3166 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3167
3168 old_read_domains = obj->base.read_domains;
3169 old_write_domain = obj->base.write_domain;
3170
3171 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3172 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3173
3174 trace_i915_gem_object_change_domain(obj,
3175 old_read_domains,
3176 old_write_domain);
3177 }
3178
3179 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003180 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003181 return 0;
3182}
3183
Ben Widawsky199adf42012-09-21 17:01:20 -07003184int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3185 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003186{
Ben Widawsky199adf42012-09-21 17:01:20 -07003187 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003188 struct drm_i915_gem_object *obj;
3189 int ret;
3190
3191 ret = i915_mutex_lock_interruptible(dev);
3192 if (ret)
3193 return ret;
3194
3195 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3196 if (&obj->base == NULL) {
3197 ret = -ENOENT;
3198 goto unlock;
3199 }
3200
Ben Widawsky199adf42012-09-21 17:01:20 -07003201 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003202
3203 drm_gem_object_unreference(&obj->base);
3204unlock:
3205 mutex_unlock(&dev->struct_mutex);
3206 return ret;
3207}
3208
Ben Widawsky199adf42012-09-21 17:01:20 -07003209int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3210 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003211{
Ben Widawsky199adf42012-09-21 17:01:20 -07003212 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003213 struct drm_i915_gem_object *obj;
3214 enum i915_cache_level level;
3215 int ret;
3216
Ben Widawsky199adf42012-09-21 17:01:20 -07003217 switch (args->caching) {
3218 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003219 level = I915_CACHE_NONE;
3220 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003221 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003222 level = I915_CACHE_LLC;
3223 break;
3224 default:
3225 return -EINVAL;
3226 }
3227
Ben Widawsky3bc29132012-09-26 16:15:20 -07003228 ret = i915_mutex_lock_interruptible(dev);
3229 if (ret)
3230 return ret;
3231
Chris Wilsone6994ae2012-07-10 10:27:08 +01003232 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3233 if (&obj->base == NULL) {
3234 ret = -ENOENT;
3235 goto unlock;
3236 }
3237
3238 ret = i915_gem_object_set_cache_level(obj, level);
3239
3240 drm_gem_object_unreference(&obj->base);
3241unlock:
3242 mutex_unlock(&dev->struct_mutex);
3243 return ret;
3244}
3245
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003246/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003247 * Prepare buffer for display plane (scanout, cursors, etc).
3248 * Can be called from an uninterruptible phase (modesetting) and allows
3249 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003250 */
3251int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003252i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3253 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003254 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003255{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003256 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003257 int ret;
3258
Chris Wilson0be73282010-12-06 14:36:27 +00003259 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003260 ret = i915_gem_object_sync(obj, pipelined);
3261 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003262 return ret;
3263 }
3264
Eric Anholta7ef0642011-03-29 16:59:54 -07003265 /* The display engine is not coherent with the LLC cache on gen6. As
3266 * a result, we make sure that the pinning that is about to occur is
3267 * done with uncached PTEs. This is lowest common denominator for all
3268 * chipsets.
3269 *
3270 * However for gen6+, we could do better by using the GFDT bit instead
3271 * of uncaching, which would allow us to flush all the LLC-cached data
3272 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3273 */
3274 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3275 if (ret)
3276 return ret;
3277
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003278 /* As the user may map the buffer once pinned in the display plane
3279 * (e.g. libkms for the bootup splash), we have to ensure that we
3280 * always use map_and_fenceable for all scanout buffers.
3281 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003282 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003283 if (ret)
3284 return ret;
3285
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003286 i915_gem_object_flush_cpu_write_domain(obj);
3287
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003288 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003289 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003290
3291 /* It should now be out of any other write domains, and we can update
3292 * the domain values for our changes.
3293 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003294 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003295 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003296
3297 trace_i915_gem_object_change_domain(obj,
3298 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003299 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003300
3301 return 0;
3302}
3303
Chris Wilson85345512010-11-13 09:49:11 +00003304int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003305i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003306{
Chris Wilson88241782011-01-07 17:09:48 +00003307 int ret;
3308
Chris Wilsona8198ee2011-04-13 22:04:09 +01003309 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003310 return 0;
3311
Chris Wilson0201f1e2012-07-20 12:41:01 +01003312 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003313 if (ret)
3314 return ret;
3315
Chris Wilsona8198ee2011-04-13 22:04:09 +01003316 /* Ensure that we invalidate the GPU's caches and TLBs. */
3317 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003318 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003319}
3320
Eric Anholte47c68e2008-11-14 13:35:19 -08003321/**
3322 * Moves a single object to the CPU read, and possibly write domain.
3323 *
3324 * This function returns when the move is complete, including waiting on
3325 * flushes to occur.
3326 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003327int
Chris Wilson919926a2010-11-12 13:42:53 +00003328i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003329{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003330 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003331 int ret;
3332
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003333 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3334 return 0;
3335
Chris Wilson0201f1e2012-07-20 12:41:01 +01003336 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003337 if (ret)
3338 return ret;
3339
Eric Anholte47c68e2008-11-14 13:35:19 -08003340 i915_gem_object_flush_gtt_write_domain(obj);
3341
Chris Wilson05394f32010-11-08 19:18:58 +00003342 old_write_domain = obj->base.write_domain;
3343 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003344
Eric Anholte47c68e2008-11-14 13:35:19 -08003345 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003346 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003347 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003348
Chris Wilson05394f32010-11-08 19:18:58 +00003349 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003350 }
3351
3352 /* It should now be out of any other write domains, and we can update
3353 * the domain values for our changes.
3354 */
Chris Wilson05394f32010-11-08 19:18:58 +00003355 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003356
3357 /* If we're writing through the CPU, then the GPU read domains will
3358 * need to be invalidated at next use.
3359 */
3360 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003361 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3362 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003363 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003364
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003365 trace_i915_gem_object_change_domain(obj,
3366 old_read_domains,
3367 old_write_domain);
3368
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003369 return 0;
3370}
3371
Eric Anholt673a3942008-07-30 12:06:12 -07003372/* Throttle our rendering by waiting until the ring has completed our requests
3373 * emitted over 20 msec ago.
3374 *
Eric Anholtb9624422009-06-03 07:27:35 +00003375 * Note that if we were to use the current jiffies each time around the loop,
3376 * we wouldn't escape the function with any frames outstanding if the time to
3377 * render a frame was over 20ms.
3378 *
Eric Anholt673a3942008-07-30 12:06:12 -07003379 * This should get us reasonable parallelism between CPU and GPU but also
3380 * relatively low latency when blocking on a particular request to finish.
3381 */
3382static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003383i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003384{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003385 struct drm_i915_private *dev_priv = dev->dev_private;
3386 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003387 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003388 struct drm_i915_gem_request *request;
3389 struct intel_ring_buffer *ring = NULL;
3390 u32 seqno = 0;
3391 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003392
Daniel Vetter33196de2012-11-14 17:14:05 +01003393 if (atomic_read(&dev_priv->gpu_error.wedged))
Chris Wilsone110e8d2011-01-26 15:39:14 +00003394 return -EIO;
3395
Chris Wilson1c255952010-09-26 11:03:27 +01003396 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003397 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003398 if (time_after_eq(request->emitted_jiffies, recent_enough))
3399 break;
3400
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003401 ring = request->ring;
3402 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003403 }
Chris Wilson1c255952010-09-26 11:03:27 +01003404 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003405
3406 if (seqno == 0)
3407 return 0;
3408
Ben Widawsky5c81fe852012-05-24 15:03:08 -07003409 ret = __wait_seqno(ring, seqno, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003410 if (ret == 0)
3411 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003412
Eric Anholt673a3942008-07-30 12:06:12 -07003413 return ret;
3414}
3415
Eric Anholt673a3942008-07-30 12:06:12 -07003416int
Chris Wilson05394f32010-11-08 19:18:58 +00003417i915_gem_object_pin(struct drm_i915_gem_object *obj,
3418 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003419 bool map_and_fenceable,
3420 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003421{
Eric Anholt673a3942008-07-30 12:06:12 -07003422 int ret;
3423
Chris Wilson7e81a422012-09-15 09:41:57 +01003424 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3425 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003426
Chris Wilson05394f32010-11-08 19:18:58 +00003427 if (obj->gtt_space != NULL) {
3428 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3429 (map_and_fenceable && !obj->map_and_fenceable)) {
3430 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003431 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003432 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3433 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003434 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003435 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003436 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003437 ret = i915_gem_object_unbind(obj);
3438 if (ret)
3439 return ret;
3440 }
3441 }
3442
Chris Wilson05394f32010-11-08 19:18:58 +00003443 if (obj->gtt_space == NULL) {
Chris Wilson87422672012-11-21 13:04:03 +00003444 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3445
Chris Wilsona00b10c2010-09-24 21:15:47 +01003446 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003447 map_and_fenceable,
3448 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003449 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003450 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003451
3452 if (!dev_priv->mm.aliasing_ppgtt)
3453 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003454 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003455
Daniel Vetter74898d72012-02-15 23:50:22 +01003456 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3457 i915_gem_gtt_bind_object(obj, obj->cache_level);
3458
Chris Wilson1b502472012-04-24 15:47:30 +01003459 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003460 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003461
3462 return 0;
3463}
3464
3465void
Chris Wilson05394f32010-11-08 19:18:58 +00003466i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003467{
Chris Wilson05394f32010-11-08 19:18:58 +00003468 BUG_ON(obj->pin_count == 0);
3469 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003470
Chris Wilson1b502472012-04-24 15:47:30 +01003471 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003472 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003473}
3474
3475int
3476i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003477 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003478{
3479 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003480 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003481 int ret;
3482
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003483 ret = i915_mutex_lock_interruptible(dev);
3484 if (ret)
3485 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003486
Chris Wilson05394f32010-11-08 19:18:58 +00003487 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003488 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003489 ret = -ENOENT;
3490 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003491 }
Eric Anholt673a3942008-07-30 12:06:12 -07003492
Chris Wilson05394f32010-11-08 19:18:58 +00003493 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003494 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003495 ret = -EINVAL;
3496 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003497 }
3498
Chris Wilson05394f32010-11-08 19:18:58 +00003499 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003500 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3501 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003502 ret = -EINVAL;
3503 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003504 }
3505
Chris Wilson05394f32010-11-08 19:18:58 +00003506 obj->user_pin_count++;
3507 obj->pin_filp = file;
3508 if (obj->user_pin_count == 1) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003509 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003510 if (ret)
3511 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003512 }
3513
3514 /* XXX - flush the CPU caches for pinned objects
3515 * as the X server doesn't manage domains yet
3516 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003517 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003518 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003519out:
Chris Wilson05394f32010-11-08 19:18:58 +00003520 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003521unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003522 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003523 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003524}
3525
3526int
3527i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003528 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003529{
3530 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003531 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003532 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003533
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003534 ret = i915_mutex_lock_interruptible(dev);
3535 if (ret)
3536 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003537
Chris Wilson05394f32010-11-08 19:18:58 +00003538 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003539 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003540 ret = -ENOENT;
3541 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003542 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003543
Chris Wilson05394f32010-11-08 19:18:58 +00003544 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003545 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3546 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003547 ret = -EINVAL;
3548 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003549 }
Chris Wilson05394f32010-11-08 19:18:58 +00003550 obj->user_pin_count--;
3551 if (obj->user_pin_count == 0) {
3552 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003553 i915_gem_object_unpin(obj);
3554 }
Eric Anholt673a3942008-07-30 12:06:12 -07003555
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003556out:
Chris Wilson05394f32010-11-08 19:18:58 +00003557 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003558unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003559 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003560 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003561}
3562
3563int
3564i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003565 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003566{
3567 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003568 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003569 int ret;
3570
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003571 ret = i915_mutex_lock_interruptible(dev);
3572 if (ret)
3573 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003574
Chris Wilson05394f32010-11-08 19:18:58 +00003575 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003576 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003577 ret = -ENOENT;
3578 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003579 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003580
Chris Wilson0be555b2010-08-04 15:36:30 +01003581 /* Count all active objects as busy, even if they are currently not used
3582 * by the gpu. Users of this interface expect objects to eventually
3583 * become non-busy without any further actions, therefore emit any
3584 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003585 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003586 ret = i915_gem_object_flush_active(obj);
3587
Chris Wilson05394f32010-11-08 19:18:58 +00003588 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003589 if (obj->ring) {
3590 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3591 args->busy |= intel_ring_flag(obj->ring) << 16;
3592 }
Eric Anholt673a3942008-07-30 12:06:12 -07003593
Chris Wilson05394f32010-11-08 19:18:58 +00003594 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003595unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003596 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003597 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003598}
3599
3600int
3601i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3602 struct drm_file *file_priv)
3603{
Akshay Joshi0206e352011-08-16 15:34:10 -04003604 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003605}
3606
Chris Wilson3ef94da2009-09-14 16:50:29 +01003607int
3608i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3609 struct drm_file *file_priv)
3610{
3611 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003612 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003613 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003614
3615 switch (args->madv) {
3616 case I915_MADV_DONTNEED:
3617 case I915_MADV_WILLNEED:
3618 break;
3619 default:
3620 return -EINVAL;
3621 }
3622
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003623 ret = i915_mutex_lock_interruptible(dev);
3624 if (ret)
3625 return ret;
3626
Chris Wilson05394f32010-11-08 19:18:58 +00003627 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003628 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003629 ret = -ENOENT;
3630 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003631 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003632
Chris Wilson05394f32010-11-08 19:18:58 +00003633 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003634 ret = -EINVAL;
3635 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003636 }
3637
Chris Wilson05394f32010-11-08 19:18:58 +00003638 if (obj->madv != __I915_MADV_PURGED)
3639 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003640
Chris Wilson6c085a72012-08-20 11:40:46 +02003641 /* if the object is no longer attached, discard its backing storage */
3642 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003643 i915_gem_object_truncate(obj);
3644
Chris Wilson05394f32010-11-08 19:18:58 +00003645 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003646
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003647out:
Chris Wilson05394f32010-11-08 19:18:58 +00003648 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003649unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003650 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003651 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003652}
3653
Chris Wilson37e680a2012-06-07 15:38:42 +01003654void i915_gem_object_init(struct drm_i915_gem_object *obj,
3655 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003656{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003657 INIT_LIST_HEAD(&obj->mm_list);
3658 INIT_LIST_HEAD(&obj->gtt_list);
3659 INIT_LIST_HEAD(&obj->ring_list);
3660 INIT_LIST_HEAD(&obj->exec_list);
3661
Chris Wilson37e680a2012-06-07 15:38:42 +01003662 obj->ops = ops;
3663
Chris Wilson0327d6b2012-08-11 15:41:06 +01003664 obj->fence_reg = I915_FENCE_REG_NONE;
3665 obj->madv = I915_MADV_WILLNEED;
3666 /* Avoid an unnecessary call to unbind on the first bind. */
3667 obj->map_and_fenceable = true;
3668
3669 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3670}
3671
Chris Wilson37e680a2012-06-07 15:38:42 +01003672static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3673 .get_pages = i915_gem_object_get_pages_gtt,
3674 .put_pages = i915_gem_object_put_pages_gtt,
3675};
3676
Chris Wilson05394f32010-11-08 19:18:58 +00003677struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3678 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003679{
Daniel Vetterc397b902010-04-09 19:05:07 +00003680 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003681 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003682 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003683
Chris Wilson42dcedd2012-11-15 11:32:30 +00003684 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003685 if (obj == NULL)
3686 return NULL;
3687
3688 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00003689 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00003690 return NULL;
3691 }
3692
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003693 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3694 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3695 /* 965gm cannot relocate objects above 4GiB. */
3696 mask &= ~__GFP_HIGHMEM;
3697 mask |= __GFP_DMA32;
3698 }
3699
Hugh Dickins5949eac2011-06-27 16:18:18 -07003700 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003701 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003702
Chris Wilson37e680a2012-06-07 15:38:42 +01003703 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003704
Daniel Vetterc397b902010-04-09 19:05:07 +00003705 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3706 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3707
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003708 if (HAS_LLC(dev)) {
3709 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003710 * cache) for about a 10% performance improvement
3711 * compared to uncached. Graphics requests other than
3712 * display scanout are coherent with the CPU in
3713 * accessing this cache. This means in this mode we
3714 * don't need to clflush on the CPU side, and on the
3715 * GPU side we only need to flush internal caches to
3716 * get data visible to the CPU.
3717 *
3718 * However, we maintain the display planes as UC, and so
3719 * need to rebind when first used as such.
3720 */
3721 obj->cache_level = I915_CACHE_LLC;
3722 } else
3723 obj->cache_level = I915_CACHE_NONE;
3724
Chris Wilson05394f32010-11-08 19:18:58 +00003725 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003726}
3727
Eric Anholt673a3942008-07-30 12:06:12 -07003728int i915_gem_init_object(struct drm_gem_object *obj)
3729{
Daniel Vetterc397b902010-04-09 19:05:07 +00003730 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003731
Eric Anholt673a3942008-07-30 12:06:12 -07003732 return 0;
3733}
3734
Chris Wilson1488fc02012-04-24 15:47:31 +01003735void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003736{
Chris Wilson1488fc02012-04-24 15:47:31 +01003737 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003738 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003739 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003740
Chris Wilson26e12f892011-03-20 11:20:19 +00003741 trace_i915_gem_object_destroy(obj);
3742
Chris Wilson1488fc02012-04-24 15:47:31 +01003743 if (obj->phys_obj)
3744 i915_gem_detach_phys_object(dev, obj);
3745
3746 obj->pin_count = 0;
3747 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3748 bool was_interruptible;
3749
3750 was_interruptible = dev_priv->mm.interruptible;
3751 dev_priv->mm.interruptible = false;
3752
3753 WARN_ON(i915_gem_object_unbind(obj));
3754
3755 dev_priv->mm.interruptible = was_interruptible;
3756 }
3757
Chris Wilsona5570172012-09-04 21:02:54 +01003758 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003759 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003760 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003761 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003762
Chris Wilson9da3da62012-06-01 15:20:22 +01003763 BUG_ON(obj->pages);
3764
Chris Wilson2f745ad2012-09-04 21:02:58 +01003765 if (obj->base.import_attach)
3766 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01003767
Chris Wilson05394f32010-11-08 19:18:58 +00003768 drm_gem_object_release(&obj->base);
3769 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003770
Chris Wilson05394f32010-11-08 19:18:58 +00003771 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003772 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003773}
3774
Jesse Barnes5669fca2009-02-17 15:13:31 -08003775int
Eric Anholt673a3942008-07-30 12:06:12 -07003776i915_gem_idle(struct drm_device *dev)
3777{
3778 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003779 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003780
Keith Packard6dbe2772008-10-14 21:41:13 -07003781 mutex_lock(&dev->struct_mutex);
3782
Chris Wilson87acb0a2010-10-19 10:13:00 +01003783 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003784 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003785 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003786 }
Eric Anholt673a3942008-07-30 12:06:12 -07003787
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003788 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003789 if (ret) {
3790 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003791 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003792 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003793 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003794
Chris Wilson29105cc2010-01-07 10:39:13 +00003795 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003796 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003797 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003798
Chris Wilson312817a2010-11-22 11:50:11 +00003799 i915_gem_reset_fences(dev);
3800
Chris Wilson29105cc2010-01-07 10:39:13 +00003801 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3802 * We need to replace this with a semaphore, or something.
3803 * And not confound mm.suspended!
3804 */
3805 dev_priv->mm.suspended = 1;
Daniel Vetter99584db2012-11-14 17:14:04 +01003806 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003807
3808 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003809 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003810
Keith Packard6dbe2772008-10-14 21:41:13 -07003811 mutex_unlock(&dev->struct_mutex);
3812
Chris Wilson29105cc2010-01-07 10:39:13 +00003813 /* Cancel the retire work handler, which should be idle now. */
3814 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3815
Eric Anholt673a3942008-07-30 12:06:12 -07003816 return 0;
3817}
3818
Ben Widawskyb9524a12012-05-25 16:56:24 -07003819void i915_gem_l3_remap(struct drm_device *dev)
3820{
3821 drm_i915_private_t *dev_priv = dev->dev_private;
3822 u32 misccpctl;
3823 int i;
3824
3825 if (!IS_IVYBRIDGE(dev))
3826 return;
3827
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003828 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07003829 return;
3830
3831 misccpctl = I915_READ(GEN7_MISCCPCTL);
3832 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3833 POSTING_READ(GEN7_MISCCPCTL);
3834
3835 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3836 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003837 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003838 DRM_DEBUG("0x%x was already programmed to %x\n",
3839 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003840 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003841 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003842 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07003843 }
3844
3845 /* Make sure all the writes land before disabling dop clock gating */
3846 POSTING_READ(GEN7_L3LOG_BASE);
3847
3848 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3849}
3850
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003851void i915_gem_init_swizzling(struct drm_device *dev)
3852{
3853 drm_i915_private_t *dev_priv = dev->dev_private;
3854
Daniel Vetter11782b02012-01-31 16:47:55 +01003855 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003856 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3857 return;
3858
3859 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3860 DISP_TILE_SURFACE_SWIZZLING);
3861
Daniel Vetter11782b02012-01-31 16:47:55 +01003862 if (IS_GEN5(dev))
3863 return;
3864
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003865 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3866 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003867 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08003868 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003869 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08003870 else
3871 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003872}
Daniel Vettere21af882012-02-09 20:53:27 +01003873
Chris Wilson67b1b572012-07-05 23:49:40 +01003874static bool
3875intel_enable_blt(struct drm_device *dev)
3876{
3877 if (!HAS_BLT(dev))
3878 return false;
3879
3880 /* The blitter was dysfunctional on early prototypes */
3881 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3882 DRM_INFO("BLT not supported on this pre-production hardware;"
3883 " graphics performance will be degraded.\n");
3884 return false;
3885 }
3886
3887 return true;
3888}
3889
Eric Anholt673a3942008-07-30 12:06:12 -07003890int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003891i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003892{
3893 drm_i915_private_t *dev_priv = dev->dev_private;
3894 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003895
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003896 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
Daniel Vetter8ecd1a62012-06-07 15:56:03 +02003897 return -EIO;
3898
Rodrigo Vivieda2d7f2012-10-10 18:35:28 -03003899 if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
3900 I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
3901
Ben Widawskyb9524a12012-05-25 16:56:24 -07003902 i915_gem_l3_remap(dev);
3903
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003904 i915_gem_init_swizzling(dev);
3905
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02003906 dev_priv->next_seqno = dev_priv->last_seqno = (u32)~0 - 0x1000;
3907
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003908 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003909 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003910 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003911
3912 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003913 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003914 if (ret)
3915 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003916 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003917
Chris Wilson67b1b572012-07-05 23:49:40 +01003918 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003919 ret = intel_init_blt_ring_buffer(dev);
3920 if (ret)
3921 goto cleanup_bsd_ring;
3922 }
3923
Ben Widawsky254f9652012-06-04 14:42:42 -07003924 /*
3925 * XXX: There was some w/a described somewhere suggesting loading
3926 * contexts before PPGTT.
3927 */
3928 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01003929 i915_gem_init_ppgtt(dev);
3930
Chris Wilson68f95ba2010-05-27 13:18:22 +01003931 return 0;
3932
Chris Wilson549f7362010-10-19 11:19:32 +01003933cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003934 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003935cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003936 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003937 return ret;
3938}
3939
Chris Wilson1070a422012-04-24 15:47:41 +01003940int i915_gem_init(struct drm_device *dev)
3941{
3942 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01003943 int ret;
3944
Chris Wilson1070a422012-04-24 15:47:41 +01003945 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -08003946 i915_gem_init_global_gtt(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01003947 ret = i915_gem_init_hw(dev);
3948 mutex_unlock(&dev->struct_mutex);
3949 if (ret) {
3950 i915_gem_cleanup_aliasing_ppgtt(dev);
3951 return ret;
3952 }
3953
Daniel Vetter53ca26c2012-04-26 23:28:03 +02003954 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
3955 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3956 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01003957 return 0;
3958}
3959
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003960void
3961i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3962{
3963 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01003964 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003965 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003966
Chris Wilsonb4519512012-05-11 14:29:30 +01003967 for_each_ring(ring, dev_priv, i)
3968 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003969}
3970
3971int
Eric Anholt673a3942008-07-30 12:06:12 -07003972i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3973 struct drm_file *file_priv)
3974{
3975 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01003976 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003977
Jesse Barnes79e53942008-11-07 14:24:08 -08003978 if (drm_core_check_feature(dev, DRIVER_MODESET))
3979 return 0;
3980
Daniel Vetter33196de2012-11-14 17:14:05 +01003981 if (atomic_read(&dev_priv->gpu_error.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003982 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter33196de2012-11-14 17:14:05 +01003983 atomic_set(&dev_priv->gpu_error.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003984 }
3985
Eric Anholt673a3942008-07-30 12:06:12 -07003986 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003987 dev_priv->mm.suspended = 0;
3988
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003989 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003990 if (ret != 0) {
3991 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003992 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003993 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003994
Chris Wilson69dc4982010-10-19 10:36:51 +01003995 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003996 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003997
Chris Wilson5f353082010-06-07 14:03:03 +01003998 ret = drm_irq_install(dev);
3999 if (ret)
4000 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004001
Eric Anholt673a3942008-07-30 12:06:12 -07004002 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004003
4004cleanup_ringbuffer:
4005 mutex_lock(&dev->struct_mutex);
4006 i915_gem_cleanup_ringbuffer(dev);
4007 dev_priv->mm.suspended = 1;
4008 mutex_unlock(&dev->struct_mutex);
4009
4010 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004011}
4012
4013int
4014i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4015 struct drm_file *file_priv)
4016{
Jesse Barnes79e53942008-11-07 14:24:08 -08004017 if (drm_core_check_feature(dev, DRIVER_MODESET))
4018 return 0;
4019
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004020 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004021 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004022}
4023
4024void
4025i915_gem_lastclose(struct drm_device *dev)
4026{
4027 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004028
Eric Anholte806b492009-01-22 09:56:58 -08004029 if (drm_core_check_feature(dev, DRIVER_MODESET))
4030 return;
4031
Keith Packard6dbe2772008-10-14 21:41:13 -07004032 ret = i915_gem_idle(dev);
4033 if (ret)
4034 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004035}
4036
Chris Wilson64193402010-10-24 12:38:05 +01004037static void
4038init_ring_lists(struct intel_ring_buffer *ring)
4039{
4040 INIT_LIST_HEAD(&ring->active_list);
4041 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004042}
4043
Eric Anholt673a3942008-07-30 12:06:12 -07004044void
4045i915_gem_load(struct drm_device *dev)
4046{
4047 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004048 int i;
4049
4050 dev_priv->slab =
4051 kmem_cache_create("i915_gem_object",
4052 sizeof(struct drm_i915_gem_object), 0,
4053 SLAB_HWCACHE_ALIGN,
4054 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004055
Chris Wilson69dc4982010-10-19 10:36:51 +01004056 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004057 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004058 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4059 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004060 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004061 for (i = 0; i < I915_NUM_RINGS; i++)
4062 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004063 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004064 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004065 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4066 i915_gem_retire_work_handler);
Daniel Vetter99584db2012-11-14 17:14:04 +01004067 init_completion(&dev_priv->gpu_error.completion);
Chris Wilson31169712009-09-14 16:50:28 +01004068
Dave Airlie94400122010-07-20 13:15:31 +10004069 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4070 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004071 I915_WRITE(MI_ARB_STATE,
4072 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004073 }
4074
Chris Wilson72bfa192010-12-19 11:42:05 +00004075 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4076
Jesse Barnesde151cf2008-11-12 10:03:55 -08004077 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004078 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4079 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004080
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004081 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004082 dev_priv->num_fence_regs = 16;
4083 else
4084 dev_priv->num_fence_regs = 8;
4085
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004086 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004087 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004088
Eric Anholt673a3942008-07-30 12:06:12 -07004089 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004090 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004091
Chris Wilsonce453d82011-02-21 14:43:56 +00004092 dev_priv->mm.interruptible = true;
4093
Chris Wilson17250b72010-10-28 12:51:39 +01004094 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4095 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4096 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004097}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004098
4099/*
4100 * Create a physically contiguous memory object for this object
4101 * e.g. for cursor + overlay regs
4102 */
Chris Wilson995b6762010-08-20 13:23:26 +01004103static int i915_gem_init_phys_object(struct drm_device *dev,
4104 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004105{
4106 drm_i915_private_t *dev_priv = dev->dev_private;
4107 struct drm_i915_gem_phys_object *phys_obj;
4108 int ret;
4109
4110 if (dev_priv->mm.phys_objs[id - 1] || !size)
4111 return 0;
4112
Eric Anholt9a298b22009-03-24 12:23:04 -07004113 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004114 if (!phys_obj)
4115 return -ENOMEM;
4116
4117 phys_obj->id = id;
4118
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004119 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004120 if (!phys_obj->handle) {
4121 ret = -ENOMEM;
4122 goto kfree_obj;
4123 }
4124#ifdef CONFIG_X86
4125 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4126#endif
4127
4128 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4129
4130 return 0;
4131kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004132 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004133 return ret;
4134}
4135
Chris Wilson995b6762010-08-20 13:23:26 +01004136static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004137{
4138 drm_i915_private_t *dev_priv = dev->dev_private;
4139 struct drm_i915_gem_phys_object *phys_obj;
4140
4141 if (!dev_priv->mm.phys_objs[id - 1])
4142 return;
4143
4144 phys_obj = dev_priv->mm.phys_objs[id - 1];
4145 if (phys_obj->cur_obj) {
4146 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4147 }
4148
4149#ifdef CONFIG_X86
4150 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4151#endif
4152 drm_pci_free(dev, phys_obj->handle);
4153 kfree(phys_obj);
4154 dev_priv->mm.phys_objs[id - 1] = NULL;
4155}
4156
4157void i915_gem_free_all_phys_object(struct drm_device *dev)
4158{
4159 int i;
4160
Dave Airlie260883c2009-01-22 17:58:49 +10004161 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004162 i915_gem_free_phys_object(dev, i);
4163}
4164
4165void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004166 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004167{
Chris Wilson05394f32010-11-08 19:18:58 +00004168 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004169 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004170 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004171 int page_count;
4172
Chris Wilson05394f32010-11-08 19:18:58 +00004173 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004174 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004175 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004176
Chris Wilson05394f32010-11-08 19:18:58 +00004177 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004178 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004179 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004180 if (!IS_ERR(page)) {
4181 char *dst = kmap_atomic(page);
4182 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4183 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004184
Chris Wilsone5281cc2010-10-28 13:45:36 +01004185 drm_clflush_pages(&page, 1);
4186
4187 set_page_dirty(page);
4188 mark_page_accessed(page);
4189 page_cache_release(page);
4190 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004191 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004192 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004193
Chris Wilson05394f32010-11-08 19:18:58 +00004194 obj->phys_obj->cur_obj = NULL;
4195 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004196}
4197
4198int
4199i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004200 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004201 int id,
4202 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004203{
Chris Wilson05394f32010-11-08 19:18:58 +00004204 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004205 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004206 int ret = 0;
4207 int page_count;
4208 int i;
4209
4210 if (id > I915_MAX_PHYS_OBJECT)
4211 return -EINVAL;
4212
Chris Wilson05394f32010-11-08 19:18:58 +00004213 if (obj->phys_obj) {
4214 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004215 return 0;
4216 i915_gem_detach_phys_object(dev, obj);
4217 }
4218
Dave Airlie71acb5e2008-12-30 20:31:46 +10004219 /* create a new object */
4220 if (!dev_priv->mm.phys_objs[id - 1]) {
4221 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004222 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004223 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004224 DRM_ERROR("failed to init phys object %d size: %zu\n",
4225 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004226 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004227 }
4228 }
4229
4230 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004231 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4232 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004233
Chris Wilson05394f32010-11-08 19:18:58 +00004234 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004235
4236 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004237 struct page *page;
4238 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004239
Hugh Dickins5949eac2011-06-27 16:18:18 -07004240 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004241 if (IS_ERR(page))
4242 return PTR_ERR(page);
4243
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004244 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004245 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004246 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004247 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004248
4249 mark_page_accessed(page);
4250 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004251 }
4252
4253 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004254}
4255
4256static int
Chris Wilson05394f32010-11-08 19:18:58 +00004257i915_gem_phys_pwrite(struct drm_device *dev,
4258 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004259 struct drm_i915_gem_pwrite *args,
4260 struct drm_file *file_priv)
4261{
Chris Wilson05394f32010-11-08 19:18:58 +00004262 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004263 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004264
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004265 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4266 unsigned long unwritten;
4267
4268 /* The physical object once assigned is fixed for the lifetime
4269 * of the obj, so we can safely drop the lock and continue
4270 * to access vaddr.
4271 */
4272 mutex_unlock(&dev->struct_mutex);
4273 unwritten = copy_from_user(vaddr, user_data, args->size);
4274 mutex_lock(&dev->struct_mutex);
4275 if (unwritten)
4276 return -EFAULT;
4277 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004278
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004279 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004280 return 0;
4281}
Eric Anholtb9624422009-06-03 07:27:35 +00004282
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004283void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004284{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004285 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004286
4287 /* Clean up our request list when the client is going away, so that
4288 * later retire_requests won't dereference our soon-to-be-gone
4289 * file_priv.
4290 */
Chris Wilson1c255952010-09-26 11:03:27 +01004291 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004292 while (!list_empty(&file_priv->mm.request_list)) {
4293 struct drm_i915_gem_request *request;
4294
4295 request = list_first_entry(&file_priv->mm.request_list,
4296 struct drm_i915_gem_request,
4297 client_list);
4298 list_del(&request->client_list);
4299 request->file_priv = NULL;
4300 }
Chris Wilson1c255952010-09-26 11:03:27 +01004301 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004302}
Chris Wilson31169712009-09-14 16:50:28 +01004303
Chris Wilson57745062012-11-21 13:04:04 +00004304static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4305{
4306 if (!mutex_is_locked(mutex))
4307 return false;
4308
4309#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4310 return mutex->owner == task;
4311#else
4312 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4313 return false;
4314#endif
4315}
4316
Chris Wilson31169712009-09-14 16:50:28 +01004317static int
Ying Han1495f232011-05-24 17:12:27 -07004318i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004319{
Chris Wilson17250b72010-10-28 12:51:39 +01004320 struct drm_i915_private *dev_priv =
4321 container_of(shrinker,
4322 struct drm_i915_private,
4323 mm.inactive_shrinker);
4324 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004325 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004326 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004327 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004328 int cnt;
4329
Chris Wilson57745062012-11-21 13:04:04 +00004330 if (!mutex_trylock(&dev->struct_mutex)) {
4331 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4332 return 0;
4333
Daniel Vetter677feac2012-12-19 14:33:45 +01004334 if (dev_priv->mm.shrinker_no_lock_stealing)
4335 return 0;
4336
Chris Wilson57745062012-11-21 13:04:04 +00004337 unlock = false;
4338 }
Chris Wilson31169712009-09-14 16:50:28 +01004339
Chris Wilson6c085a72012-08-20 11:40:46 +02004340 if (nr_to_scan) {
4341 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4342 if (nr_to_scan > 0)
4343 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004344 }
4345
Chris Wilson17250b72010-10-28 12:51:39 +01004346 cnt = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02004347 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004348 if (obj->pages_pin_count == 0)
4349 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson6c085a72012-08-20 11:40:46 +02004350 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004351 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004352 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004353
Chris Wilson57745062012-11-21 13:04:04 +00004354 if (unlock)
4355 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004356 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004357}