blob: f2324bc46800e86e22636db168f60e2cfc1440fe [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059 PIPE_C,
60 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070061};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070063
Paulo Zanonia5c961d2012-10-24 15:59:34 -020064enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
Jesse Barnes80824002009-09-10 15:28:06 -070072enum plane {
73 PLANE_A = 0,
74 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080075 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070076};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080078
Ville Syrjälä06da8da2013-04-17 17:48:51 +030079#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
Eugeni Dodonov2b139522012-03-29 12:32:22 -030081enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
Paulo Zanonib97186f2013-05-03 12:15:36 -030091enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300101 POWER_DOMAIN_TRANSCODER_EDP,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300102 POWER_DOMAIN_VGA,
Imre Deakbaa70702013-10-25 17:36:48 +0300103 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300104
105 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300106};
107
Imre Deakbddc7642013-10-16 17:25:49 +0300108#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
109
Paulo Zanonib97186f2013-05-03 12:15:36 -0300110#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
111#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
112 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300113#define POWER_DOMAIN_TRANSCODER(tran) \
114 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
115 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300116
Imre Deakbddc7642013-10-16 17:25:49 +0300117#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
118 BIT(POWER_DOMAIN_PIPE_A) | \
119 BIT(POWER_DOMAIN_TRANSCODER_EDP))
120
Egbert Eich1d843f92013-02-25 12:06:49 -0500121enum hpd_pin {
122 HPD_NONE = 0,
123 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
124 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
125 HPD_CRT,
126 HPD_SDVO_B,
127 HPD_SDVO_C,
128 HPD_PORT_B,
129 HPD_PORT_C,
130 HPD_PORT_D,
131 HPD_NUM_PINS
132};
133
Chris Wilson2a2d5482012-12-03 11:49:06 +0000134#define I915_GEM_GPU_DOMAINS \
135 (I915_GEM_DOMAIN_RENDER | \
136 I915_GEM_DOMAIN_SAMPLER | \
137 I915_GEM_DOMAIN_COMMAND | \
138 I915_GEM_DOMAIN_INSTRUCTION | \
139 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700140
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700141#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800142
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200143#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
144 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
145 if ((intel_encoder)->base.crtc == (__crtc))
146
Daniel Vettere7b903d2013-06-05 13:34:14 +0200147struct drm_i915_private;
148
Daniel Vettere2b78262013-06-07 23:10:03 +0200149enum intel_dpll_id {
150 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
151 /* real shared dpll ids must be >= 0 */
152 DPLL_ID_PCH_PLL_A,
153 DPLL_ID_PCH_PLL_B,
154};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100155#define I915_NUM_PLLS 2
156
Daniel Vetter53589012013-06-05 13:34:16 +0200157struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200158 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200159 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200160 uint32_t fp0;
161 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200162};
163
Daniel Vetter46edb022013-06-05 13:34:12 +0200164struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 int refcount; /* count of number of CRTCs sharing this PLL */
166 int active; /* count of number of active CRTCs (i.e. DPMS on) */
167 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200168 const char *name;
169 /* should match the index in the dev_priv->shared_dplls array */
170 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200171 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200172 void (*mode_set)(struct drm_i915_private *dev_priv,
173 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200174 void (*enable)(struct drm_i915_private *dev_priv,
175 struct intel_shared_dpll *pll);
176 void (*disable)(struct drm_i915_private *dev_priv,
177 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200178 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
179 struct intel_shared_dpll *pll,
180 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100183/* Used by dp and fdi links */
184struct intel_link_m_n {
185 uint32_t tu;
186 uint32_t gmch_m;
187 uint32_t gmch_n;
188 uint32_t link_m;
189 uint32_t link_n;
190};
191
192void intel_link_compute_m_n(int bpp, int nlanes,
193 int pixel_clock, int link_clock,
194 struct intel_link_m_n *m_n);
195
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300196struct intel_ddi_plls {
197 int spll_refcount;
198 int wrpll1_refcount;
199 int wrpll2_refcount;
200};
201
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202/* Interface history:
203 *
204 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100205 * 1.2: Add Power Management
206 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100207 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000208 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000209 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
210 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 */
212#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000213#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214#define DRIVER_PATCHLEVEL 0
215
Chris Wilson23bc5982010-09-29 16:10:57 +0100216#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100217#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700218
Dave Airlie71acb5e2008-12-30 20:31:46 +1000219#define I915_GEM_PHYS_CURSOR_0 1
220#define I915_GEM_PHYS_CURSOR_1 2
221#define I915_GEM_PHYS_OVERLAY_REGS 3
222#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
223
224struct drm_i915_gem_phys_object {
225 int id;
226 struct page **page_list;
227 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000228 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000229};
230
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700231struct opregion_header;
232struct opregion_acpi;
233struct opregion_swsci;
234struct opregion_asle;
235
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100236struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700237 struct opregion_header __iomem *header;
238 struct opregion_acpi __iomem *acpi;
239 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300240 u32 swsci_gbda_sub_functions;
241 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700242 struct opregion_asle __iomem *asle;
243 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000244 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100245};
Chris Wilson44834a62010-08-19 16:09:23 +0100246#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100247
Chris Wilson6ef3d422010-08-04 20:26:07 +0100248struct intel_overlay;
249struct intel_overlay_error_state;
250
Dave Airlie7c1c2872008-11-28 14:22:24 +1000251struct drm_i915_master_private {
252 drm_local_map_t *sarea;
253 struct _drm_i915_sarea *sarea_priv;
254};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800255#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300256#define I915_MAX_NUM_FENCES 32
257/* 32 fences + sign bit for FENCE_REG_NONE */
258#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800259
260struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200261 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000262 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100263 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800264};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000265
yakui_zhao9b9d1722009-05-31 17:17:17 +0800266struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100267 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800268 u8 dvo_port;
269 u8 slave_addr;
270 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100271 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400272 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800273};
274
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000275struct intel_display_error_state;
276
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700277struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200278 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700279 u32 eir;
280 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700281 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700282 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000283 u32 derrmr;
284 u32 forcewake;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700285 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800286 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100287 u32 tail[I915_NUM_RINGS];
288 u32 head[I915_NUM_RINGS];
Chris Wilson0f3b6842013-01-15 12:05:55 +0000289 u32 ctl[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100290 u32 ipeir[I915_NUM_RINGS];
291 u32 ipehr[I915_NUM_RINGS];
292 u32 instdone[I915_NUM_RINGS];
293 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100294 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000295 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100296 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100297 /* our own tracking of ring head and tail */
298 u32 cpu_ring_head[I915_NUM_RINGS];
299 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100300 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700301 u32 err_int; /* gen7 */
Chris Wilson94e39e22013-10-30 09:28:22 +0000302 u32 bbstate[I915_NUM_RINGS];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100303 u32 instpm[I915_NUM_RINGS];
304 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700305 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100306 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000307 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100308 u32 fault_reg[I915_NUM_RINGS];
309 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100310 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200311 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700312 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000313 struct drm_i915_error_ring {
314 struct drm_i915_error_object {
315 int page_count;
316 u32 gtt_offset;
317 u32 *pages[0];
Ben Widawsky8c123e52013-03-04 17:00:29 -0800318 } *ringbuffer, *batchbuffer, *ctx;
Chris Wilson52d39a22012-02-15 11:25:37 +0000319 struct drm_i915_error_request {
320 long jiffies;
321 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000322 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000323 } *requests;
324 int num_requests;
325 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000326 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000327 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000328 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100329 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000330 u32 gtt_offset;
331 u32 read_domains;
332 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200333 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000334 s32 pinned:2;
335 u32 tiling:2;
336 u32 dirty:1;
337 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100338 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100339 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700340 } **active_bo, **pinned_bo;
341 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100342 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000343 struct intel_display_error_state *display;
Mika Kuoppalada661462013-09-06 16:03:28 +0300344 int hangcheck_score[I915_NUM_RINGS];
345 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700346};
347
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100348struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100349struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200350struct intel_limit;
351struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100352
Jesse Barnese70236a2009-09-21 10:42:27 -0700353struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400354 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700355 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
356 void (*disable_fbc)(struct drm_device *dev);
357 int (*get_display_clock_speed)(struct drm_device *dev);
358 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200359 /**
360 * find_dpll() - Find the best values for the PLL
361 * @limit: limits for the PLL
362 * @crtc: current CRTC
363 * @target: target frequency in kHz
364 * @refclk: reference clock frequency in kHz
365 * @match_clock: if provided, @best_clock P divider must
366 * match the P divider from @match_clock
367 * used for LVDS downclocking
368 * @best_clock: best PLL values found
369 *
370 * Returns true on success, false on failure.
371 */
372 bool (*find_dpll)(const struct intel_limit *limit,
373 struct drm_crtc *crtc,
374 int target, int refclk,
375 struct dpll *match_clock,
376 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300377 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300378 void (*update_sprite_wm)(struct drm_plane *plane,
379 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300380 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300381 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200382 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100383 /* Returns the active state of the crtc, and if the crtc is active,
384 * fills out the pipe-config with the hw state. */
385 bool (*get_pipe_config)(struct intel_crtc *,
386 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700387 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700388 int x, int y,
389 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200390 void (*crtc_enable)(struct drm_crtc *crtc);
391 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100392 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800393 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300394 struct drm_crtc *crtc,
395 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700396 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700397 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700398 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
399 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700400 struct drm_i915_gem_object *obj,
401 uint32_t flags);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700402 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
403 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100404 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700405 /* clock updates for mode set */
406 /* cursor updates */
407 /* render clock increase/decrease */
408 /* display clock increase/decrease */
409 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700410};
411
Chris Wilson907b28c2013-07-19 20:36:52 +0100412struct intel_uncore_funcs {
Chris Wilson990bbda2012-07-02 11:51:02 -0300413 void (*force_wake_get)(struct drm_i915_private *dev_priv);
414 void (*force_wake_put)(struct drm_i915_private *dev_priv);
Ben Widawsky0b274482013-10-04 21:22:51 -0700415
416 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
417 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
418 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
419 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
420
421 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
422 uint8_t val, bool trace);
423 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
424 uint16_t val, bool trace);
425 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
426 uint32_t val, bool trace);
427 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
428 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300429};
430
Chris Wilson907b28c2013-07-19 20:36:52 +0100431struct intel_uncore {
432 spinlock_t lock; /** lock is also taken in irq contexts. */
433
434 struct intel_uncore_funcs funcs;
435
436 unsigned fifo_count;
437 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100438
439 struct delayed_work force_wake_work;
Chris Wilson907b28c2013-07-19 20:36:52 +0100440};
441
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100442#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
443 func(is_mobile) sep \
444 func(is_i85x) sep \
445 func(is_i915g) sep \
446 func(is_i945gm) sep \
447 func(is_g33) sep \
448 func(need_gfx_hws) sep \
449 func(is_g4x) sep \
450 func(is_pineview) sep \
451 func(is_broadwater) sep \
452 func(is_crestline) sep \
453 func(is_ivybridge) sep \
454 func(is_valleyview) sep \
455 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700456 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100457 func(has_fbc) sep \
458 func(has_pipe_cxsr) sep \
459 func(has_hotplug) sep \
460 func(cursor_needs_physical) sep \
461 func(has_overlay) sep \
462 func(overlay_needs_physical) sep \
463 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100464 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100465 func(has_ddi) sep \
466 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200467
Damien Lespiaua587f772013-04-22 18:40:38 +0100468#define DEFINE_FLAG(name) u8 name:1
469#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200470
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500471struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200472 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700473 u8 num_pipes:3;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000474 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700475 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100476 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500477};
478
Damien Lespiaua587f772013-04-22 18:40:38 +0100479#undef DEFINE_FLAG
480#undef SEP_SEMICOLON
481
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800482enum i915_cache_level {
483 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100484 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
485 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
486 caches, eg sampler/render caches, and the
487 large Last-Level-Cache. LLC is coherent with
488 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100489 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800490};
491
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700492typedef uint32_t gen6_gtt_pte_t;
493
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700494struct i915_address_space {
Ben Widawsky93bd8642013-07-16 16:50:06 -0700495 struct drm_mm mm;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700496 struct drm_device *dev;
Ben Widawskya7bbbd62013-07-16 16:50:07 -0700497 struct list_head global_link;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700498 unsigned long start; /* Start offset always 0 for dri2 */
499 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
500
501 struct {
502 dma_addr_t addr;
503 struct page *page;
504 } scratch;
505
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700506 /**
507 * List of objects currently involved in rendering.
508 *
509 * Includes buffers having the contents of their GPU caches
510 * flushed, not necessarily primitives. last_rendering_seqno
511 * represents when the rendering involved will be completed.
512 *
513 * A reference is held on the buffer while on this list.
514 */
515 struct list_head active_list;
516
517 /**
518 * LRU list of objects which are not in the ringbuffer and
519 * are ready to unbind, but are still in the GTT.
520 *
521 * last_rendering_seqno is 0 while an object is in this list.
522 *
523 * A reference is not held on the buffer while on this list,
524 * as merely being GTT-bound shouldn't prevent its being
525 * freed, and we'll pull it off the list in the free path.
526 */
527 struct list_head inactive_list;
528
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700529 /* FIXME: Need a more generic return type */
530 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
531 enum i915_cache_level level);
532 void (*clear_range)(struct i915_address_space *vm,
533 unsigned int first_entry,
534 unsigned int num_entries);
535 void (*insert_entries)(struct i915_address_space *vm,
536 struct sg_table *st,
537 unsigned int first_entry,
538 enum i915_cache_level cache_level);
539 void (*cleanup)(struct i915_address_space *vm);
540};
541
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800542/* The Graphics Translation Table is the way in which GEN hardware translates a
543 * Graphics Virtual Address into a Physical Address. In addition to the normal
544 * collateral associated with any va->pa translations GEN hardware also has a
545 * portion of the GTT which can be mapped by the CPU and remain both coherent
546 * and correct (in cases like swizzling). That region is referred to as GMADR in
547 * the spec.
548 */
549struct i915_gtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700550 struct i915_address_space base;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800551 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800552
553 unsigned long mappable_end; /* End offset that we can CPU map */
554 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
555 phys_addr_t mappable_base; /* PA of our GMADR */
556
557 /** "Graphics Stolen Memory" holds the global PTEs */
558 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800559
560 bool do_idle_maps;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800561
Ben Widawsky911bdf02013-06-27 16:30:23 -0700562 int mtrr;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800563
564 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800565 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800566 size_t *stolen, phys_addr_t *mappable_base,
567 unsigned long *mappable_end);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800568};
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700569#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800570
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100571struct i915_hw_ppgtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700572 struct i915_address_space base;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100573 unsigned num_pd_entries;
574 struct page **pt_pages;
575 uint32_t pd_offset;
576 dma_addr_t *pt_dma_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800577
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700578 int (*enable)(struct drm_device *dev);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100579};
580
Ben Widawsky0b02e792013-07-31 17:00:08 -0700581/**
582 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
583 * VMA's presence cannot be guaranteed before binding, or after unbinding the
584 * object into/from the address space.
585 *
586 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
Ben Widawsky2f633152013-07-17 12:19:03 -0700587 * will always be <= an objects lifetime. So object refcounting should cover us.
588 */
589struct i915_vma {
590 struct drm_mm_node node;
591 struct drm_i915_gem_object *obj;
592 struct i915_address_space *vm;
593
Ben Widawskyca191b12013-07-31 17:00:14 -0700594 /** This object's place on the active/inactive lists */
595 struct list_head mm_list;
596
Ben Widawsky2f633152013-07-17 12:19:03 -0700597 struct list_head vma_link; /* Link in the object's VMA list */
Ben Widawsky82a55ad2013-08-14 11:38:34 +0200598
599 /** This vma's place in the batchbuffer or on the eviction list */
600 struct list_head exec_list;
601
Ben Widawsky27173f12013-08-14 11:38:36 +0200602 /**
603 * Used for performing relocations during execbuffer insertion.
604 */
605 struct hlist_node exec_node;
606 unsigned long exec_handle;
607 struct drm_i915_gem_exec_object2 *exec_entry;
608
Daniel Vetter02e792f2009-09-15 22:57:34 +0200609};
610
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300611struct i915_ctx_hang_stats {
612 /* This context had batch pending when hang was declared */
613 unsigned batch_pending;
614
615 /* This context had batch active when hang was declared */
616 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300617
618 /* Time when this context was last blamed for a GPU reset */
619 unsigned long guilty_ts;
620
621 /* This context is banned to submit more work */
622 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300623};
Ben Widawsky40521052012-06-04 14:42:43 -0700624
625/* This must match up with the value previously used for execbuf2.rsvd1. */
626#define DEFAULT_CONTEXT_ID 0
627struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300628 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700629 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700630 bool is_initialized;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700631 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700632 struct drm_i915_file_private *file_priv;
633 struct intel_ring_buffer *ring;
634 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300635 struct i915_ctx_hang_stats hang_stats;
Ben Widawskya33afea2013-09-17 21:12:45 -0700636
637 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700638};
639
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700640struct i915_fbc {
641 unsigned long size;
642 unsigned int fb_id;
643 enum plane plane;
644 int y;
645
646 struct drm_mm_node *compressed_fb;
647 struct drm_mm_node *compressed_llb;
648
649 struct intel_fbc_work {
650 struct delayed_work work;
651 struct drm_crtc *crtc;
652 struct drm_framebuffer *fb;
653 int interval;
654 } *fbc_work;
655
Chris Wilson29ebf902013-07-27 17:23:55 +0100656 enum no_fbc_reason {
657 FBC_OK, /* FBC is enabled */
658 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700659 FBC_NO_OUTPUT, /* no outputs enabled to compress */
660 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
661 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
662 FBC_MODE_TOO_LARGE, /* mode too large for compression */
663 FBC_BAD_PLANE, /* fbc not supported on plane */
664 FBC_NOT_TILED, /* buffer not tiled */
665 FBC_MULTIPLE_PIPES, /* more than one pipe active */
666 FBC_MODULE_PARAM,
667 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
668 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800669};
670
Rodrigo Vivia031d702013-10-03 16:15:06 -0300671struct i915_psr {
672 bool sink_support;
673 bool source_ok;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300674};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700675
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800676enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300677 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800678 PCH_IBX, /* Ibexpeak PCH */
679 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300680 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700681 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800682};
683
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200684enum intel_sbi_destination {
685 SBI_ICLK,
686 SBI_MPHY,
687};
688
Jesse Barnesb690e962010-07-19 13:53:12 -0700689#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700690#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100691#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Kamal Mostafae85843b2013-07-19 15:02:01 -0700692#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
Jesse Barnesb690e962010-07-19 13:53:12 -0700693
Dave Airlie8be48d92010-03-30 05:34:14 +0000694struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100695struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000696
Daniel Vetterc2b91522012-02-14 22:37:19 +0100697struct intel_gmbus {
698 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000699 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100700 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100701 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100702 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100703 struct drm_i915_private *dev_priv;
704};
705
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100706struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000707 u8 saveLBB;
708 u32 saveDSPACNTR;
709 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000710 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000711 u32 savePIPEACONF;
712 u32 savePIPEBCONF;
713 u32 savePIPEASRC;
714 u32 savePIPEBSRC;
715 u32 saveFPA0;
716 u32 saveFPA1;
717 u32 saveDPLL_A;
718 u32 saveDPLL_A_MD;
719 u32 saveHTOTAL_A;
720 u32 saveHBLANK_A;
721 u32 saveHSYNC_A;
722 u32 saveVTOTAL_A;
723 u32 saveVBLANK_A;
724 u32 saveVSYNC_A;
725 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000726 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800727 u32 saveTRANS_HTOTAL_A;
728 u32 saveTRANS_HBLANK_A;
729 u32 saveTRANS_HSYNC_A;
730 u32 saveTRANS_VTOTAL_A;
731 u32 saveTRANS_VBLANK_A;
732 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000733 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000734 u32 saveDSPASTRIDE;
735 u32 saveDSPASIZE;
736 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700737 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000738 u32 saveDSPASURF;
739 u32 saveDSPATILEOFF;
740 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700741 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000742 u32 saveBLC_PWM_CTL;
743 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800744 u32 saveBLC_CPU_PWM_CTL;
745 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000746 u32 saveFPB0;
747 u32 saveFPB1;
748 u32 saveDPLL_B;
749 u32 saveDPLL_B_MD;
750 u32 saveHTOTAL_B;
751 u32 saveHBLANK_B;
752 u32 saveHSYNC_B;
753 u32 saveVTOTAL_B;
754 u32 saveVBLANK_B;
755 u32 saveVSYNC_B;
756 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000757 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800758 u32 saveTRANS_HTOTAL_B;
759 u32 saveTRANS_HBLANK_B;
760 u32 saveTRANS_HSYNC_B;
761 u32 saveTRANS_VTOTAL_B;
762 u32 saveTRANS_VBLANK_B;
763 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000764 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000765 u32 saveDSPBSTRIDE;
766 u32 saveDSPBSIZE;
767 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700768 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000769 u32 saveDSPBSURF;
770 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700771 u32 saveVGA0;
772 u32 saveVGA1;
773 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000774 u32 saveVGACNTRL;
775 u32 saveADPA;
776 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700777 u32 savePP_ON_DELAYS;
778 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000779 u32 saveDVOA;
780 u32 saveDVOB;
781 u32 saveDVOC;
782 u32 savePP_ON;
783 u32 savePP_OFF;
784 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700785 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000786 u32 savePFIT_CONTROL;
787 u32 save_palette_a[256];
788 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700789 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000790 u32 saveFBC_CFB_BASE;
791 u32 saveFBC_LL_BASE;
792 u32 saveFBC_CONTROL;
793 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000794 u32 saveIER;
795 u32 saveIIR;
796 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800797 u32 saveDEIER;
798 u32 saveDEIMR;
799 u32 saveGTIER;
800 u32 saveGTIMR;
801 u32 saveFDI_RXA_IMR;
802 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800803 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800804 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000805 u32 saveSWF0[16];
806 u32 saveSWF1[16];
807 u32 saveSWF2[3];
808 u8 saveMSR;
809 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800810 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000811 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000812 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000813 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000814 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200815 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000816 u32 saveCURACNTR;
817 u32 saveCURAPOS;
818 u32 saveCURABASE;
819 u32 saveCURBCNTR;
820 u32 saveCURBPOS;
821 u32 saveCURBBASE;
822 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700823 u32 saveDP_B;
824 u32 saveDP_C;
825 u32 saveDP_D;
826 u32 savePIPEA_GMCH_DATA_M;
827 u32 savePIPEB_GMCH_DATA_M;
828 u32 savePIPEA_GMCH_DATA_N;
829 u32 savePIPEB_GMCH_DATA_N;
830 u32 savePIPEA_DP_LINK_M;
831 u32 savePIPEB_DP_LINK_M;
832 u32 savePIPEA_DP_LINK_N;
833 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800834 u32 saveFDI_RXA_CTL;
835 u32 saveFDI_TXA_CTL;
836 u32 saveFDI_RXB_CTL;
837 u32 saveFDI_TXB_CTL;
838 u32 savePFA_CTL_1;
839 u32 savePFB_CTL_1;
840 u32 savePFA_WIN_SZ;
841 u32 savePFB_WIN_SZ;
842 u32 savePFA_WIN_POS;
843 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000844 u32 savePCH_DREF_CONTROL;
845 u32 saveDISP_ARB_CTL;
846 u32 savePIPEA_DATA_M1;
847 u32 savePIPEA_DATA_N1;
848 u32 savePIPEA_LINK_M1;
849 u32 savePIPEA_LINK_N1;
850 u32 savePIPEB_DATA_M1;
851 u32 savePIPEB_DATA_N1;
852 u32 savePIPEB_LINK_M1;
853 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000854 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400855 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100856};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100857
858struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200859 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100860 struct work_struct work;
861 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200862
Daniel Vetterc85aa882012-11-02 19:55:03 +0100863 /* The below variables an all the rps hw state are protected by
864 * dev->struct mutext. */
865 u8 cur_delay;
866 u8 min_delay;
867 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700868 u8 rpe_delay;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100869 u8 rp1_delay;
870 u8 rp0_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700871 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700872
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100873 int last_adj;
874 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
875
Chris Wilsonc0951f02013-10-10 21:58:50 +0100876 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700877 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700878
879 /*
880 * Protects RPS/RC6 register access and PCU communication.
881 * Must be taken after struct_mutex if nested.
882 */
883 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100884};
885
Daniel Vetter1a240d42012-11-29 22:18:51 +0100886/* defined intel_pm.c */
887extern spinlock_t mchdev_lock;
888
Daniel Vetterc85aa882012-11-02 19:55:03 +0100889struct intel_ilk_power_mgmt {
890 u8 cur_delay;
891 u8 min_delay;
892 u8 max_delay;
893 u8 fmax;
894 u8 fstart;
895
896 u64 last_count1;
897 unsigned long last_time1;
898 unsigned long chipset_power;
899 u64 last_count2;
900 struct timespec last_time2;
901 unsigned long gfx_power;
902 u8 corr;
903
904 int c_m;
905 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100906
907 struct drm_i915_gem_object *pwrctx;
908 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100909};
910
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800911/* Power well structure for haswell */
912struct i915_power_well {
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800913 /* power well enable/disable usage count */
914 int count;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800915};
916
Imre Deak83c00f552013-10-25 17:36:47 +0300917#define I915_MAX_POWER_WELLS 1
918
919struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +0300920 /*
921 * Power wells needed for initialization at driver init and suspend
922 * time are on. They are kept on until after the first modeset.
923 */
924 bool init_power_on;
925
Imre Deak83c00f552013-10-25 17:36:47 +0300926 struct mutex lock;
927 struct i915_power_well power_wells[I915_MAX_POWER_WELLS];
928};
929
Daniel Vetter231f42a2012-11-02 19:55:05 +0100930struct i915_dri1_state {
931 unsigned allow_batchbuffer : 1;
932 u32 __iomem *gfx_hws_cpu_addr;
933
934 unsigned int cpp;
935 int back_offset;
936 int front_offset;
937 int current_page;
938 int page_flipping;
939
940 uint32_t counter;
941};
942
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200943struct i915_ums_state {
944 /**
945 * Flag if the X Server, and thus DRM, is not currently in
946 * control of the device.
947 *
948 * This is set between LeaveVT and EnterVT. It needs to be
949 * replaced with a semaphore. It also needs to be
950 * transitioned away from for kernel modesetting.
951 */
952 int mm_suspended;
953};
954
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700955#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100956struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700957 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100958 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700959 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100960};
961
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100962struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100963 /** Memory allocator for GTT stolen memory */
964 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100965 /** List of all objects in gtt_space. Used to restore gtt
966 * mappings on resume */
967 struct list_head bound_list;
968 /**
969 * List of objects which are not bound to the GTT (thus
970 * are idle and not used by the GPU) but still have
971 * (presumably uncached) pages still attached.
972 */
973 struct list_head unbound_list;
974
975 /** Usable portion of the GTT for GEM */
976 unsigned long stolen_base; /* limited to low memory (32-bit) */
977
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100978 /** PPGTT used for aliasing the PPGTT with the GTT */
979 struct i915_hw_ppgtt *aliasing_ppgtt;
980
981 struct shrinker inactive_shrinker;
982 bool shrinker_no_lock_stealing;
983
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100984 /** LRU list of objects with fence regs on them. */
985 struct list_head fence_list;
986
987 /**
988 * We leave the user IRQ off as much as possible,
989 * but this means that requests will finish and never
990 * be retired once the system goes idle. Set a timer to
991 * fire periodically while the ring is running. When it
992 * fires, go retire requests.
993 */
994 struct delayed_work retire_work;
995
996 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +0100997 * When we detect an idle GPU, we want to turn on
998 * powersaving features. So once we see that there
999 * are no more requests outstanding and no more
1000 * arrive within a small period of time, we fire
1001 * off the idle_work.
1002 */
1003 struct delayed_work idle_work;
1004
1005 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001006 * Are we in a non-interruptible section of code like
1007 * modesetting?
1008 */
1009 bool interruptible;
1010
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001011 /** Bit 6 swizzling required for X tiling */
1012 uint32_t bit_6_swizzle_x;
1013 /** Bit 6 swizzling required for Y tiling */
1014 uint32_t bit_6_swizzle_y;
1015
1016 /* storage for physical objects */
1017 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1018
1019 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001020 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001021 size_t object_memory;
1022 u32 object_count;
1023};
1024
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001025struct drm_i915_error_state_buf {
1026 unsigned bytes;
1027 unsigned size;
1028 int err;
1029 u8 *buf;
1030 loff_t start;
1031 loff_t pos;
1032};
1033
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001034struct i915_error_state_file_priv {
1035 struct drm_device *dev;
1036 struct drm_i915_error_state *error;
1037};
1038
Daniel Vetter99584db2012-11-14 17:14:04 +01001039struct i915_gpu_error {
1040 /* For hangcheck timer */
1041#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1042#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001043 /* Hang gpu twice in this window and your context gets banned */
1044#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1045
Daniel Vetter99584db2012-11-14 17:14:04 +01001046 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001047
1048 /* For reset and error_state handling. */
1049 spinlock_t lock;
1050 /* Protected by the above dev->gpu_error.lock. */
1051 struct drm_i915_error_state *first_error;
1052 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001053
Chris Wilson094f9a52013-09-25 17:34:55 +01001054
1055 unsigned long missed_irq_rings;
1056
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001057 /**
Daniel Vetterf69061b2012-12-06 09:01:42 +01001058 * State variable and reset counter controlling the reset flow
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001059 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001060 * Upper bits are for the reset counter. This counter is used by the
1061 * wait_seqno code to race-free noticed that a reset event happened and
1062 * that it needs to restart the entire ioctl (since most likely the
1063 * seqno it waited for won't ever signal anytime soon).
1064 *
1065 * This is important for lock-free wait paths, where no contended lock
1066 * naturally enforces the correct ordering between the bail-out of the
1067 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001068 *
1069 * Lowest bit controls the reset state machine: Set means a reset is in
1070 * progress. This state will (presuming we don't have any bugs) decay
1071 * into either unset (successful reset) or the special WEDGED value (hw
1072 * terminally sour). All waiters on the reset_queue will be woken when
1073 * that happens.
1074 */
1075 atomic_t reset_counter;
1076
1077 /**
1078 * Special values/flags for reset_counter
1079 *
1080 * Note that the code relies on
1081 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1082 * being true.
1083 */
1084#define I915_RESET_IN_PROGRESS_FLAG 1
1085#define I915_WEDGED 0xffffffff
1086
1087 /**
1088 * Waitqueue to signal when the reset has completed. Used by clients
1089 * that wait for dev_priv->mm.wedged to settle.
1090 */
1091 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001092
Daniel Vetter99584db2012-11-14 17:14:04 +01001093 /* For gpu hang simulation. */
1094 unsigned int stop_rings;
Chris Wilson094f9a52013-09-25 17:34:55 +01001095
1096 /* For missed irq/seqno simulation. */
1097 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001098};
1099
Zhang Ruib8efb172013-02-05 15:41:53 +08001100enum modeset_restore {
1101 MODESET_ON_LID_OPEN,
1102 MODESET_DONE,
1103 MODESET_SUSPENDED,
1104};
1105
Paulo Zanoni6acab152013-09-12 17:06:24 -03001106struct ddi_vbt_port_info {
1107 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001108
1109 uint8_t supports_dvi:1;
1110 uint8_t supports_hdmi:1;
1111 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001112};
1113
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001114struct intel_vbt_data {
1115 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1116 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1117
1118 /* Feature bits */
1119 unsigned int int_tv_support:1;
1120 unsigned int lvds_dither:1;
1121 unsigned int lvds_vbt:1;
1122 unsigned int int_crt_support:1;
1123 unsigned int lvds_use_ssc:1;
1124 unsigned int display_clock_mode:1;
1125 unsigned int fdi_rx_polarity_inverted:1;
1126 int lvds_ssc_freq;
1127 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1128
1129 /* eDP */
1130 int edp_rate;
1131 int edp_lanes;
1132 int edp_preemphasis;
1133 int edp_vswing;
1134 bool edp_initialized;
1135 bool edp_support;
1136 int edp_bpp;
1137 struct edp_power_seq edp_pps;
1138
Shobhit Kumard17c5442013-08-27 15:12:25 +03001139 /* MIPI DSI */
1140 struct {
1141 u16 panel_id;
1142 } dsi;
1143
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001144 int crt_ddc_pin;
1145
1146 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001147 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001148
1149 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001150};
1151
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001152enum intel_ddb_partitioning {
1153 INTEL_DDB_PART_1_2,
1154 INTEL_DDB_PART_5_6, /* IVB+ */
1155};
1156
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001157struct intel_wm_level {
1158 bool enable;
1159 uint32_t pri_val;
1160 uint32_t spr_val;
1161 uint32_t cur_val;
1162 uint32_t fbc_val;
1163};
1164
Ville Syrjälä609cede2013-10-09 19:18:03 +03001165struct hsw_wm_values {
1166 uint32_t wm_pipe[3];
1167 uint32_t wm_lp[3];
1168 uint32_t wm_lp_spr[3];
1169 uint32_t wm_linetime[3];
1170 bool enable_fbc_wm;
1171 enum intel_ddb_partitioning partitioning;
1172};
1173
Paulo Zanonic67a4702013-08-19 13:18:09 -03001174/*
1175 * This struct tracks the state needed for the Package C8+ feature.
1176 *
1177 * Package states C8 and deeper are really deep PC states that can only be
1178 * reached when all the devices on the system allow it, so even if the graphics
1179 * device allows PC8+, it doesn't mean the system will actually get to these
1180 * states.
1181 *
1182 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1183 * is disabled and the GPU is idle. When these conditions are met, we manually
1184 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1185 * refclk to Fclk.
1186 *
1187 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1188 * the state of some registers, so when we come back from PC8+ we need to
1189 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1190 * need to take care of the registers kept by RC6.
1191 *
1192 * The interrupt disabling is part of the requirements. We can only leave the
1193 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1194 * can lock the machine.
1195 *
1196 * Ideally every piece of our code that needs PC8+ disabled would call
1197 * hsw_disable_package_c8, which would increment disable_count and prevent the
1198 * system from reaching PC8+. But we don't have a symmetric way to do this for
1199 * everything, so we have the requirements_met and gpu_idle variables. When we
1200 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1201 * increase it in the opposite case. The requirements_met variable is true when
1202 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1203 * variable is true when the GPU is idle.
1204 *
1205 * In addition to everything, we only actually enable PC8+ if disable_count
1206 * stays at zero for at least some seconds. This is implemented with the
1207 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1208 * consecutive times when all screens are disabled and some background app
1209 * queries the state of our connectors, or we have some application constantly
1210 * waking up to use the GPU. Only after the enable_work function actually
1211 * enables PC8+ the "enable" variable will become true, which means that it can
1212 * be false even if disable_count is 0.
1213 *
1214 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1215 * goes back to false exactly before we reenable the IRQs. We use this variable
1216 * to check if someone is trying to enable/disable IRQs while they're supposed
1217 * to be disabled. This shouldn't happen and we'll print some error messages in
1218 * case it happens, but if it actually happens we'll also update the variables
1219 * inside struct regsave so when we restore the IRQs they will contain the
1220 * latest expected values.
1221 *
1222 * For more, read "Display Sequences for Package C8" on our documentation.
1223 */
1224struct i915_package_c8 {
1225 bool requirements_met;
1226 bool gpu_idle;
1227 bool irqs_disabled;
1228 /* Only true after the delayed work task actually enables it. */
1229 bool enabled;
1230 int disable_count;
1231 struct mutex lock;
1232 struct delayed_work enable_work;
1233
1234 struct {
1235 uint32_t deimr;
1236 uint32_t sdeimr;
1237 uint32_t gtimr;
1238 uint32_t gtier;
1239 uint32_t gen6_pmimr;
1240 } regsave;
1241};
1242
Daniel Vetter926321d2013-10-16 13:30:34 +02001243enum intel_pipe_crc_source {
1244 INTEL_PIPE_CRC_SOURCE_NONE,
1245 INTEL_PIPE_CRC_SOURCE_PLANE1,
1246 INTEL_PIPE_CRC_SOURCE_PLANE2,
1247 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001248 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001249 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1250 INTEL_PIPE_CRC_SOURCE_TV,
1251 INTEL_PIPE_CRC_SOURCE_DP_B,
1252 INTEL_PIPE_CRC_SOURCE_DP_C,
1253 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001254 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001255 INTEL_PIPE_CRC_SOURCE_MAX,
1256};
1257
Shuang He8bf1e9f2013-10-15 18:55:27 +01001258struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001259 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001260 uint32_t crc[5];
1261};
1262
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001263#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001264struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001265 spinlock_t lock;
1266 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001267 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001268 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001269 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001270 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001271};
1272
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001273typedef struct drm_i915_private {
1274 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001275 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001276
1277 const struct intel_device_info *info;
1278
1279 int relative_constants_mode;
1280
1281 void __iomem *regs;
1282
Chris Wilson907b28c2013-07-19 20:36:52 +01001283 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001284
1285 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1286
Daniel Vetter28c70f12012-12-01 13:53:45 +01001287
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001288 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1289 * controller on different i2c buses. */
1290 struct mutex gmbus_mutex;
1291
1292 /**
1293 * Base address of the gmbus and gpio block.
1294 */
1295 uint32_t gpio_mmio_base;
1296
Daniel Vetter28c70f12012-12-01 13:53:45 +01001297 wait_queue_head_t gmbus_wait_queue;
1298
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001299 struct pci_dev *bridge_dev;
1300 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001301 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001302
1303 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001304 struct resource mch_res;
1305
1306 atomic_t irq_received;
1307
1308 /* protects the irq masks */
1309 spinlock_t irq_lock;
1310
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001311 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1312 struct pm_qos_request pm_qos;
1313
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001314 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001315 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001316
1317 /** Cached value of IMR to avoid reads in updating the bitfield */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001318 u32 irq_mask;
1319 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001320 u32 pm_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001321
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001322 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001323 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001324 struct {
1325 unsigned long hpd_last_jiffies;
1326 int hpd_cnt;
1327 enum {
1328 HPD_ENABLED = 0,
1329 HPD_DISABLED = 1,
1330 HPD_MARK_DISABLED = 2
1331 } hpd_mark;
1332 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001333 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001334 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001335
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001336 int num_plane;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001337
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001338 struct i915_fbc fbc;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001339 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001340 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001341
1342 /* overlay */
1343 struct intel_overlay *overlay;
Ville Syrjälä2c6602d2013-02-08 23:13:35 +02001344 unsigned int sprite_scaling_enabled;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001345
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001346 /* backlight */
1347 struct {
1348 int level;
1349 bool enabled;
Jani Nikula8ba2d182013-04-12 15:18:37 +03001350 spinlock_t lock; /* bl registers and the above bl fields */
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001351 struct backlight_device *device;
1352 } backlight;
1353
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001354 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001355 bool no_aux_handshake;
1356
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001357 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1358 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1359 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1360
1361 unsigned int fsb_freq, mem_freq, is_ddr3;
1362
Daniel Vetter645416f2013-09-02 16:22:25 +02001363 /**
1364 * wq - Driver workqueue for GEM.
1365 *
1366 * NOTE: Work items scheduled here are not allowed to grab any modeset
1367 * locks, for otherwise the flushing done in the pageflip code will
1368 * result in deadlocks.
1369 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001370 struct workqueue_struct *wq;
1371
1372 /* Display functions */
1373 struct drm_i915_display_funcs display;
1374
1375 /* PCH chipset type */
1376 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001377 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001378
1379 unsigned long quirks;
1380
Zhang Ruib8efb172013-02-05 15:41:53 +08001381 enum modeset_restore modeset_restore;
1382 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001383
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001384 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001385 struct i915_gtt gtt; /* VMA representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001386
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001387 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001388
Daniel Vetter87813422012-05-02 11:49:32 +02001389 /* Kernel Modesetting */
1390
yakui_zhao9b9d1722009-05-31 17:17:17 +08001391 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001392
Jesse Barnes27f82272011-09-02 12:54:37 -07001393 struct drm_crtc *plane_to_crtc_mapping[3];
1394 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001395 wait_queue_head_t pending_flip_queue;
1396
Daniel Vetterc4597872013-10-21 21:04:07 +02001397#ifdef CONFIG_DEBUG_FS
1398 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1399#endif
1400
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001401 int num_shared_dpll;
1402 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001403 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001404
Jesse Barnes652c3932009-08-17 13:31:43 -07001405 /* Reclocking support */
1406 bool render_reclock_avail;
1407 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001408 /* indicates the reduced downclock for LVDS*/
1409 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001410 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001411
Zhenyu Wangc48044112009-12-17 14:48:43 +08001412 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001413
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001414 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001415
Ben Widawsky59124502013-07-04 11:02:05 -07001416 /* Cannot be determined by PCIID. You must always read a register. */
1417 size_t ellc_size;
1418
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001419 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001420 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001421
Daniel Vetter20e4d402012-08-08 23:35:39 +02001422 /* ilk-only ips/rps state. Everything in here is protected by the global
1423 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001424 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001425
Imre Deak83c00f552013-10-25 17:36:47 +03001426 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001427
Rodrigo Vivia031d702013-10-03 16:15:06 -03001428 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001429
Daniel Vetter99584db2012-11-14 17:14:04 +01001430 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001431
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001432 struct drm_i915_gem_object *vlv_pctx;
1433
Daniel Vetter4520f532013-10-09 09:18:51 +02001434#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001435 /* list of fbdev register on this device */
1436 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001437#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001438
Jesse Barnes073f34d2012-11-02 11:13:59 -07001439 /*
1440 * The console may be contended at resume, but we don't
1441 * want it to block on it.
1442 */
1443 struct work_struct console_resume_work;
1444
Chris Wilsone953fd72011-02-21 22:23:52 +00001445 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001446 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001447
Ben Widawsky254f9652012-06-04 14:42:42 -07001448 bool hw_contexts_disabled;
1449 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001450 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001451
Damien Lespiau3e683202012-12-11 18:48:29 +00001452 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001453
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001454 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001455
Ville Syrjälä53615a52013-08-01 16:18:50 +03001456 struct {
1457 /*
1458 * Raw watermark latency values:
1459 * in 0.1us units for WM0,
1460 * in 0.5us units for WM1+.
1461 */
1462 /* primary */
1463 uint16_t pri_latency[5];
1464 /* sprite */
1465 uint16_t spr_latency[5];
1466 /* cursor */
1467 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001468
1469 /* current hardware state */
1470 struct hsw_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001471 } wm;
1472
Paulo Zanonic67a4702013-08-19 13:18:09 -03001473 struct i915_package_c8 pc8;
1474
Daniel Vetter231f42a2012-11-02 19:55:05 +01001475 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1476 * here! */
1477 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001478 /* Old ums support infrastructure, same warning applies. */
1479 struct i915_ums_state ums;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480} drm_i915_private_t;
1481
Chris Wilson2c1792a2013-08-01 18:39:55 +01001482static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1483{
1484 return dev->dev_private;
1485}
1486
Chris Wilsonb4519512012-05-11 14:29:30 +01001487/* Iterate over initialised rings */
1488#define for_each_ring(ring__, dev_priv__, i__) \
1489 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1490 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1491
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001492enum hdmi_force_audio {
1493 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1494 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1495 HDMI_AUDIO_AUTO, /* trust EDID */
1496 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1497};
1498
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001499#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001500
Chris Wilson37e680a2012-06-07 15:38:42 +01001501struct drm_i915_gem_object_ops {
1502 /* Interface between the GEM object and its backing storage.
1503 * get_pages() is called once prior to the use of the associated set
1504 * of pages before to binding them into the GTT, and put_pages() is
1505 * called after we no longer need them. As we expect there to be
1506 * associated cost with migrating pages between the backing storage
1507 * and making them available for the GPU (e.g. clflush), we may hold
1508 * onto the pages after they are no longer referenced by the GPU
1509 * in case they may be used again shortly (for example migrating the
1510 * pages to a different memory domain within the GTT). put_pages()
1511 * will therefore most likely be called when the object itself is
1512 * being released or under memory pressure (where we attempt to
1513 * reap pages for the shrinker).
1514 */
1515 int (*get_pages)(struct drm_i915_gem_object *);
1516 void (*put_pages)(struct drm_i915_gem_object *);
1517};
1518
Eric Anholt673a3942008-07-30 12:06:12 -07001519struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001520 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001521
Chris Wilson37e680a2012-06-07 15:38:42 +01001522 const struct drm_i915_gem_object_ops *ops;
1523
Ben Widawsky2f633152013-07-17 12:19:03 -07001524 /** List of VMAs backed by this object */
1525 struct list_head vma_list;
1526
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001527 /** Stolen memory for this object, instead of being backed by shmem. */
1528 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001529 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001530
Chris Wilson69dc4982010-10-19 10:36:51 +01001531 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001532 /** Used in execbuf to temporarily hold a ref */
1533 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001534
1535 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001536 * This is set if the object is on the active lists (has pending
1537 * rendering and so a non-zero seqno), and is not set if it i s on
1538 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001539 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001540 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001541
1542 /**
1543 * This is set if the object has been written to since last bound
1544 * to the GTT
1545 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001546 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001547
1548 /**
1549 * Fence register bits (if any) for this object. Will be set
1550 * as needed when mapped into the GTT.
1551 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001552 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001553 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001554
1555 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001556 * Advice: are the backing pages purgeable?
1557 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001558 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001559
1560 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001561 * Current tiling mode for the object.
1562 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001563 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001564 /**
1565 * Whether the tiling parameters for the currently associated fence
1566 * register have changed. Note that for the purposes of tracking
1567 * tiling changes we also treat the unfenced register, the register
1568 * slot that the object occupies whilst it executes a fenced
1569 * command (such as BLT on gen2/3), as a "fence".
1570 */
1571 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001572
1573 /** How many users have pinned this object in GTT space. The following
1574 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1575 * (via user_pin_count), execbuffer (objects are not allowed multiple
1576 * times for the same batchbuffer), and the framebuffer code. When
1577 * switching/pageflipping, the framebuffer code has at most two buffers
1578 * pinned per crtc.
1579 *
1580 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1581 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001582 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001583#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001584
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001585 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001586 * Is the object at the current location in the gtt mappable and
1587 * fenceable? Used to avoid costly recalculations.
1588 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001589 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001590
1591 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001592 * Whether the current gtt mapping needs to be mappable (and isn't just
1593 * mappable by accident). Track pin and fault separate for a more
1594 * accurate mappable working set.
1595 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001596 unsigned int fault_mappable:1;
1597 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001598 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001599
Chris Wilsoncaea7472010-11-12 13:53:37 +00001600 /*
1601 * Is the GPU currently using a fence to access this buffer,
1602 */
1603 unsigned int pending_fenced_gpu_access:1;
1604 unsigned int fenced_gpu_access:1;
1605
Chris Wilson651d7942013-08-08 14:41:10 +01001606 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001607
Daniel Vetter7bddb012012-02-09 17:15:47 +01001608 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001609 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001610 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001611
Chris Wilson9da3da62012-06-01 15:20:22 +01001612 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001613 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001614
Daniel Vetter1286ff72012-05-10 15:25:09 +02001615 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001616 void *dma_buf_vmapping;
1617 int vmapping_count;
1618
Chris Wilsoncaea7472010-11-12 13:53:37 +00001619 struct intel_ring_buffer *ring;
1620
Chris Wilson1c293ea2012-04-17 15:31:27 +01001621 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001622 uint32_t last_read_seqno;
1623 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001624 /** Breadcrumb of last fenced GPU access to the buffer. */
1625 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001626
Daniel Vetter778c3542010-05-13 11:49:44 +02001627 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001628 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001629
Daniel Vetter80075d42013-10-09 21:23:52 +02001630 /** References from framebuffers, locks out tiling changes. */
1631 unsigned long framebuffer_references;
1632
Eric Anholt280b7132009-03-12 16:56:27 -07001633 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001634 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001635
Jesse Barnes79e53942008-11-07 14:24:08 -08001636 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001637 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001638 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001639
1640 /** for phy allocated objects */
1641 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001642};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001643#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001644
Daniel Vetter62b8b212010-04-09 19:05:08 +00001645#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001646
Eric Anholt673a3942008-07-30 12:06:12 -07001647/**
1648 * Request queue structure.
1649 *
1650 * The request queue allows us to note sequence numbers that have been emitted
1651 * and may be associated with active buffers to be retired.
1652 *
1653 * By keeping this list, we can avoid having to do questionable
1654 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1655 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1656 */
1657struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001658 /** On Which ring this request was generated */
1659 struct intel_ring_buffer *ring;
1660
Eric Anholt673a3942008-07-30 12:06:12 -07001661 /** GEM sequence number associated with this request. */
1662 uint32_t seqno;
1663
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001664 /** Position in the ringbuffer of the start of the request */
1665 u32 head;
1666
1667 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001668 u32 tail;
1669
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001670 /** Context related to this request */
1671 struct i915_hw_context *ctx;
1672
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001673 /** Batch buffer related to this request if any */
1674 struct drm_i915_gem_object *batch_obj;
1675
Eric Anholt673a3942008-07-30 12:06:12 -07001676 /** Time at which this request was emitted, in jiffies. */
1677 unsigned long emitted_jiffies;
1678
Eric Anholtb9624422009-06-03 07:27:35 +00001679 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001680 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001681
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001682 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001683 /** file_priv list entry for this request */
1684 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001685};
1686
1687struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001688 struct drm_i915_private *dev_priv;
1689
Eric Anholt673a3942008-07-30 12:06:12 -07001690 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001691 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001692 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001693 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001694 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001695 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001696
1697 struct i915_ctx_hang_stats hang_stats;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001698 atomic_t rps_wait_boost;
Eric Anholt673a3942008-07-30 12:06:12 -07001699};
1700
Chris Wilson2c1792a2013-08-01 18:39:55 +01001701#define INTEL_INFO(dev) (to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001702
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001703#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1704#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001705#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001706#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001707#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001708#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1709#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001710#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1711#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1712#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001713#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001714#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001715#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1716#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001717#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1718#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001719#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001720#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001721#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1722 (dev)->pdev->device == 0x0152 || \
1723 (dev)->pdev->device == 0x015a)
1724#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1725 (dev)->pdev->device == 0x0106 || \
1726 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001727#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001728#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001729#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001730#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001731 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Paulo Zanonid567b072012-11-20 13:27:43 -02001732#define IS_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001733 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03001734#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001735 ((dev)->pdev->device & 0x00F0) == 0x0020)
Ben Widawskyb833d682013-08-23 16:00:07 -07001736#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001737
Jesse Barnes85436692011-04-06 12:11:14 -07001738/*
1739 * The genX designation typically refers to the render engine, so render
1740 * capability related checks should use IS_GEN, while display and other checks
1741 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1742 * chips, etc.).
1743 */
Zou Nan haicae58522010-11-09 17:17:32 +08001744#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1745#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1746#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1747#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1748#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001749#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001750
Ben Widawsky73ae4782013-10-15 10:02:57 -07001751#define RENDER_RING (1<<RCS)
1752#define BSD_RING (1<<VCS)
1753#define BLT_RING (1<<BCS)
1754#define VEBOX_RING (1<<VECS)
1755#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1756#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1757#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001758#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Chris Wilson651d7942013-08-08 14:41:10 +01001759#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08001760#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1761
Ben Widawsky254f9652012-06-04 14:42:42 -07001762#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001763#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001764
Chris Wilson05394f32010-11-08 19:18:58 +00001765#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001766#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1767
Daniel Vetterb45305f2012-12-17 16:21:27 +01001768/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1769#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1770
Zou Nan haicae58522010-11-09 17:17:32 +08001771/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1772 * rows, which changed the alignment requirements and fence programming.
1773 */
1774#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1775 IS_I915GM(dev)))
1776#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1777#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1778#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001779#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1780#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08001781
1782#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1783#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1784#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001785
Damien Lespiauf5adf942013-06-24 18:29:34 +01001786#define HAS_IPS(dev) (IS_ULT(dev))
1787
Damien Lespiaudd93be52013-04-22 18:40:39 +01001788#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Paulo Zanoni86d52df2013-03-06 20:03:18 -03001789#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
Damien Lespiau30568c42013-04-22 18:40:41 +01001790#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawsky18b59922013-09-20 09:35:30 -07001791#define HAS_PSR(dev) (IS_HASWELL(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001792
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001793#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1794#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1795#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1796#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1797#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1798#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1799
Chris Wilson2c1792a2013-08-01 18:39:55 +01001800#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001801#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001802#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1803#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001804#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001805#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001806
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001807/* DPF == dynamic parity feature */
1808#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1809#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001810
Ben Widawskyc8735b02012-09-07 19:43:39 -07001811#define GT_FREQUENCY_MULTIPLIER 50
1812
Chris Wilson05394f32010-11-08 19:18:58 +00001813#include "i915_trace.h"
1814
Rob Clarkbaa70942013-08-02 13:27:49 -04001815extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001816extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001817extern unsigned int i915_fbpercrtc __always_unused;
1818extern int i915_panel_ignore_lid __read_mostly;
1819extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001820extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001821extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001822extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001823extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001824extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001825extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001826extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001827extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001828extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001829extern int i915_enable_psr __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001830extern unsigned int i915_preliminary_hw_support __read_mostly;
Paulo Zanoni2124b722013-03-22 14:07:23 -03001831extern int i915_disable_power_well __read_mostly;
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03001832extern int i915_enable_ips __read_mostly;
Jesse Barnes2385bdf2013-06-26 01:38:15 +03001833extern bool i915_fastboot __read_mostly;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001834extern int i915_enable_pc8 __read_mostly;
Paulo Zanoni90058742013-08-19 13:18:11 -03001835extern int i915_pc8_timeout __read_mostly;
Xiong Zhang0b74b502013-07-19 13:51:24 +08001836extern bool i915_prefault_disable __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001837
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001838extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1839extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001840extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1841extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1842
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001844void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001845extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001846extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001847extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001848extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001849extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001850extern void i915_driver_preclose(struct drm_device *dev,
1851 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001852extern void i915_driver_postclose(struct drm_device *dev,
1853 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001854extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001855#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001856extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1857 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001858#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001859extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001860 struct drm_clip_rect *box,
1861 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001862extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001863extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001864extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1865extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1866extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1867extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1868
Jesse Barnes073f34d2012-11-02 11:13:59 -07001869extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001870
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001872void i915_queue_hangcheck(struct drm_device *dev);
Chris Wilson527f9e92010-11-11 01:16:58 +00001873void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001875extern void intel_irq_init(struct drm_device *dev);
Ben Widawskye1b4d302013-07-30 16:27:57 -07001876extern void intel_pm_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001877extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001878extern void intel_pm_init(struct drm_device *dev);
1879
1880extern void intel_uncore_sanitize(struct drm_device *dev);
1881extern void intel_uncore_early_sanitize(struct drm_device *dev);
1882extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001883extern void intel_uncore_clear_errors(struct drm_device *dev);
1884extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01001885extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001886
Keith Packard7c463582008-11-04 02:03:27 -08001887void
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02001888i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
Keith Packard7c463582008-11-04 02:03:27 -08001889
1890void
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02001891i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
Keith Packard7c463582008-11-04 02:03:27 -08001892
Eric Anholt673a3942008-07-30 12:06:12 -07001893/* i915_gem.c */
1894int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1895 struct drm_file *file_priv);
1896int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1897 struct drm_file *file_priv);
1898int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1899 struct drm_file *file_priv);
1900int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1901 struct drm_file *file_priv);
1902int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1903 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001904int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1905 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001906int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1907 struct drm_file *file_priv);
1908int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1909 struct drm_file *file_priv);
1910int i915_gem_execbuffer(struct drm_device *dev, void *data,
1911 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001912int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1913 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001914int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1915 struct drm_file *file_priv);
1916int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1917 struct drm_file *file_priv);
1918int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1919 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001920int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1921 struct drm_file *file);
1922int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1923 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001924int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1925 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001926int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1927 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001928int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1929 struct drm_file *file_priv);
1930int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1931 struct drm_file *file_priv);
1932int i915_gem_set_tiling(struct drm_device *dev, void *data,
1933 struct drm_file *file_priv);
1934int i915_gem_get_tiling(struct drm_device *dev, void *data,
1935 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001936int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1937 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001938int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1939 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001940void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001941void *i915_gem_object_alloc(struct drm_device *dev);
1942void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001943void i915_gem_object_init(struct drm_i915_gem_object *obj,
1944 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001945struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1946 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001947void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07001948void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001949
Chris Wilson20217462010-11-23 15:26:33 +00001950int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07001951 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00001952 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001953 bool map_and_fenceable,
1954 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001955void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001956int __must_check i915_vma_unbind(struct i915_vma *vma);
1957int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00001958int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001959void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001960void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001961
Chris Wilson37e680a2012-06-07 15:38:42 +01001962int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001963static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1964{
Imre Deak67d5a502013-02-18 19:28:02 +02001965 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01001966
Imre Deak67d5a502013-02-18 19:28:02 +02001967 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02001968 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02001969
1970 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01001971}
Chris Wilsona5570172012-09-04 21:02:54 +01001972static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1973{
1974 BUG_ON(obj->pages == NULL);
1975 obj->pages_pin_count++;
1976}
1977static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1978{
1979 BUG_ON(obj->pages_pin_count == 0);
1980 obj->pages_pin_count--;
1981}
1982
Chris Wilson54cf91d2010-11-25 18:00:26 +00001983int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001984int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1985 struct intel_ring_buffer *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07001986void i915_vma_move_to_active(struct i915_vma *vma,
1987 struct intel_ring_buffer *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10001988int i915_gem_dumb_create(struct drm_file *file_priv,
1989 struct drm_device *dev,
1990 struct drm_mode_create_dumb *args);
1991int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1992 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001993/**
1994 * Returns true if seq1 is later than seq2.
1995 */
1996static inline bool
1997i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1998{
1999 return (int32_t)(seq1 - seq2) >= 0;
2000}
2001
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002002int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2003int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002004int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002005int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002006
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002007static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01002008i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2009{
2010 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2011 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2012 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002013 return true;
2014 } else
2015 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002016}
2017
2018static inline void
2019i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2020{
2021 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2022 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonb8c3af72013-06-12 11:29:47 +01002023 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002024 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2025 }
2026}
2027
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002028bool i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002029void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002030int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002031 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002032static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2033{
2034 return unlikely(atomic_read(&error->reset_counter)
2035 & I915_RESET_IN_PROGRESS_FLAG);
2036}
2037
2038static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2039{
2040 return atomic_read(&error->reset_counter) == I915_WEDGED;
2041}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002042
Chris Wilson069efc12010-09-30 16:53:18 +01002043void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002044bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002045int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002046int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002047int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyc3787e22013-09-17 21:12:44 -07002048int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002049void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002050void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002051int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002052int __must_check i915_gem_suspend(struct drm_device *dev);
Mika Kuoppala0025c072013-06-12 12:35:30 +03002053int __i915_add_request(struct intel_ring_buffer *ring,
2054 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002055 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002056 u32 *seqno);
2057#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002058 __i915_add_request(ring, NULL, NULL, seqno)
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002059int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2060 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002061int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002062int __must_check
2063i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2064 bool write);
2065int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002066i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2067int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002068i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2069 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00002070 struct intel_ring_buffer *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002071void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002072int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002073 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002074 int id,
2075 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002076void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002077 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002078void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002079int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002080void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002081
Chris Wilson467cffb2011-03-07 10:42:03 +00002082uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002083i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2084uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002085i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2086 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002087
Chris Wilsone4ffd172011-04-04 09:44:39 +01002088int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2089 enum i915_cache_level cache_level);
2090
Daniel Vetter1286ff72012-05-10 15:25:09 +02002091struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2092 struct dma_buf *dma_buf);
2093
2094struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2095 struct drm_gem_object *gem_obj, int flags);
2096
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002097void i915_gem_restore_fences(struct drm_device *dev);
2098
Ben Widawskya70a3142013-07-31 16:59:56 -07002099unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2100 struct i915_address_space *vm);
2101bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2102bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2103 struct i915_address_space *vm);
2104unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2105 struct i915_address_space *vm);
2106struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2107 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002108struct i915_vma *
2109i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2110 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002111
2112struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2113
Ben Widawskya70a3142013-07-31 16:59:56 -07002114/* Some GGTT VM helpers */
2115#define obj_to_ggtt(obj) \
2116 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2117static inline bool i915_is_ggtt(struct i915_address_space *vm)
2118{
2119 struct i915_address_space *ggtt =
2120 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2121 return vm == ggtt;
2122}
2123
2124static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2125{
2126 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2127}
2128
2129static inline unsigned long
2130i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2131{
2132 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2133}
2134
2135static inline unsigned long
2136i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2137{
2138 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2139}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002140
2141static inline int __must_check
2142i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2143 uint32_t alignment,
2144 bool map_and_fenceable,
2145 bool nonblocking)
2146{
2147 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2148 map_and_fenceable, nonblocking);
2149}
Ben Widawskya70a3142013-07-31 16:59:56 -07002150
Ben Widawsky254f9652012-06-04 14:42:42 -07002151/* i915_gem_context.c */
2152void i915_gem_context_init(struct drm_device *dev);
2153void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002154void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07002155int i915_switch_context(struct intel_ring_buffer *ring,
2156 struct drm_file *file, int to_id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002157void i915_gem_context_free(struct kref *ctx_ref);
2158static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2159{
2160 kref_get(&ctx->ref);
2161}
2162
2163static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2164{
2165 kref_put(&ctx->ref, i915_gem_context_free);
2166}
2167
Mika Kuoppalac0bb6172013-06-12 12:35:29 +03002168struct i915_ctx_hang_stats * __must_check
Chris Wilson11fa3382013-07-03 17:22:06 +03002169i915_gem_context_get_hang_stats(struct drm_device *dev,
Mika Kuoppalac0bb6172013-06-12 12:35:29 +03002170 struct drm_file *file,
2171 u32 id);
Ben Widawsky84624812012-06-04 14:42:54 -07002172int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2173 struct drm_file *file);
2174int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2175 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002176
Daniel Vetter76aaf222010-11-05 22:23:30 +01002177/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002178void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002179void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2180 struct drm_i915_gem_object *obj,
2181 enum i915_cache_level cache_level);
2182void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2183 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002184
Daniel Vetter76aaf222010-11-05 22:23:30 +01002185void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01002186int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2187void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01002188 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00002189void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01002190void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Ben Widawskyd7e50082012-12-18 10:31:25 -08002191void i915_gem_init_global_gtt(struct drm_device *dev);
2192void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2193 unsigned long mappable_end, unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002194int i915_gem_gtt_init(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08002195static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002196{
2197 if (INTEL_INFO(dev)->gen < 6)
2198 intel_gtt_chipset_flush();
2199}
2200
Daniel Vetter76aaf222010-11-05 22:23:30 +01002201
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002202/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002203int __must_check i915_gem_evict_something(struct drm_device *dev,
2204 struct i915_address_space *vm,
2205 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002206 unsigned alignment,
2207 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002208 bool mappable,
2209 bool nonblock);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002210int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002211int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002212
Chris Wilson9797fbf2012-04-24 15:47:39 +01002213/* i915_gem_stolen.c */
2214int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00002215int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2216void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002217void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002218struct drm_i915_gem_object *
2219i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002220struct drm_i915_gem_object *
2221i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2222 u32 stolen_offset,
2223 u32 gtt_offset,
2224 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002225void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002226
Eric Anholt673a3942008-07-30 12:06:12 -07002227/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002228static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002229{
2230 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2231
2232 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2233 obj->tiling_mode != I915_TILING_NONE;
2234}
2235
Eric Anholt673a3942008-07-30 12:06:12 -07002236void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00002237void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2238void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002239
2240/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002241#if WATCH_LISTS
2242int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002243#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002244#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002245#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002246
Ben Gamari20172632009-02-17 20:08:50 -05002247/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002248int i915_debugfs_init(struct drm_minor *minor);
2249void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002250#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002251void intel_display_crc_init(struct drm_device *dev);
2252#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002253static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002254#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002255
2256/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002257__printf(2, 3)
2258void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002259int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2260 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002261int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2262 size_t count, loff_t pos);
2263static inline void i915_error_state_buf_release(
2264 struct drm_i915_error_state_buf *eb)
2265{
2266 kfree(eb->buf);
2267}
Mika Kuoppala84734a02013-07-12 16:50:57 +03002268void i915_capture_error_state(struct drm_device *dev);
2269void i915_error_state_get(struct drm_device *dev,
2270 struct i915_error_state_file_priv *error_priv);
2271void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2272void i915_destroy_error_state(struct drm_device *dev);
2273
2274void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2275const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002276
Jesse Barnes317c35d2008-08-25 15:11:06 -07002277/* i915_suspend.c */
2278extern int i915_save_state(struct drm_device *dev);
2279extern int i915_restore_state(struct drm_device *dev);
2280
Daniel Vetterd8157a32013-01-25 17:53:20 +01002281/* i915_ums.c */
2282void i915_save_display_reg(struct drm_device *dev);
2283void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002284
Ben Widawsky0136db582012-04-10 21:17:01 -07002285/* i915_sysfs.c */
2286void i915_setup_sysfs(struct drm_device *dev_priv);
2287void i915_teardown_sysfs(struct drm_device *dev_priv);
2288
Chris Wilsonf899fc62010-07-20 15:44:45 -07002289/* intel_i2c.c */
2290extern int intel_setup_gmbus(struct drm_device *dev);
2291extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002292static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002293{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002294 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002295}
2296
2297extern struct i2c_adapter *intel_gmbus_get_adapter(
2298 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002299extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2300extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002301static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002302{
2303 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2304}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002305extern void intel_i2c_reset(struct drm_device *dev);
2306
Chris Wilson3b617962010-08-24 09:02:58 +01002307/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002308struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002309extern int intel_opregion_setup(struct drm_device *dev);
2310#ifdef CONFIG_ACPI
2311extern void intel_opregion_init(struct drm_device *dev);
2312extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002313extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002314extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2315 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002316extern int intel_opregion_notify_adapter(struct drm_device *dev,
2317 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002318#else
Chris Wilson44834a62010-08-19 16:09:23 +01002319static inline void intel_opregion_init(struct drm_device *dev) { return; }
2320static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002321static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002322static inline int
2323intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2324{
2325 return 0;
2326}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002327static inline int
2328intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2329{
2330 return 0;
2331}
Len Brown65e082c2008-10-24 17:18:10 -04002332#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002333
Jesse Barnes723bfd72010-10-07 16:01:13 -07002334/* intel_acpi.c */
2335#ifdef CONFIG_ACPI
2336extern void intel_register_dsm_handler(void);
2337extern void intel_unregister_dsm_handler(void);
2338#else
2339static inline void intel_register_dsm_handler(void) { return; }
2340static inline void intel_unregister_dsm_handler(void) { return; }
2341#endif /* CONFIG_ACPI */
2342
Jesse Barnes79e53942008-11-07 14:24:08 -08002343/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002344extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002345extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002346extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002347extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002348extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10002349extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002350extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2351 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002352extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002353extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002354extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002355extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002356extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002357extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002358extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2359extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2360extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04002361extern void intel_detect_pch(struct drm_device *dev);
2362extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002363extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002364
Ben Widawsky2911a352012-04-05 14:47:36 -07002365extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002366int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2367 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002368
Chris Wilson6ef3d422010-08-04 20:26:07 +01002369/* overlay */
2370extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002371extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2372 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002373
2374extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002375extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002376 struct drm_device *dev,
2377 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002378
Ben Widawskyb7287d82011-04-25 11:22:22 -07002379/* On SNB platform, before reading ring registers forcewake bit
2380 * must be set to prevent GT core from power down and stale values being
2381 * returned.
2382 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07002383void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2384void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002385
Ben Widawsky42c05262012-09-26 10:34:00 -07002386int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2387int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002388
2389/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002390u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2391void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2392u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002393u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2394void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2395u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2396void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2397u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2398void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2399u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2400void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002401u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2402void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002403u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2404 enum intel_sbi_destination destination);
2405void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2406 enum intel_sbi_destination destination);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002407
Jesse Barnes855ba3b2013-04-17 15:54:57 -07002408int vlv_gpu_freq(int ddr_freq, int val);
2409int vlv_freq_opcode(int ddr_freq, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002410
Ben Widawsky0b274482013-10-04 21:22:51 -07002411#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2412#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002413
Ben Widawsky0b274482013-10-04 21:22:51 -07002414#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2415#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2416#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2417#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002418
Ben Widawsky0b274482013-10-04 21:22:51 -07002419#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2420#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2421#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2422#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002423
Ben Widawsky0b274482013-10-04 21:22:51 -07002424#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2425#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002426
2427#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2428#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2429
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002430/* "Broadcast RGB" property */
2431#define INTEL_BROADCAST_RGB_AUTO 0
2432#define INTEL_BROADCAST_RGB_FULL 1
2433#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002434
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002435static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2436{
2437 if (HAS_PCH_SPLIT(dev))
2438 return CPU_VGACNTRL;
2439 else if (IS_VALLEYVIEW(dev))
2440 return VLV_VGACNTRL;
2441 else
2442 return VGACNTRL;
2443}
2444
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002445static inline void __user *to_user_ptr(u64 address)
2446{
2447 return (void __user *)(uintptr_t)address;
2448}
2449
Imre Deakdf977292013-05-21 20:03:17 +03002450static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2451{
2452 unsigned long j = msecs_to_jiffies(m);
2453
2454 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2455}
2456
2457static inline unsigned long
2458timespec_to_jiffies_timeout(const struct timespec *value)
2459{
2460 unsigned long j = timespec_to_jiffies(value);
2461
2462 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2463}
2464
Linus Torvalds1da177e2005-04-16 15:20:36 -07002465#endif