blob: 170d72be998d909caceb85cc666ff5199a278934 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Alex Deucherda321c82013-04-12 13:55:22 -040099extern int radeon_dpm;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100
101/*
102 * Copy from radeon_drv.h so we don't have to include both and have conflicting
103 * symbol;
104 */
Jerome Glissebb635562012-05-09 15:34:46 +0200105#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
106#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100107/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200108#define RADEON_IB_POOL_SIZE 16
109#define RADEON_DEBUGFS_MAX_COMPONENTS 32
110#define RADEONFB_CONN_LIMIT 4
111#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200112
Alex Deucher1b370782011-11-17 20:13:28 -0500113/* max number of rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200114#define RADEON_NUM_RINGS 6
Jerome Glissebb635562012-05-09 15:34:46 +0200115
116/* fence seq are set to this number when signaled */
117#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500118
119/* internal ring indices */
120/* r1xx+ has gfx CP ring */
Christian Königf2ba57b2013-04-08 12:41:29 +0200121#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500122
123/* cayman has 2 compute CP rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200124#define CAYMAN_RING_TYPE_CP1_INDEX 1
125#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500126
Alex Deucher4d756582012-09-27 15:08:35 -0400127/* R600+ has an async dma ring */
128#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500129/* cayman add a second async dma ring */
130#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400131
Christian Königf2ba57b2013-04-08 12:41:29 +0200132/* R600+ */
133#define R600_RING_TYPE_UVD_INDEX 5
134
Jerome Glisse721604a2012-01-05 22:11:05 -0500135/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200136#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200137#define RADEON_VA_RESERVED_SIZE (8 << 20)
138#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500139
Alex Deucherec46c762013-01-03 12:07:30 -0500140/* reset flags */
141#define RADEON_RESET_GFX (1 << 0)
142#define RADEON_RESET_COMPUTE (1 << 1)
143#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500144#define RADEON_RESET_CP (1 << 3)
145#define RADEON_RESET_GRBM (1 << 4)
146#define RADEON_RESET_DMA1 (1 << 5)
147#define RADEON_RESET_RLC (1 << 6)
148#define RADEON_RESET_SEM (1 << 7)
149#define RADEON_RESET_IH (1 << 8)
150#define RADEON_RESET_VMC (1 << 9)
151#define RADEON_RESET_MC (1 << 10)
152#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500153
Alex Deucher9e05fa12013-01-24 10:06:33 -0500154/* max cursor sizes (in pixels) */
155#define CURSOR_WIDTH 64
156#define CURSOR_HEIGHT 64
157
158#define CIK_CURSOR_WIDTH 128
159#define CIK_CURSOR_HEIGHT 128
160
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200161/*
162 * Errata workarounds.
163 */
164enum radeon_pll_errata {
165 CHIP_ERRATA_R300_CG = 0x00000001,
166 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
167 CHIP_ERRATA_PLL_DELAY = 0x00000004
168};
169
170
171struct radeon_device;
172
173
174/*
175 * BIOS.
176 */
177bool radeon_get_bios(struct radeon_device *rdev);
178
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500179/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000180 * Dummy page
181 */
182struct radeon_dummy_page {
183 struct page *page;
184 dma_addr_t addr;
185};
186int radeon_dummy_page_init(struct radeon_device *rdev);
187void radeon_dummy_page_fini(struct radeon_device *rdev);
188
189
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190/*
191 * Clocks
192 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200193struct radeon_clock {
194 struct radeon_pll p1pll;
195 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500196 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197 struct radeon_pll spll;
198 struct radeon_pll mpll;
199 /* 10 Khz units */
200 uint32_t default_mclk;
201 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500202 uint32_t default_dispclk;
203 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400204 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200205};
206
Rafał Miłecki74338742009-11-03 00:53:02 +0100207/*
208 * Power management
209 */
210int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500211void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100212void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400213void radeon_pm_suspend(struct radeon_device *rdev);
214void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500215void radeon_combios_get_power_modes(struct radeon_device *rdev);
216void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200217int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
218 u8 clock_type,
219 u32 clock,
220 bool strobe_mode,
221 struct atom_clock_dividers *dividers);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400222void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400223int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
224 u16 voltage_level, u8 voltage_type,
225 u32 *gpio_value, u32 *gpio_mask);
226void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
227 u32 eng_clock, u32 mem_clock);
228int radeon_atom_get_voltage_step(struct radeon_device *rdev,
229 u8 voltage_type, u16 *voltage_step);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400230int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
231 u16 voltage_id, u16 *voltage);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400232int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
233 u8 voltage_type,
234 u16 nominal_voltage,
235 u16 *true_voltage);
236int radeon_atom_get_min_voltage(struct radeon_device *rdev,
237 u8 voltage_type, u16 *min_voltage);
238int radeon_atom_get_max_voltage(struct radeon_device *rdev,
239 u8 voltage_type, u16 *max_voltage);
240int radeon_atom_get_voltage_table(struct radeon_device *rdev,
241 u8 voltage_type,
242 struct atom_voltage_table *voltage_table);
243bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev, u8 voltage_type);
244void radeon_atom_update_memory_dll(struct radeon_device *rdev,
245 u32 mem_clock);
246void radeon_atom_set_ac_timing(struct radeon_device *rdev,
247 u32 mem_clock);
248int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
249 u8 module_index,
250 struct atom_mc_reg_table *reg_table);
251int radeon_atom_get_memory_info(struct radeon_device *rdev,
252 u8 module_index, struct atom_memory_info *mem_info);
253int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
254 bool gddr5, u8 module_index,
255 struct atom_memory_clock_range_table *mclk_range_table);
256int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
257 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400258void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500259extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
260 unsigned *bankh, unsigned *mtaspect,
261 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000262
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200263/*
264 * Fences.
265 */
266struct radeon_fence_driver {
267 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000268 uint64_t gpu_addr;
269 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200270 /* sync_seq is protected by ring emission lock */
271 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200272 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200273 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100274 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200275};
276
277struct radeon_fence {
278 struct radeon_device *rdev;
279 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200280 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200281 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400282 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200283 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200284};
285
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000286int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
287int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200288void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500289void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200290int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400291void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200292bool radeon_fence_signaled(struct radeon_fence *fence);
293int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200294int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500295int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200296int radeon_fence_wait_any(struct radeon_device *rdev,
297 struct radeon_fence **fences,
298 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200299struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
300void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200301unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200302bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
303void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
304static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
305 struct radeon_fence *b)
306{
307 if (!a) {
308 return b;
309 }
310
311 if (!b) {
312 return a;
313 }
314
315 BUG_ON(a->ring != b->ring);
316
317 if (a->seq > b->seq) {
318 return a;
319 } else {
320 return b;
321 }
322}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200323
Christian Königee60e292012-08-09 16:21:08 +0200324static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
325 struct radeon_fence *b)
326{
327 if (!a) {
328 return false;
329 }
330
331 if (!b) {
332 return true;
333 }
334
335 BUG_ON(a->ring != b->ring);
336
337 return a->seq < b->seq;
338}
339
Dave Airliee024e112009-06-24 09:48:08 +1000340/*
341 * Tiling registers
342 */
343struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100344 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000345};
346
347#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200348
349/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100350 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200351 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100352struct radeon_mman {
353 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000354 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100355 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100356 bool mem_global_referenced;
357 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100358};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359
Jerome Glisse721604a2012-01-05 22:11:05 -0500360/* bo virtual address in a specific vm */
361struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200362 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500363 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500364 uint64_t soffset;
365 uint64_t eoffset;
366 uint32_t flags;
367 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200368 unsigned ref_count;
369
370 /* protected by vm mutex */
371 struct list_head vm_list;
372
373 /* constant after initialization */
374 struct radeon_vm *vm;
375 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500376};
377
Jerome Glisse4c788672009-11-20 14:29:23 +0100378struct radeon_bo {
379 /* Protected by gem.mutex */
380 struct list_head list;
381 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100382 u32 placements[3];
383 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100384 struct ttm_buffer_object tbo;
385 struct ttm_bo_kmap_obj kmap;
386 unsigned pin_count;
387 void *kptr;
388 u32 tiling_flags;
389 u32 pitch;
390 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500391 /* list of all virtual address to which this bo
392 * is associated to
393 */
394 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100395 /* Constant after initialization */
396 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100397 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100398
Jerome Glisse409851f2013-04-25 22:29:27 -0400399 struct ttm_bo_kmap_obj dma_buf_vmap;
400 pid_t pid;
Jerome Glisse4c788672009-11-20 14:29:23 +0100401};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100402#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100403
404struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000405 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100406 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200407 uint64_t gpu_offset;
Christian König4474f3a2013-04-08 12:41:28 +0200408 bool written;
409 unsigned domain;
410 unsigned alt_domain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100411 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200412};
413
Jerome Glisse409851f2013-04-25 22:29:27 -0400414int radeon_gem_debugfs_init(struct radeon_device *rdev);
415
Jerome Glisseb15ba512011-11-15 11:48:34 -0500416/* sub-allocation manager, it has to be protected by another lock.
417 * By conception this is an helper for other part of the driver
418 * like the indirect buffer or semaphore, which both have their
419 * locking.
420 *
421 * Principe is simple, we keep a list of sub allocation in offset
422 * order (first entry has offset == 0, last entry has the highest
423 * offset).
424 *
425 * When allocating new object we first check if there is room at
426 * the end total_size - (last_object_offset + last_object_size) >=
427 * alloc_size. If so we allocate new object there.
428 *
429 * When there is not enough room at the end, we start waiting for
430 * each sub object until we reach object_offset+object_size >=
431 * alloc_size, this object then become the sub object we return.
432 *
433 * Alignment can't be bigger than page size.
434 *
435 * Hole are not considered for allocation to keep things simple.
436 * Assumption is that there won't be hole (all object on same
437 * alignment).
438 */
439struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200440 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500441 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200442 struct list_head *hole;
443 struct list_head flist[RADEON_NUM_RINGS];
444 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500445 unsigned size;
446 uint64_t gpu_addr;
447 void *cpu_ptr;
448 uint32_t domain;
449};
450
451struct radeon_sa_bo;
452
453/* sub-allocation buffer */
454struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200455 struct list_head olist;
456 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500457 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200458 unsigned soffset;
459 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200460 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500461};
462
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200463/*
464 * GEM objects.
465 */
466struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100467 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200468 struct list_head objects;
469};
470
471int radeon_gem_init(struct radeon_device *rdev);
472void radeon_gem_fini(struct radeon_device *rdev);
473int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100474 int alignment, int initial_domain,
475 bool discardable, bool kernel,
476 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200477
Dave Airlieff72145b2011-02-07 12:16:14 +1000478int radeon_mode_dumb_create(struct drm_file *file_priv,
479 struct drm_device *dev,
480 struct drm_mode_create_dumb *args);
481int radeon_mode_dumb_mmap(struct drm_file *filp,
482 struct drm_device *dev,
483 uint32_t handle, uint64_t *offset_p);
484int radeon_mode_dumb_destroy(struct drm_file *file_priv,
485 struct drm_device *dev,
486 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200487
488/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500489 * Semaphores.
490 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500491/* everything here is constant */
492struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200493 struct radeon_sa_bo *sa_bo;
494 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500495 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500496};
497
Jerome Glissec1341e52011-12-21 12:13:47 -0500498int radeon_semaphore_create(struct radeon_device *rdev,
499 struct radeon_semaphore **semaphore);
500void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
501 struct radeon_semaphore *semaphore);
502void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
503 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200504int radeon_semaphore_sync_rings(struct radeon_device *rdev,
505 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200506 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500507void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200508 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200509 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500510
511/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200512 * GART structures, functions & helpers
513 */
514struct radeon_mc;
515
Matt Turnera77f1712009-10-14 00:34:41 -0400516#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000517#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400518#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500519#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400520
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200521struct radeon_gart {
522 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400523 struct radeon_bo *robj;
524 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200525 unsigned num_gpu_pages;
526 unsigned num_cpu_pages;
527 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200528 struct page **pages;
529 dma_addr_t *pages_addr;
530 bool ready;
531};
532
533int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
534void radeon_gart_table_ram_free(struct radeon_device *rdev);
535int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
536void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400537int radeon_gart_table_vram_pin(struct radeon_device *rdev);
538void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200539int radeon_gart_init(struct radeon_device *rdev);
540void radeon_gart_fini(struct radeon_device *rdev);
541void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
542 int pages);
543int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500544 int pages, struct page **pagelist,
545 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400546void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200547
548
549/*
550 * GPU MC structures, functions & helpers
551 */
552struct radeon_mc {
553 resource_size_t aper_size;
554 resource_size_t aper_base;
555 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000556 /* for some chips with <= 32MB we need to lie
557 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000558 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000559 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000560 u64 gtt_size;
561 u64 gtt_start;
562 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000563 u64 vram_start;
564 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200565 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000566 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200567 int vram_mtrr;
568 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000569 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400570 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400571 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200572};
573
Alex Deucher06b64762010-01-05 11:27:29 -0500574bool radeon_combios_sideport_present(struct radeon_device *rdev);
575bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200576
577/*
578 * GPU scratch registers structures, functions & helpers
579 */
580struct radeon_scratch {
581 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400582 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200583 bool free[32];
584 uint32_t reg[32];
585};
586
587int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
588void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
589
Alex Deucher75efdee2013-03-04 12:47:46 -0500590/*
591 * GPU doorbell structures, functions & helpers
592 */
593struct radeon_doorbell {
594 u32 num_pages;
595 bool free[1024];
596 /* doorbell mmio */
597 resource_size_t base;
598 resource_size_t size;
599 void __iomem *ptr;
600};
601
602int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
603void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200604
605/*
606 * IRQS.
607 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500608
609struct radeon_unpin_work {
610 struct work_struct work;
611 struct radeon_device *rdev;
612 int crtc_id;
613 struct radeon_fence *fence;
614 struct drm_pending_vblank_event *event;
615 struct radeon_bo *old_rbo;
616 u64 new_crtc_base;
617};
618
619struct r500_irq_stat_regs {
620 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400621 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500622};
623
624struct r600_irq_stat_regs {
625 u32 disp_int;
626 u32 disp_int_cont;
627 u32 disp_int_cont2;
628 u32 d1grph_int;
629 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400630 u32 hdmi0_status;
631 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500632};
633
634struct evergreen_irq_stat_regs {
635 u32 disp_int;
636 u32 disp_int_cont;
637 u32 disp_int_cont2;
638 u32 disp_int_cont3;
639 u32 disp_int_cont4;
640 u32 disp_int_cont5;
641 u32 d1grph_int;
642 u32 d2grph_int;
643 u32 d3grph_int;
644 u32 d4grph_int;
645 u32 d5grph_int;
646 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400647 u32 afmt_status1;
648 u32 afmt_status2;
649 u32 afmt_status3;
650 u32 afmt_status4;
651 u32 afmt_status5;
652 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500653};
654
Alex Deuchera59781b2012-11-09 10:45:57 -0500655struct cik_irq_stat_regs {
656 u32 disp_int;
657 u32 disp_int_cont;
658 u32 disp_int_cont2;
659 u32 disp_int_cont3;
660 u32 disp_int_cont4;
661 u32 disp_int_cont5;
662 u32 disp_int_cont6;
663};
664
Alex Deucher6f34be52010-11-21 10:59:01 -0500665union radeon_irq_stat_regs {
666 struct r500_irq_stat_regs r500;
667 struct r600_irq_stat_regs r600;
668 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500669 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500670};
671
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400672#define RADEON_MAX_HPD_PINS 6
673#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400674#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400675
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200676struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200677 bool installed;
678 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200679 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200680 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200681 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200682 wait_queue_head_t vblank_queue;
683 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200684 bool afmt[RADEON_MAX_AFMT_BLOCKS];
685 union radeon_irq_stat_regs stat_regs;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400686 bool dpm_thermal;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200687};
688
689int radeon_irq_kms_init(struct radeon_device *rdev);
690void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500691void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
692void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500693void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
694void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200695void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
696void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
697void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
698void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200699
700/*
Christian Könige32eb502011-10-23 12:56:27 +0200701 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200702 */
Alex Deucher74652802011-08-25 13:39:48 -0400703
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200704struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200705 struct radeon_sa_bo *sa_bo;
706 uint32_t length_dw;
707 uint64_t gpu_addr;
708 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200709 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200710 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200711 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200712 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200713 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200714 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200715};
716
Christian Könige32eb502011-10-23 12:56:27 +0200717struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100718 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200719 volatile uint32_t *ring;
720 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200721 unsigned rptr_offs;
722 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200723 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400724 u64 next_rptr_gpu_addr;
725 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200726 unsigned wptr;
727 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200728 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200729 unsigned ring_size;
730 unsigned ring_free_dw;
731 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200732 unsigned long last_activity;
733 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200734 uint64_t gpu_addr;
735 uint32_t align_mask;
736 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200737 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500738 u32 ptr_reg_shift;
739 u32 ptr_reg_mask;
740 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400741 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500742 u64 last_semaphore_signal_addr;
743 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400744 /* for CIK queues */
745 u32 me;
746 u32 pipe;
747 u32 queue;
748 struct radeon_bo *mqd_obj;
749 u32 doorbell_page_num;
750 u32 doorbell_offset;
751 unsigned wptr_offs;
752};
753
754struct radeon_mec {
755 struct radeon_bo *hpd_eop_obj;
756 u64 hpd_eop_gpu_addr;
757 u32 num_pipe;
758 u32 num_mec;
759 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200760};
761
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500762/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500763 * VM
764 */
Christian Königee60e292012-08-09 16:21:08 +0200765
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200766/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200767#define RADEON_NUM_VM 16
768
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200769/* defines number of bits in page table versus page directory,
770 * a page is 4KB so we have 12 bits offset, 9 bits in the page
771 * table and the remaining 19 bits are in the page directory */
772#define RADEON_VM_BLOCK_SIZE 9
773
774/* number of entries in page table */
775#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
776
Jerome Glisse721604a2012-01-05 22:11:05 -0500777struct radeon_vm {
778 struct list_head list;
779 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200780 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200781
782 /* contains the page directory */
783 struct radeon_sa_bo *page_directory;
784 uint64_t pd_gpu_addr;
785
786 /* array of page tables, one for each page directory entry */
787 struct radeon_sa_bo **page_tables;
788
Jerome Glisse721604a2012-01-05 22:11:05 -0500789 struct mutex mutex;
790 /* last fence for cs using this vm */
791 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200792 /* last flush or NULL if we still need to flush */
793 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500794};
795
Jerome Glisse721604a2012-01-05 22:11:05 -0500796struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200797 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500798 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200799 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500800 struct radeon_sa_manager sa_manager;
801 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500802 /* number of VMIDs */
803 unsigned nvm;
804 /* vram base address for page table entry */
805 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500806 /* is vm enabled? */
807 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500808};
809
810/*
811 * file private structure
812 */
813struct radeon_fpriv {
814 struct radeon_vm vm;
815};
816
817/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500818 * R6xx+ IH ring
819 */
820struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100821 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500822 volatile uint32_t *ring;
823 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500824 unsigned ring_size;
825 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500826 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200827 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500828 bool enabled;
829};
830
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400831struct r600_blit_cp_primitives {
832 void (*set_render_target)(struct radeon_device *rdev, int format,
833 int w, int h, u64 gpu_addr);
834 void (*cp_set_surface_sync)(struct radeon_device *rdev,
835 u32 sync_type, u32 size,
836 u64 mc_addr);
837 void (*set_shaders)(struct radeon_device *rdev);
838 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
839 void (*set_tex_resource)(struct radeon_device *rdev,
840 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400841 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400842 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
843 int x2, int y2);
844 void (*draw_auto)(struct radeon_device *rdev);
845 void (*set_default_state)(struct radeon_device *rdev);
846};
847
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000848struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100849 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400850 struct r600_blit_cp_primitives primitives;
851 int max_dim;
852 int ring_size_common;
853 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000854 u64 shader_gpu_addr;
855 u32 vs_offset, ps_offset;
856 u32 state_offset;
857 u32 state_len;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000858};
859
Alex Deucher347e7592012-03-20 17:18:21 -0400860/*
Alex Deucher2948f5e2013-04-12 13:52:52 -0400861 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -0400862 */
Alex Deucher2948f5e2013-04-12 13:52:52 -0400863#include "clearstate_defs.h"
864
865struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -0400866 /* for power gating */
867 struct radeon_bo *save_restore_obj;
868 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400869 volatile uint32_t *sr_ptr;
870 u32 *reg_list;
871 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400872 /* for clear state */
873 struct radeon_bo *clear_state_obj;
874 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400875 volatile uint32_t *cs_ptr;
876 struct cs_section_def *cs_data;
Alex Deucher347e7592012-03-20 17:18:21 -0400877};
878
Jerome Glisse69e130a2011-12-21 12:13:46 -0500879int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200880 struct radeon_ib *ib, struct radeon_vm *vm,
881 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200882void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucher43f12142013-02-01 17:32:42 +0100883void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
Christian König4ef72562012-07-13 13:06:00 +0200884int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
885 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200886int radeon_ib_pool_init(struct radeon_device *rdev);
887void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200888int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200889/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400890bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
891 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200892void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
893int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
894int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
895void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
896void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200897void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200898void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
899int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200900void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200901void radeon_ring_lockup_update(struct radeon_ring *ring);
902bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200903unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
904 uint32_t **data);
905int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
906 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200907int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500908 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
909 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200910void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200911
912
Alex Deucher4d756582012-09-27 15:08:35 -0400913/* r600 async dma */
914void r600_dma_stop(struct radeon_device *rdev);
915int r600_dma_resume(struct radeon_device *rdev);
916void r600_dma_fini(struct radeon_device *rdev);
917
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500918void cayman_dma_stop(struct radeon_device *rdev);
919int cayman_dma_resume(struct radeon_device *rdev);
920void cayman_dma_fini(struct radeon_device *rdev);
921
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200922/*
923 * CS.
924 */
925struct radeon_cs_reloc {
926 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100927 struct radeon_bo *robj;
928 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200929 uint32_t handle;
930 uint32_t flags;
931};
932
933struct radeon_cs_chunk {
934 uint32_t chunk_id;
935 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500936 int kpage_idx[2];
937 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200938 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500939 void __user *user_ptr;
940 int last_copied_page;
941 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200942};
943
944struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100945 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200946 struct radeon_device *rdev;
947 struct drm_file *filp;
948 /* chunks */
949 unsigned nchunks;
950 struct radeon_cs_chunk *chunks;
951 uint64_t *chunks_array;
952 /* IB */
953 unsigned idx;
954 /* relocations */
955 unsigned nrelocs;
956 struct radeon_cs_reloc *relocs;
957 struct radeon_cs_reloc **relocs_ptr;
958 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500959 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200960 /* indices of various chunks */
961 int chunk_ib_idx;
962 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500963 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400964 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200965 struct radeon_ib ib;
966 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200967 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000968 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200969 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500970 u32 cs_flags;
971 u32 ring;
972 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200973};
974
Dave Airlie513bcb42009-09-23 16:56:27 +1000975extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700976extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000977
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200978struct radeon_cs_packet {
979 unsigned idx;
980 unsigned type;
981 unsigned reg;
982 unsigned opcode;
983 int count;
984 unsigned one_reg_wr;
985};
986
987typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
988 struct radeon_cs_packet *pkt,
989 unsigned idx, unsigned reg);
990typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
991 struct radeon_cs_packet *pkt);
992
993
994/*
995 * AGP
996 */
997int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000998void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200999void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001000void radeon_agp_fini(struct radeon_device *rdev);
1001
1002
1003/*
1004 * Writeback
1005 */
1006struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +01001007 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001008 volatile uint32_t *wb;
1009 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -04001010 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -04001011 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001012};
1013
Alex Deucher724c80e2010-08-27 18:25:25 -04001014#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001015#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001016#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001017#define RADEON_WB_CP1_RPTR_OFFSET 1280
1018#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001019#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001020#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001021#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Christian Königf2ba57b2013-04-08 12:41:29 +02001022#define R600_WB_UVD_RPTR_OFFSET 2560
Alex Deucherd0f8a852010-09-04 05:04:34 -04001023#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001024#define CIK_WB_CP1_WPTR_OFFSET 3328
1025#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucher724c80e2010-08-27 18:25:25 -04001026
Jerome Glissec93bb852009-07-13 21:04:08 +02001027/**
1028 * struct radeon_pm - power management datas
1029 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1030 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1031 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1032 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1033 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1034 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1035 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1036 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1037 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001038 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001039 * @needed_bandwidth: current bandwidth needs
1040 *
1041 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001042 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001043 * Equation between gpu/memory clock and available bandwidth is hw dependent
1044 * (type of memory, bus size, efficiency, ...)
1045 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001046
1047enum radeon_pm_method {
1048 PM_METHOD_PROFILE,
1049 PM_METHOD_DYNPM,
Alex Deucherda321c82013-04-12 13:55:22 -04001050 PM_METHOD_DPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001051};
Alex Deucherce8f5372010-05-07 15:10:16 -04001052
1053enum radeon_dynpm_state {
1054 DYNPM_STATE_DISABLED,
1055 DYNPM_STATE_MINIMUM,
1056 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001057 DYNPM_STATE_ACTIVE,
1058 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001059};
1060enum radeon_dynpm_action {
1061 DYNPM_ACTION_NONE,
1062 DYNPM_ACTION_MINIMUM,
1063 DYNPM_ACTION_DOWNCLOCK,
1064 DYNPM_ACTION_UPCLOCK,
1065 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001066};
Alex Deucher56278a82009-12-28 13:58:44 -05001067
1068enum radeon_voltage_type {
1069 VOLTAGE_NONE = 0,
1070 VOLTAGE_GPIO,
1071 VOLTAGE_VDDC,
1072 VOLTAGE_SW
1073};
1074
Alex Deucher0ec0e742009-12-23 13:21:58 -05001075enum radeon_pm_state_type {
Alex Deucherda321c82013-04-12 13:55:22 -04001076 /* not used for dpm */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001077 POWER_STATE_TYPE_DEFAULT,
1078 POWER_STATE_TYPE_POWERSAVE,
Alex Deucherda321c82013-04-12 13:55:22 -04001079 /* user selectable states */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001080 POWER_STATE_TYPE_BATTERY,
1081 POWER_STATE_TYPE_BALANCED,
1082 POWER_STATE_TYPE_PERFORMANCE,
Alex Deucherda321c82013-04-12 13:55:22 -04001083 /* internal states */
1084 POWER_STATE_TYPE_INTERNAL_UVD,
1085 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1086 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1087 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1088 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1089 POWER_STATE_TYPE_INTERNAL_BOOT,
1090 POWER_STATE_TYPE_INTERNAL_THERMAL,
1091 POWER_STATE_TYPE_INTERNAL_ACPI,
1092 POWER_STATE_TYPE_INTERNAL_ULV,
Alex Deucher0ec0e742009-12-23 13:21:58 -05001093};
1094
Alex Deucherce8f5372010-05-07 15:10:16 -04001095enum radeon_pm_profile_type {
1096 PM_PROFILE_DEFAULT,
1097 PM_PROFILE_AUTO,
1098 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001099 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001100 PM_PROFILE_HIGH,
1101};
1102
1103#define PM_PROFILE_DEFAULT_IDX 0
1104#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001105#define PM_PROFILE_MID_SH_IDX 2
1106#define PM_PROFILE_HIGH_SH_IDX 3
1107#define PM_PROFILE_LOW_MH_IDX 4
1108#define PM_PROFILE_MID_MH_IDX 5
1109#define PM_PROFILE_HIGH_MH_IDX 6
1110#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001111
1112struct radeon_pm_profile {
1113 int dpms_off_ps_idx;
1114 int dpms_on_ps_idx;
1115 int dpms_off_cm_idx;
1116 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001117};
1118
Alex Deucher21a81222010-07-02 12:58:16 -04001119enum radeon_int_thermal_type {
1120 THERMAL_TYPE_NONE,
Alex Deucherda321c82013-04-12 13:55:22 -04001121 THERMAL_TYPE_EXTERNAL,
1122 THERMAL_TYPE_EXTERNAL_GPIO,
Alex Deucher21a81222010-07-02 12:58:16 -04001123 THERMAL_TYPE_RV6XX,
1124 THERMAL_TYPE_RV770,
Alex Deucherda321c82013-04-12 13:55:22 -04001125 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
Alex Deucher21a81222010-07-02 12:58:16 -04001126 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001127 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001128 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001129 THERMAL_TYPE_SI,
Alex Deucherda321c82013-04-12 13:55:22 -04001130 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
Alex Deucher51150202012-12-18 22:07:14 -05001131 THERMAL_TYPE_CI,
Alex Deucher21a81222010-07-02 12:58:16 -04001132};
1133
Alex Deucher56278a82009-12-28 13:58:44 -05001134struct radeon_voltage {
1135 enum radeon_voltage_type type;
1136 /* gpio voltage */
1137 struct radeon_gpio_rec gpio;
1138 u32 delay; /* delay in usec from voltage drop to sclk change */
1139 bool active_high; /* voltage drop is active when bit is high */
1140 /* VDDC voltage */
1141 u8 vddc_id; /* index into vddc voltage table */
1142 u8 vddci_id; /* index into vddci voltage table */
1143 bool vddci_enabled;
1144 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001145 u16 voltage;
1146 /* evergreen+ vddci */
1147 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001148};
1149
Alex Deucherd7311172010-05-03 01:13:14 -04001150/* clock mode flags */
1151#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1152
Alex Deucher56278a82009-12-28 13:58:44 -05001153struct radeon_pm_clock_info {
1154 /* memory clock */
1155 u32 mclk;
1156 /* engine clock */
1157 u32 sclk;
1158 /* voltage info */
1159 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001160 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001161 u32 flags;
1162};
1163
Alex Deuchera48b9b42010-04-22 14:03:55 -04001164/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001165#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001166
Alex Deucher56278a82009-12-28 13:58:44 -05001167struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001168 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001169 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001170 /* number of valid clock modes in this power state */
1171 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001172 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001173 /* standardized state flags */
1174 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001175 u32 misc; /* vbios specific flags */
1176 u32 misc2; /* vbios specific flags */
1177 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001178};
1179
Rafał Miłecki27459322010-02-11 22:16:36 +00001180/*
1181 * Some modes are overclocked by very low value, accept them
1182 */
1183#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1184
Alex Deucher2e9d4c02013-04-12 13:58:03 -04001185enum radeon_dpm_auto_throttle_src {
1186 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1187 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1188};
1189
1190enum radeon_dpm_event_src {
1191 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1192 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1193 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1194 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1195 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1196};
1197
Alex Deucherda321c82013-04-12 13:55:22 -04001198struct radeon_ps {
1199 u32 caps; /* vbios flags */
1200 u32 class; /* vbios flags */
1201 u32 class2; /* vbios flags */
1202 /* UVD clocks */
1203 u32 vclk;
1204 u32 dclk;
1205 /* asic priv */
1206 void *ps_priv;
1207};
1208
1209struct radeon_dpm_thermal {
1210 /* thermal interrupt work */
1211 struct work_struct work;
1212 /* low temperature threshold */
1213 int min_temp;
1214 /* high temperature threshold */
1215 int max_temp;
1216 /* was interrupt low to high or high to low */
1217 bool high_to_low;
1218};
1219
Alex Deucher61b7d602012-11-14 19:57:42 -05001220struct radeon_clock_and_voltage_limits {
1221 u32 sclk;
1222 u32 mclk;
1223 u32 vddc;
1224 u32 vddci;
1225};
1226
1227struct radeon_clock_array {
1228 u32 count;
1229 u32 *values;
1230};
1231
1232struct radeon_clock_voltage_dependency_entry {
1233 u32 clk;
1234 u16 v;
1235};
1236
1237struct radeon_clock_voltage_dependency_table {
1238 u32 count;
1239 struct radeon_clock_voltage_dependency_entry *entries;
1240};
1241
1242struct radeon_cac_leakage_entry {
1243 u16 vddc;
1244 u32 leakage;
1245};
1246
1247struct radeon_cac_leakage_table {
1248 u32 count;
1249 struct radeon_cac_leakage_entry *entries;
1250};
1251
1252struct radeon_dpm_dynamic_state {
1253 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1254 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1255 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
1256 struct radeon_clock_array valid_sclk_values;
1257 struct radeon_clock_array valid_mclk_values;
1258 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1259 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1260 u32 mclk_sclk_ratio;
1261 u32 sclk_mclk_delta;
1262 u16 vddc_vddci_delta;
1263 u16 min_vddc_for_pcie_gen2;
1264 struct radeon_cac_leakage_table cac_leakage_table;
1265};
1266
1267struct radeon_dpm_fan {
1268 u16 t_min;
1269 u16 t_med;
1270 u16 t_high;
1271 u16 pwm_min;
1272 u16 pwm_med;
1273 u16 pwm_high;
1274 u8 t_hyst;
1275 u32 cycle_delay;
1276 u16 t_max;
1277 bool ucode_fan_control;
1278};
1279
Alex Deucherda321c82013-04-12 13:55:22 -04001280struct radeon_dpm {
1281 struct radeon_ps *ps;
1282 /* number of valid power states */
1283 int num_ps;
1284 /* current power state that is active */
1285 struct radeon_ps *current_ps;
1286 /* requested power state */
1287 struct radeon_ps *requested_ps;
1288 /* boot up power state */
1289 struct radeon_ps *boot_ps;
1290 /* default uvd power state */
1291 struct radeon_ps *uvd_ps;
1292 enum radeon_pm_state_type state;
1293 enum radeon_pm_state_type user_state;
1294 u32 platform_caps;
1295 u32 voltage_response_time;
1296 u32 backbias_response_time;
1297 void *priv;
1298 u32 new_active_crtcs;
1299 int new_active_crtc_count;
1300 u32 current_active_crtcs;
1301 int current_active_crtc_count;
Alex Deucher61b7d602012-11-14 19:57:42 -05001302 struct radeon_dpm_dynamic_state dyn_state;
1303 struct radeon_dpm_fan fan;
1304 u32 tdp_limit;
1305 u32 near_tdp_limit;
1306 u32 sq_ramping_threshold;
1307 u32 cac_leakage;
1308 u16 tdp_od_limit;
1309 u32 tdp_adjustment;
1310 u16 load_line_slope;
1311 bool power_control;
Alex Deucherda321c82013-04-12 13:55:22 -04001312 /* special states active */
1313 bool thermal_active;
Alex Deucher8a227552013-06-21 15:12:57 -04001314 bool uvd_active;
Alex Deucherda321c82013-04-12 13:55:22 -04001315 /* thermal handling */
1316 struct radeon_dpm_thermal thermal;
1317};
1318
1319void radeon_dpm_enable_power_state(struct radeon_device *rdev,
1320 enum radeon_pm_state_type dpm_state);
1321
1322
Jerome Glissec93bb852009-07-13 21:04:08 +02001323struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001324 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001325 /* write locked while reprogramming mclk */
1326 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001327 u32 active_crtcs;
1328 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001329 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001330 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001331 fixed20_12 max_bandwidth;
1332 fixed20_12 igp_sideport_mclk;
1333 fixed20_12 igp_system_mclk;
1334 fixed20_12 igp_ht_link_clk;
1335 fixed20_12 igp_ht_link_width;
1336 fixed20_12 k8_bandwidth;
1337 fixed20_12 sideport_bandwidth;
1338 fixed20_12 ht_bandwidth;
1339 fixed20_12 core_bandwidth;
1340 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001341 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001342 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001343 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001344 /* number of valid power states */
1345 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001346 int current_power_state_index;
1347 int current_clock_mode_index;
1348 int requested_power_state_index;
1349 int requested_clock_mode_index;
1350 int default_power_state_index;
1351 u32 current_sclk;
1352 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001353 u16 current_vddc;
1354 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001355 u32 default_sclk;
1356 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001357 u16 default_vddc;
1358 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001359 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001360 /* selected pm method */
1361 enum radeon_pm_method pm_method;
1362 /* dynpm power management */
1363 struct delayed_work dynpm_idle_work;
1364 enum radeon_dynpm_state dynpm_state;
1365 enum radeon_dynpm_action dynpm_planned_action;
1366 unsigned long dynpm_action_timeout;
1367 bool dynpm_can_upclock;
1368 bool dynpm_can_downclock;
1369 /* profile-based power management */
1370 enum radeon_pm_profile_type profile;
1371 int profile_index;
1372 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001373 /* internal thermal controller on rv6xx+ */
1374 enum radeon_int_thermal_type int_thermal_type;
1375 struct device *int_hwmon_dev;
Alex Deucherda321c82013-04-12 13:55:22 -04001376 /* dpm */
1377 bool dpm_enabled;
1378 struct radeon_dpm dpm;
Jerome Glissec93bb852009-07-13 21:04:08 +02001379};
1380
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001381int radeon_pm_get_type_index(struct radeon_device *rdev,
1382 enum radeon_pm_state_type ps_type,
1383 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001384/*
1385 * UVD
1386 */
1387#define RADEON_MAX_UVD_HANDLES 10
1388#define RADEON_UVD_STACK_SIZE (1024*1024)
1389#define RADEON_UVD_HEAP_SIZE (1024*1024)
1390
1391struct radeon_uvd {
1392 struct radeon_bo *vcpu_bo;
1393 void *cpu_addr;
1394 uint64_t gpu_addr;
1395 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1396 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001397 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001398};
1399
1400int radeon_uvd_init(struct radeon_device *rdev);
1401void radeon_uvd_fini(struct radeon_device *rdev);
1402int radeon_uvd_suspend(struct radeon_device *rdev);
1403int radeon_uvd_resume(struct radeon_device *rdev);
1404int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1405 uint32_t handle, struct radeon_fence **fence);
1406int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1407 uint32_t handle, struct radeon_fence **fence);
1408void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1409void radeon_uvd_free_handles(struct radeon_device *rdev,
1410 struct drm_file *filp);
1411int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001412void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001413int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1414 unsigned vclk, unsigned dclk,
1415 unsigned vco_min, unsigned vco_max,
1416 unsigned fb_factor, unsigned fb_mask,
1417 unsigned pd_min, unsigned pd_max,
1418 unsigned pd_even,
1419 unsigned *optimal_fb_div,
1420 unsigned *optimal_vclk_div,
1421 unsigned *optimal_dclk_div);
1422int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1423 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001424
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001425struct r600_audio {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001426 int channels;
1427 int rate;
1428 int bits_per_sample;
1429 u8 status_bits;
1430 u8 category_code;
1431};
1432
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001433/*
1434 * Benchmarking
1435 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001436void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001437
1438
1439/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001440 * Testing
1441 */
1442void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001443void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001444 struct radeon_ring *cpA,
1445 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001446void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001447
1448
1449/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001450 * Debugfs
1451 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001452struct radeon_debugfs {
1453 struct drm_info_list *files;
1454 unsigned num_files;
1455};
1456
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001457int radeon_debugfs_add_files(struct radeon_device *rdev,
1458 struct drm_info_list *files,
1459 unsigned nfiles);
1460int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001461
1462
1463/*
1464 * ASIC specific functions.
1465 */
1466struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001467 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001468 void (*fini)(struct radeon_device *rdev);
1469 int (*resume)(struct radeon_device *rdev);
1470 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001471 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001472 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001473 /* ioctl hw specific callback. Some hw might want to perform special
1474 * operation on specific ioctl. For instance on wait idle some hw
1475 * might want to perform and HDP flush through MMIO as it seems that
1476 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1477 * through ring.
1478 */
1479 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1480 /* check if 3D engine is idle */
1481 bool (*gui_idle)(struct radeon_device *rdev);
1482 /* wait for mc_idle */
1483 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001484 /* get the reference clock */
1485 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001486 /* get the gpu clock counter */
1487 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001488 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001489 struct {
1490 void (*tlb_flush)(struct radeon_device *rdev);
1491 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1492 } gart;
Christian König05b07142012-08-06 20:21:10 +02001493 struct {
1494 int (*init)(struct radeon_device *rdev);
1495 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001496
1497 u32 pt_ring_index;
Alex Deucher43f12142013-02-01 17:32:42 +01001498 void (*set_page)(struct radeon_device *rdev,
1499 struct radeon_ib *ib,
1500 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001501 uint64_t addr, unsigned count,
1502 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001503 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001504 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001505 struct {
1506 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001507 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001508 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001509 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001510 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001511 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001512 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1513 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1514 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001515 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Alex Deucher498522b2012-10-02 14:43:38 -04001516 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Alex Deucherf93bdef2013-01-29 14:10:56 -05001517
1518 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1519 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1520 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König4c87bc22011-10-19 19:02:21 +02001521 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001522 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001523 struct {
1524 int (*set)(struct radeon_device *rdev);
1525 int (*process)(struct radeon_device *rdev);
1526 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001527 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001528 struct {
1529 /* display watermarks */
1530 void (*bandwidth_update)(struct radeon_device *rdev);
1531 /* get frame count */
1532 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1533 /* wait for vblank */
1534 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001535 /* set backlight level */
1536 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001537 /* get backlight level */
1538 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001539 /* audio callbacks */
1540 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1541 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001542 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001543 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001544 struct {
1545 int (*blit)(struct radeon_device *rdev,
1546 uint64_t src_offset,
1547 uint64_t dst_offset,
1548 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001549 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001550 u32 blit_ring_index;
1551 int (*dma)(struct radeon_device *rdev,
1552 uint64_t src_offset,
1553 uint64_t dst_offset,
1554 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001555 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001556 u32 dma_ring_index;
1557 /* method used for bo copy */
1558 int (*copy)(struct radeon_device *rdev,
1559 uint64_t src_offset,
1560 uint64_t dst_offset,
1561 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001562 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001563 /* ring used for bo copies */
1564 u32 copy_ring_index;
1565 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001566 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001567 struct {
1568 int (*set_reg)(struct radeon_device *rdev, int reg,
1569 uint32_t tiling_flags, uint32_t pitch,
1570 uint32_t offset, uint32_t obj_size);
1571 void (*clear_reg)(struct radeon_device *rdev, int reg);
1572 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001573 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001574 struct {
1575 void (*init)(struct radeon_device *rdev);
1576 void (*fini)(struct radeon_device *rdev);
1577 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1578 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1579 } hpd;
Alex Deucherda321c82013-04-12 13:55:22 -04001580 /* static power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001581 struct {
1582 void (*misc)(struct radeon_device *rdev);
1583 void (*prepare)(struct radeon_device *rdev);
1584 void (*finish)(struct radeon_device *rdev);
1585 void (*init_profile)(struct radeon_device *rdev);
1586 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001587 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1588 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1589 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1590 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1591 int (*get_pcie_lanes)(struct radeon_device *rdev);
1592 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1593 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001594 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001595 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001596 } pm;
Alex Deucherda321c82013-04-12 13:55:22 -04001597 /* dynamic power management */
1598 struct {
1599 int (*init)(struct radeon_device *rdev);
1600 void (*setup_asic)(struct radeon_device *rdev);
1601 int (*enable)(struct radeon_device *rdev);
1602 void (*disable)(struct radeon_device *rdev);
1603 int (*set_power_state)(struct radeon_device *rdev);
1604 void (*display_configuration_changed)(struct radeon_device *rdev);
1605 void (*fini)(struct radeon_device *rdev);
1606 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1607 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1608 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
1609 } dpm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001610 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001611 struct {
1612 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1613 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1614 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1615 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001616};
1617
Jerome Glisse21f9a432009-09-11 15:55:33 +02001618/*
1619 * Asic structures
1620 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001621struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001622 const unsigned *reg_safe_bm;
1623 unsigned reg_safe_bm_size;
1624 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001625};
1626
Jerome Glisse21f9a432009-09-11 15:55:33 +02001627struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001628 const unsigned *reg_safe_bm;
1629 unsigned reg_safe_bm_size;
1630 u32 resync_scratch;
1631 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001632};
1633
1634struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001635 unsigned max_pipes;
1636 unsigned max_tile_pipes;
1637 unsigned max_simds;
1638 unsigned max_backends;
1639 unsigned max_gprs;
1640 unsigned max_threads;
1641 unsigned max_stack_entries;
1642 unsigned max_hw_contexts;
1643 unsigned max_gs_threads;
1644 unsigned sx_max_export_size;
1645 unsigned sx_max_export_pos_size;
1646 unsigned sx_max_export_smx_size;
1647 unsigned sq_num_cf_insts;
1648 unsigned tiling_nbanks;
1649 unsigned tiling_npipes;
1650 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001651 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001652 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001653};
1654
1655struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001656 unsigned max_pipes;
1657 unsigned max_tile_pipes;
1658 unsigned max_simds;
1659 unsigned max_backends;
1660 unsigned max_gprs;
1661 unsigned max_threads;
1662 unsigned max_stack_entries;
1663 unsigned max_hw_contexts;
1664 unsigned max_gs_threads;
1665 unsigned sx_max_export_size;
1666 unsigned sx_max_export_pos_size;
1667 unsigned sx_max_export_smx_size;
1668 unsigned sq_num_cf_insts;
1669 unsigned sx_num_of_sets;
1670 unsigned sc_prim_fifo_size;
1671 unsigned sc_hiz_tile_fifo_size;
1672 unsigned sc_earlyz_tile_fifo_fize;
1673 unsigned tiling_nbanks;
1674 unsigned tiling_npipes;
1675 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001676 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001677 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001678};
1679
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001680struct evergreen_asic {
1681 unsigned num_ses;
1682 unsigned max_pipes;
1683 unsigned max_tile_pipes;
1684 unsigned max_simds;
1685 unsigned max_backends;
1686 unsigned max_gprs;
1687 unsigned max_threads;
1688 unsigned max_stack_entries;
1689 unsigned max_hw_contexts;
1690 unsigned max_gs_threads;
1691 unsigned sx_max_export_size;
1692 unsigned sx_max_export_pos_size;
1693 unsigned sx_max_export_smx_size;
1694 unsigned sq_num_cf_insts;
1695 unsigned sx_num_of_sets;
1696 unsigned sc_prim_fifo_size;
1697 unsigned sc_hiz_tile_fifo_size;
1698 unsigned sc_earlyz_tile_fifo_size;
1699 unsigned tiling_nbanks;
1700 unsigned tiling_npipes;
1701 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001702 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001703 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001704};
1705
Alex Deucherfecf1d02011-03-02 20:07:29 -05001706struct cayman_asic {
1707 unsigned max_shader_engines;
1708 unsigned max_pipes_per_simd;
1709 unsigned max_tile_pipes;
1710 unsigned max_simds_per_se;
1711 unsigned max_backends_per_se;
1712 unsigned max_texture_channel_caches;
1713 unsigned max_gprs;
1714 unsigned max_threads;
1715 unsigned max_gs_threads;
1716 unsigned max_stack_entries;
1717 unsigned sx_num_of_sets;
1718 unsigned sx_max_export_size;
1719 unsigned sx_max_export_pos_size;
1720 unsigned sx_max_export_smx_size;
1721 unsigned max_hw_contexts;
1722 unsigned sq_num_cf_insts;
1723 unsigned sc_prim_fifo_size;
1724 unsigned sc_hiz_tile_fifo_size;
1725 unsigned sc_earlyz_tile_fifo_size;
1726
1727 unsigned num_shader_engines;
1728 unsigned num_shader_pipes_per_simd;
1729 unsigned num_tile_pipes;
1730 unsigned num_simds_per_se;
1731 unsigned num_backends_per_se;
1732 unsigned backend_disable_mask_per_asic;
1733 unsigned backend_map;
1734 unsigned num_texture_channel_caches;
1735 unsigned mem_max_burst_length_bytes;
1736 unsigned mem_row_size_in_kb;
1737 unsigned shader_engine_tile_size;
1738 unsigned num_gpus;
1739 unsigned multi_gpu_tile_size;
1740
1741 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001742};
1743
Alex Deucher0a96d722012-03-20 17:18:11 -04001744struct si_asic {
1745 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001746 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001747 unsigned max_cu_per_sh;
1748 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001749 unsigned max_backends_per_se;
1750 unsigned max_texture_channel_caches;
1751 unsigned max_gprs;
1752 unsigned max_gs_threads;
1753 unsigned max_hw_contexts;
1754 unsigned sc_prim_fifo_size_frontend;
1755 unsigned sc_prim_fifo_size_backend;
1756 unsigned sc_hiz_tile_fifo_size;
1757 unsigned sc_earlyz_tile_fifo_size;
1758
Alex Deucher0a96d722012-03-20 17:18:11 -04001759 unsigned num_tile_pipes;
1760 unsigned num_backends_per_se;
1761 unsigned backend_disable_mask_per_asic;
1762 unsigned backend_map;
1763 unsigned num_texture_channel_caches;
1764 unsigned mem_max_burst_length_bytes;
1765 unsigned mem_row_size_in_kb;
1766 unsigned shader_engine_tile_size;
1767 unsigned num_gpus;
1768 unsigned multi_gpu_tile_size;
1769
1770 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04001771 uint32_t tile_mode_array[32];
Alex Deucher0a96d722012-03-20 17:18:11 -04001772};
1773
Alex Deucher8cc1a532013-04-09 12:41:24 -04001774struct cik_asic {
1775 unsigned max_shader_engines;
1776 unsigned max_tile_pipes;
1777 unsigned max_cu_per_sh;
1778 unsigned max_sh_per_se;
1779 unsigned max_backends_per_se;
1780 unsigned max_texture_channel_caches;
1781 unsigned max_gprs;
1782 unsigned max_gs_threads;
1783 unsigned max_hw_contexts;
1784 unsigned sc_prim_fifo_size_frontend;
1785 unsigned sc_prim_fifo_size_backend;
1786 unsigned sc_hiz_tile_fifo_size;
1787 unsigned sc_earlyz_tile_fifo_size;
1788
1789 unsigned num_tile_pipes;
1790 unsigned num_backends_per_se;
1791 unsigned backend_disable_mask_per_asic;
1792 unsigned backend_map;
1793 unsigned num_texture_channel_caches;
1794 unsigned mem_max_burst_length_bytes;
1795 unsigned mem_row_size_in_kb;
1796 unsigned shader_engine_tile_size;
1797 unsigned num_gpus;
1798 unsigned multi_gpu_tile_size;
1799
1800 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04001801 uint32_t tile_mode_array[32];
Alex Deucher8cc1a532013-04-09 12:41:24 -04001802};
1803
Jerome Glisse068a1172009-06-17 13:28:30 +02001804union radeon_asic_config {
1805 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001806 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001807 struct r600_asic r600;
1808 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001809 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001810 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001811 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04001812 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02001813};
1814
Daniel Vetter0a10c852010-03-11 21:19:14 +00001815/*
1816 * asic initizalization from radeon_asic.c
1817 */
1818void radeon_agp_disable(struct radeon_device *rdev);
1819int radeon_asic_init(struct radeon_device *rdev);
1820
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001821
1822/*
1823 * IOCTL.
1824 */
1825int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1826 struct drm_file *filp);
1827int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1828 struct drm_file *filp);
1829int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1830 struct drm_file *file_priv);
1831int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1832 struct drm_file *file_priv);
1833int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1834 struct drm_file *file_priv);
1835int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1836 struct drm_file *file_priv);
1837int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1838 struct drm_file *filp);
1839int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1840 struct drm_file *filp);
1841int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1842 struct drm_file *filp);
1843int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1844 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001845int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1846 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001847int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001848int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1849 struct drm_file *filp);
1850int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1851 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001852
Alex Deucher16cdf042011-10-28 10:30:02 -04001853/* VRAM scratch page for HDP bug, default vram page */
1854struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001855 struct radeon_bo *robj;
1856 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001857 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001858};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001859
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001860/*
1861 * ACPI
1862 */
1863struct radeon_atif_notification_cfg {
1864 bool enabled;
1865 int command_code;
1866};
1867
1868struct radeon_atif_notifications {
1869 bool display_switch;
1870 bool expansion_mode_change;
1871 bool thermal_state;
1872 bool forced_power_state;
1873 bool system_power_state;
1874 bool display_conf_change;
1875 bool px_gfx_switch;
1876 bool brightness_change;
1877 bool dgpu_display_event;
1878};
1879
1880struct radeon_atif_functions {
1881 bool system_params;
1882 bool sbios_requests;
1883 bool select_active_disp;
1884 bool lid_state;
1885 bool get_tv_standard;
1886 bool set_tv_standard;
1887 bool get_panel_expansion_mode;
1888 bool set_panel_expansion_mode;
1889 bool temperature_change;
1890 bool graphics_device_types;
1891};
1892
1893struct radeon_atif {
1894 struct radeon_atif_notifications notifications;
1895 struct radeon_atif_functions functions;
1896 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001897 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001898};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001899
Alex Deuchere3a15922012-08-16 11:13:43 -04001900struct radeon_atcs_functions {
1901 bool get_ext_state;
1902 bool pcie_perf_req;
1903 bool pcie_dev_rdy;
1904 bool pcie_bus_width;
1905};
1906
1907struct radeon_atcs {
1908 struct radeon_atcs_functions functions;
1909};
1910
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001911/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001912 * Core structure, functions and helpers.
1913 */
1914typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1915typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1916
1917struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001918 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001919 struct drm_device *ddev;
1920 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04001921 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001922 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001923 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001924 enum radeon_family family;
1925 unsigned long flags;
1926 int usec_timeout;
1927 enum radeon_pll_errata pll_errata;
1928 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001929 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001930 int disp_priority;
1931 /* BIOS */
1932 uint8_t *bios;
1933 bool is_atom_bios;
1934 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001935 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001936 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001937 resource_size_t rmmio_base;
1938 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01001939 /* protects concurrent MM_INDEX/DATA based register access */
1940 spinlock_t mmio_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001941 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001942 radeon_rreg_t mc_rreg;
1943 radeon_wreg_t mc_wreg;
1944 radeon_rreg_t pll_rreg;
1945 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001946 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001947 radeon_rreg_t pciep_rreg;
1948 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001949 /* io port */
1950 void __iomem *rio_mem;
1951 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001952 struct radeon_clock clock;
1953 struct radeon_mc mc;
1954 struct radeon_gart gart;
1955 struct radeon_mode_info mode_info;
1956 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05001957 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001958 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001959 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02001960 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02001961 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02001962 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02001963 bool ib_pool_ready;
1964 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001965 struct radeon_irq irq;
1966 struct radeon_asic *asic;
1967 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001968 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02001969 struct radeon_uvd uvd;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001970 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001971 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001972 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001973 bool shutdown;
1974 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001975 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001976 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04001977 bool fastfb_working; /* IGP feature*/
Dave Airliee024e112009-06-24 09:48:08 +10001978 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001979 const struct firmware *me_fw; /* all family ME firmware */
1980 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001981 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001982 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04001983 const struct firmware *ce_fw; /* SI CE firmware */
Christian Königf2ba57b2013-04-08 12:41:29 +02001984 const struct firmware *uvd_fw; /* UVD firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05001985 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04001986 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Alex Deucher66229b22013-06-26 00:11:19 -04001987 const struct firmware *smc_fw; /* SMC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001988 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001989 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001990 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001991 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04001992 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04001993 struct radeon_mec mec;
Alex Deucherd4877cf2009-12-04 16:56:37 -05001994 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04001995 struct work_struct audio_work;
Alex Deucher8f61b342013-06-14 09:13:52 -04001996 struct work_struct reset_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001997 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001998 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Rafał Miłecki3299de92012-05-14 21:25:57 +02001999 bool audio_enabled;
Alex Deucher948bee32013-05-14 12:08:35 -04002000 bool has_uvd;
Rafał Miłecki3299de92012-05-14 21:25:57 +02002001 struct r600_audio audio_status; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04002002 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002003 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002004 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002005 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04002006 /* i2c buses */
2007 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02002008 /* debugfs */
2009 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2010 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05002011 /* virtual memory */
2012 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02002013 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002014 /* ACPI interface */
2015 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04002016 struct radeon_atcs atcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002017};
2018
2019int radeon_device_init(struct radeon_device *rdev,
2020 struct drm_device *ddev,
2021 struct pci_dev *pdev,
2022 uint32_t flags);
2023void radeon_device_fini(struct radeon_device *rdev);
2024int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2025
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002026uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2027 bool always_indirect);
2028void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2029 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07002030u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2031void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04002032
Alex Deucher75efdee2013-03-04 12:47:46 -05002033u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
2034void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
2035
Jerome Glisse4c788672009-11-20 14:29:23 +01002036/*
2037 * Cast helper
2038 */
2039#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002040
2041/*
2042 * Registers read & write functions.
2043 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002044#define RREG8(reg) readb((rdev->rmmio) + (reg))
2045#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2046#define RREG16(reg) readw((rdev->rmmio) + (reg))
2047#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002048#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2049#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2050#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
2051#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2052#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002053#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2054#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2055#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2056#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2057#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2058#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10002059#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2060#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04002061#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2062#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002063#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2064#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04002065#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2066#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04002067#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2068#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002069#define WREG32_P(reg, val, mask) \
2070 do { \
2071 uint32_t tmp_ = RREG32(reg); \
2072 tmp_ &= (mask); \
2073 tmp_ |= ((val) & ~(mask)); \
2074 WREG32(reg, tmp_); \
2075 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02002076#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2077#define WREG32_OR(reg, or) WREG32_P(reg, or, ~or)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002078#define WREG32_PLL_P(reg, val, mask) \
2079 do { \
2080 uint32_t tmp_ = RREG32_PLL(reg); \
2081 tmp_ &= (mask); \
2082 tmp_ |= ((val) & ~(mask)); \
2083 WREG32_PLL(reg, tmp_); \
2084 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002085#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04002086#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2087#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002088
Alex Deucher75efdee2013-03-04 12:47:46 -05002089#define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
2090#define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
2091
Dave Airliede1b2892009-08-12 18:43:14 +10002092/*
2093 * Indirect registers accessor
2094 */
2095static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
2096{
2097 uint32_t r;
2098
2099 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2100 r = RREG32(RADEON_PCIE_DATA);
2101 return r;
2102}
2103
2104static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2105{
2106 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2107 WREG32(RADEON_PCIE_DATA, (v));
2108}
2109
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002110static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
2111{
2112 u32 r;
2113
2114 WREG32(TN_SMC_IND_INDEX_0, (reg));
2115 r = RREG32(TN_SMC_IND_DATA_0);
2116 return r;
2117}
2118
2119static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2120{
2121 WREG32(TN_SMC_IND_INDEX_0, (reg));
2122 WREG32(TN_SMC_IND_DATA_0, (v));
2123}
2124
Alex Deucherff82bbc2013-04-12 11:27:20 -04002125static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
2126{
2127 u32 r;
2128
2129 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2130 r = RREG32(R600_RCU_DATA);
2131 return r;
2132}
2133
2134static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2135{
2136 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2137 WREG32(R600_RCU_DATA, (v));
2138}
2139
Alex Deucher46f95642013-04-12 11:49:51 -04002140static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
2141{
2142 u32 r;
2143
2144 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2145 r = RREG32(EVERGREEN_CG_IND_DATA);
2146 return r;
2147}
2148
2149static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2150{
2151 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2152 WREG32(EVERGREEN_CG_IND_DATA, (v));
2153}
2154
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002155void r100_pll_errata_after_index(struct radeon_device *rdev);
2156
2157
2158/*
2159 * ASICs helpers.
2160 */
Dave Airlieb995e432009-07-14 02:02:32 +10002161#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2162 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002163#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2164 (rdev->family == CHIP_RV200) || \
2165 (rdev->family == CHIP_RS100) || \
2166 (rdev->family == CHIP_RS200) || \
2167 (rdev->family == CHIP_RV250) || \
2168 (rdev->family == CHIP_RV280) || \
2169 (rdev->family == CHIP_RS300))
2170#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2171 (rdev->family == CHIP_RV350) || \
2172 (rdev->family == CHIP_R350) || \
2173 (rdev->family == CHIP_RV380) || \
2174 (rdev->family == CHIP_R420) || \
2175 (rdev->family == CHIP_R423) || \
2176 (rdev->family == CHIP_RV410) || \
2177 (rdev->family == CHIP_RS400) || \
2178 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002179#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2180 (rdev->ddev->pdev->device == 0x9443) || \
2181 (rdev->ddev->pdev->device == 0x944B) || \
2182 (rdev->ddev->pdev->device == 0x9506) || \
2183 (rdev->ddev->pdev->device == 0x9509) || \
2184 (rdev->ddev->pdev->device == 0x950F) || \
2185 (rdev->ddev->pdev->device == 0x689C) || \
2186 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002187#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002188#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2189 (rdev->family == CHIP_RS690) || \
2190 (rdev->family == CHIP_RS740) || \
2191 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002192#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2193#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002194#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002195#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2196 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002197#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002198#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2199#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2200 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002201#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002202#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002203#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002204
Alex Deucherdc50ba72013-06-26 00:33:35 -04002205#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2206 (rdev->ddev->pdev->device == 0x6850) || \
2207 (rdev->ddev->pdev->device == 0x6858) || \
2208 (rdev->ddev->pdev->device == 0x6859) || \
2209 (rdev->ddev->pdev->device == 0x6840) || \
2210 (rdev->ddev->pdev->device == 0x6841) || \
2211 (rdev->ddev->pdev->device == 0x6842) || \
2212 (rdev->ddev->pdev->device == 0x6843))
2213
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002214/*
2215 * BIOS helpers.
2216 */
2217#define RBIOS8(i) (rdev->bios[i])
2218#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2219#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2220
2221int radeon_combios_init(struct radeon_device *rdev);
2222void radeon_combios_fini(struct radeon_device *rdev);
2223int radeon_atombios_init(struct radeon_device *rdev);
2224void radeon_atombios_fini(struct radeon_device *rdev);
2225
2226
2227/*
2228 * RING helpers.
2229 */
Andi Kleence580fa2011-10-13 16:08:47 -07002230#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02002231static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002232{
Christian Könige32eb502011-10-23 12:56:27 +02002233 ring->ring[ring->wptr++] = v;
2234 ring->wptr &= ring->ptr_mask;
2235 ring->count_dw--;
2236 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002237}
Andi Kleence580fa2011-10-13 16:08:47 -07002238#else
2239/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02002240void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07002241#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002242
2243/*
2244 * ASICs macro.
2245 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002246#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002247#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2248#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2249#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01002250#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002251#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00002252#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05002253#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
2254#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02002255#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2256#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01002257#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucherf7128122012-02-23 17:53:45 -05002258#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
2259#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
2260#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02002261#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05002262#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02002263#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Alex Deucher498522b2012-10-02 14:43:38 -04002264#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
Alex Deucherf93bdef2013-01-29 14:10:56 -05002265#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_rptr((rdev), (r))
2266#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_wptr((rdev), (r))
2267#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002268#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2269#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002270#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002271#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002272#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002273#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2274#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König4c87bc22011-10-19 19:02:21 +02002275#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
2276#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05002277#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
2278#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
2279#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
2280#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2281#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2282#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002283#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2284#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2285#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2286#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2287#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2288#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2289#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002290#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002291#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002292#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2293#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002294#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002295#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2296#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2297#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2298#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002299#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002300#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2301#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2302#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2303#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2304#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002305#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
2306#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
2307#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
2308#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2309#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002310#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002311#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002312#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2313#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2314#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
2315#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
2316#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
2317#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2318#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2319#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2320#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2321#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002322
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002323/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002324/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002325extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002326extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002327extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002328extern int radeon_modeset_init(struct radeon_device *rdev);
2329extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002330extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002331extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002332extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002333extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002334extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002335extern void radeon_wb_fini(struct radeon_device *rdev);
2336extern int radeon_wb_init(struct radeon_device *rdev);
2337extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002338extern void radeon_surface_init(struct radeon_device *rdev);
2339extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002340extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002341extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002342extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002343extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00002344extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2345extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002346extern int radeon_resume_kms(struct drm_device *dev);
2347extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10002348extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002349extern void radeon_program_register_sequence(struct radeon_device *rdev,
2350 const u32 *registers,
2351 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002352
Daniel Vetter3574dda2011-02-18 17:59:19 +01002353/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002354 * vm
2355 */
2356int radeon_vm_manager_init(struct radeon_device *rdev);
2357void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02002358void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002359void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02002360int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02002361void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02002362struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2363 struct radeon_vm *vm, int ring);
2364void radeon_vm_fence(struct radeon_device *rdev,
2365 struct radeon_vm *vm,
2366 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002367uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05002368int radeon_vm_bo_update_pte(struct radeon_device *rdev,
2369 struct radeon_vm *vm,
2370 struct radeon_bo *bo,
2371 struct ttm_mem_reg *mem);
2372void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2373 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002374struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2375 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002376struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2377 struct radeon_vm *vm,
2378 struct radeon_bo *bo);
2379int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2380 struct radeon_bo_va *bo_va,
2381 uint64_t offset,
2382 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05002383int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02002384 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002385
Alex Deucherf122c612012-03-30 08:59:57 -04002386/* audio */
2387void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05002388
2389/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002390 * R600 vram scratch functions
2391 */
2392int r600_vram_scratch_init(struct radeon_device *rdev);
2393void r600_vram_scratch_fini(struct radeon_device *rdev);
2394
2395/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002396 * r600 cs checking helper
2397 */
2398unsigned r600_mip_minify(unsigned size, unsigned level);
2399bool r600_fmt_is_valid_color(u32 format);
2400bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2401int r600_fmt_get_blocksize(u32 format);
2402int r600_fmt_get_nblocksx(u32 format, u32 w);
2403int r600_fmt_get_nblocksy(u32 format, u32 h);
2404
2405/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002406 * r600 functions used by radeon_encoder.c
2407 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02002408struct radeon_hdmi_acr {
2409 u32 clock;
2410
2411 int n_32khz;
2412 int cts_32khz;
2413
2414 int n_44_1khz;
2415 int cts_44_1khz;
2416
2417 int n_48khz;
2418 int cts_48khz;
2419
2420};
2421
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002422extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2423
Alex Deucher416a2bd2012-05-31 19:00:25 -04002424extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2425 u32 tiling_pipe_num,
2426 u32 max_rb_num,
2427 u32 total_max_rb_num,
2428 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002429
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002430/*
2431 * evergreen functions used by radeon_encoder.c
2432 */
2433
Alex Deucher0af62b02011-01-06 21:19:31 -05002434extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002435extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002436
Alex Deucherc4917072012-07-31 17:14:35 -04002437/* radeon_acpi.c */
2438#if defined(CONFIG_ACPI)
2439extern int radeon_acpi_init(struct radeon_device *rdev);
2440extern void radeon_acpi_fini(struct radeon_device *rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002441extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
2442extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
2443 u8 ref_req, bool advertise);
2444extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
Alex Deucherc4917072012-07-31 17:14:35 -04002445#else
2446static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2447static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2448#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002449
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002450int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2451 struct radeon_cs_packet *pkt,
2452 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002453bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002454void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2455 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002456int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2457 struct radeon_cs_reloc **cs_reloc,
2458 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002459int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2460 uint32_t *vline_start_end,
2461 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002462
Jerome Glisse4c788672009-11-20 14:29:23 +01002463#include "radeon_object.h"
2464
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002465#endif