blob: c243b8e954a06750de48cd6215abf82a67336e4f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020057 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070058 PIPE_A = 0,
59 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080060 PIPE_C,
61 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070062};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080063#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070064
Paulo Zanonia5c961d2012-10-24 15:59:34 -020065enum transcoder {
66 TRANSCODER_A = 0,
67 TRANSCODER_B,
68 TRANSCODER_C,
69 TRANSCODER_EDP = 0xF,
70};
71#define transcoder_name(t) ((t) + 'A')
72
Jesse Barnes80824002009-09-10 15:28:06 -070073enum plane {
74 PLANE_A = 0,
75 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080076 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070077};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080078#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080079
Ville Syrjälä06da8da2013-04-17 17:48:51 +030080#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
81
Eugeni Dodonov2b139522012-03-29 12:32:22 -030082enum port {
83 PORT_A = 0,
84 PORT_B,
85 PORT_C,
86 PORT_D,
87 PORT_E,
88 I915_MAX_PORTS
89};
90#define port_name(p) ((p) + 'A')
91
Paulo Zanonib97186f2013-05-03 12:15:36 -030092enum intel_display_power_domain {
93 POWER_DOMAIN_PIPE_A,
94 POWER_DOMAIN_PIPE_B,
95 POWER_DOMAIN_PIPE_C,
96 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
98 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
99 POWER_DOMAIN_TRANSCODER_A,
100 POWER_DOMAIN_TRANSCODER_B,
101 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300102 POWER_DOMAIN_TRANSCODER_EDP,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300103 POWER_DOMAIN_VGA,
Imre Deakbaa70702013-10-25 17:36:48 +0300104 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300105
106 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300107};
108
Imre Deakbddc7642013-10-16 17:25:49 +0300109#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
110
Paulo Zanonib97186f2013-05-03 12:15:36 -0300111#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
112#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
113 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300114#define POWER_DOMAIN_TRANSCODER(tran) \
115 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
116 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300117
Imre Deakbddc7642013-10-16 17:25:49 +0300118#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
119 BIT(POWER_DOMAIN_PIPE_A) | \
120 BIT(POWER_DOMAIN_TRANSCODER_EDP))
Paulo Zanoni6745a2c2013-11-02 21:07:34 -0700121#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
122 BIT(POWER_DOMAIN_PIPE_A) | \
123 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
124 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
Imre Deakbddc7642013-10-16 17:25:49 +0300125
Egbert Eich1d843f92013-02-25 12:06:49 -0500126enum hpd_pin {
127 HPD_NONE = 0,
128 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
129 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
130 HPD_CRT,
131 HPD_SDVO_B,
132 HPD_SDVO_C,
133 HPD_PORT_B,
134 HPD_PORT_C,
135 HPD_PORT_D,
136 HPD_NUM_PINS
137};
138
Chris Wilson2a2d5482012-12-03 11:49:06 +0000139#define I915_GEM_GPU_DOMAINS \
140 (I915_GEM_DOMAIN_RENDER | \
141 I915_GEM_DOMAIN_SAMPLER | \
142 I915_GEM_DOMAIN_COMMAND | \
143 I915_GEM_DOMAIN_INSTRUCTION | \
144 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700145
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700146#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800147
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200148#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
149 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
150 if ((intel_encoder)->base.crtc == (__crtc))
151
Daniel Vettere7b903d2013-06-05 13:34:14 +0200152struct drm_i915_private;
153
Daniel Vettere2b78262013-06-07 23:10:03 +0200154enum intel_dpll_id {
155 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
156 /* real shared dpll ids must be >= 0 */
157 DPLL_ID_PCH_PLL_A,
158 DPLL_ID_PCH_PLL_B,
159};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100160#define I915_NUM_PLLS 2
161
Daniel Vetter53589012013-06-05 13:34:16 +0200162struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200163 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200164 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200165 uint32_t fp0;
166 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200167};
168
Daniel Vetter46edb022013-06-05 13:34:12 +0200169struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 int refcount; /* count of number of CRTCs sharing this PLL */
171 int active; /* count of number of active CRTCs (i.e. DPMS on) */
172 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200173 const char *name;
174 /* should match the index in the dev_priv->shared_dplls array */
175 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200176 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200177 void (*mode_set)(struct drm_i915_private *dev_priv,
178 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200179 void (*enable)(struct drm_i915_private *dev_priv,
180 struct intel_shared_dpll *pll);
181 void (*disable)(struct drm_i915_private *dev_priv,
182 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200183 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
184 struct intel_shared_dpll *pll,
185 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100188/* Used by dp and fdi links */
189struct intel_link_m_n {
190 uint32_t tu;
191 uint32_t gmch_m;
192 uint32_t gmch_n;
193 uint32_t link_m;
194 uint32_t link_n;
195};
196
197void intel_link_compute_m_n(int bpp, int nlanes,
198 int pixel_clock, int link_clock,
199 struct intel_link_m_n *m_n);
200
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300201struct intel_ddi_plls {
202 int spll_refcount;
203 int wrpll1_refcount;
204 int wrpll2_refcount;
205};
206
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207/* Interface history:
208 *
209 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100210 * 1.2: Add Power Management
211 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100212 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000213 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000214 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
215 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 */
217#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000218#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219#define DRIVER_PATCHLEVEL 0
220
Chris Wilson23bc5982010-09-29 16:10:57 +0100221#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100222#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700223
Dave Airlie71acb5e2008-12-30 20:31:46 +1000224#define I915_GEM_PHYS_CURSOR_0 1
225#define I915_GEM_PHYS_CURSOR_1 2
226#define I915_GEM_PHYS_OVERLAY_REGS 3
227#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
228
229struct drm_i915_gem_phys_object {
230 int id;
231 struct page **page_list;
232 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000233 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000234};
235
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700236struct opregion_header;
237struct opregion_acpi;
238struct opregion_swsci;
239struct opregion_asle;
240
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100241struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700242 struct opregion_header __iomem *header;
243 struct opregion_acpi __iomem *acpi;
244 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300245 u32 swsci_gbda_sub_functions;
246 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700247 struct opregion_asle __iomem *asle;
248 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000249 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200250 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100251};
Chris Wilson44834a62010-08-19 16:09:23 +0100252#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100253
Chris Wilson6ef3d422010-08-04 20:26:07 +0100254struct intel_overlay;
255struct intel_overlay_error_state;
256
Dave Airlie7c1c2872008-11-28 14:22:24 +1000257struct drm_i915_master_private {
258 drm_local_map_t *sarea;
259 struct _drm_i915_sarea *sarea_priv;
260};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800261#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300262#define I915_MAX_NUM_FENCES 32
263/* 32 fences + sign bit for FENCE_REG_NONE */
264#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800265
266struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200267 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000268 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100269 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800270};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000271
yakui_zhao9b9d1722009-05-31 17:17:17 +0800272struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100273 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800274 u8 dvo_port;
275 u8 slave_addr;
276 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100277 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400278 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800279};
280
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000281struct intel_display_error_state;
282
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700283struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200284 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700285 u32 eir;
286 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700287 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700288 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000289 u32 derrmr;
290 u32 forcewake;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700291 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800292 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100293 u32 tail[I915_NUM_RINGS];
294 u32 head[I915_NUM_RINGS];
Chris Wilson0f3b6842013-01-15 12:05:55 +0000295 u32 ctl[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100296 u32 ipeir[I915_NUM_RINGS];
297 u32 ipehr[I915_NUM_RINGS];
298 u32 instdone[I915_NUM_RINGS];
299 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100300 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000301 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100302 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100303 /* our own tracking of ring head and tail */
304 u32 cpu_ring_head[I915_NUM_RINGS];
305 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100306 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700307 u32 err_int; /* gen7 */
Chris Wilson94e39e22013-10-30 09:28:22 +0000308 u32 bbstate[I915_NUM_RINGS];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100309 u32 instpm[I915_NUM_RINGS];
310 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700311 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100312 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000313 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100314 u32 fault_reg[I915_NUM_RINGS];
315 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100316 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200317 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700318 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000319 struct drm_i915_error_ring {
320 struct drm_i915_error_object {
321 int page_count;
322 u32 gtt_offset;
323 u32 *pages[0];
Ben Widawsky8c123e52013-03-04 17:00:29 -0800324 } *ringbuffer, *batchbuffer, *ctx;
Chris Wilson52d39a22012-02-15 11:25:37 +0000325 struct drm_i915_error_request {
326 long jiffies;
327 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000328 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000329 } *requests;
330 int num_requests;
331 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000332 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000333 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000334 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100335 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000336 u32 gtt_offset;
337 u32 read_domains;
338 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200339 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000340 s32 pinned:2;
341 u32 tiling:2;
342 u32 dirty:1;
343 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100344 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100345 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700346 } **active_bo, **pinned_bo;
347 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100348 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000349 struct intel_display_error_state *display;
Mika Kuoppalada661462013-09-06 16:03:28 +0300350 int hangcheck_score[I915_NUM_RINGS];
351 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700352};
353
Jani Nikula7bd688c2013-11-08 16:48:56 +0200354struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100355struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100356struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200357struct intel_limit;
358struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100359
Jesse Barnese70236a2009-09-21 10:42:27 -0700360struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400361 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700362 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
363 void (*disable_fbc)(struct drm_device *dev);
364 int (*get_display_clock_speed)(struct drm_device *dev);
365 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200366 /**
367 * find_dpll() - Find the best values for the PLL
368 * @limit: limits for the PLL
369 * @crtc: current CRTC
370 * @target: target frequency in kHz
371 * @refclk: reference clock frequency in kHz
372 * @match_clock: if provided, @best_clock P divider must
373 * match the P divider from @match_clock
374 * used for LVDS downclocking
375 * @best_clock: best PLL values found
376 *
377 * Returns true on success, false on failure.
378 */
379 bool (*find_dpll)(const struct intel_limit *limit,
380 struct drm_crtc *crtc,
381 int target, int refclk,
382 struct dpll *match_clock,
383 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300384 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300385 void (*update_sprite_wm)(struct drm_plane *plane,
386 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300387 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300388 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200389 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100390 /* Returns the active state of the crtc, and if the crtc is active,
391 * fills out the pipe-config with the hw state. */
392 bool (*get_pipe_config)(struct intel_crtc *,
393 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700394 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700395 int x, int y,
396 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200397 void (*crtc_enable)(struct drm_crtc *crtc);
398 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100399 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800400 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300401 struct drm_crtc *crtc,
402 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700403 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700404 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700405 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
406 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700407 struct drm_i915_gem_object *obj,
408 uint32_t flags);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700409 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
410 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100411 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700412 /* clock updates for mode set */
413 /* cursor updates */
414 /* render clock increase/decrease */
415 /* display clock increase/decrease */
416 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200417
418 int (*setup_backlight)(struct intel_connector *connector);
419 uint32_t (*get_max_backlight)(struct intel_connector *connector);
420 uint32_t (*get_backlight)(struct intel_connector *connector);
421 void (*set_backlight)(struct intel_connector *connector,
422 uint32_t level);
423 void (*disable_backlight)(struct intel_connector *connector);
424 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700425};
426
Chris Wilson907b28c2013-07-19 20:36:52 +0100427struct intel_uncore_funcs {
Chris Wilson990bbda2012-07-02 11:51:02 -0300428 void (*force_wake_get)(struct drm_i915_private *dev_priv);
429 void (*force_wake_put)(struct drm_i915_private *dev_priv);
Ben Widawsky0b274482013-10-04 21:22:51 -0700430
431 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
432 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
433 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
434 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
435
436 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
437 uint8_t val, bool trace);
438 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
439 uint16_t val, bool trace);
440 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
441 uint32_t val, bool trace);
442 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
443 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300444};
445
Chris Wilson907b28c2013-07-19 20:36:52 +0100446struct intel_uncore {
447 spinlock_t lock; /** lock is also taken in irq contexts. */
448
449 struct intel_uncore_funcs funcs;
450
451 unsigned fifo_count;
452 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100453
454 struct delayed_work force_wake_work;
Chris Wilson907b28c2013-07-19 20:36:52 +0100455};
456
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100457#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
458 func(is_mobile) sep \
459 func(is_i85x) sep \
460 func(is_i915g) sep \
461 func(is_i945gm) sep \
462 func(is_g33) sep \
463 func(need_gfx_hws) sep \
464 func(is_g4x) sep \
465 func(is_pineview) sep \
466 func(is_broadwater) sep \
467 func(is_crestline) sep \
468 func(is_ivybridge) sep \
469 func(is_valleyview) sep \
470 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700471 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100472 func(has_fbc) sep \
473 func(has_pipe_cxsr) sep \
474 func(has_hotplug) sep \
475 func(cursor_needs_physical) sep \
476 func(has_overlay) sep \
477 func(overlay_needs_physical) sep \
478 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100479 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100480 func(has_ddi) sep \
481 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200482
Damien Lespiaua587f772013-04-22 18:40:38 +0100483#define DEFINE_FLAG(name) u8 name:1
484#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200485
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500486struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200487 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700488 u8 num_pipes:3;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000489 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700490 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100491 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500492};
493
Damien Lespiaua587f772013-04-22 18:40:38 +0100494#undef DEFINE_FLAG
495#undef SEP_SEMICOLON
496
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800497enum i915_cache_level {
498 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100499 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
500 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
501 caches, eg sampler/render caches, and the
502 large Last-Level-Cache. LLC is coherent with
503 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100504 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800505};
506
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700507typedef uint32_t gen6_gtt_pte_t;
508
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700509struct i915_address_space {
Ben Widawsky93bd8642013-07-16 16:50:06 -0700510 struct drm_mm mm;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700511 struct drm_device *dev;
Ben Widawskya7bbbd62013-07-16 16:50:07 -0700512 struct list_head global_link;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700513 unsigned long start; /* Start offset always 0 for dri2 */
514 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
515
516 struct {
517 dma_addr_t addr;
518 struct page *page;
519 } scratch;
520
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700521 /**
522 * List of objects currently involved in rendering.
523 *
524 * Includes buffers having the contents of their GPU caches
525 * flushed, not necessarily primitives. last_rendering_seqno
526 * represents when the rendering involved will be completed.
527 *
528 * A reference is held on the buffer while on this list.
529 */
530 struct list_head active_list;
531
532 /**
533 * LRU list of objects which are not in the ringbuffer and
534 * are ready to unbind, but are still in the GTT.
535 *
536 * last_rendering_seqno is 0 while an object is in this list.
537 *
538 * A reference is not held on the buffer while on this list,
539 * as merely being GTT-bound shouldn't prevent its being
540 * freed, and we'll pull it off the list in the free path.
541 */
542 struct list_head inactive_list;
543
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700544 /* FIXME: Need a more generic return type */
545 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700546 enum i915_cache_level level,
547 bool valid); /* Create a valid PTE */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700548 void (*clear_range)(struct i915_address_space *vm,
549 unsigned int first_entry,
Ben Widawsky828c7902013-10-16 09:21:30 -0700550 unsigned int num_entries,
551 bool use_scratch);
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700552 void (*insert_entries)(struct i915_address_space *vm,
553 struct sg_table *st,
554 unsigned int first_entry,
555 enum i915_cache_level cache_level);
556 void (*cleanup)(struct i915_address_space *vm);
557};
558
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800559/* The Graphics Translation Table is the way in which GEN hardware translates a
560 * Graphics Virtual Address into a Physical Address. In addition to the normal
561 * collateral associated with any va->pa translations GEN hardware also has a
562 * portion of the GTT which can be mapped by the CPU and remain both coherent
563 * and correct (in cases like swizzling). That region is referred to as GMADR in
564 * the spec.
565 */
566struct i915_gtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700567 struct i915_address_space base;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800568 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800569
570 unsigned long mappable_end; /* End offset that we can CPU map */
571 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
572 phys_addr_t mappable_base; /* PA of our GMADR */
573
574 /** "Graphics Stolen Memory" holds the global PTEs */
575 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800576
577 bool do_idle_maps;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800578
Ben Widawsky911bdf02013-06-27 16:30:23 -0700579 int mtrr;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800580
581 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800582 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800583 size_t *stolen, phys_addr_t *mappable_base,
584 unsigned long *mappable_end);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800585};
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700586#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800587
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100588struct i915_hw_ppgtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700589 struct i915_address_space base;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100590 unsigned num_pd_entries;
Ben Widawsky37aca442013-11-04 20:47:32 -0800591 union {
592 struct page **pt_pages;
593 struct page *gen8_pt_pages;
594 };
595 struct page *pd_pages;
596 int num_pd_pages;
597 int num_pt_pages;
598 union {
599 uint32_t pd_offset;
600 dma_addr_t pd_dma_addr[4];
601 };
602 union {
603 dma_addr_t *pt_dma_addr;
604 dma_addr_t *gen8_pt_dma_addr[4];
605 };
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700606 int (*enable)(struct drm_device *dev);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100607};
608
Ben Widawsky0b02e792013-07-31 17:00:08 -0700609/**
610 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
611 * VMA's presence cannot be guaranteed before binding, or after unbinding the
612 * object into/from the address space.
613 *
614 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
Ben Widawsky2f633152013-07-17 12:19:03 -0700615 * will always be <= an objects lifetime. So object refcounting should cover us.
616 */
617struct i915_vma {
618 struct drm_mm_node node;
619 struct drm_i915_gem_object *obj;
620 struct i915_address_space *vm;
621
Ben Widawskyca191b12013-07-31 17:00:14 -0700622 /** This object's place on the active/inactive lists */
623 struct list_head mm_list;
624
Ben Widawsky2f633152013-07-17 12:19:03 -0700625 struct list_head vma_link; /* Link in the object's VMA list */
Ben Widawsky82a55ad2013-08-14 11:38:34 +0200626
627 /** This vma's place in the batchbuffer or on the eviction list */
628 struct list_head exec_list;
629
Ben Widawsky27173f12013-08-14 11:38:36 +0200630 /**
631 * Used for performing relocations during execbuffer insertion.
632 */
633 struct hlist_node exec_node;
634 unsigned long exec_handle;
635 struct drm_i915_gem_exec_object2 *exec_entry;
636
Daniel Vetter02e792f2009-09-15 22:57:34 +0200637};
638
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300639struct i915_ctx_hang_stats {
640 /* This context had batch pending when hang was declared */
641 unsigned batch_pending;
642
643 /* This context had batch active when hang was declared */
644 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300645
646 /* Time when this context was last blamed for a GPU reset */
647 unsigned long guilty_ts;
648
649 /* This context is banned to submit more work */
650 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300651};
Ben Widawsky40521052012-06-04 14:42:43 -0700652
653/* This must match up with the value previously used for execbuf2.rsvd1. */
654#define DEFAULT_CONTEXT_ID 0
655struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300656 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700657 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700658 bool is_initialized;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700659 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700660 struct drm_i915_file_private *file_priv;
661 struct intel_ring_buffer *ring;
662 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300663 struct i915_ctx_hang_stats hang_stats;
Ben Widawskya33afea2013-09-17 21:12:45 -0700664
665 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700666};
667
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700668struct i915_fbc {
669 unsigned long size;
670 unsigned int fb_id;
671 enum plane plane;
672 int y;
673
674 struct drm_mm_node *compressed_fb;
675 struct drm_mm_node *compressed_llb;
676
677 struct intel_fbc_work {
678 struct delayed_work work;
679 struct drm_crtc *crtc;
680 struct drm_framebuffer *fb;
681 int interval;
682 } *fbc_work;
683
Chris Wilson29ebf902013-07-27 17:23:55 +0100684 enum no_fbc_reason {
685 FBC_OK, /* FBC is enabled */
686 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700687 FBC_NO_OUTPUT, /* no outputs enabled to compress */
688 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
689 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
690 FBC_MODE_TOO_LARGE, /* mode too large for compression */
691 FBC_BAD_PLANE, /* fbc not supported on plane */
692 FBC_NOT_TILED, /* buffer not tiled */
693 FBC_MULTIPLE_PIPES, /* more than one pipe active */
694 FBC_MODULE_PARAM,
695 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
696 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800697};
698
Rodrigo Vivia031d702013-10-03 16:15:06 -0300699struct i915_psr {
700 bool sink_support;
701 bool source_ok;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300702};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700703
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800704enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300705 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800706 PCH_IBX, /* Ibexpeak PCH */
707 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300708 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700709 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800710};
711
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200712enum intel_sbi_destination {
713 SBI_ICLK,
714 SBI_MPHY,
715};
716
Jesse Barnesb690e962010-07-19 13:53:12 -0700717#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700718#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100719#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Kamal Mostafae85843b2013-07-19 15:02:01 -0700720#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
Jesse Barnesb690e962010-07-19 13:53:12 -0700721
Dave Airlie8be48d92010-03-30 05:34:14 +0000722struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100723struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000724
Daniel Vetterc2b91522012-02-14 22:37:19 +0100725struct intel_gmbus {
726 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000727 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100728 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100729 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100730 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100731 struct drm_i915_private *dev_priv;
732};
733
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100734struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000735 u8 saveLBB;
736 u32 saveDSPACNTR;
737 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000738 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000739 u32 savePIPEACONF;
740 u32 savePIPEBCONF;
741 u32 savePIPEASRC;
742 u32 savePIPEBSRC;
743 u32 saveFPA0;
744 u32 saveFPA1;
745 u32 saveDPLL_A;
746 u32 saveDPLL_A_MD;
747 u32 saveHTOTAL_A;
748 u32 saveHBLANK_A;
749 u32 saveHSYNC_A;
750 u32 saveVTOTAL_A;
751 u32 saveVBLANK_A;
752 u32 saveVSYNC_A;
753 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000754 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800755 u32 saveTRANS_HTOTAL_A;
756 u32 saveTRANS_HBLANK_A;
757 u32 saveTRANS_HSYNC_A;
758 u32 saveTRANS_VTOTAL_A;
759 u32 saveTRANS_VBLANK_A;
760 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000761 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000762 u32 saveDSPASTRIDE;
763 u32 saveDSPASIZE;
764 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700765 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000766 u32 saveDSPASURF;
767 u32 saveDSPATILEOFF;
768 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700769 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000770 u32 saveBLC_PWM_CTL;
771 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200772 u32 saveBLC_HIST_CTL_B;
773 u32 saveBLC_PWM_CTL_B;
774 u32 saveBLC_PWM_CTL2_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800775 u32 saveBLC_CPU_PWM_CTL;
776 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000777 u32 saveFPB0;
778 u32 saveFPB1;
779 u32 saveDPLL_B;
780 u32 saveDPLL_B_MD;
781 u32 saveHTOTAL_B;
782 u32 saveHBLANK_B;
783 u32 saveHSYNC_B;
784 u32 saveVTOTAL_B;
785 u32 saveVBLANK_B;
786 u32 saveVSYNC_B;
787 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000788 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800789 u32 saveTRANS_HTOTAL_B;
790 u32 saveTRANS_HBLANK_B;
791 u32 saveTRANS_HSYNC_B;
792 u32 saveTRANS_VTOTAL_B;
793 u32 saveTRANS_VBLANK_B;
794 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000795 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000796 u32 saveDSPBSTRIDE;
797 u32 saveDSPBSIZE;
798 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700799 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000800 u32 saveDSPBSURF;
801 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700802 u32 saveVGA0;
803 u32 saveVGA1;
804 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000805 u32 saveVGACNTRL;
806 u32 saveADPA;
807 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700808 u32 savePP_ON_DELAYS;
809 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000810 u32 saveDVOA;
811 u32 saveDVOB;
812 u32 saveDVOC;
813 u32 savePP_ON;
814 u32 savePP_OFF;
815 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700816 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000817 u32 savePFIT_CONTROL;
818 u32 save_palette_a[256];
819 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700820 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000821 u32 saveFBC_CFB_BASE;
822 u32 saveFBC_LL_BASE;
823 u32 saveFBC_CONTROL;
824 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000825 u32 saveIER;
826 u32 saveIIR;
827 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800828 u32 saveDEIER;
829 u32 saveDEIMR;
830 u32 saveGTIER;
831 u32 saveGTIMR;
832 u32 saveFDI_RXA_IMR;
833 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800834 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800835 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000836 u32 saveSWF0[16];
837 u32 saveSWF1[16];
838 u32 saveSWF2[3];
839 u8 saveMSR;
840 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800841 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000842 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000843 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000844 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000845 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200846 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000847 u32 saveCURACNTR;
848 u32 saveCURAPOS;
849 u32 saveCURABASE;
850 u32 saveCURBCNTR;
851 u32 saveCURBPOS;
852 u32 saveCURBBASE;
853 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700854 u32 saveDP_B;
855 u32 saveDP_C;
856 u32 saveDP_D;
857 u32 savePIPEA_GMCH_DATA_M;
858 u32 savePIPEB_GMCH_DATA_M;
859 u32 savePIPEA_GMCH_DATA_N;
860 u32 savePIPEB_GMCH_DATA_N;
861 u32 savePIPEA_DP_LINK_M;
862 u32 savePIPEB_DP_LINK_M;
863 u32 savePIPEA_DP_LINK_N;
864 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800865 u32 saveFDI_RXA_CTL;
866 u32 saveFDI_TXA_CTL;
867 u32 saveFDI_RXB_CTL;
868 u32 saveFDI_TXB_CTL;
869 u32 savePFA_CTL_1;
870 u32 savePFB_CTL_1;
871 u32 savePFA_WIN_SZ;
872 u32 savePFB_WIN_SZ;
873 u32 savePFA_WIN_POS;
874 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000875 u32 savePCH_DREF_CONTROL;
876 u32 saveDISP_ARB_CTL;
877 u32 savePIPEA_DATA_M1;
878 u32 savePIPEA_DATA_N1;
879 u32 savePIPEA_LINK_M1;
880 u32 savePIPEA_LINK_N1;
881 u32 savePIPEB_DATA_M1;
882 u32 savePIPEB_DATA_N1;
883 u32 savePIPEB_LINK_M1;
884 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000885 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400886 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100887};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100888
889struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200890 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100891 struct work_struct work;
892 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200893
Daniel Vetterc85aa882012-11-02 19:55:03 +0100894 /* The below variables an all the rps hw state are protected by
895 * dev->struct mutext. */
896 u8 cur_delay;
897 u8 min_delay;
898 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700899 u8 rpe_delay;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100900 u8 rp1_delay;
901 u8 rp0_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700902 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700903
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100904 int last_adj;
905 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
906
Chris Wilsonc0951f02013-10-10 21:58:50 +0100907 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700908 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700909
910 /*
911 * Protects RPS/RC6 register access and PCU communication.
912 * Must be taken after struct_mutex if nested.
913 */
914 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100915};
916
Daniel Vetter1a240d42012-11-29 22:18:51 +0100917/* defined intel_pm.c */
918extern spinlock_t mchdev_lock;
919
Daniel Vetterc85aa882012-11-02 19:55:03 +0100920struct intel_ilk_power_mgmt {
921 u8 cur_delay;
922 u8 min_delay;
923 u8 max_delay;
924 u8 fmax;
925 u8 fstart;
926
927 u64 last_count1;
928 unsigned long last_time1;
929 unsigned long chipset_power;
930 u64 last_count2;
931 struct timespec last_time2;
932 unsigned long gfx_power;
933 u8 corr;
934
935 int c_m;
936 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100937
938 struct drm_i915_gem_object *pwrctx;
939 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100940};
941
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800942/* Power well structure for haswell */
943struct i915_power_well {
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800944 /* power well enable/disable usage count */
945 int count;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800946};
947
Imre Deak83c00f552013-10-25 17:36:47 +0300948#define I915_MAX_POWER_WELLS 1
949
950struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +0300951 /*
952 * Power wells needed for initialization at driver init and suspend
953 * time are on. They are kept on until after the first modeset.
954 */
955 bool init_power_on;
956
Imre Deak83c00f552013-10-25 17:36:47 +0300957 struct mutex lock;
958 struct i915_power_well power_wells[I915_MAX_POWER_WELLS];
959};
960
Daniel Vetter231f42a2012-11-02 19:55:05 +0100961struct i915_dri1_state {
962 unsigned allow_batchbuffer : 1;
963 u32 __iomem *gfx_hws_cpu_addr;
964
965 unsigned int cpp;
966 int back_offset;
967 int front_offset;
968 int current_page;
969 int page_flipping;
970
971 uint32_t counter;
972};
973
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200974struct i915_ums_state {
975 /**
976 * Flag if the X Server, and thus DRM, is not currently in
977 * control of the device.
978 *
979 * This is set between LeaveVT and EnterVT. It needs to be
980 * replaced with a semaphore. It also needs to be
981 * transitioned away from for kernel modesetting.
982 */
983 int mm_suspended;
984};
985
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700986#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100987struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700988 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100989 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700990 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100991};
992
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100993struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100994 /** Memory allocator for GTT stolen memory */
995 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100996 /** List of all objects in gtt_space. Used to restore gtt
997 * mappings on resume */
998 struct list_head bound_list;
999 /**
1000 * List of objects which are not bound to the GTT (thus
1001 * are idle and not used by the GPU) but still have
1002 * (presumably uncached) pages still attached.
1003 */
1004 struct list_head unbound_list;
1005
1006 /** Usable portion of the GTT for GEM */
1007 unsigned long stolen_base; /* limited to low memory (32-bit) */
1008
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001009 /** PPGTT used for aliasing the PPGTT with the GTT */
1010 struct i915_hw_ppgtt *aliasing_ppgtt;
1011
1012 struct shrinker inactive_shrinker;
1013 bool shrinker_no_lock_stealing;
1014
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001015 /** LRU list of objects with fence regs on them. */
1016 struct list_head fence_list;
1017
1018 /**
1019 * We leave the user IRQ off as much as possible,
1020 * but this means that requests will finish and never
1021 * be retired once the system goes idle. Set a timer to
1022 * fire periodically while the ring is running. When it
1023 * fires, go retire requests.
1024 */
1025 struct delayed_work retire_work;
1026
1027 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001028 * When we detect an idle GPU, we want to turn on
1029 * powersaving features. So once we see that there
1030 * are no more requests outstanding and no more
1031 * arrive within a small period of time, we fire
1032 * off the idle_work.
1033 */
1034 struct delayed_work idle_work;
1035
1036 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001037 * Are we in a non-interruptible section of code like
1038 * modesetting?
1039 */
1040 bool interruptible;
1041
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001042 /** Bit 6 swizzling required for X tiling */
1043 uint32_t bit_6_swizzle_x;
1044 /** Bit 6 swizzling required for Y tiling */
1045 uint32_t bit_6_swizzle_y;
1046
1047 /* storage for physical objects */
1048 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1049
1050 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001051 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001052 size_t object_memory;
1053 u32 object_count;
1054};
1055
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001056struct drm_i915_error_state_buf {
1057 unsigned bytes;
1058 unsigned size;
1059 int err;
1060 u8 *buf;
1061 loff_t start;
1062 loff_t pos;
1063};
1064
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001065struct i915_error_state_file_priv {
1066 struct drm_device *dev;
1067 struct drm_i915_error_state *error;
1068};
1069
Daniel Vetter99584db2012-11-14 17:14:04 +01001070struct i915_gpu_error {
1071 /* For hangcheck timer */
1072#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1073#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001074 /* Hang gpu twice in this window and your context gets banned */
1075#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1076
Daniel Vetter99584db2012-11-14 17:14:04 +01001077 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001078
1079 /* For reset and error_state handling. */
1080 spinlock_t lock;
1081 /* Protected by the above dev->gpu_error.lock. */
1082 struct drm_i915_error_state *first_error;
1083 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001084
Chris Wilson094f9a52013-09-25 17:34:55 +01001085
1086 unsigned long missed_irq_rings;
1087
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001088 /**
Daniel Vetterf69061b2012-12-06 09:01:42 +01001089 * State variable and reset counter controlling the reset flow
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001090 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001091 * Upper bits are for the reset counter. This counter is used by the
1092 * wait_seqno code to race-free noticed that a reset event happened and
1093 * that it needs to restart the entire ioctl (since most likely the
1094 * seqno it waited for won't ever signal anytime soon).
1095 *
1096 * This is important for lock-free wait paths, where no contended lock
1097 * naturally enforces the correct ordering between the bail-out of the
1098 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001099 *
1100 * Lowest bit controls the reset state machine: Set means a reset is in
1101 * progress. This state will (presuming we don't have any bugs) decay
1102 * into either unset (successful reset) or the special WEDGED value (hw
1103 * terminally sour). All waiters on the reset_queue will be woken when
1104 * that happens.
1105 */
1106 atomic_t reset_counter;
1107
1108 /**
1109 * Special values/flags for reset_counter
1110 *
1111 * Note that the code relies on
1112 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1113 * being true.
1114 */
1115#define I915_RESET_IN_PROGRESS_FLAG 1
1116#define I915_WEDGED 0xffffffff
1117
1118 /**
1119 * Waitqueue to signal when the reset has completed. Used by clients
1120 * that wait for dev_priv->mm.wedged to settle.
1121 */
1122 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001123
Daniel Vetter99584db2012-11-14 17:14:04 +01001124 /* For gpu hang simulation. */
1125 unsigned int stop_rings;
Chris Wilson094f9a52013-09-25 17:34:55 +01001126
1127 /* For missed irq/seqno simulation. */
1128 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001129};
1130
Zhang Ruib8efb172013-02-05 15:41:53 +08001131enum modeset_restore {
1132 MODESET_ON_LID_OPEN,
1133 MODESET_DONE,
1134 MODESET_SUSPENDED,
1135};
1136
Paulo Zanoni6acab152013-09-12 17:06:24 -03001137struct ddi_vbt_port_info {
1138 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001139
1140 uint8_t supports_dvi:1;
1141 uint8_t supports_hdmi:1;
1142 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001143};
1144
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001145struct intel_vbt_data {
1146 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1147 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1148
1149 /* Feature bits */
1150 unsigned int int_tv_support:1;
1151 unsigned int lvds_dither:1;
1152 unsigned int lvds_vbt:1;
1153 unsigned int int_crt_support:1;
1154 unsigned int lvds_use_ssc:1;
1155 unsigned int display_clock_mode:1;
1156 unsigned int fdi_rx_polarity_inverted:1;
1157 int lvds_ssc_freq;
1158 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1159
1160 /* eDP */
1161 int edp_rate;
1162 int edp_lanes;
1163 int edp_preemphasis;
1164 int edp_vswing;
1165 bool edp_initialized;
1166 bool edp_support;
1167 int edp_bpp;
1168 struct edp_power_seq edp_pps;
1169
Shobhit Kumard17c5442013-08-27 15:12:25 +03001170 /* MIPI DSI */
1171 struct {
1172 u16 panel_id;
1173 } dsi;
1174
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001175 int crt_ddc_pin;
1176
1177 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001178 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001179
1180 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001181};
1182
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001183enum intel_ddb_partitioning {
1184 INTEL_DDB_PART_1_2,
1185 INTEL_DDB_PART_5_6, /* IVB+ */
1186};
1187
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001188struct intel_wm_level {
1189 bool enable;
1190 uint32_t pri_val;
1191 uint32_t spr_val;
1192 uint32_t cur_val;
1193 uint32_t fbc_val;
1194};
1195
Ville Syrjälä609cede2013-10-09 19:18:03 +03001196struct hsw_wm_values {
1197 uint32_t wm_pipe[3];
1198 uint32_t wm_lp[3];
1199 uint32_t wm_lp_spr[3];
1200 uint32_t wm_linetime[3];
1201 bool enable_fbc_wm;
1202 enum intel_ddb_partitioning partitioning;
1203};
1204
Paulo Zanonic67a4702013-08-19 13:18:09 -03001205/*
1206 * This struct tracks the state needed for the Package C8+ feature.
1207 *
1208 * Package states C8 and deeper are really deep PC states that can only be
1209 * reached when all the devices on the system allow it, so even if the graphics
1210 * device allows PC8+, it doesn't mean the system will actually get to these
1211 * states.
1212 *
1213 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1214 * is disabled and the GPU is idle. When these conditions are met, we manually
1215 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1216 * refclk to Fclk.
1217 *
1218 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1219 * the state of some registers, so when we come back from PC8+ we need to
1220 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1221 * need to take care of the registers kept by RC6.
1222 *
1223 * The interrupt disabling is part of the requirements. We can only leave the
1224 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1225 * can lock the machine.
1226 *
1227 * Ideally every piece of our code that needs PC8+ disabled would call
1228 * hsw_disable_package_c8, which would increment disable_count and prevent the
1229 * system from reaching PC8+. But we don't have a symmetric way to do this for
1230 * everything, so we have the requirements_met and gpu_idle variables. When we
1231 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1232 * increase it in the opposite case. The requirements_met variable is true when
1233 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1234 * variable is true when the GPU is idle.
1235 *
1236 * In addition to everything, we only actually enable PC8+ if disable_count
1237 * stays at zero for at least some seconds. This is implemented with the
1238 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1239 * consecutive times when all screens are disabled and some background app
1240 * queries the state of our connectors, or we have some application constantly
1241 * waking up to use the GPU. Only after the enable_work function actually
1242 * enables PC8+ the "enable" variable will become true, which means that it can
1243 * be false even if disable_count is 0.
1244 *
1245 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1246 * goes back to false exactly before we reenable the IRQs. We use this variable
1247 * to check if someone is trying to enable/disable IRQs while they're supposed
1248 * to be disabled. This shouldn't happen and we'll print some error messages in
1249 * case it happens, but if it actually happens we'll also update the variables
1250 * inside struct regsave so when we restore the IRQs they will contain the
1251 * latest expected values.
1252 *
1253 * For more, read "Display Sequences for Package C8" on our documentation.
1254 */
1255struct i915_package_c8 {
1256 bool requirements_met;
1257 bool gpu_idle;
1258 bool irqs_disabled;
1259 /* Only true after the delayed work task actually enables it. */
1260 bool enabled;
1261 int disable_count;
1262 struct mutex lock;
1263 struct delayed_work enable_work;
1264
1265 struct {
1266 uint32_t deimr;
1267 uint32_t sdeimr;
1268 uint32_t gtimr;
1269 uint32_t gtier;
1270 uint32_t gen6_pmimr;
1271 } regsave;
1272};
1273
Daniel Vetter926321d2013-10-16 13:30:34 +02001274enum intel_pipe_crc_source {
1275 INTEL_PIPE_CRC_SOURCE_NONE,
1276 INTEL_PIPE_CRC_SOURCE_PLANE1,
1277 INTEL_PIPE_CRC_SOURCE_PLANE2,
1278 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001279 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001280 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1281 INTEL_PIPE_CRC_SOURCE_TV,
1282 INTEL_PIPE_CRC_SOURCE_DP_B,
1283 INTEL_PIPE_CRC_SOURCE_DP_C,
1284 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001285 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001286 INTEL_PIPE_CRC_SOURCE_MAX,
1287};
1288
Shuang He8bf1e9f2013-10-15 18:55:27 +01001289struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001290 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001291 uint32_t crc[5];
1292};
1293
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001294#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001295struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001296 spinlock_t lock;
1297 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001298 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001299 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001300 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001301 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001302};
1303
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001304typedef struct drm_i915_private {
1305 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001306 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001307
1308 const struct intel_device_info *info;
1309
1310 int relative_constants_mode;
1311
1312 void __iomem *regs;
1313
Chris Wilson907b28c2013-07-19 20:36:52 +01001314 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001315
1316 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1317
Daniel Vetter28c70f12012-12-01 13:53:45 +01001318
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001319 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1320 * controller on different i2c buses. */
1321 struct mutex gmbus_mutex;
1322
1323 /**
1324 * Base address of the gmbus and gpio block.
1325 */
1326 uint32_t gpio_mmio_base;
1327
Daniel Vetter28c70f12012-12-01 13:53:45 +01001328 wait_queue_head_t gmbus_wait_queue;
1329
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001330 struct pci_dev *bridge_dev;
1331 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001332 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001333
1334 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001335 struct resource mch_res;
1336
1337 atomic_t irq_received;
1338
1339 /* protects the irq masks */
1340 spinlock_t irq_lock;
1341
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001342 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1343 struct pm_qos_request pm_qos;
1344
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001345 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001346 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001347
1348 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001349 union {
1350 u32 irq_mask;
1351 u32 de_irq_mask[I915_MAX_PIPES];
1352 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001353 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001354 u32 pm_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001355
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001356 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001357 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001358 struct {
1359 unsigned long hpd_last_jiffies;
1360 int hpd_cnt;
1361 enum {
1362 HPD_ENABLED = 0,
1363 HPD_DISABLED = 1,
1364 HPD_MARK_DISABLED = 2
1365 } hpd_mark;
1366 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001367 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001368 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001369
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001370 int num_plane;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001371
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001372 struct i915_fbc fbc;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001373 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001374 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001375
1376 /* overlay */
1377 struct intel_overlay *overlay;
Ville Syrjälä2c6602d2013-02-08 23:13:35 +02001378 unsigned int sprite_scaling_enabled;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001379
Jani Nikula58c68772013-11-08 16:48:54 +02001380 /* backlight registers and fields in struct intel_panel */
1381 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001382
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001383 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001384 bool no_aux_handshake;
1385
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001386 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1387 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1388 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1389
1390 unsigned int fsb_freq, mem_freq, is_ddr3;
1391
Daniel Vetter645416f2013-09-02 16:22:25 +02001392 /**
1393 * wq - Driver workqueue for GEM.
1394 *
1395 * NOTE: Work items scheduled here are not allowed to grab any modeset
1396 * locks, for otherwise the flushing done in the pageflip code will
1397 * result in deadlocks.
1398 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001399 struct workqueue_struct *wq;
1400
1401 /* Display functions */
1402 struct drm_i915_display_funcs display;
1403
1404 /* PCH chipset type */
1405 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001406 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001407
1408 unsigned long quirks;
1409
Zhang Ruib8efb172013-02-05 15:41:53 +08001410 enum modeset_restore modeset_restore;
1411 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001412
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001413 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001414 struct i915_gtt gtt; /* VMA representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001415
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001416 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001417
Daniel Vetter87813422012-05-02 11:49:32 +02001418 /* Kernel Modesetting */
1419
yakui_zhao9b9d1722009-05-31 17:17:17 +08001420 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001421
Jesse Barnes27f82272011-09-02 12:54:37 -07001422 struct drm_crtc *plane_to_crtc_mapping[3];
1423 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001424 wait_queue_head_t pending_flip_queue;
1425
Daniel Vetterc4597872013-10-21 21:04:07 +02001426#ifdef CONFIG_DEBUG_FS
1427 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1428#endif
1429
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001430 int num_shared_dpll;
1431 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001432 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001433
Jesse Barnes652c3932009-08-17 13:31:43 -07001434 /* Reclocking support */
1435 bool render_reclock_avail;
1436 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001437 /* indicates the reduced downclock for LVDS*/
1438 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001439 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001440
Zhenyu Wangc48044112009-12-17 14:48:43 +08001441 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001442
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001443 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001444
Ben Widawsky59124502013-07-04 11:02:05 -07001445 /* Cannot be determined by PCIID. You must always read a register. */
1446 size_t ellc_size;
1447
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001448 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001449 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001450
Daniel Vetter20e4d402012-08-08 23:35:39 +02001451 /* ilk-only ips/rps state. Everything in here is protected by the global
1452 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001453 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001454
Imre Deak83c00f552013-10-25 17:36:47 +03001455 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001456
Rodrigo Vivia031d702013-10-03 16:15:06 -03001457 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001458
Daniel Vetter99584db2012-11-14 17:14:04 +01001459 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001460
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001461 struct drm_i915_gem_object *vlv_pctx;
1462
Daniel Vetter4520f532013-10-09 09:18:51 +02001463#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001464 /* list of fbdev register on this device */
1465 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001466#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001467
Jesse Barnes073f34d2012-11-02 11:13:59 -07001468 /*
1469 * The console may be contended at resume, but we don't
1470 * want it to block on it.
1471 */
1472 struct work_struct console_resume_work;
1473
Chris Wilsone953fd72011-02-21 22:23:52 +00001474 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001475 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001476
Ben Widawsky254f9652012-06-04 14:42:42 -07001477 bool hw_contexts_disabled;
1478 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001479 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001480
Damien Lespiau3e683202012-12-11 18:48:29 +00001481 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001482
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001483 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001484
Ville Syrjälä53615a52013-08-01 16:18:50 +03001485 struct {
1486 /*
1487 * Raw watermark latency values:
1488 * in 0.1us units for WM0,
1489 * in 0.5us units for WM1+.
1490 */
1491 /* primary */
1492 uint16_t pri_latency[5];
1493 /* sprite */
1494 uint16_t spr_latency[5];
1495 /* cursor */
1496 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001497
1498 /* current hardware state */
1499 struct hsw_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001500 } wm;
1501
Paulo Zanonic67a4702013-08-19 13:18:09 -03001502 struct i915_package_c8 pc8;
1503
Daniel Vetter231f42a2012-11-02 19:55:05 +01001504 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1505 * here! */
1506 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001507 /* Old ums support infrastructure, same warning applies. */
1508 struct i915_ums_state ums;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509} drm_i915_private_t;
1510
Chris Wilson2c1792a2013-08-01 18:39:55 +01001511static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1512{
1513 return dev->dev_private;
1514}
1515
Chris Wilsonb4519512012-05-11 14:29:30 +01001516/* Iterate over initialised rings */
1517#define for_each_ring(ring__, dev_priv__, i__) \
1518 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1519 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1520
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001521enum hdmi_force_audio {
1522 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1523 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1524 HDMI_AUDIO_AUTO, /* trust EDID */
1525 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1526};
1527
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001528#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001529
Chris Wilson37e680a2012-06-07 15:38:42 +01001530struct drm_i915_gem_object_ops {
1531 /* Interface between the GEM object and its backing storage.
1532 * get_pages() is called once prior to the use of the associated set
1533 * of pages before to binding them into the GTT, and put_pages() is
1534 * called after we no longer need them. As we expect there to be
1535 * associated cost with migrating pages between the backing storage
1536 * and making them available for the GPU (e.g. clflush), we may hold
1537 * onto the pages after they are no longer referenced by the GPU
1538 * in case they may be used again shortly (for example migrating the
1539 * pages to a different memory domain within the GTT). put_pages()
1540 * will therefore most likely be called when the object itself is
1541 * being released or under memory pressure (where we attempt to
1542 * reap pages for the shrinker).
1543 */
1544 int (*get_pages)(struct drm_i915_gem_object *);
1545 void (*put_pages)(struct drm_i915_gem_object *);
1546};
1547
Eric Anholt673a3942008-07-30 12:06:12 -07001548struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001549 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001550
Chris Wilson37e680a2012-06-07 15:38:42 +01001551 const struct drm_i915_gem_object_ops *ops;
1552
Ben Widawsky2f633152013-07-17 12:19:03 -07001553 /** List of VMAs backed by this object */
1554 struct list_head vma_list;
1555
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001556 /** Stolen memory for this object, instead of being backed by shmem. */
1557 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001558 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001559
Chris Wilson69dc4982010-10-19 10:36:51 +01001560 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001561 /** Used in execbuf to temporarily hold a ref */
1562 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001563
1564 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001565 * This is set if the object is on the active lists (has pending
1566 * rendering and so a non-zero seqno), and is not set if it i s on
1567 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001568 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001569 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001570
1571 /**
1572 * This is set if the object has been written to since last bound
1573 * to the GTT
1574 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001575 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001576
1577 /**
1578 * Fence register bits (if any) for this object. Will be set
1579 * as needed when mapped into the GTT.
1580 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001581 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001582 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001583
1584 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001585 * Advice: are the backing pages purgeable?
1586 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001587 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001588
1589 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001590 * Current tiling mode for the object.
1591 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001592 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001593 /**
1594 * Whether the tiling parameters for the currently associated fence
1595 * register have changed. Note that for the purposes of tracking
1596 * tiling changes we also treat the unfenced register, the register
1597 * slot that the object occupies whilst it executes a fenced
1598 * command (such as BLT on gen2/3), as a "fence".
1599 */
1600 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001601
1602 /** How many users have pinned this object in GTT space. The following
1603 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1604 * (via user_pin_count), execbuffer (objects are not allowed multiple
1605 * times for the same batchbuffer), and the framebuffer code. When
1606 * switching/pageflipping, the framebuffer code has at most two buffers
1607 * pinned per crtc.
1608 *
1609 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1610 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001611 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001612#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001613
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001614 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001615 * Is the object at the current location in the gtt mappable and
1616 * fenceable? Used to avoid costly recalculations.
1617 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001618 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001619
1620 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001621 * Whether the current gtt mapping needs to be mappable (and isn't just
1622 * mappable by accident). Track pin and fault separate for a more
1623 * accurate mappable working set.
1624 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001625 unsigned int fault_mappable:1;
1626 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001627 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001628
Chris Wilsoncaea7472010-11-12 13:53:37 +00001629 /*
1630 * Is the GPU currently using a fence to access this buffer,
1631 */
1632 unsigned int pending_fenced_gpu_access:1;
1633 unsigned int fenced_gpu_access:1;
1634
Chris Wilson651d7942013-08-08 14:41:10 +01001635 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001636
Daniel Vetter7bddb012012-02-09 17:15:47 +01001637 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001638 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001639 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001640
Chris Wilson9da3da62012-06-01 15:20:22 +01001641 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001642 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001643
Daniel Vetter1286ff72012-05-10 15:25:09 +02001644 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001645 void *dma_buf_vmapping;
1646 int vmapping_count;
1647
Chris Wilsoncaea7472010-11-12 13:53:37 +00001648 struct intel_ring_buffer *ring;
1649
Chris Wilson1c293ea2012-04-17 15:31:27 +01001650 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001651 uint32_t last_read_seqno;
1652 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001653 /** Breadcrumb of last fenced GPU access to the buffer. */
1654 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001655
Daniel Vetter778c3542010-05-13 11:49:44 +02001656 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001657 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001658
Daniel Vetter80075d42013-10-09 21:23:52 +02001659 /** References from framebuffers, locks out tiling changes. */
1660 unsigned long framebuffer_references;
1661
Eric Anholt280b7132009-03-12 16:56:27 -07001662 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001663 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001664
Jesse Barnes79e53942008-11-07 14:24:08 -08001665 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001666 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001667 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001668
1669 /** for phy allocated objects */
1670 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001671};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001672#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001673
Daniel Vetter62b8b212010-04-09 19:05:08 +00001674#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001675
Eric Anholt673a3942008-07-30 12:06:12 -07001676/**
1677 * Request queue structure.
1678 *
1679 * The request queue allows us to note sequence numbers that have been emitted
1680 * and may be associated with active buffers to be retired.
1681 *
1682 * By keeping this list, we can avoid having to do questionable
1683 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1684 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1685 */
1686struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001687 /** On Which ring this request was generated */
1688 struct intel_ring_buffer *ring;
1689
Eric Anholt673a3942008-07-30 12:06:12 -07001690 /** GEM sequence number associated with this request. */
1691 uint32_t seqno;
1692
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001693 /** Position in the ringbuffer of the start of the request */
1694 u32 head;
1695
1696 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001697 u32 tail;
1698
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001699 /** Context related to this request */
1700 struct i915_hw_context *ctx;
1701
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001702 /** Batch buffer related to this request if any */
1703 struct drm_i915_gem_object *batch_obj;
1704
Eric Anholt673a3942008-07-30 12:06:12 -07001705 /** Time at which this request was emitted, in jiffies. */
1706 unsigned long emitted_jiffies;
1707
Eric Anholtb9624422009-06-03 07:27:35 +00001708 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001709 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001710
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001711 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001712 /** file_priv list entry for this request */
1713 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001714};
1715
1716struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001717 struct drm_i915_private *dev_priv;
1718
Eric Anholt673a3942008-07-30 12:06:12 -07001719 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001720 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001721 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001722 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001723 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001724 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001725
1726 struct i915_ctx_hang_stats hang_stats;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001727 atomic_t rps_wait_boost;
Eric Anholt673a3942008-07-30 12:06:12 -07001728};
1729
Chris Wilson2c1792a2013-08-01 18:39:55 +01001730#define INTEL_INFO(dev) (to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001731
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001732#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1733#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001734#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001735#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001736#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001737#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1738#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001739#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1740#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1741#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001742#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001743#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001744#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1745#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001746#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1747#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001748#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001749#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001750#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1751 (dev)->pdev->device == 0x0152 || \
1752 (dev)->pdev->device == 0x015a)
1753#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1754 (dev)->pdev->device == 0x0106 || \
1755 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001756#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001757#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Paulo Zanoni4e8058a2013-11-02 21:07:31 -07001758#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001759#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001760#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001761 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Paulo Zanonid567b072012-11-20 13:27:43 -02001762#define IS_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001763 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03001764#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001765 ((dev)->pdev->device & 0x00F0) == 0x0020)
Ben Widawskyb833d682013-08-23 16:00:07 -07001766#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001767
Jesse Barnes85436692011-04-06 12:11:14 -07001768/*
1769 * The genX designation typically refers to the render engine, so render
1770 * capability related checks should use IS_GEN, while display and other checks
1771 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1772 * chips, etc.).
1773 */
Zou Nan haicae58522010-11-09 17:17:32 +08001774#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1775#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1776#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1777#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1778#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001779#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07001780#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001781
Ben Widawsky73ae4782013-10-15 10:02:57 -07001782#define RENDER_RING (1<<RCS)
1783#define BSD_RING (1<<VCS)
1784#define BLT_RING (1<<BCS)
1785#define VEBOX_RING (1<<VECS)
1786#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1787#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1788#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001789#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Chris Wilson651d7942013-08-08 14:41:10 +01001790#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08001791#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1792
Ben Widawsky254f9652012-06-04 14:42:42 -07001793#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001794#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001795
Chris Wilson05394f32010-11-08 19:18:58 +00001796#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001797#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1798
Daniel Vetterb45305f2012-12-17 16:21:27 +01001799/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1800#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1801
Zou Nan haicae58522010-11-09 17:17:32 +08001802/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1803 * rows, which changed the alignment requirements and fence programming.
1804 */
1805#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1806 IS_I915GM(dev)))
1807#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1808#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1809#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001810#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1811#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08001812
1813#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1814#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1815#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001816
Ben Widawsky2a114cc2013-11-02 21:07:47 -07001817#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01001818
Damien Lespiaudd93be52013-04-22 18:40:39 +01001819#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Paulo Zanoni6745a2c2013-11-02 21:07:34 -07001820#define HAS_POWER_WELL(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Damien Lespiau30568c42013-04-22 18:40:41 +01001821#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08001822#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001823
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001824#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1825#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1826#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1827#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1828#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1829#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1830
Chris Wilson2c1792a2013-08-01 18:39:55 +01001831#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001832#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001833#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1834#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001835#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001836#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001837
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001838/* DPF == dynamic parity feature */
1839#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1840#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001841
Ben Widawskyc8735b02012-09-07 19:43:39 -07001842#define GT_FREQUENCY_MULTIPLIER 50
1843
Chris Wilson05394f32010-11-08 19:18:58 +00001844#include "i915_trace.h"
1845
Rob Clarkbaa70942013-08-02 13:27:49 -04001846extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001847extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001848extern unsigned int i915_fbpercrtc __always_unused;
1849extern int i915_panel_ignore_lid __read_mostly;
1850extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001851extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001852extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001853extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001854extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001855extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001856extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001857extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001858extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001859extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001860extern int i915_enable_psr __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001861extern unsigned int i915_preliminary_hw_support __read_mostly;
Paulo Zanoni2124b722013-03-22 14:07:23 -03001862extern int i915_disable_power_well __read_mostly;
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03001863extern int i915_enable_ips __read_mostly;
Jesse Barnes2385bdf2013-06-26 01:38:15 +03001864extern bool i915_fastboot __read_mostly;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001865extern int i915_enable_pc8 __read_mostly;
Paulo Zanoni90058742013-08-19 13:18:11 -03001866extern int i915_pc8_timeout __read_mostly;
Xiong Zhang0b74b502013-07-19 13:51:24 +08001867extern bool i915_prefault_disable __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001868
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001869extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1870extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001871extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1872extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1873
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001875void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001876extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001877extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001878extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001879extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001880extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001881extern void i915_driver_preclose(struct drm_device *dev,
1882 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001883extern void i915_driver_postclose(struct drm_device *dev,
1884 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001885extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001886#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001887extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1888 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001889#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001890extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001891 struct drm_clip_rect *box,
1892 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001893extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001894extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001895extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1896extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1897extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1898extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1899
Jesse Barnes073f34d2012-11-02 11:13:59 -07001900extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001901
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001903void i915_queue_hangcheck(struct drm_device *dev);
Chris Wilson527f9e92010-11-11 01:16:58 +00001904void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001906extern void intel_irq_init(struct drm_device *dev);
Ben Widawskye1b4d302013-07-30 16:27:57 -07001907extern void intel_pm_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001908extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001909extern void intel_pm_init(struct drm_device *dev);
1910
1911extern void intel_uncore_sanitize(struct drm_device *dev);
1912extern void intel_uncore_early_sanitize(struct drm_device *dev);
1913extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001914extern void intel_uncore_clear_errors(struct drm_device *dev);
1915extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01001916extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001917
Keith Packard7c463582008-11-04 02:03:27 -08001918void
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02001919i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
Keith Packard7c463582008-11-04 02:03:27 -08001920
1921void
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02001922i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
Keith Packard7c463582008-11-04 02:03:27 -08001923
Eric Anholt673a3942008-07-30 12:06:12 -07001924/* i915_gem.c */
1925int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1926 struct drm_file *file_priv);
1927int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1928 struct drm_file *file_priv);
1929int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1930 struct drm_file *file_priv);
1931int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1932 struct drm_file *file_priv);
1933int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1934 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001935int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1936 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001937int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1938 struct drm_file *file_priv);
1939int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1940 struct drm_file *file_priv);
1941int i915_gem_execbuffer(struct drm_device *dev, void *data,
1942 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001943int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1944 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001945int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1946 struct drm_file *file_priv);
1947int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1948 struct drm_file *file_priv);
1949int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1950 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001951int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1952 struct drm_file *file);
1953int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1954 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001955int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1956 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001957int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1958 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001959int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1960 struct drm_file *file_priv);
1961int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1962 struct drm_file *file_priv);
1963int i915_gem_set_tiling(struct drm_device *dev, void *data,
1964 struct drm_file *file_priv);
1965int i915_gem_get_tiling(struct drm_device *dev, void *data,
1966 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001967int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1968 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001969int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1970 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001971void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001972void *i915_gem_object_alloc(struct drm_device *dev);
1973void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001974void i915_gem_object_init(struct drm_i915_gem_object *obj,
1975 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001976struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1977 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001978void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07001979void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001980
Chris Wilson20217462010-11-23 15:26:33 +00001981int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07001982 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00001983 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001984 bool map_and_fenceable,
1985 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001986void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001987int __must_check i915_vma_unbind(struct i915_vma *vma);
1988int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00001989int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001990void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001991void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001992
Chris Wilson37e680a2012-06-07 15:38:42 +01001993int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001994static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1995{
Imre Deak67d5a502013-02-18 19:28:02 +02001996 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01001997
Imre Deak67d5a502013-02-18 19:28:02 +02001998 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02001999 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002000
2001 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002002}
Chris Wilsona5570172012-09-04 21:02:54 +01002003static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2004{
2005 BUG_ON(obj->pages == NULL);
2006 obj->pages_pin_count++;
2007}
2008static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2009{
2010 BUG_ON(obj->pages_pin_count == 0);
2011 obj->pages_pin_count--;
2012}
2013
Chris Wilson54cf91d2010-11-25 18:00:26 +00002014int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002015int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2016 struct intel_ring_buffer *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002017void i915_vma_move_to_active(struct i915_vma *vma,
2018 struct intel_ring_buffer *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002019int i915_gem_dumb_create(struct drm_file *file_priv,
2020 struct drm_device *dev,
2021 struct drm_mode_create_dumb *args);
2022int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2023 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002024/**
2025 * Returns true if seq1 is later than seq2.
2026 */
2027static inline bool
2028i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2029{
2030 return (int32_t)(seq1 - seq2) >= 0;
2031}
2032
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002033int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2034int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002035int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002036int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002037
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002038static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01002039i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2040{
2041 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2042 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2043 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002044 return true;
2045 } else
2046 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002047}
2048
2049static inline void
2050i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2051{
2052 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2053 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonb8c3af72013-06-12 11:29:47 +01002054 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002055 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2056 }
2057}
2058
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002059bool i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002060void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002061int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002062 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002063static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2064{
2065 return unlikely(atomic_read(&error->reset_counter)
2066 & I915_RESET_IN_PROGRESS_FLAG);
2067}
2068
2069static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2070{
2071 return atomic_read(&error->reset_counter) == I915_WEDGED;
2072}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002073
Chris Wilson069efc12010-09-30 16:53:18 +01002074void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002075bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002076int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002077int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002078int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyc3787e22013-09-17 21:12:44 -07002079int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002080void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002081void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002082int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002083int __must_check i915_gem_suspend(struct drm_device *dev);
Mika Kuoppala0025c072013-06-12 12:35:30 +03002084int __i915_add_request(struct intel_ring_buffer *ring,
2085 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002086 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002087 u32 *seqno);
2088#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002089 __i915_add_request(ring, NULL, NULL, seqno)
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002090int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2091 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002092int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002093int __must_check
2094i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2095 bool write);
2096int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002097i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2098int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002099i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2100 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00002101 struct intel_ring_buffer *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002102void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002103int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002104 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002105 int id,
2106 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002107void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002108 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002109void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002110int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002111void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002112
Chris Wilson467cffb2011-03-07 10:42:03 +00002113uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002114i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2115uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002116i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2117 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002118
Chris Wilsone4ffd172011-04-04 09:44:39 +01002119int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2120 enum i915_cache_level cache_level);
2121
Daniel Vetter1286ff72012-05-10 15:25:09 +02002122struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2123 struct dma_buf *dma_buf);
2124
2125struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2126 struct drm_gem_object *gem_obj, int flags);
2127
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002128void i915_gem_restore_fences(struct drm_device *dev);
2129
Ben Widawskya70a3142013-07-31 16:59:56 -07002130unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2131 struct i915_address_space *vm);
2132bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2133bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2134 struct i915_address_space *vm);
2135unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2136 struct i915_address_space *vm);
2137struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2138 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002139struct i915_vma *
2140i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2141 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002142
2143struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2144
Ben Widawskya70a3142013-07-31 16:59:56 -07002145/* Some GGTT VM helpers */
2146#define obj_to_ggtt(obj) \
2147 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2148static inline bool i915_is_ggtt(struct i915_address_space *vm)
2149{
2150 struct i915_address_space *ggtt =
2151 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2152 return vm == ggtt;
2153}
2154
2155static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2156{
2157 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2158}
2159
2160static inline unsigned long
2161i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2162{
2163 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2164}
2165
2166static inline unsigned long
2167i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2168{
2169 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2170}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002171
2172static inline int __must_check
2173i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2174 uint32_t alignment,
2175 bool map_and_fenceable,
2176 bool nonblocking)
2177{
2178 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2179 map_and_fenceable, nonblocking);
2180}
Ben Widawskya70a3142013-07-31 16:59:56 -07002181
Ben Widawsky254f9652012-06-04 14:42:42 -07002182/* i915_gem_context.c */
2183void i915_gem_context_init(struct drm_device *dev);
2184void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002185void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07002186int i915_switch_context(struct intel_ring_buffer *ring,
2187 struct drm_file *file, int to_id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002188void i915_gem_context_free(struct kref *ctx_ref);
2189static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2190{
2191 kref_get(&ctx->ref);
2192}
2193
2194static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2195{
2196 kref_put(&ctx->ref, i915_gem_context_free);
2197}
2198
Mika Kuoppalac0bb6172013-06-12 12:35:29 +03002199struct i915_ctx_hang_stats * __must_check
Chris Wilson11fa3382013-07-03 17:22:06 +03002200i915_gem_context_get_hang_stats(struct drm_device *dev,
Mika Kuoppalac0bb6172013-06-12 12:35:29 +03002201 struct drm_file *file,
2202 u32 id);
Ben Widawsky84624812012-06-04 14:42:54 -07002203int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2204 struct drm_file *file);
2205int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2206 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002207
Daniel Vetter76aaf222010-11-05 22:23:30 +01002208/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002209void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002210void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2211 struct drm_i915_gem_object *obj,
2212 enum i915_cache_level cache_level);
2213void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2214 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002215
Ben Widawsky828c7902013-10-16 09:21:30 -07002216void i915_check_and_clear_faults(struct drm_device *dev);
2217void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
Daniel Vetter76aaf222010-11-05 22:23:30 +01002218void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01002219int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2220void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01002221 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00002222void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01002223void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Ben Widawskyd7e50082012-12-18 10:31:25 -08002224void i915_gem_init_global_gtt(struct drm_device *dev);
2225void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2226 unsigned long mappable_end, unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002227int i915_gem_gtt_init(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08002228static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002229{
2230 if (INTEL_INFO(dev)->gen < 6)
2231 intel_gtt_chipset_flush();
2232}
2233
Daniel Vetter76aaf222010-11-05 22:23:30 +01002234
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002235/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002236int __must_check i915_gem_evict_something(struct drm_device *dev,
2237 struct i915_address_space *vm,
2238 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002239 unsigned alignment,
2240 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002241 bool mappable,
2242 bool nonblock);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002243int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002244int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002245
Chris Wilson9797fbf2012-04-24 15:47:39 +01002246/* i915_gem_stolen.c */
2247int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00002248int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2249void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002250void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002251struct drm_i915_gem_object *
2252i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002253struct drm_i915_gem_object *
2254i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2255 u32 stolen_offset,
2256 u32 gtt_offset,
2257 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002258void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002259
Eric Anholt673a3942008-07-30 12:06:12 -07002260/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002261static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002262{
2263 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2264
2265 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2266 obj->tiling_mode != I915_TILING_NONE;
2267}
2268
Eric Anholt673a3942008-07-30 12:06:12 -07002269void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00002270void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2271void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002272
2273/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002274#if WATCH_LISTS
2275int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002276#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002277#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002278#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279
Ben Gamari20172632009-02-17 20:08:50 -05002280/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002281int i915_debugfs_init(struct drm_minor *minor);
2282void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002283#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002284void intel_display_crc_init(struct drm_device *dev);
2285#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002286static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002287#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002288
2289/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002290__printf(2, 3)
2291void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002292int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2293 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002294int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2295 size_t count, loff_t pos);
2296static inline void i915_error_state_buf_release(
2297 struct drm_i915_error_state_buf *eb)
2298{
2299 kfree(eb->buf);
2300}
Mika Kuoppala84734a02013-07-12 16:50:57 +03002301void i915_capture_error_state(struct drm_device *dev);
2302void i915_error_state_get(struct drm_device *dev,
2303 struct i915_error_state_file_priv *error_priv);
2304void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2305void i915_destroy_error_state(struct drm_device *dev);
2306
2307void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2308const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002309
Jesse Barnes317c35d2008-08-25 15:11:06 -07002310/* i915_suspend.c */
2311extern int i915_save_state(struct drm_device *dev);
2312extern int i915_restore_state(struct drm_device *dev);
2313
Daniel Vetterd8157a32013-01-25 17:53:20 +01002314/* i915_ums.c */
2315void i915_save_display_reg(struct drm_device *dev);
2316void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002317
Ben Widawsky0136db582012-04-10 21:17:01 -07002318/* i915_sysfs.c */
2319void i915_setup_sysfs(struct drm_device *dev_priv);
2320void i915_teardown_sysfs(struct drm_device *dev_priv);
2321
Chris Wilsonf899fc62010-07-20 15:44:45 -07002322/* intel_i2c.c */
2323extern int intel_setup_gmbus(struct drm_device *dev);
2324extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002325static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002326{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002327 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002328}
2329
2330extern struct i2c_adapter *intel_gmbus_get_adapter(
2331 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002332extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2333extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002334static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002335{
2336 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2337}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002338extern void intel_i2c_reset(struct drm_device *dev);
2339
Chris Wilson3b617962010-08-24 09:02:58 +01002340/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002341struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002342extern int intel_opregion_setup(struct drm_device *dev);
2343#ifdef CONFIG_ACPI
2344extern void intel_opregion_init(struct drm_device *dev);
2345extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002346extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002347extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2348 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002349extern int intel_opregion_notify_adapter(struct drm_device *dev,
2350 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002351#else
Chris Wilson44834a62010-08-19 16:09:23 +01002352static inline void intel_opregion_init(struct drm_device *dev) { return; }
2353static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002354static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002355static inline int
2356intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2357{
2358 return 0;
2359}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002360static inline int
2361intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2362{
2363 return 0;
2364}
Len Brown65e082c2008-10-24 17:18:10 -04002365#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002366
Jesse Barnes723bfd72010-10-07 16:01:13 -07002367/* intel_acpi.c */
2368#ifdef CONFIG_ACPI
2369extern void intel_register_dsm_handler(void);
2370extern void intel_unregister_dsm_handler(void);
2371#else
2372static inline void intel_register_dsm_handler(void) { return; }
2373static inline void intel_unregister_dsm_handler(void) { return; }
2374#endif /* CONFIG_ACPI */
2375
Jesse Barnes79e53942008-11-07 14:24:08 -08002376/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002377extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002378extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002379extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002380extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002381extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10002382extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002383extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2384 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002385extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002386extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002387extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002388extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002389extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002390extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002391extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2392extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2393extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04002394extern void intel_detect_pch(struct drm_device *dev);
2395extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002396extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002397
Ben Widawsky2911a352012-04-05 14:47:36 -07002398extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002399int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2400 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002401
Chris Wilson6ef3d422010-08-04 20:26:07 +01002402/* overlay */
2403extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002404extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2405 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002406
2407extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002408extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002409 struct drm_device *dev,
2410 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002411
Ben Widawskyb7287d82011-04-25 11:22:22 -07002412/* On SNB platform, before reading ring registers forcewake bit
2413 * must be set to prevent GT core from power down and stale values being
2414 * returned.
2415 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07002416void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2417void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002418
Ben Widawsky42c05262012-09-26 10:34:00 -07002419int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2420int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002421
2422/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002423u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2424void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2425u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002426u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2427void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2428u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2429void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2430u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2431void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2432u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2433void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002434u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2435void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002436u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2437 enum intel_sbi_destination destination);
2438void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2439 enum intel_sbi_destination destination);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002440
Jesse Barnes855ba3b2013-04-17 15:54:57 -07002441int vlv_gpu_freq(int ddr_freq, int val);
2442int vlv_freq_opcode(int ddr_freq, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002443
Ben Widawsky0b274482013-10-04 21:22:51 -07002444#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2445#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002446
Ben Widawsky0b274482013-10-04 21:22:51 -07002447#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2448#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2449#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2450#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002451
Ben Widawsky0b274482013-10-04 21:22:51 -07002452#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2453#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2454#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2455#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002456
Ben Widawsky0b274482013-10-04 21:22:51 -07002457#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2458#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002459
2460#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2461#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2462
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002463/* "Broadcast RGB" property */
2464#define INTEL_BROADCAST_RGB_AUTO 0
2465#define INTEL_BROADCAST_RGB_FULL 1
2466#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002467
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002468static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2469{
2470 if (HAS_PCH_SPLIT(dev))
2471 return CPU_VGACNTRL;
2472 else if (IS_VALLEYVIEW(dev))
2473 return VLV_VGACNTRL;
2474 else
2475 return VGACNTRL;
2476}
2477
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002478static inline void __user *to_user_ptr(u64 address)
2479{
2480 return (void __user *)(uintptr_t)address;
2481}
2482
Imre Deakdf977292013-05-21 20:03:17 +03002483static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2484{
2485 unsigned long j = msecs_to_jiffies(m);
2486
2487 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2488}
2489
2490static inline unsigned long
2491timespec_to_jiffies_timeout(const struct timespec *value)
2492{
2493 unsigned long j = timespec_to_jiffies(value);
2494
2495 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2496}
2497
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498#endif