blob: 29873ff2dd8db156b703bff10fbd27da3a1c53e8 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100320static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300321{
322 int ret;
323
324 if (!ring->fbc_dirty)
325 return 0;
326
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200327 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300328 if (ret)
329 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300330 /* WaFbcNukeOn3DBlt:ivb/hsw */
331 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
332 intel_ring_emit(ring, MSG_FBC_REND_STATE);
333 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200334 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
335 intel_ring_emit(ring, MSG_FBC_REND_STATE);
336 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300337 intel_ring_advance(ring);
338
339 ring->fbc_dirty = false;
340 return 0;
341}
342
Paulo Zanonif3987632012-08-17 18:35:43 -0300343static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100344gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 u32 invalidate_domains, u32 flush_domains)
346{
347 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100348 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300349 int ret;
350
Paulo Zanonif3987632012-08-17 18:35:43 -0300351 /*
352 * Ensure that any following seqno writes only happen when the render
353 * cache is indeed flushed.
354 *
355 * Workaround: 4th PIPE_CONTROL command (except the ones with only
356 * read-cache invalidate bits set) must have the CS_STALL bit set. We
357 * don't try to be clever and just set it unconditionally.
358 */
359 flags |= PIPE_CONTROL_CS_STALL;
360
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300361 /* Just flush everything. Experiments have shown that reducing the
362 * number of bits based on the write domains has little performance
363 * impact.
364 */
365 if (flush_domains) {
366 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
367 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300368 }
369 if (invalidate_domains) {
370 flags |= PIPE_CONTROL_TLB_INVALIDATE;
371 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
372 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
373 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
374 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
375 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000376 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300377 /*
378 * TLB invalidate requires a post-sync write.
379 */
380 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200381 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300382
Chris Wilsonadd284a2014-12-16 08:44:32 +0000383 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
384
Paulo Zanonif3987632012-08-17 18:35:43 -0300385 /* Workaround: we must issue a pipe_control with CS-stall bit
386 * set before a pipe_control command that has the state cache
387 * invalidate bit set. */
388 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300389 }
390
391 ret = intel_ring_begin(ring, 4);
392 if (ret)
393 return ret;
394
395 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
396 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200397 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300398 intel_ring_emit(ring, 0);
399 intel_ring_advance(ring);
400
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200401 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300402 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
403
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300404 return 0;
405}
406
Ben Widawskya5f3d682013-11-02 21:07:27 -0700407static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300408gen8_emit_pipe_control(struct intel_engine_cs *ring,
409 u32 flags, u32 scratch_addr)
410{
411 int ret;
412
413 ret = intel_ring_begin(ring, 6);
414 if (ret)
415 return ret;
416
417 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
418 intel_ring_emit(ring, flags);
419 intel_ring_emit(ring, scratch_addr);
420 intel_ring_emit(ring, 0);
421 intel_ring_emit(ring, 0);
422 intel_ring_emit(ring, 0);
423 intel_ring_advance(ring);
424
425 return 0;
426}
427
428static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100429gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700430 u32 invalidate_domains, u32 flush_domains)
431{
432 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100433 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800434 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700435
436 flags |= PIPE_CONTROL_CS_STALL;
437
438 if (flush_domains) {
439 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
440 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
441 }
442 if (invalidate_domains) {
443 flags |= PIPE_CONTROL_TLB_INVALIDATE;
444 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
445 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
446 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
447 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
448 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
449 flags |= PIPE_CONTROL_QW_WRITE;
450 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800451
452 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
453 ret = gen8_emit_pipe_control(ring,
454 PIPE_CONTROL_CS_STALL |
455 PIPE_CONTROL_STALL_AT_SCOREBOARD,
456 0);
457 if (ret)
458 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700459 }
460
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700461 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
462 if (ret)
463 return ret;
464
465 if (!invalidate_domains && flush_domains)
466 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
467
468 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700469}
470
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100471static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100472 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800473{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300474 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100475 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800476}
477
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100478u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800479{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300480 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000481 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800482
Chris Wilson50877442014-03-21 12:41:53 +0000483 if (INTEL_INFO(ring->dev)->gen >= 8)
484 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
485 RING_ACTHD_UDW(ring->mmio_base));
486 else if (INTEL_INFO(ring->dev)->gen >= 4)
487 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
488 else
489 acthd = I915_READ(ACTHD);
490
491 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800492}
493
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100494static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200495{
496 struct drm_i915_private *dev_priv = ring->dev->dev_private;
497 u32 addr;
498
499 addr = dev_priv->status_page_dmah->busaddr;
500 if (INTEL_INFO(ring->dev)->gen >= 4)
501 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
502 I915_WRITE(HWS_PGA, addr);
503}
504
Damien Lespiauaf75f262015-02-10 19:32:17 +0000505static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
506{
507 struct drm_device *dev = ring->dev;
508 struct drm_i915_private *dev_priv = ring->dev->dev_private;
509 u32 mmio = 0;
510
511 /* The ring status page addresses are no longer next to the rest of
512 * the ring registers as of gen7.
513 */
514 if (IS_GEN7(dev)) {
515 switch (ring->id) {
516 case RCS:
517 mmio = RENDER_HWS_PGA_GEN7;
518 break;
519 case BCS:
520 mmio = BLT_HWS_PGA_GEN7;
521 break;
522 /*
523 * VCS2 actually doesn't exist on Gen7. Only shut up
524 * gcc switch check warning
525 */
526 case VCS2:
527 case VCS:
528 mmio = BSD_HWS_PGA_GEN7;
529 break;
530 case VECS:
531 mmio = VEBOX_HWS_PGA_GEN7;
532 break;
533 }
534 } else if (IS_GEN6(ring->dev)) {
535 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
536 } else {
537 /* XXX: gen8 returns to sanity */
538 mmio = RING_HWS_PGA(ring->mmio_base);
539 }
540
541 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
542 POSTING_READ(mmio);
543
544 /*
545 * Flush the TLB for this page
546 *
547 * FIXME: These two bits have disappeared on gen8, so a question
548 * arises: do we still need this and if so how should we go about
549 * invalidating the TLB?
550 */
551 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
552 u32 reg = RING_INSTPM(ring->mmio_base);
553
554 /* ring should be idle before issuing a sync flush*/
555 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
556
557 I915_WRITE(reg,
558 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
559 INSTPM_SYNC_FLUSH));
560 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
561 1000))
562 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
563 ring->name);
564 }
565}
566
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100567static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100568{
569 struct drm_i915_private *dev_priv = to_i915(ring->dev);
570
571 if (!IS_GEN2(ring->dev)) {
572 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200573 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
574 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100575 /* Sometimes we observe that the idle flag is not
576 * set even though the ring is empty. So double
577 * check before giving up.
578 */
579 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
580 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100581 }
582 }
583
584 I915_WRITE_CTL(ring, 0);
585 I915_WRITE_HEAD(ring, 0);
586 ring->write_tail(ring, 0);
587
588 if (!IS_GEN2(ring->dev)) {
589 (void)I915_READ_CTL(ring);
590 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
591 }
592
593 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
594}
595
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100596static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800597{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200598 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300599 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100600 struct intel_ringbuffer *ringbuf = ring->buffer;
601 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200602 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800603
Mika Kuoppala59bad942015-01-16 11:34:40 +0200604 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200605
Chris Wilson9991ae72014-04-02 16:36:07 +0100606 if (!stop_ring(ring)) {
607 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000608 DRM_DEBUG_KMS("%s head not reset to zero "
609 "ctl %08x head %08x tail %08x start %08x\n",
610 ring->name,
611 I915_READ_CTL(ring),
612 I915_READ_HEAD(ring),
613 I915_READ_TAIL(ring),
614 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615
Chris Wilson9991ae72014-04-02 16:36:07 +0100616 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000617 DRM_ERROR("failed to set %s head to zero "
618 "ctl %08x head %08x tail %08x start %08x\n",
619 ring->name,
620 I915_READ_CTL(ring),
621 I915_READ_HEAD(ring),
622 I915_READ_TAIL(ring),
623 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100624 ret = -EIO;
625 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000626 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700627 }
628
Chris Wilson9991ae72014-04-02 16:36:07 +0100629 if (I915_NEED_GFX_HWS(dev))
630 intel_ring_setup_status_page(ring);
631 else
632 ring_setup_phys_status_page(ring);
633
Jiri Kosinaece4a172014-08-07 16:29:53 +0200634 /* Enforce ordering by reading HEAD register back */
635 I915_READ_HEAD(ring);
636
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200637 /* Initialize the ring. This must happen _after_ we've cleared the ring
638 * registers with the above sequence (the readback of the HEAD registers
639 * also enforces ordering), otherwise the hw might lose the new ring
640 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700641 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100642
643 /* WaClearRingBufHeadRegAtInit:ctg,elk */
644 if (I915_READ_HEAD(ring))
645 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
646 ring->name, I915_READ_HEAD(ring));
647 I915_WRITE_HEAD(ring, 0);
648 (void)I915_READ_HEAD(ring);
649
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200650 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100651 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000652 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800653
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800654 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400655 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700656 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400657 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000658 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100659 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
660 ring->name,
661 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
662 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
663 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200664 ret = -EIO;
665 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800666 }
667
Dave Gordonebd0fd42014-11-27 11:22:49 +0000668 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100669 ringbuf->head = I915_READ_HEAD(ring);
670 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000671 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000672
Chris Wilson50f018d2013-06-10 11:20:19 +0100673 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
674
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200675out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200676 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200677
678 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700679}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800680
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100681void
682intel_fini_pipe_control(struct intel_engine_cs *ring)
683{
684 struct drm_device *dev = ring->dev;
685
686 if (ring->scratch.obj == NULL)
687 return;
688
689 if (INTEL_INFO(dev)->gen >= 5) {
690 kunmap(sg_page(ring->scratch.obj->pages->sgl));
691 i915_gem_object_ggtt_unpin(ring->scratch.obj);
692 }
693
694 drm_gem_object_unreference(&ring->scratch.obj->base);
695 ring->scratch.obj = NULL;
696}
697
698int
699intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000701 int ret;
702
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100703 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000704
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100705 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
706 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000707 DRM_ERROR("Failed to allocate seqno page\n");
708 ret = -ENOMEM;
709 goto err;
710 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100711
Daniel Vettera9cc7262014-02-14 14:01:13 +0100712 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
713 if (ret)
714 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000715
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100716 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000717 if (ret)
718 goto err_unref;
719
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100720 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
721 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
722 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800723 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000724 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800725 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000726
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200727 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100728 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000729 return 0;
730
731err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800732 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000733err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100734 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000735err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000736 return ret;
737}
738
Michel Thierry771b9a52014-11-11 16:47:33 +0000739static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
740 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100741{
Mika Kuoppala72253422014-10-07 17:21:26 +0300742 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100743 struct drm_device *dev = ring->dev;
744 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300745 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100746
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000747 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300748 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100749
Mika Kuoppala72253422014-10-07 17:21:26 +0300750 ring->gpu_caches_dirty = true;
751 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100752 if (ret)
753 return ret;
754
Arun Siluvery22a916a2014-10-22 18:59:52 +0100755 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300756 if (ret)
757 return ret;
758
Arun Siluvery22a916a2014-10-22 18:59:52 +0100759 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300760 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300761 intel_ring_emit(ring, w->reg[i].addr);
762 intel_ring_emit(ring, w->reg[i].value);
763 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100764 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300765
766 intel_ring_advance(ring);
767
768 ring->gpu_caches_dirty = true;
769 ret = intel_ring_flush_all_caches(ring);
770 if (ret)
771 return ret;
772
773 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
774
775 return 0;
776}
777
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100778static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
779 struct intel_context *ctx)
780{
781 int ret;
782
783 ret = intel_ring_workarounds_emit(ring, ctx);
784 if (ret != 0)
785 return ret;
786
787 ret = i915_gem_render_state_init(ring);
788 if (ret)
789 DRM_ERROR("init render state: %d\n", ret);
790
791 return ret;
792}
793
Mika Kuoppala72253422014-10-07 17:21:26 +0300794static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000795 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300796{
797 const u32 idx = dev_priv->workarounds.count;
798
799 if (WARN_ON(idx >= I915_MAX_WA_REGS))
800 return -ENOSPC;
801
802 dev_priv->workarounds.reg[idx].addr = addr;
803 dev_priv->workarounds.reg[idx].value = val;
804 dev_priv->workarounds.reg[idx].mask = mask;
805
806 dev_priv->workarounds.count++;
807
808 return 0;
809}
810
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000811#define WA_REG(addr, mask, val) { \
812 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300813 if (r) \
814 return r; \
815 }
816
817#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000818 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300819
820#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000821 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300822
Damien Lespiau98533252014-12-08 17:33:51 +0000823#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000824 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300825
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000826#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
827#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300828
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000829#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300830
831static int bdw_init_workarounds(struct intel_engine_cs *ring)
832{
833 struct drm_device *dev = ring->dev;
834 struct drm_i915_private *dev_priv = dev->dev_private;
835
Arun Siluvery86d7f232014-08-26 14:44:50 +0100836 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700837 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300838 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
839 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
840 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100841
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700842 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300843 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
844 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100845
Mika Kuoppala72253422014-10-07 17:21:26 +0300846 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
847 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100848
849 /* Use Force Non-Coherent whenever executing a 3D context. This is a
850 * workaround for for a possible hang in the unlikely event a TLB
851 * invalidation occurs during a PSD flush.
852 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300853 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000854 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300855 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000856 /* WaForceContextSaveRestoreNonCoherent:bdw */
857 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
858 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000859 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000860 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300861 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100862
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800863 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
864 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
865 * polygons in the same 8x4 pixel/sample area to be processed without
866 * stalling waiting for the earlier ones to write to Hierarchical Z
867 * buffer."
868 *
869 * This optimization is off by default for Broadwell; turn it on.
870 */
871 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
872
Arun Siluvery86d7f232014-08-26 14:44:50 +0100873 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300874 WA_SET_BIT_MASKED(CACHE_MODE_1,
875 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100876
877 /*
878 * BSpec recommends 8x4 when MSAA is used,
879 * however in practice 16x4 seems fastest.
880 *
881 * Note that PS/WM thread counts depend on the WIZ hashing
882 * disable bit, which we don't touch here, but it's good
883 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
884 */
Damien Lespiau98533252014-12-08 17:33:51 +0000885 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
886 GEN6_WIZ_HASHING_MASK,
887 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100888
Arun Siluvery86d7f232014-08-26 14:44:50 +0100889 return 0;
890}
891
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300892static int chv_init_workarounds(struct intel_engine_cs *ring)
893{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300894 struct drm_device *dev = ring->dev;
895 struct drm_i915_private *dev_priv = dev->dev_private;
896
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300897 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300898 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300899 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000900 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
901 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300902
Arun Siluvery952890092014-10-28 18:33:14 +0000903 /* Use Force Non-Coherent whenever executing a 3D context. This is a
904 * workaround for a possible hang in the unlikely event a TLB
905 * invalidation occurs during a PSD flush.
906 */
907 /* WaForceEnableNonCoherent:chv */
908 /* WaHdcDisableFetchWhenMasked:chv */
909 WA_SET_BIT_MASKED(HDC_CHICKEN0,
910 HDC_FORCE_NON_COHERENT |
911 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
912
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800913 /* According to the CACHE_MODE_0 default value documentation, some
914 * CHV platforms disable this optimization by default. Turn it on.
915 */
916 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
917
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200918 /* Wa4x4STCOptimizationDisable:chv */
919 WA_SET_BIT_MASKED(CACHE_MODE_1,
920 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
921
Kenneth Graunked60de812015-01-10 18:02:22 -0800922 /* Improve HiZ throughput on CHV. */
923 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
924
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200925 /*
926 * BSpec recommends 8x4 when MSAA is used,
927 * however in practice 16x4 seems fastest.
928 *
929 * Note that PS/WM thread counts depend on the WIZ hashing
930 * disable bit, which we don't touch here, but it's good
931 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
932 */
933 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
934 GEN6_WIZ_HASHING_MASK,
935 GEN6_WIZ_HASHING_16x4);
936
Mika Kuoppala72253422014-10-07 17:21:26 +0300937 return 0;
938}
939
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000940static int gen9_init_workarounds(struct intel_engine_cs *ring)
941{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000942 struct drm_device *dev = ring->dev;
943 struct drm_i915_private *dev_priv = dev->dev_private;
944
945 /* WaDisablePartialInstShootdown:skl */
946 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
947 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
948
Nick Hoath84241712015-02-05 10:47:20 +0000949 /* Syncing dependencies between camera and graphics */
950 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
951 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
952
Nick Hoathe90fff12015-02-06 11:30:03 +0000953 if (INTEL_REVID(dev) >= SKL_REVID_A0 &&
954 INTEL_REVID(dev) <= SKL_REVID_B0) {
Nick Hoath1de45822015-02-05 10:47:19 +0000955 /*
956 * WaDisableDgMirrorFixInHalfSliceChicken5:skl
957 * This is a pre-production w/a.
958 */
959 I915_WRITE(GEN9_HALF_SLICE_CHICKEN5,
960 I915_READ(GEN9_HALF_SLICE_CHICKEN5) &
961 ~GEN9_DG_MIRROR_FIX_ENABLE);
962 }
963
Nick Hoathcac23df2015-02-05 10:47:22 +0000964 if (INTEL_REVID(dev) >= SKL_REVID_C0) {
965 /* WaEnableYV12BugFixInHalfSliceChicken7:skl */
966 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
967 GEN9_ENABLE_YV12_BUGFIX);
968 }
969
Hoath, Nicholas13bea492015-02-05 10:47:24 +0000970 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
971 /*
972 *Use Force Non-Coherent whenever executing a 3D context. This
973 * is a workaround for a possible hang in the unlikely event
974 * a TLB invalidation occurs during a PSD flush.
975 */
976 /* WaForceEnableNonCoherent:skl */
977 WA_SET_BIT_MASKED(HDC_CHICKEN0,
978 HDC_FORCE_NON_COHERENT);
979 }
980
Hoath, Nicholas18404812015-02-05 10:47:23 +0000981 /* Wa4x4STCOptimizationDisable:skl */
982 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
983
Damien Lespiau9370cd92015-02-09 19:33:17 +0000984 /* WaDisablePartialResolveInVc:skl */
985 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
986
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000987 return 0;
988}
989
Damien Lespiau8d205492015-02-09 19:33:15 +0000990static int skl_init_workarounds(struct intel_engine_cs *ring)
991{
992 gen9_init_workarounds(ring);
993
994 return 0;
995}
996
Michel Thierry771b9a52014-11-11 16:47:33 +0000997int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +0300998{
999 struct drm_device *dev = ring->dev;
1000 struct drm_i915_private *dev_priv = dev->dev_private;
1001
1002 WARN_ON(ring->id != RCS);
1003
1004 dev_priv->workarounds.count = 0;
1005
1006 if (IS_BROADWELL(dev))
1007 return bdw_init_workarounds(ring);
1008
1009 if (IS_CHERRYVIEW(dev))
1010 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001011
Damien Lespiau8d205492015-02-09 19:33:15 +00001012 if (IS_SKYLAKE(dev))
1013 return skl_init_workarounds(ring);
1014 else if (IS_GEN9(dev))
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001015 return gen9_init_workarounds(ring);
1016
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001017 return 0;
1018}
1019
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001020static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001021{
Chris Wilson78501ea2010-10-27 12:18:21 +01001022 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001023 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001024 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001025 if (ret)
1026 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001027
Akash Goel61a563a2014-03-25 18:01:50 +05301028 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1029 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001030 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001031
1032 /* We need to disable the AsyncFlip performance optimisations in order
1033 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1034 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001035 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +03001036 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001037 */
Imre Deakfbdcb062013-02-13 15:27:34 +00001038 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001039 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1040
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001041 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301042 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001043 if (INTEL_INFO(dev)->gen == 6)
1044 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001045 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001046
Akash Goel01fa0302014-03-24 23:00:04 +05301047 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001048 if (IS_GEN7(dev))
1049 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301050 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001051 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001052
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001053 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001054 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1055 * "If this bit is set, STCunit will have LRA as replacement
1056 * policy. [...] This bit must be reset. LRA replacement
1057 * policy is not supported."
1058 */
1059 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001060 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001061 }
1062
Daniel Vetter6b26c862012-04-24 14:04:12 +02001063 if (INTEL_INFO(dev)->gen >= 6)
1064 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001065
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001066 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001067 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001068
Mika Kuoppala72253422014-10-07 17:21:26 +03001069 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001070}
1071
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001072static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001073{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001074 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001075 struct drm_i915_private *dev_priv = dev->dev_private;
1076
1077 if (dev_priv->semaphore_obj) {
1078 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1079 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1080 dev_priv->semaphore_obj = NULL;
1081 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001082
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001083 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001084}
1085
Ben Widawsky3e789982014-06-30 09:53:37 -07001086static int gen8_rcs_signal(struct intel_engine_cs *signaller,
1087 unsigned int num_dwords)
1088{
1089#define MBOX_UPDATE_DWORDS 8
1090 struct drm_device *dev = signaller->dev;
1091 struct drm_i915_private *dev_priv = dev->dev_private;
1092 struct intel_engine_cs *waiter;
1093 int i, ret, num_rings;
1094
1095 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1096 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1097#undef MBOX_UPDATE_DWORDS
1098
1099 ret = intel_ring_begin(signaller, num_dwords);
1100 if (ret)
1101 return ret;
1102
1103 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001104 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001105 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1106 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1107 continue;
1108
John Harrison6259cea2014-11-24 18:49:29 +00001109 seqno = i915_gem_request_get_seqno(
1110 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001111 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1112 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1113 PIPE_CONTROL_QW_WRITE |
1114 PIPE_CONTROL_FLUSH_ENABLE);
1115 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1116 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001117 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001118 intel_ring_emit(signaller, 0);
1119 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1120 MI_SEMAPHORE_TARGET(waiter->id));
1121 intel_ring_emit(signaller, 0);
1122 }
1123
1124 return 0;
1125}
1126
1127static int gen8_xcs_signal(struct intel_engine_cs *signaller,
1128 unsigned int num_dwords)
1129{
1130#define MBOX_UPDATE_DWORDS 6
1131 struct drm_device *dev = signaller->dev;
1132 struct drm_i915_private *dev_priv = dev->dev_private;
1133 struct intel_engine_cs *waiter;
1134 int i, ret, num_rings;
1135
1136 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1137 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1138#undef MBOX_UPDATE_DWORDS
1139
1140 ret = intel_ring_begin(signaller, num_dwords);
1141 if (ret)
1142 return ret;
1143
1144 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001145 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001146 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1147 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1148 continue;
1149
John Harrison6259cea2014-11-24 18:49:29 +00001150 seqno = i915_gem_request_get_seqno(
1151 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001152 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1153 MI_FLUSH_DW_OP_STOREDW);
1154 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1155 MI_FLUSH_DW_USE_GTT);
1156 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001157 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001158 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1159 MI_SEMAPHORE_TARGET(waiter->id));
1160 intel_ring_emit(signaller, 0);
1161 }
1162
1163 return 0;
1164}
1165
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001166static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001167 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001168{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001169 struct drm_device *dev = signaller->dev;
1170 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001171 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001172 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001173
Ben Widawskya1444b72014-06-30 09:53:35 -07001174#define MBOX_UPDATE_DWORDS 3
1175 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1176 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1177#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001178
1179 ret = intel_ring_begin(signaller, num_dwords);
1180 if (ret)
1181 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001182
Ben Widawsky78325f22014-04-29 14:52:29 -07001183 for_each_ring(useless, dev_priv, i) {
1184 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1185 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001186 u32 seqno = i915_gem_request_get_seqno(
1187 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001188 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1189 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001190 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001191 }
1192 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001193
Ben Widawskya1444b72014-06-30 09:53:35 -07001194 /* If num_dwords was rounded, make sure the tail pointer is correct */
1195 if (num_rings % 2 == 0)
1196 intel_ring_emit(signaller, MI_NOOP);
1197
Ben Widawsky024a43e2014-04-29 14:52:30 -07001198 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001199}
1200
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001201/**
1202 * gen6_add_request - Update the semaphore mailbox registers
1203 *
1204 * @ring - ring that is adding a request
1205 * @seqno - return seqno stuck into the ring
1206 *
1207 * Update the mailbox registers in the *other* rings with the current seqno.
1208 * This acts like a signal in the canonical semaphore.
1209 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001210static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001211gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001212{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001213 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001214
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001215 if (ring->semaphore.signal)
1216 ret = ring->semaphore.signal(ring, 4);
1217 else
1218 ret = intel_ring_begin(ring, 4);
1219
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001220 if (ret)
1221 return ret;
1222
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001223 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1224 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001225 intel_ring_emit(ring,
1226 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001227 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001228 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001229
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001230 return 0;
1231}
1232
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001233static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1234 u32 seqno)
1235{
1236 struct drm_i915_private *dev_priv = dev->dev_private;
1237 return dev_priv->last_seqno < seqno;
1238}
1239
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001240/**
1241 * intel_ring_sync - sync the waiter to the signaller on seqno
1242 *
1243 * @waiter - ring that is waiting
1244 * @signaller - ring which has, or will signal
1245 * @seqno - seqno which the waiter will block on
1246 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001247
1248static int
1249gen8_ring_sync(struct intel_engine_cs *waiter,
1250 struct intel_engine_cs *signaller,
1251 u32 seqno)
1252{
1253 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1254 int ret;
1255
1256 ret = intel_ring_begin(waiter, 4);
1257 if (ret)
1258 return ret;
1259
1260 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1261 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001262 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001263 MI_SEMAPHORE_SAD_GTE_SDD);
1264 intel_ring_emit(waiter, seqno);
1265 intel_ring_emit(waiter,
1266 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1267 intel_ring_emit(waiter,
1268 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1269 intel_ring_advance(waiter);
1270 return 0;
1271}
1272
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001273static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001274gen6_ring_sync(struct intel_engine_cs *waiter,
1275 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001276 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001277{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001278 u32 dw1 = MI_SEMAPHORE_MBOX |
1279 MI_SEMAPHORE_COMPARE |
1280 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001281 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1282 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001283
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001284 /* Throughout all of the GEM code, seqno passed implies our current
1285 * seqno is >= the last seqno executed. However for hardware the
1286 * comparison is strictly greater than.
1287 */
1288 seqno -= 1;
1289
Ben Widawskyebc348b2014-04-29 14:52:28 -07001290 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001291
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001292 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001293 if (ret)
1294 return ret;
1295
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001296 /* If seqno wrap happened, omit the wait with no-ops */
1297 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001298 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001299 intel_ring_emit(waiter, seqno);
1300 intel_ring_emit(waiter, 0);
1301 intel_ring_emit(waiter, MI_NOOP);
1302 } else {
1303 intel_ring_emit(waiter, MI_NOOP);
1304 intel_ring_emit(waiter, MI_NOOP);
1305 intel_ring_emit(waiter, MI_NOOP);
1306 intel_ring_emit(waiter, MI_NOOP);
1307 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001308 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001309
1310 return 0;
1311}
1312
Chris Wilsonc6df5412010-12-15 09:56:50 +00001313#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1314do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001315 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1316 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001317 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1318 intel_ring_emit(ring__, 0); \
1319 intel_ring_emit(ring__, 0); \
1320} while (0)
1321
1322static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001323pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001324{
Chris Wilson18393f62014-04-09 09:19:40 +01001325 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001326 int ret;
1327
1328 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1329 * incoherent with writes to memory, i.e. completely fubar,
1330 * so we need to use PIPE_NOTIFY instead.
1331 *
1332 * However, we also need to workaround the qword write
1333 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1334 * memory before requesting an interrupt.
1335 */
1336 ret = intel_ring_begin(ring, 32);
1337 if (ret)
1338 return ret;
1339
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001340 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001341 PIPE_CONTROL_WRITE_FLUSH |
1342 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001343 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001344 intel_ring_emit(ring,
1345 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001346 intel_ring_emit(ring, 0);
1347 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001348 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001349 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001350 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001351 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001352 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001353 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001354 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001355 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001356 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001357 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001358
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001359 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001360 PIPE_CONTROL_WRITE_FLUSH |
1361 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001362 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001363 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001364 intel_ring_emit(ring,
1365 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001366 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001367 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001368
Chris Wilsonc6df5412010-12-15 09:56:50 +00001369 return 0;
1370}
1371
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001372static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001373gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001374{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001375 /* Workaround to force correct ordering between irq and seqno writes on
1376 * ivb (and maybe also on snb) by reading from a CS register (like
1377 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001378 if (!lazy_coherency) {
1379 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1380 POSTING_READ(RING_ACTHD(ring->mmio_base));
1381 }
1382
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001383 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1384}
1385
1386static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001387ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001388{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001389 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1390}
1391
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001392static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001393ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001394{
1395 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1396}
1397
Chris Wilsonc6df5412010-12-15 09:56:50 +00001398static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001399pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001400{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001401 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001402}
1403
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001404static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001405pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001406{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001407 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001408}
1409
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001410static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001411gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001412{
1413 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001414 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001415 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001416
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001417 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001418 return false;
1419
Chris Wilson7338aef2012-04-24 21:48:47 +01001420 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001421 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001422 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001423 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001424
1425 return true;
1426}
1427
1428static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001429gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001430{
1431 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001432 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001433 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001434
Chris Wilson7338aef2012-04-24 21:48:47 +01001435 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001436 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001437 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001438 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001439}
1440
1441static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001442i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001443{
Chris Wilson78501ea2010-10-27 12:18:21 +01001444 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001445 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001446 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001447
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001448 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001449 return false;
1450
Chris Wilson7338aef2012-04-24 21:48:47 +01001451 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001452 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001453 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1454 I915_WRITE(IMR, dev_priv->irq_mask);
1455 POSTING_READ(IMR);
1456 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001457 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001458
1459 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001460}
1461
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001462static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001463i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001464{
Chris Wilson78501ea2010-10-27 12:18:21 +01001465 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001466 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001467 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001468
Chris Wilson7338aef2012-04-24 21:48:47 +01001469 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001470 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001471 dev_priv->irq_mask |= ring->irq_enable_mask;
1472 I915_WRITE(IMR, dev_priv->irq_mask);
1473 POSTING_READ(IMR);
1474 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001475 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001476}
1477
Chris Wilsonc2798b12012-04-22 21:13:57 +01001478static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001479i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001480{
1481 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001482 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001483 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001484
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001485 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001486 return false;
1487
Chris Wilson7338aef2012-04-24 21:48:47 +01001488 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001489 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001490 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1491 I915_WRITE16(IMR, dev_priv->irq_mask);
1492 POSTING_READ16(IMR);
1493 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001494 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001495
1496 return true;
1497}
1498
1499static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001500i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001501{
1502 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001503 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001504 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001505
Chris Wilson7338aef2012-04-24 21:48:47 +01001506 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001507 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001508 dev_priv->irq_mask |= ring->irq_enable_mask;
1509 I915_WRITE16(IMR, dev_priv->irq_mask);
1510 POSTING_READ16(IMR);
1511 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001512 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001513}
1514
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001515static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001516bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001517 u32 invalidate_domains,
1518 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001519{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001520 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001521
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001522 ret = intel_ring_begin(ring, 2);
1523 if (ret)
1524 return ret;
1525
1526 intel_ring_emit(ring, MI_FLUSH);
1527 intel_ring_emit(ring, MI_NOOP);
1528 intel_ring_advance(ring);
1529 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001530}
1531
Chris Wilson3cce4692010-10-27 16:11:02 +01001532static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001533i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001534{
Chris Wilson3cce4692010-10-27 16:11:02 +01001535 int ret;
1536
1537 ret = intel_ring_begin(ring, 4);
1538 if (ret)
1539 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001540
Chris Wilson3cce4692010-10-27 16:11:02 +01001541 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1542 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001543 intel_ring_emit(ring,
1544 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001545 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001546 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001547
Chris Wilson3cce4692010-10-27 16:11:02 +01001548 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001549}
1550
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001551static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001552gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001553{
1554 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001555 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001556 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001557
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001558 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1559 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001560
Chris Wilson7338aef2012-04-24 21:48:47 +01001561 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001562 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001563 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001564 I915_WRITE_IMR(ring,
1565 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001566 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001567 else
1568 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001569 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001570 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001571 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001572
1573 return true;
1574}
1575
1576static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001577gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001578{
1579 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001580 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001581 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001582
Chris Wilson7338aef2012-04-24 21:48:47 +01001583 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001584 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001585 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001586 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001587 else
1588 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001589 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001590 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001591 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001592}
1593
Ben Widawskya19d2932013-05-28 19:22:30 -07001594static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001595hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001596{
1597 struct drm_device *dev = ring->dev;
1598 struct drm_i915_private *dev_priv = dev->dev_private;
1599 unsigned long flags;
1600
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001601 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001602 return false;
1603
Daniel Vetter59cdb632013-07-04 23:35:28 +02001604 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001605 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001606 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001607 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001608 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001609 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001610
1611 return true;
1612}
1613
1614static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001615hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001616{
1617 struct drm_device *dev = ring->dev;
1618 struct drm_i915_private *dev_priv = dev->dev_private;
1619 unsigned long flags;
1620
Daniel Vetter59cdb632013-07-04 23:35:28 +02001621 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001622 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001623 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001624 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001625 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001626 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001627}
1628
Ben Widawskyabd58f02013-11-02 21:07:09 -07001629static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001630gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001631{
1632 struct drm_device *dev = ring->dev;
1633 struct drm_i915_private *dev_priv = dev->dev_private;
1634 unsigned long flags;
1635
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001636 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001637 return false;
1638
1639 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1640 if (ring->irq_refcount++ == 0) {
1641 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1642 I915_WRITE_IMR(ring,
1643 ~(ring->irq_enable_mask |
1644 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1645 } else {
1646 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1647 }
1648 POSTING_READ(RING_IMR(ring->mmio_base));
1649 }
1650 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1651
1652 return true;
1653}
1654
1655static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001656gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001657{
1658 struct drm_device *dev = ring->dev;
1659 struct drm_i915_private *dev_priv = dev->dev_private;
1660 unsigned long flags;
1661
1662 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1663 if (--ring->irq_refcount == 0) {
1664 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1665 I915_WRITE_IMR(ring,
1666 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1667 } else {
1668 I915_WRITE_IMR(ring, ~0);
1669 }
1670 POSTING_READ(RING_IMR(ring->mmio_base));
1671 }
1672 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1673}
1674
Zou Nan haid1b851f2010-05-21 09:08:57 +08001675static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001676i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001677 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001678 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001679{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001680 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001681
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001682 ret = intel_ring_begin(ring, 2);
1683 if (ret)
1684 return ret;
1685
Chris Wilson78501ea2010-10-27 12:18:21 +01001686 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001687 MI_BATCH_BUFFER_START |
1688 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001689 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001690 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001691 intel_ring_advance(ring);
1692
Zou Nan haid1b851f2010-05-21 09:08:57 +08001693 return 0;
1694}
1695
Daniel Vetterb45305f2012-12-17 16:21:27 +01001696/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1697#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001698#define I830_TLB_ENTRIES (2)
1699#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001700static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001701i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001702 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001703 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001704{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001705 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001706 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001707
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001708 ret = intel_ring_begin(ring, 6);
1709 if (ret)
1710 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001711
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001712 /* Evict the invalid PTE TLBs */
1713 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1714 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1715 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1716 intel_ring_emit(ring, cs_offset);
1717 intel_ring_emit(ring, 0xdeadbeef);
1718 intel_ring_emit(ring, MI_NOOP);
1719 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001720
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001721 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001722 if (len > I830_BATCH_LIMIT)
1723 return -ENOSPC;
1724
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001725 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001726 if (ret)
1727 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001728
1729 /* Blit the batch (which has now all relocs applied) to the
1730 * stable batch scratch bo area (so that the CS never
1731 * stumbles over its tlb invalidation bug) ...
1732 */
1733 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1734 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001735 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001736 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001737 intel_ring_emit(ring, 4096);
1738 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001739
Daniel Vetterb45305f2012-12-17 16:21:27 +01001740 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001741 intel_ring_emit(ring, MI_NOOP);
1742 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001743
1744 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001745 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001746 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001747
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001748 ret = intel_ring_begin(ring, 4);
1749 if (ret)
1750 return ret;
1751
1752 intel_ring_emit(ring, MI_BATCH_BUFFER);
1753 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1754 intel_ring_emit(ring, offset + len - 8);
1755 intel_ring_emit(ring, MI_NOOP);
1756 intel_ring_advance(ring);
1757
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001758 return 0;
1759}
1760
1761static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001762i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001763 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001764 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001765{
1766 int ret;
1767
1768 ret = intel_ring_begin(ring, 2);
1769 if (ret)
1770 return ret;
1771
Chris Wilson65f56872012-04-17 16:38:12 +01001772 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001773 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001774 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001775
Eric Anholt62fdfea2010-05-21 13:26:39 -07001776 return 0;
1777}
1778
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001779static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001780{
Chris Wilson05394f32010-11-08 19:18:58 +00001781 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001782
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001783 obj = ring->status_page.obj;
1784 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001785 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001786
Chris Wilson9da3da62012-06-01 15:20:22 +01001787 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001788 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001789 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001790 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001791}
1792
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001793static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001794{
Chris Wilson05394f32010-11-08 19:18:58 +00001795 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001796
Chris Wilsone3efda42014-04-09 09:19:41 +01001797 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001798 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001799 int ret;
1800
1801 obj = i915_gem_alloc_object(ring->dev, 4096);
1802 if (obj == NULL) {
1803 DRM_ERROR("Failed to allocate status page\n");
1804 return -ENOMEM;
1805 }
1806
1807 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1808 if (ret)
1809 goto err_unref;
1810
Chris Wilson1f767e02014-07-03 17:33:03 -04001811 flags = 0;
1812 if (!HAS_LLC(ring->dev))
1813 /* On g33, we cannot place HWS above 256MiB, so
1814 * restrict its pinning to the low mappable arena.
1815 * Though this restriction is not documented for
1816 * gen4, gen5, or byt, they also behave similarly
1817 * and hang if the HWS is placed at the top of the
1818 * GTT. To generalise, it appears that all !llc
1819 * platforms have issues with us placing the HWS
1820 * above the mappable region (even though we never
1821 * actualy map it).
1822 */
1823 flags |= PIN_MAPPABLE;
1824 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001825 if (ret) {
1826err_unref:
1827 drm_gem_object_unreference(&obj->base);
1828 return ret;
1829 }
1830
1831 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001832 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001833
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001834 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001835 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001836 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001837
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001838 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1839 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001840
1841 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001842}
1843
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001844static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001845{
1846 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001847
1848 if (!dev_priv->status_page_dmah) {
1849 dev_priv->status_page_dmah =
1850 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1851 if (!dev_priv->status_page_dmah)
1852 return -ENOMEM;
1853 }
1854
Chris Wilson6b8294a2012-11-16 11:43:20 +00001855 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1856 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1857
1858 return 0;
1859}
1860
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001861void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1862{
1863 iounmap(ringbuf->virtual_start);
1864 ringbuf->virtual_start = NULL;
1865 i915_gem_object_ggtt_unpin(ringbuf->obj);
1866}
1867
1868int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1869 struct intel_ringbuffer *ringbuf)
1870{
1871 struct drm_i915_private *dev_priv = to_i915(dev);
1872 struct drm_i915_gem_object *obj = ringbuf->obj;
1873 int ret;
1874
1875 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1876 if (ret)
1877 return ret;
1878
1879 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1880 if (ret) {
1881 i915_gem_object_ggtt_unpin(obj);
1882 return ret;
1883 }
1884
1885 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1886 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1887 if (ringbuf->virtual_start == NULL) {
1888 i915_gem_object_ggtt_unpin(obj);
1889 return -EINVAL;
1890 }
1891
1892 return 0;
1893}
1894
Oscar Mateo84c23772014-07-24 17:04:15 +01001895void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001896{
Oscar Mateo2919d292014-07-03 16:28:02 +01001897 drm_gem_object_unreference(&ringbuf->obj->base);
1898 ringbuf->obj = NULL;
1899}
1900
Oscar Mateo84c23772014-07-24 17:04:15 +01001901int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1902 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001903{
Chris Wilsone3efda42014-04-09 09:19:41 +01001904 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001905
1906 obj = NULL;
1907 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001908 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001909 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001910 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001911 if (obj == NULL)
1912 return -ENOMEM;
1913
Akash Goel24f3a8c2014-06-17 10:59:42 +05301914 /* mark ring buffers as read-only from GPU side by default */
1915 obj->gt_ro = 1;
1916
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001917 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001918
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001919 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001920}
1921
Ben Widawskyc43b5632012-04-16 14:07:40 -07001922static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001923 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001924{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001925 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01001926 int ret;
1927
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001928 WARN_ON(ring->buffer);
1929
1930 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1931 if (!ringbuf)
1932 return -ENOMEM;
1933 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01001934
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001935 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001936 INIT_LIST_HEAD(&ring->active_list);
1937 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001938 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001939 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001940 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001941 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001942
Chris Wilsonb259f672011-03-29 13:19:09 +01001943 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001944
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001945 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001946 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001947 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001948 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001949 } else {
1950 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001951 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001952 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001953 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001954 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001955
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001956 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001957
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001958 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1959 if (ret) {
1960 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
1961 ring->name, ret);
1962 goto error;
1963 }
1964
1965 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
1966 if (ret) {
1967 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
1968 ring->name, ret);
1969 intel_destroy_ringbuffer_obj(ringbuf);
1970 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001971 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001972
Chris Wilson55249ba2010-12-22 14:04:47 +00001973 /* Workaround an erratum on the i830 which causes a hang if
1974 * the TAIL pointer points to within the last 2 cachelines
1975 * of the buffer.
1976 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001977 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001978 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001979 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001980
Brad Volkin44e895a2014-05-10 14:10:43 -07001981 ret = i915_cmd_parser_init_ring(ring);
1982 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001983 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001984
Oscar Mateo8ee14972014-05-22 14:13:34 +01001985 return 0;
1986
1987error:
1988 kfree(ringbuf);
1989 ring->buffer = NULL;
1990 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001991}
1992
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001993void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001994{
John Harrison6402c332014-10-31 12:00:26 +00001995 struct drm_i915_private *dev_priv;
1996 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01001997
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001998 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001999 return;
2000
John Harrison6402c332014-10-31 12:00:26 +00002001 dev_priv = to_i915(ring->dev);
2002 ringbuf = ring->buffer;
2003
Chris Wilsone3efda42014-04-09 09:19:41 +01002004 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002005 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002006
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002007 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01002008 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00002009 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01002010
Zou Nan hai8d192152010-11-02 16:31:01 +08002011 if (ring->cleanup)
2012 ring->cleanup(ring);
2013
Chris Wilson78501ea2010-10-27 12:18:21 +01002014 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002015
2016 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002017
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002018 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002019 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002020}
2021
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002022static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002023{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002024 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002025 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002026 int ret;
2027
Dave Gordonebd0fd42014-11-27 11:22:49 +00002028 if (intel_ring_space(ringbuf) >= n)
2029 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002030
2031 list_for_each_entry(request, &ring->request_list, list) {
Nick Hoath72f95af2015-01-15 13:10:37 +00002032 if (__intel_ring_space(request->postfix, ringbuf->tail,
Oscar Mateo82e104c2014-07-24 17:04:26 +01002033 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00002034 break;
2035 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00002036 }
2037
Daniel Vettera4b3a572014-11-26 14:17:05 +01002038 if (&request->list == &ring->request_list)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002039 return -ENOSPC;
2040
Daniel Vettera4b3a572014-11-26 14:17:05 +01002041 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002042 if (ret)
2043 return ret;
2044
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002045 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002046
2047 return 0;
2048}
2049
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002050static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002051{
Chris Wilson78501ea2010-10-27 12:18:21 +01002052 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08002053 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002054 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01002055 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002056 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00002057
Chris Wilsona71d8d92012-02-15 11:25:36 +00002058 ret = intel_ring_wait_request(ring, n);
2059 if (ret != -ENOSPC)
2060 return ret;
2061
Chris Wilson09246732013-08-10 22:16:32 +01002062 /* force the tail write in case we have been skipping them */
2063 __intel_ring_advance(ring);
2064
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02002065 /* With GEM the hangcheck timer should kick us out of the loop,
2066 * leaving it early runs the risk of corrupting GEM state (due
2067 * to running on almost untested codepaths). But on resume
2068 * timers don't work yet, so prevent a complete hang in that
2069 * case by choosing an insanely large timeout. */
2070 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01002071
Dave Gordonebd0fd42014-11-27 11:22:49 +00002072 ret = 0;
Chris Wilsondcfe0502014-05-05 09:07:32 +01002073 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002074 do {
Dave Gordonebd0fd42014-11-27 11:22:49 +00002075 if (intel_ring_space(ringbuf) >= n)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002076 break;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002077 ringbuf->head = I915_READ_HEAD(ring);
2078 if (intel_ring_space(ringbuf) >= n)
2079 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002080
Chris Wilsone60a0b12010-10-13 10:09:14 +01002081 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002082
Chris Wilsondcfe0502014-05-05 09:07:32 +01002083 if (dev_priv->mm.interruptible && signal_pending(current)) {
2084 ret = -ERESTARTSYS;
2085 break;
2086 }
2087
Daniel Vetter33196de2012-11-14 17:14:05 +01002088 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2089 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002090 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002091 break;
2092
2093 if (time_after(jiffies, end)) {
2094 ret = -EBUSY;
2095 break;
2096 }
2097 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00002098 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01002099 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002100}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002101
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002102static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002103{
2104 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002105 struct intel_ringbuffer *ringbuf = ring->buffer;
2106 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002107
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002108 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00002109 int ret = ring_wait_for_space(ring, rem);
2110 if (ret)
2111 return ret;
2112 }
2113
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002114 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002115 rem /= 4;
2116 while (rem--)
2117 iowrite32(MI_NOOP, virt++);
2118
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002119 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002120 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002121
2122 return 0;
2123}
2124
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002125int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002126{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002127 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002128 int ret;
2129
2130 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002131 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002132 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002133 if (ret)
2134 return ret;
2135 }
2136
2137 /* Wait upon the last request to be completed */
2138 if (list_empty(&ring->request_list))
2139 return 0;
2140
Daniel Vettera4b3a572014-11-26 14:17:05 +01002141 req = list_entry(ring->request_list.prev,
Chris Wilson3e960502012-11-27 16:22:54 +00002142 struct drm_i915_gem_request,
Daniel Vettera4b3a572014-11-26 14:17:05 +01002143 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002144
Daniel Vettera4b3a572014-11-26 14:17:05 +01002145 return i915_wait_request(req);
Chris Wilson3e960502012-11-27 16:22:54 +00002146}
2147
Chris Wilson9d7730912012-11-27 16:22:52 +00002148static int
John Harrison6259cea2014-11-24 18:49:29 +00002149intel_ring_alloc_request(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002150{
John Harrison9eba5d42014-11-24 18:49:23 +00002151 int ret;
2152 struct drm_i915_gem_request *request;
John Harrison67e29372014-12-05 13:49:35 +00002153 struct drm_i915_private *dev_private = ring->dev->dev_private;
John Harrison9eba5d42014-11-24 18:49:23 +00002154
John Harrison6259cea2014-11-24 18:49:29 +00002155 if (ring->outstanding_lazy_request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002156 return 0;
John Harrison9eba5d42014-11-24 18:49:23 +00002157
John Harrisonaaeb1ba2014-12-05 13:49:34 +00002158 request = kzalloc(sizeof(*request), GFP_KERNEL);
John Harrison9eba5d42014-11-24 18:49:23 +00002159 if (request == NULL)
2160 return -ENOMEM;
2161
John Harrisonabfe2622014-11-24 18:49:24 +00002162 kref_init(&request->ref);
John Harrisonff79e852014-11-24 18:49:41 +00002163 request->ring = ring;
John Harrison67e29372014-12-05 13:49:35 +00002164 request->uniq = dev_private->request_uniq++;
John Harrisonabfe2622014-11-24 18:49:24 +00002165
John Harrison6259cea2014-11-24 18:49:29 +00002166 ret = i915_gem_get_seqno(ring->dev, &request->seqno);
John Harrison9eba5d42014-11-24 18:49:23 +00002167 if (ret) {
2168 kfree(request);
2169 return ret;
2170 }
2171
John Harrison6259cea2014-11-24 18:49:29 +00002172 ring->outstanding_lazy_request = request;
John Harrison9eba5d42014-11-24 18:49:23 +00002173 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002174}
2175
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002176static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002177 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002178{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002179 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002180 int ret;
2181
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002182 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002183 ret = intel_wrap_ring_buffer(ring);
2184 if (unlikely(ret))
2185 return ret;
2186 }
2187
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002188 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002189 ret = ring_wait_for_space(ring, bytes);
2190 if (unlikely(ret))
2191 return ret;
2192 }
2193
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002194 return 0;
2195}
2196
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002197int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002198 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002199{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002200 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002201 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002202
Daniel Vetter33196de2012-11-14 17:14:05 +01002203 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2204 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002205 if (ret)
2206 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002207
Chris Wilson304d6952014-01-02 14:32:35 +00002208 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2209 if (ret)
2210 return ret;
2211
Chris Wilson9d7730912012-11-27 16:22:52 +00002212 /* Preallocate the olr before touching the ring */
John Harrison6259cea2014-11-24 18:49:29 +00002213 ret = intel_ring_alloc_request(ring);
Chris Wilson9d7730912012-11-27 16:22:52 +00002214 if (ret)
2215 return ret;
2216
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002217 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002218 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002219}
2220
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002221/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002222int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002223{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002224 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002225 int ret;
2226
2227 if (num_dwords == 0)
2228 return 0;
2229
Chris Wilson18393f62014-04-09 09:19:40 +01002230 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002231 ret = intel_ring_begin(ring, num_dwords);
2232 if (ret)
2233 return ret;
2234
2235 while (num_dwords--)
2236 intel_ring_emit(ring, MI_NOOP);
2237
2238 intel_ring_advance(ring);
2239
2240 return 0;
2241}
2242
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002243void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002244{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002245 struct drm_device *dev = ring->dev;
2246 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002247
John Harrison6259cea2014-11-24 18:49:29 +00002248 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002249
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002250 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002251 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2252 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002253 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002254 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002255 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002256
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002257 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002258 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002259}
2260
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002261static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002262 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002263{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002264 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002265
2266 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002267
Chris Wilson12f55812012-07-05 17:14:01 +01002268 /* Disable notification that the ring is IDLE. The GT
2269 * will then assume that it is busy and bring it out of rc6.
2270 */
2271 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2272 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2273
2274 /* Clear the context id. Here be magic! */
2275 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2276
2277 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002278 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002279 GEN6_BSD_SLEEP_INDICATOR) == 0,
2280 50))
2281 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002282
Chris Wilson12f55812012-07-05 17:14:01 +01002283 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002284 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002285 POSTING_READ(RING_TAIL(ring->mmio_base));
2286
2287 /* Let the ring send IDLE messages to the GT again,
2288 * and so let it sleep to conserve power when idle.
2289 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002290 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002291 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002292}
2293
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002294static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002295 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002296{
Chris Wilson71a77e02011-02-02 12:13:49 +00002297 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002298 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002299
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002300 ret = intel_ring_begin(ring, 4);
2301 if (ret)
2302 return ret;
2303
Chris Wilson71a77e02011-02-02 12:13:49 +00002304 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002305 if (INTEL_INFO(ring->dev)->gen >= 8)
2306 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002307 /*
2308 * Bspec vol 1c.5 - video engine command streamer:
2309 * "If ENABLED, all TLBs will be invalidated once the flush
2310 * operation is complete. This bit is only valid when the
2311 * Post-Sync Operation field is a value of 1h or 3h."
2312 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002313 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002314 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2315 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002316 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002317 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002318 if (INTEL_INFO(ring->dev)->gen >= 8) {
2319 intel_ring_emit(ring, 0); /* upper addr */
2320 intel_ring_emit(ring, 0); /* value */
2321 } else {
2322 intel_ring_emit(ring, 0);
2323 intel_ring_emit(ring, MI_NOOP);
2324 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002325 intel_ring_advance(ring);
2326 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002327}
2328
2329static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002330gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002331 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002332 unsigned flags)
2333{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002334 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002335 int ret;
2336
2337 ret = intel_ring_begin(ring, 4);
2338 if (ret)
2339 return ret;
2340
2341 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002342 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002343 intel_ring_emit(ring, lower_32_bits(offset));
2344 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002345 intel_ring_emit(ring, MI_NOOP);
2346 intel_ring_advance(ring);
2347
2348 return 0;
2349}
2350
2351static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002352hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002353 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002354 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002355{
Akshay Joshi0206e352011-08-16 15:34:10 -04002356 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002357
Akshay Joshi0206e352011-08-16 15:34:10 -04002358 ret = intel_ring_begin(ring, 2);
2359 if (ret)
2360 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002361
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002362 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002363 MI_BATCH_BUFFER_START |
2364 (flags & I915_DISPATCH_SECURE ?
2365 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002366 /* bit0-7 is the length on GEN6+ */
2367 intel_ring_emit(ring, offset);
2368 intel_ring_advance(ring);
2369
2370 return 0;
2371}
2372
2373static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002374gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002375 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002376 unsigned flags)
2377{
2378 int ret;
2379
2380 ret = intel_ring_begin(ring, 2);
2381 if (ret)
2382 return ret;
2383
2384 intel_ring_emit(ring,
2385 MI_BATCH_BUFFER_START |
2386 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002387 /* bit0-7 is the length on GEN6+ */
2388 intel_ring_emit(ring, offset);
2389 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002390
Akshay Joshi0206e352011-08-16 15:34:10 -04002391 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002392}
2393
Chris Wilson549f7362010-10-19 11:19:32 +01002394/* Blitter support (SandyBridge+) */
2395
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002396static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002397 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002398{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002399 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002400 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002401 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002402 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002403
Daniel Vetter6a233c72011-12-14 13:57:07 +01002404 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002405 if (ret)
2406 return ret;
2407
Chris Wilson71a77e02011-02-02 12:13:49 +00002408 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002409 if (INTEL_INFO(ring->dev)->gen >= 8)
2410 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002411 /*
2412 * Bspec vol 1c.3 - blitter engine command streamer:
2413 * "If ENABLED, all TLBs will be invalidated once the flush
2414 * operation is complete. This bit is only valid when the
2415 * Post-Sync Operation field is a value of 1h or 3h."
2416 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002417 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002418 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002419 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002420 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002421 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002422 if (INTEL_INFO(ring->dev)->gen >= 8) {
2423 intel_ring_emit(ring, 0); /* upper addr */
2424 intel_ring_emit(ring, 0); /* value */
2425 } else {
2426 intel_ring_emit(ring, 0);
2427 intel_ring_emit(ring, MI_NOOP);
2428 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002429 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002430
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002431 if (!invalidate && flush) {
2432 if (IS_GEN7(dev))
2433 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2434 else if (IS_BROADWELL(dev))
2435 dev_priv->fbc.need_sw_cache_clean = true;
2436 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002437
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002438 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002439}
2440
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002441int intel_init_render_ring_buffer(struct drm_device *dev)
2442{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002443 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002444 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002445 struct drm_i915_gem_object *obj;
2446 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002447
Daniel Vetter59465b52012-04-11 22:12:48 +02002448 ring->name = "render ring";
2449 ring->id = RCS;
2450 ring->mmio_base = RENDER_RING_BASE;
2451
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002452 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002453 if (i915_semaphore_is_enabled(dev)) {
2454 obj = i915_gem_alloc_object(dev, 4096);
2455 if (obj == NULL) {
2456 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2457 i915.semaphores = 0;
2458 } else {
2459 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2460 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2461 if (ret != 0) {
2462 drm_gem_object_unreference(&obj->base);
2463 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2464 i915.semaphores = 0;
2465 } else
2466 dev_priv->semaphore_obj = obj;
2467 }
2468 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002469
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002470 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002471 ring->add_request = gen6_add_request;
2472 ring->flush = gen8_render_ring_flush;
2473 ring->irq_get = gen8_ring_get_irq;
2474 ring->irq_put = gen8_ring_put_irq;
2475 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2476 ring->get_seqno = gen6_ring_get_seqno;
2477 ring->set_seqno = ring_set_seqno;
2478 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002479 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002480 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002481 ring->semaphore.signal = gen8_rcs_signal;
2482 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002483 }
2484 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002485 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002486 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002487 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002488 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002489 ring->irq_get = gen6_ring_get_irq;
2490 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002491 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002492 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002493 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002494 if (i915_semaphore_is_enabled(dev)) {
2495 ring->semaphore.sync_to = gen6_ring_sync;
2496 ring->semaphore.signal = gen6_signal;
2497 /*
2498 * The current semaphore is only applied on pre-gen8
2499 * platform. And there is no VCS2 ring on the pre-gen8
2500 * platform. So the semaphore between RCS and VCS2 is
2501 * initialized as INVALID. Gen8 will initialize the
2502 * sema between VCS2 and RCS later.
2503 */
2504 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2505 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2506 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2507 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2508 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2509 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2510 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2511 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2512 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2513 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2514 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002515 } else if (IS_GEN5(dev)) {
2516 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002517 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002518 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002519 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002520 ring->irq_get = gen5_ring_get_irq;
2521 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002522 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2523 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002524 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002525 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002526 if (INTEL_INFO(dev)->gen < 4)
2527 ring->flush = gen2_render_ring_flush;
2528 else
2529 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002530 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002531 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002532 if (IS_GEN2(dev)) {
2533 ring->irq_get = i8xx_ring_get_irq;
2534 ring->irq_put = i8xx_ring_put_irq;
2535 } else {
2536 ring->irq_get = i9xx_ring_get_irq;
2537 ring->irq_put = i9xx_ring_put_irq;
2538 }
Daniel Vettere3670312012-04-11 22:12:53 +02002539 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002540 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002541 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002542
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002543 if (IS_HASWELL(dev))
2544 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002545 else if (IS_GEN8(dev))
2546 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002547 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002548 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2549 else if (INTEL_INFO(dev)->gen >= 4)
2550 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2551 else if (IS_I830(dev) || IS_845G(dev))
2552 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2553 else
2554 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002555 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002556 ring->cleanup = render_ring_cleanup;
2557
Daniel Vetterb45305f2012-12-17 16:21:27 +01002558 /* Workaround batchbuffer to combat CS tlb bug. */
2559 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002560 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002561 if (obj == NULL) {
2562 DRM_ERROR("Failed to allocate batch bo\n");
2563 return -ENOMEM;
2564 }
2565
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002566 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002567 if (ret != 0) {
2568 drm_gem_object_unreference(&obj->base);
2569 DRM_ERROR("Failed to ping batch bo\n");
2570 return ret;
2571 }
2572
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002573 ring->scratch.obj = obj;
2574 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002575 }
2576
Daniel Vetter99be1df2014-11-20 00:33:06 +01002577 ret = intel_init_ring_buffer(dev, ring);
2578 if (ret)
2579 return ret;
2580
2581 if (INTEL_INFO(dev)->gen >= 5) {
2582 ret = intel_init_pipe_control(ring);
2583 if (ret)
2584 return ret;
2585 }
2586
2587 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002588}
2589
2590int intel_init_bsd_ring_buffer(struct drm_device *dev)
2591{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002592 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002593 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002594
Daniel Vetter58fa3832012-04-11 22:12:49 +02002595 ring->name = "bsd ring";
2596 ring->id = VCS;
2597
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002598 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002599 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002600 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002601 /* gen6 bsd needs a special wa for tail updates */
2602 if (IS_GEN6(dev))
2603 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002604 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002605 ring->add_request = gen6_add_request;
2606 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002607 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002608 if (INTEL_INFO(dev)->gen >= 8) {
2609 ring->irq_enable_mask =
2610 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2611 ring->irq_get = gen8_ring_get_irq;
2612 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002613 ring->dispatch_execbuffer =
2614 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002615 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002616 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002617 ring->semaphore.signal = gen8_xcs_signal;
2618 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002619 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002620 } else {
2621 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2622 ring->irq_get = gen6_ring_get_irq;
2623 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002624 ring->dispatch_execbuffer =
2625 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002626 if (i915_semaphore_is_enabled(dev)) {
2627 ring->semaphore.sync_to = gen6_ring_sync;
2628 ring->semaphore.signal = gen6_signal;
2629 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2630 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2631 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2632 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2633 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2634 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2635 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2636 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2637 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2638 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2639 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002640 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002641 } else {
2642 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002643 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002644 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002645 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002646 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002647 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002648 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002649 ring->irq_get = gen5_ring_get_irq;
2650 ring->irq_put = gen5_ring_put_irq;
2651 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002652 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002653 ring->irq_get = i9xx_ring_get_irq;
2654 ring->irq_put = i9xx_ring_put_irq;
2655 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002656 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002657 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002658 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002659
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002660 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002661}
Chris Wilson549f7362010-10-19 11:19:32 +01002662
Zhao Yakui845f74a2014-04-17 10:37:37 +08002663/**
Damien Lespiau62659922015-01-29 14:13:40 +00002664 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002665 */
2666int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2667{
2668 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002669 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002670
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002671 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002672 ring->id = VCS2;
2673
2674 ring->write_tail = ring_write_tail;
2675 ring->mmio_base = GEN8_BSD2_RING_BASE;
2676 ring->flush = gen6_bsd_ring_flush;
2677 ring->add_request = gen6_add_request;
2678 ring->get_seqno = gen6_ring_get_seqno;
2679 ring->set_seqno = ring_set_seqno;
2680 ring->irq_enable_mask =
2681 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2682 ring->irq_get = gen8_ring_get_irq;
2683 ring->irq_put = gen8_ring_put_irq;
2684 ring->dispatch_execbuffer =
2685 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002686 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002687 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002688 ring->semaphore.signal = gen8_xcs_signal;
2689 GEN8_RING_SEMAPHORE_INIT;
2690 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002691 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002692
2693 return intel_init_ring_buffer(dev, ring);
2694}
2695
Chris Wilson549f7362010-10-19 11:19:32 +01002696int intel_init_blt_ring_buffer(struct drm_device *dev)
2697{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002698 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002699 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002700
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002701 ring->name = "blitter ring";
2702 ring->id = BCS;
2703
2704 ring->mmio_base = BLT_RING_BASE;
2705 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002706 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002707 ring->add_request = gen6_add_request;
2708 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002709 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002710 if (INTEL_INFO(dev)->gen >= 8) {
2711 ring->irq_enable_mask =
2712 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2713 ring->irq_get = gen8_ring_get_irq;
2714 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002715 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002716 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002717 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002718 ring->semaphore.signal = gen8_xcs_signal;
2719 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002720 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002721 } else {
2722 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2723 ring->irq_get = gen6_ring_get_irq;
2724 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002725 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002726 if (i915_semaphore_is_enabled(dev)) {
2727 ring->semaphore.signal = gen6_signal;
2728 ring->semaphore.sync_to = gen6_ring_sync;
2729 /*
2730 * The current semaphore is only applied on pre-gen8
2731 * platform. And there is no VCS2 ring on the pre-gen8
2732 * platform. So the semaphore between BCS and VCS2 is
2733 * initialized as INVALID. Gen8 will initialize the
2734 * sema between BCS and VCS2 later.
2735 */
2736 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2737 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2738 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2739 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2740 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2741 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2742 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2743 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2744 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2745 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2746 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002747 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002748 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002749
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002750 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002751}
Chris Wilsona7b97612012-07-20 12:41:08 +01002752
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002753int intel_init_vebox_ring_buffer(struct drm_device *dev)
2754{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002755 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002756 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002757
2758 ring->name = "video enhancement ring";
2759 ring->id = VECS;
2760
2761 ring->mmio_base = VEBOX_RING_BASE;
2762 ring->write_tail = ring_write_tail;
2763 ring->flush = gen6_ring_flush;
2764 ring->add_request = gen6_add_request;
2765 ring->get_seqno = gen6_ring_get_seqno;
2766 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002767
2768 if (INTEL_INFO(dev)->gen >= 8) {
2769 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002770 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002771 ring->irq_get = gen8_ring_get_irq;
2772 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002773 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002774 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002775 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002776 ring->semaphore.signal = gen8_xcs_signal;
2777 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002778 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002779 } else {
2780 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2781 ring->irq_get = hsw_vebox_get_irq;
2782 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002783 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002784 if (i915_semaphore_is_enabled(dev)) {
2785 ring->semaphore.sync_to = gen6_ring_sync;
2786 ring->semaphore.signal = gen6_signal;
2787 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2788 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2789 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2790 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2791 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2792 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2793 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2794 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2795 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2796 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2797 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002798 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002799 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002800
2801 return intel_init_ring_buffer(dev, ring);
2802}
2803
Chris Wilsona7b97612012-07-20 12:41:08 +01002804int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002805intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002806{
2807 int ret;
2808
2809 if (!ring->gpu_caches_dirty)
2810 return 0;
2811
2812 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2813 if (ret)
2814 return ret;
2815
2816 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2817
2818 ring->gpu_caches_dirty = false;
2819 return 0;
2820}
2821
2822int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002823intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002824{
2825 uint32_t flush_domains;
2826 int ret;
2827
2828 flush_domains = 0;
2829 if (ring->gpu_caches_dirty)
2830 flush_domains = I915_GEM_GPU_DOMAINS;
2831
2832 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2833 if (ret)
2834 return ret;
2835
2836 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2837
2838 ring->gpu_caches_dirty = false;
2839 return 0;
2840}
Chris Wilsone3efda42014-04-09 09:19:41 +01002841
2842void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002843intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002844{
2845 int ret;
2846
2847 if (!intel_ring_initialized(ring))
2848 return;
2849
2850 ret = intel_ring_idle(ring);
2851 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2852 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2853 ring->name, ret);
2854
2855 stop_ring(ring);
2856}