blob: b4e237d9927dde4266a9673f2a53b8c4bccf2888 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Egbert Eiche5868a32013-02-28 04:17:12 -050039static const u32 hpd_ibx[] = {
40 [HPD_CRT] = SDE_CRT_HOTPLUG,
41 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
45};
46
47static const u32 hpd_cpt[] = {
48 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010049 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050050 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53};
54
55static const u32 hpd_mask_i915[] = {
56 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
57 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62};
63
64static const u32 hpd_status_gen4[] = {
65 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71};
72
73static const u32 hpd_status_i965[] = {
74 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
82static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
83 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
91
92
Zhenyu Wang036a4a72009-06-08 14:40:19 +080093/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010094static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050095ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080096{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000097 if ((dev_priv->irq_mask & mask) != 0) {
98 dev_priv->irq_mask &= ~mask;
99 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000100 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800101 }
102}
103
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300104static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500105ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800106{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000107 if ((dev_priv->irq_mask & mask) != mask) {
108 dev_priv->irq_mask |= mask;
109 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000110 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800111 }
112}
113
Keith Packard7c463582008-11-04 02:03:27 -0800114void
115i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
116{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200117 u32 reg = PIPESTAT(pipe);
118 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800119
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200120 if ((pipestat & mask) == mask)
121 return;
122
123 /* Enable the interrupt, clear any pending status */
124 pipestat |= mask | (mask >> 16);
125 I915_WRITE(reg, pipestat);
126 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800127}
128
129void
130i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
131{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200132 u32 reg = PIPESTAT(pipe);
133 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800134
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200135 if ((pipestat & mask) == 0)
136 return;
137
138 pipestat &= ~mask;
139 I915_WRITE(reg, pipestat);
140 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800141}
142
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000143/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000144 * intel_enable_asle - enable ASLE interrupt for OpRegion
145 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000146void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000147{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000148 drm_i915_private_t *dev_priv = dev->dev_private;
149 unsigned long irqflags;
150
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700151 /* FIXME: opregion/asle for VLV */
152 if (IS_VALLEYVIEW(dev))
153 return;
154
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000155 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000156
Eric Anholtc619eed2010-01-28 16:45:52 -0800157 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500158 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800159 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000160 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700161 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100162 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800163 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700164 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800165 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000166
167 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000168}
169
170/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700171 * i915_pipe_enabled - check if a pipe is enabled
172 * @dev: DRM device
173 * @pipe: pipe to check
174 *
175 * Reading certain registers when the pipe is disabled can hang the chip.
176 * Use this routine to make sure the PLL is running and the pipe is active
177 * before reading such registers if unsure.
178 */
179static int
180i915_pipe_enabled(struct drm_device *dev, int pipe)
181{
182 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200183 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
184 pipe);
185
186 return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700187}
188
Keith Packard42f52ef2008-10-18 19:39:29 -0700189/* Called from drm generic code, passed a 'crtc', which
190 * we use as a pipe index
191 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700192static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700193{
194 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
195 unsigned long high_frame;
196 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100197 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700198
199 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800200 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800201 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700202 return 0;
203 }
204
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800205 high_frame = PIPEFRAME(pipe);
206 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100207
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700208 /*
209 * High & low register fields aren't synchronized, so make sure
210 * we get a low value that's stable across two reads of the high
211 * register.
212 */
213 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100214 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
215 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
216 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700217 } while (high1 != high2);
218
Chris Wilson5eddb702010-09-11 13:48:45 +0100219 high1 >>= PIPE_FRAME_HIGH_SHIFT;
220 low >>= PIPE_FRAME_LOW_SHIFT;
221 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700222}
223
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700224static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800225{
226 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800227 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800228
229 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800230 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800231 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800232 return 0;
233 }
234
235 return I915_READ(reg);
236}
237
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700238static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100239 int *vpos, int *hpos)
240{
241 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
242 u32 vbl = 0, position = 0;
243 int vbl_start, vbl_end, htotal, vtotal;
244 bool in_vbl = true;
245 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200246 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
247 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100248
249 if (!i915_pipe_enabled(dev, pipe)) {
250 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800251 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100252 return 0;
253 }
254
255 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200256 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100257
258 if (INTEL_INFO(dev)->gen >= 4) {
259 /* No obvious pixelcount register. Only query vertical
260 * scanout position from Display scan line register.
261 */
262 position = I915_READ(PIPEDSL(pipe));
263
264 /* Decode into vertical scanout position. Don't have
265 * horizontal scanout position.
266 */
267 *vpos = position & 0x1fff;
268 *hpos = 0;
269 } else {
270 /* Have access to pixelcount since start of frame.
271 * We can split this into vertical and horizontal
272 * scanout position.
273 */
274 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
275
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200276 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277 *vpos = position / htotal;
278 *hpos = position - (*vpos * htotal);
279 }
280
281 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200282 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100283
284 /* Test position against vblank region. */
285 vbl_start = vbl & 0x1fff;
286 vbl_end = (vbl >> 16) & 0x1fff;
287
288 if ((*vpos < vbl_start) || (*vpos > vbl_end))
289 in_vbl = false;
290
291 /* Inside "upper part" of vblank area? Apply corrective offset: */
292 if (in_vbl && (*vpos >= vbl_start))
293 *vpos = *vpos - vtotal;
294
295 /* Readouts valid? */
296 if (vbl > 0)
297 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
298
299 /* In vblank? */
300 if (in_vbl)
301 ret |= DRM_SCANOUTPOS_INVBL;
302
303 return ret;
304}
305
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700306static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100307 int *max_error,
308 struct timeval *vblank_time,
309 unsigned flags)
310{
Chris Wilson4041b852011-01-22 10:07:56 +0000311 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100312
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700313 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000314 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100315 return -EINVAL;
316 }
317
318 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000319 crtc = intel_get_crtc_for_pipe(dev, pipe);
320 if (crtc == NULL) {
321 DRM_ERROR("Invalid crtc %d\n", pipe);
322 return -EINVAL;
323 }
324
325 if (!crtc->enabled) {
326 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
327 return -EBUSY;
328 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100329
330 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000331 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
332 vblank_time, flags,
333 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100334}
335
Jesse Barnes5ca58282009-03-31 14:11:15 -0700336/*
337 * Handle hotplug events outside the interrupt handler proper.
338 */
339static void i915_hotplug_work_func(struct work_struct *work)
340{
341 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
342 hotplug_work);
343 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700344 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100345 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700346
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100347 /* HPD irq before everything is fully set up. */
348 if (!dev_priv->enable_hotplug_processing)
349 return;
350
Keith Packarda65e34c2011-07-25 10:04:56 -0700351 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800352 DRM_DEBUG_KMS("running encoder hotplug functions\n");
353
Chris Wilson4ef69c72010-09-09 15:14:28 +0100354 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
355 if (encoder->hot_plug)
356 encoder->hot_plug(encoder);
357
Keith Packard40ee3382011-07-28 15:31:19 -0700358 mutex_unlock(&mode_config->mutex);
359
Jesse Barnes5ca58282009-03-31 14:11:15 -0700360 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000361 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700362}
363
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200364static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800365{
366 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000367 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200368 u8 new_delay;
369 unsigned long flags;
370
371 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800372
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200373 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
374
Daniel Vetter20e4d402012-08-08 23:35:39 +0200375 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200376
Jesse Barnes7648fa92010-05-20 14:28:11 -0700377 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000378 busy_up = I915_READ(RCPREVBSYTUPAVG);
379 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800380 max_avg = I915_READ(RCBMAXAVG);
381 min_avg = I915_READ(RCBMINAVG);
382
383 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000384 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200385 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
386 new_delay = dev_priv->ips.cur_delay - 1;
387 if (new_delay < dev_priv->ips.max_delay)
388 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000389 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200390 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
391 new_delay = dev_priv->ips.cur_delay + 1;
392 if (new_delay > dev_priv->ips.min_delay)
393 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800394 }
395
Jesse Barnes7648fa92010-05-20 14:28:11 -0700396 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200397 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800398
Daniel Vetter92703882012-08-09 16:46:01 +0200399 spin_unlock_irqrestore(&mchdev_lock, flags);
400
Jesse Barnesf97108d2010-01-29 11:27:07 -0800401 return;
402}
403
Chris Wilson549f7362010-10-19 11:19:32 +0100404static void notify_ring(struct drm_device *dev,
405 struct intel_ring_buffer *ring)
406{
407 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000408
Chris Wilson475553d2011-01-20 09:52:56 +0000409 if (ring->obj == NULL)
410 return;
411
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100412 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000413
Chris Wilson549f7362010-10-19 11:19:32 +0100414 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700415 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +0100416 dev_priv->gpu_error.hangcheck_count = 0;
417 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100418 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700419 }
Chris Wilson549f7362010-10-19 11:19:32 +0100420}
421
Ben Widawsky4912d042011-04-25 11:25:20 -0700422static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800423{
Ben Widawsky4912d042011-04-25 11:25:20 -0700424 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200425 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700426 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100427 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800428
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200429 spin_lock_irq(&dev_priv->rps.lock);
430 pm_iir = dev_priv->rps.pm_iir;
431 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700432 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200433 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200434 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700435
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100436 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800437 return;
438
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700439 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100440
441 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200442 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100443 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200444 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800445
Ben Widawsky79249632012-09-07 19:43:42 -0700446 /* sysfs frequency interfaces may have snuck in while servicing the
447 * interrupt
448 */
449 if (!(new_delay > dev_priv->rps.max_delay ||
450 new_delay < dev_priv->rps.min_delay)) {
451 gen6_set_rps(dev_priv->dev, new_delay);
452 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800453
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700454 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800455}
456
Ben Widawskye3689192012-05-25 16:56:22 -0700457
458/**
459 * ivybridge_parity_work - Workqueue called when a parity error interrupt
460 * occurred.
461 * @work: workqueue struct
462 *
463 * Doesn't actually do anything except notify userspace. As a consequence of
464 * this event, userspace should try to remap the bad rows since statistically
465 * it is likely the same row is more likely to go bad again.
466 */
467static void ivybridge_parity_work(struct work_struct *work)
468{
469 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100470 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700471 u32 error_status, row, bank, subbank;
472 char *parity_event[5];
473 uint32_t misccpctl;
474 unsigned long flags;
475
476 /* We must turn off DOP level clock gating to access the L3 registers.
477 * In order to prevent a get/put style interface, acquire struct mutex
478 * any time we access those registers.
479 */
480 mutex_lock(&dev_priv->dev->struct_mutex);
481
482 misccpctl = I915_READ(GEN7_MISCCPCTL);
483 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
484 POSTING_READ(GEN7_MISCCPCTL);
485
486 error_status = I915_READ(GEN7_L3CDERRST1);
487 row = GEN7_PARITY_ERROR_ROW(error_status);
488 bank = GEN7_PARITY_ERROR_BANK(error_status);
489 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
490
491 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
492 GEN7_L3CDERRST1_ENABLE);
493 POSTING_READ(GEN7_L3CDERRST1);
494
495 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
496
497 spin_lock_irqsave(&dev_priv->irq_lock, flags);
498 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
499 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
500 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
501
502 mutex_unlock(&dev_priv->dev->struct_mutex);
503
504 parity_event[0] = "L3_PARITY_ERROR=1";
505 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
506 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
507 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
508 parity_event[4] = NULL;
509
510 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
511 KOBJ_CHANGE, parity_event);
512
513 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
514 row, bank, subbank);
515
516 kfree(parity_event[3]);
517 kfree(parity_event[2]);
518 kfree(parity_event[1]);
519}
520
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200521static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700522{
523 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
524 unsigned long flags;
525
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700526 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700527 return;
528
529 spin_lock_irqsave(&dev_priv->irq_lock, flags);
530 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
531 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
532 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
533
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100534 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700535}
536
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200537static void snb_gt_irq_handler(struct drm_device *dev,
538 struct drm_i915_private *dev_priv,
539 u32 gt_iir)
540{
541
542 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
543 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
544 notify_ring(dev, &dev_priv->ring[RCS]);
545 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
546 notify_ring(dev, &dev_priv->ring[VCS]);
547 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
548 notify_ring(dev, &dev_priv->ring[BCS]);
549
550 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
551 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
552 GT_RENDER_CS_ERROR_INTERRUPT)) {
553 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
554 i915_handle_error(dev, false);
555 }
Ben Widawskye3689192012-05-25 16:56:22 -0700556
557 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
558 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200559}
560
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100561static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
562 u32 pm_iir)
563{
564 unsigned long flags;
565
566 /*
567 * IIR bits should never already be set because IMR should
568 * prevent an interrupt from being shown in IIR. The warning
569 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200570 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100571 * type is not a problem, it displays a problem in the logic.
572 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200573 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100574 */
575
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200576 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200577 dev_priv->rps.pm_iir |= pm_iir;
578 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100579 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200580 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100581
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200582 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100583}
584
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100585static void gmbus_irq_handler(struct drm_device *dev)
586{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100587 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
588
Daniel Vetter28c70f12012-12-01 13:53:45 +0100589 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100590}
591
Daniel Vetterce99c252012-12-01 13:53:47 +0100592static void dp_aux_irq_handler(struct drm_device *dev)
593{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100594 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
595
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100596 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100597}
598
Daniel Vetterff1f5252012-10-02 15:10:55 +0200599static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700600{
601 struct drm_device *dev = (struct drm_device *) arg;
602 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
603 u32 iir, gt_iir, pm_iir;
604 irqreturn_t ret = IRQ_NONE;
605 unsigned long irqflags;
606 int pipe;
607 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700608
609 atomic_inc(&dev_priv->irq_received);
610
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700611 while (true) {
612 iir = I915_READ(VLV_IIR);
613 gt_iir = I915_READ(GTIIR);
614 pm_iir = I915_READ(GEN6_PMIIR);
615
616 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
617 goto out;
618
619 ret = IRQ_HANDLED;
620
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200621 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700622
623 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
624 for_each_pipe(pipe) {
625 int reg = PIPESTAT(pipe);
626 pipe_stats[pipe] = I915_READ(reg);
627
628 /*
629 * Clear the PIPE*STAT regs before the IIR
630 */
631 if (pipe_stats[pipe] & 0x8000ffff) {
632 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
633 DRM_DEBUG_DRIVER("pipe %c underrun\n",
634 pipe_name(pipe));
635 I915_WRITE(reg, pipe_stats[pipe]);
636 }
637 }
638 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
639
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700640 for_each_pipe(pipe) {
641 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
642 drm_handle_vblank(dev, pipe);
643
644 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
645 intel_prepare_page_flip(dev, pipe);
646 intel_finish_page_flip(dev, pipe);
647 }
648 }
649
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700650 /* Consume port. Then clear IIR or we'll miss events */
651 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
652 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
653
654 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
655 hotplug_status);
Egbert Eiche5868a32013-02-28 04:17:12 -0500656 if (hotplug_status & HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700657 queue_work(dev_priv->wq,
658 &dev_priv->hotplug_work);
659
660 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
661 I915_READ(PORT_HOTPLUG_STAT);
662 }
663
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100664 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
665 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700666
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100667 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
668 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700669
670 I915_WRITE(GTIIR, gt_iir);
671 I915_WRITE(GEN6_PMIIR, pm_iir);
672 I915_WRITE(VLV_IIR, iir);
673 }
674
675out:
676 return ret;
677}
678
Adam Jackson23e81d62012-06-06 15:45:44 -0400679static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800680{
681 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800682 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800683
Daniel Vetter76e43832012-10-12 20:14:05 +0200684 if (pch_iir & SDE_HOTPLUG_MASK)
685 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
686
Jesse Barnes776ad802011-01-04 15:09:39 -0800687 if (pch_iir & SDE_AUDIO_POWER_MASK)
688 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
689 (pch_iir & SDE_AUDIO_POWER_MASK) >>
690 SDE_AUDIO_POWER_SHIFT);
691
Daniel Vetterce99c252012-12-01 13:53:47 +0100692 if (pch_iir & SDE_AUX_MASK)
693 dp_aux_irq_handler(dev);
694
Jesse Barnes776ad802011-01-04 15:09:39 -0800695 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100696 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -0800697
698 if (pch_iir & SDE_AUDIO_HDCP_MASK)
699 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
700
701 if (pch_iir & SDE_AUDIO_TRANS_MASK)
702 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
703
704 if (pch_iir & SDE_POISON)
705 DRM_ERROR("PCH poison interrupt\n");
706
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800707 if (pch_iir & SDE_FDI_MASK)
708 for_each_pipe(pipe)
709 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
710 pipe_name(pipe),
711 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800712
713 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
714 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
715
716 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
717 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
718
719 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
720 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
721 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
722 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
723}
724
Adam Jackson23e81d62012-06-06 15:45:44 -0400725static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
726{
727 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
728 int pipe;
729
Daniel Vetter76e43832012-10-12 20:14:05 +0200730 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
731 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
732
Adam Jackson23e81d62012-06-06 15:45:44 -0400733 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
734 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
735 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
736 SDE_AUDIO_POWER_SHIFT_CPT);
737
738 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +0100739 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400740
741 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100742 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400743
744 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
745 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
746
747 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
748 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
749
750 if (pch_iir & SDE_FDI_MASK_CPT)
751 for_each_pipe(pipe)
752 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
753 pipe_name(pipe),
754 I915_READ(FDI_RX_IIR(pipe)));
755}
756
Daniel Vetterff1f5252012-10-02 15:10:55 +0200757static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700758{
759 struct drm_device *dev = (struct drm_device *) arg;
760 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskyab5c6082013-04-05 13:12:41 -0700761 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +0100762 irqreturn_t ret = IRQ_NONE;
763 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700764
765 atomic_inc(&dev_priv->irq_received);
766
767 /* disable master interrupt before clearing iir */
768 de_ier = I915_READ(DEIER);
769 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100770
Paulo Zanoni44498ae2013-02-22 17:05:28 -0300771 /* Disable south interrupts. We'll only write to SDEIIR once, so further
772 * interrupts will will be stored on its back queue, and then we'll be
773 * able to process them after we restore SDEIER (as soon as we restore
774 * it, we'll get an interrupt if SDEIIR still has something to process
775 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -0700776 if (!HAS_PCH_NOP(dev)) {
777 sde_ier = I915_READ(SDEIER);
778 I915_WRITE(SDEIER, 0);
779 POSTING_READ(SDEIER);
780 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -0300781
Chris Wilson0e434062012-05-09 21:45:44 +0100782 gt_iir = I915_READ(GTIIR);
783 if (gt_iir) {
784 snb_gt_irq_handler(dev, dev_priv, gt_iir);
785 I915_WRITE(GTIIR, gt_iir);
786 ret = IRQ_HANDLED;
787 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700788
789 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100790 if (de_iir) {
Daniel Vetterce99c252012-12-01 13:53:47 +0100791 if (de_iir & DE_AUX_CHANNEL_A_IVB)
792 dp_aux_irq_handler(dev);
793
Chris Wilson0e434062012-05-09 21:45:44 +0100794 if (de_iir & DE_GSE_IVB)
795 intel_opregion_gse_intr(dev);
796
797 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +0200798 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
799 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +0100800 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
801 intel_prepare_page_flip(dev, i);
802 intel_finish_page_flip_plane(dev, i);
803 }
Chris Wilson0e434062012-05-09 21:45:44 +0100804 }
805
806 /* check event from PCH */
Ben Widawskyab5c6082013-04-05 13:12:41 -0700807 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
Chris Wilson0e434062012-05-09 21:45:44 +0100808 u32 pch_iir = I915_READ(SDEIIR);
809
Adam Jackson23e81d62012-06-06 15:45:44 -0400810 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100811
812 /* clear PCH hotplug event before clear CPU irq */
813 I915_WRITE(SDEIIR, pch_iir);
814 }
815
816 I915_WRITE(DEIIR, de_iir);
817 ret = IRQ_HANDLED;
818 }
819
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700820 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100821 if (pm_iir) {
822 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
823 gen6_queue_rps_work(dev_priv, pm_iir);
824 I915_WRITE(GEN6_PMIIR, pm_iir);
825 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700826 }
827
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700828 I915_WRITE(DEIER, de_ier);
829 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -0700830 if (!HAS_PCH_NOP(dev)) {
831 I915_WRITE(SDEIER, sde_ier);
832 POSTING_READ(SDEIER);
833 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700834
835 return ret;
836}
837
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200838static void ilk_gt_irq_handler(struct drm_device *dev,
839 struct drm_i915_private *dev_priv,
840 u32 gt_iir)
841{
842 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
843 notify_ring(dev, &dev_priv->ring[RCS]);
844 if (gt_iir & GT_BSD_USER_INTERRUPT)
845 notify_ring(dev, &dev_priv->ring[VCS]);
846}
847
Daniel Vetterff1f5252012-10-02 15:10:55 +0200848static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800849{
Jesse Barnes46979952011-04-07 13:53:55 -0700850 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800851 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
852 int ret = IRQ_NONE;
Paulo Zanoni44498ae2013-02-22 17:05:28 -0300853 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100854
Jesse Barnes46979952011-04-07 13:53:55 -0700855 atomic_inc(&dev_priv->irq_received);
856
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000857 /* disable master interrupt before clearing iir */
858 de_ier = I915_READ(DEIER);
859 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000860 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000861
Paulo Zanoni44498ae2013-02-22 17:05:28 -0300862 /* Disable south interrupts. We'll only write to SDEIIR once, so further
863 * interrupts will will be stored on its back queue, and then we'll be
864 * able to process them after we restore SDEIER (as soon as we restore
865 * it, we'll get an interrupt if SDEIIR still has something to process
866 * due to its back queue). */
867 sde_ier = I915_READ(SDEIER);
868 I915_WRITE(SDEIER, 0);
869 POSTING_READ(SDEIER);
870
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800871 de_iir = I915_READ(DEIIR);
872 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800873 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800874
Daniel Vetteracd15b62012-11-30 11:24:50 +0100875 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800876 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800877
Zou Nan haic7c85102010-01-15 10:29:06 +0800878 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800879
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200880 if (IS_GEN5(dev))
881 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
882 else
883 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800884
Daniel Vetterce99c252012-12-01 13:53:47 +0100885 if (de_iir & DE_AUX_CHANNEL_A)
886 dp_aux_irq_handler(dev);
887
Zou Nan haic7c85102010-01-15 10:29:06 +0800888 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100889 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800890
Daniel Vetter74d44442012-10-02 17:54:35 +0200891 if (de_iir & DE_PIPEA_VBLANK)
892 drm_handle_vblank(dev, 0);
893
894 if (de_iir & DE_PIPEB_VBLANK)
895 drm_handle_vblank(dev, 1);
896
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800897 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800898 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100899 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800900 }
901
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800902 if (de_iir & DE_PLANEB_FLIP_DONE) {
903 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100904 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800905 }
Li Pengc062df62010-01-23 00:12:58 +0800906
Zou Nan haic7c85102010-01-15 10:29:06 +0800907 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800908 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +0100909 u32 pch_iir = I915_READ(SDEIIR);
910
Adam Jackson23e81d62012-06-06 15:45:44 -0400911 if (HAS_PCH_CPT(dev))
912 cpt_irq_handler(dev, pch_iir);
913 else
914 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +0100915
916 /* should clear PCH hotplug event before clear CPU irq */
917 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800918 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800919
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200920 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
921 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800922
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100923 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
924 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800925
Zou Nan haic7c85102010-01-15 10:29:06 +0800926 I915_WRITE(GTIIR, gt_iir);
927 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700928 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800929
930done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000931 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000932 POSTING_READ(DEIER);
Paulo Zanoni44498ae2013-02-22 17:05:28 -0300933 I915_WRITE(SDEIER, sde_ier);
934 POSTING_READ(SDEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000935
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800936 return ret;
937}
938
Jesse Barnes8a905232009-07-11 16:48:03 -0400939/**
940 * i915_error_work_func - do process context error handling work
941 * @work: work struct
942 *
943 * Fire an error uevent so userspace can see that a hang or error
944 * was detected.
945 */
946static void i915_error_work_func(struct work_struct *work)
947{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100948 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
949 work);
950 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
951 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -0400952 struct drm_device *dev = dev_priv->dev;
Daniel Vetterf69061b2012-12-06 09:01:42 +0100953 struct intel_ring_buffer *ring;
Ben Gamarif316a422009-09-14 17:48:46 -0400954 char *error_event[] = { "ERROR=1", NULL };
955 char *reset_event[] = { "RESET=1", NULL };
956 char *reset_done_event[] = { "ERROR=0", NULL };
Daniel Vetterf69061b2012-12-06 09:01:42 +0100957 int i, ret;
Jesse Barnes8a905232009-07-11 16:48:03 -0400958
Ben Gamarif316a422009-09-14 17:48:46 -0400959 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400960
Daniel Vetter7db0ba22012-12-06 16:23:37 +0100961 /*
962 * Note that there's only one work item which does gpu resets, so we
963 * need not worry about concurrent gpu resets potentially incrementing
964 * error->reset_counter twice. We only need to take care of another
965 * racing irq/hangcheck declaring the gpu dead for a second time. A
966 * quick check for that is good enough: schedule_work ensures the
967 * correct ordering between hang detection and this work item, and since
968 * the reset in-progress bit is only ever set by code outside of this
969 * work we don't need to worry about any other races.
970 */
971 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100972 DRM_DEBUG_DRIVER("resetting chip\n");
Daniel Vetter7db0ba22012-12-06 16:23:37 +0100973 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
974 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100975
Daniel Vetterf69061b2012-12-06 09:01:42 +0100976 ret = i915_reset(dev);
977
978 if (ret == 0) {
979 /*
980 * After all the gem state is reset, increment the reset
981 * counter and wake up everyone waiting for the reset to
982 * complete.
983 *
984 * Since unlock operations are a one-sided barrier only,
985 * we need to insert a barrier here to order any seqno
986 * updates before
987 * the counter increment.
988 */
989 smp_mb__before_atomic_inc();
990 atomic_inc(&dev_priv->gpu_error.reset_counter);
991
992 kobject_uevent_env(&dev->primary->kdev.kobj,
993 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100994 } else {
995 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -0400996 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100997
Daniel Vetterf69061b2012-12-06 09:01:42 +0100998 for_each_ring(ring, dev_priv, i)
999 wake_up_all(&ring->irq_queue);
1000
Ville Syrjälä96a02912013-02-18 19:08:49 +02001001 intel_display_handle_reset(dev);
1002
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001003 wake_up_all(&dev_priv->gpu_error.reset_queue);
Ben Gamarif316a422009-09-14 17:48:46 -04001004 }
Jesse Barnes8a905232009-07-11 16:48:03 -04001005}
1006
Daniel Vetter85f9e502012-08-31 21:42:26 +02001007/* NB: please notice the memset */
1008static void i915_get_extra_instdone(struct drm_device *dev,
1009 uint32_t *instdone)
1010{
1011 struct drm_i915_private *dev_priv = dev->dev_private;
1012 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
1013
1014 switch(INTEL_INFO(dev)->gen) {
1015 case 2:
1016 case 3:
1017 instdone[0] = I915_READ(INSTDONE);
1018 break;
1019 case 4:
1020 case 5:
1021 case 6:
1022 instdone[0] = I915_READ(INSTDONE_I965);
1023 instdone[1] = I915_READ(INSTDONE1);
1024 break;
1025 default:
1026 WARN_ONCE(1, "Unsupported platform\n");
1027 case 7:
1028 instdone[0] = I915_READ(GEN7_INSTDONE_1);
1029 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
1030 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
1031 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
1032 break;
1033 }
1034}
1035
Chris Wilson3bd3c932010-08-19 08:19:30 +01001036#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +00001037static struct drm_i915_error_object *
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001038i915_error_object_create_sized(struct drm_i915_private *dev_priv,
1039 struct drm_i915_gem_object *src,
1040 const int num_pages)
Chris Wilson9df30792010-02-18 10:24:56 +00001041{
1042 struct drm_i915_error_object *dst;
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001043 int i;
Chris Wilsone56660d2010-08-07 11:01:26 +01001044 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001045
Chris Wilson05394f32010-11-08 19:18:58 +00001046 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +00001047 return NULL;
1048
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001049 dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001050 if (dst == NULL)
1051 return NULL;
1052
Chris Wilson05394f32010-11-08 19:18:58 +00001053 reloc_offset = src->gtt_offset;
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001054 for (i = 0; i < num_pages; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -07001055 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +01001056 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -07001057
Chris Wilsone56660d2010-08-07 11:01:26 +01001058 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001059 if (d == NULL)
1060 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +01001061
Andrew Morton788885a2010-05-11 14:07:05 -07001062 local_irq_save(flags);
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001063 if (reloc_offset < dev_priv->gtt.mappable_end &&
Daniel Vetter74898d72012-02-15 23:50:22 +01001064 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +01001065 void __iomem *s;
1066
1067 /* Simply ignore tiling or any overlapping fence.
1068 * It's part of the error state, and this hopefully
1069 * captures what the GPU read.
1070 */
1071
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001072 s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson172975aa2011-12-14 13:57:25 +01001073 reloc_offset);
1074 memcpy_fromio(d, s, PAGE_SIZE);
1075 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +00001076 } else if (src->stolen) {
1077 unsigned long offset;
1078
1079 offset = dev_priv->mm.stolen_base;
1080 offset += src->stolen->start;
1081 offset += i << PAGE_SHIFT;
1082
Daniel Vetter1a240d42012-11-29 22:18:51 +01001083 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +01001084 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +01001085 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +01001086 void *s;
1087
Chris Wilson9da3da62012-06-01 15:20:22 +01001088 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +01001089
Chris Wilson9da3da62012-06-01 15:20:22 +01001090 drm_clflush_pages(&page, 1);
1091
1092 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +01001093 memcpy(d, s, PAGE_SIZE);
1094 kunmap_atomic(s);
1095
Chris Wilson9da3da62012-06-01 15:20:22 +01001096 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +01001097 }
Andrew Morton788885a2010-05-11 14:07:05 -07001098 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +01001099
Chris Wilson9da3da62012-06-01 15:20:22 +01001100 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +01001101
1102 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +00001103 }
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001104 dst->page_count = num_pages;
Chris Wilson05394f32010-11-08 19:18:58 +00001105 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001106
1107 return dst;
1108
1109unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +01001110 while (i--)
1111 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +00001112 kfree(dst);
1113 return NULL;
1114}
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001115#define i915_error_object_create(dev_priv, src) \
1116 i915_error_object_create_sized((dev_priv), (src), \
1117 (src)->base.size>>PAGE_SHIFT)
Chris Wilson9df30792010-02-18 10:24:56 +00001118
1119static void
1120i915_error_object_free(struct drm_i915_error_object *obj)
1121{
1122 int page;
1123
1124 if (obj == NULL)
1125 return;
1126
1127 for (page = 0; page < obj->page_count; page++)
1128 kfree(obj->pages[page]);
1129
1130 kfree(obj);
1131}
1132
Daniel Vetter742cbee2012-04-27 15:17:39 +02001133void
1134i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +00001135{
Daniel Vetter742cbee2012-04-27 15:17:39 +02001136 struct drm_i915_error_state *error = container_of(error_ref,
1137 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +00001138 int i;
1139
Chris Wilson52d39a22012-02-15 11:25:37 +00001140 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
1141 i915_error_object_free(error->ring[i].batchbuffer);
1142 i915_error_object_free(error->ring[i].ringbuffer);
1143 kfree(error->ring[i].requests);
1144 }
Chris Wilsone2f973d2011-01-27 19:15:11 +00001145
Chris Wilson9df30792010-02-18 10:24:56 +00001146 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001147 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +00001148 kfree(error);
1149}
Chris Wilson1b502472012-04-24 15:47:30 +01001150static void capture_bo(struct drm_i915_error_buffer *err,
1151 struct drm_i915_gem_object *obj)
1152{
1153 err->size = obj->base.size;
1154 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001155 err->rseqno = obj->last_read_seqno;
1156 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001157 err->gtt_offset = obj->gtt_offset;
1158 err->read_domains = obj->base.read_domains;
1159 err->write_domain = obj->base.write_domain;
1160 err->fence_reg = obj->fence_reg;
1161 err->pinned = 0;
1162 if (obj->pin_count > 0)
1163 err->pinned = 1;
1164 if (obj->user_pin_count > 0)
1165 err->pinned = -1;
1166 err->tiling = obj->tiling_mode;
1167 err->dirty = obj->dirty;
1168 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1169 err->ring = obj->ring ? obj->ring->id : -1;
1170 err->cache_level = obj->cache_level;
1171}
Chris Wilson9df30792010-02-18 10:24:56 +00001172
Chris Wilson1b502472012-04-24 15:47:30 +01001173static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1174 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001175{
1176 struct drm_i915_gem_object *obj;
1177 int i = 0;
1178
1179 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001180 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001181 if (++i == count)
1182 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001183 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001184
Chris Wilson1b502472012-04-24 15:47:30 +01001185 return i;
1186}
1187
1188static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1189 int count, struct list_head *head)
1190{
1191 struct drm_i915_gem_object *obj;
1192 int i = 0;
1193
1194 list_for_each_entry(obj, head, gtt_list) {
1195 if (obj->pin_count == 0)
1196 continue;
1197
1198 capture_bo(err++, obj);
1199 if (++i == count)
1200 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001201 }
1202
1203 return i;
1204}
1205
Chris Wilson748ebc62010-10-24 10:28:47 +01001206static void i915_gem_record_fences(struct drm_device *dev,
1207 struct drm_i915_error_state *error)
1208{
1209 struct drm_i915_private *dev_priv = dev->dev_private;
1210 int i;
1211
1212 /* Fences */
1213 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001214 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001215 case 6:
1216 for (i = 0; i < 16; i++)
1217 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1218 break;
1219 case 5:
1220 case 4:
1221 for (i = 0; i < 16; i++)
1222 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1223 break;
1224 case 3:
1225 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1226 for (i = 0; i < 8; i++)
1227 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1228 case 2:
1229 for (i = 0; i < 8; i++)
1230 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1231 break;
1232
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08001233 default:
1234 BUG();
Chris Wilson748ebc62010-10-24 10:28:47 +01001235 }
1236}
1237
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001238static struct drm_i915_error_object *
1239i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1240 struct intel_ring_buffer *ring)
1241{
1242 struct drm_i915_gem_object *obj;
1243 u32 seqno;
1244
1245 if (!ring->get_seqno)
1246 return NULL;
1247
Daniel Vetterb45305f2012-12-17 16:21:27 +01001248 if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1249 u32 acthd = I915_READ(ACTHD);
1250
1251 if (WARN_ON(ring->id != RCS))
1252 return NULL;
1253
1254 obj = ring->private;
1255 if (acthd >= obj->gtt_offset &&
1256 acthd < obj->gtt_offset + obj->base.size)
1257 return i915_error_object_create(dev_priv, obj);
1258 }
1259
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001260 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001261 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1262 if (obj->ring != ring)
1263 continue;
1264
Chris Wilson0201f1e2012-07-20 12:41:01 +01001265 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001266 continue;
1267
1268 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1269 continue;
1270
1271 /* We need to copy these to an anonymous buffer as the simplest
1272 * method to avoid being overwritten by userspace.
1273 */
1274 return i915_error_object_create(dev_priv, obj);
1275 }
1276
1277 return NULL;
1278}
1279
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001280static void i915_record_ring_state(struct drm_device *dev,
1281 struct drm_i915_error_state *error,
1282 struct intel_ring_buffer *ring)
1283{
1284 struct drm_i915_private *dev_priv = dev->dev_private;
1285
Daniel Vetter33f3f512011-12-14 13:57:39 +01001286 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001287 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001288 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001289 error->semaphore_mboxes[ring->id][0]
1290 = I915_READ(RING_SYNC_0(ring->mmio_base));
1291 error->semaphore_mboxes[ring->id][1]
1292 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001293 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1294 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001295 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001296
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001297 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001298 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001299 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1300 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1301 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001302 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001303 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001304 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001305 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001306 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001307 error->ipeir[ring->id] = I915_READ(IPEIR);
1308 error->ipehr[ring->id] = I915_READ(IPEHR);
1309 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001310 }
1311
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001312 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001313 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001314 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001315 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001316 error->head[ring->id] = I915_READ_HEAD(ring);
1317 error->tail[ring->id] = I915_READ_TAIL(ring);
Chris Wilson0f3b6842013-01-15 12:05:55 +00001318 error->ctl[ring->id] = I915_READ_CTL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001319
1320 error->cpu_ring_head[ring->id] = ring->head;
1321 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001322}
1323
Ben Widawsky8c123e52013-03-04 17:00:29 -08001324
1325static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
1326 struct drm_i915_error_state *error,
1327 struct drm_i915_error_ring *ering)
1328{
1329 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1330 struct drm_i915_gem_object *obj;
1331
1332 /* Currently render ring is the only HW context user */
1333 if (ring->id != RCS || !error->ccid)
1334 return;
1335
1336 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
1337 if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
1338 ering->ctx = i915_error_object_create_sized(dev_priv,
1339 obj, 1);
1340 }
1341 }
1342}
1343
Chris Wilson52d39a22012-02-15 11:25:37 +00001344static void i915_gem_record_rings(struct drm_device *dev,
1345 struct drm_i915_error_state *error)
1346{
1347 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001348 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001349 struct drm_i915_gem_request *request;
1350 int i, count;
1351
Chris Wilsonb4519512012-05-11 14:29:30 +01001352 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001353 i915_record_ring_state(dev, error, ring);
1354
1355 error->ring[i].batchbuffer =
1356 i915_error_first_batchbuffer(dev_priv, ring);
1357
1358 error->ring[i].ringbuffer =
1359 i915_error_object_create(dev_priv, ring->obj);
1360
Ben Widawsky8c123e52013-03-04 17:00:29 -08001361
1362 i915_gem_record_active_context(ring, error, &error->ring[i]);
1363
Chris Wilson52d39a22012-02-15 11:25:37 +00001364 count = 0;
1365 list_for_each_entry(request, &ring->request_list, list)
1366 count++;
1367
1368 error->ring[i].num_requests = count;
1369 error->ring[i].requests =
1370 kmalloc(count*sizeof(struct drm_i915_error_request),
1371 GFP_ATOMIC);
1372 if (error->ring[i].requests == NULL) {
1373 error->ring[i].num_requests = 0;
1374 continue;
1375 }
1376
1377 count = 0;
1378 list_for_each_entry(request, &ring->request_list, list) {
1379 struct drm_i915_error_request *erq;
1380
1381 erq = &error->ring[i].requests[count++];
1382 erq->seqno = request->seqno;
1383 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001384 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001385 }
1386 }
1387}
1388
Jesse Barnes8a905232009-07-11 16:48:03 -04001389/**
1390 * i915_capture_error_state - capture an error record for later analysis
1391 * @dev: drm device
1392 *
1393 * Should be called when an error is detected (either a hang or an error
1394 * interrupt) to capture error state from the time of the error. Fills
1395 * out a structure which becomes available in debugfs for user level tools
1396 * to pick up.
1397 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001398static void i915_capture_error_state(struct drm_device *dev)
1399{
1400 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001401 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001402 struct drm_i915_error_state *error;
1403 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001404 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001405
Daniel Vetter99584db2012-11-14 17:14:04 +01001406 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1407 error = dev_priv->gpu_error.first_error;
1408 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001409 if (error)
1410 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001411
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001412 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001413 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001414 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001415 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1416 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001417 }
1418
Paulo Zanoni5d83d292013-03-06 20:03:22 -03001419 DRM_INFO("capturing error event; look for more information in "
Ben Widawsky2f86f192013-01-28 15:32:15 -08001420 "/sys/kernel/debug/dri/%d/i915_error_state\n",
Chris Wilsonb6f78332011-02-01 14:15:55 +00001421 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001422
Daniel Vetter742cbee2012-04-27 15:17:39 +02001423 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001424 error->eir = I915_READ(EIR);
1425 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawsky211816e2013-02-24 18:10:01 -08001426 if (HAS_HW_CONTEXTS(dev))
1427 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001428
1429 if (HAS_PCH_SPLIT(dev))
1430 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1431 else if (IS_VALLEYVIEW(dev))
1432 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1433 else if (IS_GEN2(dev))
1434 error->ier = I915_READ16(IER);
1435 else
1436 error->ier = I915_READ(IER);
1437
Chris Wilson0f3b6842013-01-15 12:05:55 +00001438 if (INTEL_INFO(dev)->gen >= 6)
1439 error->derrmr = I915_READ(DERRMR);
1440
1441 if (IS_VALLEYVIEW(dev))
1442 error->forcewake = I915_READ(FORCEWAKE_VLV);
1443 else if (INTEL_INFO(dev)->gen >= 7)
1444 error->forcewake = I915_READ(FORCEWAKE_MT);
1445 else if (INTEL_INFO(dev)->gen == 6)
1446 error->forcewake = I915_READ(FORCEWAKE);
1447
Paulo Zanoni4f3308b2013-03-22 14:24:16 -03001448 if (!HAS_PCH_SPLIT(dev))
1449 for_each_pipe(pipe)
1450 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001451
Daniel Vetter33f3f512011-12-14 13:57:39 +01001452 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001453 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001454 error->done_reg = I915_READ(DONE_REG);
1455 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001456
Ben Widawsky71e172e2012-08-20 16:15:13 -07001457 if (INTEL_INFO(dev)->gen == 7)
1458 error->err_int = I915_READ(GEN7_ERR_INT);
1459
Ben Widawsky050ee912012-08-22 11:32:15 -07001460 i915_get_extra_instdone(dev, error->extra_instdone);
1461
Chris Wilson748ebc62010-10-24 10:28:47 +01001462 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001463 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001464
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001465 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001466 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001467 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001468
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001469 i = 0;
1470 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1471 i++;
1472 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001473 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001474 if (obj->pin_count)
1475 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001476 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001477
Chris Wilson8e934db2011-01-24 12:34:00 +00001478 error->active_bo = NULL;
1479 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001480 if (i) {
1481 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001482 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001483 if (error->active_bo)
1484 error->pinned_bo =
1485 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001486 }
1487
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001488 if (error->active_bo)
1489 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001490 capture_active_bo(error->active_bo,
1491 error->active_bo_count,
1492 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001493
1494 if (error->pinned_bo)
1495 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001496 capture_pinned_bo(error->pinned_bo,
1497 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001498 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001499
Jesse Barnes8a905232009-07-11 16:48:03 -04001500 do_gettimeofday(&error->time);
1501
Chris Wilson6ef3d422010-08-04 20:26:07 +01001502 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001503 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001504
Daniel Vetter99584db2012-11-14 17:14:04 +01001505 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1506 if (dev_priv->gpu_error.first_error == NULL) {
1507 dev_priv->gpu_error.first_error = error;
Chris Wilson9df30792010-02-18 10:24:56 +00001508 error = NULL;
1509 }
Daniel Vetter99584db2012-11-14 17:14:04 +01001510 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001511
1512 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001513 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001514}
1515
1516void i915_destroy_error_state(struct drm_device *dev)
1517{
1518 struct drm_i915_private *dev_priv = dev->dev_private;
1519 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001520 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001521
Daniel Vetter99584db2012-11-14 17:14:04 +01001522 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1523 error = dev_priv->gpu_error.first_error;
1524 dev_priv->gpu_error.first_error = NULL;
1525 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001526
1527 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001528 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001529}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001530#else
1531#define i915_capture_error_state(x)
1532#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001533
Chris Wilson35aed2e2010-05-27 13:18:12 +01001534static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001535{
1536 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001537 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001538 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001539 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001540
Chris Wilson35aed2e2010-05-27 13:18:12 +01001541 if (!eir)
1542 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001543
Joe Perchesa70491c2012-03-18 13:00:11 -07001544 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001545
Ben Widawskybd9854f2012-08-23 15:18:09 -07001546 i915_get_extra_instdone(dev, instdone);
1547
Jesse Barnes8a905232009-07-11 16:48:03 -04001548 if (IS_G4X(dev)) {
1549 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1550 u32 ipeir = I915_READ(IPEIR_I965);
1551
Joe Perchesa70491c2012-03-18 13:00:11 -07001552 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1553 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001554 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1555 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001556 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001557 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001558 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001559 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001560 }
1561 if (eir & GM45_ERROR_PAGE_TABLE) {
1562 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001563 pr_err("page table error\n");
1564 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001565 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001566 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001567 }
1568 }
1569
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001570 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001571 if (eir & I915_ERROR_PAGE_TABLE) {
1572 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001573 pr_err("page table error\n");
1574 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001575 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001576 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001577 }
1578 }
1579
1580 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001581 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001582 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001583 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001584 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001585 /* pipestat has already been acked */
1586 }
1587 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001588 pr_err("instruction error\n");
1589 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001590 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1591 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001592 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001593 u32 ipeir = I915_READ(IPEIR);
1594
Joe Perchesa70491c2012-03-18 13:00:11 -07001595 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1596 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001597 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001598 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001599 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001600 } else {
1601 u32 ipeir = I915_READ(IPEIR_I965);
1602
Joe Perchesa70491c2012-03-18 13:00:11 -07001603 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1604 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001605 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001606 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001607 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001608 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001609 }
1610 }
1611
1612 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001613 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001614 eir = I915_READ(EIR);
1615 if (eir) {
1616 /*
1617 * some errors might have become stuck,
1618 * mask them.
1619 */
1620 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1621 I915_WRITE(EMR, I915_READ(EMR) | eir);
1622 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1623 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001624}
1625
1626/**
1627 * i915_handle_error - handle an error interrupt
1628 * @dev: drm device
1629 *
1630 * Do some basic checking of regsiter state at error interrupt time and
1631 * dump it to the syslog. Also call i915_capture_error_state() to make
1632 * sure we get a record and make it available in debugfs. Fire a uevent
1633 * so userspace knows something bad happened (should trigger collection
1634 * of a ring dump etc.).
1635 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001636void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001637{
1638 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001639 struct intel_ring_buffer *ring;
1640 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001641
1642 i915_capture_error_state(dev);
1643 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001644
Ben Gamariba1234d2009-09-14 17:48:47 -04001645 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01001646 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1647 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04001648
Ben Gamari11ed50e2009-09-14 17:48:45 -04001649 /*
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001650 * Wakeup waiting processes so that the reset work item
1651 * doesn't deadlock trying to grab various locks.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001652 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001653 for_each_ring(ring, dev_priv, i)
1654 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001655 }
1656
Daniel Vetter99584db2012-11-14 17:14:04 +01001657 queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001658}
1659
Ville Syrjälä21ad8332013-02-19 15:16:39 +02001660static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001661{
1662 drm_i915_private_t *dev_priv = dev->dev_private;
1663 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1664 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001665 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001666 struct intel_unpin_work *work;
1667 unsigned long flags;
1668 bool stall_detected;
1669
1670 /* Ignore early vblank irqs */
1671 if (intel_crtc == NULL)
1672 return;
1673
1674 spin_lock_irqsave(&dev->event_lock, flags);
1675 work = intel_crtc->unpin_work;
1676
Chris Wilsone7d841c2012-12-03 11:36:30 +00001677 if (work == NULL ||
1678 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1679 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001680 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1681 spin_unlock_irqrestore(&dev->event_lock, flags);
1682 return;
1683 }
1684
1685 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001686 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001687 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001688 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001689 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1690 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001691 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001692 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001693 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001694 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001695 crtc->x * crtc->fb->bits_per_pixel/8);
1696 }
1697
1698 spin_unlock_irqrestore(&dev->event_lock, flags);
1699
1700 if (stall_detected) {
1701 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1702 intel_prepare_page_flip(dev, intel_crtc->plane);
1703 }
1704}
1705
Keith Packard42f52ef2008-10-18 19:39:29 -07001706/* Called from drm generic code, passed 'crtc' which
1707 * we use as a pipe index
1708 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001709static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001710{
1711 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001712 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001713
Chris Wilson5eddb702010-09-11 13:48:45 +01001714 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001715 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001716
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001717 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001718 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001719 i915_enable_pipestat(dev_priv, pipe,
1720 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001721 else
Keith Packard7c463582008-11-04 02:03:27 -08001722 i915_enable_pipestat(dev_priv, pipe,
1723 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001724
1725 /* maintain vblank delivery even in deep C-states */
1726 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001727 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001728 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001729
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001730 return 0;
1731}
1732
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001733static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001734{
1735 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1736 unsigned long irqflags;
1737
1738 if (!i915_pipe_enabled(dev, pipe))
1739 return -EINVAL;
1740
1741 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1742 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001743 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001744 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1745
1746 return 0;
1747}
1748
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001749static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001750{
1751 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1752 unsigned long irqflags;
1753
1754 if (!i915_pipe_enabled(dev, pipe))
1755 return -EINVAL;
1756
1757 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001758 ironlake_enable_display_irq(dev_priv,
1759 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001760 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1761
1762 return 0;
1763}
1764
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001765static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1766{
1767 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1768 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001769 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001770
1771 if (!i915_pipe_enabled(dev, pipe))
1772 return -EINVAL;
1773
1774 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001775 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001776 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001777 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001778 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001779 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001780 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001781 i915_enable_pipestat(dev_priv, pipe,
1782 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001783 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1784
1785 return 0;
1786}
1787
Keith Packard42f52ef2008-10-18 19:39:29 -07001788/* Called from drm generic code, passed 'crtc' which
1789 * we use as a pipe index
1790 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001791static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001792{
1793 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001794 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001795
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001796 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001797 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001798 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001799
Jesse Barnesf796cf82011-04-07 13:58:17 -07001800 i915_disable_pipestat(dev_priv, pipe,
1801 PIPE_VBLANK_INTERRUPT_ENABLE |
1802 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1803 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1804}
1805
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001806static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001807{
1808 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1809 unsigned long irqflags;
1810
1811 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1812 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001813 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001814 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001815}
1816
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001817static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001818{
1819 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1820 unsigned long irqflags;
1821
1822 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001823 ironlake_disable_display_irq(dev_priv,
1824 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001825 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1826}
1827
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001828static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1829{
1830 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1831 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001832 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001833
1834 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001835 i915_disable_pipestat(dev_priv, pipe,
1836 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001837 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001838 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001839 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001840 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001841 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001842 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001843 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1844}
1845
Chris Wilson893eead2010-10-27 14:44:35 +01001846static u32
1847ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001848{
Chris Wilson893eead2010-10-27 14:44:35 +01001849 return list_entry(ring->request_list.prev,
1850 struct drm_i915_gem_request, list)->seqno;
1851}
1852
1853static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1854{
1855 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001856 i915_seqno_passed(ring->get_seqno(ring, false),
1857 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01001858 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001859 if (waitqueue_active(&ring->irq_queue)) {
1860 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1861 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001862 wake_up_all(&ring->irq_queue);
1863 *err = true;
1864 }
1865 return true;
1866 }
1867 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001868}
1869
Chris Wilsona24a11e2013-03-14 17:52:05 +02001870static bool semaphore_passed(struct intel_ring_buffer *ring)
1871{
1872 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1873 u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
1874 struct intel_ring_buffer *signaller;
1875 u32 cmd, ipehr, acthd_min;
1876
1877 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
1878 if ((ipehr & ~(0x3 << 16)) !=
1879 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
1880 return false;
1881
1882 /* ACTHD is likely pointing to the dword after the actual command,
1883 * so scan backwards until we find the MBOX.
1884 */
1885 acthd_min = max((int)acthd - 3 * 4, 0);
1886 do {
1887 cmd = ioread32(ring->virtual_start + acthd);
1888 if (cmd == ipehr)
1889 break;
1890
1891 acthd -= 4;
1892 if (acthd < acthd_min)
1893 return false;
1894 } while (1);
1895
1896 signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
1897 return i915_seqno_passed(signaller->get_seqno(signaller, false),
1898 ioread32(ring->virtual_start+acthd+4)+1);
1899}
1900
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001901static bool kick_ring(struct intel_ring_buffer *ring)
1902{
1903 struct drm_device *dev = ring->dev;
1904 struct drm_i915_private *dev_priv = dev->dev_private;
1905 u32 tmp = I915_READ_CTL(ring);
1906 if (tmp & RING_WAIT) {
1907 DRM_ERROR("Kicking stuck wait on %s\n",
1908 ring->name);
1909 I915_WRITE_CTL(ring, tmp);
1910 return true;
1911 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02001912
1913 if (INTEL_INFO(dev)->gen >= 6 &&
1914 tmp & RING_WAIT_SEMAPHORE &&
1915 semaphore_passed(ring)) {
1916 DRM_ERROR("Kicking stuck semaphore on %s\n",
1917 ring->name);
1918 I915_WRITE_CTL(ring, tmp);
1919 return true;
1920 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001921 return false;
1922}
1923
Chris Wilsond1e61e72012-04-10 17:00:41 +01001924static bool i915_hangcheck_hung(struct drm_device *dev)
1925{
1926 drm_i915_private_t *dev_priv = dev->dev_private;
1927
Daniel Vetter99584db2012-11-14 17:14:04 +01001928 if (dev_priv->gpu_error.hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001929 bool hung = true;
1930
Chris Wilsond1e61e72012-04-10 17:00:41 +01001931 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1932 i915_handle_error(dev, true);
1933
1934 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001935 struct intel_ring_buffer *ring;
1936 int i;
1937
Chris Wilsond1e61e72012-04-10 17:00:41 +01001938 /* Is the chip hanging on a WAIT_FOR_EVENT?
1939 * If so we can simply poke the RB_WAIT bit
1940 * and break the hang. This should work on
1941 * all but the second generation chipsets.
1942 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001943 for_each_ring(ring, dev_priv, i)
1944 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001945 }
1946
Chris Wilsonb4519512012-05-11 14:29:30 +01001947 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001948 }
1949
1950 return false;
1951}
1952
Ben Gamarif65d9422009-09-14 17:48:44 -04001953/**
1954 * This is called when the chip hasn't reported back with completed
1955 * batchbuffers in a long time. The first time this is called we simply record
1956 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1957 * again, we assume the chip is wedged and try to fix it.
1958 */
1959void i915_hangcheck_elapsed(unsigned long data)
1960{
1961 struct drm_device *dev = (struct drm_device *)data;
1962 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001963 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01001964 struct intel_ring_buffer *ring;
1965 bool err = false, idle;
1966 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001967
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001968 if (!i915_enable_hangcheck)
1969 return;
1970
Chris Wilsonb4519512012-05-11 14:29:30 +01001971 memset(acthd, 0, sizeof(acthd));
1972 idle = true;
1973 for_each_ring(ring, dev_priv, i) {
1974 idle &= i915_hangcheck_ring_idle(ring, &err);
1975 acthd[i] = intel_ring_get_active_head(ring);
1976 }
1977
Chris Wilson893eead2010-10-27 14:44:35 +01001978 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001979 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001980 if (err) {
1981 if (i915_hangcheck_hung(dev))
1982 return;
1983
Chris Wilson893eead2010-10-27 14:44:35 +01001984 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001985 }
1986
Daniel Vetter99584db2012-11-14 17:14:04 +01001987 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001988 return;
1989 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001990
Ben Widawskybd9854f2012-08-23 15:18:09 -07001991 i915_get_extra_instdone(dev, instdone);
Daniel Vetter99584db2012-11-14 17:14:04 +01001992 if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
1993 sizeof(acthd)) == 0 &&
1994 memcmp(dev_priv->gpu_error.prev_instdone, instdone,
1995 sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001996 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001997 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001998 } else {
Daniel Vetter99584db2012-11-14 17:14:04 +01001999 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002000
Daniel Vetter99584db2012-11-14 17:14:04 +01002001 memcpy(dev_priv->gpu_error.last_acthd, acthd,
2002 sizeof(acthd));
2003 memcpy(dev_priv->gpu_error.prev_instdone, instdone,
2004 sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002005 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002006
Chris Wilson893eead2010-10-27 14:44:35 +01002007repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04002008 /* Reset timer case chip hangs without another request being added */
Daniel Vetter99584db2012-11-14 17:14:04 +01002009 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002010 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002011}
2012
Linus Torvalds1da177e2005-04-16 15:20:36 -07002013/* drm_dma.h hooks
2014*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002015static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002016{
2017 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2018
Jesse Barnes46979952011-04-07 13:53:55 -07002019 atomic_set(&dev_priv->irq_received, 0);
2020
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002021 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002022
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002023 /* XXX hotplug from PCH */
2024
2025 I915_WRITE(DEIMR, 0xffffffff);
2026 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002027 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002028
2029 /* and GT */
2030 I915_WRITE(GTIMR, 0xffffffff);
2031 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002032 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002033
Ben Widawskyab5c6082013-04-05 13:12:41 -07002034 if (HAS_PCH_NOP(dev))
2035 return;
2036
Zhenyu Wangc6501562009-11-03 18:57:21 +00002037 /* south display irq */
2038 I915_WRITE(SDEIMR, 0xffffffff);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002039 /*
2040 * SDEIER is also touched by the interrupt handler to work around missed
2041 * PCH interrupts. Hence we can't update it after the interrupt handler
2042 * is enabled - instead we unconditionally enable all PCH interrupt
2043 * sources here, but then only unmask them as needed with SDEIMR.
2044 */
2045 I915_WRITE(SDEIER, 0xffffffff);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002046 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002047}
2048
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002049static void valleyview_irq_preinstall(struct drm_device *dev)
2050{
2051 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2052 int pipe;
2053
2054 atomic_set(&dev_priv->irq_received, 0);
2055
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002056 /* VLV magic */
2057 I915_WRITE(VLV_IMR, 0);
2058 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2059 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2060 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2061
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002062 /* and GT */
2063 I915_WRITE(GTIIR, I915_READ(GTIIR));
2064 I915_WRITE(GTIIR, I915_READ(GTIIR));
2065 I915_WRITE(GTIMR, 0xffffffff);
2066 I915_WRITE(GTIER, 0x0);
2067 POSTING_READ(GTIER);
2068
2069 I915_WRITE(DPINVGTT, 0xff);
2070
2071 I915_WRITE(PORT_HOTPLUG_EN, 0);
2072 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2073 for_each_pipe(pipe)
2074 I915_WRITE(PIPESTAT(pipe), 0xffff);
2075 I915_WRITE(VLV_IIR, 0xffffffff);
2076 I915_WRITE(VLV_IMR, 0xffffffff);
2077 I915_WRITE(VLV_IER, 0x0);
2078 POSTING_READ(VLV_IER);
2079}
2080
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002081static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002082{
2083 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002084 struct drm_mode_config *mode_config = &dev->mode_config;
2085 struct intel_encoder *intel_encoder;
2086 u32 mask = ~I915_READ(SDEIMR);
2087 u32 hotplug;
Keith Packard7fe0b972011-09-19 13:31:02 -07002088
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002089 if (HAS_PCH_IBX(dev)) {
2090 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2091 mask |= hpd_ibx[intel_encoder->hpd_pin];
2092 } else {
2093 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2094 mask |= hpd_cpt[intel_encoder->hpd_pin];
2095 }
2096
2097 I915_WRITE(SDEIMR, ~mask);
2098
2099 /*
2100 * Enable digital hotplug on the PCH, and configure the DP short pulse
2101 * duration to 2ms (which is the minimum in the Display Port spec)
2102 *
2103 * This register is the same on all known PCH chips.
2104 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002105 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2106 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2107 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2108 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2109 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2110 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2111}
2112
Paulo Zanonid46da432013-02-08 17:35:15 -02002113static void ibx_irq_postinstall(struct drm_device *dev)
2114{
2115 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002116 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002117
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002118 if (HAS_PCH_IBX(dev))
2119 mask = SDE_GMBUS | SDE_AUX_MASK;
2120 else
2121 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Ben Widawskyab5c6082013-04-05 13:12:41 -07002122
2123 if (HAS_PCH_NOP(dev))
2124 return;
2125
Paulo Zanonid46da432013-02-08 17:35:15 -02002126 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2127 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002128}
2129
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002130static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002131{
2132 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2133 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08002134 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Daniel Vetterce99c252012-12-01 13:53:47 +01002135 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
2136 DE_AUX_CHANNEL_A;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002137 u32 render_irqs;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002138
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002139 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002140
2141 /* should always can generate irq */
2142 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002143 I915_WRITE(DEIMR, dev_priv->irq_mask);
2144 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002145 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002146
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002147 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002148
2149 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002150 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002151
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002152 if (IS_GEN6(dev))
2153 render_irqs =
2154 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002155 GEN6_BSD_USER_INTERRUPT |
2156 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002157 else
2158 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00002159 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00002160 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002161 GT_BSD_USER_INTERRUPT;
2162 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002163 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002164
Paulo Zanonid46da432013-02-08 17:35:15 -02002165 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002166
Jesse Barnesf97108d2010-01-29 11:27:07 -08002167 if (IS_IRONLAKE_M(dev)) {
2168 /* Clear & enable PCU event interrupts */
2169 I915_WRITE(DEIIR, DE_PCU_EVENT);
2170 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
2171 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
2172 }
2173
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002174 return 0;
2175}
2176
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002177static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002178{
2179 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2180 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01002181 u32 display_mask =
2182 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2183 DE_PLANEC_FLIP_DONE_IVB |
2184 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetterce99c252012-12-01 13:53:47 +01002185 DE_PLANEA_FLIP_DONE_IVB |
2186 DE_AUX_CHANNEL_A_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002187 u32 render_irqs;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002188
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002189 dev_priv->irq_mask = ~display_mask;
2190
2191 /* should always can generate irq */
2192 I915_WRITE(DEIIR, I915_READ(DEIIR));
2193 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01002194 I915_WRITE(DEIER,
2195 display_mask |
2196 DE_PIPEC_VBLANK_IVB |
2197 DE_PIPEB_VBLANK_IVB |
2198 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002199 POSTING_READ(DEIER);
2200
Ben Widawsky15b9f802012-05-25 16:56:23 -07002201 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002202
2203 I915_WRITE(GTIIR, I915_READ(GTIIR));
2204 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2205
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002206 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07002207 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002208 I915_WRITE(GTIER, render_irqs);
2209 POSTING_READ(GTIER);
2210
Paulo Zanonid46da432013-02-08 17:35:15 -02002211 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002212
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002213 return 0;
2214}
2215
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002216static int valleyview_irq_postinstall(struct drm_device *dev)
2217{
2218 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002219 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002220 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002221 u32 render_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002222 u16 msid;
2223
2224 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002225 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2226 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2227 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002228 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2229
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002230 /*
2231 *Leave vblank interrupts masked initially. enable/disable will
2232 * toggle them based on usage.
2233 */
2234 dev_priv->irq_mask = (~enable_mask) |
2235 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2236 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002237
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002238 /* Hack for broken MSIs on VLV */
2239 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
2240 pci_read_config_word(dev->pdev, 0x98, &msid);
2241 msid &= 0xff; /* mask out delivery bits */
2242 msid |= (1<<14);
2243 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
2244
Daniel Vetter20afbda2012-12-11 14:05:07 +01002245 I915_WRITE(PORT_HOTPLUG_EN, 0);
2246 POSTING_READ(PORT_HOTPLUG_EN);
2247
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002248 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2249 I915_WRITE(VLV_IER, enable_mask);
2250 I915_WRITE(VLV_IIR, 0xffffffff);
2251 I915_WRITE(PIPESTAT(0), 0xffff);
2252 I915_WRITE(PIPESTAT(1), 0xffff);
2253 POSTING_READ(VLV_IER);
2254
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002255 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002256 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002257 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2258
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002259 I915_WRITE(VLV_IIR, 0xffffffff);
2260 I915_WRITE(VLV_IIR, 0xffffffff);
2261
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002262 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002263 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002264
2265 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2266 GEN6_BLITTER_USER_INTERRUPT;
2267 I915_WRITE(GTIER, render_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002268 POSTING_READ(GTIER);
2269
2270 /* ack & enable invalid PTE error interrupts */
2271#if 0 /* FIXME: add support to irq handler for checking these bits */
2272 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2273 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2274#endif
2275
2276 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002277
2278 return 0;
2279}
2280
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002281static void valleyview_irq_uninstall(struct drm_device *dev)
2282{
2283 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2284 int pipe;
2285
2286 if (!dev_priv)
2287 return;
2288
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002289 for_each_pipe(pipe)
2290 I915_WRITE(PIPESTAT(pipe), 0xffff);
2291
2292 I915_WRITE(HWSTAM, 0xffffffff);
2293 I915_WRITE(PORT_HOTPLUG_EN, 0);
2294 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2295 for_each_pipe(pipe)
2296 I915_WRITE(PIPESTAT(pipe), 0xffff);
2297 I915_WRITE(VLV_IIR, 0xffffffff);
2298 I915_WRITE(VLV_IMR, 0xffffffff);
2299 I915_WRITE(VLV_IER, 0x0);
2300 POSTING_READ(VLV_IER);
2301}
2302
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002303static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002304{
2305 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002306
2307 if (!dev_priv)
2308 return;
2309
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002310 I915_WRITE(HWSTAM, 0xffffffff);
2311
2312 I915_WRITE(DEIMR, 0xffffffff);
2313 I915_WRITE(DEIER, 0x0);
2314 I915_WRITE(DEIIR, I915_READ(DEIIR));
2315
2316 I915_WRITE(GTIMR, 0xffffffff);
2317 I915_WRITE(GTIER, 0x0);
2318 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002319
Ben Widawskyab5c6082013-04-05 13:12:41 -07002320 if (HAS_PCH_NOP(dev))
2321 return;
2322
Keith Packard192aac1f2011-09-20 10:12:44 -07002323 I915_WRITE(SDEIMR, 0xffffffff);
2324 I915_WRITE(SDEIER, 0x0);
2325 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002326}
2327
Chris Wilsonc2798b12012-04-22 21:13:57 +01002328static void i8xx_irq_preinstall(struct drm_device * dev)
2329{
2330 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2331 int pipe;
2332
2333 atomic_set(&dev_priv->irq_received, 0);
2334
2335 for_each_pipe(pipe)
2336 I915_WRITE(PIPESTAT(pipe), 0);
2337 I915_WRITE16(IMR, 0xffff);
2338 I915_WRITE16(IER, 0x0);
2339 POSTING_READ16(IER);
2340}
2341
2342static int i8xx_irq_postinstall(struct drm_device *dev)
2343{
2344 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2345
Chris Wilsonc2798b12012-04-22 21:13:57 +01002346 I915_WRITE16(EMR,
2347 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2348
2349 /* Unmask the interrupts that we always want on. */
2350 dev_priv->irq_mask =
2351 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2352 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2353 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2354 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2355 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2356 I915_WRITE16(IMR, dev_priv->irq_mask);
2357
2358 I915_WRITE16(IER,
2359 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2360 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2361 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2362 I915_USER_INTERRUPT);
2363 POSTING_READ16(IER);
2364
2365 return 0;
2366}
2367
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002368/*
2369 * Returns true when a page flip has completed.
2370 */
2371static bool i8xx_handle_vblank(struct drm_device *dev,
2372 int pipe, u16 iir)
2373{
2374 drm_i915_private_t *dev_priv = dev->dev_private;
2375 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
2376
2377 if (!drm_handle_vblank(dev, pipe))
2378 return false;
2379
2380 if ((iir & flip_pending) == 0)
2381 return false;
2382
2383 intel_prepare_page_flip(dev, pipe);
2384
2385 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2386 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2387 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2388 * the flip is completed (no longer pending). Since this doesn't raise
2389 * an interrupt per se, we watch for the change at vblank.
2390 */
2391 if (I915_READ16(ISR) & flip_pending)
2392 return false;
2393
2394 intel_finish_page_flip(dev, pipe);
2395
2396 return true;
2397}
2398
Daniel Vetterff1f5252012-10-02 15:10:55 +02002399static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002400{
2401 struct drm_device *dev = (struct drm_device *) arg;
2402 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002403 u16 iir, new_iir;
2404 u32 pipe_stats[2];
2405 unsigned long irqflags;
2406 int irq_received;
2407 int pipe;
2408 u16 flip_mask =
2409 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2410 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2411
2412 atomic_inc(&dev_priv->irq_received);
2413
2414 iir = I915_READ16(IIR);
2415 if (iir == 0)
2416 return IRQ_NONE;
2417
2418 while (iir & ~flip_mask) {
2419 /* Can't rely on pipestat interrupt bit in iir as it might
2420 * have been cleared after the pipestat interrupt was received.
2421 * It doesn't set the bit in iir again, but it still produces
2422 * interrupts (for non-MSI).
2423 */
2424 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2425 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2426 i915_handle_error(dev, false);
2427
2428 for_each_pipe(pipe) {
2429 int reg = PIPESTAT(pipe);
2430 pipe_stats[pipe] = I915_READ(reg);
2431
2432 /*
2433 * Clear the PIPE*STAT regs before the IIR
2434 */
2435 if (pipe_stats[pipe] & 0x8000ffff) {
2436 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2437 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2438 pipe_name(pipe));
2439 I915_WRITE(reg, pipe_stats[pipe]);
2440 irq_received = 1;
2441 }
2442 }
2443 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2444
2445 I915_WRITE16(IIR, iir & ~flip_mask);
2446 new_iir = I915_READ16(IIR); /* Flush posted writes */
2447
Daniel Vetterd05c6172012-04-26 23:28:09 +02002448 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002449
2450 if (iir & I915_USER_INTERRUPT)
2451 notify_ring(dev, &dev_priv->ring[RCS]);
2452
2453 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002454 i8xx_handle_vblank(dev, 0, iir))
2455 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002456
2457 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002458 i8xx_handle_vblank(dev, 1, iir))
2459 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002460
2461 iir = new_iir;
2462 }
2463
2464 return IRQ_HANDLED;
2465}
2466
2467static void i8xx_irq_uninstall(struct drm_device * dev)
2468{
2469 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2470 int pipe;
2471
Chris Wilsonc2798b12012-04-22 21:13:57 +01002472 for_each_pipe(pipe) {
2473 /* Clear enable bits; then clear status bits */
2474 I915_WRITE(PIPESTAT(pipe), 0);
2475 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2476 }
2477 I915_WRITE16(IMR, 0xffff);
2478 I915_WRITE16(IER, 0x0);
2479 I915_WRITE16(IIR, I915_READ16(IIR));
2480}
2481
Chris Wilsona266c7d2012-04-24 22:59:44 +01002482static void i915_irq_preinstall(struct drm_device * dev)
2483{
2484 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2485 int pipe;
2486
2487 atomic_set(&dev_priv->irq_received, 0);
2488
2489 if (I915_HAS_HOTPLUG(dev)) {
2490 I915_WRITE(PORT_HOTPLUG_EN, 0);
2491 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2492 }
2493
Chris Wilson00d98eb2012-04-24 22:59:48 +01002494 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002495 for_each_pipe(pipe)
2496 I915_WRITE(PIPESTAT(pipe), 0);
2497 I915_WRITE(IMR, 0xffffffff);
2498 I915_WRITE(IER, 0x0);
2499 POSTING_READ(IER);
2500}
2501
2502static int i915_irq_postinstall(struct drm_device *dev)
2503{
2504 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002505 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002506
Chris Wilson38bde182012-04-24 22:59:50 +01002507 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2508
2509 /* Unmask the interrupts that we always want on. */
2510 dev_priv->irq_mask =
2511 ~(I915_ASLE_INTERRUPT |
2512 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2513 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2514 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2515 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2516 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2517
2518 enable_mask =
2519 I915_ASLE_INTERRUPT |
2520 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2521 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2522 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2523 I915_USER_INTERRUPT;
2524
Chris Wilsona266c7d2012-04-24 22:59:44 +01002525 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002526 I915_WRITE(PORT_HOTPLUG_EN, 0);
2527 POSTING_READ(PORT_HOTPLUG_EN);
2528
Chris Wilsona266c7d2012-04-24 22:59:44 +01002529 /* Enable in IER... */
2530 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2531 /* and unmask in IMR */
2532 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2533 }
2534
Chris Wilsona266c7d2012-04-24 22:59:44 +01002535 I915_WRITE(IMR, dev_priv->irq_mask);
2536 I915_WRITE(IER, enable_mask);
2537 POSTING_READ(IER);
2538
Daniel Vetter20afbda2012-12-11 14:05:07 +01002539 intel_opregion_enable_asle(dev);
2540
2541 return 0;
2542}
2543
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002544/*
2545 * Returns true when a page flip has completed.
2546 */
2547static bool i915_handle_vblank(struct drm_device *dev,
2548 int plane, int pipe, u32 iir)
2549{
2550 drm_i915_private_t *dev_priv = dev->dev_private;
2551 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
2552
2553 if (!drm_handle_vblank(dev, pipe))
2554 return false;
2555
2556 if ((iir & flip_pending) == 0)
2557 return false;
2558
2559 intel_prepare_page_flip(dev, plane);
2560
2561 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2562 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2563 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2564 * the flip is completed (no longer pending). Since this doesn't raise
2565 * an interrupt per se, we watch for the change at vblank.
2566 */
2567 if (I915_READ(ISR) & flip_pending)
2568 return false;
2569
2570 intel_finish_page_flip(dev, pipe);
2571
2572 return true;
2573}
2574
Daniel Vetterff1f5252012-10-02 15:10:55 +02002575static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002576{
2577 struct drm_device *dev = (struct drm_device *) arg;
2578 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002579 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002580 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002581 u32 flip_mask =
2582 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2583 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01002584 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002585
2586 atomic_inc(&dev_priv->irq_received);
2587
2588 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002589 do {
2590 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002591 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002592
2593 /* Can't rely on pipestat interrupt bit in iir as it might
2594 * have been cleared after the pipestat interrupt was received.
2595 * It doesn't set the bit in iir again, but it still produces
2596 * interrupts (for non-MSI).
2597 */
2598 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2599 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2600 i915_handle_error(dev, false);
2601
2602 for_each_pipe(pipe) {
2603 int reg = PIPESTAT(pipe);
2604 pipe_stats[pipe] = I915_READ(reg);
2605
Chris Wilson38bde182012-04-24 22:59:50 +01002606 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002607 if (pipe_stats[pipe] & 0x8000ffff) {
2608 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2609 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2610 pipe_name(pipe));
2611 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002612 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002613 }
2614 }
2615 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2616
2617 if (!irq_received)
2618 break;
2619
Chris Wilsona266c7d2012-04-24 22:59:44 +01002620 /* Consume port. Then clear IIR or we'll miss events */
2621 if ((I915_HAS_HOTPLUG(dev)) &&
2622 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2623 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2624
2625 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2626 hotplug_status);
Egbert Eiche5868a32013-02-28 04:17:12 -05002627 if (hotplug_status & HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002628 queue_work(dev_priv->wq,
2629 &dev_priv->hotplug_work);
2630
2631 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002632 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002633 }
2634
Chris Wilson38bde182012-04-24 22:59:50 +01002635 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002636 new_iir = I915_READ(IIR); /* Flush posted writes */
2637
Chris Wilsona266c7d2012-04-24 22:59:44 +01002638 if (iir & I915_USER_INTERRUPT)
2639 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002640
Chris Wilsona266c7d2012-04-24 22:59:44 +01002641 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002642 int plane = pipe;
2643 if (IS_MOBILE(dev))
2644 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02002645
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002646 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
2647 i915_handle_vblank(dev, plane, pipe, iir))
2648 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002649
2650 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2651 blc_event = true;
2652 }
2653
Chris Wilsona266c7d2012-04-24 22:59:44 +01002654 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2655 intel_opregion_asle_intr(dev);
2656
2657 /* With MSI, interrupts are only generated when iir
2658 * transitions from zero to nonzero. If another bit got
2659 * set while we were handling the existing iir bits, then
2660 * we would never get another interrupt.
2661 *
2662 * This is fine on non-MSI as well, as if we hit this path
2663 * we avoid exiting the interrupt handler only to generate
2664 * another one.
2665 *
2666 * Note that for MSI this could cause a stray interrupt report
2667 * if an interrupt landed in the time between writing IIR and
2668 * the posting read. This should be rare enough to never
2669 * trigger the 99% of 100,000 interrupts test for disabling
2670 * stray interrupts.
2671 */
Chris Wilson38bde182012-04-24 22:59:50 +01002672 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002673 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002674 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002675
Daniel Vetterd05c6172012-04-26 23:28:09 +02002676 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002677
Chris Wilsona266c7d2012-04-24 22:59:44 +01002678 return ret;
2679}
2680
2681static void i915_irq_uninstall(struct drm_device * dev)
2682{
2683 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2684 int pipe;
2685
Chris Wilsona266c7d2012-04-24 22:59:44 +01002686 if (I915_HAS_HOTPLUG(dev)) {
2687 I915_WRITE(PORT_HOTPLUG_EN, 0);
2688 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2689 }
2690
Chris Wilson00d98eb2012-04-24 22:59:48 +01002691 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002692 for_each_pipe(pipe) {
2693 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002694 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002695 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2696 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002697 I915_WRITE(IMR, 0xffffffff);
2698 I915_WRITE(IER, 0x0);
2699
Chris Wilsona266c7d2012-04-24 22:59:44 +01002700 I915_WRITE(IIR, I915_READ(IIR));
2701}
2702
2703static void i965_irq_preinstall(struct drm_device * dev)
2704{
2705 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2706 int pipe;
2707
2708 atomic_set(&dev_priv->irq_received, 0);
2709
Chris Wilsonadca4732012-05-11 18:01:31 +01002710 I915_WRITE(PORT_HOTPLUG_EN, 0);
2711 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002712
2713 I915_WRITE(HWSTAM, 0xeffe);
2714 for_each_pipe(pipe)
2715 I915_WRITE(PIPESTAT(pipe), 0);
2716 I915_WRITE(IMR, 0xffffffff);
2717 I915_WRITE(IER, 0x0);
2718 POSTING_READ(IER);
2719}
2720
2721static int i965_irq_postinstall(struct drm_device *dev)
2722{
2723 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002724 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002725 u32 error_mask;
2726
Chris Wilsona266c7d2012-04-24 22:59:44 +01002727 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002728 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002729 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002730 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2731 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2732 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2733 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2734 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2735
2736 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002737 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2738 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002739 enable_mask |= I915_USER_INTERRUPT;
2740
2741 if (IS_G4X(dev))
2742 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002743
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002744 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002745
Chris Wilsona266c7d2012-04-24 22:59:44 +01002746 /*
2747 * Enable some error detection, note the instruction error mask
2748 * bit is reserved, so we leave it masked.
2749 */
2750 if (IS_G4X(dev)) {
2751 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2752 GM45_ERROR_MEM_PRIV |
2753 GM45_ERROR_CP_PRIV |
2754 I915_ERROR_MEMORY_REFRESH);
2755 } else {
2756 error_mask = ~(I915_ERROR_PAGE_TABLE |
2757 I915_ERROR_MEMORY_REFRESH);
2758 }
2759 I915_WRITE(EMR, error_mask);
2760
2761 I915_WRITE(IMR, dev_priv->irq_mask);
2762 I915_WRITE(IER, enable_mask);
2763 POSTING_READ(IER);
2764
Daniel Vetter20afbda2012-12-11 14:05:07 +01002765 I915_WRITE(PORT_HOTPLUG_EN, 0);
2766 POSTING_READ(PORT_HOTPLUG_EN);
2767
2768 intel_opregion_enable_asle(dev);
2769
2770 return 0;
2771}
2772
Egbert Eichbac56d52013-02-25 12:06:51 -05002773static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01002774{
2775 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05002776 struct drm_mode_config *mode_config = &dev->mode_config;
2777 struct intel_encoder *encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002778 u32 hotplug_en;
2779
Egbert Eichbac56d52013-02-25 12:06:51 -05002780 if (I915_HAS_HOTPLUG(dev)) {
2781 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2782 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
2783 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05002784 /* enable bits are the same for all generations */
Egbert Eichbac56d52013-02-25 12:06:51 -05002785 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
2786 hotplug_en |= hpd_mask_i915[encoder->hpd_pin];
2787 /* Programming the CRT detection parameters tends
2788 to generate a spurious hotplug event about three
2789 seconds later. So just do it once.
2790 */
2791 if (IS_G4X(dev))
2792 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01002793 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05002794 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002795
Egbert Eichbac56d52013-02-25 12:06:51 -05002796 /* Ignore TV since it's buggy */
2797 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2798 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002799}
2800
Daniel Vetterff1f5252012-10-02 15:10:55 +02002801static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002802{
2803 struct drm_device *dev = (struct drm_device *) arg;
2804 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002805 u32 iir, new_iir;
2806 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002807 unsigned long irqflags;
2808 int irq_received;
2809 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002810 u32 flip_mask =
2811 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2812 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002813
2814 atomic_inc(&dev_priv->irq_received);
2815
2816 iir = I915_READ(IIR);
2817
Chris Wilsona266c7d2012-04-24 22:59:44 +01002818 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002819 bool blc_event = false;
2820
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002821 irq_received = (iir & ~flip_mask) != 0;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002822
2823 /* Can't rely on pipestat interrupt bit in iir as it might
2824 * have been cleared after the pipestat interrupt was received.
2825 * It doesn't set the bit in iir again, but it still produces
2826 * interrupts (for non-MSI).
2827 */
2828 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2829 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2830 i915_handle_error(dev, false);
2831
2832 for_each_pipe(pipe) {
2833 int reg = PIPESTAT(pipe);
2834 pipe_stats[pipe] = I915_READ(reg);
2835
2836 /*
2837 * Clear the PIPE*STAT regs before the IIR
2838 */
2839 if (pipe_stats[pipe] & 0x8000ffff) {
2840 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2841 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2842 pipe_name(pipe));
2843 I915_WRITE(reg, pipe_stats[pipe]);
2844 irq_received = 1;
2845 }
2846 }
2847 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2848
2849 if (!irq_received)
2850 break;
2851
2852 ret = IRQ_HANDLED;
2853
2854 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002855 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002856 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2857
2858 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2859 hotplug_status);
Egbert Eiche5868a32013-02-28 04:17:12 -05002860 if (hotplug_status & (IS_G4X(dev) ?
2861 HOTPLUG_INT_STATUS_G4X :
2862 HOTPLUG_INT_STATUS_I965))
Chris Wilsona266c7d2012-04-24 22:59:44 +01002863 queue_work(dev_priv->wq,
2864 &dev_priv->hotplug_work);
2865
2866 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2867 I915_READ(PORT_HOTPLUG_STAT);
2868 }
2869
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002870 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002871 new_iir = I915_READ(IIR); /* Flush posted writes */
2872
Chris Wilsona266c7d2012-04-24 22:59:44 +01002873 if (iir & I915_USER_INTERRUPT)
2874 notify_ring(dev, &dev_priv->ring[RCS]);
2875 if (iir & I915_BSD_USER_INTERRUPT)
2876 notify_ring(dev, &dev_priv->ring[VCS]);
2877
Chris Wilsona266c7d2012-04-24 22:59:44 +01002878 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002879 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002880 i915_handle_vblank(dev, pipe, pipe, iir))
2881 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002882
2883 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2884 blc_event = true;
2885 }
2886
2887
2888 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2889 intel_opregion_asle_intr(dev);
2890
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002891 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2892 gmbus_irq_handler(dev);
2893
Chris Wilsona266c7d2012-04-24 22:59:44 +01002894 /* With MSI, interrupts are only generated when iir
2895 * transitions from zero to nonzero. If another bit got
2896 * set while we were handling the existing iir bits, then
2897 * we would never get another interrupt.
2898 *
2899 * This is fine on non-MSI as well, as if we hit this path
2900 * we avoid exiting the interrupt handler only to generate
2901 * another one.
2902 *
2903 * Note that for MSI this could cause a stray interrupt report
2904 * if an interrupt landed in the time between writing IIR and
2905 * the posting read. This should be rare enough to never
2906 * trigger the 99% of 100,000 interrupts test for disabling
2907 * stray interrupts.
2908 */
2909 iir = new_iir;
2910 }
2911
Daniel Vetterd05c6172012-04-26 23:28:09 +02002912 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002913
Chris Wilsona266c7d2012-04-24 22:59:44 +01002914 return ret;
2915}
2916
2917static void i965_irq_uninstall(struct drm_device * dev)
2918{
2919 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2920 int pipe;
2921
2922 if (!dev_priv)
2923 return;
2924
Chris Wilsonadca4732012-05-11 18:01:31 +01002925 I915_WRITE(PORT_HOTPLUG_EN, 0);
2926 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002927
2928 I915_WRITE(HWSTAM, 0xffffffff);
2929 for_each_pipe(pipe)
2930 I915_WRITE(PIPESTAT(pipe), 0);
2931 I915_WRITE(IMR, 0xffffffff);
2932 I915_WRITE(IER, 0x0);
2933
2934 for_each_pipe(pipe)
2935 I915_WRITE(PIPESTAT(pipe),
2936 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2937 I915_WRITE(IIR, I915_READ(IIR));
2938}
2939
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002940void intel_irq_init(struct drm_device *dev)
2941{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002942 struct drm_i915_private *dev_priv = dev->dev_private;
2943
2944 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01002945 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002946 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002947 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002948
Daniel Vetter99584db2012-11-14 17:14:04 +01002949 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
2950 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01002951 (unsigned long) dev);
2952
Tomas Janousek97a19a22012-12-08 13:48:13 +01002953 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002954
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002955 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2956 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002957 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002958 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2959 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2960 }
2961
Keith Packardc3613de2011-08-12 17:05:54 -07002962 if (drm_core_check_feature(dev, DRIVER_MODESET))
2963 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2964 else
2965 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002966 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2967
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002968 if (IS_VALLEYVIEW(dev)) {
2969 dev->driver->irq_handler = valleyview_irq_handler;
2970 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2971 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2972 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2973 dev->driver->enable_vblank = valleyview_enable_vblank;
2974 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05002975 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetter4a06e202012-12-01 13:53:40 +01002976 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002977 /* Share pre & uninstall handlers with ILK/SNB */
2978 dev->driver->irq_handler = ivybridge_irq_handler;
2979 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2980 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2981 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2982 dev->driver->enable_vblank = ivybridge_enable_vblank;
2983 dev->driver->disable_vblank = ivybridge_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002984 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002985 } else if (HAS_PCH_SPLIT(dev)) {
2986 dev->driver->irq_handler = ironlake_irq_handler;
2987 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2988 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2989 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2990 dev->driver->enable_vblank = ironlake_enable_vblank;
2991 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002992 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002993 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002994 if (INTEL_INFO(dev)->gen == 2) {
2995 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2996 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2997 dev->driver->irq_handler = i8xx_irq_handler;
2998 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002999 } else if (INTEL_INFO(dev)->gen == 3) {
3000 dev->driver->irq_preinstall = i915_irq_preinstall;
3001 dev->driver->irq_postinstall = i915_irq_postinstall;
3002 dev->driver->irq_uninstall = i915_irq_uninstall;
3003 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003004 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003005 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003006 dev->driver->irq_preinstall = i965_irq_preinstall;
3007 dev->driver->irq_postinstall = i965_irq_postinstall;
3008 dev->driver->irq_uninstall = i965_irq_uninstall;
3009 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05003010 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003011 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003012 dev->driver->enable_vblank = i915_enable_vblank;
3013 dev->driver->disable_vblank = i915_disable_vblank;
3014 }
3015}
Daniel Vetter20afbda2012-12-11 14:05:07 +01003016
3017void intel_hpd_init(struct drm_device *dev)
3018{
3019 struct drm_i915_private *dev_priv = dev->dev_private;
3020
3021 if (dev_priv->display.hpd_irq_setup)
3022 dev_priv->display.hpd_irq_setup(dev);
3023}