blob: b95c325f9a890d4f04e02427cd0248a8b2054006 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053075 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070079};
80
Matt Roper3d7d6512014-06-10 08:28:13 -070081/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
Chris Wilson6b383a72010-09-13 13:54:26 +010086static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080087
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100119
Jesse Barnes79e53942008-11-07 14:24:08 -0800120typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800122} intel_range_t;
123
124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int dot_limit;
126 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800127} intel_p2_t;
128
Ma Lingd4906092009-03-18 20:13:27 +0800129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800133};
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
Daniel Vetterd2acd212012-10-20 20:57:43 +0200171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
Jani Nikula79e50a42015-08-26 10:58:20 +0300181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
Chris Wilson021357a2010-09-07 20:54:59 +0100225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
Chris Wilson8b99e682010-10-13 09:59:17 +0100228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100233}
234
Daniel Vetter5d536e22013-07-06 12:52:06 +0200235static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400236 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200237 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200238 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700246};
247
Daniel Vetter5d536e22013-07-06 12:52:06 +0200248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200250 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200251 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
Keith Packarde4b36692009-06-05 19:22:17 -0700261static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200263 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200264 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700272};
Eric Anholt273e27c2011-03-30 13:01:10 -0700273
Keith Packarde4b36692009-06-05 19:22:17 -0700274static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700298};
299
Eric Anholt273e27c2011-03-30 13:01:10 -0700300
Keith Packarde4b36692009-06-05 19:22:17 -0700301static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800313 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800340 },
Keith Packarde4b36692009-06-05 19:22:17 -0700341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800354 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500357static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700370};
371
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500372static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Eric Anholt273e27c2011-03-30 13:01:10 -0700385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800390static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700401};
402
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800403static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800427};
428
Eric Anholt273e27c2011-03-30 13:01:10 -0700429/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400438 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400451 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800454};
455
Ville Syrjälädc730512013-09-24 21:26:30 +0300456static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200464 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700465 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300468 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700470};
471
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200480 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530491 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200503 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200504}
505
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
Damien Lespiau40935612014-10-29 11:16:59 +0000509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300510{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300511 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300512 struct intel_encoder *encoder;
513
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200529{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200530 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300531 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200533 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200535
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300536 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
541
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200544 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200545 }
546
547 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200548
549 return false;
550}
551
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800554{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200555 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800556 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100559 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000560 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000565 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200570 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800571 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800572
573 return limit;
574}
575
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800578{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200579 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800580 const intel_limit_t *limit;
581
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100583 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700584 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800585 else
Keith Packarde4b36692009-06-05 19:22:17 -0700586 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700589 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700591 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800592 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700593 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800594
595 return limit;
596}
597
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800600{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200601 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 const intel_limit_t *limit;
603
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200607 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800608 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200609 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500610 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500612 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800613 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700617 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300618 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100619 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700626 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700628 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200629 else
630 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 }
632 return limit;
633}
634
Imre Deakdccbea32015-06-22 23:35:51 +0300635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500643/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800645{
Shaohua Li21778322009-02-23 15:19:16 +0800646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200648 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300649 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300652
653 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800654}
655
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
Imre Deakdccbea32015-06-22 23:35:51 +0300661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800662{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200663 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300666 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300669
670 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800671}
672
Imre Deakdccbea32015-06-22 23:35:51 +0300673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300678 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300681
682 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300683}
684
Imre Deakdccbea32015-06-22 23:35:51 +0300685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300690 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300694
695 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300696}
697
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
Chris Wilson1b894b52010-12-14 20:04:54 +0000704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800707{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400711 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400713 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400715 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300716
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
Jesse Barnes79e53942008-11-07 14:24:08 -0800728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400734 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800735
736 return true;
737}
738
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800743{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300744 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800745
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800751 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100752 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300753 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800754 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 } else {
757 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800773
Akshay Joshi0206e352011-08-16 15:34:10 -0400774 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
Zhao Yakui42158662009-11-20 11:24:18 +0800778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200782 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800788 int this_err;
789
Imre Deakdccbea32015-06-22 23:35:51 +0300790 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800793 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
Ma Lingd4906092009-03-18 20:13:27 +0800811static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200816{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300817 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818 intel_clock_t clock;
819 int err = target;
820
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200821 memset(best_clock, 0, sizeof(*best_clock));
822
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
833 int this_err;
834
Imre Deakdccbea32015-06-22 23:35:51 +0300835 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
838 continue;
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
Ma Lingd4906092009-03-18 20:13:27 +0800856static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800861{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300862 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800863 intel_clock_t clock;
864 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300865 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800868
869 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
Ma Lingd4906092009-03-18 20:13:27 +0800873 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200874 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
Imre Deakdccbea32015-06-22 23:35:51 +0300885 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800888 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000889
890 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800901 return found;
902}
Ma Lingd4906092009-03-18 20:13:27 +0800903
Imre Deakd5dd62b2015-03-17 11:40:03 +0200904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
Imre Deak24be4e42015-03-17 11:40:04 +0200924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
Zhenyu Wang2c072452009-06-05 15:38:42 +0800944static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700949{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300951 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300952 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300953 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300956 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700957
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700961
962 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300967 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700968 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200970 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300971
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300974
Imre Deakdccbea32015-06-22 23:35:51 +0300975 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300976
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300979 continue;
980
Imre Deakd5dd62b2015-03-17 11:40:03 +0200981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300986
Imre Deakd5dd62b2015-03-17 11:40:03 +0200987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700990 }
991 }
992 }
993 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700994
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300995 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700997
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300998static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001005 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001006 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001012 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001026 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
Imre Deakdccbea32015-06-22 23:35:51 +03001038 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
Imre Deak9ca3ba02015-03-17 11:40:05 +02001043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001050 }
1051 }
1052
1053 return found;
1054}
1055
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001072 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001073 * as Haswell has gained clock readout/fastboot support.
1074 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001075 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001076 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001081 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001082 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001083 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001084}
1085
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001092 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001093}
1094
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001098 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001108 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
Keith Packardab7ad7f2010-10-03 00:33:06 -07001114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001116 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001128 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001129 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001135 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001136
Keith Packardab7ad7f2010-10-03 00:33:06 -07001137 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001138 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001139
Keith Packardab7ad7f2010-10-03 00:33:06 -07001140 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001143 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001144 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001145 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001147 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001148 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001149}
1150
Jesse Barnesb24e7172011-01-04 15:09:30 -08001151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001159{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001160 u32 val;
1161 bool cur_state;
1162
Ville Syrjälä649636e2015-09-22 19:50:01 +03001163 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001164 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 "PLL state assertion failure (expected %s, current %s)\n",
1167 state_string(state), state_string(cur_state));
1168}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001169
Jani Nikula23538ef2013-08-27 15:12:22 +03001170/* XXX: the dsi pll is shared between MIPI DSI ports */
1171static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1172{
1173 u32 val;
1174 bool cur_state;
1175
Ville Syrjäläa5805162015-05-26 20:42:30 +03001176 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001177 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179
1180 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001181 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001182 "DSI PLL state assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
1184}
1185#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1186#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001189intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001194 return NULL;
1195
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001196 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001197}
1198
Jesse Barnesb24e7172011-01-04 15:09:30 -08001199/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001200void assert_shared_dpll(struct drm_i915_private *dev_priv,
1201 struct intel_shared_dpll *pll,
1202 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001203{
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001205 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001206
Chris Wilson92b27b02012-05-20 18:10:50 +01001207 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001208 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001209 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001210
Daniel Vetter53589012013-06-05 13:34:16 +02001211 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001213 "%s assertion failure (expected %s, current %s)\n",
1214 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001215}
Jesse Barnes040484a2011-01-03 12:14:26 -08001216
1217static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
1219{
Jesse Barnes040484a2011-01-03 12:14:26 -08001220 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001221 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1222 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001223
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001224 if (HAS_DDI(dev_priv->dev)) {
1225 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001226 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001227 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001228 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001229 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 cur_state = !!(val & FDI_TX_ENABLE);
1231 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001232 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001233 "FDI TX state assertion failure (expected %s, current %s)\n",
1234 state_string(state), state_string(cur_state));
1235}
1236#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1237#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1238
1239static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
1241{
Jesse Barnes040484a2011-01-03 12:14:26 -08001242 u32 val;
1243 bool cur_state;
1244
Ville Syrjälä649636e2015-09-22 19:50:01 +03001245 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001246 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001247 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001248 "FDI RX state assertion failure (expected %s, current %s)\n",
1249 state_string(state), state_string(cur_state));
1250}
1251#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1252#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1253
1254static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 u32 val;
1258
1259 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001260 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001261 return;
1262
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001263 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001264 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 return;
1266
Ville Syrjälä649636e2015-09-22 19:50:01 +03001267 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001268 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001269}
1270
Daniel Vetter55607e82013-06-16 21:42:39 +02001271void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001273{
Jesse Barnes040484a2011-01-03 12:14:26 -08001274 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001275 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001276
Ville Syrjälä649636e2015-09-22 19:50:01 +03001277 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001278 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001279 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1281 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001282}
1283
Daniel Vetterb680c372014-09-19 18:27:27 +02001284void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001286{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001287 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001288 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001289 u32 val;
1290 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001291 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292
Jani Nikulabedd4db2014-08-22 15:04:13 +03001293 if (WARN_ON(HAS_DDI(dev)))
1294 return;
1295
1296 if (HAS_PCH_SPLIT(dev)) {
1297 u32 port_sel;
1298
Jesse Barnesea0760c2011-01-04 15:09:32 -08001299 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001300 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1301
1302 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1303 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1304 panel_pipe = PIPE_B;
1305 /* XXX: else fix for eDP */
1306 } else if (IS_VALLEYVIEW(dev)) {
1307 /* presumably write lock depends on pipe, not port select */
1308 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1309 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 } else {
1311 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001312 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1313 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001314 }
1315
1316 val = I915_READ(pp_reg);
1317 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001318 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001319 locked = false;
1320
Rob Clarke2c719b2014-12-15 13:56:32 -05001321 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001322 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001323 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324}
1325
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001326static void assert_cursor(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
1328{
1329 struct drm_device *dev = dev_priv->dev;
1330 bool cur_state;
1331
Paulo Zanonid9d82082014-02-27 16:30:56 -03001332 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001333 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001335 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1339 pipe_name(pipe), state_string(state), state_string(cur_state));
1340}
1341#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1342#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1343
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001344void assert_pipe(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001347 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001348 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1349 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001351 /* if we need the pipe quirk it must be always on */
1352 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1353 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001354 state = true;
1355
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001356 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001357 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001358 cur_state = false;
1359 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001360 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001361 cur_state = !!(val & PIPECONF_ENABLE);
1362 }
1363
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001365 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001366 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367}
1368
Chris Wilson931872f2012-01-16 23:01:13 +00001369static void assert_plane(struct drm_i915_private *dev_priv,
1370 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001373 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374
Ville Syrjälä649636e2015-09-22 19:50:01 +03001375 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001376 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001378 "plane %c assertion failure (expected %s, current %s)\n",
1379 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001380}
1381
Chris Wilson931872f2012-01-16 23:01:13 +00001382#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1383#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1384
Jesse Barnesb24e7172011-01-04 15:09:30 -08001385static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001388 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001389 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390
Ville Syrjälä653e1022013-06-04 13:49:05 +03001391 /* Primary planes are fixed to pipes on gen4+ */
1392 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001393 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001394 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001395 "plane %c assertion failure, should be disabled but not\n",
1396 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001397 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001398 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399
Jesse Barnesb24e7172011-01-04 15:09:30 -08001400 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001401 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001402 u32 val = I915_READ(DSPCNTR(i));
1403 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001404 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001405 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1407 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001408 }
1409}
1410
Jesse Barnes19332d72013-03-28 09:55:38 -07001411static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001415 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001416
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001417 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001418 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001419 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001420 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001421 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1422 sprite, pipe_name(pipe));
1423 }
1424 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001425 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001426 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001427 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001429 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 }
1431 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001432 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001433 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001435 plane_name(pipe), pipe_name(pipe));
1436 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001437 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001439 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1440 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001441 }
1442}
1443
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001444static void assert_vblank_disabled(struct drm_crtc *crtc)
1445{
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001447 drm_crtc_vblank_put(crtc);
1448}
1449
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001450static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001451{
1452 u32 val;
1453 bool enabled;
1454
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001456
Jesse Barnes92f25842011-01-04 15:09:34 -08001457 val = I915_READ(PCH_DREF_CONTROL);
1458 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1459 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001460 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001461}
1462
Daniel Vetterab9412b2013-05-03 11:49:46 +02001463static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001465{
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 u32 val;
1467 bool enabled;
1468
Ville Syrjälä649636e2015-09-22 19:50:01 +03001469 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001470 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001471 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001472 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1473 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001474}
1475
Keith Packard4e634382011-08-06 10:39:45 -07001476static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001478{
1479 if ((val & DP_PORT_EN) == 0)
1480 return false;
1481
1482 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001483 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001484 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1485 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001486 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1487 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1488 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001489 } else {
1490 if ((val & DP_PIPE_MASK) != (pipe << 30))
1491 return false;
1492 }
1493 return true;
1494}
1495
Keith Packard1519b992011-08-06 10:35:34 -07001496static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1497 enum pipe pipe, u32 val)
1498{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001499 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001500 return false;
1501
1502 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001503 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001504 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001505 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1506 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1507 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001508 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001509 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001510 return false;
1511 }
1512 return true;
1513}
1514
1515static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1516 enum pipe pipe, u32 val)
1517{
1518 if ((val & LVDS_PORT_EN) == 0)
1519 return false;
1520
1521 if (HAS_PCH_CPT(dev_priv->dev)) {
1522 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1523 return false;
1524 } else {
1525 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1526 return false;
1527 }
1528 return true;
1529}
1530
1531static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1532 enum pipe pipe, u32 val)
1533{
1534 if ((val & ADPA_DAC_ENABLE) == 0)
1535 return false;
1536 if (HAS_PCH_CPT(dev_priv->dev)) {
1537 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1538 return false;
1539 } else {
1540 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1541 return false;
1542 }
1543 return true;
1544}
1545
Jesse Barnes291906f2011-02-02 12:28:03 -08001546static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001547 enum pipe pipe, i915_reg_t reg,
1548 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001549{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001550 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001551 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001552 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001553 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001554
Rob Clarke2c719b2014-12-15 13:56:32 -05001555 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001556 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001557 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001558}
1559
1560static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001561 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001562{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001563 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001564 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001565 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001566 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001567
Rob Clarke2c719b2014-12-15 13:56:32 -05001568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001569 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001570 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001571}
1572
1573static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1574 enum pipe pipe)
1575{
Jesse Barnes291906f2011-02-02 12:28:03 -08001576 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001577
Keith Packardf0575e92011-07-25 22:12:43 -07001578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001581
Ville Syrjälä649636e2015-09-22 19:50:01 +03001582 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001583 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001584 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001585 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001586
Ville Syrjälä649636e2015-09-22 19:50:01 +03001587 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001590 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001591
Paulo Zanonie2debe92013-02-18 19:00:27 -03001592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001595}
1596
Ville Syrjäläd288f652014-10-28 13:20:22 +02001597static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001598 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599{
Daniel Vetter426115c2013-07-11 22:13:42 +02001600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001602 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001603 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001604
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001606
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001607 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001611 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001612 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
Ville Syrjäläd288f652014-10-28 13:20:22 +02001621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001622 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001623
1624 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001628 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001631 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
Ville Syrjäläd288f652014-10-28 13:20:22 +02001636static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001637 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
Ville Syrjäläa5805162015-05-26 20:42:30 +03001649 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
Ville Syrjälä54433e92015-05-26 20:42:31 +03001656 mutex_unlock(&dev_priv->sb_lock);
1657
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665
1666 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001670 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001672 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673}
1674
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001681 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683
1684 return count;
1685}
1686
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001687static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001688{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001691 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001692 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001693
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001694 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001695
1696 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001698
1699 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001715
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001716 /*
1717 * Apparently we need to have VGA mode enabled prior to changing
1718 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1719 * dividers, even though the register value does change.
1720 */
1721 I915_WRITE(reg, 0);
1722
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001723 I915_WRITE(reg, dpll);
1724
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001725 /* Wait for the clocks to stabilize. */
1726 POSTING_READ(reg);
1727 udelay(150);
1728
1729 if (INTEL_INFO(dev)->gen >= 4) {
1730 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001731 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001732 } else {
1733 /* The pixel multiplier can only be updated once the
1734 * DPLL is enabled and the clocks are stable.
1735 *
1736 * So write it again.
1737 */
1738 I915_WRITE(reg, dpll);
1739 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740
1741 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001742 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001743 POSTING_READ(reg);
1744 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001745 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 POSTING_READ(reg);
1747 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001748 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001749 POSTING_READ(reg);
1750 udelay(150); /* wait for warmup */
1751}
1752
1753/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001754 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001755 * @dev_priv: i915 private structure
1756 * @pipe: pipe PLL to disable
1757 *
1758 * Disable the PLL for @pipe, making sure the pipe is off first.
1759 *
1760 * Note! This is for pre-ILK only.
1761 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001762static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001763{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001764 struct drm_device *dev = crtc->base.dev;
1765 struct drm_i915_private *dev_priv = dev->dev_private;
1766 enum pipe pipe = crtc->pipe;
1767
1768 /* Disable DVO 2x clock on both PLLs if necessary */
1769 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001770 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001771 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001772 I915_WRITE(DPLL(PIPE_B),
1773 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1774 I915_WRITE(DPLL(PIPE_A),
1775 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1776 }
1777
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001778 /* Don't disable pipe or pipe PLLs if needed */
1779 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1780 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001781 return;
1782
1783 /* Make sure the pipe isn't still relying on us */
1784 assert_pipe_disabled(dev_priv, pipe);
1785
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001786 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001787 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001788}
1789
Jesse Barnesf6071162013-10-01 10:41:38 -07001790static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1791{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001792 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001793
1794 /* Make sure the pipe isn't still relying on us */
1795 assert_pipe_disabled(dev_priv, pipe);
1796
Imre Deake5cbfbf2014-01-09 17:08:16 +02001797 /*
1798 * Leave integrated clock source and reference clock enabled for pipe B.
1799 * The latter is needed for VGA hotplug / manual detection.
1800 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001801 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001802 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001803 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001804 I915_WRITE(DPLL(pipe), val);
1805 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001806
1807}
1808
1809static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1810{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001811 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001812 u32 val;
1813
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001814 /* Make sure the pipe isn't still relying on us */
1815 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001816
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001817 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001818 val = DPLL_SSC_REF_CLK_CHV |
1819 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001820 if (pipe != PIPE_A)
1821 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1822 I915_WRITE(DPLL(pipe), val);
1823 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001824
Ville Syrjäläa5805162015-05-26 20:42:30 +03001825 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001826
1827 /* Disable 10bit clock to display controller */
1828 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1829 val &= ~DPIO_DCLKP_EN;
1830 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1831
Ville Syrjäläa5805162015-05-26 20:42:30 +03001832 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001833}
1834
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001835void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001836 struct intel_digital_port *dport,
1837 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001838{
1839 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001840 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001841
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001842 switch (dport->port) {
1843 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001844 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001845 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846 break;
1847 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001848 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001849 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001850 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001851 break;
1852 case PORT_D:
1853 port_mask = DPLL_PORTD_READY_MASK;
1854 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001855 break;
1856 default:
1857 BUG();
1858 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001859
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001860 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1861 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1862 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001863}
1864
Daniel Vetterb14b1052014-04-24 23:55:13 +02001865static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1866{
1867 struct drm_device *dev = crtc->base.dev;
1868 struct drm_i915_private *dev_priv = dev->dev_private;
1869 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1870
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001871 if (WARN_ON(pll == NULL))
1872 return;
1873
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001874 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001875 if (pll->active == 0) {
1876 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1877 WARN_ON(pll->on);
1878 assert_shared_dpll_disabled(dev_priv, pll);
1879
1880 pll->mode_set(dev_priv, pll);
1881 }
1882}
1883
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001884/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001885 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001886 * @dev_priv: i915 private structure
1887 * @pipe: pipe PLL to enable
1888 *
1889 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1890 * drives the transcoder clock.
1891 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001892static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001893{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001894 struct drm_device *dev = crtc->base.dev;
1895 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001896 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001897
Daniel Vetter87a875b2013-06-05 13:34:19 +02001898 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001899 return;
1900
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001901 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001902 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001903
Damien Lespiau74dd6922014-07-29 18:06:17 +01001904 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001905 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001906 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001907
Daniel Vettercdbd2312013-06-05 13:34:03 +02001908 if (pll->active++) {
1909 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001910 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001911 return;
1912 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001913 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001914
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001915 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1916
Daniel Vetter46edb022013-06-05 13:34:12 +02001917 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001918 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001919 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001920}
1921
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001922static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001923{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001924 struct drm_device *dev = crtc->base.dev;
1925 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001926 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001927
Jesse Barnes92f25842011-01-04 15:09:34 -08001928 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001929 if (INTEL_INFO(dev)->gen < 5)
1930 return;
1931
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001932 if (pll == NULL)
1933 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001934
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001935 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001936 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001937
Daniel Vetter46edb022013-06-05 13:34:12 +02001938 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1939 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001940 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001941
Chris Wilson48da64a2012-05-13 20:16:12 +01001942 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001943 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001944 return;
1945 }
1946
Daniel Vettere9d69442013-06-05 13:34:15 +02001947 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001948 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001949 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001950 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001951
Daniel Vetter46edb022013-06-05 13:34:12 +02001952 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001953 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001954 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001955
1956 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001957}
1958
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001959static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1960 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001961{
Daniel Vetter23670b322012-11-01 09:15:30 +01001962 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001963 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001965 i915_reg_t reg;
1966 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001967
1968 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001969 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001970
1971 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001972 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001973 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001974
1975 /* FDI must be feeding us bits for PCH ports */
1976 assert_fdi_tx_enabled(dev_priv, pipe);
1977 assert_fdi_rx_enabled(dev_priv, pipe);
1978
Daniel Vetter23670b322012-11-01 09:15:30 +01001979 if (HAS_PCH_CPT(dev)) {
1980 /* Workaround: Set the timing override bit before enabling the
1981 * pch transcoder. */
1982 reg = TRANS_CHICKEN2(pipe);
1983 val = I915_READ(reg);
1984 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1985 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001986 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001987
Daniel Vetterab9412b2013-05-03 11:49:46 +02001988 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001989 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001990 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001991
1992 if (HAS_PCH_IBX(dev_priv->dev)) {
1993 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001994 * Make the BPC in transcoder be consistent with
1995 * that in pipeconf reg. For HDMI we must use 8bpc
1996 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001997 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001998 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001999 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2000 val |= PIPECONF_8BPC;
2001 else
2002 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002003 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002004
2005 val &= ~TRANS_INTERLACE_MASK;
2006 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002007 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002008 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002009 val |= TRANS_LEGACY_INTERLACED_ILK;
2010 else
2011 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002012 else
2013 val |= TRANS_PROGRESSIVE;
2014
Jesse Barnes040484a2011-01-03 12:14:26 -08002015 I915_WRITE(reg, val | TRANS_ENABLE);
2016 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002017 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002018}
2019
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002020static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002021 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002022{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002023 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002024
2025 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002026 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002027
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002028 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002029 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002030 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002031
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002032 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002033 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002034 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002035 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002036
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002037 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002038 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002039
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002040 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2041 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002042 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002043 else
2044 val |= TRANS_PROGRESSIVE;
2045
Daniel Vetterab9412b2013-05-03 11:49:46 +02002046 I915_WRITE(LPT_TRANSCONF, val);
2047 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002048 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002049}
2050
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002051static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2052 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002053{
Daniel Vetter23670b322012-11-01 09:15:30 +01002054 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002055 i915_reg_t reg;
2056 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002057
2058 /* FDI relies on the transcoder */
2059 assert_fdi_tx_disabled(dev_priv, pipe);
2060 assert_fdi_rx_disabled(dev_priv, pipe);
2061
Jesse Barnes291906f2011-02-02 12:28:03 -08002062 /* Ports must be off as well */
2063 assert_pch_ports_disabled(dev_priv, pipe);
2064
Daniel Vetterab9412b2013-05-03 11:49:46 +02002065 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002066 val = I915_READ(reg);
2067 val &= ~TRANS_ENABLE;
2068 I915_WRITE(reg, val);
2069 /* wait for PCH transcoder off, transcoder state */
2070 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002071 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002072
Ville Syrjäläc4656132015-10-29 21:25:56 +02002073 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002074 /* Workaround: Clear the timing override chicken bit again. */
2075 reg = TRANS_CHICKEN2(pipe);
2076 val = I915_READ(reg);
2077 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2078 I915_WRITE(reg, val);
2079 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002080}
2081
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002082static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002083{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002084 u32 val;
2085
Daniel Vetterab9412b2013-05-03 11:49:46 +02002086 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002087 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002088 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002089 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002090 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002091 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002092
2093 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002094 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002095 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002096 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002097}
2098
2099/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002100 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002101 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002102 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002103 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002105 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002106static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107{
Paulo Zanoni03722642014-01-17 13:51:09 -02002108 struct drm_device *dev = crtc->base.dev;
2109 struct drm_i915_private *dev_priv = dev->dev_private;
2110 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002111 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002112 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002113 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002114 u32 val;
2115
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002116 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2117
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002118 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002119 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002120 assert_sprites_disabled(dev_priv, pipe);
2121
Paulo Zanoni681e5812012-12-06 11:12:38 -02002122 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002123 pch_transcoder = TRANSCODER_A;
2124 else
2125 pch_transcoder = pipe;
2126
Jesse Barnesb24e7172011-01-04 15:09:30 -08002127 /*
2128 * A pipe without a PLL won't actually be able to drive bits from
2129 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2130 * need the check.
2131 */
Imre Deak50360402015-01-16 00:55:16 -08002132 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002133 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002134 assert_dsi_pll_enabled(dev_priv);
2135 else
2136 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002137 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002138 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002139 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002140 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002141 assert_fdi_tx_pll_enabled(dev_priv,
2142 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002143 }
2144 /* FIXME: assert CPU port conditions for SNB+ */
2145 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002146
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002147 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002148 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002149 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002150 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2151 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002152 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002153 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002154
2155 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002156 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002157}
2158
2159/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002160 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002161 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002162 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002163 * Disable the pipe of @crtc, making sure that various hardware
2164 * specific requirements are met, if applicable, e.g. plane
2165 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002166 *
2167 * Will wait until the pipe has shut down before returning.
2168 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002169static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002170{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002171 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002172 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002173 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002174 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002175 u32 val;
2176
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002177 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2178
Jesse Barnesb24e7172011-01-04 15:09:30 -08002179 /*
2180 * Make sure planes won't keep trying to pump pixels to us,
2181 * or we might hang the display.
2182 */
2183 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002184 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002185 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002186
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002187 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002189 if ((val & PIPECONF_ENABLE) == 0)
2190 return;
2191
Ville Syrjälä67adc642014-08-15 01:21:57 +03002192 /*
2193 * Double wide has implications for planes
2194 * so best keep it disabled when not needed.
2195 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002196 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002197 val &= ~PIPECONF_DOUBLE_WIDE;
2198
2199 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002200 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2201 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002202 val &= ~PIPECONF_ENABLE;
2203
2204 I915_WRITE(reg, val);
2205 if ((val & PIPECONF_ENABLE) == 0)
2206 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002207}
2208
Chris Wilson693db182013-03-05 14:52:39 +00002209static bool need_vtd_wa(struct drm_device *dev)
2210{
2211#ifdef CONFIG_INTEL_IOMMU
2212 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2213 return true;
2214#endif
2215 return false;
2216}
2217
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002218unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002219intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002220 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002221{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002222 unsigned int tile_height;
2223 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002224
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002225 switch (fb_format_modifier) {
2226 case DRM_FORMAT_MOD_NONE:
2227 tile_height = 1;
2228 break;
2229 case I915_FORMAT_MOD_X_TILED:
2230 tile_height = IS_GEN2(dev) ? 16 : 8;
2231 break;
2232 case I915_FORMAT_MOD_Y_TILED:
2233 tile_height = 32;
2234 break;
2235 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002236 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002237 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002238 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002239 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002240 tile_height = 64;
2241 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002242 case 2:
2243 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002244 tile_height = 32;
2245 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002246 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002247 tile_height = 16;
2248 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002249 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002250 WARN_ONCE(1,
2251 "128-bit pixels are not supported for display!");
2252 tile_height = 16;
2253 break;
2254 }
2255 break;
2256 default:
2257 MISSING_CASE(fb_format_modifier);
2258 tile_height = 1;
2259 break;
2260 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002261
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002262 return tile_height;
2263}
2264
2265unsigned int
2266intel_fb_align_height(struct drm_device *dev, unsigned int height,
2267 uint32_t pixel_format, uint64_t fb_format_modifier)
2268{
2269 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002270 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002271}
2272
Daniel Vetter75c82a52015-10-14 16:51:04 +02002273static void
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002274intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2275 const struct drm_plane_state *plane_state)
2276{
Daniel Vettera6d09182015-10-14 16:51:05 +02002277 struct intel_rotation_info *info = &view->params.rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002278 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002279
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002280 *view = i915_ggtt_view_normal;
2281
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002282 if (!plane_state)
Daniel Vetter75c82a52015-10-14 16:51:04 +02002283 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002284
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002285 if (!intel_rotation_90_or_270(plane_state->rotation))
Daniel Vetter75c82a52015-10-14 16:51:04 +02002286 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002287
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002288 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002289
2290 info->height = fb->height;
2291 info->pixel_format = fb->pixel_format;
2292 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002293 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002294 info->fb_modifier = fb->modifier[0];
2295
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002296 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002297 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002298 tile_pitch = PAGE_SIZE / tile_height;
2299 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2300 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2301 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2302
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002303 if (info->pixel_format == DRM_FORMAT_NV12) {
2304 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2305 fb->modifier[0], 1);
2306 tile_pitch = PAGE_SIZE / tile_height;
2307 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2308 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2309 tile_height);
2310 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2311 PAGE_SIZE;
2312 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002313}
2314
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002315static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2316{
2317 if (INTEL_INFO(dev_priv)->gen >= 9)
2318 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002319 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2320 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002321 return 128 * 1024;
2322 else if (INTEL_INFO(dev_priv)->gen >= 4)
2323 return 4 * 1024;
2324 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002325 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002326}
2327
Chris Wilson127bd2a2010-07-23 23:32:05 +01002328int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002329intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2330 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002331 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002332{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002333 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002334 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002335 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002336 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002337 u32 alignment;
2338 int ret;
2339
Matt Roperebcdd392014-07-09 16:22:11 -07002340 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2341
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002342 switch (fb->modifier[0]) {
2343 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002344 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002345 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002346 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002347 if (INTEL_INFO(dev)->gen >= 9)
2348 alignment = 256 * 1024;
2349 else {
2350 /* pin() will align the object as required by fence */
2351 alignment = 0;
2352 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002353 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002354 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002355 case I915_FORMAT_MOD_Yf_TILED:
2356 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2357 "Y tiling bo slipped through, driver bug!\n"))
2358 return -EINVAL;
2359 alignment = 1 * 1024 * 1024;
2360 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002361 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002362 MISSING_CASE(fb->modifier[0]);
2363 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002364 }
2365
Daniel Vetter75c82a52015-10-14 16:51:04 +02002366 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002367
Chris Wilson693db182013-03-05 14:52:39 +00002368 /* Note that the w/a also requires 64 PTE of padding following the
2369 * bo. We currently fill all unused PTE with the shadow page and so
2370 * we should always have valid PTE following the scanout preventing
2371 * the VT-d warning.
2372 */
2373 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2374 alignment = 256 * 1024;
2375
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002376 /*
2377 * Global gtt pte registers are special registers which actually forward
2378 * writes to a chunk of system memory. Which means that there is no risk
2379 * that the register values disappear as soon as we call
2380 * intel_runtime_pm_put(), so it is correct to wrap only the
2381 * pin/unpin/fence and not more.
2382 */
2383 intel_runtime_pm_get(dev_priv);
2384
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002385 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2386 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002387 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002388 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002389
2390 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2391 * fence, whereas 965+ only requires a fence if using
2392 * framebuffer compression. For simplicity, we always install
2393 * a fence as the cost is not that onerous.
2394 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002395 if (view.type == I915_GGTT_VIEW_NORMAL) {
2396 ret = i915_gem_object_get_fence(obj);
2397 if (ret == -EDEADLK) {
2398 /*
2399 * -EDEADLK means there are no free fences
2400 * no pending flips.
2401 *
2402 * This is propagated to atomic, but it uses
2403 * -EDEADLK to force a locking recovery, so
2404 * change the returned error to -EBUSY.
2405 */
2406 ret = -EBUSY;
2407 goto err_unpin;
2408 } else if (ret)
2409 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002410
Vivek Kasireddy98072162015-10-29 18:54:38 -07002411 i915_gem_object_pin_fence(obj);
2412 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002413
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002414 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002415 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002416
2417err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002418 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002419err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002420 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002421 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002422}
2423
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002424static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2425 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002426{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002427 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002428 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002429
Matt Roperebcdd392014-07-09 16:22:11 -07002430 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2431
Daniel Vetter75c82a52015-10-14 16:51:04 +02002432 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002433
Vivek Kasireddy98072162015-10-29 18:54:38 -07002434 if (view.type == I915_GGTT_VIEW_NORMAL)
2435 i915_gem_object_unpin_fence(obj);
2436
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002437 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002438}
2439
Daniel Vetterc2c75132012-07-05 12:17:30 +02002440/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2441 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002442unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2443 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002444 unsigned int tiling_mode,
2445 unsigned int cpp,
2446 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002447{
Chris Wilsonbc752862013-02-21 20:04:31 +00002448 if (tiling_mode != I915_TILING_NONE) {
2449 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002450
Chris Wilsonbc752862013-02-21 20:04:31 +00002451 tile_rows = *y / 8;
2452 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002453
Chris Wilsonbc752862013-02-21 20:04:31 +00002454 tiles = *x / (512/cpp);
2455 *x %= 512/cpp;
2456
2457 return tile_rows * pitch * 8 + tiles * 4096;
2458 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002459 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002460 unsigned int offset;
2461
2462 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002463 *y = (offset & alignment) / pitch;
2464 *x = ((offset & alignment) - *y * pitch) / cpp;
2465 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002466 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002467}
2468
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002469static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002470{
2471 switch (format) {
2472 case DISPPLANE_8BPP:
2473 return DRM_FORMAT_C8;
2474 case DISPPLANE_BGRX555:
2475 return DRM_FORMAT_XRGB1555;
2476 case DISPPLANE_BGRX565:
2477 return DRM_FORMAT_RGB565;
2478 default:
2479 case DISPPLANE_BGRX888:
2480 return DRM_FORMAT_XRGB8888;
2481 case DISPPLANE_RGBX888:
2482 return DRM_FORMAT_XBGR8888;
2483 case DISPPLANE_BGRX101010:
2484 return DRM_FORMAT_XRGB2101010;
2485 case DISPPLANE_RGBX101010:
2486 return DRM_FORMAT_XBGR2101010;
2487 }
2488}
2489
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002490static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2491{
2492 switch (format) {
2493 case PLANE_CTL_FORMAT_RGB_565:
2494 return DRM_FORMAT_RGB565;
2495 default:
2496 case PLANE_CTL_FORMAT_XRGB_8888:
2497 if (rgb_order) {
2498 if (alpha)
2499 return DRM_FORMAT_ABGR8888;
2500 else
2501 return DRM_FORMAT_XBGR8888;
2502 } else {
2503 if (alpha)
2504 return DRM_FORMAT_ARGB8888;
2505 else
2506 return DRM_FORMAT_XRGB8888;
2507 }
2508 case PLANE_CTL_FORMAT_XRGB_2101010:
2509 if (rgb_order)
2510 return DRM_FORMAT_XBGR2101010;
2511 else
2512 return DRM_FORMAT_XRGB2101010;
2513 }
2514}
2515
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002516static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002517intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2518 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002519{
2520 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002521 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002522 struct drm_i915_gem_object *obj = NULL;
2523 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002524 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002525 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2526 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2527 PAGE_SIZE);
2528
2529 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002530
Chris Wilsonff2652e2014-03-10 08:07:02 +00002531 if (plane_config->size == 0)
2532 return false;
2533
Paulo Zanoni3badb492015-09-23 12:52:23 -03002534 /* If the FB is too big, just don't use it since fbdev is not very
2535 * important and we should probably use that space with FBC or other
2536 * features. */
2537 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2538 return false;
2539
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002540 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2541 base_aligned,
2542 base_aligned,
2543 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002544 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002545 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002546
Damien Lespiau49af4492015-01-20 12:51:44 +00002547 obj->tiling_mode = plane_config->tiling;
2548 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002549 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002550
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002551 mode_cmd.pixel_format = fb->pixel_format;
2552 mode_cmd.width = fb->width;
2553 mode_cmd.height = fb->height;
2554 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002555 mode_cmd.modifier[0] = fb->modifier[0];
2556 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002557
2558 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002559 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002560 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002561 DRM_DEBUG_KMS("intel fb init failed\n");
2562 goto out_unref_obj;
2563 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002564 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002565
Daniel Vetterf6936e22015-03-26 12:17:05 +01002566 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002567 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002568
2569out_unref_obj:
2570 drm_gem_object_unreference(&obj->base);
2571 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002572 return false;
2573}
2574
Matt Roperafd65eb2015-02-03 13:10:04 -08002575/* Update plane->state->fb to match plane->fb after driver-internal updates */
2576static void
2577update_state_fb(struct drm_plane *plane)
2578{
2579 if (plane->fb == plane->state->fb)
2580 return;
2581
2582 if (plane->state->fb)
2583 drm_framebuffer_unreference(plane->state->fb);
2584 plane->state->fb = plane->fb;
2585 if (plane->state->fb)
2586 drm_framebuffer_reference(plane->state->fb);
2587}
2588
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002589static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002590intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2591 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002592{
2593 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002594 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002595 struct drm_crtc *c;
2596 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002597 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002598 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002599 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002600 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002601
Damien Lespiau2d140302015-02-05 17:22:18 +00002602 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002603 return;
2604
Daniel Vetterf6936e22015-03-26 12:17:05 +01002605 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002606 fb = &plane_config->fb->base;
2607 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002608 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002609
Damien Lespiau2d140302015-02-05 17:22:18 +00002610 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002611
2612 /*
2613 * Failed to alloc the obj, check to see if we should share
2614 * an fb with another CRTC instead
2615 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002616 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002617 i = to_intel_crtc(c);
2618
2619 if (c == &intel_crtc->base)
2620 continue;
2621
Matt Roper2ff8fde2014-07-08 07:50:07 -07002622 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002623 continue;
2624
Daniel Vetter88595ac2015-03-26 12:42:24 +01002625 fb = c->primary->fb;
2626 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002627 continue;
2628
Daniel Vetter88595ac2015-03-26 12:42:24 +01002629 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002630 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002631 drm_framebuffer_reference(fb);
2632 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002633 }
2634 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002635
2636 return;
2637
2638valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002639 plane_state->src_x = 0;
2640 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002641 plane_state->src_w = fb->width << 16;
2642 plane_state->src_h = fb->height << 16;
2643
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002644 plane_state->crtc_x = 0;
2645 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002646 plane_state->crtc_w = fb->width;
2647 plane_state->crtc_h = fb->height;
2648
Daniel Vetter88595ac2015-03-26 12:42:24 +01002649 obj = intel_fb_obj(fb);
2650 if (obj->tiling_mode != I915_TILING_NONE)
2651 dev_priv->preserve_bios_swizzle = true;
2652
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002653 drm_framebuffer_reference(fb);
2654 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002655 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002656 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002657 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002658}
2659
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002660static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2661 struct drm_framebuffer *fb,
2662 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002663{
2664 struct drm_device *dev = crtc->dev;
2665 struct drm_i915_private *dev_priv = dev->dev_private;
2666 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002667 struct drm_plane *primary = crtc->primary;
2668 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002669 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002670 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002671 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002672 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002673 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302674 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002675
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002676 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002677 I915_WRITE(reg, 0);
2678 if (INTEL_INFO(dev)->gen >= 4)
2679 I915_WRITE(DSPSURF(plane), 0);
2680 else
2681 I915_WRITE(DSPADDR(plane), 0);
2682 POSTING_READ(reg);
2683 return;
2684 }
2685
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002686 obj = intel_fb_obj(fb);
2687 if (WARN_ON(obj == NULL))
2688 return;
2689
2690 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2691
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002692 dspcntr = DISPPLANE_GAMMA_ENABLE;
2693
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002694 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002695
2696 if (INTEL_INFO(dev)->gen < 4) {
2697 if (intel_crtc->pipe == PIPE_B)
2698 dspcntr |= DISPPLANE_SEL_PIPE_B;
2699
2700 /* pipesrc and dspsize control the size that is scaled from,
2701 * which should always be the user's requested size.
2702 */
2703 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002704 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2705 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002706 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002707 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2708 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002709 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2710 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002711 I915_WRITE(PRIMPOS(plane), 0);
2712 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002713 }
2714
Ville Syrjälä57779d02012-10-31 17:50:14 +02002715 switch (fb->pixel_format) {
2716 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002717 dspcntr |= DISPPLANE_8BPP;
2718 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002719 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002720 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002721 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002722 case DRM_FORMAT_RGB565:
2723 dspcntr |= DISPPLANE_BGRX565;
2724 break;
2725 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002726 dspcntr |= DISPPLANE_BGRX888;
2727 break;
2728 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002729 dspcntr |= DISPPLANE_RGBX888;
2730 break;
2731 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002732 dspcntr |= DISPPLANE_BGRX101010;
2733 break;
2734 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002735 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002736 break;
2737 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002738 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002739 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002740
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002741 if (INTEL_INFO(dev)->gen >= 4 &&
2742 obj->tiling_mode != I915_TILING_NONE)
2743 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002744
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002745 if (IS_G4X(dev))
2746 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2747
Ville Syrjäläb98971272014-08-27 16:51:22 +03002748 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002749
Daniel Vetterc2c75132012-07-05 12:17:30 +02002750 if (INTEL_INFO(dev)->gen >= 4) {
2751 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002752 intel_gen4_compute_page_offset(dev_priv,
2753 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002754 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002755 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002756 linear_offset -= intel_crtc->dspaddr_offset;
2757 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002758 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002759 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002760
Matt Roper8e7d6882015-01-21 16:35:41 -08002761 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302762 dspcntr |= DISPPLANE_ROTATE_180;
2763
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002764 x += (intel_crtc->config->pipe_src_w - 1);
2765 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302766
2767 /* Finding the last pixel of the last line of the display
2768 data and adding to linear_offset*/
2769 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002770 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2771 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302772 }
2773
Paulo Zanoni2db33662015-09-14 15:20:03 -03002774 intel_crtc->adjusted_x = x;
2775 intel_crtc->adjusted_y = y;
2776
Sonika Jindal48404c12014-08-22 14:06:04 +05302777 I915_WRITE(reg, dspcntr);
2778
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002779 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002780 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002781 I915_WRITE(DSPSURF(plane),
2782 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002783 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002784 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002785 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002786 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002787 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002788}
2789
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002790static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2791 struct drm_framebuffer *fb,
2792 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002793{
2794 struct drm_device *dev = crtc->dev;
2795 struct drm_i915_private *dev_priv = dev->dev_private;
2796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002797 struct drm_plane *primary = crtc->primary;
2798 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002799 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002800 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002801 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002802 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002803 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302804 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002805
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002806 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002807 I915_WRITE(reg, 0);
2808 I915_WRITE(DSPSURF(plane), 0);
2809 POSTING_READ(reg);
2810 return;
2811 }
2812
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002813 obj = intel_fb_obj(fb);
2814 if (WARN_ON(obj == NULL))
2815 return;
2816
2817 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2818
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002819 dspcntr = DISPPLANE_GAMMA_ENABLE;
2820
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002821 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002822
2823 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2824 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2825
Ville Syrjälä57779d02012-10-31 17:50:14 +02002826 switch (fb->pixel_format) {
2827 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002828 dspcntr |= DISPPLANE_8BPP;
2829 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002830 case DRM_FORMAT_RGB565:
2831 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002832 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002833 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002834 dspcntr |= DISPPLANE_BGRX888;
2835 break;
2836 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002837 dspcntr |= DISPPLANE_RGBX888;
2838 break;
2839 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002840 dspcntr |= DISPPLANE_BGRX101010;
2841 break;
2842 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002843 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002844 break;
2845 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002846 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002847 }
2848
2849 if (obj->tiling_mode != I915_TILING_NONE)
2850 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002851
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002852 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002853 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002854
Ville Syrjäläb98971272014-08-27 16:51:22 +03002855 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002856 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002857 intel_gen4_compute_page_offset(dev_priv,
2858 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002859 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002860 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002861 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002862 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302863 dspcntr |= DISPPLANE_ROTATE_180;
2864
2865 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002866 x += (intel_crtc->config->pipe_src_w - 1);
2867 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302868
2869 /* Finding the last pixel of the last line of the display
2870 data and adding to linear_offset*/
2871 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002872 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2873 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302874 }
2875 }
2876
Paulo Zanoni2db33662015-09-14 15:20:03 -03002877 intel_crtc->adjusted_x = x;
2878 intel_crtc->adjusted_y = y;
2879
Sonika Jindal48404c12014-08-22 14:06:04 +05302880 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002881
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002882 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002883 I915_WRITE(DSPSURF(plane),
2884 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002885 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002886 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2887 } else {
2888 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2889 I915_WRITE(DSPLINOFF(plane), linear_offset);
2890 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002891 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002892}
2893
Damien Lespiaub3218032015-02-27 11:15:18 +00002894u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2895 uint32_t pixel_format)
2896{
2897 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2898
2899 /*
2900 * The stride is either expressed as a multiple of 64 bytes
2901 * chunks for linear buffers or in number of tiles for tiled
2902 * buffers.
2903 */
2904 switch (fb_modifier) {
2905 case DRM_FORMAT_MOD_NONE:
2906 return 64;
2907 case I915_FORMAT_MOD_X_TILED:
2908 if (INTEL_INFO(dev)->gen == 2)
2909 return 128;
2910 return 512;
2911 case I915_FORMAT_MOD_Y_TILED:
2912 /* No need to check for old gens and Y tiling since this is
2913 * about the display engine and those will be blocked before
2914 * we get here.
2915 */
2916 return 128;
2917 case I915_FORMAT_MOD_Yf_TILED:
2918 if (bits_per_pixel == 8)
2919 return 64;
2920 else
2921 return 128;
2922 default:
2923 MISSING_CASE(fb_modifier);
2924 return 64;
2925 }
2926}
2927
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002928u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2929 struct drm_i915_gem_object *obj,
2930 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002931{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002932 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002933 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002934 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002935
Daniel Vetterce7f1722015-10-14 16:51:06 +02002936 intel_fill_fb_ggtt_view(&view, intel_plane->base.fb,
2937 intel_plane->base.state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002938
Daniel Vetterce7f1722015-10-14 16:51:06 +02002939 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002940 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002941 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002942 return -1;
2943
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002944 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002945
2946 if (plane == 1) {
Daniel Vettera6d09182015-10-14 16:51:05 +02002947 offset += vma->ggtt_view.params.rotation_info.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002948 PAGE_SIZE;
2949 }
2950
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002951 WARN_ON(upper_32_bits(offset));
2952
2953 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002954}
2955
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002956static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2957{
2958 struct drm_device *dev = intel_crtc->base.dev;
2959 struct drm_i915_private *dev_priv = dev->dev_private;
2960
2961 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2962 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2963 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002964}
2965
Chandra Kondurua1b22782015-04-07 15:28:45 -07002966/*
2967 * This function detaches (aka. unbinds) unused scalers in hardware
2968 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002969static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002970{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002971 struct intel_crtc_scaler_state *scaler_state;
2972 int i;
2973
Chandra Kondurua1b22782015-04-07 15:28:45 -07002974 scaler_state = &intel_crtc->config->scaler_state;
2975
2976 /* loop through and disable scalers that aren't in use */
2977 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002978 if (!scaler_state->scalers[i].in_use)
2979 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002980 }
2981}
2982
Chandra Konduru6156a452015-04-27 13:48:39 -07002983u32 skl_plane_ctl_format(uint32_t pixel_format)
2984{
Chandra Konduru6156a452015-04-27 13:48:39 -07002985 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002986 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002987 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002991 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002993 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 /*
2995 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2996 * to be already pre-multiplied. We need to add a knob (or a different
2997 * DRM_FORMAT) for user-space to configure that.
2998 */
2999 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003000 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003002 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003005 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003006 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003008 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003009 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003010 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003011 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003012 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003013 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003014 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003018 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003020
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003021 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003022}
3023
3024u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3025{
Chandra Konduru6156a452015-04-27 13:48:39 -07003026 switch (fb_modifier) {
3027 case DRM_FORMAT_MOD_NONE:
3028 break;
3029 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003030 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003031 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003032 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003033 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003034 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003035 default:
3036 MISSING_CASE(fb_modifier);
3037 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003038
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003039 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003040}
3041
3042u32 skl_plane_ctl_rotation(unsigned int rotation)
3043{
Chandra Konduru6156a452015-04-27 13:48:39 -07003044 switch (rotation) {
3045 case BIT(DRM_ROTATE_0):
3046 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303047 /*
3048 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3049 * while i915 HW rotation is clockwise, thats why this swapping.
3050 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003051 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303052 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003053 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003054 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003055 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303056 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003057 default:
3058 MISSING_CASE(rotation);
3059 }
3060
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003061 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003062}
3063
Damien Lespiau70d21f02013-07-03 21:06:04 +01003064static void skylake_update_primary_plane(struct drm_crtc *crtc,
3065 struct drm_framebuffer *fb,
3066 int x, int y)
3067{
3068 struct drm_device *dev = crtc->dev;
3069 struct drm_i915_private *dev_priv = dev->dev_private;
3070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003071 struct drm_plane *plane = crtc->primary;
3072 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003073 struct drm_i915_gem_object *obj;
3074 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303075 u32 plane_ctl, stride_div, stride;
3076 u32 tile_height, plane_offset, plane_size;
3077 unsigned int rotation;
3078 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003079 u32 surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003080 struct intel_crtc_state *crtc_state = intel_crtc->config;
3081 struct intel_plane_state *plane_state;
3082 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3083 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3084 int scaler_id = -1;
3085
Chandra Konduru6156a452015-04-27 13:48:39 -07003086 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003087
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003088 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003089 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3090 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3091 POSTING_READ(PLANE_CTL(pipe, 0));
3092 return;
3093 }
3094
3095 plane_ctl = PLANE_CTL_ENABLE |
3096 PLANE_CTL_PIPE_GAMMA_ENABLE |
3097 PLANE_CTL_PIPE_CSC_ENABLE;
3098
Chandra Konduru6156a452015-04-27 13:48:39 -07003099 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3100 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003101 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303102
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303103 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003104 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003105
Damien Lespiaub3218032015-02-27 11:15:18 +00003106 obj = intel_fb_obj(fb);
3107 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3108 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003109 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303110
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003111 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003112
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003113 scaler_id = plane_state->scaler_id;
3114 src_x = plane_state->src.x1 >> 16;
3115 src_y = plane_state->src.y1 >> 16;
3116 src_w = drm_rect_width(&plane_state->src) >> 16;
3117 src_h = drm_rect_height(&plane_state->src) >> 16;
3118 dst_x = plane_state->dst.x1;
3119 dst_y = plane_state->dst.y1;
3120 dst_w = drm_rect_width(&plane_state->dst);
3121 dst_h = drm_rect_height(&plane_state->dst);
3122
3123 WARN_ON(x != src_x || y != src_y);
Chandra Konduru6156a452015-04-27 13:48:39 -07003124
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303125 if (intel_rotation_90_or_270(rotation)) {
3126 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003127 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003128 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303129 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003130 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303131 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003132 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303133 } else {
3134 stride = fb->pitches[0] / stride_div;
3135 x_offset = x;
3136 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003137 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303138 }
3139 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003140
Paulo Zanoni2db33662015-09-14 15:20:03 -03003141 intel_crtc->adjusted_x = x_offset;
3142 intel_crtc->adjusted_y = y_offset;
3143
Damien Lespiau70d21f02013-07-03 21:06:04 +01003144 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303145 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3146 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3147 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003148
3149 if (scaler_id >= 0) {
3150 uint32_t ps_ctrl = 0;
3151
3152 WARN_ON(!dst_w || !dst_h);
3153 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3154 crtc_state->scaler_state.scalers[scaler_id].mode;
3155 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3156 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3157 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3158 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3159 I915_WRITE(PLANE_POS(pipe, 0), 0);
3160 } else {
3161 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3162 }
3163
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003164 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003165
3166 POSTING_READ(PLANE_SURF(pipe, 0));
3167}
3168
Jesse Barnes17638cd2011-06-24 12:19:23 -07003169/* Assume fb object is pinned & idle & fenced and just update base pointers */
3170static int
3171intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3172 int x, int y, enum mode_set_atomic state)
3173{
3174 struct drm_device *dev = crtc->dev;
3175 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003176
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003177 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003178 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003179
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003180 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3181
3182 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003183}
3184
Ville Syrjälä75147472014-11-24 18:28:11 +02003185static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003186{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003187 struct drm_crtc *crtc;
3188
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003189 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003190 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3191 enum plane plane = intel_crtc->plane;
3192
3193 intel_prepare_page_flip(dev, plane);
3194 intel_finish_page_flip_plane(dev, plane);
3195 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003196}
3197
3198static void intel_update_primary_planes(struct drm_device *dev)
3199{
Ville Syrjälä75147472014-11-24 18:28:11 +02003200 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003201
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003202 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003203 struct intel_plane *plane = to_intel_plane(crtc->primary);
3204 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003205
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003206 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003207 plane_state = to_intel_plane_state(plane->base.state);
3208
Maarten Lankhorstf029ee82015-09-23 16:29:37 +02003209 if (crtc->state->active && plane_state->base.fb)
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003210 plane->commit_plane(&plane->base, plane_state);
3211
3212 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003213 }
3214}
3215
Ville Syrjälä75147472014-11-24 18:28:11 +02003216void intel_prepare_reset(struct drm_device *dev)
3217{
3218 /* no reset support for gen2 */
3219 if (IS_GEN2(dev))
3220 return;
3221
3222 /* reset doesn't touch the display */
3223 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3224 return;
3225
3226 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003227 /*
3228 * Disabling the crtcs gracefully seems nicer. Also the
3229 * g33 docs say we should at least disable all the planes.
3230 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003231 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003232}
3233
3234void intel_finish_reset(struct drm_device *dev)
3235{
3236 struct drm_i915_private *dev_priv = to_i915(dev);
3237
3238 /*
3239 * Flips in the rings will be nuked by the reset,
3240 * so complete all pending flips so that user space
3241 * will get its events and not get stuck.
3242 */
3243 intel_complete_page_flips(dev);
3244
3245 /* no reset support for gen2 */
3246 if (IS_GEN2(dev))
3247 return;
3248
3249 /* reset doesn't touch the display */
3250 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3251 /*
3252 * Flips in the rings have been nuked by the reset,
3253 * so update the base address of all primary
3254 * planes to the the last fb to make sure we're
3255 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003256 *
3257 * FIXME: Atomic will make this obsolete since we won't schedule
3258 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003259 */
3260 intel_update_primary_planes(dev);
3261 return;
3262 }
3263
3264 /*
3265 * The display has been reset as well,
3266 * so need a full re-initialization.
3267 */
3268 intel_runtime_pm_disable_interrupts(dev_priv);
3269 intel_runtime_pm_enable_interrupts(dev_priv);
3270
3271 intel_modeset_init_hw(dev);
3272
3273 spin_lock_irq(&dev_priv->irq_lock);
3274 if (dev_priv->display.hpd_irq_setup)
3275 dev_priv->display.hpd_irq_setup(dev);
3276 spin_unlock_irq(&dev_priv->irq_lock);
3277
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003278 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003279
3280 intel_hpd_init(dev_priv);
3281
3282 drm_modeset_unlock_all(dev);
3283}
3284
Chris Wilson7d5e3792014-03-04 13:15:08 +00003285static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3286{
3287 struct drm_device *dev = crtc->dev;
3288 struct drm_i915_private *dev_priv = dev->dev_private;
3289 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003290 bool pending;
3291
3292 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3293 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3294 return false;
3295
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003296 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003297 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003298 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003299
3300 return pending;
3301}
3302
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003303static void intel_update_pipe_config(struct intel_crtc *crtc,
3304 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003305{
3306 struct drm_device *dev = crtc->base.dev;
3307 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003308 struct intel_crtc_state *pipe_config =
3309 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003310
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003311 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3312 crtc->base.mode = crtc->base.state->mode;
3313
3314 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3315 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3316 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003317
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003318 if (HAS_DDI(dev))
3319 intel_set_pipe_csc(&crtc->base);
3320
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003321 /*
3322 * Update pipe size and adjust fitter if needed: the reason for this is
3323 * that in compute_mode_changes we check the native mode (not the pfit
3324 * mode) to see if we can flip rather than do a full mode set. In the
3325 * fastboot case, we'll flip, but if we don't update the pipesrc and
3326 * pfit state, we'll end up with a big fb scanned out into the wrong
3327 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003328 */
3329
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003330 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003331 ((pipe_config->pipe_src_w - 1) << 16) |
3332 (pipe_config->pipe_src_h - 1));
3333
3334 /* on skylake this is done by detaching scalers */
3335 if (INTEL_INFO(dev)->gen >= 9) {
3336 skl_detach_scalers(crtc);
3337
3338 if (pipe_config->pch_pfit.enabled)
3339 skylake_pfit_enable(crtc);
3340 } else if (HAS_PCH_SPLIT(dev)) {
3341 if (pipe_config->pch_pfit.enabled)
3342 ironlake_pfit_enable(crtc);
3343 else if (old_crtc_state->pch_pfit.enabled)
3344 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003345 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003346}
3347
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003348static void intel_fdi_normal_train(struct drm_crtc *crtc)
3349{
3350 struct drm_device *dev = crtc->dev;
3351 struct drm_i915_private *dev_priv = dev->dev_private;
3352 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3353 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003354 i915_reg_t reg;
3355 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003356
3357 /* enable normal train */
3358 reg = FDI_TX_CTL(pipe);
3359 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003360 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003361 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3362 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003363 } else {
3364 temp &= ~FDI_LINK_TRAIN_NONE;
3365 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003366 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003367 I915_WRITE(reg, temp);
3368
3369 reg = FDI_RX_CTL(pipe);
3370 temp = I915_READ(reg);
3371 if (HAS_PCH_CPT(dev)) {
3372 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3373 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3374 } else {
3375 temp &= ~FDI_LINK_TRAIN_NONE;
3376 temp |= FDI_LINK_TRAIN_NONE;
3377 }
3378 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3379
3380 /* wait one idle pattern time */
3381 POSTING_READ(reg);
3382 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003383
3384 /* IVB wants error correction enabled */
3385 if (IS_IVYBRIDGE(dev))
3386 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3387 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003388}
3389
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003390/* The FDI link training functions for ILK/Ibexpeak. */
3391static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3392{
3393 struct drm_device *dev = crtc->dev;
3394 struct drm_i915_private *dev_priv = dev->dev_private;
3395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3396 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003397 i915_reg_t reg;
3398 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003399
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003400 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003401 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003402
Adam Jacksone1a44742010-06-25 15:32:14 -04003403 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3404 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003405 reg = FDI_RX_IMR(pipe);
3406 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003407 temp &= ~FDI_RX_SYMBOL_LOCK;
3408 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003409 I915_WRITE(reg, temp);
3410 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003411 udelay(150);
3412
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003413 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003414 reg = FDI_TX_CTL(pipe);
3415 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003416 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003417 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003418 temp &= ~FDI_LINK_TRAIN_NONE;
3419 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003420 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003421
Chris Wilson5eddb702010-09-11 13:48:45 +01003422 reg = FDI_RX_CTL(pipe);
3423 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003424 temp &= ~FDI_LINK_TRAIN_NONE;
3425 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003426 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3427
3428 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003429 udelay(150);
3430
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003431 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003432 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3433 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3434 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003435
Chris Wilson5eddb702010-09-11 13:48:45 +01003436 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003437 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003439 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3440
3441 if ((temp & FDI_RX_BIT_LOCK)) {
3442 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003444 break;
3445 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003447 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003449
3450 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003451 reg = FDI_TX_CTL(pipe);
3452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003453 temp &= ~FDI_LINK_TRAIN_NONE;
3454 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003455 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003456
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 reg = FDI_RX_CTL(pipe);
3458 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003459 temp &= ~FDI_LINK_TRAIN_NONE;
3460 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003461 I915_WRITE(reg, temp);
3462
3463 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003464 udelay(150);
3465
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003467 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003468 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003469 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3470
3471 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003472 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003473 DRM_DEBUG_KMS("FDI train 2 done.\n");
3474 break;
3475 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003476 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003477 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003478 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003479
3480 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003481
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003482}
3483
Akshay Joshi0206e352011-08-16 15:34:10 -04003484static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003485 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3486 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3487 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3488 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3489};
3490
3491/* The FDI link training functions for SNB/Cougarpoint. */
3492static void gen6_fdi_link_train(struct drm_crtc *crtc)
3493{
3494 struct drm_device *dev = crtc->dev;
3495 struct drm_i915_private *dev_priv = dev->dev_private;
3496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3497 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003498 i915_reg_t reg;
3499 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003500
Adam Jacksone1a44742010-06-25 15:32:14 -04003501 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3502 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003503 reg = FDI_RX_IMR(pipe);
3504 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003505 temp &= ~FDI_RX_SYMBOL_LOCK;
3506 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003507 I915_WRITE(reg, temp);
3508
3509 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003510 udelay(150);
3511
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003512 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003513 reg = FDI_TX_CTL(pipe);
3514 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003515 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003516 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003517 temp &= ~FDI_LINK_TRAIN_NONE;
3518 temp |= FDI_LINK_TRAIN_PATTERN_1;
3519 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3520 /* SNB-B */
3521 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003522 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003523
Daniel Vetterd74cf322012-10-26 10:58:13 +02003524 I915_WRITE(FDI_RX_MISC(pipe),
3525 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3526
Chris Wilson5eddb702010-09-11 13:48:45 +01003527 reg = FDI_RX_CTL(pipe);
3528 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003529 if (HAS_PCH_CPT(dev)) {
3530 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3531 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3532 } else {
3533 temp &= ~FDI_LINK_TRAIN_NONE;
3534 temp |= FDI_LINK_TRAIN_PATTERN_1;
3535 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003536 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3537
3538 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003539 udelay(150);
3540
Akshay Joshi0206e352011-08-16 15:34:10 -04003541 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003542 reg = FDI_TX_CTL(pipe);
3543 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003544 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3545 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003546 I915_WRITE(reg, temp);
3547
3548 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003549 udelay(500);
3550
Sean Paulfa37d392012-03-02 12:53:39 -05003551 for (retry = 0; retry < 5; retry++) {
3552 reg = FDI_RX_IIR(pipe);
3553 temp = I915_READ(reg);
3554 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3555 if (temp & FDI_RX_BIT_LOCK) {
3556 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3557 DRM_DEBUG_KMS("FDI train 1 done.\n");
3558 break;
3559 }
3560 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003561 }
Sean Paulfa37d392012-03-02 12:53:39 -05003562 if (retry < 5)
3563 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003564 }
3565 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003566 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003567
3568 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003569 reg = FDI_TX_CTL(pipe);
3570 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003571 temp &= ~FDI_LINK_TRAIN_NONE;
3572 temp |= FDI_LINK_TRAIN_PATTERN_2;
3573 if (IS_GEN6(dev)) {
3574 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3575 /* SNB-B */
3576 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3577 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003578 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003579
Chris Wilson5eddb702010-09-11 13:48:45 +01003580 reg = FDI_RX_CTL(pipe);
3581 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003582 if (HAS_PCH_CPT(dev)) {
3583 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3584 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3585 } else {
3586 temp &= ~FDI_LINK_TRAIN_NONE;
3587 temp |= FDI_LINK_TRAIN_PATTERN_2;
3588 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003589 I915_WRITE(reg, temp);
3590
3591 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003592 udelay(150);
3593
Akshay Joshi0206e352011-08-16 15:34:10 -04003594 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003595 reg = FDI_TX_CTL(pipe);
3596 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003597 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3598 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003599 I915_WRITE(reg, temp);
3600
3601 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003602 udelay(500);
3603
Sean Paulfa37d392012-03-02 12:53:39 -05003604 for (retry = 0; retry < 5; retry++) {
3605 reg = FDI_RX_IIR(pipe);
3606 temp = I915_READ(reg);
3607 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3608 if (temp & FDI_RX_SYMBOL_LOCK) {
3609 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3610 DRM_DEBUG_KMS("FDI train 2 done.\n");
3611 break;
3612 }
3613 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003614 }
Sean Paulfa37d392012-03-02 12:53:39 -05003615 if (retry < 5)
3616 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003617 }
3618 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003619 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003620
3621 DRM_DEBUG_KMS("FDI train done.\n");
3622}
3623
Jesse Barnes357555c2011-04-28 15:09:55 -07003624/* Manual link training for Ivy Bridge A0 parts */
3625static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3626{
3627 struct drm_device *dev = crtc->dev;
3628 struct drm_i915_private *dev_priv = dev->dev_private;
3629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3630 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003631 i915_reg_t reg;
3632 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003633
3634 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3635 for train result */
3636 reg = FDI_RX_IMR(pipe);
3637 temp = I915_READ(reg);
3638 temp &= ~FDI_RX_SYMBOL_LOCK;
3639 temp &= ~FDI_RX_BIT_LOCK;
3640 I915_WRITE(reg, temp);
3641
3642 POSTING_READ(reg);
3643 udelay(150);
3644
Daniel Vetter01a415f2012-10-27 15:58:40 +02003645 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3646 I915_READ(FDI_RX_IIR(pipe)));
3647
Jesse Barnes139ccd32013-08-19 11:04:55 -07003648 /* Try each vswing and preemphasis setting twice before moving on */
3649 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3650 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003651 reg = FDI_TX_CTL(pipe);
3652 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003653 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3654 temp &= ~FDI_TX_ENABLE;
3655 I915_WRITE(reg, temp);
3656
3657 reg = FDI_RX_CTL(pipe);
3658 temp = I915_READ(reg);
3659 temp &= ~FDI_LINK_TRAIN_AUTO;
3660 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3661 temp &= ~FDI_RX_ENABLE;
3662 I915_WRITE(reg, temp);
3663
3664 /* enable CPU FDI TX and PCH FDI RX */
3665 reg = FDI_TX_CTL(pipe);
3666 temp = I915_READ(reg);
3667 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003668 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003669 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003670 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003671 temp |= snb_b_fdi_train_param[j/2];
3672 temp |= FDI_COMPOSITE_SYNC;
3673 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3674
3675 I915_WRITE(FDI_RX_MISC(pipe),
3676 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3677
3678 reg = FDI_RX_CTL(pipe);
3679 temp = I915_READ(reg);
3680 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3681 temp |= FDI_COMPOSITE_SYNC;
3682 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3683
3684 POSTING_READ(reg);
3685 udelay(1); /* should be 0.5us */
3686
3687 for (i = 0; i < 4; i++) {
3688 reg = FDI_RX_IIR(pipe);
3689 temp = I915_READ(reg);
3690 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3691
3692 if (temp & FDI_RX_BIT_LOCK ||
3693 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3694 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3695 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3696 i);
3697 break;
3698 }
3699 udelay(1); /* should be 0.5us */
3700 }
3701 if (i == 4) {
3702 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3703 continue;
3704 }
3705
3706 /* Train 2 */
3707 reg = FDI_TX_CTL(pipe);
3708 temp = I915_READ(reg);
3709 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3710 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3711 I915_WRITE(reg, temp);
3712
3713 reg = FDI_RX_CTL(pipe);
3714 temp = I915_READ(reg);
3715 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3716 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003717 I915_WRITE(reg, temp);
3718
3719 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003720 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003721
Jesse Barnes139ccd32013-08-19 11:04:55 -07003722 for (i = 0; i < 4; i++) {
3723 reg = FDI_RX_IIR(pipe);
3724 temp = I915_READ(reg);
3725 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003726
Jesse Barnes139ccd32013-08-19 11:04:55 -07003727 if (temp & FDI_RX_SYMBOL_LOCK ||
3728 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3729 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3730 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3731 i);
3732 goto train_done;
3733 }
3734 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003735 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003736 if (i == 4)
3737 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003738 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003739
Jesse Barnes139ccd32013-08-19 11:04:55 -07003740train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003741 DRM_DEBUG_KMS("FDI train done.\n");
3742}
3743
Daniel Vetter88cefb62012-08-12 19:27:14 +02003744static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003745{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003746 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003747 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003748 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003749 i915_reg_t reg;
3750 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003751
Jesse Barnes0e23b992010-09-10 11:10:00 -07003752 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003753 reg = FDI_RX_CTL(pipe);
3754 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003755 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003756 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003757 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003758 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3759
3760 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003761 udelay(200);
3762
3763 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003764 temp = I915_READ(reg);
3765 I915_WRITE(reg, temp | FDI_PCDCLK);
3766
3767 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003768 udelay(200);
3769
Paulo Zanoni20749732012-11-23 15:30:38 -02003770 /* Enable CPU FDI TX PLL, always on for Ironlake */
3771 reg = FDI_TX_CTL(pipe);
3772 temp = I915_READ(reg);
3773 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3774 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003775
Paulo Zanoni20749732012-11-23 15:30:38 -02003776 POSTING_READ(reg);
3777 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003778 }
3779}
3780
Daniel Vetter88cefb62012-08-12 19:27:14 +02003781static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3782{
3783 struct drm_device *dev = intel_crtc->base.dev;
3784 struct drm_i915_private *dev_priv = dev->dev_private;
3785 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003786 i915_reg_t reg;
3787 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003788
3789 /* Switch from PCDclk to Rawclk */
3790 reg = FDI_RX_CTL(pipe);
3791 temp = I915_READ(reg);
3792 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3793
3794 /* Disable CPU FDI TX PLL */
3795 reg = FDI_TX_CTL(pipe);
3796 temp = I915_READ(reg);
3797 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3798
3799 POSTING_READ(reg);
3800 udelay(100);
3801
3802 reg = FDI_RX_CTL(pipe);
3803 temp = I915_READ(reg);
3804 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3805
3806 /* Wait for the clocks to turn off. */
3807 POSTING_READ(reg);
3808 udelay(100);
3809}
3810
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003811static void ironlake_fdi_disable(struct drm_crtc *crtc)
3812{
3813 struct drm_device *dev = crtc->dev;
3814 struct drm_i915_private *dev_priv = dev->dev_private;
3815 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3816 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003817 i915_reg_t reg;
3818 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003819
3820 /* disable CPU FDI tx and PCH FDI rx */
3821 reg = FDI_TX_CTL(pipe);
3822 temp = I915_READ(reg);
3823 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3824 POSTING_READ(reg);
3825
3826 reg = FDI_RX_CTL(pipe);
3827 temp = I915_READ(reg);
3828 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003829 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003830 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3831
3832 POSTING_READ(reg);
3833 udelay(100);
3834
3835 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003836 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003837 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003838
3839 /* still set train pattern 1 */
3840 reg = FDI_TX_CTL(pipe);
3841 temp = I915_READ(reg);
3842 temp &= ~FDI_LINK_TRAIN_NONE;
3843 temp |= FDI_LINK_TRAIN_PATTERN_1;
3844 I915_WRITE(reg, temp);
3845
3846 reg = FDI_RX_CTL(pipe);
3847 temp = I915_READ(reg);
3848 if (HAS_PCH_CPT(dev)) {
3849 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3850 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3851 } else {
3852 temp &= ~FDI_LINK_TRAIN_NONE;
3853 temp |= FDI_LINK_TRAIN_PATTERN_1;
3854 }
3855 /* BPC in FDI rx is consistent with that in PIPECONF */
3856 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003857 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003858 I915_WRITE(reg, temp);
3859
3860 POSTING_READ(reg);
3861 udelay(100);
3862}
3863
Chris Wilson5dce5b932014-01-20 10:17:36 +00003864bool intel_has_pending_fb_unpin(struct drm_device *dev)
3865{
3866 struct intel_crtc *crtc;
3867
3868 /* Note that we don't need to be called with mode_config.lock here
3869 * as our list of CRTC objects is static for the lifetime of the
3870 * device and so cannot disappear as we iterate. Similarly, we can
3871 * happily treat the predicates as racy, atomic checks as userspace
3872 * cannot claim and pin a new fb without at least acquring the
3873 * struct_mutex and so serialising with us.
3874 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003875 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003876 if (atomic_read(&crtc->unpin_work_count) == 0)
3877 continue;
3878
3879 if (crtc->unpin_work)
3880 intel_wait_for_vblank(dev, crtc->pipe);
3881
3882 return true;
3883 }
3884
3885 return false;
3886}
3887
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003888static void page_flip_completed(struct intel_crtc *intel_crtc)
3889{
3890 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3891 struct intel_unpin_work *work = intel_crtc->unpin_work;
3892
3893 /* ensure that the unpin work is consistent wrt ->pending. */
3894 smp_rmb();
3895 intel_crtc->unpin_work = NULL;
3896
3897 if (work->event)
3898 drm_send_vblank_event(intel_crtc->base.dev,
3899 intel_crtc->pipe,
3900 work->event);
3901
3902 drm_crtc_vblank_put(&intel_crtc->base);
3903
3904 wake_up_all(&dev_priv->pending_flip_queue);
3905 queue_work(dev_priv->wq, &work->work);
3906
3907 trace_i915_flip_complete(intel_crtc->plane,
3908 work->pending_flip_obj);
3909}
3910
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003911static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003912{
Chris Wilson0f911282012-04-17 10:05:38 +01003913 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003914 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003915 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003916
Daniel Vetter2c10d572012-12-20 21:24:07 +01003917 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003918
3919 ret = wait_event_interruptible_timeout(
3920 dev_priv->pending_flip_queue,
3921 !intel_crtc_has_pending_flip(crtc),
3922 60*HZ);
3923
3924 if (ret < 0)
3925 return ret;
3926
3927 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003928 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003929
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003930 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003931 if (intel_crtc->unpin_work) {
3932 WARN_ONCE(1, "Removing stuck page flip\n");
3933 page_flip_completed(intel_crtc);
3934 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003935 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003936 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003937
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003938 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003939}
3940
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003941/* Program iCLKIP clock to the desired frequency */
3942static void lpt_program_iclkip(struct drm_crtc *crtc)
3943{
3944 struct drm_device *dev = crtc->dev;
3945 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003946 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003947 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3948 u32 temp;
3949
Ville Syrjäläa5805162015-05-26 20:42:30 +03003950 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003951
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003952 /* It is necessary to ungate the pixclk gate prior to programming
3953 * the divisors, and gate it back when it is done.
3954 */
3955 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3956
3957 /* Disable SSCCTL */
3958 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003959 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3960 SBI_SSCCTL_DISABLE,
3961 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003962
3963 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003964 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003965 auxdiv = 1;
3966 divsel = 0x41;
3967 phaseinc = 0x20;
3968 } else {
3969 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003970 * but the adjusted_mode->crtc_clock in in KHz. To get the
3971 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003972 * convert the virtual clock precision to KHz here for higher
3973 * precision.
3974 */
3975 u32 iclk_virtual_root_freq = 172800 * 1000;
3976 u32 iclk_pi_range = 64;
3977 u32 desired_divisor, msb_divisor_value, pi_value;
3978
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003979 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003980 msb_divisor_value = desired_divisor / iclk_pi_range;
3981 pi_value = desired_divisor % iclk_pi_range;
3982
3983 auxdiv = 0;
3984 divsel = msb_divisor_value - 2;
3985 phaseinc = pi_value;
3986 }
3987
3988 /* This should not happen with any sane values */
3989 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3990 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3991 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3992 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3993
3994 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003995 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003996 auxdiv,
3997 divsel,
3998 phasedir,
3999 phaseinc);
4000
4001 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004002 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004003 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4004 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4005 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4006 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4007 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4008 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004009 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004010
4011 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004012 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004013 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4014 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004015 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004016
4017 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004018 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004019 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004020 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004021
4022 /* Wait for initialization time */
4023 udelay(24);
4024
4025 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004026
Ville Syrjäläa5805162015-05-26 20:42:30 +03004027 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004028}
4029
Daniel Vetter275f01b22013-05-03 11:49:47 +02004030static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4031 enum pipe pch_transcoder)
4032{
4033 struct drm_device *dev = crtc->base.dev;
4034 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004035 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004036
4037 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4038 I915_READ(HTOTAL(cpu_transcoder)));
4039 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4040 I915_READ(HBLANK(cpu_transcoder)));
4041 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4042 I915_READ(HSYNC(cpu_transcoder)));
4043
4044 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4045 I915_READ(VTOTAL(cpu_transcoder)));
4046 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4047 I915_READ(VBLANK(cpu_transcoder)));
4048 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4049 I915_READ(VSYNC(cpu_transcoder)));
4050 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4051 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4052}
4053
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004054static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004055{
4056 struct drm_i915_private *dev_priv = dev->dev_private;
4057 uint32_t temp;
4058
4059 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004060 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004061 return;
4062
4063 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4064 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4065
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004066 temp &= ~FDI_BC_BIFURCATION_SELECT;
4067 if (enable)
4068 temp |= FDI_BC_BIFURCATION_SELECT;
4069
4070 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004071 I915_WRITE(SOUTH_CHICKEN1, temp);
4072 POSTING_READ(SOUTH_CHICKEN1);
4073}
4074
4075static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4076{
4077 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004078
4079 switch (intel_crtc->pipe) {
4080 case PIPE_A:
4081 break;
4082 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004083 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004084 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004085 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004086 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004087
4088 break;
4089 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004090 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004091
4092 break;
4093 default:
4094 BUG();
4095 }
4096}
4097
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004098/* Return which DP Port should be selected for Transcoder DP control */
4099static enum port
4100intel_trans_dp_port_sel(struct drm_crtc *crtc)
4101{
4102 struct drm_device *dev = crtc->dev;
4103 struct intel_encoder *encoder;
4104
4105 for_each_encoder_on_crtc(dev, crtc, encoder) {
4106 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4107 encoder->type == INTEL_OUTPUT_EDP)
4108 return enc_to_dig_port(&encoder->base)->port;
4109 }
4110
4111 return -1;
4112}
4113
Jesse Barnesf67a5592011-01-05 10:31:48 -08004114/*
4115 * Enable PCH resources required for PCH ports:
4116 * - PCH PLLs
4117 * - FDI training & RX/TX
4118 * - update transcoder timings
4119 * - DP transcoding bits
4120 * - transcoder
4121 */
4122static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004123{
4124 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004125 struct drm_i915_private *dev_priv = dev->dev_private;
4126 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4127 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004128 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004129
Daniel Vetterab9412b2013-05-03 11:49:46 +02004130 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004131
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004132 if (IS_IVYBRIDGE(dev))
4133 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4134
Daniel Vettercd986ab2012-10-26 10:58:12 +02004135 /* Write the TU size bits before fdi link training, so that error
4136 * detection works. */
4137 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4138 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4139
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004140 /*
4141 * Sometimes spurious CPU pipe underruns happen during FDI
4142 * training, at least with VGA+HDMI cloning. Suppress them.
4143 */
4144 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4145
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004147 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004148
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004149 /* We need to program the right clock selection before writing the pixel
4150 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004151 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004152 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004153
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004154 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004155 temp |= TRANS_DPLL_ENABLE(pipe);
4156 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004157 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004158 temp |= sel;
4159 else
4160 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004161 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004162 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004163
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004164 /* XXX: pch pll's can be enabled any time before we enable the PCH
4165 * transcoder, and we actually should do this to not upset any PCH
4166 * transcoder that already use the clock when we share it.
4167 *
4168 * Note that enable_shared_dpll tries to do the right thing, but
4169 * get_shared_dpll unconditionally resets the pll - we need that to have
4170 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004171 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004172
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004173 /* set transcoder timing, panel must allow it */
4174 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004175 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004176
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004177 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004178
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004179 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4180
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004181 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004182 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004183 const struct drm_display_mode *adjusted_mode =
4184 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004185 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004186 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004187 temp = I915_READ(reg);
4188 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004189 TRANS_DP_SYNC_MASK |
4190 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004191 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004192 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004193
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004194 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004195 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004196 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004197 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004198
4199 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004200 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004201 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004202 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004203 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004204 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004205 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004206 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004207 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004208 break;
4209 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004210 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004211 }
4212
Chris Wilson5eddb702010-09-11 13:48:45 +01004213 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004214 }
4215
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004216 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004217}
4218
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004219static void lpt_pch_enable(struct drm_crtc *crtc)
4220{
4221 struct drm_device *dev = crtc->dev;
4222 struct drm_i915_private *dev_priv = dev->dev_private;
4223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004224 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004225
Daniel Vetterab9412b2013-05-03 11:49:46 +02004226 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004227
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004228 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004229
Paulo Zanoni0540e482012-10-31 18:12:40 -02004230 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004231 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004232
Paulo Zanoni937bb612012-10-31 18:12:47 -02004233 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004234}
4235
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004236struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4237 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004238{
Daniel Vettere2b78262013-06-07 23:10:03 +02004239 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004240 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004241 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004242 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004243 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004244
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004245 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4246
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004247 if (HAS_PCH_IBX(dev_priv->dev)) {
4248 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004249 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004250 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004251
Daniel Vetter46edb022013-06-05 13:34:12 +02004252 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4253 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004254
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004255 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004256
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004257 goto found;
4258 }
4259
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304260 if (IS_BROXTON(dev_priv->dev)) {
4261 /* PLL is attached to port in bxt */
4262 struct intel_encoder *encoder;
4263 struct intel_digital_port *intel_dig_port;
4264
4265 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4266 if (WARN_ON(!encoder))
4267 return NULL;
4268
4269 intel_dig_port = enc_to_dig_port(&encoder->base);
4270 /* 1:1 mapping between ports and PLLs */
4271 i = (enum intel_dpll_id)intel_dig_port->port;
4272 pll = &dev_priv->shared_dplls[i];
4273 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4274 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004275 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304276
4277 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004278 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4279 /* Do not consider SPLL */
4280 max = 2;
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304281
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004282 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004283 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004284
4285 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004286 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004287 continue;
4288
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004289 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004290 &shared_dpll[i].hw_state,
4291 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004292 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004293 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004294 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004295 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004296 goto found;
4297 }
4298 }
4299
4300 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004301 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4302 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004303 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004304 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4305 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004306 goto found;
4307 }
4308 }
4309
4310 return NULL;
4311
4312found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004313 if (shared_dpll[i].crtc_mask == 0)
4314 shared_dpll[i].hw_state =
4315 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004316
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004317 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004318 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4319 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004320
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004321 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004322
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004323 return pll;
4324}
4325
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004326static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004327{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004328 struct drm_i915_private *dev_priv = to_i915(state->dev);
4329 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004330 struct intel_shared_dpll *pll;
4331 enum intel_dpll_id i;
4332
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004333 if (!to_intel_atomic_state(state)->dpll_set)
4334 return;
4335
4336 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004337 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4338 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004339 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004340 }
4341}
4342
Daniel Vettera1520312013-05-03 11:49:50 +02004343static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004344{
4345 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004346 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004347 u32 temp;
4348
4349 temp = I915_READ(dslreg);
4350 udelay(500);
4351 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004352 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004353 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004354 }
4355}
4356
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004357static int
4358skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4359 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4360 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004361{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004362 struct intel_crtc_scaler_state *scaler_state =
4363 &crtc_state->scaler_state;
4364 struct intel_crtc *intel_crtc =
4365 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004366 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004367
4368 need_scaling = intel_rotation_90_or_270(rotation) ?
4369 (src_h != dst_w || src_w != dst_h):
4370 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004371
4372 /*
4373 * if plane is being disabled or scaler is no more required or force detach
4374 * - free scaler binded to this plane/crtc
4375 * - in order to do this, update crtc->scaler_usage
4376 *
4377 * Here scaler state in crtc_state is set free so that
4378 * scaler can be assigned to other user. Actual register
4379 * update to free the scaler is done in plane/panel-fit programming.
4380 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4381 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004382 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004383 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004384 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004385 scaler_state->scalers[*scaler_id].in_use = 0;
4386
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004387 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4388 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4389 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004390 scaler_state->scaler_users);
4391 *scaler_id = -1;
4392 }
4393 return 0;
4394 }
4395
4396 /* range checks */
4397 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4398 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4399
4400 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4401 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004402 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004403 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004404 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004405 return -EINVAL;
4406 }
4407
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004408 /* mark this plane as a scaler user in crtc_state */
4409 scaler_state->scaler_users |= (1 << scaler_user);
4410 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4411 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4412 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4413 scaler_state->scaler_users);
4414
4415 return 0;
4416}
4417
4418/**
4419 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4420 *
4421 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004422 *
4423 * Return
4424 * 0 - scaler_usage updated successfully
4425 * error - requested scaling cannot be supported or other error condition
4426 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004427int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004428{
4429 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004430 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004431
4432 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4433 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4434
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004435 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004436 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4437 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004438 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004439}
4440
4441/**
4442 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4443 *
4444 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004445 * @plane_state: atomic plane state to update
4446 *
4447 * Return
4448 * 0 - scaler_usage updated successfully
4449 * error - requested scaling cannot be supported or other error condition
4450 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004451static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4452 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004453{
4454
4455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004456 struct intel_plane *intel_plane =
4457 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004458 struct drm_framebuffer *fb = plane_state->base.fb;
4459 int ret;
4460
4461 bool force_detach = !fb || !plane_state->visible;
4462
4463 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4464 intel_plane->base.base.id, intel_crtc->pipe,
4465 drm_plane_index(&intel_plane->base));
4466
4467 ret = skl_update_scaler(crtc_state, force_detach,
4468 drm_plane_index(&intel_plane->base),
4469 &plane_state->scaler_id,
4470 plane_state->base.rotation,
4471 drm_rect_width(&plane_state->src) >> 16,
4472 drm_rect_height(&plane_state->src) >> 16,
4473 drm_rect_width(&plane_state->dst),
4474 drm_rect_height(&plane_state->dst));
4475
4476 if (ret || plane_state->scaler_id < 0)
4477 return ret;
4478
Chandra Kondurua1b22782015-04-07 15:28:45 -07004479 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004480 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004481 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004482 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004483 return -EINVAL;
4484 }
4485
4486 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004487 switch (fb->pixel_format) {
4488 case DRM_FORMAT_RGB565:
4489 case DRM_FORMAT_XBGR8888:
4490 case DRM_FORMAT_XRGB8888:
4491 case DRM_FORMAT_ABGR8888:
4492 case DRM_FORMAT_ARGB8888:
4493 case DRM_FORMAT_XRGB2101010:
4494 case DRM_FORMAT_XBGR2101010:
4495 case DRM_FORMAT_YUYV:
4496 case DRM_FORMAT_YVYU:
4497 case DRM_FORMAT_UYVY:
4498 case DRM_FORMAT_VYUY:
4499 break;
4500 default:
4501 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4502 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4503 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004504 }
4505
Chandra Kondurua1b22782015-04-07 15:28:45 -07004506 return 0;
4507}
4508
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004509static void skylake_scaler_disable(struct intel_crtc *crtc)
4510{
4511 int i;
4512
4513 for (i = 0; i < crtc->num_scalers; i++)
4514 skl_detach_scaler(crtc, i);
4515}
4516
4517static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004518{
4519 struct drm_device *dev = crtc->base.dev;
4520 struct drm_i915_private *dev_priv = dev->dev_private;
4521 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004522 struct intel_crtc_scaler_state *scaler_state =
4523 &crtc->config->scaler_state;
4524
4525 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4526
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004527 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004528 int id;
4529
4530 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4531 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4532 return;
4533 }
4534
4535 id = scaler_state->scaler_id;
4536 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4537 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4538 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4539 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4540
4541 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004542 }
4543}
4544
Jesse Barnesb074cec2013-04-25 12:55:02 -07004545static void ironlake_pfit_enable(struct intel_crtc *crtc)
4546{
4547 struct drm_device *dev = crtc->base.dev;
4548 struct drm_i915_private *dev_priv = dev->dev_private;
4549 int pipe = crtc->pipe;
4550
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004551 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004552 /* Force use of hard-coded filter coefficients
4553 * as some pre-programmed values are broken,
4554 * e.g. x201.
4555 */
4556 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4557 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4558 PF_PIPE_SEL_IVB(pipe));
4559 else
4560 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004561 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4562 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004563 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004564}
4565
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004566void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004567{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004568 struct drm_device *dev = crtc->base.dev;
4569 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004570
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004571 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004572 return;
4573
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004574 /* We can only enable IPS after we enable a plane and wait for a vblank */
4575 intel_wait_for_vblank(dev, crtc->pipe);
4576
Paulo Zanonid77e4532013-09-24 13:52:55 -03004577 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004578 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004579 mutex_lock(&dev_priv->rps.hw_lock);
4580 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4581 mutex_unlock(&dev_priv->rps.hw_lock);
4582 /* Quoting Art Runyan: "its not safe to expect any particular
4583 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004584 * mailbox." Moreover, the mailbox may return a bogus state,
4585 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004586 */
4587 } else {
4588 I915_WRITE(IPS_CTL, IPS_ENABLE);
4589 /* The bit only becomes 1 in the next vblank, so this wait here
4590 * is essentially intel_wait_for_vblank. If we don't have this
4591 * and don't wait for vblanks until the end of crtc_enable, then
4592 * the HW state readout code will complain that the expected
4593 * IPS_CTL value is not the one we read. */
4594 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4595 DRM_ERROR("Timed out waiting for IPS enable\n");
4596 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004597}
4598
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004599void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004600{
4601 struct drm_device *dev = crtc->base.dev;
4602 struct drm_i915_private *dev_priv = dev->dev_private;
4603
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004604 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004605 return;
4606
4607 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004608 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004609 mutex_lock(&dev_priv->rps.hw_lock);
4610 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4611 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004612 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4613 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4614 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004615 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004616 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004617 POSTING_READ(IPS_CTL);
4618 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004619
4620 /* We need to wait for a vblank before we can disable the plane. */
4621 intel_wait_for_vblank(dev, crtc->pipe);
4622}
4623
4624/** Loads the palette/gamma unit for the CRTC with the prepared values */
4625static void intel_crtc_load_lut(struct drm_crtc *crtc)
4626{
4627 struct drm_device *dev = crtc->dev;
4628 struct drm_i915_private *dev_priv = dev->dev_private;
4629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4630 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004631 int i;
4632 bool reenable_ips = false;
4633
4634 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004635 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004636 return;
4637
Imre Deak50360402015-01-16 00:55:16 -08004638 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004639 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004640 assert_dsi_pll_enabled(dev_priv);
4641 else
4642 assert_pll_enabled(dev_priv, pipe);
4643 }
4644
Paulo Zanonid77e4532013-09-24 13:52:55 -03004645 /* Workaround : Do not read or write the pipe palette/gamma data while
4646 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4647 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004648 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004649 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4650 GAMMA_MODE_MODE_SPLIT)) {
4651 hsw_disable_ips(intel_crtc);
4652 reenable_ips = true;
4653 }
4654
4655 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004656 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004657
4658 if (HAS_GMCH_DISPLAY(dev))
4659 palreg = PALETTE(pipe, i);
4660 else
4661 palreg = LGC_PALETTE(pipe, i);
4662
4663 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004664 (intel_crtc->lut_r[i] << 16) |
4665 (intel_crtc->lut_g[i] << 8) |
4666 intel_crtc->lut_b[i]);
4667 }
4668
4669 if (reenable_ips)
4670 hsw_enable_ips(intel_crtc);
4671}
4672
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004673static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004674{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004675 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004676 struct drm_device *dev = intel_crtc->base.dev;
4677 struct drm_i915_private *dev_priv = dev->dev_private;
4678
4679 mutex_lock(&dev->struct_mutex);
4680 dev_priv->mm.interruptible = false;
4681 (void) intel_overlay_switch_off(intel_crtc->overlay);
4682 dev_priv->mm.interruptible = true;
4683 mutex_unlock(&dev->struct_mutex);
4684 }
4685
4686 /* Let userspace switch the overlay on again. In most cases userspace
4687 * has to recompute where to put it anyway.
4688 */
4689}
4690
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004691/**
4692 * intel_post_enable_primary - Perform operations after enabling primary plane
4693 * @crtc: the CRTC whose primary plane was just enabled
4694 *
4695 * Performs potentially sleeping operations that must be done after the primary
4696 * plane is enabled, such as updating FBC and IPS. Note that this may be
4697 * called due to an explicit primary plane update, or due to an implicit
4698 * re-enable that is caused when a sprite plane is updated to no longer
4699 * completely hide the primary plane.
4700 */
4701static void
4702intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004703{
4704 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004705 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004706 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4707 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004708
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004709 /*
4710 * BDW signals flip done immediately if the plane
4711 * is disabled, even if the plane enable is already
4712 * armed to occur at the next vblank :(
4713 */
4714 if (IS_BROADWELL(dev))
4715 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004716
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004717 /*
4718 * FIXME IPS should be fine as long as one plane is
4719 * enabled, but in practice it seems to have problems
4720 * when going from primary only to sprite only and vice
4721 * versa.
4722 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004723 hsw_enable_ips(intel_crtc);
4724
Daniel Vetterf99d7062014-06-19 16:01:59 +02004725 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004726 * Gen2 reports pipe underruns whenever all planes are disabled.
4727 * So don't enable underrun reporting before at least some planes
4728 * are enabled.
4729 * FIXME: Need to fix the logic to work when we turn off all planes
4730 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004731 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004732 if (IS_GEN2(dev))
4733 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4734
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004735 /* Underruns don't always raise interrupts, so check manually. */
4736 intel_check_cpu_fifo_underruns(dev_priv);
4737 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004738}
4739
4740/**
4741 * intel_pre_disable_primary - Perform operations before disabling primary plane
4742 * @crtc: the CRTC whose primary plane is to be disabled
4743 *
4744 * Performs potentially sleeping operations that must be done before the
4745 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4746 * be called due to an explicit primary plane update, or due to an implicit
4747 * disable that is caused when a sprite plane completely hides the primary
4748 * plane.
4749 */
4750static void
4751intel_pre_disable_primary(struct drm_crtc *crtc)
4752{
4753 struct drm_device *dev = crtc->dev;
4754 struct drm_i915_private *dev_priv = dev->dev_private;
4755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4756 int pipe = intel_crtc->pipe;
4757
4758 /*
4759 * Gen2 reports pipe underruns whenever all planes are disabled.
4760 * So diasble underrun reporting before all the planes get disabled.
4761 * FIXME: Need to fix the logic to work when we turn off all planes
4762 * but leave the pipe running.
4763 */
4764 if (IS_GEN2(dev))
4765 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4766
4767 /*
4768 * Vblank time updates from the shadow to live plane control register
4769 * are blocked if the memory self-refresh mode is active at that
4770 * moment. So to make sure the plane gets truly disabled, disable
4771 * first the self-refresh mode. The self-refresh enable bit in turn
4772 * will be checked/applied by the HW only at the next frame start
4773 * event which is after the vblank start event, so we need to have a
4774 * wait-for-vblank between disabling the plane and the pipe.
4775 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004776 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004777 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004778 dev_priv->wm.vlv.cxsr = false;
4779 intel_wait_for_vblank(dev, pipe);
4780 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004781
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004782 /*
4783 * FIXME IPS should be fine as long as one plane is
4784 * enabled, but in practice it seems to have problems
4785 * when going from primary only to sprite only and vice
4786 * versa.
4787 */
4788 hsw_disable_ips(intel_crtc);
4789}
4790
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004791static void intel_post_plane_update(struct intel_crtc *crtc)
4792{
4793 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4794 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004795 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004796
4797 if (atomic->wait_vblank)
4798 intel_wait_for_vblank(dev, crtc->pipe);
4799
4800 intel_frontbuffer_flip(dev, atomic->fb_bits);
4801
Ville Syrjälä852eb002015-06-24 22:00:07 +03004802 if (atomic->disable_cxsr)
4803 crtc->wm.cxsr_allowed = true;
4804
Ville Syrjäläf015c552015-06-24 22:00:02 +03004805 if (crtc->atomic.update_wm_post)
4806 intel_update_watermarks(&crtc->base);
4807
Paulo Zanonic80ac852015-07-02 19:25:13 -03004808 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004809 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004810
4811 if (atomic->post_enable_primary)
4812 intel_post_enable_primary(&crtc->base);
4813
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004814 memset(atomic, 0, sizeof(*atomic));
4815}
4816
4817static void intel_pre_plane_update(struct intel_crtc *crtc)
4818{
4819 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004820 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004821 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004822
Paulo Zanonic80ac852015-07-02 19:25:13 -03004823 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004824 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004825
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004826 if (crtc->atomic.disable_ips)
4827 hsw_disable_ips(crtc);
4828
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004829 if (atomic->pre_disable_primary)
4830 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004831
4832 if (atomic->disable_cxsr) {
4833 crtc->wm.cxsr_allowed = false;
4834 intel_set_memory_cxsr(dev_priv, false);
4835 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004836}
4837
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004838static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004839{
4840 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004841 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004842 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004843 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004844
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004845 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004846
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004847 drm_for_each_plane_mask(p, dev, plane_mask)
4848 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004849
Daniel Vetterf99d7062014-06-19 16:01:59 +02004850 /*
4851 * FIXME: Once we grow proper nuclear flip support out of this we need
4852 * to compute the mask of flip planes precisely. For the time being
4853 * consider this a flip to a NULL plane.
4854 */
4855 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004856}
4857
Jesse Barnesf67a5592011-01-05 10:31:48 -08004858static void ironlake_crtc_enable(struct drm_crtc *crtc)
4859{
4860 struct drm_device *dev = crtc->dev;
4861 struct drm_i915_private *dev_priv = dev->dev_private;
4862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004863 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004864 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004865
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004866 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004867 return;
4868
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004869 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004870 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4871
4872 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004873 intel_prepare_shared_dpll(intel_crtc);
4874
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004875 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304876 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004877
4878 intel_set_pipe_timings(intel_crtc);
4879
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004880 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004881 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004882 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004883 }
4884
4885 ironlake_set_pipeconf(crtc);
4886
Jesse Barnesf67a5592011-01-05 10:31:48 -08004887 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004888
Daniel Vettera72e4c92014-09-30 10:56:47 +02004889 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004890
Daniel Vetterf6736a12013-06-05 13:34:30 +02004891 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004892 if (encoder->pre_enable)
4893 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004894
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004895 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004896 /* Note: FDI PLL enabling _must_ be done before we enable the
4897 * cpu pipes, hence this is separate from all the other fdi/pch
4898 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004899 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004900 } else {
4901 assert_fdi_tx_disabled(dev_priv, pipe);
4902 assert_fdi_rx_disabled(dev_priv, pipe);
4903 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004904
Jesse Barnesb074cec2013-04-25 12:55:02 -07004905 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004906
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004907 /*
4908 * On ILK+ LUT must be loaded before the pipe is running but with
4909 * clocks enabled
4910 */
4911 intel_crtc_load_lut(crtc);
4912
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004913 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004914 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004915
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004916 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004917 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004918
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004919 assert_vblank_disabled(crtc);
4920 drm_crtc_vblank_on(crtc);
4921
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004922 for_each_encoder_on_crtc(dev, crtc, encoder)
4923 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004924
4925 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004926 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004927
4928 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4929 if (intel_crtc->config->has_pch_encoder)
4930 intel_wait_for_vblank(dev, pipe);
4931 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004932}
4933
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004934/* IPS only exists on ULT machines and is tied to pipe A. */
4935static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4936{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004937 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004938}
4939
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004940static void haswell_crtc_enable(struct drm_crtc *crtc)
4941{
4942 struct drm_device *dev = crtc->dev;
4943 struct drm_i915_private *dev_priv = dev->dev_private;
4944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4945 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004946 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4947 struct intel_crtc_state *pipe_config =
4948 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004949
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004950 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004951 return;
4952
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004953 if (intel_crtc->config->has_pch_encoder)
4954 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4955 false);
4956
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004957 if (intel_crtc_to_shared_dpll(intel_crtc))
4958 intel_enable_shared_dpll(intel_crtc);
4959
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004960 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304961 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004962
4963 intel_set_pipe_timings(intel_crtc);
4964
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004965 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4966 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4967 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004968 }
4969
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004970 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004971 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004972 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004973 }
4974
4975 haswell_set_pipeconf(crtc);
4976
4977 intel_set_pipe_csc(crtc);
4978
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004979 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004980
Daniel Vettera72e4c92014-09-30 10:56:47 +02004981 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304982 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004983 if (encoder->pre_enable)
4984 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304985 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004986
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004987 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004988 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004989
Jani Nikulaa65347b2015-11-27 12:21:46 +02004990 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304991 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004992
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004993 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004994 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004995 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004996 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004997
4998 /*
4999 * On ILK+ LUT must be loaded before the pipe is running but with
5000 * clocks enabled
5001 */
5002 intel_crtc_load_lut(crtc);
5003
Paulo Zanoni1f544382012-10-24 11:32:00 -02005004 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02005005 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305006 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005007
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005008 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005009 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005010
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005011 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005012 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005013
Jani Nikulaa65347b2015-11-27 12:21:46 +02005014 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005015 intel_ddi_set_vc_payload_alloc(crtc, true);
5016
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005017 assert_vblank_disabled(crtc);
5018 drm_crtc_vblank_on(crtc);
5019
Jani Nikula8807e552013-08-30 19:40:32 +03005020 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005021 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005022 intel_opregion_notify_encoder(encoder, true);
5023 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005024
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005025 if (intel_crtc->config->has_pch_encoder)
5026 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5027 true);
5028
Paulo Zanonie4916942013-09-20 16:21:19 -03005029 /* If we change the relative order between pipe/planes enabling, we need
5030 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005031 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5032 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5033 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5034 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5035 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005036}
5037
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005038static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005039{
5040 struct drm_device *dev = crtc->base.dev;
5041 struct drm_i915_private *dev_priv = dev->dev_private;
5042 int pipe = crtc->pipe;
5043
5044 /* To avoid upsetting the power well on haswell only disable the pfit if
5045 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005046 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005047 I915_WRITE(PF_CTL(pipe), 0);
5048 I915_WRITE(PF_WIN_POS(pipe), 0);
5049 I915_WRITE(PF_WIN_SZ(pipe), 0);
5050 }
5051}
5052
Jesse Barnes6be4a602010-09-10 10:26:01 -07005053static void ironlake_crtc_disable(struct drm_crtc *crtc)
5054{
5055 struct drm_device *dev = crtc->dev;
5056 struct drm_i915_private *dev_priv = dev->dev_private;
5057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005058 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005059 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005060
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005061 if (intel_crtc->config->has_pch_encoder)
5062 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5063
Daniel Vetterea9d7582012-07-10 10:42:52 +02005064 for_each_encoder_on_crtc(dev, crtc, encoder)
5065 encoder->disable(encoder);
5066
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005067 drm_crtc_vblank_off(crtc);
5068 assert_vblank_disabled(crtc);
5069
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005070 /*
5071 * Sometimes spurious CPU pipe underruns happen when the
5072 * pipe is already disabled, but FDI RX/TX is still enabled.
5073 * Happens at least with VGA+HDMI cloning. Suppress them.
5074 */
5075 if (intel_crtc->config->has_pch_encoder)
5076 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5077
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005078 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005079
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005080 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005081
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005082 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005083 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005084 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5085 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005086
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005087 for_each_encoder_on_crtc(dev, crtc, encoder)
5088 if (encoder->post_disable)
5089 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005090
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005091 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005092 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005093
Daniel Vetterd925c592013-06-05 13:34:04 +02005094 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005095 i915_reg_t reg;
5096 u32 temp;
5097
Daniel Vetterd925c592013-06-05 13:34:04 +02005098 /* disable TRANS_DP_CTL */
5099 reg = TRANS_DP_CTL(pipe);
5100 temp = I915_READ(reg);
5101 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5102 TRANS_DP_PORT_SEL_MASK);
5103 temp |= TRANS_DP_PORT_SEL_NONE;
5104 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005105
Daniel Vetterd925c592013-06-05 13:34:04 +02005106 /* disable DPLL_SEL */
5107 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005108 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005109 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005110 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005111
Daniel Vetterd925c592013-06-05 13:34:04 +02005112 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005113 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005114
5115 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005116}
5117
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005118static void haswell_crtc_disable(struct drm_crtc *crtc)
5119{
5120 struct drm_device *dev = crtc->dev;
5121 struct drm_i915_private *dev_priv = dev->dev_private;
5122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5123 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005124 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005125
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005126 if (intel_crtc->config->has_pch_encoder)
5127 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5128 false);
5129
Jani Nikula8807e552013-08-30 19:40:32 +03005130 for_each_encoder_on_crtc(dev, crtc, encoder) {
5131 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005132 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005133 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005134
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005135 drm_crtc_vblank_off(crtc);
5136 assert_vblank_disabled(crtc);
5137
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005138 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005139
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005140 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005141 intel_ddi_set_vc_payload_alloc(crtc, false);
5142
Jani Nikulaa65347b2015-11-27 12:21:46 +02005143 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305144 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005145
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005146 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005147 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005148 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005149 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005150
Jani Nikulaa65347b2015-11-27 12:21:46 +02005151 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305152 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005153
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005154 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005155 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005156 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005157 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005158
Imre Deak97b040a2014-06-25 22:01:50 +03005159 for_each_encoder_on_crtc(dev, crtc, encoder)
5160 if (encoder->post_disable)
5161 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005162
5163 if (intel_crtc->config->has_pch_encoder)
5164 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5165 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005166}
5167
Jesse Barnes2dd24552013-04-25 12:55:01 -07005168static void i9xx_pfit_enable(struct intel_crtc *crtc)
5169{
5170 struct drm_device *dev = crtc->base.dev;
5171 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005172 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005173
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005174 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005175 return;
5176
Daniel Vetterc0b03412013-05-28 12:05:54 +02005177 /*
5178 * The panel fitter should only be adjusted whilst the pipe is disabled,
5179 * according to register description and PRM.
5180 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005181 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5182 assert_pipe_disabled(dev_priv, crtc->pipe);
5183
Jesse Barnesb074cec2013-04-25 12:55:02 -07005184 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5185 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005186
5187 /* Border color in case we don't scale up to the full screen. Black by
5188 * default, change to something else for debugging. */
5189 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005190}
5191
Dave Airlied05410f2014-06-05 13:22:59 +10005192static enum intel_display_power_domain port_to_power_domain(enum port port)
5193{
5194 switch (port) {
5195 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005196 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005197 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005198 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005199 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005200 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005201 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005202 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005203 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005204 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005205 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005206 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005207 return POWER_DOMAIN_PORT_OTHER;
5208 }
5209}
5210
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005211static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5212{
5213 switch (port) {
5214 case PORT_A:
5215 return POWER_DOMAIN_AUX_A;
5216 case PORT_B:
5217 return POWER_DOMAIN_AUX_B;
5218 case PORT_C:
5219 return POWER_DOMAIN_AUX_C;
5220 case PORT_D:
5221 return POWER_DOMAIN_AUX_D;
5222 case PORT_E:
5223 /* FIXME: Check VBT for actual wiring of PORT E */
5224 return POWER_DOMAIN_AUX_D;
5225 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005226 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005227 return POWER_DOMAIN_AUX_A;
5228 }
5229}
5230
Imre Deak319be8a2014-03-04 19:22:57 +02005231enum intel_display_power_domain
5232intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005233{
Imre Deak319be8a2014-03-04 19:22:57 +02005234 struct drm_device *dev = intel_encoder->base.dev;
5235 struct intel_digital_port *intel_dig_port;
5236
5237 switch (intel_encoder->type) {
5238 case INTEL_OUTPUT_UNKNOWN:
5239 /* Only DDI platforms should ever use this output type */
5240 WARN_ON_ONCE(!HAS_DDI(dev));
5241 case INTEL_OUTPUT_DISPLAYPORT:
5242 case INTEL_OUTPUT_HDMI:
5243 case INTEL_OUTPUT_EDP:
5244 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005245 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005246 case INTEL_OUTPUT_DP_MST:
5247 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5248 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005249 case INTEL_OUTPUT_ANALOG:
5250 return POWER_DOMAIN_PORT_CRT;
5251 case INTEL_OUTPUT_DSI:
5252 return POWER_DOMAIN_PORT_DSI;
5253 default:
5254 return POWER_DOMAIN_PORT_OTHER;
5255 }
5256}
5257
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005258enum intel_display_power_domain
5259intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5260{
5261 struct drm_device *dev = intel_encoder->base.dev;
5262 struct intel_digital_port *intel_dig_port;
5263
5264 switch (intel_encoder->type) {
5265 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005266 case INTEL_OUTPUT_HDMI:
5267 /*
5268 * Only DDI platforms should ever use these output types.
5269 * We can get here after the HDMI detect code has already set
5270 * the type of the shared encoder. Since we can't be sure
5271 * what's the status of the given connectors, play safe and
5272 * run the DP detection too.
5273 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005274 WARN_ON_ONCE(!HAS_DDI(dev));
5275 case INTEL_OUTPUT_DISPLAYPORT:
5276 case INTEL_OUTPUT_EDP:
5277 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5278 return port_to_aux_power_domain(intel_dig_port->port);
5279 case INTEL_OUTPUT_DP_MST:
5280 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5281 return port_to_aux_power_domain(intel_dig_port->port);
5282 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005283 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005284 return POWER_DOMAIN_AUX_A;
5285 }
5286}
5287
Imre Deak319be8a2014-03-04 19:22:57 +02005288static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5289{
5290 struct drm_device *dev = crtc->dev;
5291 struct intel_encoder *intel_encoder;
5292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5293 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005294 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005295 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005296
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005297 if (!crtc->state->active)
5298 return 0;
5299
Imre Deak77d22dc2014-03-05 16:20:52 +02005300 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5301 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005302 if (intel_crtc->config->pch_pfit.enabled ||
5303 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005304 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5305
Imre Deak319be8a2014-03-04 19:22:57 +02005306 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5307 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5308
Imre Deak77d22dc2014-03-05 16:20:52 +02005309 return mask;
5310}
5311
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005312static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5313{
5314 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5315 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5316 enum intel_display_power_domain domain;
5317 unsigned long domains, new_domains, old_domains;
5318
5319 old_domains = intel_crtc->enabled_power_domains;
5320 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5321
5322 domains = new_domains & ~old_domains;
5323
5324 for_each_power_domain(domain, domains)
5325 intel_display_power_get(dev_priv, domain);
5326
5327 return old_domains & ~new_domains;
5328}
5329
5330static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5331 unsigned long domains)
5332{
5333 enum intel_display_power_domain domain;
5334
5335 for_each_power_domain(domain, domains)
5336 intel_display_power_put(dev_priv, domain);
5337}
5338
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005339static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005340{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005341 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005342 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005343 unsigned long put_domains[I915_MAX_PIPES] = {};
5344 struct drm_crtc_state *crtc_state;
5345 struct drm_crtc *crtc;
5346 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005347
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005348 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5349 if (needs_modeset(crtc->state))
5350 put_domains[to_intel_crtc(crtc)->pipe] =
5351 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005352 }
5353
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005354 if (dev_priv->display.modeset_commit_cdclk) {
5355 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5356
5357 if (cdclk != dev_priv->cdclk_freq &&
5358 !WARN_ON(!state->allow_modeset))
5359 dev_priv->display.modeset_commit_cdclk(state);
5360 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005361
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005362 for (i = 0; i < I915_MAX_PIPES; i++)
5363 if (put_domains[i])
5364 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005365}
5366
Mika Kaholaadafdc62015-08-18 14:36:59 +03005367static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5368{
5369 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5370
5371 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5372 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5373 return max_cdclk_freq;
5374 else if (IS_CHERRYVIEW(dev_priv))
5375 return max_cdclk_freq*95/100;
5376 else if (INTEL_INFO(dev_priv)->gen < 4)
5377 return 2*max_cdclk_freq*90/100;
5378 else
5379 return max_cdclk_freq*90/100;
5380}
5381
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005382static void intel_update_max_cdclk(struct drm_device *dev)
5383{
5384 struct drm_i915_private *dev_priv = dev->dev_private;
5385
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005386 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005387 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5388
5389 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5390 dev_priv->max_cdclk_freq = 675000;
5391 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5392 dev_priv->max_cdclk_freq = 540000;
5393 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5394 dev_priv->max_cdclk_freq = 450000;
5395 else
5396 dev_priv->max_cdclk_freq = 337500;
5397 } else if (IS_BROADWELL(dev)) {
5398 /*
5399 * FIXME with extra cooling we can allow
5400 * 540 MHz for ULX and 675 Mhz for ULT.
5401 * How can we know if extra cooling is
5402 * available? PCI ID, VTB, something else?
5403 */
5404 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5405 dev_priv->max_cdclk_freq = 450000;
5406 else if (IS_BDW_ULX(dev))
5407 dev_priv->max_cdclk_freq = 450000;
5408 else if (IS_BDW_ULT(dev))
5409 dev_priv->max_cdclk_freq = 540000;
5410 else
5411 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005412 } else if (IS_CHERRYVIEW(dev)) {
5413 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005414 } else if (IS_VALLEYVIEW(dev)) {
5415 dev_priv->max_cdclk_freq = 400000;
5416 } else {
5417 /* otherwise assume cdclk is fixed */
5418 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5419 }
5420
Mika Kaholaadafdc62015-08-18 14:36:59 +03005421 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5422
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005423 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5424 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005425
5426 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5427 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005428}
5429
5430static void intel_update_cdclk(struct drm_device *dev)
5431{
5432 struct drm_i915_private *dev_priv = dev->dev_private;
5433
5434 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5435 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5436 dev_priv->cdclk_freq);
5437
5438 /*
5439 * Program the gmbus_freq based on the cdclk frequency.
5440 * BSpec erroneously claims we should aim for 4MHz, but
5441 * in fact 1MHz is the correct frequency.
5442 */
5443 if (IS_VALLEYVIEW(dev)) {
5444 /*
5445 * Program the gmbus_freq based on the cdclk frequency.
5446 * BSpec erroneously claims we should aim for 4MHz, but
5447 * in fact 1MHz is the correct frequency.
5448 */
5449 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5450 }
5451
5452 if (dev_priv->max_cdclk_freq == 0)
5453 intel_update_max_cdclk(dev);
5454}
5455
Damien Lespiau70d0c572015-06-04 18:21:29 +01005456static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305457{
5458 struct drm_i915_private *dev_priv = dev->dev_private;
5459 uint32_t divider;
5460 uint32_t ratio;
5461 uint32_t current_freq;
5462 int ret;
5463
5464 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5465 switch (frequency) {
5466 case 144000:
5467 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5468 ratio = BXT_DE_PLL_RATIO(60);
5469 break;
5470 case 288000:
5471 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5472 ratio = BXT_DE_PLL_RATIO(60);
5473 break;
5474 case 384000:
5475 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5476 ratio = BXT_DE_PLL_RATIO(60);
5477 break;
5478 case 576000:
5479 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5480 ratio = BXT_DE_PLL_RATIO(60);
5481 break;
5482 case 624000:
5483 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5484 ratio = BXT_DE_PLL_RATIO(65);
5485 break;
5486 case 19200:
5487 /*
5488 * Bypass frequency with DE PLL disabled. Init ratio, divider
5489 * to suppress GCC warning.
5490 */
5491 ratio = 0;
5492 divider = 0;
5493 break;
5494 default:
5495 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5496
5497 return;
5498 }
5499
5500 mutex_lock(&dev_priv->rps.hw_lock);
5501 /* Inform power controller of upcoming frequency change */
5502 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5503 0x80000000);
5504 mutex_unlock(&dev_priv->rps.hw_lock);
5505
5506 if (ret) {
5507 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5508 ret, frequency);
5509 return;
5510 }
5511
5512 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5513 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5514 current_freq = current_freq * 500 + 1000;
5515
5516 /*
5517 * DE PLL has to be disabled when
5518 * - setting to 19.2MHz (bypass, PLL isn't used)
5519 * - before setting to 624MHz (PLL needs toggling)
5520 * - before setting to any frequency from 624MHz (PLL needs toggling)
5521 */
5522 if (frequency == 19200 || frequency == 624000 ||
5523 current_freq == 624000) {
5524 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5525 /* Timeout 200us */
5526 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5527 1))
5528 DRM_ERROR("timout waiting for DE PLL unlock\n");
5529 }
5530
5531 if (frequency != 19200) {
5532 uint32_t val;
5533
5534 val = I915_READ(BXT_DE_PLL_CTL);
5535 val &= ~BXT_DE_PLL_RATIO_MASK;
5536 val |= ratio;
5537 I915_WRITE(BXT_DE_PLL_CTL, val);
5538
5539 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5540 /* Timeout 200us */
5541 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5542 DRM_ERROR("timeout waiting for DE PLL lock\n");
5543
5544 val = I915_READ(CDCLK_CTL);
5545 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5546 val |= divider;
5547 /*
5548 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5549 * enable otherwise.
5550 */
5551 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5552 if (frequency >= 500000)
5553 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5554
5555 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5556 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5557 val |= (frequency - 1000) / 500;
5558 I915_WRITE(CDCLK_CTL, val);
5559 }
5560
5561 mutex_lock(&dev_priv->rps.hw_lock);
5562 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5563 DIV_ROUND_UP(frequency, 25000));
5564 mutex_unlock(&dev_priv->rps.hw_lock);
5565
5566 if (ret) {
5567 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5568 ret, frequency);
5569 return;
5570 }
5571
Damien Lespiaua47871b2015-06-04 18:21:34 +01005572 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305573}
5574
5575void broxton_init_cdclk(struct drm_device *dev)
5576{
5577 struct drm_i915_private *dev_priv = dev->dev_private;
5578 uint32_t val;
5579
5580 /*
5581 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5582 * or else the reset will hang because there is no PCH to respond.
5583 * Move the handshake programming to initialization sequence.
5584 * Previously was left up to BIOS.
5585 */
5586 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5587 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5588 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5589
5590 /* Enable PG1 for cdclk */
5591 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5592
5593 /* check if cd clock is enabled */
5594 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5595 DRM_DEBUG_KMS("Display already initialized\n");
5596 return;
5597 }
5598
5599 /*
5600 * FIXME:
5601 * - The initial CDCLK needs to be read from VBT.
5602 * Need to make this change after VBT has changes for BXT.
5603 * - check if setting the max (or any) cdclk freq is really necessary
5604 * here, it belongs to modeset time
5605 */
5606 broxton_set_cdclk(dev, 624000);
5607
5608 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005609 POSTING_READ(DBUF_CTL);
5610
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305611 udelay(10);
5612
5613 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5614 DRM_ERROR("DBuf power enable timeout!\n");
5615}
5616
5617void broxton_uninit_cdclk(struct drm_device *dev)
5618{
5619 struct drm_i915_private *dev_priv = dev->dev_private;
5620
5621 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005622 POSTING_READ(DBUF_CTL);
5623
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305624 udelay(10);
5625
5626 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5627 DRM_ERROR("DBuf power disable timeout!\n");
5628
5629 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5630 broxton_set_cdclk(dev, 19200);
5631
5632 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5633}
5634
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005635static const struct skl_cdclk_entry {
5636 unsigned int freq;
5637 unsigned int vco;
5638} skl_cdclk_frequencies[] = {
5639 { .freq = 308570, .vco = 8640 },
5640 { .freq = 337500, .vco = 8100 },
5641 { .freq = 432000, .vco = 8640 },
5642 { .freq = 450000, .vco = 8100 },
5643 { .freq = 540000, .vco = 8100 },
5644 { .freq = 617140, .vco = 8640 },
5645 { .freq = 675000, .vco = 8100 },
5646};
5647
5648static unsigned int skl_cdclk_decimal(unsigned int freq)
5649{
5650 return (freq - 1000) / 500;
5651}
5652
5653static unsigned int skl_cdclk_get_vco(unsigned int freq)
5654{
5655 unsigned int i;
5656
5657 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5658 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5659
5660 if (e->freq == freq)
5661 return e->vco;
5662 }
5663
5664 return 8100;
5665}
5666
5667static void
5668skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5669{
5670 unsigned int min_freq;
5671 u32 val;
5672
5673 /* select the minimum CDCLK before enabling DPLL 0 */
5674 val = I915_READ(CDCLK_CTL);
5675 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5676 val |= CDCLK_FREQ_337_308;
5677
5678 if (required_vco == 8640)
5679 min_freq = 308570;
5680 else
5681 min_freq = 337500;
5682
5683 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5684
5685 I915_WRITE(CDCLK_CTL, val);
5686 POSTING_READ(CDCLK_CTL);
5687
5688 /*
5689 * We always enable DPLL0 with the lowest link rate possible, but still
5690 * taking into account the VCO required to operate the eDP panel at the
5691 * desired frequency. The usual DP link rates operate with a VCO of
5692 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5693 * The modeset code is responsible for the selection of the exact link
5694 * rate later on, with the constraint of choosing a frequency that
5695 * works with required_vco.
5696 */
5697 val = I915_READ(DPLL_CTRL1);
5698
5699 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5700 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5701 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5702 if (required_vco == 8640)
5703 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5704 SKL_DPLL0);
5705 else
5706 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5707 SKL_DPLL0);
5708
5709 I915_WRITE(DPLL_CTRL1, val);
5710 POSTING_READ(DPLL_CTRL1);
5711
5712 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5713
5714 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5715 DRM_ERROR("DPLL0 not locked\n");
5716}
5717
5718static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5719{
5720 int ret;
5721 u32 val;
5722
5723 /* inform PCU we want to change CDCLK */
5724 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5725 mutex_lock(&dev_priv->rps.hw_lock);
5726 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5727 mutex_unlock(&dev_priv->rps.hw_lock);
5728
5729 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5730}
5731
5732static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5733{
5734 unsigned int i;
5735
5736 for (i = 0; i < 15; i++) {
5737 if (skl_cdclk_pcu_ready(dev_priv))
5738 return true;
5739 udelay(10);
5740 }
5741
5742 return false;
5743}
5744
5745static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5746{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005747 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005748 u32 freq_select, pcu_ack;
5749
5750 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5751
5752 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5753 DRM_ERROR("failed to inform PCU about cdclk change\n");
5754 return;
5755 }
5756
5757 /* set CDCLK_CTL */
5758 switch(freq) {
5759 case 450000:
5760 case 432000:
5761 freq_select = CDCLK_FREQ_450_432;
5762 pcu_ack = 1;
5763 break;
5764 case 540000:
5765 freq_select = CDCLK_FREQ_540;
5766 pcu_ack = 2;
5767 break;
5768 case 308570:
5769 case 337500:
5770 default:
5771 freq_select = CDCLK_FREQ_337_308;
5772 pcu_ack = 0;
5773 break;
5774 case 617140:
5775 case 675000:
5776 freq_select = CDCLK_FREQ_675_617;
5777 pcu_ack = 3;
5778 break;
5779 }
5780
5781 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5782 POSTING_READ(CDCLK_CTL);
5783
5784 /* inform PCU of the change */
5785 mutex_lock(&dev_priv->rps.hw_lock);
5786 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5787 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005788
5789 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005790}
5791
5792void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5793{
5794 /* disable DBUF power */
5795 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5796 POSTING_READ(DBUF_CTL);
5797
5798 udelay(10);
5799
5800 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5801 DRM_ERROR("DBuf power disable timeout\n");
5802
Imre Deakab96c1ee2015-11-04 19:24:18 +02005803 /* disable DPLL0 */
5804 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5805 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5806 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005807}
5808
5809void skl_init_cdclk(struct drm_i915_private *dev_priv)
5810{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005811 unsigned int required_vco;
5812
Gary Wang39d9b852015-08-28 16:40:34 +08005813 /* DPLL0 not enabled (happens on early BIOS versions) */
5814 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5815 /* enable DPLL0 */
5816 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5817 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005818 }
5819
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005820 /* set CDCLK to the frequency the BIOS chose */
5821 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5822
5823 /* enable DBUF power */
5824 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5825 POSTING_READ(DBUF_CTL);
5826
5827 udelay(10);
5828
5829 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5830 DRM_ERROR("DBuf power enable timeout\n");
5831}
5832
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305833int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5834{
5835 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5836 uint32_t cdctl = I915_READ(CDCLK_CTL);
5837 int freq = dev_priv->skl_boot_cdclk;
5838
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305839 /*
5840 * check if the pre-os intialized the display
5841 * There is SWF18 scratchpad register defined which is set by the
5842 * pre-os which can be used by the OS drivers to check the status
5843 */
5844 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5845 goto sanitize;
5846
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305847 /* Is PLL enabled and locked ? */
5848 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5849 goto sanitize;
5850
5851 /* DPLL okay; verify the cdclock
5852 *
5853 * Noticed in some instances that the freq selection is correct but
5854 * decimal part is programmed wrong from BIOS where pre-os does not
5855 * enable display. Verify the same as well.
5856 */
5857 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5858 /* All well; nothing to sanitize */
5859 return false;
5860sanitize:
5861 /*
5862 * As of now initialize with max cdclk till
5863 * we get dynamic cdclk support
5864 * */
5865 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5866 skl_init_cdclk(dev_priv);
5867
5868 /* we did have to sanitize */
5869 return true;
5870}
5871
Jesse Barnes30a970c2013-11-04 13:48:12 -08005872/* Adjust CDclk dividers to allow high res or save power if possible */
5873static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5874{
5875 struct drm_i915_private *dev_priv = dev->dev_private;
5876 u32 val, cmd;
5877
Vandana Kannan164dfd22014-11-24 13:37:41 +05305878 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5879 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005880
Ville Syrjälädfcab172014-06-13 13:37:47 +03005881 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005882 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005883 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005884 cmd = 1;
5885 else
5886 cmd = 0;
5887
5888 mutex_lock(&dev_priv->rps.hw_lock);
5889 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5890 val &= ~DSPFREQGUAR_MASK;
5891 val |= (cmd << DSPFREQGUAR_SHIFT);
5892 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5893 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5894 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5895 50)) {
5896 DRM_ERROR("timed out waiting for CDclk change\n");
5897 }
5898 mutex_unlock(&dev_priv->rps.hw_lock);
5899
Ville Syrjälä54433e92015-05-26 20:42:31 +03005900 mutex_lock(&dev_priv->sb_lock);
5901
Ville Syrjälädfcab172014-06-13 13:37:47 +03005902 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005903 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005904
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005905 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005906
Jesse Barnes30a970c2013-11-04 13:48:12 -08005907 /* adjust cdclk divider */
5908 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005909 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005910 val |= divider;
5911 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005912
5913 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005914 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005915 50))
5916 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005917 }
5918
Jesse Barnes30a970c2013-11-04 13:48:12 -08005919 /* adjust self-refresh exit latency value */
5920 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5921 val &= ~0x7f;
5922
5923 /*
5924 * For high bandwidth configs, we set a higher latency in the bunit
5925 * so that the core display fetch happens in time to avoid underruns.
5926 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005927 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005928 val |= 4500 / 250; /* 4.5 usec */
5929 else
5930 val |= 3000 / 250; /* 3.0 usec */
5931 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005932
Ville Syrjäläa5805162015-05-26 20:42:30 +03005933 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005934
Ville Syrjäläb6283052015-06-03 15:45:07 +03005935 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005936}
5937
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005938static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5939{
5940 struct drm_i915_private *dev_priv = dev->dev_private;
5941 u32 val, cmd;
5942
Vandana Kannan164dfd22014-11-24 13:37:41 +05305943 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5944 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005945
5946 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005947 case 333333:
5948 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005949 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005950 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005951 break;
5952 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005953 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005954 return;
5955 }
5956
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005957 /*
5958 * Specs are full of misinformation, but testing on actual
5959 * hardware has shown that we just need to write the desired
5960 * CCK divider into the Punit register.
5961 */
5962 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5963
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005964 mutex_lock(&dev_priv->rps.hw_lock);
5965 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5966 val &= ~DSPFREQGUAR_MASK_CHV;
5967 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5968 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5969 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5970 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5971 50)) {
5972 DRM_ERROR("timed out waiting for CDclk change\n");
5973 }
5974 mutex_unlock(&dev_priv->rps.hw_lock);
5975
Ville Syrjäläb6283052015-06-03 15:45:07 +03005976 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005977}
5978
Jesse Barnes30a970c2013-11-04 13:48:12 -08005979static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5980 int max_pixclk)
5981{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005982 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005983 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005984
Jesse Barnes30a970c2013-11-04 13:48:12 -08005985 /*
5986 * Really only a few cases to deal with, as only 4 CDclks are supported:
5987 * 200MHz
5988 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005989 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005990 * 400MHz (VLV only)
5991 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5992 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005993 *
5994 * We seem to get an unstable or solid color picture at 200MHz.
5995 * Not sure what's wrong. For now use 200MHz only when all pipes
5996 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005997 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005998 if (!IS_CHERRYVIEW(dev_priv) &&
5999 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006000 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006001 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006002 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006003 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006004 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006005 else
6006 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006007}
6008
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306009static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6010 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006011{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306012 /*
6013 * FIXME:
6014 * - remove the guardband, it's not needed on BXT
6015 * - set 19.2MHz bypass frequency if there are no active pipes
6016 */
6017 if (max_pixclk > 576000*9/10)
6018 return 624000;
6019 else if (max_pixclk > 384000*9/10)
6020 return 576000;
6021 else if (max_pixclk > 288000*9/10)
6022 return 384000;
6023 else if (max_pixclk > 144000*9/10)
6024 return 288000;
6025 else
6026 return 144000;
6027}
6028
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006029/* Compute the max pixel clock for new configuration. Uses atomic state if
6030 * that's non-NULL, look at current state otherwise. */
6031static int intel_mode_max_pixclk(struct drm_device *dev,
6032 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006033{
Jesse Barnes30a970c2013-11-04 13:48:12 -08006034 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006035 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006036 int max_pixclk = 0;
6037
Damien Lespiaud3fcc802014-05-13 23:32:22 +01006038 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006039 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006040 if (IS_ERR(crtc_state))
6041 return PTR_ERR(crtc_state);
6042
6043 if (!crtc_state->base.enable)
6044 continue;
6045
6046 max_pixclk = max(max_pixclk,
6047 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006048 }
6049
6050 return max_pixclk;
6051}
6052
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006053static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006054{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006055 struct drm_device *dev = state->dev;
6056 struct drm_i915_private *dev_priv = dev->dev_private;
6057 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006058
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006059 if (max_pixclk < 0)
6060 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006061
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006062 to_intel_atomic_state(state)->cdclk =
6063 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306064
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006065 return 0;
6066}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006067
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006068static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6069{
6070 struct drm_device *dev = state->dev;
6071 struct drm_i915_private *dev_priv = dev->dev_private;
6072 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006073
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006074 if (max_pixclk < 0)
6075 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006076
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006077 to_intel_atomic_state(state)->cdclk =
6078 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006079
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006080 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006081}
6082
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006083static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6084{
6085 unsigned int credits, default_credits;
6086
6087 if (IS_CHERRYVIEW(dev_priv))
6088 default_credits = PFI_CREDIT(12);
6089 else
6090 default_credits = PFI_CREDIT(8);
6091
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006092 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006093 /* CHV suggested value is 31 or 63 */
6094 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006095 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006096 else
6097 credits = PFI_CREDIT(15);
6098 } else {
6099 credits = default_credits;
6100 }
6101
6102 /*
6103 * WA - write default credits before re-programming
6104 * FIXME: should we also set the resend bit here?
6105 */
6106 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6107 default_credits);
6108
6109 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6110 credits | PFI_CREDIT_RESEND);
6111
6112 /*
6113 * FIXME is this guaranteed to clear
6114 * immediately or should we poll for it?
6115 */
6116 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6117}
6118
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006119static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006120{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006121 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006122 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006123 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006124
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006125 /*
6126 * FIXME: We can end up here with all power domains off, yet
6127 * with a CDCLK frequency other than the minimum. To account
6128 * for this take the PIPE-A power domain, which covers the HW
6129 * blocks needed for the following programming. This can be
6130 * removed once it's guaranteed that we get here either with
6131 * the minimum CDCLK set, or the required power domains
6132 * enabled.
6133 */
6134 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006135
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006136 if (IS_CHERRYVIEW(dev))
6137 cherryview_set_cdclk(dev, req_cdclk);
6138 else
6139 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006140
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006141 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006142
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006143 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006144}
6145
Jesse Barnes89b667f2013-04-18 14:51:36 -07006146static void valleyview_crtc_enable(struct drm_crtc *crtc)
6147{
6148 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006149 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6151 struct intel_encoder *encoder;
6152 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006153
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006154 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006155 return;
6156
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006157 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306158 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006159
6160 intel_set_pipe_timings(intel_crtc);
6161
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006162 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6163 struct drm_i915_private *dev_priv = dev->dev_private;
6164
6165 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6166 I915_WRITE(CHV_CANVAS(pipe), 0);
6167 }
6168
Daniel Vetter5b18e572014-04-24 23:55:06 +02006169 i9xx_set_pipeconf(intel_crtc);
6170
Jesse Barnes89b667f2013-04-18 14:51:36 -07006171 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006172
Daniel Vettera72e4c92014-09-30 10:56:47 +02006173 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006174
Jesse Barnes89b667f2013-04-18 14:51:36 -07006175 for_each_encoder_on_crtc(dev, crtc, encoder)
6176 if (encoder->pre_pll_enable)
6177 encoder->pre_pll_enable(encoder);
6178
Jani Nikulaa65347b2015-11-27 12:21:46 +02006179 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006180 if (IS_CHERRYVIEW(dev)) {
6181 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006182 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006183 } else {
6184 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006185 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006186 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006187 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006188
6189 for_each_encoder_on_crtc(dev, crtc, encoder)
6190 if (encoder->pre_enable)
6191 encoder->pre_enable(encoder);
6192
Jesse Barnes2dd24552013-04-25 12:55:01 -07006193 i9xx_pfit_enable(intel_crtc);
6194
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006195 intel_crtc_load_lut(crtc);
6196
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006197 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006198
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006199 assert_vblank_disabled(crtc);
6200 drm_crtc_vblank_on(crtc);
6201
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006202 for_each_encoder_on_crtc(dev, crtc, encoder)
6203 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006204}
6205
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006206static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6207{
6208 struct drm_device *dev = crtc->base.dev;
6209 struct drm_i915_private *dev_priv = dev->dev_private;
6210
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006211 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6212 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006213}
6214
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006215static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006216{
6217 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006218 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006219 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006220 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006221 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006222
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006223 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006224 return;
6225
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006226 i9xx_set_pll_dividers(intel_crtc);
6227
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006228 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306229 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006230
6231 intel_set_pipe_timings(intel_crtc);
6232
Daniel Vetter5b18e572014-04-24 23:55:06 +02006233 i9xx_set_pipeconf(intel_crtc);
6234
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006235 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006236
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006237 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006238 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006239
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006240 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006241 if (encoder->pre_enable)
6242 encoder->pre_enable(encoder);
6243
Daniel Vetterf6736a12013-06-05 13:34:30 +02006244 i9xx_enable_pll(intel_crtc);
6245
Jesse Barnes2dd24552013-04-25 12:55:01 -07006246 i9xx_pfit_enable(intel_crtc);
6247
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006248 intel_crtc_load_lut(crtc);
6249
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006250 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006251 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006252
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006253 assert_vblank_disabled(crtc);
6254 drm_crtc_vblank_on(crtc);
6255
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006256 for_each_encoder_on_crtc(dev, crtc, encoder)
6257 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006258}
6259
Daniel Vetter87476d62013-04-11 16:29:06 +02006260static void i9xx_pfit_disable(struct intel_crtc *crtc)
6261{
6262 struct drm_device *dev = crtc->base.dev;
6263 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006264
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006265 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006266 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006267
6268 assert_pipe_disabled(dev_priv, crtc->pipe);
6269
Daniel Vetter328d8e82013-05-08 10:36:31 +02006270 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6271 I915_READ(PFIT_CONTROL));
6272 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006273}
6274
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006275static void i9xx_crtc_disable(struct drm_crtc *crtc)
6276{
6277 struct drm_device *dev = crtc->dev;
6278 struct drm_i915_private *dev_priv = dev->dev_private;
6279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006280 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006281 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006282
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006283 /*
6284 * On gen2 planes are double buffered but the pipe isn't, so we must
6285 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006286 * We also need to wait on all gmch platforms because of the
6287 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006288 */
Imre Deak564ed192014-06-13 14:54:21 +03006289 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006290
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006291 for_each_encoder_on_crtc(dev, crtc, encoder)
6292 encoder->disable(encoder);
6293
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006294 drm_crtc_vblank_off(crtc);
6295 assert_vblank_disabled(crtc);
6296
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006297 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006298
Daniel Vetter87476d62013-04-11 16:29:06 +02006299 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006300
Jesse Barnes89b667f2013-04-18 14:51:36 -07006301 for_each_encoder_on_crtc(dev, crtc, encoder)
6302 if (encoder->post_disable)
6303 encoder->post_disable(encoder);
6304
Jani Nikulaa65347b2015-11-27 12:21:46 +02006305 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006306 if (IS_CHERRYVIEW(dev))
6307 chv_disable_pll(dev_priv, pipe);
6308 else if (IS_VALLEYVIEW(dev))
6309 vlv_disable_pll(dev_priv, pipe);
6310 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006311 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006312 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006313
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006314 for_each_encoder_on_crtc(dev, crtc, encoder)
6315 if (encoder->post_pll_disable)
6316 encoder->post_pll_disable(encoder);
6317
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006318 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006319 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006320}
6321
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006322static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006323{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006325 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006326 enum intel_display_power_domain domain;
6327 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006328
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006329 if (!intel_crtc->active)
6330 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006331
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006332 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006333 WARN_ON(intel_crtc->unpin_work);
6334
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006335 intel_pre_disable_primary(crtc);
6336 }
6337
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006338 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006339 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006340 intel_crtc->active = false;
6341 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006342 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006343
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006344 domains = intel_crtc->enabled_power_domains;
6345 for_each_power_domain(domain, domains)
6346 intel_display_power_put(dev_priv, domain);
6347 intel_crtc->enabled_power_domains = 0;
6348}
6349
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006350/*
6351 * turn all crtc's off, but do not adjust state
6352 * This has to be paired with a call to intel_modeset_setup_hw_state.
6353 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006354int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006355{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006356 struct drm_mode_config *config = &dev->mode_config;
6357 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6358 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006359 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006360 unsigned crtc_mask = 0;
6361 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006362
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006363 if (WARN_ON(!ctx))
6364 return 0;
6365
6366 lockdep_assert_held(&ctx->ww_ctx);
6367 state = drm_atomic_state_alloc(dev);
6368 if (WARN_ON(!state))
6369 return -ENOMEM;
6370
6371 state->acquire_ctx = ctx;
6372 state->allow_modeset = true;
6373
6374 for_each_crtc(dev, crtc) {
6375 struct drm_crtc_state *crtc_state =
6376 drm_atomic_get_crtc_state(state, crtc);
6377
6378 ret = PTR_ERR_OR_ZERO(crtc_state);
6379 if (ret)
6380 goto free;
6381
6382 if (!crtc_state->active)
6383 continue;
6384
6385 crtc_state->active = false;
6386 crtc_mask |= 1 << drm_crtc_index(crtc);
6387 }
6388
6389 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006390 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006391
6392 if (!ret) {
6393 for_each_crtc(dev, crtc)
6394 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6395 crtc->state->active = true;
6396
6397 return ret;
6398 }
6399 }
6400
6401free:
6402 if (ret)
6403 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6404 drm_atomic_state_free(state);
6405 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006406}
6407
Chris Wilsonea5b2132010-08-04 13:50:23 +01006408void intel_encoder_destroy(struct drm_encoder *encoder)
6409{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006410 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006411
Chris Wilsonea5b2132010-08-04 13:50:23 +01006412 drm_encoder_cleanup(encoder);
6413 kfree(intel_encoder);
6414}
6415
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006416/* Cross check the actual hw state with our own modeset state tracking (and it's
6417 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006418static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006419{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006420 struct drm_crtc *crtc = connector->base.state->crtc;
6421
6422 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6423 connector->base.base.id,
6424 connector->base.name);
6425
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006426 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006427 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006428 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006429
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006430 I915_STATE_WARN(!crtc,
6431 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006432
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006433 if (!crtc)
6434 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006435
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006436 I915_STATE_WARN(!crtc->state->active,
6437 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006438
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006439 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006440 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006441
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006442 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006443 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006444
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006445 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006446 "attached encoder crtc differs from connector crtc\n");
6447 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006448 I915_STATE_WARN(crtc && crtc->state->active,
6449 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006450 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6451 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006452 }
6453}
6454
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006455int intel_connector_init(struct intel_connector *connector)
6456{
6457 struct drm_connector_state *connector_state;
6458
6459 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6460 if (!connector_state)
6461 return -ENOMEM;
6462
6463 connector->base.state = connector_state;
6464 return 0;
6465}
6466
6467struct intel_connector *intel_connector_alloc(void)
6468{
6469 struct intel_connector *connector;
6470
6471 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6472 if (!connector)
6473 return NULL;
6474
6475 if (intel_connector_init(connector) < 0) {
6476 kfree(connector);
6477 return NULL;
6478 }
6479
6480 return connector;
6481}
6482
Daniel Vetterf0947c32012-07-02 13:10:34 +02006483/* Simple connector->get_hw_state implementation for encoders that support only
6484 * one connector and no cloning and hence the encoder state determines the state
6485 * of the connector. */
6486bool intel_connector_get_hw_state(struct intel_connector *connector)
6487{
Daniel Vetter24929352012-07-02 20:28:59 +02006488 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006489 struct intel_encoder *encoder = connector->encoder;
6490
6491 return encoder->get_hw_state(encoder, &pipe);
6492}
6493
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006494static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006495{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006496 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6497 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006498
6499 return 0;
6500}
6501
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006502static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006503 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006504{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006505 struct drm_atomic_state *state = pipe_config->base.state;
6506 struct intel_crtc *other_crtc;
6507 struct intel_crtc_state *other_crtc_state;
6508
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006509 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6510 pipe_name(pipe), pipe_config->fdi_lanes);
6511 if (pipe_config->fdi_lanes > 4) {
6512 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6513 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006514 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006515 }
6516
Paulo Zanonibafb6552013-11-02 21:07:44 -07006517 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006518 if (pipe_config->fdi_lanes > 2) {
6519 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6520 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006521 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006522 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006523 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006524 }
6525 }
6526
6527 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006528 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006529
6530 /* Ivybridge 3 pipe is really complicated */
6531 switch (pipe) {
6532 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006533 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006534 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006535 if (pipe_config->fdi_lanes <= 2)
6536 return 0;
6537
6538 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6539 other_crtc_state =
6540 intel_atomic_get_crtc_state(state, other_crtc);
6541 if (IS_ERR(other_crtc_state))
6542 return PTR_ERR(other_crtc_state);
6543
6544 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006545 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6546 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006547 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006548 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006549 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006550 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006551 if (pipe_config->fdi_lanes > 2) {
6552 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6553 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006554 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006555 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006556
6557 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6558 other_crtc_state =
6559 intel_atomic_get_crtc_state(state, other_crtc);
6560 if (IS_ERR(other_crtc_state))
6561 return PTR_ERR(other_crtc_state);
6562
6563 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006564 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006565 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006566 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006567 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006568 default:
6569 BUG();
6570 }
6571}
6572
Daniel Vettere29c22c2013-02-21 00:00:16 +01006573#define RETRY 1
6574static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006575 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006576{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006577 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006578 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006579 int lane, link_bw, fdi_dotclock, ret;
6580 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006581
Daniel Vettere29c22c2013-02-21 00:00:16 +01006582retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006583 /* FDI is a binary signal running at ~2.7GHz, encoding
6584 * each output octet as 10 bits. The actual frequency
6585 * is stored as a divider into a 100MHz clock, and the
6586 * mode pixel clock is stored in units of 1KHz.
6587 * Hence the bw of each lane in terms of the mode signal
6588 * is:
6589 */
6590 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6591
Damien Lespiau241bfc32013-09-25 16:45:37 +01006592 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006593
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006594 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006595 pipe_config->pipe_bpp);
6596
6597 pipe_config->fdi_lanes = lane;
6598
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006599 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006600 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006601
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006602 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6603 intel_crtc->pipe, pipe_config);
6604 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006605 pipe_config->pipe_bpp -= 2*3;
6606 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6607 pipe_config->pipe_bpp);
6608 needs_recompute = true;
6609 pipe_config->bw_constrained = true;
6610
6611 goto retry;
6612 }
6613
6614 if (needs_recompute)
6615 return RETRY;
6616
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006617 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006618}
6619
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006620static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6621 struct intel_crtc_state *pipe_config)
6622{
6623 if (pipe_config->pipe_bpp > 24)
6624 return false;
6625
6626 /* HSW can handle pixel rate up to cdclk? */
6627 if (IS_HASWELL(dev_priv->dev))
6628 return true;
6629
6630 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006631 * We compare against max which means we must take
6632 * the increased cdclk requirement into account when
6633 * calculating the new cdclk.
6634 *
6635 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006636 */
6637 return ilk_pipe_pixel_rate(pipe_config) <=
6638 dev_priv->max_cdclk_freq * 95 / 100;
6639}
6640
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006641static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006642 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006643{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006644 struct drm_device *dev = crtc->base.dev;
6645 struct drm_i915_private *dev_priv = dev->dev_private;
6646
Jani Nikulad330a952014-01-21 11:24:25 +02006647 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006648 hsw_crtc_supports_ips(crtc) &&
6649 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006650}
6651
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006652static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6653{
6654 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6655
6656 /* GDG double wide on either pipe, otherwise pipe A only */
6657 return INTEL_INFO(dev_priv)->gen < 4 &&
6658 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6659}
6660
Daniel Vettera43f6e02013-06-07 23:10:32 +02006661static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006662 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006663{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006664 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006665 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006666 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006667
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006668 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006669 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006670 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006671
6672 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006673 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006674 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006675 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006676 if (intel_crtc_supports_double_wide(crtc) &&
6677 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006678 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006679 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006680 }
6681
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006682 if (adjusted_mode->crtc_clock > clock_limit) {
6683 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6684 adjusted_mode->crtc_clock, clock_limit,
6685 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006686 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006687 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006688 }
Chris Wilson89749352010-09-12 18:25:19 +01006689
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006690 /*
6691 * Pipe horizontal size must be even in:
6692 * - DVO ganged mode
6693 * - LVDS dual channel mode
6694 * - Double wide pipe
6695 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006696 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006697 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6698 pipe_config->pipe_src_w &= ~1;
6699
Damien Lespiau8693a822013-05-03 18:48:11 +01006700 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6701 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006702 */
6703 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006704 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006705 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006706
Damien Lespiauf5adf942013-06-24 18:29:34 +01006707 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006708 hsw_compute_ips_config(crtc, pipe_config);
6709
Daniel Vetter877d48d2013-04-19 11:24:43 +02006710 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006711 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006712
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006713 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006714}
6715
Ville Syrjälä1652d192015-03-31 14:12:01 +03006716static int skylake_get_display_clock_speed(struct drm_device *dev)
6717{
6718 struct drm_i915_private *dev_priv = to_i915(dev);
6719 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6720 uint32_t cdctl = I915_READ(CDCLK_CTL);
6721 uint32_t linkrate;
6722
Damien Lespiau414355a2015-06-04 18:21:31 +01006723 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006724 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006725
6726 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6727 return 540000;
6728
6729 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006730 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006731
Damien Lespiau71cd8422015-04-30 16:39:17 +01006732 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6733 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006734 /* vco 8640 */
6735 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6736 case CDCLK_FREQ_450_432:
6737 return 432000;
6738 case CDCLK_FREQ_337_308:
6739 return 308570;
6740 case CDCLK_FREQ_675_617:
6741 return 617140;
6742 default:
6743 WARN(1, "Unknown cd freq selection\n");
6744 }
6745 } else {
6746 /* vco 8100 */
6747 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6748 case CDCLK_FREQ_450_432:
6749 return 450000;
6750 case CDCLK_FREQ_337_308:
6751 return 337500;
6752 case CDCLK_FREQ_675_617:
6753 return 675000;
6754 default:
6755 WARN(1, "Unknown cd freq selection\n");
6756 }
6757 }
6758
6759 /* error case, do as if DPLL0 isn't enabled */
6760 return 24000;
6761}
6762
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006763static int broxton_get_display_clock_speed(struct drm_device *dev)
6764{
6765 struct drm_i915_private *dev_priv = to_i915(dev);
6766 uint32_t cdctl = I915_READ(CDCLK_CTL);
6767 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6768 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6769 int cdclk;
6770
6771 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6772 return 19200;
6773
6774 cdclk = 19200 * pll_ratio / 2;
6775
6776 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6777 case BXT_CDCLK_CD2X_DIV_SEL_1:
6778 return cdclk; /* 576MHz or 624MHz */
6779 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6780 return cdclk * 2 / 3; /* 384MHz */
6781 case BXT_CDCLK_CD2X_DIV_SEL_2:
6782 return cdclk / 2; /* 288MHz */
6783 case BXT_CDCLK_CD2X_DIV_SEL_4:
6784 return cdclk / 4; /* 144MHz */
6785 }
6786
6787 /* error case, do as if DE PLL isn't enabled */
6788 return 19200;
6789}
6790
Ville Syrjälä1652d192015-03-31 14:12:01 +03006791static int broadwell_get_display_clock_speed(struct drm_device *dev)
6792{
6793 struct drm_i915_private *dev_priv = dev->dev_private;
6794 uint32_t lcpll = I915_READ(LCPLL_CTL);
6795 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6796
6797 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6798 return 800000;
6799 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6800 return 450000;
6801 else if (freq == LCPLL_CLK_FREQ_450)
6802 return 450000;
6803 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6804 return 540000;
6805 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6806 return 337500;
6807 else
6808 return 675000;
6809}
6810
6811static int haswell_get_display_clock_speed(struct drm_device *dev)
6812{
6813 struct drm_i915_private *dev_priv = dev->dev_private;
6814 uint32_t lcpll = I915_READ(LCPLL_CTL);
6815 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6816
6817 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6818 return 800000;
6819 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6820 return 450000;
6821 else if (freq == LCPLL_CLK_FREQ_450)
6822 return 450000;
6823 else if (IS_HSW_ULT(dev))
6824 return 337500;
6825 else
6826 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006827}
6828
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006829static int valleyview_get_display_clock_speed(struct drm_device *dev)
6830{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006831 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6832 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006833}
6834
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006835static int ilk_get_display_clock_speed(struct drm_device *dev)
6836{
6837 return 450000;
6838}
6839
Jesse Barnese70236a2009-09-21 10:42:27 -07006840static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006841{
Jesse Barnese70236a2009-09-21 10:42:27 -07006842 return 400000;
6843}
Jesse Barnes79e53942008-11-07 14:24:08 -08006844
Jesse Barnese70236a2009-09-21 10:42:27 -07006845static int i915_get_display_clock_speed(struct drm_device *dev)
6846{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006847 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006848}
Jesse Barnes79e53942008-11-07 14:24:08 -08006849
Jesse Barnese70236a2009-09-21 10:42:27 -07006850static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6851{
6852 return 200000;
6853}
Jesse Barnes79e53942008-11-07 14:24:08 -08006854
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006855static int pnv_get_display_clock_speed(struct drm_device *dev)
6856{
6857 u16 gcfgc = 0;
6858
6859 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6860
6861 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6862 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006863 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006864 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006865 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006866 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006867 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006868 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6869 return 200000;
6870 default:
6871 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6872 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006873 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006874 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006875 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006876 }
6877}
6878
Jesse Barnese70236a2009-09-21 10:42:27 -07006879static int i915gm_get_display_clock_speed(struct drm_device *dev)
6880{
6881 u16 gcfgc = 0;
6882
6883 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6884
6885 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006886 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006887 else {
6888 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6889 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006890 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006891 default:
6892 case GC_DISPLAY_CLOCK_190_200_MHZ:
6893 return 190000;
6894 }
6895 }
6896}
Jesse Barnes79e53942008-11-07 14:24:08 -08006897
Jesse Barnese70236a2009-09-21 10:42:27 -07006898static int i865_get_display_clock_speed(struct drm_device *dev)
6899{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006900 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006901}
6902
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006903static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006904{
6905 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006906
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006907 /*
6908 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6909 * encoding is different :(
6910 * FIXME is this the right way to detect 852GM/852GMV?
6911 */
6912 if (dev->pdev->revision == 0x1)
6913 return 133333;
6914
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006915 pci_bus_read_config_word(dev->pdev->bus,
6916 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6917
Jesse Barnese70236a2009-09-21 10:42:27 -07006918 /* Assume that the hardware is in the high speed state. This
6919 * should be the default.
6920 */
6921 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6922 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006923 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006924 case GC_CLOCK_100_200:
6925 return 200000;
6926 case GC_CLOCK_166_250:
6927 return 250000;
6928 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006929 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006930 case GC_CLOCK_133_266:
6931 case GC_CLOCK_133_266_2:
6932 case GC_CLOCK_166_266:
6933 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006934 }
6935
6936 /* Shouldn't happen */
6937 return 0;
6938}
6939
6940static int i830_get_display_clock_speed(struct drm_device *dev)
6941{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006942 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006943}
6944
Ville Syrjälä34edce22015-05-22 11:22:33 +03006945static unsigned int intel_hpll_vco(struct drm_device *dev)
6946{
6947 struct drm_i915_private *dev_priv = dev->dev_private;
6948 static const unsigned int blb_vco[8] = {
6949 [0] = 3200000,
6950 [1] = 4000000,
6951 [2] = 5333333,
6952 [3] = 4800000,
6953 [4] = 6400000,
6954 };
6955 static const unsigned int pnv_vco[8] = {
6956 [0] = 3200000,
6957 [1] = 4000000,
6958 [2] = 5333333,
6959 [3] = 4800000,
6960 [4] = 2666667,
6961 };
6962 static const unsigned int cl_vco[8] = {
6963 [0] = 3200000,
6964 [1] = 4000000,
6965 [2] = 5333333,
6966 [3] = 6400000,
6967 [4] = 3333333,
6968 [5] = 3566667,
6969 [6] = 4266667,
6970 };
6971 static const unsigned int elk_vco[8] = {
6972 [0] = 3200000,
6973 [1] = 4000000,
6974 [2] = 5333333,
6975 [3] = 4800000,
6976 };
6977 static const unsigned int ctg_vco[8] = {
6978 [0] = 3200000,
6979 [1] = 4000000,
6980 [2] = 5333333,
6981 [3] = 6400000,
6982 [4] = 2666667,
6983 [5] = 4266667,
6984 };
6985 const unsigned int *vco_table;
6986 unsigned int vco;
6987 uint8_t tmp = 0;
6988
6989 /* FIXME other chipsets? */
6990 if (IS_GM45(dev))
6991 vco_table = ctg_vco;
6992 else if (IS_G4X(dev))
6993 vco_table = elk_vco;
6994 else if (IS_CRESTLINE(dev))
6995 vco_table = cl_vco;
6996 else if (IS_PINEVIEW(dev))
6997 vco_table = pnv_vco;
6998 else if (IS_G33(dev))
6999 vco_table = blb_vco;
7000 else
7001 return 0;
7002
7003 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7004
7005 vco = vco_table[tmp & 0x7];
7006 if (vco == 0)
7007 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7008 else
7009 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7010
7011 return vco;
7012}
7013
7014static int gm45_get_display_clock_speed(struct drm_device *dev)
7015{
7016 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7017 uint16_t tmp = 0;
7018
7019 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7020
7021 cdclk_sel = (tmp >> 12) & 0x1;
7022
7023 switch (vco) {
7024 case 2666667:
7025 case 4000000:
7026 case 5333333:
7027 return cdclk_sel ? 333333 : 222222;
7028 case 3200000:
7029 return cdclk_sel ? 320000 : 228571;
7030 default:
7031 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7032 return 222222;
7033 }
7034}
7035
7036static int i965gm_get_display_clock_speed(struct drm_device *dev)
7037{
7038 static const uint8_t div_3200[] = { 16, 10, 8 };
7039 static const uint8_t div_4000[] = { 20, 12, 10 };
7040 static const uint8_t div_5333[] = { 24, 16, 14 };
7041 const uint8_t *div_table;
7042 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7043 uint16_t tmp = 0;
7044
7045 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7046
7047 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7048
7049 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7050 goto fail;
7051
7052 switch (vco) {
7053 case 3200000:
7054 div_table = div_3200;
7055 break;
7056 case 4000000:
7057 div_table = div_4000;
7058 break;
7059 case 5333333:
7060 div_table = div_5333;
7061 break;
7062 default:
7063 goto fail;
7064 }
7065
7066 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7067
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007068fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007069 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7070 return 200000;
7071}
7072
7073static int g33_get_display_clock_speed(struct drm_device *dev)
7074{
7075 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7076 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7077 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7078 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7079 const uint8_t *div_table;
7080 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7081 uint16_t tmp = 0;
7082
7083 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7084
7085 cdclk_sel = (tmp >> 4) & 0x7;
7086
7087 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7088 goto fail;
7089
7090 switch (vco) {
7091 case 3200000:
7092 div_table = div_3200;
7093 break;
7094 case 4000000:
7095 div_table = div_4000;
7096 break;
7097 case 4800000:
7098 div_table = div_4800;
7099 break;
7100 case 5333333:
7101 div_table = div_5333;
7102 break;
7103 default:
7104 goto fail;
7105 }
7106
7107 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7108
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007109fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007110 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7111 return 190476;
7112}
7113
Zhenyu Wang2c072452009-06-05 15:38:42 +08007114static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007115intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007116{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007117 while (*num > DATA_LINK_M_N_MASK ||
7118 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007119 *num >>= 1;
7120 *den >>= 1;
7121 }
7122}
7123
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007124static void compute_m_n(unsigned int m, unsigned int n,
7125 uint32_t *ret_m, uint32_t *ret_n)
7126{
7127 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7128 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7129 intel_reduce_m_n_ratio(ret_m, ret_n);
7130}
7131
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007132void
7133intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7134 int pixel_clock, int link_clock,
7135 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007136{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007137 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007138
7139 compute_m_n(bits_per_pixel * pixel_clock,
7140 link_clock * nlanes * 8,
7141 &m_n->gmch_m, &m_n->gmch_n);
7142
7143 compute_m_n(pixel_clock, link_clock,
7144 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007145}
7146
Chris Wilsona7615032011-01-12 17:04:08 +00007147static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7148{
Jani Nikulad330a952014-01-21 11:24:25 +02007149 if (i915.panel_use_ssc >= 0)
7150 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007151 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007152 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007153}
7154
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007155static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7156 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007157{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007158 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007159 struct drm_i915_private *dev_priv = dev->dev_private;
7160 int refclk;
7161
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007162 WARN_ON(!crtc_state->base.state);
7163
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007164 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007165 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007166 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007167 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007168 refclk = dev_priv->vbt.lvds_ssc_freq;
7169 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007170 } else if (!IS_GEN2(dev)) {
7171 refclk = 96000;
7172 } else {
7173 refclk = 48000;
7174 }
7175
7176 return refclk;
7177}
7178
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007179static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007180{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007181 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007182}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007183
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007184static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7185{
7186 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007187}
7188
Daniel Vetterf47709a2013-03-28 10:42:02 +01007189static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007190 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007191 intel_clock_t *reduced_clock)
7192{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007193 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007194 u32 fp, fp2 = 0;
7195
7196 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007197 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007198 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007199 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007200 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007201 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007202 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007203 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007204 }
7205
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007206 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007207
Daniel Vetterf47709a2013-03-28 10:42:02 +01007208 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007209 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007210 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007211 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007212 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007213 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007214 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007215 }
7216}
7217
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007218static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7219 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007220{
7221 u32 reg_val;
7222
7223 /*
7224 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7225 * and set it to a reasonable value instead.
7226 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007227 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007228 reg_val &= 0xffffff00;
7229 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007230 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007231
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007232 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007233 reg_val &= 0x8cffffff;
7234 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007235 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007236
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007237 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007238 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007239 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007240
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007241 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007242 reg_val &= 0x00ffffff;
7243 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007244 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007245}
7246
Daniel Vetterb5518422013-05-03 11:49:48 +02007247static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7248 struct intel_link_m_n *m_n)
7249{
7250 struct drm_device *dev = crtc->base.dev;
7251 struct drm_i915_private *dev_priv = dev->dev_private;
7252 int pipe = crtc->pipe;
7253
Daniel Vettere3b95f12013-05-03 11:49:49 +02007254 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7255 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7256 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7257 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007258}
7259
7260static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007261 struct intel_link_m_n *m_n,
7262 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007263{
7264 struct drm_device *dev = crtc->base.dev;
7265 struct drm_i915_private *dev_priv = dev->dev_private;
7266 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007267 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007268
7269 if (INTEL_INFO(dev)->gen >= 5) {
7270 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7271 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7272 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7273 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007274 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7275 * for gen < 8) and if DRRS is supported (to make sure the
7276 * registers are not unnecessarily accessed).
7277 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307278 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007279 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007280 I915_WRITE(PIPE_DATA_M2(transcoder),
7281 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7282 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7283 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7284 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7285 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007286 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007287 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7288 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7289 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7290 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007291 }
7292}
7293
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307294void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007295{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307296 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7297
7298 if (m_n == M1_N1) {
7299 dp_m_n = &crtc->config->dp_m_n;
7300 dp_m2_n2 = &crtc->config->dp_m2_n2;
7301 } else if (m_n == M2_N2) {
7302
7303 /*
7304 * M2_N2 registers are not supported. Hence m2_n2 divider value
7305 * needs to be programmed into M1_N1.
7306 */
7307 dp_m_n = &crtc->config->dp_m2_n2;
7308 } else {
7309 DRM_ERROR("Unsupported divider value\n");
7310 return;
7311 }
7312
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007313 if (crtc->config->has_pch_encoder)
7314 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007315 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307316 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007317}
7318
Daniel Vetter251ac862015-06-18 10:30:24 +02007319static void vlv_compute_dpll(struct intel_crtc *crtc,
7320 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007321{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007322 u32 dpll, dpll_md;
7323
7324 /*
7325 * Enable DPIO clock input. We should never disable the reference
7326 * clock for pipe B, since VGA hotplug / manual detection depends
7327 * on it.
7328 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007329 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7330 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007331 /* We should never disable this, set it here for state tracking */
7332 if (crtc->pipe == PIPE_B)
7333 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7334 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007335 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007336
Ville Syrjäläd288f652014-10-28 13:20:22 +02007337 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007338 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007339 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007340}
7341
Ville Syrjäläd288f652014-10-28 13:20:22 +02007342static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007343 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007344{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007345 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007346 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007347 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007348 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007349 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007350 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007351
Ville Syrjäläa5805162015-05-26 20:42:30 +03007352 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007353
Ville Syrjäläd288f652014-10-28 13:20:22 +02007354 bestn = pipe_config->dpll.n;
7355 bestm1 = pipe_config->dpll.m1;
7356 bestm2 = pipe_config->dpll.m2;
7357 bestp1 = pipe_config->dpll.p1;
7358 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007359
Jesse Barnes89b667f2013-04-18 14:51:36 -07007360 /* See eDP HDMI DPIO driver vbios notes doc */
7361
7362 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007363 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007364 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007365
7366 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007367 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007368
7369 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007370 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007371 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007372 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007373
7374 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007375 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007376
7377 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007378 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7379 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7380 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007381 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007382
7383 /*
7384 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7385 * but we don't support that).
7386 * Note: don't use the DAC post divider as it seems unstable.
7387 */
7388 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007389 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007390
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007391 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007392 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007393
Jesse Barnes89b667f2013-04-18 14:51:36 -07007394 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007395 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007396 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7397 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007398 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007399 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007400 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007401 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007402 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007403
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007404 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007405 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007406 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007407 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007408 0x0df40000);
7409 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007410 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007411 0x0df70000);
7412 } else { /* HDMI or VGA */
7413 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007414 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007415 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007416 0x0df70000);
7417 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007418 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007419 0x0df40000);
7420 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007421
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007422 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007423 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007424 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7425 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007426 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007427 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007428
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007429 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007430 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007431}
7432
Daniel Vetter251ac862015-06-18 10:30:24 +02007433static void chv_compute_dpll(struct intel_crtc *crtc,
7434 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007435{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007436 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7437 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007438 DPLL_VCO_ENABLE;
7439 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007440 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007441
Ville Syrjäläd288f652014-10-28 13:20:22 +02007442 pipe_config->dpll_hw_state.dpll_md =
7443 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007444}
7445
Ville Syrjäläd288f652014-10-28 13:20:22 +02007446static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007447 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007448{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007449 struct drm_device *dev = crtc->base.dev;
7450 struct drm_i915_private *dev_priv = dev->dev_private;
7451 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007452 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007453 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307454 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007455 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307456 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307457 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007458
Ville Syrjäläd288f652014-10-28 13:20:22 +02007459 bestn = pipe_config->dpll.n;
7460 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7461 bestm1 = pipe_config->dpll.m1;
7462 bestm2 = pipe_config->dpll.m2 >> 22;
7463 bestp1 = pipe_config->dpll.p1;
7464 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307465 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307466 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307467 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007468
7469 /*
7470 * Enable Refclk and SSC
7471 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007472 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007473 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007474
Ville Syrjäläa5805162015-05-26 20:42:30 +03007475 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007476
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007477 /* p1 and p2 divider */
7478 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7479 5 << DPIO_CHV_S1_DIV_SHIFT |
7480 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7481 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7482 1 << DPIO_CHV_K_DIV_SHIFT);
7483
7484 /* Feedback post-divider - m2 */
7485 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7486
7487 /* Feedback refclk divider - n and m1 */
7488 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7489 DPIO_CHV_M1_DIV_BY_2 |
7490 1 << DPIO_CHV_N_DIV_SHIFT);
7491
7492 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007493 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007494
7495 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307496 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7497 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7498 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7499 if (bestm2_frac)
7500 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7501 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007502
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307503 /* Program digital lock detect threshold */
7504 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7505 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7506 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7507 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7508 if (!bestm2_frac)
7509 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7510 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7511
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007512 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307513 if (vco == 5400000) {
7514 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7515 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7516 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7517 tribuf_calcntr = 0x9;
7518 } else if (vco <= 6200000) {
7519 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7520 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7521 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7522 tribuf_calcntr = 0x9;
7523 } else if (vco <= 6480000) {
7524 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7525 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7526 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7527 tribuf_calcntr = 0x8;
7528 } else {
7529 /* Not supported. Apply the same limits as in the max case */
7530 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7531 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7532 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7533 tribuf_calcntr = 0;
7534 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007535 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7536
Ville Syrjälä968040b2015-03-11 22:52:08 +02007537 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307538 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7539 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7540 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7541
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007542 /* AFC Recal */
7543 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7544 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7545 DPIO_AFC_RECAL);
7546
Ville Syrjäläa5805162015-05-26 20:42:30 +03007547 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007548}
7549
Ville Syrjäläd288f652014-10-28 13:20:22 +02007550/**
7551 * vlv_force_pll_on - forcibly enable just the PLL
7552 * @dev_priv: i915 private structure
7553 * @pipe: pipe PLL to enable
7554 * @dpll: PLL configuration
7555 *
7556 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7557 * in cases where we need the PLL enabled even when @pipe is not going to
7558 * be enabled.
7559 */
7560void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7561 const struct dpll *dpll)
7562{
7563 struct intel_crtc *crtc =
7564 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007565 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007566 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007567 .pixel_multiplier = 1,
7568 .dpll = *dpll,
7569 };
7570
7571 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007572 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007573 chv_prepare_pll(crtc, &pipe_config);
7574 chv_enable_pll(crtc, &pipe_config);
7575 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007576 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007577 vlv_prepare_pll(crtc, &pipe_config);
7578 vlv_enable_pll(crtc, &pipe_config);
7579 }
7580}
7581
7582/**
7583 * vlv_force_pll_off - forcibly disable just the PLL
7584 * @dev_priv: i915 private structure
7585 * @pipe: pipe PLL to disable
7586 *
7587 * Disable the PLL for @pipe. To be used in cases where we need
7588 * the PLL enabled even when @pipe is not going to be enabled.
7589 */
7590void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7591{
7592 if (IS_CHERRYVIEW(dev))
7593 chv_disable_pll(to_i915(dev), pipe);
7594 else
7595 vlv_disable_pll(to_i915(dev), pipe);
7596}
7597
Daniel Vetter251ac862015-06-18 10:30:24 +02007598static void i9xx_compute_dpll(struct intel_crtc *crtc,
7599 struct intel_crtc_state *crtc_state,
7600 intel_clock_t *reduced_clock,
7601 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007602{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007603 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007604 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007605 u32 dpll;
7606 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007607 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007608
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007609 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307610
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007611 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7612 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007613
7614 dpll = DPLL_VGA_MODE_DIS;
7615
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007616 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007617 dpll |= DPLLB_MODE_LVDS;
7618 else
7619 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007620
Daniel Vetteref1b4602013-06-01 17:17:04 +02007621 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007622 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007623 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007624 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007625
7626 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007627 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007628
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007629 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007630 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007631
7632 /* compute bitmask from p1 value */
7633 if (IS_PINEVIEW(dev))
7634 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7635 else {
7636 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7637 if (IS_G4X(dev) && reduced_clock)
7638 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7639 }
7640 switch (clock->p2) {
7641 case 5:
7642 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7643 break;
7644 case 7:
7645 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7646 break;
7647 case 10:
7648 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7649 break;
7650 case 14:
7651 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7652 break;
7653 }
7654 if (INTEL_INFO(dev)->gen >= 4)
7655 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7656
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007657 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007658 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007659 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007660 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7661 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7662 else
7663 dpll |= PLL_REF_INPUT_DREFCLK;
7664
7665 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007666 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007667
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007668 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007669 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007670 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007671 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007672 }
7673}
7674
Daniel Vetter251ac862015-06-18 10:30:24 +02007675static void i8xx_compute_dpll(struct intel_crtc *crtc,
7676 struct intel_crtc_state *crtc_state,
7677 intel_clock_t *reduced_clock,
7678 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007679{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007680 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007681 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007682 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007683 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007684
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007685 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307686
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007687 dpll = DPLL_VGA_MODE_DIS;
7688
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007689 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007690 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7691 } else {
7692 if (clock->p1 == 2)
7693 dpll |= PLL_P1_DIVIDE_BY_TWO;
7694 else
7695 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7696 if (clock->p2 == 4)
7697 dpll |= PLL_P2_DIVIDE_BY_4;
7698 }
7699
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007700 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007701 dpll |= DPLL_DVO_2X_MODE;
7702
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007703 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007704 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7705 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7706 else
7707 dpll |= PLL_REF_INPUT_DREFCLK;
7708
7709 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007710 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007711}
7712
Daniel Vetter8a654f32013-06-01 17:16:22 +02007713static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007714{
7715 struct drm_device *dev = intel_crtc->base.dev;
7716 struct drm_i915_private *dev_priv = dev->dev_private;
7717 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007718 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007719 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007720 uint32_t crtc_vtotal, crtc_vblank_end;
7721 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007722
7723 /* We need to be careful not to changed the adjusted mode, for otherwise
7724 * the hw state checker will get angry at the mismatch. */
7725 crtc_vtotal = adjusted_mode->crtc_vtotal;
7726 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007727
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007728 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007729 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007730 crtc_vtotal -= 1;
7731 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007732
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007733 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007734 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7735 else
7736 vsyncshift = adjusted_mode->crtc_hsync_start -
7737 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007738 if (vsyncshift < 0)
7739 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007740 }
7741
7742 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007743 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007744
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007745 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007746 (adjusted_mode->crtc_hdisplay - 1) |
7747 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007748 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007749 (adjusted_mode->crtc_hblank_start - 1) |
7750 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007751 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007752 (adjusted_mode->crtc_hsync_start - 1) |
7753 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7754
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007755 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007756 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007757 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007758 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007759 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007760 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007761 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007762 (adjusted_mode->crtc_vsync_start - 1) |
7763 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7764
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007765 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7766 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7767 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7768 * bits. */
7769 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7770 (pipe == PIPE_B || pipe == PIPE_C))
7771 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7772
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007773 /* pipesrc controls the size that is scaled from, which should
7774 * always be the user's requested size.
7775 */
7776 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007777 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7778 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007779}
7780
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007781static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007782 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007783{
7784 struct drm_device *dev = crtc->base.dev;
7785 struct drm_i915_private *dev_priv = dev->dev_private;
7786 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7787 uint32_t tmp;
7788
7789 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007790 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7791 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007792 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007793 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7794 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007795 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007796 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7797 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007798
7799 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007800 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7801 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007802 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007803 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7804 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007805 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007806 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7807 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007808
7809 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007810 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7811 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7812 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007813 }
7814
7815 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007816 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7817 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7818
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007819 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7820 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007821}
7822
Daniel Vetterf6a83282014-02-11 15:28:57 -08007823void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007824 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007825{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007826 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7827 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7828 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7829 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007830
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007831 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7832 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7833 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7834 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007835
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007836 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007837 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007838
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007839 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7840 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007841
7842 mode->hsync = drm_mode_hsync(mode);
7843 mode->vrefresh = drm_mode_vrefresh(mode);
7844 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007845}
7846
Daniel Vetter84b046f2013-02-19 18:48:54 +01007847static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7848{
7849 struct drm_device *dev = intel_crtc->base.dev;
7850 struct drm_i915_private *dev_priv = dev->dev_private;
7851 uint32_t pipeconf;
7852
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007853 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007854
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007855 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7856 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7857 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007858
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007859 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007860 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007861
Daniel Vetterff9ce462013-04-24 14:57:17 +02007862 /* only g4x and later have fancy bpc/dither controls */
7863 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007864 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007865 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007866 pipeconf |= PIPECONF_DITHER_EN |
7867 PIPECONF_DITHER_TYPE_SP;
7868
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007869 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007870 case 18:
7871 pipeconf |= PIPECONF_6BPC;
7872 break;
7873 case 24:
7874 pipeconf |= PIPECONF_8BPC;
7875 break;
7876 case 30:
7877 pipeconf |= PIPECONF_10BPC;
7878 break;
7879 default:
7880 /* Case prevented by intel_choose_pipe_bpp_dither. */
7881 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007882 }
7883 }
7884
7885 if (HAS_PIPE_CXSR(dev)) {
7886 if (intel_crtc->lowfreq_avail) {
7887 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7888 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7889 } else {
7890 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007891 }
7892 }
7893
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007894 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007895 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007896 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007897 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7898 else
7899 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7900 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007901 pipeconf |= PIPECONF_PROGRESSIVE;
7902
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007903 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007904 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007905
Daniel Vetter84b046f2013-02-19 18:48:54 +01007906 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7907 POSTING_READ(PIPECONF(intel_crtc->pipe));
7908}
7909
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007910static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7911 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007912{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007913 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007914 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007915 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007916 intel_clock_t clock;
7917 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08007918 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007919 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007920 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007921 struct drm_connector_state *connector_state;
7922 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007923
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007924 memset(&crtc_state->dpll_hw_state, 0,
7925 sizeof(crtc_state->dpll_hw_state));
7926
Jani Nikulaa65347b2015-11-27 12:21:46 +02007927 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007928 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007929
Jani Nikulaa65347b2015-11-27 12:21:46 +02007930 for_each_connector_in_state(state, connector, connector_state, i) {
7931 if (connector_state->crtc == &crtc->base)
7932 num_connectors++;
7933 }
7934
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007935 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007936 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007937
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007938 /*
7939 * Returns a set of divisors for the desired target clock with
7940 * the given refclk, or FALSE. The returned values represent
7941 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7942 * 2) / p1 / p2.
7943 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007944 limit = intel_limit(crtc_state, refclk);
7945 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007946 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007947 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007948 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007949 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7950 return -EINVAL;
7951 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007952
Jani Nikulaf2335332013-09-13 11:03:09 +03007953 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007954 crtc_state->dpll.n = clock.n;
7955 crtc_state->dpll.m1 = clock.m1;
7956 crtc_state->dpll.m2 = clock.m2;
7957 crtc_state->dpll.p1 = clock.p1;
7958 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007959 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007960
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007961 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007962 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007963 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007964 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007965 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007966 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007967 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007968 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007969 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007970 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007971 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007972
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007973 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007974}
7975
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007976static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007977 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007978{
7979 struct drm_device *dev = crtc->base.dev;
7980 struct drm_i915_private *dev_priv = dev->dev_private;
7981 uint32_t tmp;
7982
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007983 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7984 return;
7985
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007986 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007987 if (!(tmp & PFIT_ENABLE))
7988 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007989
Daniel Vetter06922822013-07-11 13:35:40 +02007990 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007991 if (INTEL_INFO(dev)->gen < 4) {
7992 if (crtc->pipe != PIPE_B)
7993 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007994 } else {
7995 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7996 return;
7997 }
7998
Daniel Vetter06922822013-07-11 13:35:40 +02007999 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008000 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8001 if (INTEL_INFO(dev)->gen < 5)
8002 pipe_config->gmch_pfit.lvds_border_bits =
8003 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8004}
8005
Jesse Barnesacbec812013-09-20 11:29:32 -07008006static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008007 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008008{
8009 struct drm_device *dev = crtc->base.dev;
8010 struct drm_i915_private *dev_priv = dev->dev_private;
8011 int pipe = pipe_config->cpu_transcoder;
8012 intel_clock_t clock;
8013 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008014 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008015
Shobhit Kumarf573de52014-07-30 20:32:37 +05308016 /* In case of MIPI DPLL will not even be used */
8017 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8018 return;
8019
Ville Syrjäläa5805162015-05-26 20:42:30 +03008020 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008021 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008022 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008023
8024 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8025 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8026 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8027 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8028 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8029
Imre Deakdccbea32015-06-22 23:35:51 +03008030 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008031}
8032
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008033static void
8034i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8035 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008036{
8037 struct drm_device *dev = crtc->base.dev;
8038 struct drm_i915_private *dev_priv = dev->dev_private;
8039 u32 val, base, offset;
8040 int pipe = crtc->pipe, plane = crtc->plane;
8041 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008042 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008043 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008044 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008045
Damien Lespiau42a7b082015-02-05 19:35:13 +00008046 val = I915_READ(DSPCNTR(plane));
8047 if (!(val & DISPLAY_PLANE_ENABLE))
8048 return;
8049
Damien Lespiaud9806c92015-01-21 14:07:19 +00008050 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008051 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008052 DRM_DEBUG_KMS("failed to alloc fb\n");
8053 return;
8054 }
8055
Damien Lespiau1b842c82015-01-21 13:50:54 +00008056 fb = &intel_fb->base;
8057
Daniel Vetter18c52472015-02-10 17:16:09 +00008058 if (INTEL_INFO(dev)->gen >= 4) {
8059 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008060 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008061 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8062 }
8063 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008064
8065 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008066 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008067 fb->pixel_format = fourcc;
8068 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008069
8070 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008071 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008072 offset = I915_READ(DSPTILEOFF(plane));
8073 else
8074 offset = I915_READ(DSPLINOFF(plane));
8075 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8076 } else {
8077 base = I915_READ(DSPADDR(plane));
8078 }
8079 plane_config->base = base;
8080
8081 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008082 fb->width = ((val >> 16) & 0xfff) + 1;
8083 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008084
8085 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008086 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008087
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008088 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008089 fb->pixel_format,
8090 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008091
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008092 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008093
Damien Lespiau2844a922015-01-20 12:51:48 +00008094 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8095 pipe_name(pipe), plane, fb->width, fb->height,
8096 fb->bits_per_pixel, base, fb->pitches[0],
8097 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008098
Damien Lespiau2d140302015-02-05 17:22:18 +00008099 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008100}
8101
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008102static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008103 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008104{
8105 struct drm_device *dev = crtc->base.dev;
8106 struct drm_i915_private *dev_priv = dev->dev_private;
8107 int pipe = pipe_config->cpu_transcoder;
8108 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8109 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008110 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008111 int refclk = 100000;
8112
Ville Syrjäläa5805162015-05-26 20:42:30 +03008113 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008114 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8115 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8116 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8117 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008118 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008119 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008120
8121 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008122 clock.m2 = (pll_dw0 & 0xff) << 22;
8123 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8124 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008125 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8126 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8127 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8128
Imre Deakdccbea32015-06-22 23:35:51 +03008129 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008130}
8131
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008132static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008133 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008134{
8135 struct drm_device *dev = crtc->base.dev;
8136 struct drm_i915_private *dev_priv = dev->dev_private;
8137 uint32_t tmp;
8138
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008139 if (!intel_display_power_is_enabled(dev_priv,
8140 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008141 return false;
8142
Daniel Vettere143a212013-07-04 12:01:15 +02008143 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008144 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008145
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008146 tmp = I915_READ(PIPECONF(crtc->pipe));
8147 if (!(tmp & PIPECONF_ENABLE))
8148 return false;
8149
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008150 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8151 switch (tmp & PIPECONF_BPC_MASK) {
8152 case PIPECONF_6BPC:
8153 pipe_config->pipe_bpp = 18;
8154 break;
8155 case PIPECONF_8BPC:
8156 pipe_config->pipe_bpp = 24;
8157 break;
8158 case PIPECONF_10BPC:
8159 pipe_config->pipe_bpp = 30;
8160 break;
8161 default:
8162 break;
8163 }
8164 }
8165
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008166 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8167 pipe_config->limited_color_range = true;
8168
Ville Syrjälä282740f2013-09-04 18:30:03 +03008169 if (INTEL_INFO(dev)->gen < 4)
8170 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8171
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008172 intel_get_pipe_timings(crtc, pipe_config);
8173
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008174 i9xx_get_pfit_config(crtc, pipe_config);
8175
Daniel Vetter6c49f242013-06-06 12:45:25 +02008176 if (INTEL_INFO(dev)->gen >= 4) {
8177 tmp = I915_READ(DPLL_MD(crtc->pipe));
8178 pipe_config->pixel_multiplier =
8179 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8180 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008181 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008182 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8183 tmp = I915_READ(DPLL(crtc->pipe));
8184 pipe_config->pixel_multiplier =
8185 ((tmp & SDVO_MULTIPLIER_MASK)
8186 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8187 } else {
8188 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8189 * port and will be fixed up in the encoder->get_config
8190 * function. */
8191 pipe_config->pixel_multiplier = 1;
8192 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008193 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8194 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008195 /*
8196 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8197 * on 830. Filter it out here so that we don't
8198 * report errors due to that.
8199 */
8200 if (IS_I830(dev))
8201 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8202
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008203 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8204 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008205 } else {
8206 /* Mask out read-only status bits. */
8207 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8208 DPLL_PORTC_READY_MASK |
8209 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008210 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008211
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008212 if (IS_CHERRYVIEW(dev))
8213 chv_crtc_clock_get(crtc, pipe_config);
8214 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008215 vlv_crtc_clock_get(crtc, pipe_config);
8216 else
8217 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008218
Ville Syrjälä0f646142015-08-26 19:39:18 +03008219 /*
8220 * Normally the dotclock is filled in by the encoder .get_config()
8221 * but in case the pipe is enabled w/o any ports we need a sane
8222 * default.
8223 */
8224 pipe_config->base.adjusted_mode.crtc_clock =
8225 pipe_config->port_clock / pipe_config->pixel_multiplier;
8226
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008227 return true;
8228}
8229
Paulo Zanonidde86e22012-12-01 12:04:25 -02008230static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008231{
8232 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008233 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008234 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008235 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008236 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008237 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008238 bool has_ck505 = false;
8239 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008240
8241 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008242 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008243 switch (encoder->type) {
8244 case INTEL_OUTPUT_LVDS:
8245 has_panel = true;
8246 has_lvds = true;
8247 break;
8248 case INTEL_OUTPUT_EDP:
8249 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008250 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008251 has_cpu_edp = true;
8252 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008253 default:
8254 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008255 }
8256 }
8257
Keith Packard99eb6a02011-09-26 14:29:12 -07008258 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008259 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008260 can_ssc = has_ck505;
8261 } else {
8262 has_ck505 = false;
8263 can_ssc = true;
8264 }
8265
Imre Deak2de69052013-05-08 13:14:04 +03008266 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8267 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008268
8269 /* Ironlake: try to setup display ref clock before DPLL
8270 * enabling. This is only under driver's control after
8271 * PCH B stepping, previous chipset stepping should be
8272 * ignoring this setting.
8273 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008274 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008275
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008276 /* As we must carefully and slowly disable/enable each source in turn,
8277 * compute the final state we want first and check if we need to
8278 * make any changes at all.
8279 */
8280 final = val;
8281 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008282 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008283 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008284 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008285 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8286
8287 final &= ~DREF_SSC_SOURCE_MASK;
8288 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8289 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008290
Keith Packard199e5d72011-09-22 12:01:57 -07008291 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008292 final |= DREF_SSC_SOURCE_ENABLE;
8293
8294 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8295 final |= DREF_SSC1_ENABLE;
8296
8297 if (has_cpu_edp) {
8298 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8299 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8300 else
8301 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8302 } else
8303 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8304 } else {
8305 final |= DREF_SSC_SOURCE_DISABLE;
8306 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8307 }
8308
8309 if (final == val)
8310 return;
8311
8312 /* Always enable nonspread source */
8313 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8314
8315 if (has_ck505)
8316 val |= DREF_NONSPREAD_CK505_ENABLE;
8317 else
8318 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8319
8320 if (has_panel) {
8321 val &= ~DREF_SSC_SOURCE_MASK;
8322 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008323
Keith Packard199e5d72011-09-22 12:01:57 -07008324 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008325 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008326 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008327 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008328 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008329 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008330
8331 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008332 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008333 POSTING_READ(PCH_DREF_CONTROL);
8334 udelay(200);
8335
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008336 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008337
8338 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008339 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008340 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008341 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008342 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008343 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008344 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008345 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008346 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008347
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008348 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008349 POSTING_READ(PCH_DREF_CONTROL);
8350 udelay(200);
8351 } else {
8352 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8353
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008354 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008355
8356 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008357 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008358
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008359 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008360 POSTING_READ(PCH_DREF_CONTROL);
8361 udelay(200);
8362
8363 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008364 val &= ~DREF_SSC_SOURCE_MASK;
8365 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008366
8367 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008368 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008369
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008370 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008371 POSTING_READ(PCH_DREF_CONTROL);
8372 udelay(200);
8373 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008374
8375 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008376}
8377
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008378static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008379{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008380 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008381
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008382 tmp = I915_READ(SOUTH_CHICKEN2);
8383 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8384 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008385
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008386 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8387 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8388 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008389
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008390 tmp = I915_READ(SOUTH_CHICKEN2);
8391 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8392 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008393
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008394 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8395 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8396 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008397}
8398
8399/* WaMPhyProgramming:hsw */
8400static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8401{
8402 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008403
8404 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8405 tmp &= ~(0xFF << 24);
8406 tmp |= (0x12 << 24);
8407 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8408
Paulo Zanonidde86e22012-12-01 12:04:25 -02008409 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8410 tmp |= (1 << 11);
8411 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8412
8413 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8414 tmp |= (1 << 11);
8415 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8416
Paulo Zanonidde86e22012-12-01 12:04:25 -02008417 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8418 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8419 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8420
8421 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8422 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8423 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8424
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008425 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8426 tmp &= ~(7 << 13);
8427 tmp |= (5 << 13);
8428 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008429
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008430 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8431 tmp &= ~(7 << 13);
8432 tmp |= (5 << 13);
8433 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008434
8435 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8436 tmp &= ~0xFF;
8437 tmp |= 0x1C;
8438 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8439
8440 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8441 tmp &= ~0xFF;
8442 tmp |= 0x1C;
8443 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8444
8445 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8446 tmp &= ~(0xFF << 16);
8447 tmp |= (0x1C << 16);
8448 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8449
8450 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8451 tmp &= ~(0xFF << 16);
8452 tmp |= (0x1C << 16);
8453 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8454
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008455 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8456 tmp |= (1 << 27);
8457 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008458
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008459 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8460 tmp |= (1 << 27);
8461 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008462
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008463 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8464 tmp &= ~(0xF << 28);
8465 tmp |= (4 << 28);
8466 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008467
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008468 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8469 tmp &= ~(0xF << 28);
8470 tmp |= (4 << 28);
8471 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008472}
8473
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008474/* Implements 3 different sequences from BSpec chapter "Display iCLK
8475 * Programming" based on the parameters passed:
8476 * - Sequence to enable CLKOUT_DP
8477 * - Sequence to enable CLKOUT_DP without spread
8478 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8479 */
8480static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8481 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008482{
8483 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008484 uint32_t reg, tmp;
8485
8486 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8487 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008488 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008489 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008490
Ville Syrjäläa5805162015-05-26 20:42:30 +03008491 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008492
8493 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8494 tmp &= ~SBI_SSCCTL_DISABLE;
8495 tmp |= SBI_SSCCTL_PATHALT;
8496 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8497
8498 udelay(24);
8499
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008500 if (with_spread) {
8501 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8502 tmp &= ~SBI_SSCCTL_PATHALT;
8503 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008504
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008505 if (with_fdi) {
8506 lpt_reset_fdi_mphy(dev_priv);
8507 lpt_program_fdi_mphy(dev_priv);
8508 }
8509 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008510
Ville Syrjäläc2699522015-08-27 23:55:59 +03008511 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008512 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8513 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8514 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008515
Ville Syrjäläa5805162015-05-26 20:42:30 +03008516 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008517}
8518
Paulo Zanoni47701c32013-07-23 11:19:25 -03008519/* Sequence to disable CLKOUT_DP */
8520static void lpt_disable_clkout_dp(struct drm_device *dev)
8521{
8522 struct drm_i915_private *dev_priv = dev->dev_private;
8523 uint32_t reg, tmp;
8524
Ville Syrjäläa5805162015-05-26 20:42:30 +03008525 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008526
Ville Syrjäläc2699522015-08-27 23:55:59 +03008527 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008528 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8529 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8530 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8531
8532 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8533 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8534 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8535 tmp |= SBI_SSCCTL_PATHALT;
8536 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8537 udelay(32);
8538 }
8539 tmp |= SBI_SSCCTL_DISABLE;
8540 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8541 }
8542
Ville Syrjäläa5805162015-05-26 20:42:30 +03008543 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008544}
8545
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008546static void lpt_init_pch_refclk(struct drm_device *dev)
8547{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008548 struct intel_encoder *encoder;
8549 bool has_vga = false;
8550
Damien Lespiaub2784e12014-08-05 11:29:37 +01008551 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008552 switch (encoder->type) {
8553 case INTEL_OUTPUT_ANALOG:
8554 has_vga = true;
8555 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008556 default:
8557 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008558 }
8559 }
8560
Paulo Zanoni47701c32013-07-23 11:19:25 -03008561 if (has_vga)
8562 lpt_enable_clkout_dp(dev, true, true);
8563 else
8564 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008565}
8566
Paulo Zanonidde86e22012-12-01 12:04:25 -02008567/*
8568 * Initialize reference clocks when the driver loads
8569 */
8570void intel_init_pch_refclk(struct drm_device *dev)
8571{
8572 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8573 ironlake_init_pch_refclk(dev);
8574 else if (HAS_PCH_LPT(dev))
8575 lpt_init_pch_refclk(dev);
8576}
8577
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008578static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008579{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008580 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008581 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008582 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008583 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008584 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008585 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008586 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008587 bool is_lvds = false;
8588
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008589 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008590 if (connector_state->crtc != crtc_state->base.crtc)
8591 continue;
8592
8593 encoder = to_intel_encoder(connector_state->best_encoder);
8594
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008595 switch (encoder->type) {
8596 case INTEL_OUTPUT_LVDS:
8597 is_lvds = true;
8598 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008599 default:
8600 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008601 }
8602 num_connectors++;
8603 }
8604
8605 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008606 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008607 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008608 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008609 }
8610
8611 return 120000;
8612}
8613
Daniel Vetter6ff93602013-04-19 11:24:36 +02008614static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008615{
8616 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8617 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8618 int pipe = intel_crtc->pipe;
8619 uint32_t val;
8620
Daniel Vetter78114072013-06-13 00:54:57 +02008621 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008622
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008623 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008624 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008625 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008626 break;
8627 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008628 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008629 break;
8630 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008631 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008632 break;
8633 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008634 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008635 break;
8636 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008637 /* Case prevented by intel_choose_pipe_bpp_dither. */
8638 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008639 }
8640
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008641 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008642 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8643
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008644 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008645 val |= PIPECONF_INTERLACED_ILK;
8646 else
8647 val |= PIPECONF_PROGRESSIVE;
8648
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008649 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008650 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008651
Paulo Zanonic8203562012-09-12 10:06:29 -03008652 I915_WRITE(PIPECONF(pipe), val);
8653 POSTING_READ(PIPECONF(pipe));
8654}
8655
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008656/*
8657 * Set up the pipe CSC unit.
8658 *
8659 * Currently only full range RGB to limited range RGB conversion
8660 * is supported, but eventually this should handle various
8661 * RGB<->YCbCr scenarios as well.
8662 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008663static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008664{
8665 struct drm_device *dev = crtc->dev;
8666 struct drm_i915_private *dev_priv = dev->dev_private;
8667 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8668 int pipe = intel_crtc->pipe;
8669 uint16_t coeff = 0x7800; /* 1.0 */
8670
8671 /*
8672 * TODO: Check what kind of values actually come out of the pipe
8673 * with these coeff/postoff values and adjust to get the best
8674 * accuracy. Perhaps we even need to take the bpc value into
8675 * consideration.
8676 */
8677
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008678 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008679 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8680
8681 /*
8682 * GY/GU and RY/RU should be the other way around according
8683 * to BSpec, but reality doesn't agree. Just set them up in
8684 * a way that results in the correct picture.
8685 */
8686 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8687 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8688
8689 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8690 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8691
8692 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8693 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8694
8695 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8696 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8697 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8698
8699 if (INTEL_INFO(dev)->gen > 6) {
8700 uint16_t postoff = 0;
8701
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008702 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008703 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008704
8705 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8706 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8707 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8708
8709 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8710 } else {
8711 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8712
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008713 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008714 mode |= CSC_BLACK_SCREEN_OFFSET;
8715
8716 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8717 }
8718}
8719
Daniel Vetter6ff93602013-04-19 11:24:36 +02008720static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008721{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008722 struct drm_device *dev = crtc->dev;
8723 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008724 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008725 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008726 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008727 uint32_t val;
8728
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008729 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008730
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008731 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008732 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8733
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008734 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008735 val |= PIPECONF_INTERLACED_ILK;
8736 else
8737 val |= PIPECONF_PROGRESSIVE;
8738
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008739 I915_WRITE(PIPECONF(cpu_transcoder), val);
8740 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008741
8742 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8743 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008744
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308745 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008746 val = 0;
8747
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008748 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008749 case 18:
8750 val |= PIPEMISC_DITHER_6_BPC;
8751 break;
8752 case 24:
8753 val |= PIPEMISC_DITHER_8_BPC;
8754 break;
8755 case 30:
8756 val |= PIPEMISC_DITHER_10_BPC;
8757 break;
8758 case 36:
8759 val |= PIPEMISC_DITHER_12_BPC;
8760 break;
8761 default:
8762 /* Case prevented by pipe_config_set_bpp. */
8763 BUG();
8764 }
8765
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008766 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008767 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8768
8769 I915_WRITE(PIPEMISC(pipe), val);
8770 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008771}
8772
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008773static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008774 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008775 intel_clock_t *clock,
8776 bool *has_reduced_clock,
8777 intel_clock_t *reduced_clock)
8778{
8779 struct drm_device *dev = crtc->dev;
8780 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008781 int refclk;
8782 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008783 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008784
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008785 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008786
8787 /*
8788 * Returns a set of divisors for the desired target clock with the given
8789 * refclk, or FALSE. The returned values represent the clock equation:
8790 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8791 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008792 limit = intel_limit(crtc_state, refclk);
8793 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008794 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008795 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008796 if (!ret)
8797 return false;
8798
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008799 return true;
8800}
8801
Paulo Zanonid4b19312012-11-29 11:29:32 -02008802int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8803{
8804 /*
8805 * Account for spread spectrum to avoid
8806 * oversubscribing the link. Max center spread
8807 * is 2.5%; use 5% for safety's sake.
8808 */
8809 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008810 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008811}
8812
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008813static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008814{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008815 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008816}
8817
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008818static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008819 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008820 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008821 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008822{
8823 struct drm_crtc *crtc = &intel_crtc->base;
8824 struct drm_device *dev = crtc->dev;
8825 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008826 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008827 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008828 struct drm_connector_state *connector_state;
8829 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008830 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008831 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008832 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008833
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008834 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008835 if (connector_state->crtc != crtc_state->base.crtc)
8836 continue;
8837
8838 encoder = to_intel_encoder(connector_state->best_encoder);
8839
8840 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008841 case INTEL_OUTPUT_LVDS:
8842 is_lvds = true;
8843 break;
8844 case INTEL_OUTPUT_SDVO:
8845 case INTEL_OUTPUT_HDMI:
8846 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008847 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008848 default:
8849 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008850 }
8851
8852 num_connectors++;
8853 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008854
Chris Wilsonc1858122010-12-03 21:35:48 +00008855 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008856 factor = 21;
8857 if (is_lvds) {
8858 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008859 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008860 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008861 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008862 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008863 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008864
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008865 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008866 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008867
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008868 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8869 *fp2 |= FP_CB_TUNE;
8870
Chris Wilson5eddb702010-09-11 13:48:45 +01008871 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008872
Eric Anholta07d6782011-03-30 13:01:08 -07008873 if (is_lvds)
8874 dpll |= DPLLB_MODE_LVDS;
8875 else
8876 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008877
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008878 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008879 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008880
8881 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008882 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008883 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008884 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008885
Eric Anholta07d6782011-03-30 13:01:08 -07008886 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008887 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008888 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008889 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008890
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008891 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008892 case 5:
8893 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8894 break;
8895 case 7:
8896 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8897 break;
8898 case 10:
8899 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8900 break;
8901 case 14:
8902 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8903 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008904 }
8905
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008906 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008907 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008908 else
8909 dpll |= PLL_REF_INPUT_DREFCLK;
8910
Daniel Vetter959e16d2013-06-05 13:34:21 +02008911 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008912}
8913
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008914static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8915 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008916{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008917 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008918 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008919 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008920 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008921 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008922 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008923
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008924 memset(&crtc_state->dpll_hw_state, 0,
8925 sizeof(crtc_state->dpll_hw_state));
8926
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008927 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008928
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008929 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8930 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8931
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008932 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008933 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008934 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008935 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8936 return -EINVAL;
8937 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008938 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008939 if (!crtc_state->clock_set) {
8940 crtc_state->dpll.n = clock.n;
8941 crtc_state->dpll.m1 = clock.m1;
8942 crtc_state->dpll.m2 = clock.m2;
8943 crtc_state->dpll.p1 = clock.p1;
8944 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008945 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008946
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008947 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008948 if (crtc_state->has_pch_encoder) {
8949 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008950 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008951 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008952
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008953 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008954 &fp, &reduced_clock,
8955 has_reduced_clock ? &fp2 : NULL);
8956
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008957 crtc_state->dpll_hw_state.dpll = dpll;
8958 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008959 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008960 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008961 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008962 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008963
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008964 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008965 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008966 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008967 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008968 return -EINVAL;
8969 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008970 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008971
Rodrigo Viviab585de2015-03-24 12:40:09 -07008972 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008973 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008974 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008975 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008976
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008977 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008978}
8979
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008980static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8981 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008982{
8983 struct drm_device *dev = crtc->base.dev;
8984 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008985 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008986
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008987 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8988 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8989 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8990 & ~TU_SIZE_MASK;
8991 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8992 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8993 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8994}
8995
8996static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8997 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008998 struct intel_link_m_n *m_n,
8999 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009000{
9001 struct drm_device *dev = crtc->base.dev;
9002 struct drm_i915_private *dev_priv = dev->dev_private;
9003 enum pipe pipe = crtc->pipe;
9004
9005 if (INTEL_INFO(dev)->gen >= 5) {
9006 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9007 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9008 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9009 & ~TU_SIZE_MASK;
9010 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9011 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9012 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009013 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9014 * gen < 8) and if DRRS is supported (to make sure the
9015 * registers are not unnecessarily read).
9016 */
9017 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009018 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009019 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9020 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9021 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9022 & ~TU_SIZE_MASK;
9023 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9024 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9025 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9026 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009027 } else {
9028 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9029 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9030 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9031 & ~TU_SIZE_MASK;
9032 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9033 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9034 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9035 }
9036}
9037
9038void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009039 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009040{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009041 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009042 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9043 else
9044 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009045 &pipe_config->dp_m_n,
9046 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009047}
9048
Daniel Vetter72419202013-04-04 13:28:53 +02009049static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009050 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009051{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009052 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009053 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009054}
9055
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009056static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009057 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009058{
9059 struct drm_device *dev = crtc->base.dev;
9060 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009061 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9062 uint32_t ps_ctrl = 0;
9063 int id = -1;
9064 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009065
Chandra Kondurua1b22782015-04-07 15:28:45 -07009066 /* find scaler attached to this pipe */
9067 for (i = 0; i < crtc->num_scalers; i++) {
9068 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9069 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9070 id = i;
9071 pipe_config->pch_pfit.enabled = true;
9072 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9073 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9074 break;
9075 }
9076 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009077
Chandra Kondurua1b22782015-04-07 15:28:45 -07009078 scaler_state->scaler_id = id;
9079 if (id >= 0) {
9080 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9081 } else {
9082 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009083 }
9084}
9085
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009086static void
9087skylake_get_initial_plane_config(struct intel_crtc *crtc,
9088 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009089{
9090 struct drm_device *dev = crtc->base.dev;
9091 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009092 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009093 int pipe = crtc->pipe;
9094 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009095 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009096 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009097 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009098
Damien Lespiaud9806c92015-01-21 14:07:19 +00009099 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009100 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009101 DRM_DEBUG_KMS("failed to alloc fb\n");
9102 return;
9103 }
9104
Damien Lespiau1b842c82015-01-21 13:50:54 +00009105 fb = &intel_fb->base;
9106
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009107 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009108 if (!(val & PLANE_CTL_ENABLE))
9109 goto error;
9110
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009111 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9112 fourcc = skl_format_to_fourcc(pixel_format,
9113 val & PLANE_CTL_ORDER_RGBX,
9114 val & PLANE_CTL_ALPHA_MASK);
9115 fb->pixel_format = fourcc;
9116 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9117
Damien Lespiau40f46282015-02-27 11:15:21 +00009118 tiling = val & PLANE_CTL_TILED_MASK;
9119 switch (tiling) {
9120 case PLANE_CTL_TILED_LINEAR:
9121 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9122 break;
9123 case PLANE_CTL_TILED_X:
9124 plane_config->tiling = I915_TILING_X;
9125 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9126 break;
9127 case PLANE_CTL_TILED_Y:
9128 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9129 break;
9130 case PLANE_CTL_TILED_YF:
9131 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9132 break;
9133 default:
9134 MISSING_CASE(tiling);
9135 goto error;
9136 }
9137
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009138 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9139 plane_config->base = base;
9140
9141 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9142
9143 val = I915_READ(PLANE_SIZE(pipe, 0));
9144 fb->height = ((val >> 16) & 0xfff) + 1;
9145 fb->width = ((val >> 0) & 0x1fff) + 1;
9146
9147 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009148 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9149 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009150 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9151
9152 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009153 fb->pixel_format,
9154 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009155
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009156 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009157
9158 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9159 pipe_name(pipe), fb->width, fb->height,
9160 fb->bits_per_pixel, base, fb->pitches[0],
9161 plane_config->size);
9162
Damien Lespiau2d140302015-02-05 17:22:18 +00009163 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009164 return;
9165
9166error:
9167 kfree(fb);
9168}
9169
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009170static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009171 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009172{
9173 struct drm_device *dev = crtc->base.dev;
9174 struct drm_i915_private *dev_priv = dev->dev_private;
9175 uint32_t tmp;
9176
9177 tmp = I915_READ(PF_CTL(crtc->pipe));
9178
9179 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009180 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009181 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9182 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009183
9184 /* We currently do not free assignements of panel fitters on
9185 * ivb/hsw (since we don't use the higher upscaling modes which
9186 * differentiates them) so just WARN about this case for now. */
9187 if (IS_GEN7(dev)) {
9188 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9189 PF_PIPE_SEL_IVB(crtc->pipe));
9190 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009191 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009192}
9193
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009194static void
9195ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9196 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009197{
9198 struct drm_device *dev = crtc->base.dev;
9199 struct drm_i915_private *dev_priv = dev->dev_private;
9200 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009201 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009202 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009203 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009204 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009205 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009206
Damien Lespiau42a7b082015-02-05 19:35:13 +00009207 val = I915_READ(DSPCNTR(pipe));
9208 if (!(val & DISPLAY_PLANE_ENABLE))
9209 return;
9210
Damien Lespiaud9806c92015-01-21 14:07:19 +00009211 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009212 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009213 DRM_DEBUG_KMS("failed to alloc fb\n");
9214 return;
9215 }
9216
Damien Lespiau1b842c82015-01-21 13:50:54 +00009217 fb = &intel_fb->base;
9218
Daniel Vetter18c52472015-02-10 17:16:09 +00009219 if (INTEL_INFO(dev)->gen >= 4) {
9220 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009221 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009222 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9223 }
9224 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009225
9226 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009227 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009228 fb->pixel_format = fourcc;
9229 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009230
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009231 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009232 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009233 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009234 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009235 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009236 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009237 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009238 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009239 }
9240 plane_config->base = base;
9241
9242 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009243 fb->width = ((val >> 16) & 0xfff) + 1;
9244 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009245
9246 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009247 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009248
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009249 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009250 fb->pixel_format,
9251 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009252
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009253 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009254
Damien Lespiau2844a922015-01-20 12:51:48 +00009255 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9256 pipe_name(pipe), fb->width, fb->height,
9257 fb->bits_per_pixel, base, fb->pitches[0],
9258 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009259
Damien Lespiau2d140302015-02-05 17:22:18 +00009260 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009261}
9262
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009263static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009264 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009265{
9266 struct drm_device *dev = crtc->base.dev;
9267 struct drm_i915_private *dev_priv = dev->dev_private;
9268 uint32_t tmp;
9269
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009270 if (!intel_display_power_is_enabled(dev_priv,
9271 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009272 return false;
9273
Daniel Vettere143a212013-07-04 12:01:15 +02009274 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009275 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009276
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009277 tmp = I915_READ(PIPECONF(crtc->pipe));
9278 if (!(tmp & PIPECONF_ENABLE))
9279 return false;
9280
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009281 switch (tmp & PIPECONF_BPC_MASK) {
9282 case PIPECONF_6BPC:
9283 pipe_config->pipe_bpp = 18;
9284 break;
9285 case PIPECONF_8BPC:
9286 pipe_config->pipe_bpp = 24;
9287 break;
9288 case PIPECONF_10BPC:
9289 pipe_config->pipe_bpp = 30;
9290 break;
9291 case PIPECONF_12BPC:
9292 pipe_config->pipe_bpp = 36;
9293 break;
9294 default:
9295 break;
9296 }
9297
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009298 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9299 pipe_config->limited_color_range = true;
9300
Daniel Vetterab9412b2013-05-03 11:49:46 +02009301 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009302 struct intel_shared_dpll *pll;
9303
Daniel Vetter88adfff2013-03-28 10:42:01 +01009304 pipe_config->has_pch_encoder = true;
9305
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009306 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9307 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9308 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009309
9310 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009311
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009312 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009313 pipe_config->shared_dpll =
9314 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009315 } else {
9316 tmp = I915_READ(PCH_DPLL_SEL);
9317 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9318 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9319 else
9320 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9321 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009322
9323 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9324
9325 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9326 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009327
9328 tmp = pipe_config->dpll_hw_state.dpll;
9329 pipe_config->pixel_multiplier =
9330 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9331 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009332
9333 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009334 } else {
9335 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009336 }
9337
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009338 intel_get_pipe_timings(crtc, pipe_config);
9339
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009340 ironlake_get_pfit_config(crtc, pipe_config);
9341
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009342 return true;
9343}
9344
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009345static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9346{
9347 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009348 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009349
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009350 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009351 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009352 pipe_name(crtc->pipe));
9353
Rob Clarke2c719b2014-12-15 13:56:32 -05009354 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9355 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009356 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9357 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009358 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9359 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009360 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009361 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009362 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009363 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009364 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009365 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009366 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009367 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009368 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009369
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009370 /*
9371 * In theory we can still leave IRQs enabled, as long as only the HPD
9372 * interrupts remain enabled. We used to check for that, but since it's
9373 * gen-specific and since we only disable LCPLL after we fully disable
9374 * the interrupts, the check below should be enough.
9375 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009376 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009377}
9378
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009379static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9380{
9381 struct drm_device *dev = dev_priv->dev;
9382
9383 if (IS_HASWELL(dev))
9384 return I915_READ(D_COMP_HSW);
9385 else
9386 return I915_READ(D_COMP_BDW);
9387}
9388
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009389static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9390{
9391 struct drm_device *dev = dev_priv->dev;
9392
9393 if (IS_HASWELL(dev)) {
9394 mutex_lock(&dev_priv->rps.hw_lock);
9395 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9396 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009397 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009398 mutex_unlock(&dev_priv->rps.hw_lock);
9399 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009400 I915_WRITE(D_COMP_BDW, val);
9401 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009402 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009403}
9404
9405/*
9406 * This function implements pieces of two sequences from BSpec:
9407 * - Sequence for display software to disable LCPLL
9408 * - Sequence for display software to allow package C8+
9409 * The steps implemented here are just the steps that actually touch the LCPLL
9410 * register. Callers should take care of disabling all the display engine
9411 * functions, doing the mode unset, fixing interrupts, etc.
9412 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009413static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9414 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009415{
9416 uint32_t val;
9417
9418 assert_can_disable_lcpll(dev_priv);
9419
9420 val = I915_READ(LCPLL_CTL);
9421
9422 if (switch_to_fclk) {
9423 val |= LCPLL_CD_SOURCE_FCLK;
9424 I915_WRITE(LCPLL_CTL, val);
9425
9426 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9427 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9428 DRM_ERROR("Switching to FCLK failed\n");
9429
9430 val = I915_READ(LCPLL_CTL);
9431 }
9432
9433 val |= LCPLL_PLL_DISABLE;
9434 I915_WRITE(LCPLL_CTL, val);
9435 POSTING_READ(LCPLL_CTL);
9436
9437 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9438 DRM_ERROR("LCPLL still locked\n");
9439
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009440 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009441 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009442 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009443 ndelay(100);
9444
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009445 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9446 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009447 DRM_ERROR("D_COMP RCOMP still in progress\n");
9448
9449 if (allow_power_down) {
9450 val = I915_READ(LCPLL_CTL);
9451 val |= LCPLL_POWER_DOWN_ALLOW;
9452 I915_WRITE(LCPLL_CTL, val);
9453 POSTING_READ(LCPLL_CTL);
9454 }
9455}
9456
9457/*
9458 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9459 * source.
9460 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009461static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009462{
9463 uint32_t val;
9464
9465 val = I915_READ(LCPLL_CTL);
9466
9467 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9468 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9469 return;
9470
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009471 /*
9472 * Make sure we're not on PC8 state before disabling PC8, otherwise
9473 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009474 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009475 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009476
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009477 if (val & LCPLL_POWER_DOWN_ALLOW) {
9478 val &= ~LCPLL_POWER_DOWN_ALLOW;
9479 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009480 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009481 }
9482
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009483 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009484 val |= D_COMP_COMP_FORCE;
9485 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009486 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009487
9488 val = I915_READ(LCPLL_CTL);
9489 val &= ~LCPLL_PLL_DISABLE;
9490 I915_WRITE(LCPLL_CTL, val);
9491
9492 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9493 DRM_ERROR("LCPLL not locked yet\n");
9494
9495 if (val & LCPLL_CD_SOURCE_FCLK) {
9496 val = I915_READ(LCPLL_CTL);
9497 val &= ~LCPLL_CD_SOURCE_FCLK;
9498 I915_WRITE(LCPLL_CTL, val);
9499
9500 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9501 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9502 DRM_ERROR("Switching back to LCPLL failed\n");
9503 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009504
Mika Kuoppala59bad942015-01-16 11:34:40 +02009505 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009506 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009507}
9508
Paulo Zanoni765dab672014-03-07 20:08:18 -03009509/*
9510 * Package states C8 and deeper are really deep PC states that can only be
9511 * reached when all the devices on the system allow it, so even if the graphics
9512 * device allows PC8+, it doesn't mean the system will actually get to these
9513 * states. Our driver only allows PC8+ when going into runtime PM.
9514 *
9515 * The requirements for PC8+ are that all the outputs are disabled, the power
9516 * well is disabled and most interrupts are disabled, and these are also
9517 * requirements for runtime PM. When these conditions are met, we manually do
9518 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9519 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9520 * hang the machine.
9521 *
9522 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9523 * the state of some registers, so when we come back from PC8+ we need to
9524 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9525 * need to take care of the registers kept by RC6. Notice that this happens even
9526 * if we don't put the device in PCI D3 state (which is what currently happens
9527 * because of the runtime PM support).
9528 *
9529 * For more, read "Display Sequences for Package C8" on the hardware
9530 * documentation.
9531 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009532void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009533{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009534 struct drm_device *dev = dev_priv->dev;
9535 uint32_t val;
9536
Paulo Zanonic67a4702013-08-19 13:18:09 -03009537 DRM_DEBUG_KMS("Enabling package C8+\n");
9538
Ville Syrjäläc2699522015-08-27 23:55:59 +03009539 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009540 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9541 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9542 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9543 }
9544
9545 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009546 hsw_disable_lcpll(dev_priv, true, true);
9547}
9548
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009549void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009550{
9551 struct drm_device *dev = dev_priv->dev;
9552 uint32_t val;
9553
Paulo Zanonic67a4702013-08-19 13:18:09 -03009554 DRM_DEBUG_KMS("Disabling package C8+\n");
9555
9556 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009557 lpt_init_pch_refclk(dev);
9558
Ville Syrjäläc2699522015-08-27 23:55:59 +03009559 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009560 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9561 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9562 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9563 }
9564
9565 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009566}
9567
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009568static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309569{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009570 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009571 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309572
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009573 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309574}
9575
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009576/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009577static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009578{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009579 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009580 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009581 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009582
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009583 for_each_intel_crtc(state->dev, intel_crtc) {
9584 int pixel_rate;
9585
9586 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9587 if (IS_ERR(crtc_state))
9588 return PTR_ERR(crtc_state);
9589
9590 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009591 continue;
9592
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009593 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009594
9595 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009596 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009597 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9598
9599 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9600 }
9601
9602 return max_pixel_rate;
9603}
9604
9605static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9606{
9607 struct drm_i915_private *dev_priv = dev->dev_private;
9608 uint32_t val, data;
9609 int ret;
9610
9611 if (WARN((I915_READ(LCPLL_CTL) &
9612 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9613 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9614 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9615 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9616 "trying to change cdclk frequency with cdclk not enabled\n"))
9617 return;
9618
9619 mutex_lock(&dev_priv->rps.hw_lock);
9620 ret = sandybridge_pcode_write(dev_priv,
9621 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9622 mutex_unlock(&dev_priv->rps.hw_lock);
9623 if (ret) {
9624 DRM_ERROR("failed to inform pcode about cdclk change\n");
9625 return;
9626 }
9627
9628 val = I915_READ(LCPLL_CTL);
9629 val |= LCPLL_CD_SOURCE_FCLK;
9630 I915_WRITE(LCPLL_CTL, val);
9631
9632 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9633 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9634 DRM_ERROR("Switching to FCLK failed\n");
9635
9636 val = I915_READ(LCPLL_CTL);
9637 val &= ~LCPLL_CLK_FREQ_MASK;
9638
9639 switch (cdclk) {
9640 case 450000:
9641 val |= LCPLL_CLK_FREQ_450;
9642 data = 0;
9643 break;
9644 case 540000:
9645 val |= LCPLL_CLK_FREQ_54O_BDW;
9646 data = 1;
9647 break;
9648 case 337500:
9649 val |= LCPLL_CLK_FREQ_337_5_BDW;
9650 data = 2;
9651 break;
9652 case 675000:
9653 val |= LCPLL_CLK_FREQ_675_BDW;
9654 data = 3;
9655 break;
9656 default:
9657 WARN(1, "invalid cdclk frequency\n");
9658 return;
9659 }
9660
9661 I915_WRITE(LCPLL_CTL, val);
9662
9663 val = I915_READ(LCPLL_CTL);
9664 val &= ~LCPLL_CD_SOURCE_FCLK;
9665 I915_WRITE(LCPLL_CTL, val);
9666
9667 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9668 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9669 DRM_ERROR("Switching back to LCPLL failed\n");
9670
9671 mutex_lock(&dev_priv->rps.hw_lock);
9672 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9673 mutex_unlock(&dev_priv->rps.hw_lock);
9674
9675 intel_update_cdclk(dev);
9676
9677 WARN(cdclk != dev_priv->cdclk_freq,
9678 "cdclk requested %d kHz but got %d kHz\n",
9679 cdclk, dev_priv->cdclk_freq);
9680}
9681
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009682static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009683{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009684 struct drm_i915_private *dev_priv = to_i915(state->dev);
9685 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009686 int cdclk;
9687
9688 /*
9689 * FIXME should also account for plane ratio
9690 * once 64bpp pixel formats are supported.
9691 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009692 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009693 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009694 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009695 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009696 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009697 cdclk = 450000;
9698 else
9699 cdclk = 337500;
9700
9701 /*
9702 * FIXME move the cdclk caclulation to
9703 * compute_config() so we can fail gracegully.
9704 */
9705 if (cdclk > dev_priv->max_cdclk_freq) {
9706 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9707 cdclk, dev_priv->max_cdclk_freq);
9708 cdclk = dev_priv->max_cdclk_freq;
9709 }
9710
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009711 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009712
9713 return 0;
9714}
9715
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009716static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009717{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009718 struct drm_device *dev = old_state->dev;
9719 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009720
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009721 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009722}
9723
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009724static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9725 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009726{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009727 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009728 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009729
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009730 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009731
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009732 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009733}
9734
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309735static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9736 enum port port,
9737 struct intel_crtc_state *pipe_config)
9738{
9739 switch (port) {
9740 case PORT_A:
9741 pipe_config->ddi_pll_sel = SKL_DPLL0;
9742 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9743 break;
9744 case PORT_B:
9745 pipe_config->ddi_pll_sel = SKL_DPLL1;
9746 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9747 break;
9748 case PORT_C:
9749 pipe_config->ddi_pll_sel = SKL_DPLL2;
9750 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9751 break;
9752 default:
9753 DRM_ERROR("Incorrect port type\n");
9754 }
9755}
9756
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009757static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9758 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009759 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009760{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009761 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009762
9763 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9764 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9765
9766 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009767 case SKL_DPLL0:
9768 /*
9769 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9770 * of the shared DPLL framework and thus needs to be read out
9771 * separately
9772 */
9773 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9774 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9775 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009776 case SKL_DPLL1:
9777 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9778 break;
9779 case SKL_DPLL2:
9780 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9781 break;
9782 case SKL_DPLL3:
9783 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9784 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009785 }
9786}
9787
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009788static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9789 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009790 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009791{
9792 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9793
9794 switch (pipe_config->ddi_pll_sel) {
9795 case PORT_CLK_SEL_WRPLL1:
9796 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9797 break;
9798 case PORT_CLK_SEL_WRPLL2:
9799 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9800 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009801 case PORT_CLK_SEL_SPLL:
9802 pipe_config->shared_dpll = DPLL_ID_SPLL;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009803 }
9804}
9805
Daniel Vetter26804af2014-06-25 22:01:55 +03009806static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009807 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009808{
9809 struct drm_device *dev = crtc->base.dev;
9810 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009811 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009812 enum port port;
9813 uint32_t tmp;
9814
9815 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9816
9817 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9818
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009819 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009820 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309821 else if (IS_BROXTON(dev))
9822 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009823 else
9824 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009825
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009826 if (pipe_config->shared_dpll >= 0) {
9827 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9828
9829 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9830 &pipe_config->dpll_hw_state));
9831 }
9832
Daniel Vetter26804af2014-06-25 22:01:55 +03009833 /*
9834 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9835 * DDI E. So just check whether this pipe is wired to DDI E and whether
9836 * the PCH transcoder is on.
9837 */
Damien Lespiauca370452013-12-03 13:56:24 +00009838 if (INTEL_INFO(dev)->gen < 9 &&
9839 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009840 pipe_config->has_pch_encoder = true;
9841
9842 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9843 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9844 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9845
9846 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9847 }
9848}
9849
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009850static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009851 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009852{
9853 struct drm_device *dev = crtc->base.dev;
9854 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009855 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009856 uint32_t tmp;
9857
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009858 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009859 POWER_DOMAIN_PIPE(crtc->pipe)))
9860 return false;
9861
Daniel Vettere143a212013-07-04 12:01:15 +02009862 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009863 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9864
Daniel Vettereccb1402013-05-22 00:50:22 +02009865 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9866 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9867 enum pipe trans_edp_pipe;
9868 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9869 default:
9870 WARN(1, "unknown pipe linked to edp transcoder\n");
9871 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9872 case TRANS_DDI_EDP_INPUT_A_ON:
9873 trans_edp_pipe = PIPE_A;
9874 break;
9875 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9876 trans_edp_pipe = PIPE_B;
9877 break;
9878 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9879 trans_edp_pipe = PIPE_C;
9880 break;
9881 }
9882
9883 if (trans_edp_pipe == crtc->pipe)
9884 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9885 }
9886
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009887 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009888 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009889 return false;
9890
Daniel Vettereccb1402013-05-22 00:50:22 +02009891 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009892 if (!(tmp & PIPECONF_ENABLE))
9893 return false;
9894
Daniel Vetter26804af2014-06-25 22:01:55 +03009895 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009896
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009897 intel_get_pipe_timings(crtc, pipe_config);
9898
Chandra Kondurua1b22782015-04-07 15:28:45 -07009899 if (INTEL_INFO(dev)->gen >= 9) {
9900 skl_init_scalers(dev, crtc, pipe_config);
9901 }
9902
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009903 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009904
9905 if (INTEL_INFO(dev)->gen >= 9) {
9906 pipe_config->scaler_state.scaler_id = -1;
9907 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9908 }
9909
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009910 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009911 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009912 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009913 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009914 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009915 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009916
Jesse Barnese59150d2014-01-07 13:30:45 -08009917 if (IS_HASWELL(dev))
9918 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9919 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009920
Clint Taylorebb69c92014-09-30 10:30:22 -07009921 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9922 pipe_config->pixel_multiplier =
9923 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9924 } else {
9925 pipe_config->pixel_multiplier = 1;
9926 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009927
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009928 return true;
9929}
9930
Chris Wilson560b85b2010-08-07 11:01:38 +01009931static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9932{
9933 struct drm_device *dev = crtc->dev;
9934 struct drm_i915_private *dev_priv = dev->dev_private;
9935 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009936 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009937
Ville Syrjälädc41c152014-08-13 11:57:05 +03009938 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009939 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9940 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009941 unsigned int stride = roundup_pow_of_two(width) * 4;
9942
9943 switch (stride) {
9944 default:
9945 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9946 width, stride);
9947 stride = 256;
9948 /* fallthrough */
9949 case 256:
9950 case 512:
9951 case 1024:
9952 case 2048:
9953 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009954 }
9955
Ville Syrjälädc41c152014-08-13 11:57:05 +03009956 cntl |= CURSOR_ENABLE |
9957 CURSOR_GAMMA_ENABLE |
9958 CURSOR_FORMAT_ARGB |
9959 CURSOR_STRIDE(stride);
9960
9961 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009962 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009963
Ville Syrjälädc41c152014-08-13 11:57:05 +03009964 if (intel_crtc->cursor_cntl != 0 &&
9965 (intel_crtc->cursor_base != base ||
9966 intel_crtc->cursor_size != size ||
9967 intel_crtc->cursor_cntl != cntl)) {
9968 /* On these chipsets we can only modify the base/size/stride
9969 * whilst the cursor is disabled.
9970 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009971 I915_WRITE(CURCNTR(PIPE_A), 0);
9972 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009973 intel_crtc->cursor_cntl = 0;
9974 }
9975
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009976 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009977 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009978 intel_crtc->cursor_base = base;
9979 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009980
9981 if (intel_crtc->cursor_size != size) {
9982 I915_WRITE(CURSIZE, size);
9983 intel_crtc->cursor_size = size;
9984 }
9985
Chris Wilson4b0e3332014-05-30 16:35:26 +03009986 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009987 I915_WRITE(CURCNTR(PIPE_A), cntl);
9988 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009989 intel_crtc->cursor_cntl = cntl;
9990 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009991}
9992
9993static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9994{
9995 struct drm_device *dev = crtc->dev;
9996 struct drm_i915_private *dev_priv = dev->dev_private;
9997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9998 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009999 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +010010000
Chris Wilson4b0e3332014-05-30 16:35:26 +030010001 cntl = 0;
10002 if (base) {
10003 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -080010004 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010005 case 64:
10006 cntl |= CURSOR_MODE_64_ARGB_AX;
10007 break;
10008 case 128:
10009 cntl |= CURSOR_MODE_128_ARGB_AX;
10010 break;
10011 case 256:
10012 cntl |= CURSOR_MODE_256_ARGB_AX;
10013 break;
10014 default:
Matt Roper3dd512f2015-02-27 10:12:00 -080010015 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010016 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010017 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010018 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010019
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010020 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010021 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +010010022 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010023
Matt Roper8e7d6882015-01-21 16:35:41 -080010024 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010025 cntl |= CURSOR_ROTATE_180;
10026
Chris Wilson4b0e3332014-05-30 16:35:26 +030010027 if (intel_crtc->cursor_cntl != cntl) {
10028 I915_WRITE(CURCNTR(pipe), cntl);
10029 POSTING_READ(CURCNTR(pipe));
10030 intel_crtc->cursor_cntl = cntl;
10031 }
10032
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010033 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010034 I915_WRITE(CURBASE(pipe), base);
10035 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010036
10037 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010038}
10039
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010040/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010041static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10042 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010043{
10044 struct drm_device *dev = crtc->dev;
10045 struct drm_i915_private *dev_priv = dev->dev_private;
10046 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10047 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010048 struct drm_plane_state *cursor_state = crtc->cursor->state;
10049 int x = cursor_state->crtc_x;
10050 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010051 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010052
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010053 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010054 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010055
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010056 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010057 base = 0;
10058
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010059 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010060 base = 0;
10061
10062 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010063 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010064 base = 0;
10065
10066 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10067 x = -x;
10068 }
10069 pos |= x << CURSOR_X_SHIFT;
10070
10071 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010072 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010073 base = 0;
10074
10075 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10076 y = -y;
10077 }
10078 pos |= y << CURSOR_Y_SHIFT;
10079
Chris Wilson4b0e3332014-05-30 16:35:26 +030010080 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010081 return;
10082
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010083 I915_WRITE(CURPOS(pipe), pos);
10084
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010085 /* ILK+ do this automagically */
10086 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010087 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010088 base += (cursor_state->crtc_h *
10089 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010090 }
10091
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010092 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010093 i845_update_cursor(crtc, base);
10094 else
10095 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010096}
10097
Ville Syrjälädc41c152014-08-13 11:57:05 +030010098static bool cursor_size_ok(struct drm_device *dev,
10099 uint32_t width, uint32_t height)
10100{
10101 if (width == 0 || height == 0)
10102 return false;
10103
10104 /*
10105 * 845g/865g are special in that they are only limited by
10106 * the width of their cursors, the height is arbitrary up to
10107 * the precision of the register. Everything else requires
10108 * square cursors, limited to a few power-of-two sizes.
10109 */
10110 if (IS_845G(dev) || IS_I865G(dev)) {
10111 if ((width & 63) != 0)
10112 return false;
10113
10114 if (width > (IS_845G(dev) ? 64 : 512))
10115 return false;
10116
10117 if (height > 1023)
10118 return false;
10119 } else {
10120 switch (width | height) {
10121 case 256:
10122 case 128:
10123 if (IS_GEN2(dev))
10124 return false;
10125 case 64:
10126 break;
10127 default:
10128 return false;
10129 }
10130 }
10131
10132 return true;
10133}
10134
Jesse Barnes79e53942008-11-07 14:24:08 -080010135static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010136 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010137{
James Simmons72034252010-08-03 01:33:19 +010010138 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010140
James Simmons72034252010-08-03 01:33:19 +010010141 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010142 intel_crtc->lut_r[i] = red[i] >> 8;
10143 intel_crtc->lut_g[i] = green[i] >> 8;
10144 intel_crtc->lut_b[i] = blue[i] >> 8;
10145 }
10146
10147 intel_crtc_load_lut(crtc);
10148}
10149
Jesse Barnes79e53942008-11-07 14:24:08 -080010150/* VESA 640x480x72Hz mode to set on the pipe */
10151static struct drm_display_mode load_detect_mode = {
10152 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10153 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10154};
10155
Daniel Vettera8bb6812014-02-10 18:00:39 +010010156struct drm_framebuffer *
10157__intel_framebuffer_create(struct drm_device *dev,
10158 struct drm_mode_fb_cmd2 *mode_cmd,
10159 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010160{
10161 struct intel_framebuffer *intel_fb;
10162 int ret;
10163
10164 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010165 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010166 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010167
10168 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010169 if (ret)
10170 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010171
10172 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010173
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010174err:
10175 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010176 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010177}
10178
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010179static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010180intel_framebuffer_create(struct drm_device *dev,
10181 struct drm_mode_fb_cmd2 *mode_cmd,
10182 struct drm_i915_gem_object *obj)
10183{
10184 struct drm_framebuffer *fb;
10185 int ret;
10186
10187 ret = i915_mutex_lock_interruptible(dev);
10188 if (ret)
10189 return ERR_PTR(ret);
10190 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10191 mutex_unlock(&dev->struct_mutex);
10192
10193 return fb;
10194}
10195
Chris Wilsond2dff872011-04-19 08:36:26 +010010196static u32
10197intel_framebuffer_pitch_for_width(int width, int bpp)
10198{
10199 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10200 return ALIGN(pitch, 64);
10201}
10202
10203static u32
10204intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10205{
10206 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010207 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010208}
10209
10210static struct drm_framebuffer *
10211intel_framebuffer_create_for_mode(struct drm_device *dev,
10212 struct drm_display_mode *mode,
10213 int depth, int bpp)
10214{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010215 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010216 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010217 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010218
10219 obj = i915_gem_alloc_object(dev,
10220 intel_framebuffer_size_for_mode(mode, bpp));
10221 if (obj == NULL)
10222 return ERR_PTR(-ENOMEM);
10223
10224 mode_cmd.width = mode->hdisplay;
10225 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010226 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10227 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010228 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010229
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010230 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10231 if (IS_ERR(fb))
10232 drm_gem_object_unreference_unlocked(&obj->base);
10233
10234 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010235}
10236
10237static struct drm_framebuffer *
10238mode_fits_in_fbdev(struct drm_device *dev,
10239 struct drm_display_mode *mode)
10240{
Daniel Vetter06957262015-08-10 13:34:08 +020010241#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010242 struct drm_i915_private *dev_priv = dev->dev_private;
10243 struct drm_i915_gem_object *obj;
10244 struct drm_framebuffer *fb;
10245
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010246 if (!dev_priv->fbdev)
10247 return NULL;
10248
10249 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010250 return NULL;
10251
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010252 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010253 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010254
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010255 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010256 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10257 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010258 return NULL;
10259
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010260 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010261 return NULL;
10262
10263 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010264#else
10265 return NULL;
10266#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010267}
10268
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010269static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10270 struct drm_crtc *crtc,
10271 struct drm_display_mode *mode,
10272 struct drm_framebuffer *fb,
10273 int x, int y)
10274{
10275 struct drm_plane_state *plane_state;
10276 int hdisplay, vdisplay;
10277 int ret;
10278
10279 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10280 if (IS_ERR(plane_state))
10281 return PTR_ERR(plane_state);
10282
10283 if (mode)
10284 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10285 else
10286 hdisplay = vdisplay = 0;
10287
10288 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10289 if (ret)
10290 return ret;
10291 drm_atomic_set_fb_for_plane(plane_state, fb);
10292 plane_state->crtc_x = 0;
10293 plane_state->crtc_y = 0;
10294 plane_state->crtc_w = hdisplay;
10295 plane_state->crtc_h = vdisplay;
10296 plane_state->src_x = x << 16;
10297 plane_state->src_y = y << 16;
10298 plane_state->src_w = hdisplay << 16;
10299 plane_state->src_h = vdisplay << 16;
10300
10301 return 0;
10302}
10303
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010304bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010305 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010306 struct intel_load_detect_pipe *old,
10307 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010308{
10309 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010310 struct intel_encoder *intel_encoder =
10311 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010312 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010313 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010314 struct drm_crtc *crtc = NULL;
10315 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010316 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010317 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010318 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010319 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010320 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010321 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010322
Chris Wilsond2dff872011-04-19 08:36:26 +010010323 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010324 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010325 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010326
Rob Clark51fd3712013-11-19 12:10:12 -050010327retry:
10328 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10329 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010330 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010331
Jesse Barnes79e53942008-11-07 14:24:08 -080010332 /*
10333 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010334 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010335 * - if the connector already has an assigned crtc, use it (but make
10336 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010337 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010338 * - try to find the first unused crtc that can drive this connector,
10339 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010340 */
10341
10342 /* See if we already have a CRTC for this connector */
10343 if (encoder->crtc) {
10344 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010345
Rob Clark51fd3712013-11-19 12:10:12 -050010346 ret = drm_modeset_lock(&crtc->mutex, ctx);
10347 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010348 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010349 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10350 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010351 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010352
Daniel Vetter24218aa2012-08-12 19:27:11 +020010353 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010354 old->load_detect_temp = false;
10355
10356 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010357 if (connector->dpms != DRM_MODE_DPMS_ON)
10358 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010359
Chris Wilson71731882011-04-19 23:10:58 +010010360 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010361 }
10362
10363 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010364 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010365 i++;
10366 if (!(encoder->possible_crtcs & (1 << i)))
10367 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010368 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010369 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010370
10371 crtc = possible_crtc;
10372 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010373 }
10374
10375 /*
10376 * If we didn't find an unused CRTC, don't use any.
10377 */
10378 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010379 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010380 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010381 }
10382
Rob Clark51fd3712013-11-19 12:10:12 -050010383 ret = drm_modeset_lock(&crtc->mutex, ctx);
10384 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010385 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010386 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10387 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010388 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010389
10390 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010391 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010392 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010393 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010394
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010395 state = drm_atomic_state_alloc(dev);
10396 if (!state)
10397 return false;
10398
10399 state->acquire_ctx = ctx;
10400
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010401 connector_state = drm_atomic_get_connector_state(state, connector);
10402 if (IS_ERR(connector_state)) {
10403 ret = PTR_ERR(connector_state);
10404 goto fail;
10405 }
10406
10407 connector_state->crtc = crtc;
10408 connector_state->best_encoder = &intel_encoder->base;
10409
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010410 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10411 if (IS_ERR(crtc_state)) {
10412 ret = PTR_ERR(crtc_state);
10413 goto fail;
10414 }
10415
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010416 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010417
Chris Wilson64927112011-04-20 07:25:26 +010010418 if (!mode)
10419 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010420
Chris Wilsond2dff872011-04-19 08:36:26 +010010421 /* We need a framebuffer large enough to accommodate all accesses
10422 * that the plane may generate whilst we perform load detection.
10423 * We can not rely on the fbcon either being present (we get called
10424 * during its initialisation to detect all boot displays, or it may
10425 * not even exist) or that it is large enough to satisfy the
10426 * requested mode.
10427 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010428 fb = mode_fits_in_fbdev(dev, mode);
10429 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010430 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010431 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10432 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010433 } else
10434 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010435 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010436 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010437 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010438 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010439
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010440 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10441 if (ret)
10442 goto fail;
10443
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010444 drm_mode_copy(&crtc_state->base.mode, mode);
10445
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010446 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010447 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010448 if (old->release_fb)
10449 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010450 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010451 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010452 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010453
Jesse Barnes79e53942008-11-07 14:24:08 -080010454 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010455 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010456 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010457
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010458fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010459 drm_atomic_state_free(state);
10460 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010461
Rob Clark51fd3712013-11-19 12:10:12 -050010462 if (ret == -EDEADLK) {
10463 drm_modeset_backoff(ctx);
10464 goto retry;
10465 }
10466
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010467 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010468}
10469
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010470void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010471 struct intel_load_detect_pipe *old,
10472 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010473{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010474 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010475 struct intel_encoder *intel_encoder =
10476 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010477 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010478 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010479 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010480 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010481 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010482 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010483 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010484
Chris Wilsond2dff872011-04-19 08:36:26 +010010485 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010486 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010487 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010488
Chris Wilson8261b192011-04-19 23:18:09 +010010489 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010490 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010491 if (!state)
10492 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010493
10494 state->acquire_ctx = ctx;
10495
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010496 connector_state = drm_atomic_get_connector_state(state, connector);
10497 if (IS_ERR(connector_state))
10498 goto fail;
10499
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010500 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10501 if (IS_ERR(crtc_state))
10502 goto fail;
10503
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010504 connector_state->best_encoder = NULL;
10505 connector_state->crtc = NULL;
10506
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010507 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010508
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010509 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10510 0, 0);
10511 if (ret)
10512 goto fail;
10513
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010514 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010515 if (ret)
10516 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010517
Daniel Vetter36206362012-12-10 20:42:17 +010010518 if (old->release_fb) {
10519 drm_framebuffer_unregister_private(old->release_fb);
10520 drm_framebuffer_unreference(old->release_fb);
10521 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010522
Chris Wilson0622a532011-04-21 09:32:11 +010010523 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010524 }
10525
Eric Anholtc751ce42010-03-25 11:48:48 -070010526 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010527 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10528 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010529
10530 return;
10531fail:
10532 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10533 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010534}
10535
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010536static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010537 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010538{
10539 struct drm_i915_private *dev_priv = dev->dev_private;
10540 u32 dpll = pipe_config->dpll_hw_state.dpll;
10541
10542 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010543 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010544 else if (HAS_PCH_SPLIT(dev))
10545 return 120000;
10546 else if (!IS_GEN2(dev))
10547 return 96000;
10548 else
10549 return 48000;
10550}
10551
Jesse Barnes79e53942008-11-07 14:24:08 -080010552/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010553static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010554 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010555{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010556 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010557 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010558 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010559 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010560 u32 fp;
10561 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010562 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010563 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010564
10565 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010566 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010567 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010568 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010569
10570 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010571 if (IS_PINEVIEW(dev)) {
10572 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10573 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010574 } else {
10575 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10576 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10577 }
10578
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010579 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010580 if (IS_PINEVIEW(dev))
10581 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10582 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010583 else
10584 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010585 DPLL_FPA01_P1_POST_DIV_SHIFT);
10586
10587 switch (dpll & DPLL_MODE_MASK) {
10588 case DPLLB_MODE_DAC_SERIAL:
10589 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10590 5 : 10;
10591 break;
10592 case DPLLB_MODE_LVDS:
10593 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10594 7 : 14;
10595 break;
10596 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010597 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010598 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010599 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010600 }
10601
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010602 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010603 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010604 else
Imre Deakdccbea32015-06-22 23:35:51 +030010605 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010606 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010607 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010608 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010609
10610 if (is_lvds) {
10611 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10612 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010613
10614 if (lvds & LVDS_CLKB_POWER_UP)
10615 clock.p2 = 7;
10616 else
10617 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010618 } else {
10619 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10620 clock.p1 = 2;
10621 else {
10622 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10623 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10624 }
10625 if (dpll & PLL_P2_DIVIDE_BY_4)
10626 clock.p2 = 4;
10627 else
10628 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010629 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010630
Imre Deakdccbea32015-06-22 23:35:51 +030010631 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010632 }
10633
Ville Syrjälä18442d02013-09-13 16:00:08 +030010634 /*
10635 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010636 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010637 * encoder's get_config() function.
10638 */
Imre Deakdccbea32015-06-22 23:35:51 +030010639 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010640}
10641
Ville Syrjälä6878da02013-09-13 15:59:11 +030010642int intel_dotclock_calculate(int link_freq,
10643 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010644{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010645 /*
10646 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010647 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010648 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010649 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010650 *
10651 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010652 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010653 */
10654
Ville Syrjälä6878da02013-09-13 15:59:11 +030010655 if (!m_n->link_n)
10656 return 0;
10657
10658 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10659}
10660
Ville Syrjälä18442d02013-09-13 16:00:08 +030010661static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010662 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010663{
10664 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010665
10666 /* read out port_clock from the DPLL */
10667 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010668
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010669 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010670 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010671 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010672 * agree once we know their relationship in the encoder's
10673 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010674 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010675 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010676 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10677 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010678}
10679
10680/** Returns the currently programmed mode of the given pipe. */
10681struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10682 struct drm_crtc *crtc)
10683{
Jesse Barnes548f2452011-02-17 10:40:53 -080010684 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010685 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010686 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010687 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010688 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010689 int htot = I915_READ(HTOTAL(cpu_transcoder));
10690 int hsync = I915_READ(HSYNC(cpu_transcoder));
10691 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10692 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010693 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010694
10695 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10696 if (!mode)
10697 return NULL;
10698
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010699 /*
10700 * Construct a pipe_config sufficient for getting the clock info
10701 * back out of crtc_clock_get.
10702 *
10703 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10704 * to use a real value here instead.
10705 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010706 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010707 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010708 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10709 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10710 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010711 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10712
Ville Syrjälä773ae032013-09-23 17:48:20 +030010713 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010714 mode->hdisplay = (htot & 0xffff) + 1;
10715 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10716 mode->hsync_start = (hsync & 0xffff) + 1;
10717 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10718 mode->vdisplay = (vtot & 0xffff) + 1;
10719 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10720 mode->vsync_start = (vsync & 0xffff) + 1;
10721 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10722
10723 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010724
10725 return mode;
10726}
10727
Chris Wilsonf047e392012-07-21 12:31:41 +010010728void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010729{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010730 struct drm_i915_private *dev_priv = dev->dev_private;
10731
Chris Wilsonf62a0072014-02-21 17:55:39 +000010732 if (dev_priv->mm.busy)
10733 return;
10734
Paulo Zanoni43694d62014-03-07 20:08:08 -030010735 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010736 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010737 if (INTEL_INFO(dev)->gen >= 6)
10738 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010739 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010740}
10741
10742void intel_mark_idle(struct drm_device *dev)
10743{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010744 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010745
Chris Wilsonf62a0072014-02-21 17:55:39 +000010746 if (!dev_priv->mm.busy)
10747 return;
10748
10749 dev_priv->mm.busy = false;
10750
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010751 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010752 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010753
Paulo Zanoni43694d62014-03-07 20:08:08 -030010754 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010755}
10756
Jesse Barnes79e53942008-11-07 14:24:08 -080010757static void intel_crtc_destroy(struct drm_crtc *crtc)
10758{
10759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010760 struct drm_device *dev = crtc->dev;
10761 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010762
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010763 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010764 work = intel_crtc->unpin_work;
10765 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010766 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010767
10768 if (work) {
10769 cancel_work_sync(&work->work);
10770 kfree(work);
10771 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010772
10773 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010774
Jesse Barnes79e53942008-11-07 14:24:08 -080010775 kfree(intel_crtc);
10776}
10777
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010778static void intel_unpin_work_fn(struct work_struct *__work)
10779{
10780 struct intel_unpin_work *work =
10781 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010782 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10783 struct drm_device *dev = crtc->base.dev;
10784 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010785
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010786 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010787 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010788 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010789
John Harrisonf06cc1b2014-11-24 18:49:37 +000010790 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010791 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010792 mutex_unlock(&dev->struct_mutex);
10793
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010794 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010795 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010796
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010797 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10798 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010799
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010800 kfree(work);
10801}
10802
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010803static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010804 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010805{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10807 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010808 unsigned long flags;
10809
10810 /* Ignore early vblank irqs */
10811 if (intel_crtc == NULL)
10812 return;
10813
Daniel Vetterf3260382014-09-15 14:55:23 +020010814 /*
10815 * This is called both by irq handlers and the reset code (to complete
10816 * lost pageflips) so needs the full irqsave spinlocks.
10817 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010818 spin_lock_irqsave(&dev->event_lock, flags);
10819 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010820
10821 /* Ensure we don't miss a work->pending update ... */
10822 smp_rmb();
10823
10824 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010825 spin_unlock_irqrestore(&dev->event_lock, flags);
10826 return;
10827 }
10828
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010829 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010830
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010831 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010832}
10833
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010834void intel_finish_page_flip(struct drm_device *dev, int pipe)
10835{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010836 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010837 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10838
Mario Kleiner49b14a52010-12-09 07:00:07 +010010839 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010840}
10841
10842void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10843{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010844 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010845 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10846
Mario Kleiner49b14a52010-12-09 07:00:07 +010010847 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010848}
10849
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010850/* Is 'a' after or equal to 'b'? */
10851static bool g4x_flip_count_after_eq(u32 a, u32 b)
10852{
10853 return !((a - b) & 0x80000000);
10854}
10855
10856static bool page_flip_finished(struct intel_crtc *crtc)
10857{
10858 struct drm_device *dev = crtc->base.dev;
10859 struct drm_i915_private *dev_priv = dev->dev_private;
10860
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010861 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10862 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10863 return true;
10864
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010865 /*
10866 * The relevant registers doen't exist on pre-ctg.
10867 * As the flip done interrupt doesn't trigger for mmio
10868 * flips on gmch platforms, a flip count check isn't
10869 * really needed there. But since ctg has the registers,
10870 * include it in the check anyway.
10871 */
10872 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10873 return true;
10874
10875 /*
10876 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10877 * used the same base address. In that case the mmio flip might
10878 * have completed, but the CS hasn't even executed the flip yet.
10879 *
10880 * A flip count check isn't enough as the CS might have updated
10881 * the base address just after start of vblank, but before we
10882 * managed to process the interrupt. This means we'd complete the
10883 * CS flip too soon.
10884 *
10885 * Combining both checks should get us a good enough result. It may
10886 * still happen that the CS flip has been executed, but has not
10887 * yet actually completed. But in case the base address is the same
10888 * anyway, we don't really care.
10889 */
10890 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10891 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010892 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010893 crtc->unpin_work->flip_count);
10894}
10895
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010896void intel_prepare_page_flip(struct drm_device *dev, int plane)
10897{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010898 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010899 struct intel_crtc *intel_crtc =
10900 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10901 unsigned long flags;
10902
Daniel Vetterf3260382014-09-15 14:55:23 +020010903
10904 /*
10905 * This is called both by irq handlers and the reset code (to complete
10906 * lost pageflips) so needs the full irqsave spinlocks.
10907 *
10908 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010909 * generate a page-flip completion irq, i.e. every modeset
10910 * is also accompanied by a spurious intel_prepare_page_flip().
10911 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010912 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010913 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010914 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010915 spin_unlock_irqrestore(&dev->event_lock, flags);
10916}
10917
Chris Wilson60426392015-10-10 10:44:32 +010010918static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010919{
10920 /* Ensure that the work item is consistent when activating it ... */
10921 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010922 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010923 /* and that it is marked active as soon as the irq could fire. */
10924 smp_wmb();
10925}
10926
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010927static int intel_gen2_queue_flip(struct drm_device *dev,
10928 struct drm_crtc *crtc,
10929 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010930 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010931 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010932 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010933{
John Harrison6258fbe2015-05-29 17:43:48 +010010934 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010935 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010936 u32 flip_mask;
10937 int ret;
10938
John Harrison5fb9de12015-05-29 17:44:07 +010010939 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010940 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010941 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010942
10943 /* Can't queue multiple flips, so wait for the previous
10944 * one to finish before executing the next.
10945 */
10946 if (intel_crtc->plane)
10947 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10948 else
10949 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010950 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10951 intel_ring_emit(ring, MI_NOOP);
10952 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10953 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10954 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010955 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010956 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010957
Chris Wilson60426392015-10-10 10:44:32 +010010958 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010959 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010960}
10961
10962static int intel_gen3_queue_flip(struct drm_device *dev,
10963 struct drm_crtc *crtc,
10964 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010965 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010966 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010967 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010968{
John Harrison6258fbe2015-05-29 17:43:48 +010010969 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010971 u32 flip_mask;
10972 int ret;
10973
John Harrison5fb9de12015-05-29 17:44:07 +010010974 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010975 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010976 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010977
10978 if (intel_crtc->plane)
10979 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10980 else
10981 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010982 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10983 intel_ring_emit(ring, MI_NOOP);
10984 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10985 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10986 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010987 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010988 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010989
Chris Wilson60426392015-10-10 10:44:32 +010010990 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010991 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010992}
10993
10994static int intel_gen4_queue_flip(struct drm_device *dev,
10995 struct drm_crtc *crtc,
10996 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010997 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010998 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010999 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011000{
John Harrison6258fbe2015-05-29 17:43:48 +010011001 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011002 struct drm_i915_private *dev_priv = dev->dev_private;
11003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11004 uint32_t pf, pipesrc;
11005 int ret;
11006
John Harrison5fb9de12015-05-29 17:44:07 +010011007 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011008 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011009 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011010
11011 /* i965+ uses the linear or tiled offsets from the
11012 * Display Registers (which do not change across a page-flip)
11013 * so we need only reprogram the base address.
11014 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011015 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11016 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11017 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011018 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011019 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011020
11021 /* XXX Enabling the panel-fitter across page-flip is so far
11022 * untested on non-native modes, so ignore it for now.
11023 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11024 */
11025 pf = 0;
11026 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011027 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011028
Chris Wilson60426392015-10-10 10:44:32 +010011029 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011030 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011031}
11032
11033static int intel_gen6_queue_flip(struct drm_device *dev,
11034 struct drm_crtc *crtc,
11035 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011036 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011037 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011038 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011039{
John Harrison6258fbe2015-05-29 17:43:48 +010011040 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011041 struct drm_i915_private *dev_priv = dev->dev_private;
11042 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11043 uint32_t pf, pipesrc;
11044 int ret;
11045
John Harrison5fb9de12015-05-29 17:44:07 +010011046 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011047 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011048 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011049
Daniel Vetter6d90c952012-04-26 23:28:05 +020011050 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11051 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11052 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011053 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011054
Chris Wilson99d9acd2012-04-17 20:37:00 +010011055 /* Contrary to the suggestions in the documentation,
11056 * "Enable Panel Fitter" does not seem to be required when page
11057 * flipping with a non-native mode, and worse causes a normal
11058 * modeset to fail.
11059 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11060 */
11061 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011062 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011063 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011064
Chris Wilson60426392015-10-10 10:44:32 +010011065 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011066 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011067}
11068
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011069static int intel_gen7_queue_flip(struct drm_device *dev,
11070 struct drm_crtc *crtc,
11071 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011072 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011073 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011074 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011075{
John Harrison6258fbe2015-05-29 17:43:48 +010011076 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011078 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011079 int len, ret;
11080
Robin Schroereba905b2014-05-18 02:24:50 +020011081 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011082 case PLANE_A:
11083 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11084 break;
11085 case PLANE_B:
11086 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11087 break;
11088 case PLANE_C:
11089 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11090 break;
11091 default:
11092 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011093 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011094 }
11095
Chris Wilsonffe74d72013-08-26 20:58:12 +010011096 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011097 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011098 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011099 /*
11100 * On Gen 8, SRM is now taking an extra dword to accommodate
11101 * 48bits addresses, and we need a NOOP for the batch size to
11102 * stay even.
11103 */
11104 if (IS_GEN8(dev))
11105 len += 2;
11106 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011107
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011108 /*
11109 * BSpec MI_DISPLAY_FLIP for IVB:
11110 * "The full packet must be contained within the same cache line."
11111 *
11112 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11113 * cacheline, if we ever start emitting more commands before
11114 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11115 * then do the cacheline alignment, and finally emit the
11116 * MI_DISPLAY_FLIP.
11117 */
John Harrisonbba09b12015-05-29 17:44:06 +010011118 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011119 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011120 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011121
John Harrison5fb9de12015-05-29 17:44:07 +010011122 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011123 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011124 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011125
Chris Wilsonffe74d72013-08-26 20:58:12 +010011126 /* Unmask the flip-done completion message. Note that the bspec says that
11127 * we should do this for both the BCS and RCS, and that we must not unmask
11128 * more than one flip event at any time (or ensure that one flip message
11129 * can be sent by waiting for flip-done prior to queueing new flips).
11130 * Experimentation says that BCS works despite DERRMR masking all
11131 * flip-done completion events and that unmasking all planes at once
11132 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11133 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11134 */
11135 if (ring->id == RCS) {
11136 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011137 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011138 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11139 DERRMR_PIPEB_PRI_FLIP_DONE |
11140 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011141 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011142 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011143 MI_SRM_LRM_GLOBAL_GTT);
11144 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011145 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011146 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011147 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011148 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011149 if (IS_GEN8(dev)) {
11150 intel_ring_emit(ring, 0);
11151 intel_ring_emit(ring, MI_NOOP);
11152 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011153 }
11154
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011155 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011156 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011157 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011158 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011159
Chris Wilson60426392015-10-10 10:44:32 +010011160 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011161 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011162}
11163
Sourab Gupta84c33a62014-06-02 16:47:17 +053011164static bool use_mmio_flip(struct intel_engine_cs *ring,
11165 struct drm_i915_gem_object *obj)
11166{
11167 /*
11168 * This is not being used for older platforms, because
11169 * non-availability of flip done interrupt forces us to use
11170 * CS flips. Older platforms derive flip done using some clever
11171 * tricks involving the flip_pending status bits and vblank irqs.
11172 * So using MMIO flips there would disrupt this mechanism.
11173 */
11174
Chris Wilson8e09bf82014-07-08 10:40:30 +010011175 if (ring == NULL)
11176 return true;
11177
Sourab Gupta84c33a62014-06-02 16:47:17 +053011178 if (INTEL_INFO(ring->dev)->gen < 5)
11179 return false;
11180
11181 if (i915.use_mmio_flip < 0)
11182 return false;
11183 else if (i915.use_mmio_flip > 0)
11184 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011185 else if (i915.enable_execlists)
11186 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011187 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011188 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011189}
11190
Chris Wilson60426392015-10-10 10:44:32 +010011191static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011192 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011193 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011194{
11195 struct drm_device *dev = intel_crtc->base.dev;
11196 struct drm_i915_private *dev_priv = dev->dev_private;
11197 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011198 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011199 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011200
11201 ctl = I915_READ(PLANE_CTL(pipe, 0));
11202 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011203 switch (fb->modifier[0]) {
11204 case DRM_FORMAT_MOD_NONE:
11205 break;
11206 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011207 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011208 break;
11209 case I915_FORMAT_MOD_Y_TILED:
11210 ctl |= PLANE_CTL_TILED_Y;
11211 break;
11212 case I915_FORMAT_MOD_Yf_TILED:
11213 ctl |= PLANE_CTL_TILED_YF;
11214 break;
11215 default:
11216 MISSING_CASE(fb->modifier[0]);
11217 }
Damien Lespiauff944562014-11-20 14:58:16 +000011218
11219 /*
11220 * The stride is either expressed as a multiple of 64 bytes chunks for
11221 * linear buffers or in number of tiles for tiled buffers.
11222 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011223 if (intel_rotation_90_or_270(rotation)) {
11224 /* stride = Surface height in tiles */
11225 tile_height = intel_tile_height(dev, fb->pixel_format,
11226 fb->modifier[0], 0);
11227 stride = DIV_ROUND_UP(fb->height, tile_height);
11228 } else {
11229 stride = fb->pitches[0] /
11230 intel_fb_stride_alignment(dev, fb->modifier[0],
11231 fb->pixel_format);
11232 }
Damien Lespiauff944562014-11-20 14:58:16 +000011233
11234 /*
11235 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11236 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11237 */
11238 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11239 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11240
Chris Wilson60426392015-10-10 10:44:32 +010011241 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011242 POSTING_READ(PLANE_SURF(pipe, 0));
11243}
11244
Chris Wilson60426392015-10-10 10:44:32 +010011245static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11246 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011247{
11248 struct drm_device *dev = intel_crtc->base.dev;
11249 struct drm_i915_private *dev_priv = dev->dev_private;
11250 struct intel_framebuffer *intel_fb =
11251 to_intel_framebuffer(intel_crtc->base.primary->fb);
11252 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011253 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011254 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011255
Sourab Gupta84c33a62014-06-02 16:47:17 +053011256 dspcntr = I915_READ(reg);
11257
Damien Lespiauc5d97472014-10-25 00:11:11 +010011258 if (obj->tiling_mode != I915_TILING_NONE)
11259 dspcntr |= DISPPLANE_TILED;
11260 else
11261 dspcntr &= ~DISPPLANE_TILED;
11262
Sourab Gupta84c33a62014-06-02 16:47:17 +053011263 I915_WRITE(reg, dspcntr);
11264
Chris Wilson60426392015-10-10 10:44:32 +010011265 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011266 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011267}
11268
11269/*
11270 * XXX: This is the temporary way to update the plane registers until we get
11271 * around to using the usual plane update functions for MMIO flips
11272 */
Chris Wilson60426392015-10-10 10:44:32 +010011273static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011274{
Chris Wilson60426392015-10-10 10:44:32 +010011275 struct intel_crtc *crtc = mmio_flip->crtc;
11276 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011277
Chris Wilson60426392015-10-10 10:44:32 +010011278 spin_lock_irq(&crtc->base.dev->event_lock);
11279 work = crtc->unpin_work;
11280 spin_unlock_irq(&crtc->base.dev->event_lock);
11281 if (work == NULL)
11282 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011283
Chris Wilson60426392015-10-10 10:44:32 +010011284 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011285
Chris Wilson60426392015-10-10 10:44:32 +010011286 intel_pipe_update_start(crtc);
11287
11288 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011289 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011290 else
11291 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011292 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011293
Chris Wilson60426392015-10-10 10:44:32 +010011294 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011295}
11296
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011297static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011298{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011299 struct intel_mmio_flip *mmio_flip =
11300 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011301
Chris Wilson60426392015-10-10 10:44:32 +010011302 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011303 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011304 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011305 false, NULL,
11306 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011307 i915_gem_request_unreference__unlocked(mmio_flip->req);
11308 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011309
Chris Wilson60426392015-10-10 10:44:32 +010011310 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011311 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011312}
11313
11314static int intel_queue_mmio_flip(struct drm_device *dev,
11315 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011316 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011317{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011318 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011319
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011320 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11321 if (mmio_flip == NULL)
11322 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011323
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011324 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011325 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011326 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011327 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011328
11329 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11330 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011331
Sourab Gupta84c33a62014-06-02 16:47:17 +053011332 return 0;
11333}
11334
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011335static int intel_default_queue_flip(struct drm_device *dev,
11336 struct drm_crtc *crtc,
11337 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011338 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011339 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011340 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011341{
11342 return -ENODEV;
11343}
11344
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011345static bool __intel_pageflip_stall_check(struct drm_device *dev,
11346 struct drm_crtc *crtc)
11347{
11348 struct drm_i915_private *dev_priv = dev->dev_private;
11349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11350 struct intel_unpin_work *work = intel_crtc->unpin_work;
11351 u32 addr;
11352
11353 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11354 return true;
11355
Chris Wilson908565c2015-08-12 13:08:22 +010011356 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11357 return false;
11358
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011359 if (!work->enable_stall_check)
11360 return false;
11361
11362 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011363 if (work->flip_queued_req &&
11364 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011365 return false;
11366
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011367 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011368 }
11369
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011370 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011371 return false;
11372
11373 /* Potential stall - if we see that the flip has happened,
11374 * assume a missed interrupt. */
11375 if (INTEL_INFO(dev)->gen >= 4)
11376 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11377 else
11378 addr = I915_READ(DSPADDR(intel_crtc->plane));
11379
11380 /* There is a potential issue here with a false positive after a flip
11381 * to the same address. We could address this by checking for a
11382 * non-incrementing frame counter.
11383 */
11384 return addr == work->gtt_offset;
11385}
11386
11387void intel_check_page_flip(struct drm_device *dev, int pipe)
11388{
11389 struct drm_i915_private *dev_priv = dev->dev_private;
11390 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011392 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011393
Dave Gordon6c51d462015-03-06 15:34:26 +000011394 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011395
11396 if (crtc == NULL)
11397 return;
11398
Daniel Vetterf3260382014-09-15 14:55:23 +020011399 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011400 work = intel_crtc->unpin_work;
11401 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011402 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011403 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011404 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011405 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011406 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011407 if (work != NULL &&
11408 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11409 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011410 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011411}
11412
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011413static int intel_crtc_page_flip(struct drm_crtc *crtc,
11414 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011415 struct drm_pending_vblank_event *event,
11416 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011417{
11418 struct drm_device *dev = crtc->dev;
11419 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011420 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011421 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011423 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011424 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011425 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011426 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011427 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011428 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011429 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011430
Matt Roper2ff8fde2014-07-08 07:50:07 -070011431 /*
11432 * drm_mode_page_flip_ioctl() should already catch this, but double
11433 * check to be safe. In the future we may enable pageflipping from
11434 * a disabled primary plane.
11435 */
11436 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11437 return -EBUSY;
11438
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011439 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011440 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011441 return -EINVAL;
11442
11443 /*
11444 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11445 * Note that pitch changes could also affect these register.
11446 */
11447 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011448 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11449 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011450 return -EINVAL;
11451
Chris Wilsonf900db42014-02-20 09:26:13 +000011452 if (i915_terminally_wedged(&dev_priv->gpu_error))
11453 goto out_hang;
11454
Daniel Vetterb14c5672013-09-19 12:18:32 +020011455 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011456 if (work == NULL)
11457 return -ENOMEM;
11458
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011459 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011460 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011461 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011462 INIT_WORK(&work->work, intel_unpin_work_fn);
11463
Daniel Vetter87b6b102014-05-15 15:33:46 +020011464 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011465 if (ret)
11466 goto free_work;
11467
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011468 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011469 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011470 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011471 /* Before declaring the flip queue wedged, check if
11472 * the hardware completed the operation behind our backs.
11473 */
11474 if (__intel_pageflip_stall_check(dev, crtc)) {
11475 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11476 page_flip_completed(intel_crtc);
11477 } else {
11478 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011479 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011480
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011481 drm_crtc_vblank_put(crtc);
11482 kfree(work);
11483 return -EBUSY;
11484 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011485 }
11486 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011487 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011488
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011489 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11490 flush_workqueue(dev_priv->wq);
11491
Jesse Barnes75dfca82010-02-10 15:09:44 -080011492 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011493 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011494 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011495
Matt Roperf4510a22014-04-01 15:22:40 -070011496 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011497 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011498
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011499 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011500
Chris Wilson89ed88b2015-02-16 14:31:49 +000011501 ret = i915_mutex_lock_interruptible(dev);
11502 if (ret)
11503 goto cleanup;
11504
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011505 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011506 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011507
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011508 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011509 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011510
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011511 if (IS_VALLEYVIEW(dev)) {
11512 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011513 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011514 /* vlv: DISPLAY_FLIP fails to change tiling */
11515 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011516 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011517 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011518 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011519 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011520 if (ring == NULL || ring->id != RCS)
11521 ring = &dev_priv->ring[BCS];
11522 } else {
11523 ring = &dev_priv->ring[RCS];
11524 }
11525
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011526 mmio_flip = use_mmio_flip(ring, obj);
11527
11528 /* When using CS flips, we want to emit semaphores between rings.
11529 * However, when using mmio flips we will create a task to do the
11530 * synchronisation, so all we want here is to pin the framebuffer
11531 * into the display plane and skip any waits.
11532 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011533 if (!mmio_flip) {
11534 ret = i915_gem_object_sync(obj, ring, &request);
11535 if (ret)
11536 goto cleanup_pending;
11537 }
11538
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011539 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011540 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011541 if (ret)
11542 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011543
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011544 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11545 obj, 0);
11546 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011547
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011548 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011549 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011550 if (ret)
11551 goto cleanup_unpin;
11552
John Harrisonf06cc1b2014-11-24 18:49:37 +000011553 i915_gem_request_assign(&work->flip_queued_req,
11554 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011555 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011556 if (!request) {
11557 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11558 if (ret)
11559 goto cleanup_unpin;
11560 }
11561
11562 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011563 page_flip_flags);
11564 if (ret)
11565 goto cleanup_unpin;
11566
John Harrison6258fbe2015-05-29 17:43:48 +010011567 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011568 }
11569
John Harrison91af1272015-06-18 13:14:56 +010011570 if (request)
John Harrison75289872015-05-29 17:43:49 +010011571 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011572
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011573 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011574 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011575
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011576 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011577 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011578 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011579
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011580 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011581 intel_frontbuffer_flip_prepare(dev,
11582 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011583
Jesse Barnese5510fa2010-07-01 16:48:37 -070011584 trace_i915_flip_request(intel_crtc->plane, obj);
11585
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011586 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011587
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011588cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011589 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011590cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011591 if (request)
11592 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011593 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011594 mutex_unlock(&dev->struct_mutex);
11595cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011596 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011597 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011598
Chris Wilson89ed88b2015-02-16 14:31:49 +000011599 drm_gem_object_unreference_unlocked(&obj->base);
11600 drm_framebuffer_unreference(work->old_fb);
11601
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011602 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011603 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011604 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011605
Daniel Vetter87b6b102014-05-15 15:33:46 +020011606 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011607free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011608 kfree(work);
11609
Chris Wilsonf900db42014-02-20 09:26:13 +000011610 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011611 struct drm_atomic_state *state;
11612 struct drm_plane_state *plane_state;
11613
Chris Wilsonf900db42014-02-20 09:26:13 +000011614out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011615 state = drm_atomic_state_alloc(dev);
11616 if (!state)
11617 return -ENOMEM;
11618 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11619
11620retry:
11621 plane_state = drm_atomic_get_plane_state(state, primary);
11622 ret = PTR_ERR_OR_ZERO(plane_state);
11623 if (!ret) {
11624 drm_atomic_set_fb_for_plane(plane_state, fb);
11625
11626 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11627 if (!ret)
11628 ret = drm_atomic_commit(state);
11629 }
11630
11631 if (ret == -EDEADLK) {
11632 drm_modeset_backoff(state->acquire_ctx);
11633 drm_atomic_state_clear(state);
11634 goto retry;
11635 }
11636
11637 if (ret)
11638 drm_atomic_state_free(state);
11639
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011640 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011641 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011642 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011643 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011644 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011645 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011646 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011647}
11648
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011649
11650/**
11651 * intel_wm_need_update - Check whether watermarks need updating
11652 * @plane: drm plane
11653 * @state: new plane state
11654 *
11655 * Check current plane state versus the new one to determine whether
11656 * watermarks need to be recalculated.
11657 *
11658 * Returns true or false.
11659 */
11660static bool intel_wm_need_update(struct drm_plane *plane,
11661 struct drm_plane_state *state)
11662{
Matt Roperd21fbe82015-09-24 15:53:12 -070011663 struct intel_plane_state *new = to_intel_plane_state(state);
11664 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11665
11666 /* Update watermarks on tiling or size changes. */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011667 if (!plane->state->fb || !state->fb ||
11668 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011669 plane->state->rotation != state->rotation ||
11670 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11671 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11672 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11673 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011674 return true;
11675
11676 return false;
11677}
11678
Matt Roperd21fbe82015-09-24 15:53:12 -070011679static bool needs_scaling(struct intel_plane_state *state)
11680{
11681 int src_w = drm_rect_width(&state->src) >> 16;
11682 int src_h = drm_rect_height(&state->src) >> 16;
11683 int dst_w = drm_rect_width(&state->dst);
11684 int dst_h = drm_rect_height(&state->dst);
11685
11686 return (src_w != dst_w || src_h != dst_h);
11687}
11688
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011689int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11690 struct drm_plane_state *plane_state)
11691{
11692 struct drm_crtc *crtc = crtc_state->crtc;
11693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11694 struct drm_plane *plane = plane_state->plane;
11695 struct drm_device *dev = crtc->dev;
11696 struct drm_i915_private *dev_priv = dev->dev_private;
11697 struct intel_plane_state *old_plane_state =
11698 to_intel_plane_state(plane->state);
11699 int idx = intel_crtc->base.base.id, ret;
11700 int i = drm_plane_index(plane);
11701 bool mode_changed = needs_modeset(crtc_state);
11702 bool was_crtc_enabled = crtc->state->active;
11703 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011704 bool turn_off, turn_on, visible, was_visible;
11705 struct drm_framebuffer *fb = plane_state->fb;
11706
11707 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11708 plane->type != DRM_PLANE_TYPE_CURSOR) {
11709 ret = skl_update_scaler_plane(
11710 to_intel_crtc_state(crtc_state),
11711 to_intel_plane_state(plane_state));
11712 if (ret)
11713 return ret;
11714 }
11715
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011716 was_visible = old_plane_state->visible;
11717 visible = to_intel_plane_state(plane_state)->visible;
11718
11719 if (!was_crtc_enabled && WARN_ON(was_visible))
11720 was_visible = false;
11721
11722 if (!is_crtc_enabled && WARN_ON(visible))
11723 visible = false;
11724
11725 if (!was_visible && !visible)
11726 return 0;
11727
11728 turn_off = was_visible && (!visible || mode_changed);
11729 turn_on = visible && (!was_visible || mode_changed);
11730
11731 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11732 plane->base.id, fb ? fb->base.id : -1);
11733
11734 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11735 plane->base.id, was_visible, visible,
11736 turn_off, turn_on, mode_changed);
11737
Ville Syrjälä852eb002015-06-24 22:00:07 +030011738 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011739 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011740 /* must disable cxsr around plane enable/disable */
11741 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11742 intel_crtc->atomic.disable_cxsr = true;
11743 /* to potentially re-enable cxsr */
11744 intel_crtc->atomic.wait_vblank = true;
11745 intel_crtc->atomic.update_wm_post = true;
11746 }
11747 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011748 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011749 /* must disable cxsr around plane enable/disable */
11750 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11751 if (is_crtc_enabled)
11752 intel_crtc->atomic.wait_vblank = true;
11753 intel_crtc->atomic.disable_cxsr = true;
11754 }
11755 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011756 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011757 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011758
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011759 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011760 intel_crtc->atomic.fb_bits |=
11761 to_intel_plane(plane)->frontbuffer_bit;
11762
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011763 switch (plane->type) {
11764 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011765 intel_crtc->atomic.pre_disable_primary = turn_off;
11766 intel_crtc->atomic.post_enable_primary = turn_on;
11767
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011768 if (turn_off) {
11769 /*
11770 * FIXME: Actually if we will still have any other
11771 * plane enabled on the pipe we could let IPS enabled
11772 * still, but for now lets consider that when we make
11773 * primary invisible by setting DSPCNTR to 0 on
11774 * update_primary_plane function IPS needs to be
11775 * disable.
11776 */
11777 intel_crtc->atomic.disable_ips = true;
11778
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011779 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011780 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011781
11782 /*
11783 * FBC does not work on some platforms for rotated
11784 * planes, so disable it when rotation is not 0 and
11785 * update it when rotation is set back to 0.
11786 *
11787 * FIXME: This is redundant with the fbc update done in
11788 * the primary plane enable function except that that
11789 * one is done too late. We eventually need to unify
11790 * this.
11791 */
11792
11793 if (visible &&
11794 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11795 dev_priv->fbc.crtc == intel_crtc &&
11796 plane_state->rotation != BIT(DRM_ROTATE_0))
11797 intel_crtc->atomic.disable_fbc = true;
11798
11799 /*
11800 * BDW signals flip done immediately if the plane
11801 * is disabled, even if the plane enable is already
11802 * armed to occur at the next vblank :(
11803 */
11804 if (turn_on && IS_BROADWELL(dev))
11805 intel_crtc->atomic.wait_vblank = true;
11806
11807 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11808 break;
11809 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011810 break;
11811 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011812 /*
11813 * WaCxSRDisabledForSpriteScaling:ivb
11814 *
11815 * cstate->update_wm was already set above, so this flag will
11816 * take effect when we commit and program watermarks.
11817 */
11818 if (IS_IVYBRIDGE(dev) &&
11819 needs_scaling(to_intel_plane_state(plane_state)) &&
11820 !needs_scaling(old_plane_state)) {
11821 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11822 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011823 intel_crtc->atomic.wait_vblank = true;
11824 intel_crtc->atomic.update_sprite_watermarks |=
11825 1 << i;
11826 }
Matt Roperd21fbe82015-09-24 15:53:12 -070011827
11828 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011829 }
11830 return 0;
11831}
11832
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011833static bool encoders_cloneable(const struct intel_encoder *a,
11834 const struct intel_encoder *b)
11835{
11836 /* masks could be asymmetric, so check both ways */
11837 return a == b || (a->cloneable & (1 << b->type) &&
11838 b->cloneable & (1 << a->type));
11839}
11840
11841static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11842 struct intel_crtc *crtc,
11843 struct intel_encoder *encoder)
11844{
11845 struct intel_encoder *source_encoder;
11846 struct drm_connector *connector;
11847 struct drm_connector_state *connector_state;
11848 int i;
11849
11850 for_each_connector_in_state(state, connector, connector_state, i) {
11851 if (connector_state->crtc != &crtc->base)
11852 continue;
11853
11854 source_encoder =
11855 to_intel_encoder(connector_state->best_encoder);
11856 if (!encoders_cloneable(encoder, source_encoder))
11857 return false;
11858 }
11859
11860 return true;
11861}
11862
11863static bool check_encoder_cloning(struct drm_atomic_state *state,
11864 struct intel_crtc *crtc)
11865{
11866 struct intel_encoder *encoder;
11867 struct drm_connector *connector;
11868 struct drm_connector_state *connector_state;
11869 int i;
11870
11871 for_each_connector_in_state(state, connector, connector_state, i) {
11872 if (connector_state->crtc != &crtc->base)
11873 continue;
11874
11875 encoder = to_intel_encoder(connector_state->best_encoder);
11876 if (!check_single_encoder_cloning(state, crtc, encoder))
11877 return false;
11878 }
11879
11880 return true;
11881}
11882
11883static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11884 struct drm_crtc_state *crtc_state)
11885{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011886 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011887 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011889 struct intel_crtc_state *pipe_config =
11890 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011891 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011892 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011893 bool mode_changed = needs_modeset(crtc_state);
11894
11895 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11896 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11897 return -EINVAL;
11898 }
11899
Ville Syrjälä852eb002015-06-24 22:00:07 +030011900 if (mode_changed && !crtc_state->active)
11901 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011902
Maarten Lankhorstad421372015-06-15 12:33:42 +020011903 if (mode_changed && crtc_state->enable &&
11904 dev_priv->display.crtc_compute_clock &&
11905 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11906 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11907 pipe_config);
11908 if (ret)
11909 return ret;
11910 }
11911
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011912 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011913 if (dev_priv->display.compute_pipe_wm) {
11914 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
11915 if (ret)
11916 return ret;
11917 }
11918
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011919 if (INTEL_INFO(dev)->gen >= 9) {
11920 if (mode_changed)
11921 ret = skl_update_scaler_crtc(pipe_config);
11922
11923 if (!ret)
11924 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11925 pipe_config);
11926 }
11927
11928 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011929}
11930
Jani Nikula65b38e02015-04-13 11:26:56 +030011931static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011932 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11933 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011934 .atomic_begin = intel_begin_crtc_commit,
11935 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011936 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011937};
11938
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011939static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11940{
11941 struct intel_connector *connector;
11942
11943 for_each_intel_connector(dev, connector) {
11944 if (connector->base.encoder) {
11945 connector->base.state->best_encoder =
11946 connector->base.encoder;
11947 connector->base.state->crtc =
11948 connector->base.encoder->crtc;
11949 } else {
11950 connector->base.state->best_encoder = NULL;
11951 connector->base.state->crtc = NULL;
11952 }
11953 }
11954}
11955
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011956static void
Robin Schroereba905b2014-05-18 02:24:50 +020011957connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011958 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011959{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011960 int bpp = pipe_config->pipe_bpp;
11961
11962 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11963 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011964 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011965
11966 /* Don't use an invalid EDID bpc value */
11967 if (connector->base.display_info.bpc &&
11968 connector->base.display_info.bpc * 3 < bpp) {
11969 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11970 bpp, connector->base.display_info.bpc*3);
11971 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11972 }
11973
11974 /* Clamp bpp to 8 on screens without EDID 1.4 */
11975 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11976 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11977 bpp);
11978 pipe_config->pipe_bpp = 24;
11979 }
11980}
11981
11982static int
11983compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011984 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011985{
11986 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011987 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011988 struct drm_connector *connector;
11989 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011990 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011991
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011992 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011993 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011994 else if (INTEL_INFO(dev)->gen >= 5)
11995 bpp = 12*3;
11996 else
11997 bpp = 8*3;
11998
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011999
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012000 pipe_config->pipe_bpp = bpp;
12001
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012002 state = pipe_config->base.state;
12003
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012004 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012005 for_each_connector_in_state(state, connector, connector_state, i) {
12006 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012007 continue;
12008
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012009 connected_sink_compute_bpp(to_intel_connector(connector),
12010 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012011 }
12012
12013 return bpp;
12014}
12015
Daniel Vetter644db712013-09-19 14:53:58 +020012016static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12017{
12018 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12019 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012020 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012021 mode->crtc_hdisplay, mode->crtc_hsync_start,
12022 mode->crtc_hsync_end, mode->crtc_htotal,
12023 mode->crtc_vdisplay, mode->crtc_vsync_start,
12024 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12025}
12026
Daniel Vetterc0b03412013-05-28 12:05:54 +020012027static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012028 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012029 const char *context)
12030{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012031 struct drm_device *dev = crtc->base.dev;
12032 struct drm_plane *plane;
12033 struct intel_plane *intel_plane;
12034 struct intel_plane_state *state;
12035 struct drm_framebuffer *fb;
12036
12037 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12038 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012039
12040 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12041 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12042 pipe_config->pipe_bpp, pipe_config->dither);
12043 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12044 pipe_config->has_pch_encoder,
12045 pipe_config->fdi_lanes,
12046 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12047 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12048 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012049 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012050 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012051 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012052 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12053 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12054 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012055
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012056 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012057 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012058 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012059 pipe_config->dp_m2_n2.gmch_m,
12060 pipe_config->dp_m2_n2.gmch_n,
12061 pipe_config->dp_m2_n2.link_m,
12062 pipe_config->dp_m2_n2.link_n,
12063 pipe_config->dp_m2_n2.tu);
12064
Daniel Vetter55072d12014-11-20 16:10:28 +010012065 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12066 pipe_config->has_audio,
12067 pipe_config->has_infoframe);
12068
Daniel Vetterc0b03412013-05-28 12:05:54 +020012069 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012070 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012071 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012072 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12073 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012074 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012075 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12076 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012077 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12078 crtc->num_scalers,
12079 pipe_config->scaler_state.scaler_users,
12080 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012081 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12082 pipe_config->gmch_pfit.control,
12083 pipe_config->gmch_pfit.pgm_ratios,
12084 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012085 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012086 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012087 pipe_config->pch_pfit.size,
12088 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012089 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012090 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012091
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012092 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012093 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012094 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012095 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012096 pipe_config->ddi_pll_sel,
12097 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012098 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012099 pipe_config->dpll_hw_state.pll0,
12100 pipe_config->dpll_hw_state.pll1,
12101 pipe_config->dpll_hw_state.pll2,
12102 pipe_config->dpll_hw_state.pll3,
12103 pipe_config->dpll_hw_state.pll6,
12104 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012105 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012106 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012107 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012108 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012109 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12110 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12111 pipe_config->ddi_pll_sel,
12112 pipe_config->dpll_hw_state.ctrl1,
12113 pipe_config->dpll_hw_state.cfgcr1,
12114 pipe_config->dpll_hw_state.cfgcr2);
12115 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012116 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012117 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012118 pipe_config->dpll_hw_state.wrpll,
12119 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012120 } else {
12121 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12122 "fp0: 0x%x, fp1: 0x%x\n",
12123 pipe_config->dpll_hw_state.dpll,
12124 pipe_config->dpll_hw_state.dpll_md,
12125 pipe_config->dpll_hw_state.fp0,
12126 pipe_config->dpll_hw_state.fp1);
12127 }
12128
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012129 DRM_DEBUG_KMS("planes on this crtc\n");
12130 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12131 intel_plane = to_intel_plane(plane);
12132 if (intel_plane->pipe != crtc->pipe)
12133 continue;
12134
12135 state = to_intel_plane_state(plane->state);
12136 fb = state->base.fb;
12137 if (!fb) {
12138 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12139 "disabled, scaler_id = %d\n",
12140 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12141 plane->base.id, intel_plane->pipe,
12142 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12143 drm_plane_index(plane), state->scaler_id);
12144 continue;
12145 }
12146
12147 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12148 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12149 plane->base.id, intel_plane->pipe,
12150 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12151 drm_plane_index(plane));
12152 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12153 fb->base.id, fb->width, fb->height, fb->pixel_format);
12154 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12155 state->scaler_id,
12156 state->src.x1 >> 16, state->src.y1 >> 16,
12157 drm_rect_width(&state->src) >> 16,
12158 drm_rect_height(&state->src) >> 16,
12159 state->dst.x1, state->dst.y1,
12160 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12161 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012162}
12163
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012164static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012165{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012166 struct drm_device *dev = state->dev;
12167 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012168 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012169 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012170 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012171 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012172
12173 /*
12174 * Walk the connector list instead of the encoder
12175 * list to detect the problem on ddi platforms
12176 * where there's just one encoder per digital port.
12177 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012178 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012179 if (!connector_state->best_encoder)
12180 continue;
12181
12182 encoder = to_intel_encoder(connector_state->best_encoder);
12183
12184 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012185
12186 switch (encoder->type) {
12187 unsigned int port_mask;
12188 case INTEL_OUTPUT_UNKNOWN:
12189 if (WARN_ON(!HAS_DDI(dev)))
12190 break;
12191 case INTEL_OUTPUT_DISPLAYPORT:
12192 case INTEL_OUTPUT_HDMI:
12193 case INTEL_OUTPUT_EDP:
12194 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12195
12196 /* the same port mustn't appear more than once */
12197 if (used_ports & port_mask)
12198 return false;
12199
12200 used_ports |= port_mask;
12201 default:
12202 break;
12203 }
12204 }
12205
12206 return true;
12207}
12208
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012209static void
12210clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12211{
12212 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012213 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012214 struct intel_dpll_hw_state dpll_hw_state;
12215 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012216 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012217 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012218
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012219 /* FIXME: before the switch to atomic started, a new pipe_config was
12220 * kzalloc'd. Code that depends on any field being zero should be
12221 * fixed, so that the crtc_state can be safely duplicated. For now,
12222 * only fields that are know to not cause problems are preserved. */
12223
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012224 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012225 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012226 shared_dpll = crtc_state->shared_dpll;
12227 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012228 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012229 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012230
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012231 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012232
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012233 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012234 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012235 crtc_state->shared_dpll = shared_dpll;
12236 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012237 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012238 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012239}
12240
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012241static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012242intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012243 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012244{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012245 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012246 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012247 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012248 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012249 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012250 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012251 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012252
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012253 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012254
Daniel Vettere143a212013-07-04 12:01:15 +020012255 pipe_config->cpu_transcoder =
12256 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012257
Imre Deak2960bc92013-07-30 13:36:32 +030012258 /*
12259 * Sanitize sync polarity flags based on requested ones. If neither
12260 * positive or negative polarity is requested, treat this as meaning
12261 * negative polarity.
12262 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012263 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012264 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012265 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012266
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012267 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012268 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012269 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012270
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012271 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12272 pipe_config);
12273 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012274 goto fail;
12275
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012276 /*
12277 * Determine the real pipe dimensions. Note that stereo modes can
12278 * increase the actual pipe size due to the frame doubling and
12279 * insertion of additional space for blanks between the frame. This
12280 * is stored in the crtc timings. We use the requested mode to do this
12281 * computation to clearly distinguish it from the adjusted mode, which
12282 * can be changed by the connectors in the below retry loop.
12283 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012284 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012285 &pipe_config->pipe_src_w,
12286 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012287
Daniel Vettere29c22c2013-02-21 00:00:16 +010012288encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012289 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012290 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012291 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012292
Daniel Vetter135c81b2013-07-21 21:37:09 +020012293 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012294 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12295 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012296
Daniel Vetter7758a112012-07-08 19:40:39 +020012297 /* Pass our mode to the connectors and the CRTC to give them a chance to
12298 * adjust it according to limitations or connector properties, and also
12299 * a chance to reject the mode entirely.
12300 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012301 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012302 if (connector_state->crtc != crtc)
12303 continue;
12304
12305 encoder = to_intel_encoder(connector_state->best_encoder);
12306
Daniel Vetterefea6e82013-07-21 21:36:59 +020012307 if (!(encoder->compute_config(encoder, pipe_config))) {
12308 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012309 goto fail;
12310 }
12311 }
12312
Daniel Vetterff9a6752013-06-01 17:16:21 +020012313 /* Set default port clock if not overwritten by the encoder. Needs to be
12314 * done afterwards in case the encoder adjusts the mode. */
12315 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012316 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012317 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012318
Daniel Vettera43f6e02013-06-07 23:10:32 +020012319 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012320 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012321 DRM_DEBUG_KMS("CRTC fixup failed\n");
12322 goto fail;
12323 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012324
12325 if (ret == RETRY) {
12326 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12327 ret = -EINVAL;
12328 goto fail;
12329 }
12330
12331 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12332 retry = false;
12333 goto encoder_retry;
12334 }
12335
Daniel Vettere8fa4272015-08-12 11:43:34 +020012336 /* Dithering seems to not pass-through bits correctly when it should, so
12337 * only enable it on 6bpc panels. */
12338 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012339 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012340 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012341
Daniel Vetter7758a112012-07-08 19:40:39 +020012342fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012343 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012344}
12345
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012346static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012347intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012348{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012349 struct drm_crtc *crtc;
12350 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012351 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012352
Ville Syrjälä76688512014-01-10 11:28:06 +020012353 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012354 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012355 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012356
12357 /* Update hwmode for vblank functions */
12358 if (crtc->state->active)
12359 crtc->hwmode = crtc->state->adjusted_mode;
12360 else
12361 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012362
12363 /*
12364 * Update legacy state to satisfy fbc code. This can
12365 * be removed when fbc uses the atomic state.
12366 */
12367 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12368 struct drm_plane_state *plane_state = crtc->primary->state;
12369
12370 crtc->primary->fb = plane_state->fb;
12371 crtc->x = plane_state->src_x >> 16;
12372 crtc->y = plane_state->src_y >> 16;
12373 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012374 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012375}
12376
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012377static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012378{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012379 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012380
12381 if (clock1 == clock2)
12382 return true;
12383
12384 if (!clock1 || !clock2)
12385 return false;
12386
12387 diff = abs(clock1 - clock2);
12388
12389 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12390 return true;
12391
12392 return false;
12393}
12394
Daniel Vetter25c5b262012-07-08 22:08:04 +020012395#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12396 list_for_each_entry((intel_crtc), \
12397 &(dev)->mode_config.crtc_list, \
12398 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012399 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012400
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012401static bool
12402intel_compare_m_n(unsigned int m, unsigned int n,
12403 unsigned int m2, unsigned int n2,
12404 bool exact)
12405{
12406 if (m == m2 && n == n2)
12407 return true;
12408
12409 if (exact || !m || !n || !m2 || !n2)
12410 return false;
12411
12412 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12413
12414 if (m > m2) {
12415 while (m > m2) {
12416 m2 <<= 1;
12417 n2 <<= 1;
12418 }
12419 } else if (m < m2) {
12420 while (m < m2) {
12421 m <<= 1;
12422 n <<= 1;
12423 }
12424 }
12425
12426 return m == m2 && n == n2;
12427}
12428
12429static bool
12430intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12431 struct intel_link_m_n *m2_n2,
12432 bool adjust)
12433{
12434 if (m_n->tu == m2_n2->tu &&
12435 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12436 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12437 intel_compare_m_n(m_n->link_m, m_n->link_n,
12438 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12439 if (adjust)
12440 *m2_n2 = *m_n;
12441
12442 return true;
12443 }
12444
12445 return false;
12446}
12447
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012448static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012449intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012450 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012451 struct intel_crtc_state *pipe_config,
12452 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012453{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012454 bool ret = true;
12455
12456#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12457 do { \
12458 if (!adjust) \
12459 DRM_ERROR(fmt, ##__VA_ARGS__); \
12460 else \
12461 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12462 } while (0)
12463
Daniel Vetter66e985c2013-06-05 13:34:20 +020012464#define PIPE_CONF_CHECK_X(name) \
12465 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012466 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012467 "(expected 0x%08x, found 0x%08x)\n", \
12468 current_config->name, \
12469 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012470 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012471 }
12472
Daniel Vetter08a24032013-04-19 11:25:34 +020012473#define PIPE_CONF_CHECK_I(name) \
12474 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012475 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012476 "(expected %i, found %i)\n", \
12477 current_config->name, \
12478 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012479 ret = false; \
12480 }
12481
12482#define PIPE_CONF_CHECK_M_N(name) \
12483 if (!intel_compare_link_m_n(&current_config->name, \
12484 &pipe_config->name,\
12485 adjust)) { \
12486 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12487 "(expected tu %i gmch %i/%i link %i/%i, " \
12488 "found tu %i, gmch %i/%i link %i/%i)\n", \
12489 current_config->name.tu, \
12490 current_config->name.gmch_m, \
12491 current_config->name.gmch_n, \
12492 current_config->name.link_m, \
12493 current_config->name.link_n, \
12494 pipe_config->name.tu, \
12495 pipe_config->name.gmch_m, \
12496 pipe_config->name.gmch_n, \
12497 pipe_config->name.link_m, \
12498 pipe_config->name.link_n); \
12499 ret = false; \
12500 }
12501
12502#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12503 if (!intel_compare_link_m_n(&current_config->name, \
12504 &pipe_config->name, adjust) && \
12505 !intel_compare_link_m_n(&current_config->alt_name, \
12506 &pipe_config->name, adjust)) { \
12507 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12508 "(expected tu %i gmch %i/%i link %i/%i, " \
12509 "or tu %i gmch %i/%i link %i/%i, " \
12510 "found tu %i, gmch %i/%i link %i/%i)\n", \
12511 current_config->name.tu, \
12512 current_config->name.gmch_m, \
12513 current_config->name.gmch_n, \
12514 current_config->name.link_m, \
12515 current_config->name.link_n, \
12516 current_config->alt_name.tu, \
12517 current_config->alt_name.gmch_m, \
12518 current_config->alt_name.gmch_n, \
12519 current_config->alt_name.link_m, \
12520 current_config->alt_name.link_n, \
12521 pipe_config->name.tu, \
12522 pipe_config->name.gmch_m, \
12523 pipe_config->name.gmch_n, \
12524 pipe_config->name.link_m, \
12525 pipe_config->name.link_n); \
12526 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012527 }
12528
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012529/* This is required for BDW+ where there is only one set of registers for
12530 * switching between high and low RR.
12531 * This macro can be used whenever a comparison has to be made between one
12532 * hw state and multiple sw state variables.
12533 */
12534#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12535 if ((current_config->name != pipe_config->name) && \
12536 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012537 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012538 "(expected %i or %i, found %i)\n", \
12539 current_config->name, \
12540 current_config->alt_name, \
12541 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012542 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012543 }
12544
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012545#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12546 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012547 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012548 "(expected %i, found %i)\n", \
12549 current_config->name & (mask), \
12550 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012551 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012552 }
12553
Ville Syrjälä5e550652013-09-06 23:29:07 +030012554#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12555 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012556 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012557 "(expected %i, found %i)\n", \
12558 current_config->name, \
12559 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012560 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012561 }
12562
Daniel Vetterbb760062013-06-06 14:55:52 +020012563#define PIPE_CONF_QUIRK(quirk) \
12564 ((current_config->quirks | pipe_config->quirks) & (quirk))
12565
Daniel Vettereccb1402013-05-22 00:50:22 +020012566 PIPE_CONF_CHECK_I(cpu_transcoder);
12567
Daniel Vetter08a24032013-04-19 11:25:34 +020012568 PIPE_CONF_CHECK_I(has_pch_encoder);
12569 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012570 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012571
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012572 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012573 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012574
12575 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012576 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012577
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012578 PIPE_CONF_CHECK_I(has_drrs);
12579 if (current_config->has_drrs)
12580 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12581 } else
12582 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012583
Jani Nikulaa65347b2015-11-27 12:21:46 +020012584 PIPE_CONF_CHECK_I(has_dsi_encoder);
12585
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012586 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12587 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12588 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12589 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12590 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12591 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012592
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012593 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12594 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12595 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12596 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12597 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12598 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012599
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012600 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012601 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012602 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12603 IS_VALLEYVIEW(dev))
12604 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012605 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012606
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012607 PIPE_CONF_CHECK_I(has_audio);
12608
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012609 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012610 DRM_MODE_FLAG_INTERLACE);
12611
Daniel Vetterbb760062013-06-06 14:55:52 +020012612 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012613 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012614 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012615 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012616 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012617 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012618 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012619 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012620 DRM_MODE_FLAG_NVSYNC);
12621 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012622
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012623 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012624 /* pfit ratios are autocomputed by the hw on gen4+ */
12625 if (INTEL_INFO(dev)->gen < 4)
12626 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012627 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012628
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012629 if (!adjust) {
12630 PIPE_CONF_CHECK_I(pipe_src_w);
12631 PIPE_CONF_CHECK_I(pipe_src_h);
12632
12633 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12634 if (current_config->pch_pfit.enabled) {
12635 PIPE_CONF_CHECK_X(pch_pfit.pos);
12636 PIPE_CONF_CHECK_X(pch_pfit.size);
12637 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012638
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012639 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12640 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012641
Jesse Barnese59150d2014-01-07 13:30:45 -080012642 /* BDW+ don't expose a synchronous way to read the state */
12643 if (IS_HASWELL(dev))
12644 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012645
Ville Syrjälä282740f2013-09-04 18:30:03 +030012646 PIPE_CONF_CHECK_I(double_wide);
12647
Daniel Vetter26804af2014-06-25 22:01:55 +030012648 PIPE_CONF_CHECK_X(ddi_pll_sel);
12649
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012650 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012651 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012652 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012653 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12654 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012655 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012656 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012657 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12658 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12659 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012660
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012661 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12662 PIPE_CONF_CHECK_I(pipe_bpp);
12663
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012664 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012665 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012666
Daniel Vetter66e985c2013-06-05 13:34:20 +020012667#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012668#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012669#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012670#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012671#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012672#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012673#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012674
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012675 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012676}
12677
Damien Lespiau08db6652014-11-04 17:06:52 +000012678static void check_wm_state(struct drm_device *dev)
12679{
12680 struct drm_i915_private *dev_priv = dev->dev_private;
12681 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12682 struct intel_crtc *intel_crtc;
12683 int plane;
12684
12685 if (INTEL_INFO(dev)->gen < 9)
12686 return;
12687
12688 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12689 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12690
12691 for_each_intel_crtc(dev, intel_crtc) {
12692 struct skl_ddb_entry *hw_entry, *sw_entry;
12693 const enum pipe pipe = intel_crtc->pipe;
12694
12695 if (!intel_crtc->active)
12696 continue;
12697
12698 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012699 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012700 hw_entry = &hw_ddb.plane[pipe][plane];
12701 sw_entry = &sw_ddb->plane[pipe][plane];
12702
12703 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12704 continue;
12705
12706 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12707 "(expected (%u,%u), found (%u,%u))\n",
12708 pipe_name(pipe), plane + 1,
12709 sw_entry->start, sw_entry->end,
12710 hw_entry->start, hw_entry->end);
12711 }
12712
12713 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012714 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12715 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012716
12717 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12718 continue;
12719
12720 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12721 "(expected (%u,%u), found (%u,%u))\n",
12722 pipe_name(pipe),
12723 sw_entry->start, sw_entry->end,
12724 hw_entry->start, hw_entry->end);
12725 }
12726}
12727
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012728static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012729check_connector_state(struct drm_device *dev,
12730 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012731{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012732 struct drm_connector_state *old_conn_state;
12733 struct drm_connector *connector;
12734 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012735
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012736 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12737 struct drm_encoder *encoder = connector->encoder;
12738 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012739
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012740 /* This also checks the encoder/connector hw state with the
12741 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012742 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012743
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012744 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012745 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012746 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012747}
12748
12749static void
12750check_encoder_state(struct drm_device *dev)
12751{
12752 struct intel_encoder *encoder;
12753 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012754
Damien Lespiaub2784e12014-08-05 11:29:37 +010012755 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012756 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012757 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012758
12759 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12760 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012761 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012762
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012763 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012764 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012765 continue;
12766 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012767
12768 I915_STATE_WARN(connector->base.state->crtc !=
12769 encoder->base.crtc,
12770 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012771 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012772
Rob Clarke2c719b2014-12-15 13:56:32 -050012773 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012774 "encoder's enabled state mismatch "
12775 "(expected %i, found %i)\n",
12776 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012777
12778 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012779 bool active;
12780
12781 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012782 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012783 "encoder detached but still enabled on pipe %c.\n",
12784 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012785 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012786 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012787}
12788
12789static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012790check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012791{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012792 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012793 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012794 struct drm_crtc_state *old_crtc_state;
12795 struct drm_crtc *crtc;
12796 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012797
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012798 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12800 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012801 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012802
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012803 if (!needs_modeset(crtc->state) &&
12804 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012805 continue;
12806
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012807 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12808 pipe_config = to_intel_crtc_state(old_crtc_state);
12809 memset(pipe_config, 0, sizeof(*pipe_config));
12810 pipe_config->base.crtc = crtc;
12811 pipe_config->base.state = old_state;
12812
12813 DRM_DEBUG_KMS("[CRTC:%d]\n",
12814 crtc->base.id);
12815
12816 active = dev_priv->display.get_pipe_config(intel_crtc,
12817 pipe_config);
12818
12819 /* hw state is inconsistent with the pipe quirk */
12820 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12821 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12822 active = crtc->state->active;
12823
12824 I915_STATE_WARN(crtc->state->active != active,
12825 "crtc active state doesn't match with hw state "
12826 "(expected %i, found %i)\n", crtc->state->active, active);
12827
12828 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12829 "transitional active state does not match atomic hw state "
12830 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12831
12832 for_each_encoder_on_crtc(dev, crtc, encoder) {
12833 enum pipe pipe;
12834
12835 active = encoder->get_hw_state(encoder, &pipe);
12836 I915_STATE_WARN(active != crtc->state->active,
12837 "[ENCODER:%i] active %i with crtc active %i\n",
12838 encoder->base.base.id, active, crtc->state->active);
12839
12840 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12841 "Encoder connected to wrong pipe %c\n",
12842 pipe_name(pipe));
12843
12844 if (active)
12845 encoder->get_config(encoder, pipe_config);
12846 }
12847
12848 if (!crtc->state->active)
12849 continue;
12850
12851 sw_config = to_intel_crtc_state(crtc->state);
12852 if (!intel_pipe_config_compare(dev, sw_config,
12853 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012854 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012855 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012856 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012857 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012858 "[sw state]");
12859 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012860 }
12861}
12862
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012863static void
12864check_shared_dpll_state(struct drm_device *dev)
12865{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012866 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012867 struct intel_crtc *crtc;
12868 struct intel_dpll_hw_state dpll_hw_state;
12869 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012870
12871 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12872 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12873 int enabled_crtcs = 0, active_crtcs = 0;
12874 bool active;
12875
12876 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12877
12878 DRM_DEBUG_KMS("%s\n", pll->name);
12879
12880 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12881
Rob Clarke2c719b2014-12-15 13:56:32 -050012882 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012883 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012884 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012885 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012886 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012887 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012888 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012889 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012890 "pll on state mismatch (expected %i, found %i)\n",
12891 pll->on, active);
12892
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012893 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012894 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012895 enabled_crtcs++;
12896 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12897 active_crtcs++;
12898 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012899 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012900 "pll active crtcs mismatch (expected %i, found %i)\n",
12901 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012902 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012903 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012904 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012905
Rob Clarke2c719b2014-12-15 13:56:32 -050012906 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012907 sizeof(dpll_hw_state)),
12908 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012909 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012910}
12911
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012912static void
12913intel_modeset_check_state(struct drm_device *dev,
12914 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012915{
Damien Lespiau08db6652014-11-04 17:06:52 +000012916 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012917 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012918 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012919 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012920 check_shared_dpll_state(dev);
12921}
12922
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012923void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012924 int dotclock)
12925{
12926 /*
12927 * FDI already provided one idea for the dotclock.
12928 * Yell if the encoder disagrees.
12929 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012930 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012931 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012932 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012933}
12934
Ville Syrjälä80715b22014-05-15 20:23:23 +030012935static void update_scanline_offset(struct intel_crtc *crtc)
12936{
12937 struct drm_device *dev = crtc->base.dev;
12938
12939 /*
12940 * The scanline counter increments at the leading edge of hsync.
12941 *
12942 * On most platforms it starts counting from vtotal-1 on the
12943 * first active line. That means the scanline counter value is
12944 * always one less than what we would expect. Ie. just after
12945 * start of vblank, which also occurs at start of hsync (on the
12946 * last active line), the scanline counter will read vblank_start-1.
12947 *
12948 * On gen2 the scanline counter starts counting from 1 instead
12949 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12950 * to keep the value positive), instead of adding one.
12951 *
12952 * On HSW+ the behaviour of the scanline counter depends on the output
12953 * type. For DP ports it behaves like most other platforms, but on HDMI
12954 * there's an extra 1 line difference. So we need to add two instead of
12955 * one to the value.
12956 */
12957 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012958 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012959 int vtotal;
12960
Ville Syrjälä124abe02015-09-08 13:40:45 +030012961 vtotal = adjusted_mode->crtc_vtotal;
12962 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012963 vtotal /= 2;
12964
12965 crtc->scanline_offset = vtotal - 1;
12966 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012967 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012968 crtc->scanline_offset = 2;
12969 } else
12970 crtc->scanline_offset = 1;
12971}
12972
Maarten Lankhorstad421372015-06-15 12:33:42 +020012973static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012974{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012975 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012976 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012977 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012978 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012979 struct intel_crtc_state *intel_crtc_state;
12980 struct drm_crtc *crtc;
12981 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012982 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012983
12984 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012985 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012986
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012987 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012988 int dpll;
12989
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012990 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012991 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012992 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012993
Maarten Lankhorstad421372015-06-15 12:33:42 +020012994 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012995 continue;
12996
Maarten Lankhorstad421372015-06-15 12:33:42 +020012997 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012998
Maarten Lankhorstad421372015-06-15 12:33:42 +020012999 if (!shared_dpll)
13000 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13001
13002 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013003 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013004}
13005
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013006/*
13007 * This implements the workaround described in the "notes" section of the mode
13008 * set sequence documentation. When going from no pipes or single pipe to
13009 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13010 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13011 */
13012static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13013{
13014 struct drm_crtc_state *crtc_state;
13015 struct intel_crtc *intel_crtc;
13016 struct drm_crtc *crtc;
13017 struct intel_crtc_state *first_crtc_state = NULL;
13018 struct intel_crtc_state *other_crtc_state = NULL;
13019 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13020 int i;
13021
13022 /* look at all crtc's that are going to be enabled in during modeset */
13023 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13024 intel_crtc = to_intel_crtc(crtc);
13025
13026 if (!crtc_state->active || !needs_modeset(crtc_state))
13027 continue;
13028
13029 if (first_crtc_state) {
13030 other_crtc_state = to_intel_crtc_state(crtc_state);
13031 break;
13032 } else {
13033 first_crtc_state = to_intel_crtc_state(crtc_state);
13034 first_pipe = intel_crtc->pipe;
13035 }
13036 }
13037
13038 /* No workaround needed? */
13039 if (!first_crtc_state)
13040 return 0;
13041
13042 /* w/a possibly needed, check how many crtc's are already enabled. */
13043 for_each_intel_crtc(state->dev, intel_crtc) {
13044 struct intel_crtc_state *pipe_config;
13045
13046 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13047 if (IS_ERR(pipe_config))
13048 return PTR_ERR(pipe_config);
13049
13050 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13051
13052 if (!pipe_config->base.active ||
13053 needs_modeset(&pipe_config->base))
13054 continue;
13055
13056 /* 2 or more enabled crtcs means no need for w/a */
13057 if (enabled_pipe != INVALID_PIPE)
13058 return 0;
13059
13060 enabled_pipe = intel_crtc->pipe;
13061 }
13062
13063 if (enabled_pipe != INVALID_PIPE)
13064 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13065 else if (other_crtc_state)
13066 other_crtc_state->hsw_workaround_pipe = first_pipe;
13067
13068 return 0;
13069}
13070
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013071static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13072{
13073 struct drm_crtc *crtc;
13074 struct drm_crtc_state *crtc_state;
13075 int ret = 0;
13076
13077 /* add all active pipes to the state */
13078 for_each_crtc(state->dev, crtc) {
13079 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13080 if (IS_ERR(crtc_state))
13081 return PTR_ERR(crtc_state);
13082
13083 if (!crtc_state->active || needs_modeset(crtc_state))
13084 continue;
13085
13086 crtc_state->mode_changed = true;
13087
13088 ret = drm_atomic_add_affected_connectors(state, crtc);
13089 if (ret)
13090 break;
13091
13092 ret = drm_atomic_add_affected_planes(state, crtc);
13093 if (ret)
13094 break;
13095 }
13096
13097 return ret;
13098}
13099
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013100static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013101{
13102 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013103 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013104 int ret;
13105
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013106 if (!check_digital_port_conflicts(state)) {
13107 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13108 return -EINVAL;
13109 }
13110
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013111 /*
13112 * See if the config requires any additional preparation, e.g.
13113 * to adjust global state with pipes off. We need to do this
13114 * here so we can get the modeset_pipe updated config for the new
13115 * mode set on this crtc. For other crtcs we need to use the
13116 * adjusted_mode bits in the crtc directly.
13117 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013118 if (dev_priv->display.modeset_calc_cdclk) {
13119 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013120
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013121 ret = dev_priv->display.modeset_calc_cdclk(state);
13122
13123 cdclk = to_intel_atomic_state(state)->cdclk;
13124 if (!ret && cdclk != dev_priv->cdclk_freq)
13125 ret = intel_modeset_all_pipes(state);
13126
13127 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013128 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013129 } else
13130 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013131
Maarten Lankhorstad421372015-06-15 12:33:42 +020013132 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013133
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013134 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013135 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013136
Maarten Lankhorstad421372015-06-15 12:33:42 +020013137 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013138}
13139
Matt Roperaa363132015-09-24 15:53:18 -070013140/*
13141 * Handle calculation of various watermark data at the end of the atomic check
13142 * phase. The code here should be run after the per-crtc and per-plane 'check'
13143 * handlers to ensure that all derived state has been updated.
13144 */
13145static void calc_watermark_data(struct drm_atomic_state *state)
13146{
13147 struct drm_device *dev = state->dev;
13148 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13149 struct drm_crtc *crtc;
13150 struct drm_crtc_state *cstate;
13151 struct drm_plane *plane;
13152 struct drm_plane_state *pstate;
13153
13154 /*
13155 * Calculate watermark configuration details now that derived
13156 * plane/crtc state is all properly updated.
13157 */
13158 drm_for_each_crtc(crtc, dev) {
13159 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13160 crtc->state;
13161
13162 if (cstate->active)
13163 intel_state->wm_config.num_pipes_active++;
13164 }
13165 drm_for_each_legacy_plane(plane, dev) {
13166 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13167 plane->state;
13168
13169 if (!to_intel_plane_state(pstate)->visible)
13170 continue;
13171
13172 intel_state->wm_config.sprites_enabled = true;
13173 if (pstate->crtc_w != pstate->src_w >> 16 ||
13174 pstate->crtc_h != pstate->src_h >> 16)
13175 intel_state->wm_config.sprites_scaled = true;
13176 }
13177}
13178
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013179/**
13180 * intel_atomic_check - validate state object
13181 * @dev: drm device
13182 * @state: state to validate
13183 */
13184static int intel_atomic_check(struct drm_device *dev,
13185 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013186{
Matt Roperaa363132015-09-24 15:53:18 -070013187 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013188 struct drm_crtc *crtc;
13189 struct drm_crtc_state *crtc_state;
13190 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013191 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013192
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013193 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013194 if (ret)
13195 return ret;
13196
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013197 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013198 struct intel_crtc_state *pipe_config =
13199 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013200
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013201 memset(&to_intel_crtc(crtc)->atomic, 0,
13202 sizeof(struct intel_crtc_atomic_commit));
13203
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013204 /* Catch I915_MODE_FLAG_INHERITED */
13205 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13206 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013207
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013208 if (!crtc_state->enable) {
13209 if (needs_modeset(crtc_state))
13210 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013211 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013212 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013213
Daniel Vetter26495482015-07-15 14:15:52 +020013214 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013215 continue;
13216
Daniel Vetter26495482015-07-15 14:15:52 +020013217 /* FIXME: For only active_changed we shouldn't need to do any
13218 * state recomputation at all. */
13219
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013220 ret = drm_atomic_add_affected_connectors(state, crtc);
13221 if (ret)
13222 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013223
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013224 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013225 if (ret)
13226 return ret;
13227
Jani Nikula73831232015-11-19 10:26:30 +020013228 if (i915.fastboot &&
13229 intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013230 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013231 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013232 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013233 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013234 }
13235
13236 if (needs_modeset(crtc_state)) {
13237 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013238
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013239 ret = drm_atomic_add_affected_planes(state, crtc);
13240 if (ret)
13241 return ret;
13242 }
13243
Daniel Vetter26495482015-07-15 14:15:52 +020013244 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13245 needs_modeset(crtc_state) ?
13246 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013247 }
13248
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013249 if (any_ms) {
13250 ret = intel_modeset_checks(state);
13251
13252 if (ret)
13253 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013254 } else
Matt Roperaa363132015-09-24 15:53:18 -070013255 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013256
Matt Roperaa363132015-09-24 15:53:18 -070013257 ret = drm_atomic_helper_check_planes(state->dev, state);
13258 if (ret)
13259 return ret;
13260
13261 calc_watermark_data(state);
13262
13263 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013264}
13265
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013266static int intel_atomic_prepare_commit(struct drm_device *dev,
13267 struct drm_atomic_state *state,
13268 bool async)
13269{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013270 struct drm_i915_private *dev_priv = dev->dev_private;
13271 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013272 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013273 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013274 struct drm_crtc *crtc;
13275 int i, ret;
13276
13277 if (async) {
13278 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13279 return -EINVAL;
13280 }
13281
13282 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13283 ret = intel_crtc_wait_for_pending_flips(crtc);
13284 if (ret)
13285 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013286
13287 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13288 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013289 }
13290
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013291 ret = mutex_lock_interruptible(&dev->struct_mutex);
13292 if (ret)
13293 return ret;
13294
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013295 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013296 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13297 u32 reset_counter;
13298
13299 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13300 mutex_unlock(&dev->struct_mutex);
13301
13302 for_each_plane_in_state(state, plane, plane_state, i) {
13303 struct intel_plane_state *intel_plane_state =
13304 to_intel_plane_state(plane_state);
13305
13306 if (!intel_plane_state->wait_req)
13307 continue;
13308
13309 ret = __i915_wait_request(intel_plane_state->wait_req,
13310 reset_counter, true,
13311 NULL, NULL);
13312
13313 /* Swallow -EIO errors to allow updates during hw lockup. */
13314 if (ret == -EIO)
13315 ret = 0;
13316
13317 if (ret)
13318 break;
13319 }
13320
13321 if (!ret)
13322 return 0;
13323
13324 mutex_lock(&dev->struct_mutex);
13325 drm_atomic_helper_cleanup_planes(dev, state);
13326 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013327
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013328 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013329 return ret;
13330}
13331
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013332/**
13333 * intel_atomic_commit - commit validated state object
13334 * @dev: DRM device
13335 * @state: the top-level driver state object
13336 * @async: asynchronous commit
13337 *
13338 * This function commits a top-level state object that has been validated
13339 * with drm_atomic_helper_check().
13340 *
13341 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13342 * we can only handle plane-related operations and do not yet support
13343 * asynchronous commit.
13344 *
13345 * RETURNS
13346 * Zero for success or -errno.
13347 */
13348static int intel_atomic_commit(struct drm_device *dev,
13349 struct drm_atomic_state *state,
13350 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013351{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013352 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013353 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013354 struct drm_crtc *crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013355 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013356 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013357 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013358
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013359 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013360 if (ret) {
13361 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013362 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013363 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013364
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013365 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013366 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013367
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013368 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013369 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13370
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013371 if (!needs_modeset(crtc->state))
13372 continue;
13373
13374 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013375 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013376
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013377 if (crtc_state->active) {
13378 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13379 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013380 intel_crtc->active = false;
13381 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013382
13383 /*
13384 * Underruns don't always raise
13385 * interrupts, so check manually.
13386 */
13387 intel_check_cpu_fifo_underruns(dev_priv);
13388 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013389 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013390 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013391
Daniel Vetterea9d7582012-07-10 10:42:52 +020013392 /* Only after disabling all output pipelines that will be changed can we
13393 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013394 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013395
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013396 if (any_ms) {
13397 intel_shared_dpll_commit(state);
13398
13399 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013400 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013401 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013402
Daniel Vettera6778b32012-07-02 09:56:42 +020013403 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013404 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013405 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13406 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013407 bool update_pipe = !modeset &&
13408 to_intel_crtc_state(crtc->state)->update_pipe;
13409 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013410
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013411 if (modeset)
13412 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13413
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013414 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013415 update_scanline_offset(to_intel_crtc(crtc));
13416 dev_priv->display.crtc_enable(crtc);
13417 }
13418
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013419 if (update_pipe) {
13420 put_domains = modeset_get_crtc_power_domains(crtc);
13421
13422 /* make sure intel_modeset_check_state runs */
13423 any_ms = true;
13424 }
13425
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013426 if (!modeset)
13427 intel_pre_plane_update(intel_crtc);
13428
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013429 if (crtc->state->active &&
13430 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013431 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013432
13433 if (put_domains)
13434 modeset_put_power_domains(dev_priv, put_domains);
13435
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013436 intel_post_plane_update(intel_crtc);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013437
13438 if (modeset)
13439 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013440 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013441
Daniel Vettera6778b32012-07-02 09:56:42 +020013442 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013443
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013444 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013445
13446 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013447 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013448 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013449
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013450 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013451 intel_modeset_check_state(dev, state);
13452
13453 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013454
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013455 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013456}
13457
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013458void intel_crtc_restore_mode(struct drm_crtc *crtc)
13459{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013460 struct drm_device *dev = crtc->dev;
13461 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013462 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013463 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013464
13465 state = drm_atomic_state_alloc(dev);
13466 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013467 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013468 crtc->base.id);
13469 return;
13470 }
13471
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013472 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013473
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013474retry:
13475 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13476 ret = PTR_ERR_OR_ZERO(crtc_state);
13477 if (!ret) {
13478 if (!crtc_state->active)
13479 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013480
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013481 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013482 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013483 }
13484
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013485 if (ret == -EDEADLK) {
13486 drm_atomic_state_clear(state);
13487 drm_modeset_backoff(state->acquire_ctx);
13488 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013489 }
13490
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013491 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013492out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013493 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013494}
13495
Daniel Vetter25c5b262012-07-08 22:08:04 +020013496#undef for_each_intel_crtc_masked
13497
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013498static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013499 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013500 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013501 .destroy = intel_crtc_destroy,
13502 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013503 .atomic_duplicate_state = intel_crtc_duplicate_state,
13504 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013505};
13506
Daniel Vetter53589012013-06-05 13:34:16 +020013507static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13508 struct intel_shared_dpll *pll,
13509 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013510{
Daniel Vetter53589012013-06-05 13:34:16 +020013511 uint32_t val;
13512
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013513 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013514 return false;
13515
Daniel Vetter53589012013-06-05 13:34:16 +020013516 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013517 hw_state->dpll = val;
13518 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13519 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013520
13521 return val & DPLL_VCO_ENABLE;
13522}
13523
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013524static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13525 struct intel_shared_dpll *pll)
13526{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013527 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13528 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013529}
13530
Daniel Vettere7b903d2013-06-05 13:34:14 +020013531static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13532 struct intel_shared_dpll *pll)
13533{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013534 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013535 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013536
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013537 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013538
13539 /* Wait for the clocks to stabilize. */
13540 POSTING_READ(PCH_DPLL(pll->id));
13541 udelay(150);
13542
13543 /* The pixel multiplier can only be updated once the
13544 * DPLL is enabled and the clocks are stable.
13545 *
13546 * So write it again.
13547 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013548 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013549 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013550 udelay(200);
13551}
13552
13553static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13554 struct intel_shared_dpll *pll)
13555{
13556 struct drm_device *dev = dev_priv->dev;
13557 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013558
13559 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013560 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013561 if (intel_crtc_to_shared_dpll(crtc) == pll)
13562 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13563 }
13564
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013565 I915_WRITE(PCH_DPLL(pll->id), 0);
13566 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013567 udelay(200);
13568}
13569
Daniel Vetter46edb022013-06-05 13:34:12 +020013570static char *ibx_pch_dpll_names[] = {
13571 "PCH DPLL A",
13572 "PCH DPLL B",
13573};
13574
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013575static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013576{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013577 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013578 int i;
13579
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013580 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013581
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013582 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013583 dev_priv->shared_dplls[i].id = i;
13584 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013585 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013586 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13587 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013588 dev_priv->shared_dplls[i].get_hw_state =
13589 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013590 }
13591}
13592
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013593static void intel_shared_dpll_init(struct drm_device *dev)
13594{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013595 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013596
Daniel Vetter9cd86932014-06-25 22:01:57 +030013597 if (HAS_DDI(dev))
13598 intel_ddi_pll_init(dev);
13599 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013600 ibx_pch_dpll_init(dev);
13601 else
13602 dev_priv->num_shared_dpll = 0;
13603
13604 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013605}
13606
Matt Roper6beb8c232014-12-01 15:40:14 -080013607/**
13608 * intel_prepare_plane_fb - Prepare fb for usage on plane
13609 * @plane: drm plane to prepare for
13610 * @fb: framebuffer to prepare for presentation
13611 *
13612 * Prepares a framebuffer for usage on a display plane. Generally this
13613 * involves pinning the underlying object and updating the frontbuffer tracking
13614 * bits. Some older platforms need special physical address handling for
13615 * cursor planes.
13616 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013617 * Must be called with struct_mutex held.
13618 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013619 * Returns 0 on success, negative error code on failure.
13620 */
13621int
13622intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013623 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013624{
13625 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013626 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013627 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013628 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013629 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013630 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013631
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013632 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013633 return 0;
13634
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013635 if (old_obj) {
13636 struct drm_crtc_state *crtc_state =
13637 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13638
13639 /* Big Hammer, we also need to ensure that any pending
13640 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13641 * current scanout is retired before unpinning the old
13642 * framebuffer. Note that we rely on userspace rendering
13643 * into the buffer attached to the pipe they are waiting
13644 * on. If not, userspace generates a GPU hang with IPEHR
13645 * point to the MI_WAIT_FOR_EVENT.
13646 *
13647 * This should only fail upon a hung GPU, in which case we
13648 * can safely continue.
13649 */
13650 if (needs_modeset(crtc_state))
13651 ret = i915_gem_object_wait_rendering(old_obj, true);
13652
13653 /* Swallow -EIO errors to allow updates during hw lockup. */
13654 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013655 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013656 }
13657
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013658 if (!obj) {
13659 ret = 0;
13660 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013661 INTEL_INFO(dev)->cursor_needs_physical) {
13662 int align = IS_I830(dev) ? 16 * 1024 : 256;
13663 ret = i915_gem_object_attach_phys(obj, align);
13664 if (ret)
13665 DRM_DEBUG_KMS("failed to attach phys object\n");
13666 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013667 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013668 }
13669
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013670 if (ret == 0) {
13671 if (obj) {
13672 struct intel_plane_state *plane_state =
13673 to_intel_plane_state(new_state);
13674
13675 i915_gem_request_assign(&plane_state->wait_req,
13676 obj->last_write_req);
13677 }
13678
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013679 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013680 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013681
Matt Roper6beb8c232014-12-01 15:40:14 -080013682 return ret;
13683}
13684
Matt Roper38f3ce32014-12-02 07:45:25 -080013685/**
13686 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13687 * @plane: drm plane to clean up for
13688 * @fb: old framebuffer that was on plane
13689 *
13690 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013691 *
13692 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013693 */
13694void
13695intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013696 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013697{
13698 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013699 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013700 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013701 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13702 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013703
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013704 old_intel_state = to_intel_plane_state(old_state);
13705
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013706 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013707 return;
13708
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013709 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13710 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013711 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013712
13713 /* prepare_fb aborted? */
13714 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13715 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13716 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013717
13718 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13719
Matt Roper465c1202014-05-29 08:06:54 -070013720}
13721
Chandra Konduru6156a452015-04-27 13:48:39 -070013722int
13723skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13724{
13725 int max_scale;
13726 struct drm_device *dev;
13727 struct drm_i915_private *dev_priv;
13728 int crtc_clock, cdclk;
13729
13730 if (!intel_crtc || !crtc_state)
13731 return DRM_PLANE_HELPER_NO_SCALING;
13732
13733 dev = intel_crtc->base.dev;
13734 dev_priv = dev->dev_private;
13735 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013736 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013737
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013738 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013739 return DRM_PLANE_HELPER_NO_SCALING;
13740
13741 /*
13742 * skl max scale is lower of:
13743 * close to 3 but not 3, -1 is for that purpose
13744 * or
13745 * cdclk/crtc_clock
13746 */
13747 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13748
13749 return max_scale;
13750}
13751
Matt Roper465c1202014-05-29 08:06:54 -070013752static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013753intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013754 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013755 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013756{
Matt Roper2b875c22014-12-01 15:40:13 -080013757 struct drm_crtc *crtc = state->base.crtc;
13758 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013759 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013760 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13761 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013762
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013763 /* use scaler when colorkey is not required */
13764 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013765 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013766 min_scale = 1;
13767 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013768 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013769 }
Sonika Jindald8106362015-04-10 14:37:28 +053013770
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013771 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13772 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013773 min_scale, max_scale,
13774 can_position, true,
13775 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013776}
13777
Gustavo Padovan14af2932014-10-24 14:51:31 +010013778static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013779intel_commit_primary_plane(struct drm_plane *plane,
13780 struct intel_plane_state *state)
13781{
Matt Roper2b875c22014-12-01 15:40:13 -080013782 struct drm_crtc *crtc = state->base.crtc;
13783 struct drm_framebuffer *fb = state->base.fb;
13784 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013785 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013786
Matt Roperea2c67b2014-12-23 10:41:52 -080013787 crtc = crtc ? crtc : plane->crtc;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013788
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013789 dev_priv->display.update_primary_plane(crtc, fb,
13790 state->src.x1 >> 16,
13791 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013792}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013793
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013794static void
13795intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013796 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013797{
13798 struct drm_device *dev = plane->dev;
13799 struct drm_i915_private *dev_priv = dev->dev_private;
13800
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013801 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13802}
13803
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013804static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13805 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013806{
13807 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013808 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013809 struct intel_crtc_state *old_intel_state =
13810 to_intel_crtc_state(old_crtc_state);
13811 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013812
Ville Syrjäläf015c552015-06-24 22:00:02 +030013813 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013814 intel_update_watermarks(crtc);
13815
Matt Roperc34c9ee2014-12-23 10:41:50 -080013816 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013817 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013818
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013819 if (modeset)
13820 return;
13821
13822 if (to_intel_crtc_state(crtc->state)->update_pipe)
13823 intel_update_pipe_config(intel_crtc, old_intel_state);
13824 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013825 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013826}
13827
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013828static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13829 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013830{
Matt Roper32b7eee2014-12-24 07:59:06 -080013831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013832
Maarten Lankhorst62852622015-09-23 16:29:38 +020013833 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013834}
13835
Matt Ropercf4c7c12014-12-04 10:27:42 -080013836/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013837 * intel_plane_destroy - destroy a plane
13838 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013839 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013840 * Common destruction function for all types of planes (primary, cursor,
13841 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013842 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013843void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013844{
13845 struct intel_plane *intel_plane = to_intel_plane(plane);
13846 drm_plane_cleanup(plane);
13847 kfree(intel_plane);
13848}
13849
Matt Roper65a3fea2015-01-21 16:35:42 -080013850const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013851 .update_plane = drm_atomic_helper_update_plane,
13852 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013853 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013854 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013855 .atomic_get_property = intel_plane_atomic_get_property,
13856 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013857 .atomic_duplicate_state = intel_plane_duplicate_state,
13858 .atomic_destroy_state = intel_plane_destroy_state,
13859
Matt Roper465c1202014-05-29 08:06:54 -070013860};
13861
13862static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13863 int pipe)
13864{
13865 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013866 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013867 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013868 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013869
13870 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13871 if (primary == NULL)
13872 return NULL;
13873
Matt Roper8e7d6882015-01-21 16:35:41 -080013874 state = intel_create_plane_state(&primary->base);
13875 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013876 kfree(primary);
13877 return NULL;
13878 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013879 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013880
Matt Roper465c1202014-05-29 08:06:54 -070013881 primary->can_scale = false;
13882 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013883 if (INTEL_INFO(dev)->gen >= 9) {
13884 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013885 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013886 }
Matt Roper465c1202014-05-29 08:06:54 -070013887 primary->pipe = pipe;
13888 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013889 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013890 primary->check_plane = intel_check_primary_plane;
13891 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013892 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013893 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13894 primary->plane = !pipe;
13895
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013896 if (INTEL_INFO(dev)->gen >= 9) {
13897 intel_primary_formats = skl_primary_formats;
13898 num_formats = ARRAY_SIZE(skl_primary_formats);
13899 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013900 intel_primary_formats = i965_primary_formats;
13901 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013902 } else {
13903 intel_primary_formats = i8xx_primary_formats;
13904 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013905 }
13906
13907 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013908 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013909 intel_primary_formats, num_formats,
13910 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013911
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013912 if (INTEL_INFO(dev)->gen >= 4)
13913 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013914
Matt Roperea2c67b2014-12-23 10:41:52 -080013915 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13916
Matt Roper465c1202014-05-29 08:06:54 -070013917 return &primary->base;
13918}
13919
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013920void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13921{
13922 if (!dev->mode_config.rotation_property) {
13923 unsigned long flags = BIT(DRM_ROTATE_0) |
13924 BIT(DRM_ROTATE_180);
13925
13926 if (INTEL_INFO(dev)->gen >= 9)
13927 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13928
13929 dev->mode_config.rotation_property =
13930 drm_mode_create_rotation_property(dev, flags);
13931 }
13932 if (dev->mode_config.rotation_property)
13933 drm_object_attach_property(&plane->base.base,
13934 dev->mode_config.rotation_property,
13935 plane->base.state->rotation);
13936}
13937
Matt Roper3d7d6512014-06-10 08:28:13 -070013938static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013939intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013940 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013941 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013942{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013943 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013944 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013945 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013946 unsigned stride;
13947 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013948
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013949 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13950 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013951 DRM_PLANE_HELPER_NO_SCALING,
13952 DRM_PLANE_HELPER_NO_SCALING,
13953 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013954 if (ret)
13955 return ret;
13956
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013957 /* if we want to turn off the cursor ignore width and height */
13958 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013959 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013960
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013961 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013962 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013963 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13964 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013965 return -EINVAL;
13966 }
13967
Matt Roperea2c67b2014-12-23 10:41:52 -080013968 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13969 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013970 DRM_DEBUG_KMS("buffer is too small\n");
13971 return -ENOMEM;
13972 }
13973
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013974 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013975 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013976 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013977 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013978
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013979 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013980}
13981
Matt Roperf4a2cf22014-12-01 15:40:12 -080013982static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013983intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013984 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013985{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013986 intel_crtc_update_cursor(crtc, false);
13987}
13988
13989static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013990intel_commit_cursor_plane(struct drm_plane *plane,
13991 struct intel_plane_state *state)
13992{
Matt Roper2b875c22014-12-01 15:40:13 -080013993 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013994 struct drm_device *dev = plane->dev;
13995 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013996 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013997 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013998
Matt Roperea2c67b2014-12-23 10:41:52 -080013999 crtc = crtc ? crtc : plane->crtc;
14000 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070014001
Gustavo Padovana912f122014-12-01 15:40:10 -080014002 if (intel_crtc->cursor_bo == obj)
14003 goto update;
14004
Matt Roperf4a2cf22014-12-01 15:40:12 -080014005 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014006 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014007 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014008 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014009 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014010 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014011
Gustavo Padovana912f122014-12-01 15:40:10 -080014012 intel_crtc->cursor_addr = addr;
14013 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080014014
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020014015update:
Maarten Lankhorst62852622015-09-23 16:29:38 +020014016 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070014017}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014018
Matt Roper3d7d6512014-06-10 08:28:13 -070014019static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14020 int pipe)
14021{
14022 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014023 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014024
14025 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14026 if (cursor == NULL)
14027 return NULL;
14028
Matt Roper8e7d6882015-01-21 16:35:41 -080014029 state = intel_create_plane_state(&cursor->base);
14030 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014031 kfree(cursor);
14032 return NULL;
14033 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014034 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014035
Matt Roper3d7d6512014-06-10 08:28:13 -070014036 cursor->can_scale = false;
14037 cursor->max_downscale = 1;
14038 cursor->pipe = pipe;
14039 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014040 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014041 cursor->check_plane = intel_check_cursor_plane;
14042 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014043 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014044
14045 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014046 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014047 intel_cursor_formats,
14048 ARRAY_SIZE(intel_cursor_formats),
14049 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014050
14051 if (INTEL_INFO(dev)->gen >= 4) {
14052 if (!dev->mode_config.rotation_property)
14053 dev->mode_config.rotation_property =
14054 drm_mode_create_rotation_property(dev,
14055 BIT(DRM_ROTATE_0) |
14056 BIT(DRM_ROTATE_180));
14057 if (dev->mode_config.rotation_property)
14058 drm_object_attach_property(&cursor->base.base,
14059 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014060 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014061 }
14062
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014063 if (INTEL_INFO(dev)->gen >=9)
14064 state->scaler_id = -1;
14065
Matt Roperea2c67b2014-12-23 10:41:52 -080014066 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14067
Matt Roper3d7d6512014-06-10 08:28:13 -070014068 return &cursor->base;
14069}
14070
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014071static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14072 struct intel_crtc_state *crtc_state)
14073{
14074 int i;
14075 struct intel_scaler *intel_scaler;
14076 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14077
14078 for (i = 0; i < intel_crtc->num_scalers; i++) {
14079 intel_scaler = &scaler_state->scalers[i];
14080 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014081 intel_scaler->mode = PS_SCALER_MODE_DYN;
14082 }
14083
14084 scaler_state->scaler_id = -1;
14085}
14086
Hannes Ederb358d0a2008-12-18 21:18:47 +010014087static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014088{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014089 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014090 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014091 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014092 struct drm_plane *primary = NULL;
14093 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014094 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014095
Daniel Vetter955382f2013-09-19 14:05:45 +020014096 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014097 if (intel_crtc == NULL)
14098 return;
14099
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014100 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14101 if (!crtc_state)
14102 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014103 intel_crtc->config = crtc_state;
14104 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014105 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014106
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014107 /* initialize shared scalers */
14108 if (INTEL_INFO(dev)->gen >= 9) {
14109 if (pipe == PIPE_C)
14110 intel_crtc->num_scalers = 1;
14111 else
14112 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14113
14114 skl_init_scalers(dev, intel_crtc, crtc_state);
14115 }
14116
Matt Roper465c1202014-05-29 08:06:54 -070014117 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014118 if (!primary)
14119 goto fail;
14120
14121 cursor = intel_cursor_plane_create(dev, pipe);
14122 if (!cursor)
14123 goto fail;
14124
Matt Roper465c1202014-05-29 08:06:54 -070014125 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014126 cursor, &intel_crtc_funcs);
14127 if (ret)
14128 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014129
14130 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014131 for (i = 0; i < 256; i++) {
14132 intel_crtc->lut_r[i] = i;
14133 intel_crtc->lut_g[i] = i;
14134 intel_crtc->lut_b[i] = i;
14135 }
14136
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014137 /*
14138 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014139 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014140 */
Jesse Barnes80824002009-09-10 15:28:06 -070014141 intel_crtc->pipe = pipe;
14142 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014143 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014144 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014145 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014146 }
14147
Chris Wilson4b0e3332014-05-30 16:35:26 +030014148 intel_crtc->cursor_base = ~0;
14149 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014150 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014151
Ville Syrjälä852eb002015-06-24 22:00:07 +030014152 intel_crtc->wm.cxsr_allowed = true;
14153
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014154 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14155 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14156 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14157 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14158
Jesse Barnes79e53942008-11-07 14:24:08 -080014159 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014160
14161 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014162 return;
14163
14164fail:
14165 if (primary)
14166 drm_plane_cleanup(primary);
14167 if (cursor)
14168 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014169 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014170 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014171}
14172
Jesse Barnes752aa882013-10-31 18:55:49 +020014173enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14174{
14175 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014176 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014177
Rob Clark51fd3712013-11-19 12:10:12 -050014178 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014179
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014180 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014181 return INVALID_PIPE;
14182
14183 return to_intel_crtc(encoder->crtc)->pipe;
14184}
14185
Carl Worth08d7b3d2009-04-29 14:43:54 -070014186int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014187 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014188{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014189 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014190 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014191 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014192
Rob Clark7707e652014-07-17 23:30:04 -040014193 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014194
Rob Clark7707e652014-07-17 23:30:04 -040014195 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014196 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014197 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014198 }
14199
Rob Clark7707e652014-07-17 23:30:04 -040014200 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014201 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014202
Daniel Vetterc05422d2009-08-11 16:05:30 +020014203 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014204}
14205
Daniel Vetter66a92782012-07-12 20:08:18 +020014206static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014207{
Daniel Vetter66a92782012-07-12 20:08:18 +020014208 struct drm_device *dev = encoder->base.dev;
14209 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014210 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014211 int entry = 0;
14212
Damien Lespiaub2784e12014-08-05 11:29:37 +010014213 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014214 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014215 index_mask |= (1 << entry);
14216
Jesse Barnes79e53942008-11-07 14:24:08 -080014217 entry++;
14218 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014219
Jesse Barnes79e53942008-11-07 14:24:08 -080014220 return index_mask;
14221}
14222
Chris Wilson4d302442010-12-14 19:21:29 +000014223static bool has_edp_a(struct drm_device *dev)
14224{
14225 struct drm_i915_private *dev_priv = dev->dev_private;
14226
14227 if (!IS_MOBILE(dev))
14228 return false;
14229
14230 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14231 return false;
14232
Damien Lespiaue3589902014-02-07 19:12:50 +000014233 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014234 return false;
14235
14236 return true;
14237}
14238
Jesse Barnes84b4e042014-06-25 08:24:29 -070014239static bool intel_crt_present(struct drm_device *dev)
14240{
14241 struct drm_i915_private *dev_priv = dev->dev_private;
14242
Damien Lespiau884497e2013-12-03 13:56:23 +000014243 if (INTEL_INFO(dev)->gen >= 9)
14244 return false;
14245
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014246 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014247 return false;
14248
14249 if (IS_CHERRYVIEW(dev))
14250 return false;
14251
14252 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14253 return false;
14254
14255 return true;
14256}
14257
Jesse Barnes79e53942008-11-07 14:24:08 -080014258static void intel_setup_outputs(struct drm_device *dev)
14259{
Eric Anholt725e30a2009-01-22 13:01:02 -080014260 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014261 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014262 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014263
Daniel Vetterc9093352013-06-06 22:22:47 +020014264 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014265
Jesse Barnes84b4e042014-06-25 08:24:29 -070014266 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014267 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014268
Vandana Kannanc776eb22014-08-19 12:05:01 +053014269 if (IS_BROXTON(dev)) {
14270 /*
14271 * FIXME: Broxton doesn't support port detection via the
14272 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14273 * detect the ports.
14274 */
14275 intel_ddi_init(dev, PORT_A);
14276 intel_ddi_init(dev, PORT_B);
14277 intel_ddi_init(dev, PORT_C);
14278 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014279 int found;
14280
Jesse Barnesde31fac2015-03-06 15:53:32 -080014281 /*
14282 * Haswell uses DDI functions to detect digital outputs.
14283 * On SKL pre-D0 the strap isn't connected, so we assume
14284 * it's there.
14285 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014286 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014287 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014288 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014289 intel_ddi_init(dev, PORT_A);
14290
14291 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14292 * register */
14293 found = I915_READ(SFUSE_STRAP);
14294
14295 if (found & SFUSE_STRAP_DDIB_DETECTED)
14296 intel_ddi_init(dev, PORT_B);
14297 if (found & SFUSE_STRAP_DDIC_DETECTED)
14298 intel_ddi_init(dev, PORT_C);
14299 if (found & SFUSE_STRAP_DDID_DETECTED)
14300 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014301 /*
14302 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14303 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014304 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014305 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14306 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14307 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14308 intel_ddi_init(dev, PORT_E);
14309
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014310 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014311 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014312 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014313
14314 if (has_edp_a(dev))
14315 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014316
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014317 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014318 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014319 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014320 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014321 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014322 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014323 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014324 }
14325
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014326 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014327 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014328
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014329 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014330 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014331
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014332 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014333 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014334
Daniel Vetter270b3042012-10-27 15:52:05 +020014335 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014336 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014337 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014338 /*
14339 * The DP_DETECTED bit is the latched state of the DDC
14340 * SDA pin at boot. However since eDP doesn't require DDC
14341 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14342 * eDP ports may have been muxed to an alternate function.
14343 * Thus we can't rely on the DP_DETECTED bit alone to detect
14344 * eDP ports. Consult the VBT as well as DP_DETECTED to
14345 * detect eDP ports.
14346 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014347 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014348 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014349 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14350 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014351 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014352 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014353
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014354 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014355 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014356 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14357 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014358 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014359 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014360
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014361 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014362 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014363 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14364 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14365 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14366 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014367 }
14368
Jani Nikula3cfca972013-08-27 15:12:26 +030014369 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014370 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014371 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014372
Paulo Zanonie2debe92013-02-18 19:00:27 -030014373 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014374 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014375 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014376 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014377 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014378 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014379 }
Ma Ling27185ae2009-08-24 13:50:23 +080014380
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014381 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014382 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014383 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014384
14385 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014386
Paulo Zanonie2debe92013-02-18 19:00:27 -030014387 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014388 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014389 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014390 }
Ma Ling27185ae2009-08-24 13:50:23 +080014391
Paulo Zanonie2debe92013-02-18 19:00:27 -030014392 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014393
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014394 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014395 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014396 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014397 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014398 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014399 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014400 }
Ma Ling27185ae2009-08-24 13:50:23 +080014401
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014402 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014403 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014404 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014405 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014406 intel_dvo_init(dev);
14407
Zhenyu Wang103a1962009-11-27 11:44:36 +080014408 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014409 intel_tv_init(dev);
14410
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014411 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014412
Damien Lespiaub2784e12014-08-05 11:29:37 +010014413 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014414 encoder->base.possible_crtcs = encoder->crtc_mask;
14415 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014416 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014417 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014418
Paulo Zanonidde86e22012-12-01 12:04:25 -020014419 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014420
14421 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014422}
14423
14424static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14425{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014426 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014427 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014428
Daniel Vetteref2d6332014-02-10 18:00:38 +010014429 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014430 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014431 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014432 drm_gem_object_unreference(&intel_fb->obj->base);
14433 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014434 kfree(intel_fb);
14435}
14436
14437static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014438 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014439 unsigned int *handle)
14440{
14441 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014442 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014443
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014444 if (obj->userptr.mm) {
14445 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14446 return -EINVAL;
14447 }
14448
Chris Wilson05394f32010-11-08 19:18:58 +000014449 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014450}
14451
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014452static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14453 struct drm_file *file,
14454 unsigned flags, unsigned color,
14455 struct drm_clip_rect *clips,
14456 unsigned num_clips)
14457{
14458 struct drm_device *dev = fb->dev;
14459 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14460 struct drm_i915_gem_object *obj = intel_fb->obj;
14461
14462 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014463 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014464 mutex_unlock(&dev->struct_mutex);
14465
14466 return 0;
14467}
14468
Jesse Barnes79e53942008-11-07 14:24:08 -080014469static const struct drm_framebuffer_funcs intel_fb_funcs = {
14470 .destroy = intel_user_framebuffer_destroy,
14471 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014472 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014473};
14474
Damien Lespiaub3218032015-02-27 11:15:18 +000014475static
14476u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14477 uint32_t pixel_format)
14478{
14479 u32 gen = INTEL_INFO(dev)->gen;
14480
14481 if (gen >= 9) {
14482 /* "The stride in bytes must not exceed the of the size of 8K
14483 * pixels and 32K bytes."
14484 */
14485 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14486 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14487 return 32*1024;
14488 } else if (gen >= 4) {
14489 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14490 return 16*1024;
14491 else
14492 return 32*1024;
14493 } else if (gen >= 3) {
14494 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14495 return 8*1024;
14496 else
14497 return 16*1024;
14498 } else {
14499 /* XXX DSPC is limited to 4k tiled */
14500 return 8*1024;
14501 }
14502}
14503
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014504static int intel_framebuffer_init(struct drm_device *dev,
14505 struct intel_framebuffer *intel_fb,
14506 struct drm_mode_fb_cmd2 *mode_cmd,
14507 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014508{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014509 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014510 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014511 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014512
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014513 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14514
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014515 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14516 /* Enforce that fb modifier and tiling mode match, but only for
14517 * X-tiled. This is needed for FBC. */
14518 if (!!(obj->tiling_mode == I915_TILING_X) !=
14519 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14520 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14521 return -EINVAL;
14522 }
14523 } else {
14524 if (obj->tiling_mode == I915_TILING_X)
14525 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14526 else if (obj->tiling_mode == I915_TILING_Y) {
14527 DRM_DEBUG("No Y tiling for legacy addfb\n");
14528 return -EINVAL;
14529 }
14530 }
14531
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014532 /* Passed in modifier sanity checking. */
14533 switch (mode_cmd->modifier[0]) {
14534 case I915_FORMAT_MOD_Y_TILED:
14535 case I915_FORMAT_MOD_Yf_TILED:
14536 if (INTEL_INFO(dev)->gen < 9) {
14537 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14538 mode_cmd->modifier[0]);
14539 return -EINVAL;
14540 }
14541 case DRM_FORMAT_MOD_NONE:
14542 case I915_FORMAT_MOD_X_TILED:
14543 break;
14544 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014545 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14546 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014547 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014548 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014549
Damien Lespiaub3218032015-02-27 11:15:18 +000014550 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14551 mode_cmd->pixel_format);
14552 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14553 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14554 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014555 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014556 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014557
Damien Lespiaub3218032015-02-27 11:15:18 +000014558 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14559 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014560 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014561 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14562 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014563 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014564 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014565 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014566 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014567
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014568 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014569 mode_cmd->pitches[0] != obj->stride) {
14570 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14571 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014572 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014573 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014574
Ville Syrjälä57779d02012-10-31 17:50:14 +020014575 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014576 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014577 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014578 case DRM_FORMAT_RGB565:
14579 case DRM_FORMAT_XRGB8888:
14580 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014581 break;
14582 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014583 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014584 DRM_DEBUG("unsupported pixel format: %s\n",
14585 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014586 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014587 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014588 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014589 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014590 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14591 DRM_DEBUG("unsupported pixel format: %s\n",
14592 drm_get_format_name(mode_cmd->pixel_format));
14593 return -EINVAL;
14594 }
14595 break;
14596 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014597 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014598 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014599 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014600 DRM_DEBUG("unsupported pixel format: %s\n",
14601 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014602 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014603 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014604 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014605 case DRM_FORMAT_ABGR2101010:
14606 if (!IS_VALLEYVIEW(dev)) {
14607 DRM_DEBUG("unsupported pixel format: %s\n",
14608 drm_get_format_name(mode_cmd->pixel_format));
14609 return -EINVAL;
14610 }
14611 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014612 case DRM_FORMAT_YUYV:
14613 case DRM_FORMAT_UYVY:
14614 case DRM_FORMAT_YVYU:
14615 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014616 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014617 DRM_DEBUG("unsupported pixel format: %s\n",
14618 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014619 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014620 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014621 break;
14622 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014623 DRM_DEBUG("unsupported pixel format: %s\n",
14624 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014625 return -EINVAL;
14626 }
14627
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014628 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14629 if (mode_cmd->offsets[0] != 0)
14630 return -EINVAL;
14631
Damien Lespiauec2c9812015-01-20 12:51:45 +000014632 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014633 mode_cmd->pixel_format,
14634 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014635 /* FIXME drm helper for size checks (especially planar formats)? */
14636 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14637 return -EINVAL;
14638
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014639 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14640 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014641 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014642
Jesse Barnes79e53942008-11-07 14:24:08 -080014643 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14644 if (ret) {
14645 DRM_ERROR("framebuffer init failed %d\n", ret);
14646 return ret;
14647 }
14648
Jesse Barnes79e53942008-11-07 14:24:08 -080014649 return 0;
14650}
14651
Jesse Barnes79e53942008-11-07 14:24:08 -080014652static struct drm_framebuffer *
14653intel_user_framebuffer_create(struct drm_device *dev,
14654 struct drm_file *filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014655 struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014656{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014657 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014658 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014659 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014660
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014661 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014662 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014663 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014664 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014665
Daniel Vetter92907cb2015-11-23 09:04:05 +010014666 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014667 if (IS_ERR(fb))
14668 drm_gem_object_unreference_unlocked(&obj->base);
14669
14670 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014671}
14672
Daniel Vetter06957262015-08-10 13:34:08 +020014673#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014674static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014675{
14676}
14677#endif
14678
Jesse Barnes79e53942008-11-07 14:24:08 -080014679static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014680 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014681 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014682 .atomic_check = intel_atomic_check,
14683 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014684 .atomic_state_alloc = intel_atomic_state_alloc,
14685 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014686};
14687
Jesse Barnese70236a2009-09-21 10:42:27 -070014688/* Set up chip specific display functions */
14689static void intel_init_display(struct drm_device *dev)
14690{
14691 struct drm_i915_private *dev_priv = dev->dev_private;
14692
Daniel Vetteree9300b2013-06-03 22:40:22 +020014693 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14694 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014695 else if (IS_CHERRYVIEW(dev))
14696 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014697 else if (IS_VALLEYVIEW(dev))
14698 dev_priv->display.find_dpll = vlv_find_best_dpll;
14699 else if (IS_PINEVIEW(dev))
14700 dev_priv->display.find_dpll = pnv_find_best_dpll;
14701 else
14702 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14703
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014704 if (INTEL_INFO(dev)->gen >= 9) {
14705 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014706 dev_priv->display.get_initial_plane_config =
14707 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014708 dev_priv->display.crtc_compute_clock =
14709 haswell_crtc_compute_clock;
14710 dev_priv->display.crtc_enable = haswell_crtc_enable;
14711 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014712 dev_priv->display.update_primary_plane =
14713 skylake_update_primary_plane;
14714 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014715 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014716 dev_priv->display.get_initial_plane_config =
14717 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014718 dev_priv->display.crtc_compute_clock =
14719 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014720 dev_priv->display.crtc_enable = haswell_crtc_enable;
14721 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014722 dev_priv->display.update_primary_plane =
14723 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014724 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014725 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014726 dev_priv->display.get_initial_plane_config =
14727 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014728 dev_priv->display.crtc_compute_clock =
14729 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014730 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14731 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014732 dev_priv->display.update_primary_plane =
14733 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014734 } else if (IS_VALLEYVIEW(dev)) {
14735 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014736 dev_priv->display.get_initial_plane_config =
14737 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014738 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014739 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14740 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014741 dev_priv->display.update_primary_plane =
14742 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014743 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014744 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014745 dev_priv->display.get_initial_plane_config =
14746 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014747 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014748 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14749 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014750 dev_priv->display.update_primary_plane =
14751 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014752 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014753
Jesse Barnese70236a2009-09-21 10:42:27 -070014754 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014755 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014756 dev_priv->display.get_display_clock_speed =
14757 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014758 else if (IS_BROXTON(dev))
14759 dev_priv->display.get_display_clock_speed =
14760 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014761 else if (IS_BROADWELL(dev))
14762 dev_priv->display.get_display_clock_speed =
14763 broadwell_get_display_clock_speed;
14764 else if (IS_HASWELL(dev))
14765 dev_priv->display.get_display_clock_speed =
14766 haswell_get_display_clock_speed;
14767 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014768 dev_priv->display.get_display_clock_speed =
14769 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014770 else if (IS_GEN5(dev))
14771 dev_priv->display.get_display_clock_speed =
14772 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014773 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014774 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014775 dev_priv->display.get_display_clock_speed =
14776 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014777 else if (IS_GM45(dev))
14778 dev_priv->display.get_display_clock_speed =
14779 gm45_get_display_clock_speed;
14780 else if (IS_CRESTLINE(dev))
14781 dev_priv->display.get_display_clock_speed =
14782 i965gm_get_display_clock_speed;
14783 else if (IS_PINEVIEW(dev))
14784 dev_priv->display.get_display_clock_speed =
14785 pnv_get_display_clock_speed;
14786 else if (IS_G33(dev) || IS_G4X(dev))
14787 dev_priv->display.get_display_clock_speed =
14788 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014789 else if (IS_I915G(dev))
14790 dev_priv->display.get_display_clock_speed =
14791 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014792 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014793 dev_priv->display.get_display_clock_speed =
14794 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014795 else if (IS_PINEVIEW(dev))
14796 dev_priv->display.get_display_clock_speed =
14797 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014798 else if (IS_I915GM(dev))
14799 dev_priv->display.get_display_clock_speed =
14800 i915gm_get_display_clock_speed;
14801 else if (IS_I865G(dev))
14802 dev_priv->display.get_display_clock_speed =
14803 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014804 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014805 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014806 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014807 else { /* 830 */
14808 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014809 dev_priv->display.get_display_clock_speed =
14810 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014811 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014812
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014813 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014814 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014815 } else if (IS_GEN6(dev)) {
14816 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014817 } else if (IS_IVYBRIDGE(dev)) {
14818 /* FIXME: detect B0+ stepping and use auto training */
14819 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014820 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014821 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014822 if (IS_BROADWELL(dev)) {
14823 dev_priv->display.modeset_commit_cdclk =
14824 broadwell_modeset_commit_cdclk;
14825 dev_priv->display.modeset_calc_cdclk =
14826 broadwell_modeset_calc_cdclk;
14827 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014828 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014829 dev_priv->display.modeset_commit_cdclk =
14830 valleyview_modeset_commit_cdclk;
14831 dev_priv->display.modeset_calc_cdclk =
14832 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014833 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014834 dev_priv->display.modeset_commit_cdclk =
14835 broxton_modeset_commit_cdclk;
14836 dev_priv->display.modeset_calc_cdclk =
14837 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014838 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014839
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014840 switch (INTEL_INFO(dev)->gen) {
14841 case 2:
14842 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14843 break;
14844
14845 case 3:
14846 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14847 break;
14848
14849 case 4:
14850 case 5:
14851 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14852 break;
14853
14854 case 6:
14855 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14856 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014857 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014858 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014859 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14860 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014861 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014862 /* Drop through - unsupported since execlist only. */
14863 default:
14864 /* Default just returns -ENODEV to indicate unsupported */
14865 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014866 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014867
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014868 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014869}
14870
Jesse Barnesb690e962010-07-19 13:53:12 -070014871/*
14872 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14873 * resume, or other times. This quirk makes sure that's the case for
14874 * affected systems.
14875 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014876static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014877{
14878 struct drm_i915_private *dev_priv = dev->dev_private;
14879
14880 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014881 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014882}
14883
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014884static void quirk_pipeb_force(struct drm_device *dev)
14885{
14886 struct drm_i915_private *dev_priv = dev->dev_private;
14887
14888 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14889 DRM_INFO("applying pipe b force quirk\n");
14890}
14891
Keith Packard435793d2011-07-12 14:56:22 -070014892/*
14893 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14894 */
14895static void quirk_ssc_force_disable(struct drm_device *dev)
14896{
14897 struct drm_i915_private *dev_priv = dev->dev_private;
14898 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014899 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014900}
14901
Carsten Emde4dca20e2012-03-15 15:56:26 +010014902/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014903 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14904 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014905 */
14906static void quirk_invert_brightness(struct drm_device *dev)
14907{
14908 struct drm_i915_private *dev_priv = dev->dev_private;
14909 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014910 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014911}
14912
Scot Doyle9c72cc62014-07-03 23:27:50 +000014913/* Some VBT's incorrectly indicate no backlight is present */
14914static void quirk_backlight_present(struct drm_device *dev)
14915{
14916 struct drm_i915_private *dev_priv = dev->dev_private;
14917 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14918 DRM_INFO("applying backlight present quirk\n");
14919}
14920
Jesse Barnesb690e962010-07-19 13:53:12 -070014921struct intel_quirk {
14922 int device;
14923 int subsystem_vendor;
14924 int subsystem_device;
14925 void (*hook)(struct drm_device *dev);
14926};
14927
Egbert Eich5f85f172012-10-14 15:46:38 +020014928/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14929struct intel_dmi_quirk {
14930 void (*hook)(struct drm_device *dev);
14931 const struct dmi_system_id (*dmi_id_list)[];
14932};
14933
14934static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14935{
14936 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14937 return 1;
14938}
14939
14940static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14941 {
14942 .dmi_id_list = &(const struct dmi_system_id[]) {
14943 {
14944 .callback = intel_dmi_reverse_brightness,
14945 .ident = "NCR Corporation",
14946 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14947 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14948 },
14949 },
14950 { } /* terminating entry */
14951 },
14952 .hook = quirk_invert_brightness,
14953 },
14954};
14955
Ben Widawskyc43b5632012-04-16 14:07:40 -070014956static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014957 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14958 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14959
Jesse Barnesb690e962010-07-19 13:53:12 -070014960 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14961 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14962
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014963 /* 830 needs to leave pipe A & dpll A up */
14964 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14965
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014966 /* 830 needs to leave pipe B & dpll B up */
14967 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14968
Keith Packard435793d2011-07-12 14:56:22 -070014969 /* Lenovo U160 cannot use SSC on LVDS */
14970 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014971
14972 /* Sony Vaio Y cannot use SSC on LVDS */
14973 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014974
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014975 /* Acer Aspire 5734Z must invert backlight brightness */
14976 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14977
14978 /* Acer/eMachines G725 */
14979 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14980
14981 /* Acer/eMachines e725 */
14982 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14983
14984 /* Acer/Packard Bell NCL20 */
14985 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14986
14987 /* Acer Aspire 4736Z */
14988 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014989
14990 /* Acer Aspire 5336 */
14991 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014992
14993 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14994 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014995
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014996 /* Acer C720 Chromebook (Core i3 4005U) */
14997 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14998
jens steinb2a96012014-10-28 20:25:53 +010014999 /* Apple Macbook 2,1 (Core 2 T7400) */
15000 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15001
Jani Nikula1b9448b2015-11-05 11:49:59 +020015002 /* Apple Macbook 4,1 */
15003 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15004
Scot Doyled4967d82014-07-03 23:27:52 +000015005 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15006 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015007
15008 /* HP Chromebook 14 (Celeron 2955U) */
15009 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015010
15011 /* Dell Chromebook 11 */
15012 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015013
15014 /* Dell Chromebook 11 (2015 version) */
15015 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015016};
15017
15018static void intel_init_quirks(struct drm_device *dev)
15019{
15020 struct pci_dev *d = dev->pdev;
15021 int i;
15022
15023 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15024 struct intel_quirk *q = &intel_quirks[i];
15025
15026 if (d->device == q->device &&
15027 (d->subsystem_vendor == q->subsystem_vendor ||
15028 q->subsystem_vendor == PCI_ANY_ID) &&
15029 (d->subsystem_device == q->subsystem_device ||
15030 q->subsystem_device == PCI_ANY_ID))
15031 q->hook(dev);
15032 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015033 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15034 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15035 intel_dmi_quirks[i].hook(dev);
15036 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015037}
15038
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015039/* Disable the VGA plane that we never use */
15040static void i915_disable_vga(struct drm_device *dev)
15041{
15042 struct drm_i915_private *dev_priv = dev->dev_private;
15043 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015044 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015045
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015046 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015047 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015048 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015049 sr1 = inb(VGA_SR_DATA);
15050 outb(sr1 | 1<<5, VGA_SR_DATA);
15051 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15052 udelay(300);
15053
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015054 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015055 POSTING_READ(vga_reg);
15056}
15057
Daniel Vetterf8175862012-04-10 15:50:11 +020015058void intel_modeset_init_hw(struct drm_device *dev)
15059{
Ville Syrjäläb6283052015-06-03 15:45:07 +030015060 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030015061 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015062 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015063 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015064}
15065
Jesse Barnes79e53942008-11-07 14:24:08 -080015066void intel_modeset_init(struct drm_device *dev)
15067{
Jesse Barnes652c3932009-08-17 13:31:43 -070015068 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015069 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015070 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015071 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015072
15073 drm_mode_config_init(dev);
15074
15075 dev->mode_config.min_width = 0;
15076 dev->mode_config.min_height = 0;
15077
Dave Airlie019d96c2011-09-29 16:20:42 +010015078 dev->mode_config.preferred_depth = 24;
15079 dev->mode_config.prefer_shadow = 1;
15080
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015081 dev->mode_config.allow_fb_modifiers = true;
15082
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015083 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015084
Jesse Barnesb690e962010-07-19 13:53:12 -070015085 intel_init_quirks(dev);
15086
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015087 intel_init_pm(dev);
15088
Ben Widawskye3c74752013-04-05 13:12:39 -070015089 if (INTEL_INFO(dev)->num_pipes == 0)
15090 return;
15091
Lukas Wunner69f92f62015-07-15 13:57:35 +020015092 /*
15093 * There may be no VBT; and if the BIOS enabled SSC we can
15094 * just keep using it to avoid unnecessary flicker. Whereas if the
15095 * BIOS isn't using it, don't assume it will work even if the VBT
15096 * indicates as much.
15097 */
15098 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15099 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15100 DREF_SSC1_ENABLE);
15101
15102 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15103 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15104 bios_lvds_use_ssc ? "en" : "dis",
15105 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15106 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15107 }
15108 }
15109
Jesse Barnese70236a2009-09-21 10:42:27 -070015110 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015111 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015112
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015113 if (IS_GEN2(dev)) {
15114 dev->mode_config.max_width = 2048;
15115 dev->mode_config.max_height = 2048;
15116 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015117 dev->mode_config.max_width = 4096;
15118 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015119 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015120 dev->mode_config.max_width = 8192;
15121 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015122 }
Damien Lespiau068be562014-03-28 14:17:49 +000015123
Ville Syrjälädc41c152014-08-13 11:57:05 +030015124 if (IS_845G(dev) || IS_I865G(dev)) {
15125 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15126 dev->mode_config.cursor_height = 1023;
15127 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015128 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15129 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15130 } else {
15131 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15132 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15133 }
15134
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015135 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015136
Zhao Yakui28c97732009-10-09 11:39:41 +080015137 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015138 INTEL_INFO(dev)->num_pipes,
15139 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015140
Damien Lespiau055e3932014-08-18 13:49:10 +010015141 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015142 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015143 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015144 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015145 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015146 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015147 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015148 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015149 }
15150
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015151 intel_update_czclk(dev_priv);
15152 intel_update_cdclk(dev);
15153
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015154 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015155
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015156 /* Just disable it once at startup */
15157 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015158 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015159
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015160 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015161 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015162 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015163
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015164 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015165 struct intel_initial_plane_config plane_config = {};
15166
Jesse Barnes46f297f2014-03-07 08:57:48 -080015167 if (!crtc->active)
15168 continue;
15169
Jesse Barnes46f297f2014-03-07 08:57:48 -080015170 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015171 * Note that reserving the BIOS fb up front prevents us
15172 * from stuffing other stolen allocations like the ring
15173 * on top. This prevents some ugliness at boot time, and
15174 * can even allow for smooth boot transitions if the BIOS
15175 * fb is large enough for the active pipe configuration.
15176 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015177 dev_priv->display.get_initial_plane_config(crtc,
15178 &plane_config);
15179
15180 /*
15181 * If the fb is shared between multiple heads, we'll
15182 * just get the first one.
15183 */
15184 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015185 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015186}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015187
Daniel Vetter7fad7982012-07-04 17:51:47 +020015188static void intel_enable_pipe_a(struct drm_device *dev)
15189{
15190 struct intel_connector *connector;
15191 struct drm_connector *crt = NULL;
15192 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015193 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015194
15195 /* We can't just switch on the pipe A, we need to set things up with a
15196 * proper mode and output configuration. As a gross hack, enable pipe A
15197 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015198 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015199 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15200 crt = &connector->base;
15201 break;
15202 }
15203 }
15204
15205 if (!crt)
15206 return;
15207
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015208 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015209 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015210}
15211
Daniel Vetterfa555832012-10-10 23:14:00 +020015212static bool
15213intel_check_plane_mapping(struct intel_crtc *crtc)
15214{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015215 struct drm_device *dev = crtc->base.dev;
15216 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015217 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015218
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015219 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015220 return true;
15221
Ville Syrjälä649636e2015-09-22 19:50:01 +030015222 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015223
15224 if ((val & DISPLAY_PLANE_ENABLE) &&
15225 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15226 return false;
15227
15228 return true;
15229}
15230
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015231static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15232{
15233 struct drm_device *dev = crtc->base.dev;
15234 struct intel_encoder *encoder;
15235
15236 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15237 return true;
15238
15239 return false;
15240}
15241
Daniel Vetter24929352012-07-02 20:28:59 +020015242static void intel_sanitize_crtc(struct intel_crtc *crtc)
15243{
15244 struct drm_device *dev = crtc->base.dev;
15245 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015246 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015247
Daniel Vetter24929352012-07-02 20:28:59 +020015248 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015249 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15250
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015251 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015252 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015253 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015254 struct intel_plane *plane;
15255
Daniel Vetter96256042015-02-13 21:03:42 +010015256 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015257
15258 /* Disable everything but the primary plane */
15259 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15260 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15261 continue;
15262
15263 plane->disable_plane(&plane->base, &crtc->base);
15264 }
Daniel Vetter96256042015-02-13 21:03:42 +010015265 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015266
Daniel Vetter24929352012-07-02 20:28:59 +020015267 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015268 * disable the crtc (and hence change the state) if it is wrong. Note
15269 * that gen4+ has a fixed plane -> pipe mapping. */
15270 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015271 bool plane;
15272
Daniel Vetter24929352012-07-02 20:28:59 +020015273 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15274 crtc->base.base.id);
15275
15276 /* Pipe has the wrong plane attached and the plane is active.
15277 * Temporarily change the plane mapping and disable everything
15278 * ... */
15279 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015280 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015281 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015282 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015283 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015284 }
Daniel Vetter24929352012-07-02 20:28:59 +020015285
Daniel Vetter7fad7982012-07-04 17:51:47 +020015286 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15287 crtc->pipe == PIPE_A && !crtc->active) {
15288 /* BIOS forgot to enable pipe A, this mostly happens after
15289 * resume. Force-enable the pipe to fix this, the update_dpms
15290 * call below we restore the pipe to the right state, but leave
15291 * the required bits on. */
15292 intel_enable_pipe_a(dev);
15293 }
15294
Daniel Vetter24929352012-07-02 20:28:59 +020015295 /* Adjust the state of the output pipe according to whether we
15296 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015297 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015298 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015299
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015300 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015301 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015302
15303 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015304 * functions or because of calls to intel_crtc_disable_noatomic,
15305 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015306 * pipe A quirk. */
15307 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15308 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015309 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015310 crtc->active ? "enabled" : "disabled");
15311
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015312 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015313 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015314 crtc->base.enabled = crtc->active;
15315
15316 /* Because we only establish the connector -> encoder ->
15317 * crtc links if something is active, this means the
15318 * crtc is now deactivated. Break the links. connector
15319 * -> encoder links are only establish when things are
15320 * actually up, hence no need to break them. */
15321 WARN_ON(crtc->active);
15322
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015323 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015324 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015325 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015326
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015327 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015328 /*
15329 * We start out with underrun reporting disabled to avoid races.
15330 * For correct bookkeeping mark this on active crtcs.
15331 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015332 * Also on gmch platforms we dont have any hardware bits to
15333 * disable the underrun reporting. Which means we need to start
15334 * out with underrun reporting disabled also on inactive pipes,
15335 * since otherwise we'll complain about the garbage we read when
15336 * e.g. coming up after runtime pm.
15337 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015338 * No protection against concurrent access is required - at
15339 * worst a fifo underrun happens which also sets this to false.
15340 */
15341 crtc->cpu_fifo_underrun_disabled = true;
15342 crtc->pch_fifo_underrun_disabled = true;
15343 }
Daniel Vetter24929352012-07-02 20:28:59 +020015344}
15345
15346static void intel_sanitize_encoder(struct intel_encoder *encoder)
15347{
15348 struct intel_connector *connector;
15349 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015350 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015351
15352 /* We need to check both for a crtc link (meaning that the
15353 * encoder is active and trying to read from a pipe) and the
15354 * pipe itself being active. */
15355 bool has_active_crtc = encoder->base.crtc &&
15356 to_intel_crtc(encoder->base.crtc)->active;
15357
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015358 for_each_intel_connector(dev, connector) {
15359 if (connector->base.encoder != &encoder->base)
15360 continue;
15361
15362 active = true;
15363 break;
15364 }
15365
15366 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015367 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15368 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015369 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015370
15371 /* Connector is active, but has no active pipe. This is
15372 * fallout from our resume register restoring. Disable
15373 * the encoder manually again. */
15374 if (encoder->base.crtc) {
15375 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15376 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015377 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015378 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015379 if (encoder->post_disable)
15380 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015381 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015382 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015383
15384 /* Inconsistent output/port/pipe state happens presumably due to
15385 * a bug in one of the get_hw_state functions. Or someplace else
15386 * in our code, like the register restore mess on resume. Clamp
15387 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015388 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015389 if (connector->encoder != encoder)
15390 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015391 connector->base.dpms = DRM_MODE_DPMS_OFF;
15392 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015393 }
15394 }
15395 /* Enabled encoders without active connectors will be fixed in
15396 * the crtc fixup. */
15397}
15398
Imre Deak04098752014-02-18 00:02:16 +020015399void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015400{
15401 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015402 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015403
Imre Deak04098752014-02-18 00:02:16 +020015404 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15405 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15406 i915_disable_vga(dev);
15407 }
15408}
15409
15410void i915_redisable_vga(struct drm_device *dev)
15411{
15412 struct drm_i915_private *dev_priv = dev->dev_private;
15413
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015414 /* This function can be called both from intel_modeset_setup_hw_state or
15415 * at a very early point in our resume sequence, where the power well
15416 * structures are not yet restored. Since this function is at a very
15417 * paranoid "someone might have enabled VGA while we were not looking"
15418 * level, just check if the power well is enabled instead of trying to
15419 * follow the "don't touch the power well if we don't need it" policy
15420 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015421 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015422 return;
15423
Imre Deak04098752014-02-18 00:02:16 +020015424 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015425}
15426
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015427static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015428{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015429 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015430
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015431 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015432}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015433
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015434/* FIXME read out full plane state for all planes */
15435static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015436{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015437 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015438 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015439 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015440
Matt Roper19b8d382015-09-24 15:53:17 -070015441 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015442 primary_get_hw_state(to_intel_plane(primary));
15443
15444 if (plane_state->visible)
15445 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015446}
15447
Daniel Vetter30e984d2013-06-05 13:34:17 +020015448static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015449{
15450 struct drm_i915_private *dev_priv = dev->dev_private;
15451 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015452 struct intel_crtc *crtc;
15453 struct intel_encoder *encoder;
15454 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015455 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015456
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015457 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015458 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015459 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015460 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015461
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015462 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015463 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015464
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015465 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015466 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015467
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015468 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015469
15470 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15471 crtc->base.base.id,
15472 crtc->active ? "enabled" : "disabled");
15473 }
15474
Daniel Vetter53589012013-06-05 13:34:16 +020015475 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15476 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15477
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015478 pll->on = pll->get_hw_state(dev_priv, pll,
15479 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015480 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015481 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015482 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015483 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015484 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015485 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015486 }
Daniel Vetter53589012013-06-05 13:34:16 +020015487 }
Daniel Vetter53589012013-06-05 13:34:16 +020015488
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015489 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015490 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015491
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015492 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015493 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015494 }
15495
Damien Lespiaub2784e12014-08-05 11:29:37 +010015496 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015497 pipe = 0;
15498
15499 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015500 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15501 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015502 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015503 } else {
15504 encoder->base.crtc = NULL;
15505 }
15506
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015507 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015508 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015509 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015510 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015511 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015512 }
15513
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015514 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015515 if (connector->get_hw_state(connector)) {
15516 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015517 connector->base.encoder = &connector->encoder->base;
15518 } else {
15519 connector->base.dpms = DRM_MODE_DPMS_OFF;
15520 connector->base.encoder = NULL;
15521 }
15522 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15523 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015524 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015525 connector->base.encoder ? "enabled" : "disabled");
15526 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015527
15528 for_each_intel_crtc(dev, crtc) {
15529 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15530
15531 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15532 if (crtc->base.state->active) {
15533 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15534 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15535 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15536
15537 /*
15538 * The initial mode needs to be set in order to keep
15539 * the atomic core happy. It wants a valid mode if the
15540 * crtc's enabled, so we do the above call.
15541 *
15542 * At this point some state updated by the connectors
15543 * in their ->detect() callback has not run yet, so
15544 * no recalculation can be done yet.
15545 *
15546 * Even if we could do a recalculation and modeset
15547 * right now it would cause a double modeset if
15548 * fbdev or userspace chooses a different initial mode.
15549 *
15550 * If that happens, someone indicated they wanted a
15551 * mode change, which means it's safe to do a full
15552 * recalculation.
15553 */
15554 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015555
15556 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15557 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015558 }
15559 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015560}
15561
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015562/* Scan out the current hw modeset state,
15563 * and sanitizes it to the current state
15564 */
15565static void
15566intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015567{
15568 struct drm_i915_private *dev_priv = dev->dev_private;
15569 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015570 struct intel_crtc *crtc;
15571 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015572 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015573
15574 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015575
15576 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015577 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015578 intel_sanitize_encoder(encoder);
15579 }
15580
Damien Lespiau055e3932014-08-18 13:49:10 +010015581 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015582 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15583 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015584 intel_dump_pipe_config(crtc, crtc->config,
15585 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015586 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015587
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015588 intel_modeset_update_connector_atomic_state(dev);
15589
Daniel Vetter35c95372013-07-17 06:55:04 +020015590 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15591 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15592
15593 if (!pll->on || pll->active)
15594 continue;
15595
15596 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15597
15598 pll->disable(dev_priv, pll);
15599 pll->on = false;
15600 }
15601
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015602 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015603 vlv_wm_get_hw_state(dev);
15604 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015605 skl_wm_get_hw_state(dev);
15606 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015607 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015608
15609 for_each_intel_crtc(dev, crtc) {
15610 unsigned long put_domains;
15611
15612 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15613 if (WARN_ON(put_domains))
15614 modeset_put_power_domains(dev_priv, put_domains);
15615 }
15616 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015617}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015618
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015619void intel_display_resume(struct drm_device *dev)
15620{
15621 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15622 struct intel_connector *conn;
15623 struct intel_plane *plane;
15624 struct drm_crtc *crtc;
15625 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015626
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015627 if (!state)
15628 return;
15629
15630 state->acquire_ctx = dev->mode_config.acquire_ctx;
15631
15632 /* preserve complete old state, including dpll */
15633 intel_atomic_get_shared_dpll_state(state);
15634
15635 for_each_crtc(dev, crtc) {
15636 struct drm_crtc_state *crtc_state =
15637 drm_atomic_get_crtc_state(state, crtc);
15638
15639 ret = PTR_ERR_OR_ZERO(crtc_state);
15640 if (ret)
15641 goto err;
15642
15643 /* force a restore */
15644 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015645 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015646
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015647 for_each_intel_plane(dev, plane) {
15648 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15649 if (ret)
15650 goto err;
15651 }
15652
15653 for_each_intel_connector(dev, conn) {
15654 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15655 if (ret)
15656 goto err;
15657 }
15658
15659 intel_modeset_setup_hw_state(dev);
15660
15661 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015662 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015663 if (!ret)
15664 return;
15665
15666err:
15667 DRM_ERROR("Restoring old state failed with %i\n", ret);
15668 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015669}
15670
15671void intel_modeset_gem_init(struct drm_device *dev)
15672{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015673 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015674 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015675 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015676
Imre Deakae484342014-03-31 15:10:44 +030015677 mutex_lock(&dev->struct_mutex);
15678 intel_init_gt_powersave(dev);
15679 mutex_unlock(&dev->struct_mutex);
15680
Chris Wilson1833b132012-05-09 11:56:28 +010015681 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015682
15683 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015684
15685 /*
15686 * Make sure any fbs we allocated at startup are properly
15687 * pinned & fenced. When we do the allocation it's too early
15688 * for this.
15689 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015690 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015691 obj = intel_fb_obj(c->primary->fb);
15692 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015693 continue;
15694
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015695 mutex_lock(&dev->struct_mutex);
15696 ret = intel_pin_and_fence_fb_obj(c->primary,
15697 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020015698 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015699 mutex_unlock(&dev->struct_mutex);
15700 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015701 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15702 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015703 drm_framebuffer_unreference(c->primary->fb);
15704 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015705 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015706 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015707 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015708 }
15709 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015710
15711 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015712}
15713
Imre Deak4932e2c2014-02-11 17:12:48 +020015714void intel_connector_unregister(struct intel_connector *intel_connector)
15715{
15716 struct drm_connector *connector = &intel_connector->base;
15717
15718 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015719 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015720}
15721
Jesse Barnes79e53942008-11-07 14:24:08 -080015722void intel_modeset_cleanup(struct drm_device *dev)
15723{
Jesse Barnes652c3932009-08-17 13:31:43 -070015724 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015725 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015726
Imre Deak2eb52522014-11-19 15:30:05 +020015727 intel_disable_gt_powersave(dev);
15728
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015729 intel_backlight_unregister(dev);
15730
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015731 /*
15732 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015733 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015734 * experience fancy races otherwise.
15735 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015736 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015737
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015738 /*
15739 * Due to the hpd irq storm handling the hotplug work can re-arm the
15740 * poll handlers. Hence disable polling after hpd handling is shut down.
15741 */
Keith Packardf87ea762010-10-03 19:36:26 -070015742 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015743
Jesse Barnes723bfd72010-10-07 16:01:13 -070015744 intel_unregister_dsm_handler();
15745
Paulo Zanoni7733b492015-07-07 15:26:04 -030015746 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015747
Chris Wilson1630fe72011-07-08 12:22:42 +010015748 /* flush any delayed tasks or pending work */
15749 flush_scheduled_work();
15750
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015751 /* destroy the backlight and sysfs files before encoders/connectors */
15752 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015753 struct intel_connector *intel_connector;
15754
15755 intel_connector = to_intel_connector(connector);
15756 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015757 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015758
Jesse Barnes79e53942008-11-07 14:24:08 -080015759 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015760
15761 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015762
15763 mutex_lock(&dev->struct_mutex);
15764 intel_cleanup_gt_powersave(dev);
15765 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015766}
15767
Dave Airlie28d52042009-09-21 14:33:58 +100015768/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015769 * Return which encoder is currently attached for connector.
15770 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015771struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015772{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015773 return &intel_attached_encoder(connector)->base;
15774}
Jesse Barnes79e53942008-11-07 14:24:08 -080015775
Chris Wilsondf0e9242010-09-09 16:20:55 +010015776void intel_connector_attach_encoder(struct intel_connector *connector,
15777 struct intel_encoder *encoder)
15778{
15779 connector->encoder = encoder;
15780 drm_mode_connector_attach_encoder(&connector->base,
15781 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015782}
Dave Airlie28d52042009-09-21 14:33:58 +100015783
15784/*
15785 * set vga decode state - true == enable VGA decode
15786 */
15787int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15788{
15789 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015790 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015791 u16 gmch_ctrl;
15792
Chris Wilson75fa0412014-02-07 18:37:02 -020015793 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15794 DRM_ERROR("failed to read control word\n");
15795 return -EIO;
15796 }
15797
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015798 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15799 return 0;
15800
Dave Airlie28d52042009-09-21 14:33:58 +100015801 if (state)
15802 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15803 else
15804 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015805
15806 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15807 DRM_ERROR("failed to write control word\n");
15808 return -EIO;
15809 }
15810
Dave Airlie28d52042009-09-21 14:33:58 +100015811 return 0;
15812}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015813
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015814struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015815
15816 u32 power_well_driver;
15817
Chris Wilson63b66e52013-08-08 15:12:06 +020015818 int num_transcoders;
15819
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015820 struct intel_cursor_error_state {
15821 u32 control;
15822 u32 position;
15823 u32 base;
15824 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015825 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015826
15827 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015828 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015829 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015830 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015831 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015832
15833 struct intel_plane_error_state {
15834 u32 control;
15835 u32 stride;
15836 u32 size;
15837 u32 pos;
15838 u32 addr;
15839 u32 surface;
15840 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015841 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015842
15843 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015844 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015845 enum transcoder cpu_transcoder;
15846
15847 u32 conf;
15848
15849 u32 htotal;
15850 u32 hblank;
15851 u32 hsync;
15852 u32 vtotal;
15853 u32 vblank;
15854 u32 vsync;
15855 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015856};
15857
15858struct intel_display_error_state *
15859intel_display_capture_error_state(struct drm_device *dev)
15860{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015861 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015862 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015863 int transcoders[] = {
15864 TRANSCODER_A,
15865 TRANSCODER_B,
15866 TRANSCODER_C,
15867 TRANSCODER_EDP,
15868 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015869 int i;
15870
Chris Wilson63b66e52013-08-08 15:12:06 +020015871 if (INTEL_INFO(dev)->num_pipes == 0)
15872 return NULL;
15873
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015874 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015875 if (error == NULL)
15876 return NULL;
15877
Imre Deak190be112013-11-25 17:15:31 +020015878 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015879 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15880
Damien Lespiau055e3932014-08-18 13:49:10 +010015881 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015882 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015883 __intel_display_power_is_enabled(dev_priv,
15884 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015885 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015886 continue;
15887
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015888 error->cursor[i].control = I915_READ(CURCNTR(i));
15889 error->cursor[i].position = I915_READ(CURPOS(i));
15890 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015891
15892 error->plane[i].control = I915_READ(DSPCNTR(i));
15893 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015894 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015895 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015896 error->plane[i].pos = I915_READ(DSPPOS(i));
15897 }
Paulo Zanonica291362013-03-06 20:03:14 -030015898 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15899 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015900 if (INTEL_INFO(dev)->gen >= 4) {
15901 error->plane[i].surface = I915_READ(DSPSURF(i));
15902 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15903 }
15904
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015905 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015906
Sonika Jindal3abfce72014-07-21 15:23:43 +053015907 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015908 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015909 }
15910
15911 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15912 if (HAS_DDI(dev_priv->dev))
15913 error->num_transcoders++; /* Account for eDP. */
15914
15915 for (i = 0; i < error->num_transcoders; i++) {
15916 enum transcoder cpu_transcoder = transcoders[i];
15917
Imre Deakddf9c532013-11-27 22:02:02 +020015918 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015919 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015920 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015921 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015922 continue;
15923
Chris Wilson63b66e52013-08-08 15:12:06 +020015924 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15925
15926 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15927 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15928 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15929 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15930 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15931 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15932 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015933 }
15934
15935 return error;
15936}
15937
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015938#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15939
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015940void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015941intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015942 struct drm_device *dev,
15943 struct intel_display_error_state *error)
15944{
Damien Lespiau055e3932014-08-18 13:49:10 +010015945 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015946 int i;
15947
Chris Wilson63b66e52013-08-08 15:12:06 +020015948 if (!error)
15949 return;
15950
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015951 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015952 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015953 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015954 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015955 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015956 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015957 err_printf(m, " Power: %s\n",
15958 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015959 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015960 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015961
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015962 err_printf(m, "Plane [%d]:\n", i);
15963 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15964 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015965 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015966 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15967 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015968 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015969 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015970 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015971 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015972 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15973 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015974 }
15975
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015976 err_printf(m, "Cursor [%d]:\n", i);
15977 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15978 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15979 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015980 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015981
15982 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015983 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015984 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015985 err_printf(m, " Power: %s\n",
15986 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015987 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15988 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15989 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15990 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15991 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15992 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15993 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15994 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015995}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015996
15997void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15998{
15999 struct intel_crtc *crtc;
16000
16001 for_each_intel_crtc(dev, crtc) {
16002 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016003
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016004 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016005
16006 work = crtc->unpin_work;
16007
16008 if (work && work->event &&
16009 work->event->base.file_priv == file) {
16010 kfree(work->event);
16011 work->event = NULL;
16012 }
16013
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016014 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016015 }
16016}