blob: c9ee5fb202935897809d99e6a92d8179233e83cc [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Craig Topperc1f6f422012-03-17 07:33:42 +000016#include "ARMISelLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARM.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000025#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000026#include "llvm/ADT/Statistic.h"
27#include "llvm/ADT/StringExtras.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000028#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng55d42002011-01-08 01:24:27 +000029#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/CodeGen/MachineBasicBlock.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
32#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Bill Wendling2a850152011-10-05 00:02:33 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000037#include "llvm/IR/CallingConv.h"
38#include "llvm/IR/Constants.h"
39#include "llvm/IR/Function.h"
40#include "llvm/IR/GlobalValue.h"
41#include "llvm/IR/Instruction.h"
42#include "llvm/IR/Instructions.h"
43#include "llvm/IR/Intrinsics.h"
44#include "llvm/IR/Type.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000045#include "llvm/MC/MCSectionMachO.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000046#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000047#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000048#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000049#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000050#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000051using namespace llvm;
52
Dale Johannesen51e28e62010-06-03 21:09:53 +000053STATISTIC(NumTailCalls, "Number of tail calls");
Evan Chengfc8475b2011-01-19 02:16:49 +000054STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Manman Ren763a75d2012-06-01 02:44:42 +000055STATISTIC(NumLoopByVals, "Number of loops generated for byval arguments");
Dale Johannesen51e28e62010-06-03 21:09:53 +000056
Bob Wilson703af3a2010-08-13 22:43:33 +000057// This option should go away when tail calls fully work.
58static cl::opt<bool>
59EnableARMTailCalls("arm-tail-calls", cl::Hidden,
60 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
61 cl::init(false));
62
Eric Christopher836c6242010-12-15 23:47:29 +000063cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000064EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000065 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000066 cl::init(false));
67
Evan Cheng46df4eb2010-06-16 07:35:02 +000068static cl::opt<bool>
69ARMInterworking("arm-interworking", cl::Hidden,
70 cl::desc("Enable / disable ARM interworking (for debugging only)"),
71 cl::init(true));
72
Benjamin Kramer0861f572011-11-26 23:01:57 +000073namespace {
Cameron Zwaricha86686e2011-06-10 20:59:24 +000074 class ARMCCState : public CCState {
75 public:
76 ARMCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
77 const TargetMachine &TM, SmallVector<CCValAssign, 16> &locs,
78 LLVMContext &C, ParmContext PC)
79 : CCState(CC, isVarArg, MF, TM, locs, C) {
80 assert(((PC == Call) || (PC == Prologue)) &&
81 "ARMCCState users must specify whether their context is call"
82 "or prologue generation.");
83 CallOrPrologue = PC;
84 }
85 };
86}
87
Stuart Hastingsc7315872011-04-20 16:47:52 +000088// The APCS parameter registers.
Craig Topperc5eaae42012-03-11 07:57:25 +000089static const uint16_t GPRArgRegs[] = {
Stuart Hastingsc7315872011-04-20 16:47:52 +000090 ARM::R0, ARM::R1, ARM::R2, ARM::R3
91};
92
Craig Topper0faf46c2012-08-12 03:16:37 +000093void ARMTargetLowering::addTypeForNEON(MVT VT, MVT PromotedLdStVT,
94 MVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000095 if (VT != PromotedLdStVT) {
Craig Topper0faf46c2012-08-12 03:16:37 +000096 setOperationAction(ISD::LOAD, VT, Promote);
97 AddPromotedToType (ISD::LOAD, VT, PromotedLdStVT);
Bob Wilson5bafff32009-06-22 23:27:02 +000098
Craig Topper0faf46c2012-08-12 03:16:37 +000099 setOperationAction(ISD::STORE, VT, Promote);
100 AddPromotedToType (ISD::STORE, VT, PromotedLdStVT);
Bob Wilson5bafff32009-06-22 23:27:02 +0000101 }
102
Craig Topper0faf46c2012-08-12 03:16:37 +0000103 MVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Craig Topper0faf46c2012-08-12 03:16:37 +0000105 setOperationAction(ISD::SETCC, VT, Custom);
106 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
107 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Eli Friedman14e809c2011-11-09 23:36:02 +0000108 if (ElemTy == MVT::i32) {
Craig Topper0faf46c2012-08-12 03:16:37 +0000109 setOperationAction(ISD::SINT_TO_FP, VT, Custom);
110 setOperationAction(ISD::UINT_TO_FP, VT, Custom);
111 setOperationAction(ISD::FP_TO_SINT, VT, Custom);
112 setOperationAction(ISD::FP_TO_UINT, VT, Custom);
Eli Friedman14e809c2011-11-09 23:36:02 +0000113 } else {
Craig Topper0faf46c2012-08-12 03:16:37 +0000114 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
115 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
116 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
117 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000118 }
Craig Topper0faf46c2012-08-12 03:16:37 +0000119 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
120 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
121 setOperationAction(ISD::CONCAT_VECTORS, VT, Legal);
122 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Legal);
123 setOperationAction(ISD::SELECT, VT, Expand);
124 setOperationAction(ISD::SELECT_CC, VT, Expand);
Jim Grosbach4346fa92012-10-12 22:59:21 +0000125 setOperationAction(ISD::VSELECT, VT, Expand);
Craig Topper0faf46c2012-08-12 03:16:37 +0000126 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000127 if (VT.isInteger()) {
Craig Topper0faf46c2012-08-12 03:16:37 +0000128 setOperationAction(ISD::SHL, VT, Custom);
129 setOperationAction(ISD::SRA, VT, Custom);
130 setOperationAction(ISD::SRL, VT, Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000131 }
132
133 // Promote all bit-wise operations.
134 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Craig Topper0faf46c2012-08-12 03:16:37 +0000135 setOperationAction(ISD::AND, VT, Promote);
136 AddPromotedToType (ISD::AND, VT, PromotedBitwiseVT);
137 setOperationAction(ISD::OR, VT, Promote);
138 AddPromotedToType (ISD::OR, VT, PromotedBitwiseVT);
139 setOperationAction(ISD::XOR, VT, Promote);
140 AddPromotedToType (ISD::XOR, VT, PromotedBitwiseVT);
Bob Wilson5bafff32009-06-22 23:27:02 +0000141 }
Bob Wilson16330762009-09-16 00:17:28 +0000142
143 // Neon does not support vector divide/remainder operations.
Craig Topper0faf46c2012-08-12 03:16:37 +0000144 setOperationAction(ISD::SDIV, VT, Expand);
145 setOperationAction(ISD::UDIV, VT, Expand);
146 setOperationAction(ISD::FDIV, VT, Expand);
147 setOperationAction(ISD::SREM, VT, Expand);
148 setOperationAction(ISD::UREM, VT, Expand);
149 setOperationAction(ISD::FREM, VT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000150}
151
Craig Topper0faf46c2012-08-12 03:16:37 +0000152void ARMTargetLowering::addDRTypeForNEON(MVT VT) {
Craig Topper420761a2012-04-20 07:30:17 +0000153 addRegisterClass(VT, &ARM::DPRRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000155}
156
Craig Topper0faf46c2012-08-12 03:16:37 +0000157void ARMTargetLowering::addQRTypeForNEON(MVT VT) {
Craig Topper420761a2012-04-20 07:30:17 +0000158 addRegisterClass(VT, &ARM::QPRRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000160}
161
Chris Lattnerf0144122009-07-28 03:13:23 +0000162static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
163 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000164 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000165
Chris Lattner80ec2792009-08-02 00:34:36 +0000166 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000167}
168
Evan Chenga8e29892007-01-19 07:51:42 +0000169ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000170 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000171 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000172 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000173 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Duncan Sands28b77e92011-09-06 19:07:46 +0000175 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
176
Evan Chengb1df8f22007-04-27 08:15:43 +0000177 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000178 // Uses VFP for Thumb libfuncs if available.
179 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
180 // Single-precision floating-point arithmetic.
181 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
182 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
183 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
184 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000185
Evan Chengb1df8f22007-04-27 08:15:43 +0000186 // Double-precision floating-point arithmetic.
187 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
188 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
189 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
190 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000191
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 // Single-precision comparisons.
193 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
194 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
195 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
196 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
197 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
198 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
199 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
200 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000201
Evan Chengb1df8f22007-04-27 08:15:43 +0000202 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000210
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 // Double-precision comparisons.
212 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
213 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
214 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
215 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
216 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
217 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
218 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
219 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000220
Evan Chengb1df8f22007-04-27 08:15:43 +0000221 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
222 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
223 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
224 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
225 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
226 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
227 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
228 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000229
Evan Chengb1df8f22007-04-27 08:15:43 +0000230 // Floating-point to integer conversions.
231 // i64 conversions are done via library routines even when generating VFP
232 // instructions, so use the same ones.
233 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
234 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
235 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
236 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chengb1df8f22007-04-27 08:15:43 +0000238 // Conversions between floating types.
239 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
240 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
241
242 // Integer to floating-point conversions.
243 // i64 conversions are done via library routines even when generating VFP
244 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000245 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
246 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000247 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
248 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
249 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
250 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
251 }
Evan Chenga8e29892007-01-19 07:51:42 +0000252 }
253
Bob Wilson2f954612009-05-22 17:38:41 +0000254 // These libcalls are not available in 32-bit.
255 setLibcallName(RTLIB::SHL_I128, 0);
256 setLibcallName(RTLIB::SRL_I128, 0);
257 setLibcallName(RTLIB::SRA_I128, 0);
258
Evan Cheng07043272012-02-21 20:46:00 +0000259 if (Subtarget->isAAPCS_ABI() && !Subtarget->isTargetDarwin()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000260 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000261 // RTABI chapter 4.1.2, Table 2
262 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
263 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
264 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
265 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
266 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
267 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
268 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
269 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
270
271 // Double-precision floating-point comparison helper functions
272 // RTABI chapter 4.1.2, Table 3
273 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
274 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
275 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
276 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
277 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
278 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
279 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
280 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
281 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
282 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
283 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
284 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
285 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
286 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
287 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
288 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
289 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
290 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
291 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
292 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
293 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
294 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
295 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
296 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
297
298 // Single-precision floating-point arithmetic helper functions
299 // RTABI chapter 4.1.2, Table 4
300 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
301 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
302 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
303 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
304 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
305 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
306 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
307 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
308
309 // Single-precision floating-point comparison helper functions
310 // RTABI chapter 4.1.2, Table 5
311 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
312 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
313 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
314 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
315 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
316 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
317 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
318 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
319 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
320 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
321 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
322 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
323 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
324 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
325 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
326 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
327 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
328 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
329 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
330 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
335
336 // Floating-point to integer conversions.
337 // RTABI chapter 4.1.2, Table 6
338 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
339 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
340 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
341 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
342 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
343 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
344 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
345 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
346 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
347 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
348 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
349 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
350 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
351 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
352 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
353 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
354
355 // Conversions between floating types.
356 // RTABI chapter 4.1.2, Table 7
357 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
358 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
359 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000360 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000361
362 // Integer to floating-point conversions.
363 // RTABI chapter 4.1.2, Table 8
364 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
365 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
366 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
367 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
368 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
369 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
370 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
371 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
372 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
373 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
376 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
377 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
378 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
379 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
380
381 // Long long helper functions
382 // RTABI chapter 4.2, Table 9
383 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000384 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
385 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
386 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
387 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
388 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
391 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
392 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
393
394 // Integer division functions
395 // RTABI chapter 4.3.1
396 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
397 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
398 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
Anton Korobeynikov6edd5882012-01-29 09:11:50 +0000399 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000400 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
401 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
402 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
Anton Korobeynikov6edd5882012-01-29 09:11:50 +0000403 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000404 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
405 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
406 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov6edd5882012-01-29 09:11:50 +0000407 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000408 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
409 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000410 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov6edd5882012-01-29 09:11:50 +0000411 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
Renato Golin1ec11fb2011-05-22 21:41:23 +0000412
413 // Memory operations
414 // RTABI chapter 4.3.4
415 setLibcallName(RTLIB::MEMCPY, "__aeabi_memcpy");
416 setLibcallName(RTLIB::MEMMOVE, "__aeabi_memmove");
417 setLibcallName(RTLIB::MEMSET, "__aeabi_memset");
Anton Korobeynikov6edd5882012-01-29 09:11:50 +0000418 setLibcallCallingConv(RTLIB::MEMCPY, CallingConv::ARM_AAPCS);
419 setLibcallCallingConv(RTLIB::MEMMOVE, CallingConv::ARM_AAPCS);
420 setLibcallCallingConv(RTLIB::MEMSET, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000421 }
422
Bob Wilson2fef4572011-10-07 16:59:21 +0000423 // Use divmod compiler-rt calls for iOS 5.0 and later.
424 if (Subtarget->getTargetTriple().getOS() == Triple::IOS &&
425 !Subtarget->getTargetTriple().isOSVersionLT(5, 0)) {
426 setLibcallName(RTLIB::SDIVREM_I32, "__divmodsi4");
427 setLibcallName(RTLIB::UDIVREM_I32, "__udivmodsi4");
428 }
429
David Goodwinf1daf7d2009-07-08 23:10:31 +0000430 if (Subtarget->isThumb1Only())
Craig Topper420761a2012-04-20 07:30:17 +0000431 addRegisterClass(MVT::i32, &ARM::tGPRRegClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000432 else
Craig Topper420761a2012-04-20 07:30:17 +0000433 addRegisterClass(MVT::i32, &ARM::GPRRegClass);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000434 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
435 !Subtarget->isThumb1Only()) {
Craig Topper420761a2012-04-20 07:30:17 +0000436 addRegisterClass(MVT::f32, &ARM::SPRRegClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000437 if (!Subtarget->isFPOnlySP())
Craig Topper420761a2012-04-20 07:30:17 +0000438 addRegisterClass(MVT::f64, &ARM::DPRRegClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000439
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000441 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000442
Eli Friedman9f1f26a2011-11-08 01:43:53 +0000443 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
444 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
445 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
446 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
447 setTruncStoreAction((MVT::SimpleValueType)VT,
448 (MVT::SimpleValueType)InnerVT, Expand);
449 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
450 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
451 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
452 }
453
Lang Hames45b5f882012-03-15 18:49:02 +0000454 setOperationAction(ISD::ConstantFP, MVT::f32, Custom);
455
Bob Wilson5bafff32009-06-22 23:27:02 +0000456 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 addDRTypeForNEON(MVT::v2f32);
458 addDRTypeForNEON(MVT::v8i8);
459 addDRTypeForNEON(MVT::v4i16);
460 addDRTypeForNEON(MVT::v2i32);
461 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000462
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 addQRTypeForNEON(MVT::v4f32);
464 addQRTypeForNEON(MVT::v2f64);
465 addQRTypeForNEON(MVT::v16i8);
466 addQRTypeForNEON(MVT::v8i16);
467 addQRTypeForNEON(MVT::v4i32);
468 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000469
Bob Wilson74dc72e2009-09-15 23:55:57 +0000470 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
471 // neither Neon nor VFP support any arithmetic operations on it.
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000472 // The same with v4f32. But keep in mind that vadd, vsub, vmul are natively
473 // supported for v4f32.
Bob Wilson74dc72e2009-09-15 23:55:57 +0000474 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
475 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
476 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000477 // FIXME: Code duplication: FDIV and FREM are expanded always, see
478 // ARMTargetLowering::addTypeForNEON method for details.
Bob Wilson74dc72e2009-09-15 23:55:57 +0000479 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
480 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000481 // FIXME: Create unittest.
482 // In another words, find a way when "copysign" appears in DAG with vector
483 // operands.
Bob Wilson74dc72e2009-09-15 23:55:57 +0000484 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000485 // FIXME: Code duplication: SETCC has custom operation action, see
486 // ARMTargetLowering::addTypeForNEON method for details.
Duncan Sands28b77e92011-09-06 19:07:46 +0000487 setOperationAction(ISD::SETCC, MVT::v2f64, Expand);
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000488 // FIXME: Create unittest for FNEG and for FABS.
Bob Wilson74dc72e2009-09-15 23:55:57 +0000489 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
490 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
491 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
492 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
493 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
494 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
495 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
496 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
497 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
498 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
499 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
500 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000501 // FIXME: Create unittest for FCEIL, FTRUNC, FRINT, FNEARBYINT, FFLOOR.
Bob Wilson74dc72e2009-09-15 23:55:57 +0000502 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
503 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
504 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
505 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
506 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
Arnold Schwaighofer21c0aa72013-03-02 19:38:33 +0000507 setOperationAction(ISD::FMA, MVT::v2f64, Expand);
Lang Hamesc0a9f822012-03-29 21:56:11 +0000508
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000509 setOperationAction(ISD::FSQRT, MVT::v4f32, Expand);
510 setOperationAction(ISD::FSIN, MVT::v4f32, Expand);
511 setOperationAction(ISD::FCOS, MVT::v4f32, Expand);
512 setOperationAction(ISD::FPOWI, MVT::v4f32, Expand);
513 setOperationAction(ISD::FPOW, MVT::v4f32, Expand);
514 setOperationAction(ISD::FLOG, MVT::v4f32, Expand);
515 setOperationAction(ISD::FLOG2, MVT::v4f32, Expand);
516 setOperationAction(ISD::FLOG10, MVT::v4f32, Expand);
517 setOperationAction(ISD::FEXP, MVT::v4f32, Expand);
518 setOperationAction(ISD::FEXP2, MVT::v4f32, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000519 setOperationAction(ISD::FCEIL, MVT::v4f32, Expand);
520 setOperationAction(ISD::FTRUNC, MVT::v4f32, Expand);
521 setOperationAction(ISD::FRINT, MVT::v4f32, Expand);
522 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Expand);
Craig Toppera1fb1d22012-09-08 04:58:43 +0000523 setOperationAction(ISD::FFLOOR, MVT::v4f32, Expand);
Bob Wilson74dc72e2009-09-15 23:55:57 +0000524
Arnold Schwaighofer21c0aa72013-03-02 19:38:33 +0000525 // Mark v2f32 intrinsics.
526 setOperationAction(ISD::FSQRT, MVT::v2f32, Expand);
527 setOperationAction(ISD::FSIN, MVT::v2f32, Expand);
528 setOperationAction(ISD::FCOS, MVT::v2f32, Expand);
529 setOperationAction(ISD::FPOWI, MVT::v2f32, Expand);
530 setOperationAction(ISD::FPOW, MVT::v2f32, Expand);
531 setOperationAction(ISD::FLOG, MVT::v2f32, Expand);
532 setOperationAction(ISD::FLOG2, MVT::v2f32, Expand);
533 setOperationAction(ISD::FLOG10, MVT::v2f32, Expand);
534 setOperationAction(ISD::FEXP, MVT::v2f32, Expand);
535 setOperationAction(ISD::FEXP2, MVT::v2f32, Expand);
536 setOperationAction(ISD::FCEIL, MVT::v2f32, Expand);
537 setOperationAction(ISD::FTRUNC, MVT::v2f32, Expand);
538 setOperationAction(ISD::FRINT, MVT::v2f32, Expand);
539 setOperationAction(ISD::FNEARBYINT, MVT::v2f32, Expand);
540 setOperationAction(ISD::FFLOOR, MVT::v2f32, Expand);
541
Bob Wilson642b3292009-09-16 00:32:15 +0000542 // Neon does not support some operations on v1i64 and v2i64 types.
543 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000544 // Custom handling for some quad-vector types to detect VMULL.
545 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
546 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
547 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begeman7973f352011-02-11 20:53:29 +0000548 // Custom handling for some vector types to avoid expensive expansions
549 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
550 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
551 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
552 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000553 setOperationAction(ISD::SETCC, MVT::v1i64, Expand);
554 setOperationAction(ISD::SETCC, MVT::v2i64, Expand);
Cameron Zwarich3007d332011-03-29 21:41:55 +0000555 // Neon does not have single instruction SINT_TO_FP and UINT_TO_FP with
James Molloy873fd5f2012-02-20 09:24:05 +0000556 // a destination type that is wider than the source, and nor does
557 // it have a FP_TO_[SU]INT instruction with a narrower destination than
558 // source.
Cameron Zwarich3007d332011-03-29 21:41:55 +0000559 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
560 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
James Molloy873fd5f2012-02-20 09:24:05 +0000561 setOperationAction(ISD::FP_TO_UINT, MVT::v4i16, Custom);
562 setOperationAction(ISD::FP_TO_SINT, MVT::v4i16, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000563
Eli Friedman846ce8e2012-11-15 22:44:27 +0000564 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Expand);
Eli Friedman43147af2012-11-17 01:52:46 +0000565 setOperationAction(ISD::FP_EXTEND, MVT::v2f64, Expand);
Eli Friedman846ce8e2012-11-15 22:44:27 +0000566
Renato Golin5ad5f592013-03-19 08:15:38 +0000567 // Custom expand long extensions to vectors.
568 setOperationAction(ISD::SIGN_EXTEND, MVT::v8i32, Custom);
569 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i32, Custom);
570 setOperationAction(ISD::SIGN_EXTEND, MVT::v4i64, Custom);
571 setOperationAction(ISD::ZERO_EXTEND, MVT::v4i64, Custom);
572 setOperationAction(ISD::SIGN_EXTEND, MVT::v16i32, Custom);
573 setOperationAction(ISD::ZERO_EXTEND, MVT::v16i32, Custom);
574 setOperationAction(ISD::SIGN_EXTEND, MVT::v8i64, Custom);
575 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i64, Custom);
576
Evan Chengc8e70452012-12-04 22:41:50 +0000577 // NEON does not have single instruction CTPOP for vectors with element
578 // types wider than 8-bits. However, custom lowering can leverage the
579 // v8i8/v16i8 vcnt instruction.
580 setOperationAction(ISD::CTPOP, MVT::v2i32, Custom);
581 setOperationAction(ISD::CTPOP, MVT::v4i32, Custom);
582 setOperationAction(ISD::CTPOP, MVT::v4i16, Custom);
583 setOperationAction(ISD::CTPOP, MVT::v8i16, Custom);
584
Jim Grosbachb302a4e2013-02-27 21:31:12 +0000585 // NEON only has FMA instructions as of VFP4.
586 if (!Subtarget->hasVFP4()) {
587 setOperationAction(ISD::FMA, MVT::v2f32, Expand);
588 setOperationAction(ISD::FMA, MVT::v4f32, Expand);
589 }
590
Bob Wilson1c3ef902011-02-07 17:43:21 +0000591 setTargetDAGCombine(ISD::INTRINSIC_VOID);
592 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson5bafff32009-06-22 23:27:02 +0000593 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
594 setTargetDAGCombine(ISD::SHL);
595 setTargetDAGCombine(ISD::SRL);
596 setTargetDAGCombine(ISD::SRA);
597 setTargetDAGCombine(ISD::SIGN_EXTEND);
598 setTargetDAGCombine(ISD::ZERO_EXTEND);
599 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000600 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000601 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000602 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson31600902010-12-21 06:43:19 +0000603 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
604 setTargetDAGCombine(ISD::STORE);
Chad Rosieref01edf2011-06-24 19:23:04 +0000605 setTargetDAGCombine(ISD::FP_TO_SINT);
606 setTargetDAGCombine(ISD::FP_TO_UINT);
607 setTargetDAGCombine(ISD::FDIV);
Nadav Rotem004a24b2011-10-15 20:03:12 +0000608
James Molloy873fd5f2012-02-20 09:24:05 +0000609 // It is legal to extload from v4i8 to v4i16 or v4i32.
610 MVT Tys[6] = {MVT::v8i8, MVT::v4i8, MVT::v2i8,
611 MVT::v4i16, MVT::v2i16,
612 MVT::v2i32};
613 for (unsigned i = 0; i < 6; ++i) {
614 setLoadExtAction(ISD::EXTLOAD, Tys[i], Legal);
615 setLoadExtAction(ISD::ZEXTLOAD, Tys[i], Legal);
616 setLoadExtAction(ISD::SEXTLOAD, Tys[i], Legal);
617 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000618 }
619
Arnold Schwaighofer67514e92012-09-04 14:37:49 +0000620 // ARM and Thumb2 support UMLAL/SMLAL.
621 if (!Subtarget->isThumb1Only())
622 setTargetDAGCombine(ISD::ADDC);
623
624
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000625 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000626
627 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000628 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000629
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000630 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000632
Evan Chenga8e29892007-01-19 07:51:42 +0000633 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000634 if (!Subtarget->isThumb1Only()) {
635 for (unsigned im = (unsigned)ISD::PRE_INC;
636 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setIndexedLoadAction(im, MVT::i1, Legal);
638 setIndexedLoadAction(im, MVT::i8, Legal);
639 setIndexedLoadAction(im, MVT::i16, Legal);
640 setIndexedLoadAction(im, MVT::i32, Legal);
641 setIndexedStoreAction(im, MVT::i1, Legal);
642 setIndexedStoreAction(im, MVT::i8, Legal);
643 setIndexedStoreAction(im, MVT::i16, Legal);
644 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000645 }
Evan Chenga8e29892007-01-19 07:51:42 +0000646 }
647
648 // i64 operation support.
Eric Christopher2cc40132011-04-19 18:49:19 +0000649 setOperationAction(ISD::MUL, MVT::i64, Expand);
650 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000651 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000652 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
653 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000654 }
Jim Grosbacha7603982011-07-01 21:12:19 +0000655 if (Subtarget->isThumb1Only() || !Subtarget->hasV6Ops()
656 || (Subtarget->isThumb2() && !Subtarget->hasThumb2DSP()))
Eric Christopher2cc40132011-04-19 18:49:19 +0000657 setOperationAction(ISD::MULHS, MVT::i32, Expand);
658
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000659 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000660 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000661 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 setOperationAction(ISD::SRL, MVT::i64, Custom);
663 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000664
Evan Cheng342e3162011-08-30 01:34:54 +0000665 if (!Subtarget->isThumb1Only()) {
666 // FIXME: We should do this for Thumb1 as well.
667 setOperationAction(ISD::ADDC, MVT::i32, Custom);
668 setOperationAction(ISD::ADDE, MVT::i32, Custom);
669 setOperationAction(ISD::SUBC, MVT::i32, Custom);
670 setOperationAction(ISD::SUBE, MVT::i32, Custom);
671 }
672
Evan Chenga8e29892007-01-19 07:51:42 +0000673 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000675 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000677 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000679
Chandler Carruth63974b22011-12-13 01:56:10 +0000680 // These just redirect to CTTZ and CTLZ on ARM.
681 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i32 , Expand);
682 setOperationAction(ISD::CTLZ_ZERO_UNDEF , MVT::i32 , Expand);
683
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000684 // Only ARMv6 has BSWAP.
685 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000686 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000687
Bob Wilsoneb1641d2012-09-29 21:43:49 +0000688 if (!(Subtarget->hasDivide() && Subtarget->isThumb2()) &&
689 !(Subtarget->hasDivideInARMMode() && !Subtarget->isThumb())) {
690 // These are expanded into libcalls if the cpu doesn't have HW divider.
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000691 setOperationAction(ISD::SDIV, MVT::i32, Expand);
692 setOperationAction(ISD::UDIV, MVT::i32, Expand);
693 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::SREM, MVT::i32, Expand);
695 setOperationAction(ISD::UREM, MVT::i32, Expand);
696 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
697 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000698
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
700 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
701 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
702 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000703 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000704
Evan Cheng4da0c7c2011-04-08 21:37:21 +0000705 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Evan Chengfb3611d2010-05-11 07:26:32 +0000706
Evan Chenga8e29892007-01-19 07:51:42 +0000707 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 setOperationAction(ISD::VASTART, MVT::Other, Custom);
709 setOperationAction(ISD::VAARG, MVT::Other, Expand);
710 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
711 setOperationAction(ISD::VAEND, MVT::Other, Expand);
712 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
713 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Bill Wendlingbdf9db62012-02-13 23:47:16 +0000714
715 if (!Subtarget->isTargetDarwin()) {
716 // Non-Darwin platforms may return values in these registers via the
717 // personality function.
718 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
719 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
720 setExceptionPointerRegister(ARM::R0);
721 setExceptionSelectorRegister(ARM::R1);
722 }
Anton Korobeynikov5899a602011-01-24 22:38:45 +0000723
Evan Cheng3a1588a2010-04-15 22:20:34 +0000724 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000725 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
726 // the default expansion.
Eli Friedman4db5aca2011-08-29 18:23:02 +0000727 // FIXME: This should be checking for v6k, not just v6.
Evan Cheng11db0682010-08-11 06:22:01 +0000728 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000729 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000730 // membarrier needs custom lowering; the rest are legal and handled
731 // normally.
Eli Friedman14648462011-07-27 22:21:52 +0000732 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Eli Friedman2bdffe42011-08-31 00:31:29 +0000733 // Custom lowering for 64-bit ops
734 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
735 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
736 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
737 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
738 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
Silviu Baranga35b3df62012-11-29 14:41:25 +0000739 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
740 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i64, Custom);
741 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i64, Custom);
742 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i64, Custom);
743 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i64, Custom);
Eli Friedman4d3f3292011-08-31 17:52:22 +0000744 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Eli Friedman26689ac2011-08-03 21:06:02 +0000745 // Automatically insert fences (dmb ist) around ATOMIC_SWAP etc.
746 setInsertFencesForAtomic(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000747 } else {
748 // Set them all for expansion, which will force libcalls.
Eli Friedman14648462011-07-27 22:21:52 +0000749 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000750 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000751 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000752 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000753 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000754 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000755 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000756 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000757 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000758 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000759 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000760 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000761 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
Eli Friedman7cc15662011-09-15 22:18:49 +0000762 // Mark ATOMIC_LOAD and ATOMIC_STORE custom so we can handle the
763 // Unordered/Monotonic case.
764 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
765 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
Jim Grosbach68741be2010-06-18 22:35:32 +0000766 }
Evan Chenga8e29892007-01-19 07:51:42 +0000767
Evan Cheng416941d2010-11-04 05:19:35 +0000768 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000769
Eli Friedmana2c6f452010-06-26 04:36:50 +0000770 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
771 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000772 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
773 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000774 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000775 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000776
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000777 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
778 !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000779 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000780 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000781 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000782 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
783 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000784
785 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000787 if (Subtarget->isTargetDarwin()) {
788 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
789 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
John McCall5f8fd542011-05-29 19:50:32 +0000790 setLibcallName(RTLIB::UNWIND_RESUME, "_Unwind_SjLj_Resume");
Jim Grosbache97f9682010-07-07 00:07:57 +0000791 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000792
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 setOperationAction(ISD::SETCC, MVT::i32, Expand);
794 setOperationAction(ISD::SETCC, MVT::f32, Expand);
795 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000796 setOperationAction(ISD::SELECT, MVT::i32, Custom);
797 setOperationAction(ISD::SELECT, MVT::f32, Custom);
798 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
800 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
801 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000802
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
804 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
805 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
806 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
807 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000808
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000809 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 setOperationAction(ISD::FSIN, MVT::f64, Expand);
811 setOperationAction(ISD::FSIN, MVT::f32, Expand);
812 setOperationAction(ISD::FCOS, MVT::f32, Expand);
813 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000814 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
815 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 setOperationAction(ISD::FREM, MVT::f64, Expand);
817 setOperationAction(ISD::FREM, MVT::f32, Expand);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000818 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
819 !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
821 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000822 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 setOperationAction(ISD::FPOW, MVT::f64, Expand);
824 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000825
Evan Cheng3aef2ff2012-04-10 21:40:28 +0000826 if (!Subtarget->hasVFP4()) {
827 setOperationAction(ISD::FMA, MVT::f64, Expand);
828 setOperationAction(ISD::FMA, MVT::f32, Expand);
829 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000830
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000831 // Various VFP goodness
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000832 if (!TM.Options.UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000833 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
834 if (Subtarget->hasVFP2()) {
835 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
836 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
837 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
838 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
839 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000840 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000841 if (!Subtarget->hasFP16()) {
842 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
843 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000844 }
Evan Cheng110cf482008-04-01 01:50:16 +0000845 }
Evan Chenga8e29892007-01-19 07:51:42 +0000846
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000847 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000848 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000849 setTargetDAGCombine(ISD::ADD);
850 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000851 setTargetDAGCombine(ISD::MUL);
Jakob Stoklund Olesena7390fa2012-09-07 17:34:15 +0000852 setTargetDAGCombine(ISD::AND);
853 setTargetDAGCombine(ISD::OR);
854 setTargetDAGCombine(ISD::XOR);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000855
Evan Cheng5fb468a2012-02-23 02:58:19 +0000856 if (Subtarget->hasV6Ops())
857 setTargetDAGCombine(ISD::SRL);
858
Evan Chenga8e29892007-01-19 07:51:42 +0000859 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000860
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000861 if (TM.Options.UseSoftFloat || Subtarget->isThumb1Only() ||
862 !Subtarget->hasVFP2())
Evan Chengf7d87ee2010-05-21 00:43:17 +0000863 setSchedulingPreference(Sched::RegPressure);
864 else
865 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000866
Evan Cheng05219282011-01-06 06:52:41 +0000867 //// temporary - rewrite interface to use type
Jim Grosbach3450f802013-02-20 21:13:59 +0000868 MaxStoresPerMemset = 8;
869 MaxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
870 MaxStoresPerMemcpy = 4; // For @llvm.memcpy -> sequence of stores
871 MaxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 4 : 2;
872 MaxStoresPerMemmove = 4; // For @llvm.memmove -> sequence of stores
873 MaxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 4 : 2;
Evan Chengf6799392010-06-26 01:52:05 +0000874
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000875 // On ARM arguments smaller than 4 bytes are extended, so all arguments
876 // are at least 4 bytes aligned.
877 setMinStackArgumentAlignment(4);
878
Benjamin Krameraaf723d2012-05-05 12:49:14 +0000879 // Prefer likely predicted branches to selects on out-of-order cores.
Jim Grosbach3450f802013-02-20 21:13:59 +0000880 PredictableSelectIsExpensive = Subtarget->isLikeA9();
Benjamin Krameraaf723d2012-05-05 12:49:14 +0000881
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000882 setMinFunctionAlignment(Subtarget->isThumb() ? 1 : 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000883}
884
Andrew Trick32cec0a2011-01-19 02:35:27 +0000885// FIXME: It might make sense to define the representative register class as the
886// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
887// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
888// SPR's representative would be DPR_VFP2. This should work well if register
889// pressure tracking were modified such that a register use would increment the
890// pressure of the register class's representative and all of it's super
891// classes' representatives transitively. We have not implemented this because
892// of the difficulty prior to coalescing of modeling operand register classes
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000893// due to the common occurrence of cross class copies and subregister insertions
Andrew Trick32cec0a2011-01-19 02:35:27 +0000894// and extractions.
Evan Cheng4f6b4672010-07-21 06:09:07 +0000895std::pair<const TargetRegisterClass*, uint8_t>
Patrik Hagglund03405572012-12-19 11:30:36 +0000896ARMTargetLowering::findRepresentativeClass(MVT VT) const{
Evan Cheng4f6b4672010-07-21 06:09:07 +0000897 const TargetRegisterClass *RRC = 0;
898 uint8_t Cost = 1;
Patrik Hagglund03405572012-12-19 11:30:36 +0000899 switch (VT.SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000900 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000901 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000902 // Use DPR as representative register class for all floating point
903 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
904 // the cost is 1 for both f32 and f64.
905 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000906 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Craig Topper420761a2012-04-20 07:30:17 +0000907 RRC = &ARM::DPRRegClass;
Andrew Trick32cec0a2011-01-19 02:35:27 +0000908 // When NEON is used for SP, only half of the register file is available
909 // because operations that define both SP and DP results will be constrained
910 // to the VFP2 class (D0-D15). We currently model this constraint prior to
911 // coalescing by double-counting the SP regs. See the FIXME above.
912 if (Subtarget->useNEONForSinglePrecisionFP())
913 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000914 break;
915 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
916 case MVT::v4f32: case MVT::v2f64:
Craig Topper420761a2012-04-20 07:30:17 +0000917 RRC = &ARM::DPRRegClass;
Evan Cheng4a863e22010-07-21 23:53:58 +0000918 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000919 break;
920 case MVT::v4i64:
Craig Topper420761a2012-04-20 07:30:17 +0000921 RRC = &ARM::DPRRegClass;
Evan Cheng4a863e22010-07-21 23:53:58 +0000922 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000923 break;
924 case MVT::v8i64:
Craig Topper420761a2012-04-20 07:30:17 +0000925 RRC = &ARM::DPRRegClass;
Evan Cheng4a863e22010-07-21 23:53:58 +0000926 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000927 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000928 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000929 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000930}
931
Evan Chenga8e29892007-01-19 07:51:42 +0000932const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
933 switch (Opcode) {
934 default: return 0;
935 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Cheng53519f02011-01-21 18:55:51 +0000936 case ARMISD::WrapperDYN: return "ARMISD::WrapperDYN";
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000937 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Chenga8e29892007-01-19 07:51:42 +0000938 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
939 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000940 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000941 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
942 case ARMISD::tCALL: return "ARMISD::tCALL";
943 case ARMISD::BRCOND: return "ARMISD::BRCOND";
944 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000945 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000946 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
947 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
948 case ARMISD::CMP: return "ARMISD::CMP";
Bill Wendlingad5c8802012-06-11 08:07:26 +0000949 case ARMISD::CMN: return "ARMISD::CMN";
David Goodwinc0309b42009-06-29 15:33:01 +0000950 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000951 case ARMISD::CMPFP: return "ARMISD::CMPFP";
952 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000953 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000954 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
Evan Chengc892aeb2012-02-23 01:19:06 +0000955
Evan Chenga8e29892007-01-19 07:51:42 +0000956 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000957
Jim Grosbach3482c802010-01-18 19:58:49 +0000958 case ARMISD::RBIT: return "ARMISD::RBIT";
959
Bob Wilson76a312b2010-03-19 22:51:32 +0000960 case ARMISD::FTOSI: return "ARMISD::FTOSI";
961 case ARMISD::FTOUI: return "ARMISD::FTOUI";
962 case ARMISD::SITOF: return "ARMISD::SITOF";
963 case ARMISD::UITOF: return "ARMISD::UITOF";
964
Evan Chenga8e29892007-01-19 07:51:42 +0000965 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
966 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
967 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000968
Evan Cheng342e3162011-08-30 01:34:54 +0000969 case ARMISD::ADDC: return "ARMISD::ADDC";
970 case ARMISD::ADDE: return "ARMISD::ADDE";
971 case ARMISD::SUBC: return "ARMISD::SUBC";
972 case ARMISD::SUBE: return "ARMISD::SUBE";
973
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000974 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
975 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000976
Evan Chengc5942082009-10-28 06:55:03 +0000977 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
978 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
979
Dale Johannesen51e28e62010-06-03 21:09:53 +0000980 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000981
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000982 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000983
Evan Cheng86198642009-08-07 00:34:42 +0000984 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
985
Jim Grosbach3728e962009-12-10 00:11:09 +0000986 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000987 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000988
Evan Chengdfed19f2010-11-03 06:34:55 +0000989 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
990
Bob Wilson5bafff32009-06-22 23:27:02 +0000991 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000992 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000993 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000994 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
995 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000996 case ARMISD::VCGEU: return "ARMISD::VCGEU";
997 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000998 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
999 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +00001000 case ARMISD::VCGTU: return "ARMISD::VCGTU";
1001 case ARMISD::VTST: return "ARMISD::VTST";
1002
1003 case ARMISD::VSHL: return "ARMISD::VSHL";
1004 case ARMISD::VSHRs: return "ARMISD::VSHRs";
1005 case ARMISD::VSHRu: return "ARMISD::VSHRu";
1006 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
1007 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
1008 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
1009 case ARMISD::VSHRN: return "ARMISD::VSHRN";
1010 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
1011 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
1012 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
1013 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
1014 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
1015 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
1016 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
1017 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
1018 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
1019 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
1020 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
1021 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
1022 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
1023 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +00001024 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +00001025 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Evan Chengeaa192a2011-11-15 02:12:34 +00001026 case ARMISD::VMOVFPIMM: return "ARMISD::VMOVFPIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +00001027 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +00001028 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +00001029 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +00001030 case ARMISD::VREV64: return "ARMISD::VREV64";
1031 case ARMISD::VREV32: return "ARMISD::VREV32";
1032 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001033 case ARMISD::VZIP: return "ARMISD::VZIP";
1034 case ARMISD::VUZP: return "ARMISD::VUZP";
1035 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendling69a05a72011-03-14 23:02:38 +00001036 case ARMISD::VTBL1: return "ARMISD::VTBL1";
1037 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001038 case ARMISD::VMULLs: return "ARMISD::VMULLs";
1039 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Arnold Schwaighofer67514e92012-09-04 14:37:49 +00001040 case ARMISD::UMLAL: return "ARMISD::UMLAL";
1041 case ARMISD::SMLAL: return "ARMISD::SMLAL";
Bob Wilson40cbe7d2010-06-04 00:04:02 +00001042 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +00001043 case ARMISD::FMAX: return "ARMISD::FMAX";
1044 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +00001045 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +00001046 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
1047 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00001048 case ARMISD::VBSL: return "ARMISD::VBSL";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001049 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
1050 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
1051 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson1c3ef902011-02-07 17:43:21 +00001052 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
1053 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
1054 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
1055 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
1056 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
1057 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
1058 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
1059 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
1060 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
1061 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
1062 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
1063 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
1064 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
1065 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
1066 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
1067 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
1068 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Chenga8e29892007-01-19 07:51:42 +00001069 }
1070}
1071
Matt Arsenault225ed702013-05-18 00:21:46 +00001072EVT ARMTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00001073 if (!VT.isVector()) return getPointerTy();
1074 return VT.changeVectorElementTypeToInteger();
1075}
1076
Evan Cheng06b666c2010-05-15 02:18:07 +00001077/// getRegClassFor - Return the register class that should be used for the
1078/// specified value type.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001079const TargetRegisterClass *ARMTargetLowering::getRegClassFor(MVT VT) const {
Evan Cheng06b666c2010-05-15 02:18:07 +00001080 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
1081 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
1082 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +00001083 if (Subtarget->hasNEON()) {
1084 if (VT == MVT::v4i64)
Craig Topper420761a2012-04-20 07:30:17 +00001085 return &ARM::QQPRRegClass;
1086 if (VT == MVT::v8i64)
1087 return &ARM::QQQQPRRegClass;
Evan Cheng4782b1e2010-05-15 02:20:21 +00001088 }
Evan Cheng06b666c2010-05-15 02:18:07 +00001089 return TargetLowering::getRegClassFor(VT);
1090}
1091
Eric Christopherab695882010-07-21 22:26:11 +00001092// Create a fast isel object.
1093FastISel *
Bob Wilsond49edb72012-08-03 04:06:28 +00001094ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
1095 const TargetLibraryInfo *libInfo) const {
1096 return ARM::createFastISel(funcInfo, libInfo);
Eric Christopherab695882010-07-21 22:26:11 +00001097}
1098
Anton Korobeynikovcec36f42010-07-24 21:52:08 +00001099/// getMaximalGlobalOffset - Returns the maximal possible offset which can
1100/// be used for loads / stores from the global.
1101unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
1102 return (Subtarget->isThumb1Only() ? 127 : 4095);
1103}
1104
Evan Cheng1cc39842010-05-20 23:26:43 +00001105Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +00001106 unsigned NumVals = N->getNumValues();
1107 if (!NumVals)
1108 return Sched::RegPressure;
1109
1110 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +00001111 EVT VT = N->getValueType(i);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001112 if (VT == MVT::Glue || VT == MVT::Other)
Evan Chengd7e473c2010-10-29 18:07:31 +00001113 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +00001114 if (VT.isFloatingPoint() || VT.isVector())
Dan Gohman692c1d82011-10-24 17:55:11 +00001115 return Sched::ILP;
Evan Cheng1cc39842010-05-20 23:26:43 +00001116 }
Evan Chengc10f5432010-05-28 23:25:23 +00001117
1118 if (!N->isMachineOpcode())
1119 return Sched::RegPressure;
1120
1121 // Load are scheduled for latency even if there instruction itinerary
1122 // is not available.
1123 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Chenge837dea2011-06-28 19:10:37 +00001124 const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +00001125
Evan Chenge837dea2011-06-28 19:10:37 +00001126 if (MCID.getNumDefs() == 0)
Evan Chengd7e473c2010-10-29 18:07:31 +00001127 return Sched::RegPressure;
1128 if (!Itins->isEmpty() &&
Evan Chenge837dea2011-06-28 19:10:37 +00001129 Itins->getOperandCycle(MCID.getSchedClass(), 0) > 2)
Dan Gohman692c1d82011-10-24 17:55:11 +00001130 return Sched::ILP;
Evan Chengc10f5432010-05-28 23:25:23 +00001131
Evan Cheng1cc39842010-05-20 23:26:43 +00001132 return Sched::RegPressure;
1133}
1134
Evan Chenga8e29892007-01-19 07:51:42 +00001135//===----------------------------------------------------------------------===//
1136// Lowering Code
1137//===----------------------------------------------------------------------===//
1138
Evan Chenga8e29892007-01-19 07:51:42 +00001139/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
1140static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
1141 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001142 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +00001143 case ISD::SETNE: return ARMCC::NE;
1144 case ISD::SETEQ: return ARMCC::EQ;
1145 case ISD::SETGT: return ARMCC::GT;
1146 case ISD::SETGE: return ARMCC::GE;
1147 case ISD::SETLT: return ARMCC::LT;
1148 case ISD::SETLE: return ARMCC::LE;
1149 case ISD::SETUGT: return ARMCC::HI;
1150 case ISD::SETUGE: return ARMCC::HS;
1151 case ISD::SETULT: return ARMCC::LO;
1152 case ISD::SETULE: return ARMCC::LS;
1153 }
1154}
1155
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001156/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
1157static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +00001158 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +00001159 CondCode2 = ARMCC::AL;
1160 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001161 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +00001162 case ISD::SETEQ:
1163 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
1164 case ISD::SETGT:
1165 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1166 case ISD::SETGE:
1167 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1168 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001169 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +00001170 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1171 case ISD::SETO: CondCode = ARMCC::VC; break;
1172 case ISD::SETUO: CondCode = ARMCC::VS; break;
1173 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1174 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1175 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1176 case ISD::SETLT:
1177 case ISD::SETULT: CondCode = ARMCC::LT; break;
1178 case ISD::SETLE:
1179 case ISD::SETULE: CondCode = ARMCC::LE; break;
1180 case ISD::SETNE:
1181 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1182 }
Evan Chenga8e29892007-01-19 07:51:42 +00001183}
1184
Bob Wilson1f595bb2009-04-17 19:07:39 +00001185//===----------------------------------------------------------------------===//
1186// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +00001187//===----------------------------------------------------------------------===//
1188
1189#include "ARMGenCallingConv.inc"
1190
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001191/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1192/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001193CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001194 bool Return,
1195 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001196 switch (CC) {
1197 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001198 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001199 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +00001200 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +00001201 if (!Subtarget->isAAPCS_ABI())
1202 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1203 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1204 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1205 }
1206 // Fallthrough
1207 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001208 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +00001209 if (!Subtarget->isAAPCS_ABI())
1210 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1211 else if (Subtarget->hasVFP2() &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001212 getTargetMachine().Options.FloatABIType == FloatABI::Hard &&
1213 !isVarArg)
Evan Cheng76f920d2010-10-22 18:23:05 +00001214 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1215 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1216 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001217 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikovf349cb82012-01-29 09:06:09 +00001218 if (!isVarArg)
1219 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1220 // Fallthrough
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001221 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001222 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001223 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001224 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Eric Christophere94ac882012-08-03 00:05:53 +00001225 case CallingConv::GHC:
1226 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS_GHC);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001227 }
1228}
1229
Dan Gohman98ca4f22009-08-05 01:29:28 +00001230/// LowerCallResult - Lower the result values of a call into the
1231/// appropriate copies out of appropriate physical registers.
1232SDValue
1233ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001234 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001235 const SmallVectorImpl<ISD::InputArg> &Ins,
1236 DebugLoc dl, SelectionDAG &DAG,
Stephen Lin456ca042013-04-20 05:14:40 +00001237 SmallVectorImpl<SDValue> &InVals,
1238 bool isThisReturn, SDValue ThisVal) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001239
Bob Wilson1f595bb2009-04-17 19:07:39 +00001240 // Assign locations to each value returned by this call.
1241 SmallVector<CCValAssign, 16> RVLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001242 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1243 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001244 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001245 CCAssignFnForNode(CallConv, /* Return*/ true,
1246 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001247
1248 // Copy all of the result registers out of their specified physreg.
1249 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1250 CCValAssign VA = RVLocs[i];
1251
Stephen Lin456ca042013-04-20 05:14:40 +00001252 // Pass 'this' value directly from the argument to return value, to avoid
1253 // reg unit interference
1254 if (i == 0 && isThisReturn) {
Stephen Lin81fef022013-04-23 19:42:25 +00001255 assert(!VA.needsCustom() && VA.getLocVT() == MVT::i32 &&
1256 "unexpected return calling convention register assignment");
Stephen Lin456ca042013-04-20 05:14:40 +00001257 InVals.push_back(ThisVal);
1258 continue;
1259 }
1260
Bob Wilson80915242009-04-25 00:33:20 +00001261 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001262 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001263 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001264 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001265 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001266 Chain = Lo.getValue(1);
1267 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001268 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001269 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001270 InFlag);
1271 Chain = Hi.getValue(1);
1272 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001273 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001274
Owen Anderson825b72b2009-08-11 20:47:22 +00001275 if (VA.getLocVT() == MVT::v2f64) {
1276 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1277 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1278 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001279
1280 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001281 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001282 Chain = Lo.getValue(1);
1283 InFlag = Lo.getValue(2);
1284 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001285 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001286 Chain = Hi.getValue(1);
1287 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001288 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001289 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1290 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001291 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001292 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001293 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1294 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001295 Chain = Val.getValue(1);
1296 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001297 }
Bob Wilson80915242009-04-25 00:33:20 +00001298
1299 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001300 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001301 case CCValAssign::Full: break;
1302 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001303 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001304 break;
1305 }
1306
Dan Gohman98ca4f22009-08-05 01:29:28 +00001307 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001308 }
1309
Dan Gohman98ca4f22009-08-05 01:29:28 +00001310 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001311}
1312
Bob Wilsondee46d72009-04-17 20:35:10 +00001313/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001314SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001315ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1316 SDValue StackPtr, SDValue Arg,
1317 DebugLoc dl, SelectionDAG &DAG,
1318 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001319 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001320 unsigned LocMemOffset = VA.getLocMemOffset();
1321 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1322 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001323 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001324 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001325 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001326}
1327
Dan Gohman98ca4f22009-08-05 01:29:28 +00001328void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001329 SDValue Chain, SDValue &Arg,
1330 RegsToPassVector &RegsToPass,
1331 CCValAssign &VA, CCValAssign &NextVA,
1332 SDValue &StackPtr,
1333 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001334 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001335
Jim Grosbache5165492009-11-09 00:11:35 +00001336 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001337 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001338 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1339
1340 if (NextVA.isRegLoc())
1341 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1342 else {
1343 assert(NextVA.isMemLoc());
1344 if (StackPtr.getNode() == 0)
1345 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1346
Dan Gohman98ca4f22009-08-05 01:29:28 +00001347 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1348 dl, DAG, NextVA,
1349 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001350 }
1351}
1352
Dan Gohman98ca4f22009-08-05 01:29:28 +00001353/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001354/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1355/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001356SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001357ARMTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00001358 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001359 SelectionDAG &DAG = CLI.DAG;
1360 DebugLoc &dl = CLI.DL;
1361 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
1362 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
1363 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
1364 SDValue Chain = CLI.Chain;
1365 SDValue Callee = CLI.Callee;
1366 bool &isTailCall = CLI.IsTailCall;
1367 CallingConv::ID CallConv = CLI.CallConv;
1368 bool doesNotRet = CLI.DoesNotReturn;
1369 bool isVarArg = CLI.IsVarArg;
1370
Dale Johannesen51e28e62010-06-03 21:09:53 +00001371 MachineFunction &MF = DAG.getMachineFunction();
Stephen Lin3a1b4f82013-04-23 19:30:12 +00001372 bool isStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1373 bool isThisReturn = false;
1374 bool isSibCall = false;
Bob Wilson6d2f9ce2011-10-07 17:17:49 +00001375 // Disable tail calls if they're not supported.
1376 if (!EnableARMTailCalls && !Subtarget->supportsTailCall())
Bob Wilson703af3a2010-08-13 22:43:33 +00001377 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001378 if (isTailCall) {
1379 // Check if it's really possible to do a tail call.
1380 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Stephen Lin3a1b4f82013-04-23 19:30:12 +00001381 isVarArg, isStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001382 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001383 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1384 // detected sibcalls.
1385 if (isTailCall) {
1386 ++NumTailCalls;
Stephen Lin3a1b4f82013-04-23 19:30:12 +00001387 isSibCall = true;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001388 }
1389 }
Evan Chenga8e29892007-01-19 07:51:42 +00001390
Bob Wilson1f595bb2009-04-17 19:07:39 +00001391 // Analyze operands of the call, assigning locations to each operand.
1392 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001393 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1394 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001395 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001396 CCAssignFnForNode(CallConv, /* Return*/ false,
1397 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001398
Bob Wilson1f595bb2009-04-17 19:07:39 +00001399 // Get a count of how many bytes are to be pushed on the stack.
1400 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001401
Dale Johannesen51e28e62010-06-03 21:09:53 +00001402 // For tail calls, memory operands are available in our caller's stack.
Stephen Lin3a1b4f82013-04-23 19:30:12 +00001403 if (isSibCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001404 NumBytes = 0;
1405
Evan Chenga8e29892007-01-19 07:51:42 +00001406 // Adjust the stack pointer for the new arguments...
1407 // These operations are automatically eliminated by the prolog/epilog pass
Stephen Lin3a1b4f82013-04-23 19:30:12 +00001408 if (!isSibCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001409 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001410
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001411 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001412
Bob Wilson5bafff32009-06-22 23:27:02 +00001413 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001414 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001415
Bob Wilson1f595bb2009-04-17 19:07:39 +00001416 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001417 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001418 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1419 i != e;
1420 ++i, ++realArgIdx) {
1421 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001422 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001423 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001424 bool isByVal = Flags.isByVal();
Evan Chenga8e29892007-01-19 07:51:42 +00001425
Bob Wilson1f595bb2009-04-17 19:07:39 +00001426 // Promote the value if needed.
1427 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001428 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001429 case CCValAssign::Full: break;
1430 case CCValAssign::SExt:
1431 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1432 break;
1433 case CCValAssign::ZExt:
1434 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1435 break;
1436 case CCValAssign::AExt:
1437 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1438 break;
1439 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001440 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001441 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001442 }
1443
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001444 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001445 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001446 if (VA.getLocVT() == MVT::v2f64) {
1447 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1448 DAG.getConstant(0, MVT::i32));
1449 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1450 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001451
Dan Gohman98ca4f22009-08-05 01:29:28 +00001452 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001453 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1454
1455 VA = ArgLocs[++i]; // skip ahead to next loc
1456 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001457 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001458 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1459 } else {
1460 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001461
Dan Gohman98ca4f22009-08-05 01:29:28 +00001462 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1463 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001464 }
1465 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001466 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001467 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001468 }
1469 } else if (VA.isRegLoc()) {
Stephen Lin81fef022013-04-23 19:42:25 +00001470 if (realArgIdx == 0 && Flags.isReturned() && Outs[0].VT == MVT::i32) {
1471 assert(VA.getLocVT() == MVT::i32 &&
1472 "unexpected calling convention register assignment");
1473 assert(!Ins.empty() && Ins[0].VT == MVT::i32 &&
Stephen Lin456ca042013-04-20 05:14:40 +00001474 "unexpected use of 'returned'");
Stephen Lin3a1b4f82013-04-23 19:30:12 +00001475 isThisReturn = true;
Stephen Lin456ca042013-04-20 05:14:40 +00001476 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001477 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastingsc7315872011-04-20 16:47:52 +00001478 } else if (isByVal) {
1479 assert(VA.isMemLoc());
1480 unsigned offset = 0;
1481
1482 // True if this byval aggregate will be split between registers
1483 // and memory.
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00001484 unsigned ByValArgsCount = CCInfo.getInRegsParamsCount();
1485 unsigned CurByValIdx = CCInfo.getInRegsParamsProceed();
1486
1487 if (CurByValIdx < ByValArgsCount) {
1488
1489 unsigned RegBegin, RegEnd;
1490 CCInfo.getInRegsParamInfo(CurByValIdx, RegBegin, RegEnd);
1491
Stuart Hastingsc7315872011-04-20 16:47:52 +00001492 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1493 unsigned int i, j;
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00001494 for (i = 0, j = RegBegin; j < RegEnd; i++, j++) {
Stuart Hastingsc7315872011-04-20 16:47:52 +00001495 SDValue Const = DAG.getConstant(4*i, MVT::i32);
1496 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
1497 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
1498 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001499 false, false, false, 0);
Stuart Hastingsc7315872011-04-20 16:47:52 +00001500 MemOpChains.push_back(Load.getValue(1));
1501 RegsToPass.push_back(std::make_pair(j, Load));
1502 }
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00001503
1504 // If parameter size outsides register area, "offset" value
1505 // helps us to calculate stack slot for remained part properly.
1506 offset = RegEnd - RegBegin;
1507
1508 CCInfo.nextInRegsParam();
Stuart Hastingsc7315872011-04-20 16:47:52 +00001509 }
1510
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00001511 if (Flags.getByValSize() > 4*offset) {
Manman Ren763a75d2012-06-01 02:44:42 +00001512 unsigned LocMemOffset = VA.getLocMemOffset();
1513 SDValue StkPtrOff = DAG.getIntPtrConstant(LocMemOffset);
1514 SDValue Dst = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
1515 StkPtrOff);
1516 SDValue SrcOffset = DAG.getIntPtrConstant(4*offset);
1517 SDValue Src = DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg, SrcOffset);
1518 SDValue SizeNode = DAG.getConstant(Flags.getByValSize() - 4*offset,
1519 MVT::i32);
Manman Ren68f25572012-06-01 19:33:18 +00001520 SDValue AlignNode = DAG.getConstant(Flags.getByValAlign(), MVT::i32);
Stuart Hastingsc7315872011-04-20 16:47:52 +00001521
Manman Ren763a75d2012-06-01 02:44:42 +00001522 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Manman Ren68f25572012-06-01 19:33:18 +00001523 SDValue Ops[] = { Chain, Dst, Src, SizeNode, AlignNode};
Manman Ren763a75d2012-06-01 02:44:42 +00001524 MemOpChains.push_back(DAG.getNode(ARMISD::COPY_STRUCT_BYVAL, dl, VTs,
1525 Ops, array_lengthof(Ops)));
1526 }
Stephen Lin3a1b4f82013-04-23 19:30:12 +00001527 } else if (!isSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001528 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001529
Dan Gohman98ca4f22009-08-05 01:29:28 +00001530 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1531 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001532 }
Evan Chenga8e29892007-01-19 07:51:42 +00001533 }
1534
1535 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001537 &MemOpChains[0], MemOpChains.size());
1538
1539 // Build a sequence of copy-to-reg nodes chained together with token chain
1540 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001541 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001542 // Tail call byval lowering might overwrite argument registers so in case of
1543 // tail call optimization the copies to registers are lowered later.
1544 if (!isTailCall)
1545 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1546 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1547 RegsToPass[i].second, InFlag);
1548 InFlag = Chain.getValue(1);
1549 }
Evan Chenga8e29892007-01-19 07:51:42 +00001550
Dale Johannesen51e28e62010-06-03 21:09:53 +00001551 // For tail calls lower the arguments to the 'real' stack slot.
1552 if (isTailCall) {
1553 // Force all the incoming stack arguments to be loaded from the stack
1554 // before any new outgoing arguments are stored to the stack, because the
1555 // outgoing stack slots may alias the incoming argument stack slots, and
1556 // the alias isn't otherwise explicit. This is slightly more conservative
1557 // than necessary, because it means that each store effectively depends
1558 // on every argument instead of just those arguments it would clobber.
1559
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001560 // Do not flag preceding copytoreg stuff together with the following stuff.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001561 InFlag = SDValue();
1562 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1563 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1564 RegsToPass[i].second, InFlag);
1565 InFlag = Chain.getValue(1);
1566 }
Stephen Lin69394f22013-04-20 00:47:48 +00001567 InFlag = SDValue();
Dale Johannesen51e28e62010-06-03 21:09:53 +00001568 }
1569
Bill Wendling056292f2008-09-16 21:48:12 +00001570 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1571 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1572 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001573 bool isDirect = false;
1574 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001575 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001576 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001577
1578 if (EnableARMLongCalls) {
1579 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1580 && "long-calls with non-static relocation model!");
1581 // Handle a global address or an external symbol. If it's not one of
1582 // those, the target's already in a register, so we don't need to do
1583 // anything extra.
1584 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001585 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001586 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001587 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001588 ARMConstantPoolValue *CPV =
1589 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 0);
1590
Jim Grosbache7b52522010-04-14 22:28:31 +00001591 // Get the address of the callee into a register
1592 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1593 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1594 Callee = DAG.getLoad(getPointerTy(), dl,
1595 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001596 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001597 false, false, false, 0);
Jim Grosbache7b52522010-04-14 22:28:31 +00001598 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1599 const char *Sym = S->getSymbol();
1600
1601 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001602 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingfe31e672011-10-01 08:58:29 +00001603 ARMConstantPoolValue *CPV =
1604 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1605 ARMPCLabelIndex, 0);
Jim Grosbache7b52522010-04-14 22:28:31 +00001606 // Get the address of the callee into a register
1607 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1608 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1609 Callee = DAG.getLoad(getPointerTy(), dl,
1610 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001611 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001612 false, false, false, 0);
Jim Grosbache7b52522010-04-14 22:28:31 +00001613 }
1614 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001615 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001616 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001617 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001618 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001619 getTargetMachine().getRelocationModel() != Reloc::Static;
1620 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001621 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001622 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001623 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001624 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001625 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001626 ARMConstantPoolValue *CPV =
1627 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001628 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001629 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001630 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001631 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001632 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001633 false, false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001634 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001635 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001636 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001637 } else {
1638 // On ELF targets for PIC code, direct calls should go through the PLT
1639 unsigned OpFlags = 0;
1640 if (Subtarget->isTargetELF() &&
Chad Rosiera6ca7032013-02-28 19:16:42 +00001641 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Jim Grosbach637d89f2010-09-22 23:27:36 +00001642 OpFlags = ARMII::MO_PLT;
1643 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1644 }
Bill Wendling056292f2008-09-16 21:48:12 +00001645 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001646 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001647 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001648 getTargetMachine().getRelocationModel() != Reloc::Static;
1649 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001650 // tBX takes a register source operand.
1651 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001652 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001653 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingfe31e672011-10-01 08:58:29 +00001654 ARMConstantPoolValue *CPV =
1655 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1656 ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001657 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001658 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001659 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001660 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001661 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001662 false, false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001663 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001664 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001665 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001666 } else {
1667 unsigned OpFlags = 0;
1668 // On ELF targets for PIC code, direct calls should go through the PLT
1669 if (Subtarget->isTargetELF() &&
1670 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1671 OpFlags = ARMII::MO_PLT;
1672 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1673 }
Evan Chenga8e29892007-01-19 07:51:42 +00001674 }
1675
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001676 // FIXME: handle tail calls differently.
1677 unsigned CallOpc;
Bill Wendling831737d2012-12-30 10:32:01 +00001678 bool HasMinSizeAttr = MF.getFunction()->getAttributes().
1679 hasAttribute(AttributeSet::FunctionIndex, Attribute::MinSize);
Evan Chengb6207242009-08-01 00:16:10 +00001680 if (Subtarget->isThumb()) {
1681 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001682 CallOpc = ARMISD::CALL_NOLINK;
1683 else
1684 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1685 } else {
Evan Chengb341fac2012-11-10 02:09:05 +00001686 if (!isDirect && !Subtarget->hasV5TOps())
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001687 CallOpc = ARMISD::CALL_NOLINK;
Evan Chengb341fac2012-11-10 02:09:05 +00001688 else if (doesNotRet && isDirect && Subtarget->hasRAS() &&
Quentin Colombet43934ae2012-11-02 21:32:17 +00001689 // Emit regular call when code size is the priority
1690 !HasMinSizeAttr)
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001691 // "mov lr, pc; b _foo" to avoid confusing the RSP
1692 CallOpc = ARMISD::CALL_NOLINK;
1693 else
1694 CallOpc = isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001695 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001696
Dan Gohman475871a2008-07-27 21:46:04 +00001697 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001698 Ops.push_back(Chain);
1699 Ops.push_back(Callee);
1700
1701 // Add argument registers to the end of the list so that they are known live
1702 // into the call.
1703 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1704 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1705 RegsToPass[i].second.getValueType()));
1706
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001707 // Add a register mask operand representing the call-preserved registers.
Stephen Lin456ca042013-04-20 05:14:40 +00001708 const uint32_t *Mask;
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001709 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
Stephen Lin456ca042013-04-20 05:14:40 +00001710 const ARMBaseRegisterInfo *ARI = static_cast<const ARMBaseRegisterInfo*>(TRI);
Stephen Lin3a1b4f82013-04-23 19:30:12 +00001711 if (isThisReturn)
Stephen Lin456ca042013-04-20 05:14:40 +00001712 // For 'this' returns, use the R0-preserving mask
1713 Mask = ARI->getThisReturnPreservedMask(CallConv);
1714 else
1715 Mask = ARI->getCallPreservedMask(CallConv);
1716
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001717 assert(Mask && "Missing call preserved mask for calling convention");
1718 Ops.push_back(DAG.getRegisterMask(Mask));
1719
Gabor Greifba36cb52008-08-28 21:40:38 +00001720 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001721 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001722
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001723 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001724 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001725 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001726
Duncan Sands4bdcb612008-07-02 17:40:58 +00001727 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001728 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001729 InFlag = Chain.getValue(1);
1730
Chris Lattnere563bbc2008-10-11 22:08:30 +00001731 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1732 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001733 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001734 InFlag = Chain.getValue(1);
1735
Bob Wilson1f595bb2009-04-17 19:07:39 +00001736 // Handle result values, copying them out of physregs into vregs that we
1737 // return.
Stephen Lin456ca042013-04-20 05:14:40 +00001738 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, dl, DAG,
Stephen Lin3a1b4f82013-04-23 19:30:12 +00001739 InVals, isThisReturn,
1740 isThisReturn ? OutVals[0] : SDValue());
Evan Chenga8e29892007-01-19 07:51:42 +00001741}
1742
Stuart Hastingsf222e592011-02-28 17:17:53 +00001743/// HandleByVal - Every parameter *after* a byval parameter is passed
Stuart Hastingsc7315872011-04-20 16:47:52 +00001744/// on the stack. Remember the next parameter register to allocate,
1745/// and then confiscate the rest of the parameter registers to insure
Stuart Hastingsf222e592011-02-28 17:17:53 +00001746/// this.
1747void
Stepan Dyatkovskiyb52ba9f2012-10-16 07:16:47 +00001748ARMTargetLowering::HandleByVal(
1749 CCState *State, unsigned &size, unsigned Align) const {
Stuart Hastingsc7315872011-04-20 16:47:52 +00001750 unsigned reg = State->AllocateReg(GPRArgRegs, 4);
1751 assert((State->getCallOrPrologue() == Prologue ||
1752 State->getCallOrPrologue() == Call) &&
1753 "unhandled ParmContext");
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00001754
1755 // For in-prologue parameters handling, we also introduce stack offset
1756 // for byval registers: see CallingConvLower.cpp, CCState::HandleByVal.
1757 // This behaviour outsides AAPCS rules (5.5 Parameters Passing) of how
1758 // NSAA should be evaluted (NSAA means "next stacked argument address").
1759 // So: NextStackOffset = NSAAOffset + SizeOfByValParamsStoredInRegs.
1760 // Then: NSAAOffset = NextStackOffset - SizeOfByValParamsStoredInRegs.
1761 unsigned NSAAOffset = State->getNextStackOffset();
1762 if (State->getCallOrPrologue() != Call) {
1763 for (unsigned i = 0, e = State->getInRegsParamsCount(); i != e; ++i) {
1764 unsigned RB, RE;
1765 State->getInRegsParamInfo(i, RB, RE);
1766 assert(NSAAOffset >= (RE-RB)*4 &&
1767 "Stack offset for byval regs doesn't introduced anymore?");
1768 NSAAOffset -= (RE-RB)*4;
1769 }
1770 }
1771 if ((ARM::R0 <= reg) && (reg <= ARM::R3)) {
Stepan Dyatkovskiyb52ba9f2012-10-16 07:16:47 +00001772 if (Subtarget->isAAPCS_ABI() && Align > 4) {
1773 unsigned AlignInRegs = Align / 4;
1774 unsigned Waste = (ARM::R4 - reg) % AlignInRegs;
1775 for (unsigned i = 0; i < Waste; ++i)
1776 reg = State->AllocateReg(GPRArgRegs, 4);
1777 }
1778 if (reg != 0) {
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00001779 unsigned excess = 4 * (ARM::R4 - reg);
1780
1781 // Special case when NSAA != SP and parameter size greater than size of
1782 // all remained GPR regs. In that case we can't split parameter, we must
1783 // send it to stack. We also must set NCRN to R4, so waste all
1784 // remained registers.
1785 if (Subtarget->isAAPCS_ABI() && NSAAOffset != 0 && size > excess) {
1786 while (State->AllocateReg(GPRArgRegs, 4))
1787 ;
1788 return;
1789 }
1790
1791 // First register for byval parameter is the first register that wasn't
1792 // allocated before this method call, so it would be "reg".
1793 // If parameter is small enough to be saved in range [reg, r4), then
1794 // the end (first after last) register would be reg + param-size-in-regs,
1795 // else parameter would be splitted between registers and stack,
1796 // end register would be r4 in this case.
1797 unsigned ByValRegBegin = reg;
Stepan Dyatkovskiy44b6b532013-05-08 14:51:27 +00001798 unsigned ByValRegEnd = (size < excess) ? reg + size/4 : (unsigned)ARM::R4;
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00001799 State->addInRegsParamInfo(ByValRegBegin, ByValRegEnd);
1800 // Note, first register is allocated in the beginning of function already,
1801 // allocate remained amount of registers we need.
1802 for (unsigned i = reg+1; i != ByValRegEnd; ++i)
1803 State->AllocateReg(GPRArgRegs, 4);
Stepan Dyatkovskiyb52ba9f2012-10-16 07:16:47 +00001804 // At a call site, a byval parameter that is split between
1805 // registers and memory needs its size truncated here. In a
1806 // function prologue, such byval parameters are reassembled in
1807 // memory, and are not truncated.
1808 if (State->getCallOrPrologue() == Call) {
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00001809 // Make remained size equal to 0 in case, when
1810 // the whole structure may be stored into registers.
1811 if (size < excess)
1812 size = 0;
1813 else
1814 size -= excess;
Stepan Dyatkovskiyb52ba9f2012-10-16 07:16:47 +00001815 }
Stuart Hastingsc7315872011-04-20 16:47:52 +00001816 }
1817 }
Stuart Hastingsf222e592011-02-28 17:17:53 +00001818}
1819
Dale Johannesen51e28e62010-06-03 21:09:53 +00001820/// MatchingStackOffset - Return true if the given stack call argument is
1821/// already available in the same position (relatively) of the caller's
1822/// incoming argument stack.
1823static
1824bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1825 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
Craig Topperacf20772012-03-25 23:49:58 +00001826 const TargetInstrInfo *TII) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001827 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1828 int FI = INT_MAX;
1829 if (Arg.getOpcode() == ISD::CopyFromReg) {
1830 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001831 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesen51e28e62010-06-03 21:09:53 +00001832 return false;
1833 MachineInstr *Def = MRI->getVRegDef(VR);
1834 if (!Def)
1835 return false;
1836 if (!Flags.isByVal()) {
1837 if (!TII->isLoadFromStackSlot(Def, FI))
1838 return false;
1839 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001840 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001841 }
1842 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1843 if (Flags.isByVal())
1844 // ByVal argument is passed in as a pointer but it's now being
1845 // dereferenced. e.g.
1846 // define @foo(%struct.X* %A) {
1847 // tail call @bar(%struct.X* byval %A)
1848 // }
1849 return false;
1850 SDValue Ptr = Ld->getBasePtr();
1851 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1852 if (!FINode)
1853 return false;
1854 FI = FINode->getIndex();
1855 } else
1856 return false;
1857
1858 assert(FI != INT_MAX);
1859 if (!MFI->isFixedObjectIndex(FI))
1860 return false;
1861 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1862}
1863
1864/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1865/// for tail call optimization. Targets which want to do tail call
1866/// optimization should implement this function.
1867bool
1868ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1869 CallingConv::ID CalleeCC,
1870 bool isVarArg,
1871 bool isCalleeStructRet,
1872 bool isCallerStructRet,
1873 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001874 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001875 const SmallVectorImpl<ISD::InputArg> &Ins,
1876 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001877 const Function *CallerF = DAG.getMachineFunction().getFunction();
1878 CallingConv::ID CallerCC = CallerF->getCallingConv();
1879 bool CCMatch = CallerCC == CalleeCC;
1880
1881 // Look for obvious safe cases to perform tail call optimization that do not
1882 // require ABI changes. This is what gcc calls sibcall.
1883
Jim Grosbach7616b642010-06-16 23:45:49 +00001884 // Do not sibcall optimize vararg calls unless the call site is not passing
1885 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001886 if (isVarArg && !Outs.empty())
1887 return false;
1888
1889 // Also avoid sibcall optimization if either caller or callee uses struct
1890 // return semantics.
1891 if (isCalleeStructRet || isCallerStructRet)
1892 return false;
1893
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001894 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Jim Grosbach8dc41f32011-07-08 20:18:11 +00001895 // emitEpilogue is not ready for them. Thumb tail calls also use t2B, as
1896 // the Thumb1 16-bit unconditional branch doesn't have sufficient relocation
1897 // support in the assembler and linker to be used. This would need to be
1898 // fixed to fully support tail calls in Thumb1.
1899 //
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001900 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1901 // LR. This means if we need to reload LR, it takes an extra instructions,
1902 // which outweighs the value of the tail call; but here we don't know yet
1903 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001904 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001905 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001906
1907 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1908 // but we need to make sure there are enough registers; the only valid
1909 // registers are the 4 used for parameters. We don't currently do this
1910 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001911 if (Subtarget->isThumb1Only())
1912 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001913
Dale Johannesen51e28e62010-06-03 21:09:53 +00001914 // If the calling conventions do not match, then we'd better make sure the
1915 // results are returned in the same way as what the caller expects.
1916 if (!CCMatch) {
1917 SmallVector<CCValAssign, 16> RVLocs1;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001918 ARMCCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
1919 getTargetMachine(), RVLocs1, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001920 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1921
1922 SmallVector<CCValAssign, 16> RVLocs2;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001923 ARMCCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
1924 getTargetMachine(), RVLocs2, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001925 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1926
1927 if (RVLocs1.size() != RVLocs2.size())
1928 return false;
1929 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1930 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1931 return false;
1932 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1933 return false;
1934 if (RVLocs1[i].isRegLoc()) {
1935 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1936 return false;
1937 } else {
1938 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1939 return false;
1940 }
1941 }
1942 }
1943
Manman Rene6c3cc82012-10-12 23:39:43 +00001944 // If Caller's vararg or byval argument has been split between registers and
1945 // stack, do not perform tail call, since part of the argument is in caller's
1946 // local frame.
1947 const ARMFunctionInfo *AFI_Caller = DAG.getMachineFunction().
1948 getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00001949 if (AFI_Caller->getArgRegsSaveSize())
Manman Rene6c3cc82012-10-12 23:39:43 +00001950 return false;
1951
Dale Johannesen51e28e62010-06-03 21:09:53 +00001952 // If the callee takes no arguments then go on to check the results of the
1953 // call.
1954 if (!Outs.empty()) {
1955 // Check if stack adjustment is needed. For now, do not do this if any
1956 // argument is passed on the stack.
1957 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001958 ARMCCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
1959 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001960 CCInfo.AnalyzeCallOperands(Outs,
1961 CCAssignFnForNode(CalleeCC, false, isVarArg));
1962 if (CCInfo.getNextStackOffset()) {
1963 MachineFunction &MF = DAG.getMachineFunction();
1964
1965 // Check if the arguments are already laid out in the right way as
1966 // the caller's fixed stack objects.
1967 MachineFrameInfo *MFI = MF.getFrameInfo();
1968 const MachineRegisterInfo *MRI = &MF.getRegInfo();
Craig Topperacf20772012-03-25 23:49:58 +00001969 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001970 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1971 i != e;
1972 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001973 CCValAssign &VA = ArgLocs[i];
1974 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001975 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001976 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001977 if (VA.getLocInfo() == CCValAssign::Indirect)
1978 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001979 if (VA.needsCustom()) {
1980 // f64 and vector types are split into multiple registers or
1981 // register/stack-slot combinations. The types will not match
1982 // the registers; give up on memory f64 refs until we figure
1983 // out what to do about this.
1984 if (!VA.isRegLoc())
1985 return false;
1986 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001987 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001988 if (RegVT == MVT::v2f64) {
1989 if (!ArgLocs[++i].isRegLoc())
1990 return false;
1991 if (!ArgLocs[++i].isRegLoc())
1992 return false;
1993 }
1994 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001995 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1996 MFI, MRI, TII))
1997 return false;
1998 }
1999 }
2000 }
2001 }
2002
2003 return true;
2004}
2005
Benjamin Kramer350c0082012-11-28 20:55:10 +00002006bool
2007ARMTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
2008 MachineFunction &MF, bool isVarArg,
2009 const SmallVectorImpl<ISD::OutputArg> &Outs,
2010 LLVMContext &Context) const {
2011 SmallVector<CCValAssign, 16> RVLocs;
2012 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(), RVLocs, Context);
2013 return CCInfo.CheckReturn(Outs, CCAssignFnForNode(CallConv, /*Return=*/true,
2014 isVarArg));
2015}
2016
Dan Gohman98ca4f22009-08-05 01:29:28 +00002017SDValue
2018ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002019 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002020 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002021 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002022 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00002023
Bob Wilsondee46d72009-04-17 20:35:10 +00002024 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002025 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002026
Bob Wilsondee46d72009-04-17 20:35:10 +00002027 // CCState - Info about the registers and stack slots.
Cameron Zwaricha86686e2011-06-10 20:59:24 +00002028 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2029 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002030
Dan Gohman98ca4f22009-08-05 01:29:28 +00002031 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002032 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
2033 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002034
Bob Wilson1f595bb2009-04-17 19:07:39 +00002035 SDValue Flag;
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002036 SmallVector<SDValue, 4> RetOps;
2037 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
Bob Wilson1f595bb2009-04-17 19:07:39 +00002038
2039 // Copy the result values into the output registers.
2040 for (unsigned i = 0, realRVLocIdx = 0;
2041 i != RVLocs.size();
2042 ++i, ++realRVLocIdx) {
2043 CCValAssign &VA = RVLocs[i];
2044 assert(VA.isRegLoc() && "Can only return in registers!");
2045
Dan Gohmanc9403652010-07-07 15:54:55 +00002046 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00002047
2048 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002049 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002050 case CCValAssign::Full: break;
2051 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002052 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002053 break;
2054 }
2055
Bob Wilson1f595bb2009-04-17 19:07:39 +00002056 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002057 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002058 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00002059 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
2060 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00002061 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002062 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00002063
2064 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
2065 Flag = Chain.getValue(1);
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002066 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson5bafff32009-06-22 23:27:02 +00002067 VA = RVLocs[++i]; // skip ahead to next loc
2068 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2069 HalfGPRs.getValue(1), Flag);
2070 Flag = Chain.getValue(1);
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002071 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson5bafff32009-06-22 23:27:02 +00002072 VA = RVLocs[++i]; // skip ahead to next loc
2073
2074 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002075 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
2076 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00002077 }
2078 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
2079 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00002080 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002081 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002082 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00002083 Flag = Chain.getValue(1);
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002084 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002085 VA = RVLocs[++i]; // skip ahead to next loc
2086 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
2087 Flag);
2088 } else
2089 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
2090
Bob Wilsondee46d72009-04-17 20:35:10 +00002091 // Guarantee that all emitted copies are
2092 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002093 Flag = Chain.getValue(1);
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002094 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002095 }
2096
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002097 // Update chain and glue.
2098 RetOps[0] = Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002099 if (Flag.getNode())
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002100 RetOps.push_back(Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002101
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002102 return DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other,
2103 RetOps.data(), RetOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002104}
2105
Evan Chengbf010eb2012-04-10 01:51:00 +00002106bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00002107 if (N->getNumValues() != 1)
2108 return false;
2109 if (!N->hasNUsesOfValue(1, 0))
2110 return false;
2111
Evan Chengbf010eb2012-04-10 01:51:00 +00002112 SDValue TCChain = Chain;
2113 SDNode *Copy = *N->use_begin();
2114 if (Copy->getOpcode() == ISD::CopyToReg) {
2115 // If the copy has a glue operand, we conservatively assume it isn't safe to
2116 // perform a tail call.
2117 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
2118 return false;
2119 TCChain = Copy->getOperand(0);
2120 } else if (Copy->getOpcode() == ARMISD::VMOVRRD) {
2121 SDNode *VMov = Copy;
Evan Cheng3d2125c2010-11-30 23:55:39 +00002122 // f64 returned in a pair of GPRs.
Evan Chengbf010eb2012-04-10 01:51:00 +00002123 SmallPtrSet<SDNode*, 2> Copies;
2124 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
Evan Cheng3d2125c2010-11-30 23:55:39 +00002125 UI != UE; ++UI) {
2126 if (UI->getOpcode() != ISD::CopyToReg)
2127 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00002128 Copies.insert(*UI);
Evan Cheng3d2125c2010-11-30 23:55:39 +00002129 }
Evan Chengbf010eb2012-04-10 01:51:00 +00002130 if (Copies.size() > 2)
2131 return false;
2132
2133 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
2134 UI != UE; ++UI) {
2135 SDValue UseChain = UI->getOperand(0);
2136 if (Copies.count(UseChain.getNode()))
2137 // Second CopyToReg
2138 Copy = *UI;
2139 else
2140 // First CopyToReg
2141 TCChain = UseChain;
2142 }
2143 } else if (Copy->getOpcode() == ISD::BITCAST) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00002144 // f32 returned in a single GPR.
Evan Chengbf010eb2012-04-10 01:51:00 +00002145 if (!Copy->hasOneUse())
Evan Cheng3d2125c2010-11-30 23:55:39 +00002146 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00002147 Copy = *Copy->use_begin();
2148 if (Copy->getOpcode() != ISD::CopyToReg || !Copy->hasNUsesOfValue(1, 0))
Evan Cheng3d2125c2010-11-30 23:55:39 +00002149 return false;
Lang Hamesd26c93d2013-05-13 10:21:19 +00002150 TCChain = Copy->getOperand(0);
Evan Cheng3d2125c2010-11-30 23:55:39 +00002151 } else {
2152 return false;
2153 }
2154
Evan Cheng1bf891a2010-12-01 22:59:46 +00002155 bool HasRet = false;
Evan Chengbf010eb2012-04-10 01:51:00 +00002156 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
2157 UI != UE; ++UI) {
2158 if (UI->getOpcode() != ARMISD::RET_FLAG)
2159 return false;
2160 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00002161 }
2162
Evan Chengbf010eb2012-04-10 01:51:00 +00002163 if (!HasRet)
2164 return false;
2165
2166 Chain = TCChain;
2167 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00002168}
2169
Evan Cheng485fafc2011-03-21 01:19:09 +00002170bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Evan Cheng1c80f562012-03-30 01:24:39 +00002171 if (!EnableARMTailCalls && !Subtarget->supportsTailCall())
Evan Cheng485fafc2011-03-21 01:19:09 +00002172 return false;
2173
2174 if (!CI->isTailCall())
2175 return false;
2176
2177 return !Subtarget->isThumb1Only();
2178}
2179
Bob Wilsonb62d2572009-11-03 00:02:05 +00002180// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
2181// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
2182// one of the above mentioned nodes. It has to be wrapped because otherwise
2183// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
2184// be used to form addressing mode. These wrapped nodes will be selected
2185// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00002186static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002187 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002188 // FIXME there is no actual debug info here
2189 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002190 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00002191 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00002192 if (CP->isMachineConstantPoolEntry())
2193 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
2194 CP->getAlignment());
2195 else
2196 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
2197 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00002198 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00002199}
2200
Jim Grosbache1102ca2010-07-19 17:20:38 +00002201unsigned ARMTargetLowering::getJumpTableEncoding() const {
2202 return MachineJumpTableInfo::EK_Inline;
2203}
2204
Dan Gohmand858e902010-04-17 15:26:15 +00002205SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
2206 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00002207 MachineFunction &MF = DAG.getMachineFunction();
2208 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2209 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00002210 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00002211 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00002212 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00002213 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2214 SDValue CPAddr;
2215 if (RelocM == Reloc::Static) {
2216 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
2217 } else {
2218 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002219 ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00002220 ARMConstantPoolValue *CPV =
2221 ARMConstantPoolConstant::Create(BA, ARMPCLabelIndex,
2222 ARMCP::CPBlockAddress, PCAdj);
Bob Wilson907eebd2009-11-02 20:59:23 +00002223 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
2224 }
2225 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
2226 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002227 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002228 false, false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00002229 if (RelocM == Reloc::Static)
2230 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00002231 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00002232 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00002233}
2234
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002235// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00002236SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002237ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00002238 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002239 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002240 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002241 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00002242 MachineFunction &MF = DAG.getMachineFunction();
2243 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002244 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002245 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002246 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2247 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002248 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002249 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00002250 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002251 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002252 false, false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002253 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002254
Evan Chenge7e0d622009-11-06 22:24:13 +00002255 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002256 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002257
2258 // call __tls_get_addr.
2259 ArgListTy Args;
2260 ArgListEntry Entry;
2261 Entry.Node = Argument;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002262 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002263 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00002264 // FIXME: is there useful debug info available here?
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002265 TargetLowering::CallLoweringInfo CLI(Chain,
2266 (Type *) Type::getInt32Ty(*DAG.getContext()),
Evan Cheng59bc0602009-08-14 19:11:20 +00002267 false, false, false, false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002268 0, CallingConv::C, /*isTailCall=*/false,
2269 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00002270 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002271 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002272 return CallResult.first;
2273}
2274
2275// Lower ISD::GlobalTLSAddress using the "initial exec" or
2276// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00002277SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002278ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002279 SelectionDAG &DAG,
2280 TLSModel::Model model) const {
Dan Gohman46510a72010-04-15 01:51:59 +00002281 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002282 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002283 SDValue Offset;
2284 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00002285 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002286 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00002287 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002288
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002289 if (model == TLSModel::InitialExec) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002290 MachineFunction &MF = DAG.getMachineFunction();
2291 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002292 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge7e0d622009-11-06 22:24:13 +00002293 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002294 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
2295 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002296 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2297 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF,
2298 true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002299 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002300 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00002301 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002302 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002303 false, false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002304 Chain = Offset.getValue(1);
2305
Evan Chenge7e0d622009-11-06 22:24:13 +00002306 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002307 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002308
Evan Cheng9eda6892009-10-31 03:39:36 +00002309 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002310 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002311 false, false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002312 } else {
2313 // local exec model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002314 assert(model == TLSModel::LocalExec);
Bill Wendling5bb77992011-10-01 08:00:54 +00002315 ARMConstantPoolValue *CPV =
2316 ARMConstantPoolConstant::Create(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002317 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002318 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00002319 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002320 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002321 false, false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002322 }
2323
2324 // The address of the thread local variable is the add of the thread
2325 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002326 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002327}
2328
Dan Gohman475871a2008-07-27 21:46:04 +00002329SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002330ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002331 // TODO: implement the "local dynamic" model
2332 assert(Subtarget->isTargetELF() &&
2333 "TLS not implemented for non-ELF targets");
2334 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002335
2336 TLSModel::Model model = getTargetMachine().getTLSModel(GA->getGlobal());
2337
2338 switch (model) {
2339 case TLSModel::GeneralDynamic:
2340 case TLSModel::LocalDynamic:
2341 return LowerToTLSGeneralDynamicModel(GA, DAG);
2342 case TLSModel::InitialExec:
2343 case TLSModel::LocalExec:
2344 return LowerToTLSExecModels(GA, DAG, model);
2345 }
Matt Beaumont-Gay39af9442012-05-04 18:34:27 +00002346 llvm_unreachable("bogus TLS model");
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002347}
2348
Dan Gohman475871a2008-07-27 21:46:04 +00002349SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002350 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002351 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002352 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002353 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Chad Rosiera6ca7032013-02-28 19:16:42 +00002354 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00002355 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002356 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002357 ARMConstantPoolConstant::Create(GV,
2358 UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002359 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002360 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002361 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002362 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002363 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002364 false, false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002365 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002366 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002367 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002368 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002369 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00002370 MachinePointerInfo::getGOT(),
2371 false, false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002372 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002373 }
2374
2375 // If we have T2 ops, we can materialize the address directly via movt/movw
James Molloy015cca62011-10-26 08:53:19 +00002376 // pair. This is always cheaper.
2377 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002378 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002379 // FIXME: Once remat is capable of dealing with instructions with register
2380 // operands, expand this into two nodes.
2381 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2382 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002383 } else {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002384 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2385 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2386 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2387 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002388 false, false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002389 }
2390}
2391
Dan Gohman475871a2008-07-27 21:46:04 +00002392SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002393 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002394 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002395 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002396 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00002397 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002398
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +00002399 // FIXME: Enable this for static codegen when tool issues are fixed. Also
2400 // update ARMFastISel::ARMMaterializeGV.
Evan Chengf31151f2011-10-26 01:17:44 +00002401 if (Subtarget->useMovt() && RelocM != Reloc::Static) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002402 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002403 // FIXME: Once remat is capable of dealing with instructions with register
2404 // operands, expand this into two nodes.
Evan Cheng53519f02011-01-21 18:55:51 +00002405 if (RelocM == Reloc::Static)
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002406 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2407 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
2408
Evan Cheng53519f02011-01-21 18:55:51 +00002409 unsigned Wrapper = (RelocM == Reloc::PIC_)
2410 ? ARMISD::WrapperPIC : ARMISD::WrapperDYN;
2411 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT,
Evan Cheng9fe20092011-01-20 08:34:58 +00002412 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Evan Chengfc8475b2011-01-19 02:16:49 +00002413 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
2414 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00002415 MachinePointerInfo::getGOT(),
2416 false, false, false, 0);
Evan Chengfc8475b2011-01-19 02:16:49 +00002417 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002418 }
2419
2420 unsigned ARMPCLabelIndex = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002421 SDValue CPAddr;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002422 if (RelocM == Reloc::Static) {
Evan Cheng1606e8e2009-03-13 07:51:59 +00002423 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002424 } else {
Chad Rosiera6ca7032013-02-28 19:16:42 +00002425 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002426 ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00002427 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
2428 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002429 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue,
2430 PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002431 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00002432 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002433 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00002434
Evan Cheng9eda6892009-10-31 03:39:36 +00002435 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002436 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002437 false, false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002438 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002439
2440 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002441 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002442 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00002443 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00002444
Evan Cheng63476a82009-09-03 07:04:02 +00002445 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002446 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002447 false, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002448
2449 return Result;
2450}
2451
Dan Gohman475871a2008-07-27 21:46:04 +00002452SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002453 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002454 assert(Subtarget->isTargetELF() &&
2455 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002456 MachineFunction &MF = DAG.getMachineFunction();
2457 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002458 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002459 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002460 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002461 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Bill Wendlingfe31e672011-10-01 08:58:29 +00002462 ARMConstantPoolValue *CPV =
2463 ARMConstantPoolSymbol::Create(*DAG.getContext(), "_GLOBAL_OFFSET_TABLE_",
2464 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002465 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002466 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002467 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002468 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002469 false, false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002470 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002471 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002472}
2473
Jim Grosbach0e0da732009-05-12 23:59:14 +00002474SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002475ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2476 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002477 SDValue Val = DAG.getConstant(0, MVT::i32);
Bill Wendlingce370cf2011-10-07 21:25:38 +00002478 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl,
2479 DAG.getVTList(MVT::i32, MVT::Other), Op.getOperand(0),
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002480 Op.getOperand(1), Val);
2481}
2482
2483SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002484ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2485 DebugLoc dl = Op.getDebugLoc();
2486 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2487 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2488}
2489
2490SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002491ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002492 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002493 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002494 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002495 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002496 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002497 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002498 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002499 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2500 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002501 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002502 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002503 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002504 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002505 EVT PtrVT = getPointerTy();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002506 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2507 SDValue CPAddr;
2508 unsigned PCAdj = (RelocM != Reloc::PIC_)
2509 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002510 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002511 ARMConstantPoolConstant::Create(MF.getFunction(), ARMPCLabelIndex,
2512 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002513 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002514 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002515 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002516 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002517 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002518 false, false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002519
2520 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002521 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002522 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2523 }
2524 return Result;
2525 }
Evan Cheng92e39162011-03-29 23:06:19 +00002526 case Intrinsic::arm_neon_vmulls:
2527 case Intrinsic::arm_neon_vmullu: {
2528 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmulls)
2529 ? ARMISD::VMULLs : ARMISD::VMULLu;
2530 return DAG.getNode(NewOpc, Op.getDebugLoc(), Op.getValueType(),
2531 Op.getOperand(1), Op.getOperand(2));
2532 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002533 }
2534}
2535
Eli Friedman26689ac2011-08-03 21:06:02 +00002536static SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG &DAG,
2537 const ARMSubtarget *Subtarget) {
2538 // FIXME: handle "fence singlethread" more efficiently.
2539 DebugLoc dl = Op.getDebugLoc();
Eli Friedman14648462011-07-27 22:21:52 +00002540 if (!Subtarget->hasDataBarrier()) {
2541 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2542 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2543 // here.
2544 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
2545 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Eli Friedman26689ac2011-08-03 21:06:02 +00002546 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00002547 DAG.getConstant(0, MVT::i32));
2548 }
2549
Eli Friedman26689ac2011-08-03 21:06:02 +00002550 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
Eli Friedman989f61e2011-08-02 22:44:16 +00002551 DAG.getConstant(ARM_MB::ISH, MVT::i32));
Eli Friedman14648462011-07-27 22:21:52 +00002552}
2553
Evan Chengdfed19f2010-11-03 06:34:55 +00002554static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2555 const ARMSubtarget *Subtarget) {
2556 // ARM pre v5TE and Thumb1 does not have preload instructions.
2557 if (!(Subtarget->isThumb2() ||
2558 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2559 // Just preserve the chain.
2560 return Op.getOperand(0);
2561
2562 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002563 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2564 if (!isRead &&
2565 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2566 // ARMv7 with MP extension has PLDW.
2567 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002568
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00002569 unsigned isData = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
2570 if (Subtarget->isThumb()) {
Evan Chengdfed19f2010-11-03 06:34:55 +00002571 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002572 isRead = ~isRead & 1;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00002573 isData = ~isData & 1;
2574 }
Evan Chengdfed19f2010-11-03 06:34:55 +00002575
2576 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002577 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2578 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002579}
2580
Dan Gohman1e93df62010-04-17 14:41:14 +00002581static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2582 MachineFunction &MF = DAG.getMachineFunction();
2583 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2584
Evan Chenga8e29892007-01-19 07:51:42 +00002585 // vastart just stores the address of the VarArgsFrameIndex slot into the
2586 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002587 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002588 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002589 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002590 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002591 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2592 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002593}
2594
Dan Gohman475871a2008-07-27 21:46:04 +00002595SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002596ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2597 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002598 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002599 MachineFunction &MF = DAG.getMachineFunction();
2600 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2601
Craig Topper44d23822012-02-22 05:59:10 +00002602 const TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002603 if (AFI->isThumb1OnlyFunction())
Craig Topper420761a2012-04-20 07:30:17 +00002604 RC = &ARM::tGPRRegClass;
Bob Wilson5bafff32009-06-22 23:27:02 +00002605 else
Craig Topper420761a2012-04-20 07:30:17 +00002606 RC = &ARM::GPRRegClass;
Bob Wilson5bafff32009-06-22 23:27:02 +00002607
2608 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002609 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002610 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002611
2612 SDValue ArgValue2;
2613 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002614 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002615 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002616
2617 // Create load node to retrieve arguments from the stack.
2618 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002619 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002620 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002621 false, false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002622 } else {
Devang Patel68e6bee2011-02-21 23:21:26 +00002623 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002624 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002625 }
2626
Jim Grosbache5165492009-11-09 00:11:35 +00002627 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002628}
2629
Stuart Hastingsc7315872011-04-20 16:47:52 +00002630void
2631ARMTargetLowering::computeRegArea(CCState &CCInfo, MachineFunction &MF,
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00002632 unsigned InRegsParamRecordIdx,
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00002633 unsigned &ArgRegsSize,
2634 unsigned &ArgRegsSaveSize)
Stuart Hastingsc7315872011-04-20 16:47:52 +00002635 const {
2636 unsigned NumGPRs;
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00002637 if (InRegsParamRecordIdx < CCInfo.getInRegsParamsCount()) {
2638 unsigned RBegin, REnd;
2639 CCInfo.getInRegsParamInfo(InRegsParamRecordIdx, RBegin, REnd);
2640 NumGPRs = REnd - RBegin;
2641 } else {
Stuart Hastingsc7315872011-04-20 16:47:52 +00002642 unsigned int firstUnalloced;
2643 firstUnalloced = CCInfo.getFirstUnallocated(GPRArgRegs,
2644 sizeof(GPRArgRegs) /
2645 sizeof(GPRArgRegs[0]));
2646 NumGPRs = (firstUnalloced <= 3) ? (4 - firstUnalloced) : 0;
2647 }
2648
2649 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00002650 ArgRegsSize = NumGPRs * 4;
2651 ArgRegsSaveSize = (ArgRegsSize + Align - 1) & ~(Align - 1);
Stuart Hastingsc7315872011-04-20 16:47:52 +00002652}
2653
2654// The remaining GPRs hold either the beginning of variable-argument
David Peixottoe68542e2013-02-13 00:36:35 +00002655// data, or the beginning of an aggregate passed by value (usually
Stuart Hastingsc7315872011-04-20 16:47:52 +00002656// byval). Either way, we allocate stack slots adjacent to the data
2657// provided by our caller, and store the unallocated registers there.
2658// If this is a variadic function, the va_list pointer will begin with
2659// these values; otherwise, this reassembles a (byval) structure that
2660// was split between registers and memory.
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00002661// Return: The frame index registers were stored into.
2662int
2663ARMTargetLowering::StoreByValRegs(CCState &CCInfo, SelectionDAG &DAG,
2664 DebugLoc dl, SDValue &Chain,
2665 const Value *OrigArg,
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00002666 unsigned InRegsParamRecordIdx,
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00002667 unsigned OffsetFromOrigArg,
2668 unsigned ArgOffset,
2669 bool ForceMutable) const {
2670
2671 // Currently, two use-cases possible:
2672 // Case #1. Non var-args function, and we meet first byval parameter.
2673 // Setup first unallocated register as first byval register;
2674 // eat all remained registers
2675 // (these two actions are performed by HandleByVal method).
2676 // Then, here, we initialize stack frame with
2677 // "store-reg" instructions.
2678 // Case #2. Var-args function, that doesn't contain byval parameters.
2679 // The same: eat all remained unallocated registers,
2680 // initialize stack frame.
2681
Stuart Hastingsc7315872011-04-20 16:47:52 +00002682 MachineFunction &MF = DAG.getMachineFunction();
2683 MachineFrameInfo *MFI = MF.getFrameInfo();
2684 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00002685 unsigned firstRegToSaveIndex, lastRegToSaveIndex;
2686 unsigned RBegin, REnd;
2687 if (InRegsParamRecordIdx < CCInfo.getInRegsParamsCount()) {
2688 CCInfo.getInRegsParamInfo(InRegsParamRecordIdx, RBegin, REnd);
2689 firstRegToSaveIndex = RBegin - ARM::R0;
2690 lastRegToSaveIndex = REnd - ARM::R0;
2691 } else {
Stuart Hastingsc7315872011-04-20 16:47:52 +00002692 firstRegToSaveIndex = CCInfo.getFirstUnallocated
2693 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00002694 lastRegToSaveIndex = 4;
Stuart Hastingsc7315872011-04-20 16:47:52 +00002695 }
2696
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00002697 unsigned ArgRegsSize, ArgRegsSaveSize;
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00002698 computeRegArea(CCInfo, MF, InRegsParamRecordIdx, ArgRegsSize, ArgRegsSaveSize);
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00002699
2700 // Store any by-val regs to their spots on the stack so that they may be
2701 // loaded by deferencing the result of formal parameter pointer or va_next.
2702 // Note: once stack area for byval/varargs registers
2703 // was initialized, it can't be initialized again.
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00002704 if (ArgRegsSaveSize) {
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00002705
2706 int FrameIndex = MFI->CreateFixedObject(
2707 ArgRegsSaveSize,
2708 ArgOffset + ArgRegsSaveSize - ArgRegsSize,
2709 false);
2710 SDValue FIN = DAG.getFrameIndex(FrameIndex, getPointerTy());
Stuart Hastingsc7315872011-04-20 16:47:52 +00002711
2712 SmallVector<SDValue, 4> MemOps;
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00002713 for (unsigned i = 0; firstRegToSaveIndex < lastRegToSaveIndex;
2714 ++firstRegToSaveIndex, ++i) {
Craig Topper44d23822012-02-22 05:59:10 +00002715 const TargetRegisterClass *RC;
Stuart Hastingsc7315872011-04-20 16:47:52 +00002716 if (AFI->isThumb1OnlyFunction())
Craig Topper420761a2012-04-20 07:30:17 +00002717 RC = &ARM::tGPRRegClass;
Stuart Hastingsc7315872011-04-20 16:47:52 +00002718 else
Craig Topper420761a2012-04-20 07:30:17 +00002719 RC = &ARM::GPRRegClass;
Stuart Hastingsc7315872011-04-20 16:47:52 +00002720
2721 unsigned VReg = MF.addLiveIn(GPRArgRegs[firstRegToSaveIndex], RC);
2722 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
2723 SDValue Store =
2724 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002725 MachinePointerInfo(OrigArg, OffsetFromOrigArg + 4*i),
Stuart Hastingsc7315872011-04-20 16:47:52 +00002726 false, false, 0);
2727 MemOps.push_back(Store);
2728 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
2729 DAG.getConstant(4, getPointerTy()));
2730 }
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00002731
2732 AFI->setArgRegsSaveSize(ArgRegsSaveSize + AFI->getArgRegsSaveSize());
2733
Stuart Hastingsc7315872011-04-20 16:47:52 +00002734 if (!MemOps.empty())
2735 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2736 &MemOps[0], MemOps.size());
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00002737 return FrameIndex;
Stuart Hastingsc7315872011-04-20 16:47:52 +00002738 } else
2739 // This will point to the next argument passed via stack.
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00002740 return MFI->CreateFixedObject(4, ArgOffset, !ForceMutable);
2741}
2742
2743// Setup stack frame, the va_list pointer will start from.
2744void
2745ARMTargetLowering::VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
2746 DebugLoc dl, SDValue &Chain,
2747 unsigned ArgOffset,
2748 bool ForceMutable) const {
2749 MachineFunction &MF = DAG.getMachineFunction();
2750 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2751
2752 // Try to store any remaining integer argument regs
2753 // to their spots on the stack so that they may be loaded by deferencing
2754 // the result of va_next.
2755 // If there is no regs to be stored, just point address after last
2756 // argument passed via stack.
2757 int FrameIndex =
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00002758 StoreByValRegs(CCInfo, DAG, dl, Chain, 0, CCInfo.getInRegsParamsCount(),
2759 0, ArgOffset, ForceMutable);
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00002760
2761 AFI->setVarArgsFrameIndex(FrameIndex);
Stuart Hastingsc7315872011-04-20 16:47:52 +00002762}
2763
Bob Wilson5bafff32009-06-22 23:27:02 +00002764SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002765ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002766 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002767 const SmallVectorImpl<ISD::InputArg>
2768 &Ins,
2769 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002770 SmallVectorImpl<SDValue> &InVals)
2771 const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002772 MachineFunction &MF = DAG.getMachineFunction();
2773 MachineFrameInfo *MFI = MF.getFrameInfo();
2774
Bob Wilson1f595bb2009-04-17 19:07:39 +00002775 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2776
2777 // Assign locations to all of the incoming arguments.
2778 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00002779 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2780 getTargetMachine(), ArgLocs, *DAG.getContext(), Prologue);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002781 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002782 CCAssignFnForNode(CallConv, /* Return*/ false,
2783 isVarArg));
Jim Grosbach7ccf4632013-03-02 20:16:15 +00002784
Bob Wilson1f595bb2009-04-17 19:07:39 +00002785 SmallVector<SDValue, 16> ArgValues;
Stuart Hastingsf222e592011-02-28 17:17:53 +00002786 int lastInsIndex = -1;
Stuart Hastingsf222e592011-02-28 17:17:53 +00002787 SDValue ArgValue;
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002788 Function::const_arg_iterator CurOrigArg = MF.getFunction()->arg_begin();
2789 unsigned CurArgIdx = 0;
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00002790
2791 // Initially ArgRegsSaveSize is zero.
2792 // Then we increase this value each time we meet byval parameter.
2793 // We also increase this value in case of varargs function.
2794 AFI->setArgRegsSaveSize(0);
2795
Bob Wilson1f595bb2009-04-17 19:07:39 +00002796 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2797 CCValAssign &VA = ArgLocs[i];
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002798 std::advance(CurOrigArg, Ins[VA.getValNo()].OrigArgIndex - CurArgIdx);
2799 CurArgIdx = Ins[VA.getValNo()].OrigArgIndex;
Bob Wilsondee46d72009-04-17 20:35:10 +00002800 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002801 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002802 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002803
Bob Wilson1f595bb2009-04-17 19:07:39 +00002804 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002805 // f64 and vector types are split up into multiple registers or
2806 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002807 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002808 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002809 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002810 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002811 SDValue ArgValue2;
2812 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002813 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002814 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2815 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002816 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002817 false, false, false, 0);
Bob Wilson6a234f02010-04-13 22:03:22 +00002818 } else {
2819 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2820 Chain, DAG, dl);
2821 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002822 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2823 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002824 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002825 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002826 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2827 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002828 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002829
Bob Wilson5bafff32009-06-22 23:27:02 +00002830 } else {
Craig Topper44d23822012-02-22 05:59:10 +00002831 const TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002832
Owen Anderson825b72b2009-08-11 20:47:22 +00002833 if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002834 RC = &ARM::SPRRegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002835 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00002836 RC = &ARM::DPRRegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002837 else if (RegVT == MVT::v2f64)
Craig Topper420761a2012-04-20 07:30:17 +00002838 RC = &ARM::QPRRegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002839 else if (RegVT == MVT::i32)
Craig Topper420761a2012-04-20 07:30:17 +00002840 RC = AFI->isThumb1OnlyFunction() ?
2841 (const TargetRegisterClass*)&ARM::tGPRRegClass :
2842 (const TargetRegisterClass*)&ARM::GPRRegClass;
Bob Wilson5bafff32009-06-22 23:27:02 +00002843 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002844 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002845
2846 // Transform the arguments in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002847 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002848 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002849 }
2850
2851 // If this is an 8 or 16-bit value, it is really passed promoted
2852 // to 32 bits. Insert an assert[sz]ext to capture this, then
2853 // truncate to the right size.
2854 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002855 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002856 case CCValAssign::Full: break;
2857 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002858 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002859 break;
2860 case CCValAssign::SExt:
2861 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2862 DAG.getValueType(VA.getValVT()));
2863 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2864 break;
2865 case CCValAssign::ZExt:
2866 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2867 DAG.getValueType(VA.getValVT()));
2868 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2869 break;
2870 }
2871
Dan Gohman98ca4f22009-08-05 01:29:28 +00002872 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002873
2874 } else { // VA.isRegLoc()
2875
2876 // sanity check
2877 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002878 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002879
Stuart Hastingsf222e592011-02-28 17:17:53 +00002880 int index = ArgLocs[i].getValNo();
Owen Anderson76706012011-04-05 21:48:57 +00002881
Stuart Hastingsf222e592011-02-28 17:17:53 +00002882 // Some Ins[] entries become multiple ArgLoc[] entries.
2883 // Process them only once.
2884 if (index != lastInsIndex)
2885 {
2886 ISD::ArgFlagsTy Flags = Ins[index].Flags;
Eric Christopher471e4222011-06-08 23:55:35 +00002887 // FIXME: For now, all byval parameter objects are marked mutable.
Eric Christopher5ac179c2011-04-29 23:12:01 +00002888 // This can be changed with more analysis.
2889 // In case of tail call optimization mark all arguments mutable.
2890 // Since they could be overwritten by lowering of arguments in case of
2891 // a tail call.
Stuart Hastingsf222e592011-02-28 17:17:53 +00002892 if (Flags.isByVal()) {
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00002893 unsigned CurByValIndex = CCInfo.getInRegsParamsProceed();
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00002894 int FrameIndex = StoreByValRegs(
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00002895 CCInfo, DAG, dl, Chain, CurOrigArg,
2896 CurByValIndex,
2897 Ins[VA.getValNo()].PartOffset,
2898 VA.getLocMemOffset(),
2899 true /*force mutable frames*/);
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00002900 InVals.push_back(DAG.getFrameIndex(FrameIndex, getPointerTy()));
Stepan Dyatkovskiy46abfcf2013-05-05 07:48:36 +00002901 CCInfo.nextInRegsParam();
Stuart Hastingsf222e592011-02-28 17:17:53 +00002902 } else {
2903 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
2904 VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002905
Stuart Hastingsf222e592011-02-28 17:17:53 +00002906 // Create load nodes to retrieve arguments from the stack.
2907 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2908 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2909 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002910 false, false, false, 0));
Stuart Hastingsf222e592011-02-28 17:17:53 +00002911 }
2912 lastInsIndex = index;
2913 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00002914 }
2915 }
2916
2917 // varargs
Stuart Hastingsc7315872011-04-20 16:47:52 +00002918 if (isVarArg)
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00002919 VarArgStyleRegisters(CCInfo, DAG, dl, Chain,
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002920 CCInfo.getNextStackOffset());
Evan Chenga8e29892007-01-19 07:51:42 +00002921
Dan Gohman98ca4f22009-08-05 01:29:28 +00002922 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002923}
2924
2925/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002926static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002927 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002928 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002929 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002930 // Maybe this has already been legalized into the constant pool?
2931 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002932 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002933 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002934 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002935 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002936 }
2937 }
2938 return false;
2939}
2940
Evan Chenga8e29892007-01-19 07:51:42 +00002941/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2942/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002943SDValue
2944ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002945 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002946 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002947 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002948 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002949 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002950 // Constant does not fit, try adjusting it by one?
2951 switch (CC) {
2952 default: break;
2953 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002954 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002955 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002956 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002957 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002958 }
2959 break;
2960 case ISD::SETULT:
2961 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002962 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002963 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002964 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002965 }
2966 break;
2967 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002968 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002969 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002970 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002971 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002972 }
2973 break;
2974 case ISD::SETULE:
2975 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002976 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002977 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002978 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002979 }
2980 break;
2981 }
2982 }
2983 }
2984
2985 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002986 ARMISD::NodeType CompareType;
2987 switch (CondCode) {
2988 default:
2989 CompareType = ARMISD::CMP;
2990 break;
2991 case ARMCC::EQ:
2992 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002993 // Uses only Z Flag
2994 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002995 break;
2996 }
Evan Cheng218977b2010-07-13 19:27:42 +00002997 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002998 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002999}
3000
3001/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00003002SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00003003ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00003004 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00003005 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00003006 if (!isFloatingPointZero(RHS))
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003007 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00003008 else
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003009 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
3010 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00003011}
3012
Bob Wilson79f56c92011-03-08 01:17:20 +00003013/// duplicateCmp - Glue values can have only one use, so this function
3014/// duplicates a comparison node.
3015SDValue
3016ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
3017 unsigned Opc = Cmp.getOpcode();
3018 DebugLoc DL = Cmp.getDebugLoc();
3019 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
3020 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
3021
3022 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
3023 Cmp = Cmp.getOperand(0);
3024 Opc = Cmp.getOpcode();
3025 if (Opc == ARMISD::CMPFP)
3026 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
3027 else {
3028 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
3029 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
3030 }
3031 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
3032}
3033
Bill Wendlingde2b1512010-08-11 08:43:16 +00003034SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
3035 SDValue Cond = Op.getOperand(0);
3036 SDValue SelectTrue = Op.getOperand(1);
3037 SDValue SelectFalse = Op.getOperand(2);
3038 DebugLoc dl = Op.getDebugLoc();
3039
3040 // Convert:
3041 //
3042 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
3043 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
3044 //
3045 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
3046 const ConstantSDNode *CMOVTrue =
3047 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
3048 const ConstantSDNode *CMOVFalse =
3049 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
3050
3051 if (CMOVTrue && CMOVFalse) {
3052 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
3053 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
3054
3055 SDValue True;
3056 SDValue False;
3057 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
3058 True = SelectTrue;
3059 False = SelectFalse;
3060 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
3061 True = SelectFalse;
3062 False = SelectTrue;
3063 }
3064
3065 if (True.getNode() && False.getNode()) {
Evan Chengb936e302011-05-18 18:59:17 +00003066 EVT VT = Op.getValueType();
Bill Wendlingde2b1512010-08-11 08:43:16 +00003067 SDValue ARMcc = Cond.getOperand(2);
3068 SDValue CCR = Cond.getOperand(3);
Bob Wilson79f56c92011-03-08 01:17:20 +00003069 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Evan Chengb936e302011-05-18 18:59:17 +00003070 assert(True.getValueType() == VT);
3071 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003072 }
3073 }
3074 }
3075
Dan Gohmandb953892012-02-24 00:09:36 +00003076 // ARM's BooleanContents value is UndefinedBooleanContent. Mask out the
3077 // undefined bits before doing a full-word comparison with zero.
3078 Cond = DAG.getNode(ISD::AND, dl, Cond.getValueType(), Cond,
3079 DAG.getConstant(1, Cond.getValueType()));
3080
Bill Wendlingde2b1512010-08-11 08:43:16 +00003081 return DAG.getSelectCC(dl, Cond,
3082 DAG.getConstant(0, Cond.getValueType()),
3083 SelectTrue, SelectFalse, ISD::SETNE);
3084}
3085
Dan Gohmand858e902010-04-17 15:26:15 +00003086SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003087 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003088 SDValue LHS = Op.getOperand(0);
3089 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00003090 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00003091 SDValue TrueVal = Op.getOperand(2);
3092 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003093 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00003094
Owen Anderson825b72b2009-08-11 20:47:22 +00003095 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00003096 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00003097 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00003098 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Jim Grosbachb04546f2011-09-13 20:30:37 +00003099 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00003100 }
3101
3102 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00003103 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00003104
Evan Cheng218977b2010-07-13 19:27:42 +00003105 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
3106 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003107 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00003108 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00003109 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00003110 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00003111 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00003112 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00003113 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003114 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00003115 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00003116 }
3117 return Result;
3118}
3119
Evan Cheng218977b2010-07-13 19:27:42 +00003120/// canChangeToInt - Given the fp compare operand, return true if it is suitable
3121/// to morph to an integer compare sequence.
3122static bool canChangeToInt(SDValue Op, bool &SeenZero,
3123 const ARMSubtarget *Subtarget) {
3124 SDNode *N = Op.getNode();
3125 if (!N->hasOneUse())
3126 // Otherwise it requires moving the value from fp to integer registers.
3127 return false;
3128 if (!N->getNumValues())
3129 return false;
3130 EVT VT = Op.getValueType();
3131 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
3132 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
3133 // vmrs are very slow, e.g. cortex-a8.
3134 return false;
3135
3136 if (isFloatingPointZero(Op)) {
3137 SeenZero = true;
3138 return true;
3139 }
3140 return ISD::isNormalLoad(N);
3141}
3142
3143static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
3144 if (isFloatingPointZero(Op))
3145 return DAG.getConstant(0, MVT::i32);
3146
3147 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
3148 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003149 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00003150 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003151 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng218977b2010-07-13 19:27:42 +00003152
3153 llvm_unreachable("Unknown VFP cmp argument!");
3154}
3155
3156static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
3157 SDValue &RetVal1, SDValue &RetVal2) {
3158 if (isFloatingPointZero(Op)) {
3159 RetVal1 = DAG.getConstant(0, MVT::i32);
3160 RetVal2 = DAG.getConstant(0, MVT::i32);
3161 return;
3162 }
3163
3164 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
3165 SDValue Ptr = Ld->getBasePtr();
3166 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
3167 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003168 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00003169 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003170 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng218977b2010-07-13 19:27:42 +00003171
3172 EVT PtrType = Ptr.getValueType();
3173 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
3174 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
3175 PtrType, Ptr, DAG.getConstant(4, PtrType));
3176 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
3177 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003178 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00003179 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003180 Ld->isInvariant(), NewAlign);
Evan Cheng218977b2010-07-13 19:27:42 +00003181 return;
3182 }
3183
3184 llvm_unreachable("Unknown VFP cmp argument!");
3185}
3186
3187/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
3188/// f32 and even f64 comparisons to integer ones.
3189SDValue
3190ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
3191 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00003192 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00003193 SDValue LHS = Op.getOperand(2);
3194 SDValue RHS = Op.getOperand(3);
3195 SDValue Dest = Op.getOperand(4);
3196 DebugLoc dl = Op.getDebugLoc();
3197
Evan Chengfc501a32012-03-01 23:27:13 +00003198 bool LHSSeenZero = false;
3199 bool LHSOk = canChangeToInt(LHS, LHSSeenZero, Subtarget);
3200 bool RHSSeenZero = false;
3201 bool RHSOk = canChangeToInt(RHS, RHSSeenZero, Subtarget);
3202 if (LHSOk && RHSOk && (LHSSeenZero || RHSSeenZero)) {
Bob Wilson1b772f92011-03-08 01:17:16 +00003203 // If unsafe fp math optimization is enabled and there are no other uses of
3204 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng218977b2010-07-13 19:27:42 +00003205 // to an integer comparison.
3206 if (CC == ISD::SETOEQ)
3207 CC = ISD::SETEQ;
3208 else if (CC == ISD::SETUNE)
3209 CC = ISD::SETNE;
3210
Evan Chengfc501a32012-03-01 23:27:13 +00003211 SDValue Mask = DAG.getConstant(0x7fffffff, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00003212 SDValue ARMcc;
3213 if (LHS.getValueType() == MVT::f32) {
Evan Chengfc501a32012-03-01 23:27:13 +00003214 LHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3215 bitcastf32Toi32(LHS, DAG), Mask);
3216 RHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3217 bitcastf32Toi32(RHS, DAG), Mask);
Evan Cheng218977b2010-07-13 19:27:42 +00003218 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
3219 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3220 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
3221 Chain, Dest, ARMcc, CCR, Cmp);
3222 }
3223
3224 SDValue LHS1, LHS2;
3225 SDValue RHS1, RHS2;
3226 expandf64Toi32(LHS, DAG, LHS1, LHS2);
3227 expandf64Toi32(RHS, DAG, RHS1, RHS2);
Evan Chengfc501a32012-03-01 23:27:13 +00003228 LHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, LHS2, Mask);
3229 RHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, RHS2, Mask);
Evan Cheng218977b2010-07-13 19:27:42 +00003230 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
3231 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003232 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00003233 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
3234 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
3235 }
3236
3237 return SDValue();
3238}
3239
3240SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
3241 SDValue Chain = Op.getOperand(0);
3242 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
3243 SDValue LHS = Op.getOperand(2);
3244 SDValue RHS = Op.getOperand(3);
3245 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00003246 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00003247
Owen Anderson825b72b2009-08-11 20:47:22 +00003248 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00003249 SDValue ARMcc;
3250 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003251 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00003252 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00003253 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00003254 }
3255
Owen Anderson825b72b2009-08-11 20:47:22 +00003256 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00003257
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003258 if (getTargetMachine().Options.UnsafeFPMath &&
Evan Cheng218977b2010-07-13 19:27:42 +00003259 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
3260 CC == ISD::SETNE || CC == ISD::SETUNE)) {
3261 SDValue Result = OptimizeVFPBrcond(Op, DAG);
3262 if (Result.getNode())
3263 return Result;
3264 }
3265
Evan Chenga8e29892007-01-19 07:51:42 +00003266 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00003267 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003268
Evan Cheng218977b2010-07-13 19:27:42 +00003269 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
3270 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003271 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003272 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00003273 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00003274 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00003275 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00003276 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
3277 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00003278 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00003279 }
3280 return Res;
3281}
3282
Dan Gohmand858e902010-04-17 15:26:15 +00003283SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00003284 SDValue Chain = Op.getOperand(0);
3285 SDValue Table = Op.getOperand(1);
3286 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003287 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00003288
Owen Andersone50ed302009-08-10 22:56:29 +00003289 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00003290 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
3291 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00003292 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00003293 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00003294 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00003295 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
3296 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00003297 if (Subtarget->isThumb2()) {
3298 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
3299 // which does another jump to the destination. This also makes it easier
3300 // to translate it to TBB / TBH later.
3301 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00003302 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00003303 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00003304 }
Evan Cheng66ac5312009-07-25 00:33:29 +00003305 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00003306 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003307 MachinePointerInfo::getJumpTable(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003308 false, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00003309 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003310 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00003311 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00003312 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00003313 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003314 MachinePointerInfo::getJumpTable(),
3315 false, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00003316 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00003317 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00003318 }
Evan Chenga8e29892007-01-19 07:51:42 +00003319}
3320
Eli Friedman14e809c2011-11-09 23:36:02 +00003321static SDValue LowerVectorFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
James Molloy873fd5f2012-02-20 09:24:05 +00003322 EVT VT = Op.getValueType();
3323 DebugLoc dl = Op.getDebugLoc();
Eli Friedman14e809c2011-11-09 23:36:02 +00003324
James Molloy873fd5f2012-02-20 09:24:05 +00003325 if (Op.getValueType().getVectorElementType() == MVT::i32) {
3326 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::f32)
3327 return Op;
3328 return DAG.UnrollVectorOp(Op.getNode());
3329 }
3330
3331 assert(Op.getOperand(0).getValueType() == MVT::v4f32 &&
3332 "Invalid type for custom lowering!");
3333 if (VT != MVT::v4i16)
3334 return DAG.UnrollVectorOp(Op.getNode());
3335
3336 Op = DAG.getNode(Op.getOpcode(), dl, MVT::v4i32, Op.getOperand(0));
3337 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
Eli Friedman14e809c2011-11-09 23:36:02 +00003338}
3339
Bob Wilson76a312b2010-03-19 22:51:32 +00003340static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman14e809c2011-11-09 23:36:02 +00003341 EVT VT = Op.getValueType();
3342 if (VT.isVector())
3343 return LowerVectorFP_TO_INT(Op, DAG);
3344
Bob Wilson76a312b2010-03-19 22:51:32 +00003345 DebugLoc dl = Op.getDebugLoc();
3346 unsigned Opc;
3347
3348 switch (Op.getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00003349 default: llvm_unreachable("Invalid opcode!");
Bob Wilson76a312b2010-03-19 22:51:32 +00003350 case ISD::FP_TO_SINT:
3351 Opc = ARMISD::FTOSI;
3352 break;
3353 case ISD::FP_TO_UINT:
3354 Opc = ARMISD::FTOUI;
3355 break;
3356 }
3357 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003358 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00003359}
3360
Cameron Zwarich3007d332011-03-29 21:41:55 +00003361static SDValue LowerVectorINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3362 EVT VT = Op.getValueType();
3363 DebugLoc dl = Op.getDebugLoc();
3364
Eli Friedman14e809c2011-11-09 23:36:02 +00003365 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::i32) {
3366 if (VT.getVectorElementType() == MVT::f32)
3367 return Op;
3368 return DAG.UnrollVectorOp(Op.getNode());
3369 }
3370
Duncan Sands1f6a3292011-08-12 14:54:45 +00003371 assert(Op.getOperand(0).getValueType() == MVT::v4i16 &&
3372 "Invalid type for custom lowering!");
Cameron Zwarich3007d332011-03-29 21:41:55 +00003373 if (VT != MVT::v4f32)
3374 return DAG.UnrollVectorOp(Op.getNode());
3375
3376 unsigned CastOpc;
3377 unsigned Opc;
3378 switch (Op.getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00003379 default: llvm_unreachable("Invalid opcode!");
Cameron Zwarich3007d332011-03-29 21:41:55 +00003380 case ISD::SINT_TO_FP:
3381 CastOpc = ISD::SIGN_EXTEND;
3382 Opc = ISD::SINT_TO_FP;
3383 break;
3384 case ISD::UINT_TO_FP:
3385 CastOpc = ISD::ZERO_EXTEND;
3386 Opc = ISD::UINT_TO_FP;
3387 break;
3388 }
3389
3390 Op = DAG.getNode(CastOpc, dl, MVT::v4i32, Op.getOperand(0));
3391 return DAG.getNode(Opc, dl, VT, Op);
3392}
3393
Bob Wilson76a312b2010-03-19 22:51:32 +00003394static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3395 EVT VT = Op.getValueType();
Cameron Zwarich3007d332011-03-29 21:41:55 +00003396 if (VT.isVector())
3397 return LowerVectorINT_TO_FP(Op, DAG);
3398
Bob Wilson76a312b2010-03-19 22:51:32 +00003399 DebugLoc dl = Op.getDebugLoc();
3400 unsigned Opc;
3401
3402 switch (Op.getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00003403 default: llvm_unreachable("Invalid opcode!");
Bob Wilson76a312b2010-03-19 22:51:32 +00003404 case ISD::SINT_TO_FP:
3405 Opc = ARMISD::SITOF;
3406 break;
3407 case ISD::UINT_TO_FP:
3408 Opc = ARMISD::UITOF;
3409 break;
3410 }
3411
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003412 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00003413 return DAG.getNode(Opc, dl, VT, Op);
3414}
3415
Evan Cheng515fe3a2010-07-08 02:08:50 +00003416SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003417 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00003418 SDValue Tmp0 = Op.getOperand(0);
3419 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00003420 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003421 EVT VT = Op.getValueType();
3422 EVT SrcVT = Tmp1.getValueType();
Evan Chenge573fb32011-02-23 02:24:55 +00003423 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
3424 Tmp0.getOpcode() == ARMISD::VMOVDRR;
3425 bool UseNEON = !InGPR && Subtarget->hasNEON();
3426
3427 if (UseNEON) {
3428 // Use VBSL to copy the sign bit.
3429 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
3430 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
3431 DAG.getTargetConstant(EncodedVal, MVT::i32));
3432 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
3433 if (VT == MVT::f64)
3434 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3435 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
3436 DAG.getConstant(32, MVT::i32));
3437 else /*if (VT == MVT::f32)*/
3438 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
3439 if (SrcVT == MVT::f32) {
3440 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
3441 if (VT == MVT::f64)
3442 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3443 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
3444 DAG.getConstant(32, MVT::i32));
Evan Cheng9eec66e2011-04-15 01:31:00 +00003445 } else if (VT == MVT::f32)
3446 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64,
3447 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1),
3448 DAG.getConstant(32, MVT::i32));
Evan Chenge573fb32011-02-23 02:24:55 +00003449 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
3450 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
3451
3452 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
3453 MVT::i32);
3454 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
3455 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
3456 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
Owen Anderson76706012011-04-05 21:48:57 +00003457
Evan Chenge573fb32011-02-23 02:24:55 +00003458 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
3459 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
3460 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Chengc24ab5c2011-02-28 18:45:27 +00003461 if (VT == MVT::f32) {
Evan Chenge573fb32011-02-23 02:24:55 +00003462 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
3463 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
3464 DAG.getConstant(0, MVT::i32));
3465 } else {
3466 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
3467 }
3468
3469 return Res;
3470 }
Evan Chengc143dd42011-02-11 02:28:55 +00003471
3472 // Bitcast operand 1 to i32.
3473 if (SrcVT == MVT::f64)
3474 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3475 &Tmp1, 1).getValue(1);
3476 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
3477
Evan Chenge573fb32011-02-23 02:24:55 +00003478 // Or in the signbit with integer operations.
3479 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
3480 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
3481 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
3482 if (VT == MVT::f32) {
3483 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
3484 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
3485 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3486 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Chengc143dd42011-02-11 02:28:55 +00003487 }
3488
Evan Chenge573fb32011-02-23 02:24:55 +00003489 // f64: Or the high part with signbit and then combine two parts.
3490 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3491 &Tmp0, 1);
3492 SDValue Lo = Tmp0.getValue(0);
3493 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
3494 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
3495 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chenga8e29892007-01-19 07:51:42 +00003496}
3497
Evan Cheng2457f2c2010-05-22 01:47:14 +00003498SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
3499 MachineFunction &MF = DAG.getMachineFunction();
3500 MachineFrameInfo *MFI = MF.getFrameInfo();
3501 MFI->setReturnAddressIsTaken(true);
3502
3503 EVT VT = Op.getValueType();
3504 DebugLoc dl = Op.getDebugLoc();
3505 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
3506 if (Depth) {
3507 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
3508 SDValue Offset = DAG.getConstant(4, MVT::i32);
3509 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
3510 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003511 MachinePointerInfo(), false, false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003512 }
3513
3514 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patel68e6bee2011-02-21 23:21:26 +00003515 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00003516 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
3517}
3518
Dan Gohmand858e902010-04-17 15:26:15 +00003519SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00003520 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3521 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003522
Owen Andersone50ed302009-08-10 22:56:29 +00003523 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00003524 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
3525 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00003526 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00003527 ? ARM::R7 : ARM::R11;
3528 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
3529 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003530 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
3531 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003532 false, false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003533 return FrameAddr;
3534}
3535
Renato Golin5ad5f592013-03-19 08:15:38 +00003536/// Custom Expand long vector extensions, where size(DestVec) > 2*size(SrcVec),
3537/// and size(DestVec) > 128-bits.
3538/// This is achieved by doing the one extension from the SrcVec, splitting the
3539/// result, extending these parts, and then concatenating these into the
3540/// destination.
3541static SDValue ExpandVectorExtension(SDNode *N, SelectionDAG &DAG) {
3542 SDValue Op = N->getOperand(0);
3543 EVT SrcVT = Op.getValueType();
3544 EVT DestVT = N->getValueType(0);
3545
3546 assert(DestVT.getSizeInBits() > 128 &&
3547 "Custom sext/zext expansion needs >128-bit vector.");
3548 // If this is a normal length extension, use the default expansion.
3549 if (SrcVT.getSizeInBits()*4 != DestVT.getSizeInBits() &&
3550 SrcVT.getSizeInBits()*8 != DestVT.getSizeInBits())
3551 return SDValue();
3552
3553 DebugLoc dl = N->getDebugLoc();
3554 unsigned SrcEltSize = SrcVT.getVectorElementType().getSizeInBits();
3555 unsigned DestEltSize = DestVT.getVectorElementType().getSizeInBits();
3556 unsigned NumElts = SrcVT.getVectorNumElements();
3557 LLVMContext &Ctx = *DAG.getContext();
3558 SDValue Mid, SplitLo, SplitHi, ExtLo, ExtHi;
3559
3560 EVT MidVT = EVT::getVectorVT(Ctx, EVT::getIntegerVT(Ctx, SrcEltSize*2),
3561 NumElts);
3562 EVT SplitVT = EVT::getVectorVT(Ctx, EVT::getIntegerVT(Ctx, SrcEltSize*2),
3563 NumElts/2);
3564 EVT ExtVT = EVT::getVectorVT(Ctx, EVT::getIntegerVT(Ctx, DestEltSize),
3565 NumElts/2);
3566
3567 Mid = DAG.getNode(N->getOpcode(), dl, MidVT, Op);
3568 SplitLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, SplitVT, Mid,
3569 DAG.getIntPtrConstant(0));
3570 SplitHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, SplitVT, Mid,
3571 DAG.getIntPtrConstant(NumElts/2));
3572 ExtLo = DAG.getNode(N->getOpcode(), dl, ExtVT, SplitLo);
3573 ExtHi = DAG.getNode(N->getOpcode(), dl, ExtVT, SplitHi);
3574 return DAG.getNode(ISD::CONCAT_VECTORS, dl, DestVT, ExtLo, ExtHi);
3575}
3576
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003577/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00003578/// expand a bit convert where either the source or destination type is i64 to
3579/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
3580/// operand type is illegal (e.g., v2f32 for a target that doesn't support
3581/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003582static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00003583 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3584 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003585 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00003586
Bob Wilson9f3f0612010-04-17 05:30:19 +00003587 // This function is only supposed to be called for i64 types, either as the
3588 // source or destination of the bit convert.
3589 EVT SrcVT = Op.getValueType();
3590 EVT DstVT = N->getValueType(0);
3591 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003592 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003593
Bob Wilson9f3f0612010-04-17 05:30:19 +00003594 // Turn i64->f64 into VMOVDRR.
3595 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003596 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3597 DAG.getConstant(0, MVT::i32));
3598 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3599 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003600 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00003601 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00003602 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003603
Jim Grosbache5165492009-11-09 00:11:35 +00003604 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00003605 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
3606 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
3607 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
3608 // Merge the pieces into a single i64 value.
3609 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
3610 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003611
Bob Wilson9f3f0612010-04-17 05:30:19 +00003612 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00003613}
3614
Bob Wilson5bafff32009-06-22 23:27:02 +00003615/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003616/// Zero vectors are used to represent vector negation and in those cases
3617/// will be implemented with the NEON VNEG instruction. However, VNEG does
3618/// not support i64 elements, so sometimes the zero vectors will need to be
3619/// explicitly constructed. Regardless, use a canonical VMOV to create the
3620/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003621static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003622 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00003623 // The canonical modified immediate encoding of a zero vector is....0!
3624 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
3625 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
3626 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003627 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00003628}
3629
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003630/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
3631/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003632SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
3633 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003634 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3635 EVT VT = Op.getValueType();
3636 unsigned VTBits = VT.getSizeInBits();
3637 DebugLoc dl = Op.getDebugLoc();
3638 SDValue ShOpLo = Op.getOperand(0);
3639 SDValue ShOpHi = Op.getOperand(1);
3640 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003641 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003642 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003643
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003644 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
3645
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003646 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3647 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3648 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
3649 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3650 DAG.getConstant(VTBits, MVT::i32));
3651 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
3652 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003653 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003654
3655 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3656 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003657 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003658 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003659 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003660 CCR, Cmp);
3661
3662 SDValue Ops[2] = { Lo, Hi };
3663 return DAG.getMergeValues(Ops, 2, dl);
3664}
3665
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003666/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
3667/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003668SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
3669 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003670 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3671 EVT VT = Op.getValueType();
3672 unsigned VTBits = VT.getSizeInBits();
3673 DebugLoc dl = Op.getDebugLoc();
3674 SDValue ShOpLo = Op.getOperand(0);
3675 SDValue ShOpHi = Op.getOperand(1);
3676 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003677 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003678
3679 assert(Op.getOpcode() == ISD::SHL_PARTS);
3680 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3681 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3682 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
3683 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3684 DAG.getConstant(VTBits, MVT::i32));
3685 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
3686 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
3687
3688 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
3689 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3690 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003691 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003692 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003693 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003694 CCR, Cmp);
3695
3696 SDValue Ops[2] = { Lo, Hi };
3697 return DAG.getMergeValues(Ops, 2, dl);
3698}
3699
Jim Grosbach4725ca72010-09-08 03:54:02 +00003700SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00003701 SelectionDAG &DAG) const {
3702 // The rounding mode is in bits 23:22 of the FPSCR.
3703 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
3704 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
3705 // so that the shift + and get folded into a bitfield extract.
3706 DebugLoc dl = Op.getDebugLoc();
3707 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
3708 DAG.getConstant(Intrinsic::arm_get_fpscr,
3709 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003710 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00003711 DAG.getConstant(1U << 22, MVT::i32));
3712 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
3713 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003714 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00003715 DAG.getConstant(3, MVT::i32));
3716}
3717
Jim Grosbach3482c802010-01-18 19:58:49 +00003718static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3719 const ARMSubtarget *ST) {
3720 EVT VT = N->getValueType(0);
3721 DebugLoc dl = N->getDebugLoc();
3722
3723 if (!ST->hasV6T2Ops())
3724 return SDValue();
3725
3726 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3727 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3728}
3729
Evan Chengc8e70452012-12-04 22:41:50 +00003730/// getCTPOP16BitCounts - Returns a v8i8/v16i8 vector containing the bit-count
3731/// for each 16-bit element from operand, repeated. The basic idea is to
3732/// leverage vcnt to get the 8-bit counts, gather and add the results.
3733///
3734/// Trace for v4i16:
3735/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
3736/// cast: N0 = [w0 w1 w2 w3 w4 w5 w6 w7] (v0 = [w0 w1], wi 8-bit element)
3737/// vcnt: N1 = [b0 b1 b2 b3 b4 b5 b6 b7] (bi = bit-count of 8-bit element wi)
Jim Grosbach7ccf4632013-03-02 20:16:15 +00003738/// vrev: N2 = [b1 b0 b3 b2 b5 b4 b7 b6]
Evan Chengc8e70452012-12-04 22:41:50 +00003739/// [b0 b1 b2 b3 b4 b5 b6 b7]
3740/// +[b1 b0 b3 b2 b5 b4 b7 b6]
3741/// N3=N1+N2 = [k0 k0 k1 k1 k2 k2 k3 k3] (k0 = b0+b1 = bit-count of 16-bit v0,
3742/// vuzp: = [k0 k1 k2 k3 k0 k1 k2 k3] each ki is 8-bits)
3743static SDValue getCTPOP16BitCounts(SDNode *N, SelectionDAG &DAG) {
3744 EVT VT = N->getValueType(0);
3745 DebugLoc DL = N->getDebugLoc();
3746
3747 EVT VT8Bit = VT.is64BitVector() ? MVT::v8i8 : MVT::v16i8;
3748 SDValue N0 = DAG.getNode(ISD::BITCAST, DL, VT8Bit, N->getOperand(0));
3749 SDValue N1 = DAG.getNode(ISD::CTPOP, DL, VT8Bit, N0);
3750 SDValue N2 = DAG.getNode(ARMISD::VREV16, DL, VT8Bit, N1);
3751 SDValue N3 = DAG.getNode(ISD::ADD, DL, VT8Bit, N1, N2);
3752 return DAG.getNode(ARMISD::VUZP, DL, VT8Bit, N3, N3);
3753}
3754
3755/// lowerCTPOP16BitElements - Returns a v4i16/v8i16 vector containing the
3756/// bit-count for each 16-bit element from the operand. We need slightly
3757/// different sequencing for v4i16 and v8i16 to stay within NEON's available
3758/// 64/128-bit registers.
Jim Grosbach7ccf4632013-03-02 20:16:15 +00003759///
Evan Chengc8e70452012-12-04 22:41:50 +00003760/// Trace for v4i16:
3761/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
3762/// v8i8: BitCounts = [k0 k1 k2 k3 k0 k1 k2 k3 ] (ki is the bit-count of vi)
3763/// v8i16:Extended = [k0 k1 k2 k3 k0 k1 k2 k3 ]
3764/// v4i16:Extracted = [k0 k1 k2 k3 ]
3765static SDValue lowerCTPOP16BitElements(SDNode *N, SelectionDAG &DAG) {
3766 EVT VT = N->getValueType(0);
3767 DebugLoc DL = N->getDebugLoc();
3768
3769 SDValue BitCounts = getCTPOP16BitCounts(N, DAG);
3770 if (VT.is64BitVector()) {
3771 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, BitCounts);
3772 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, Extended,
3773 DAG.getIntPtrConstant(0));
3774 } else {
3775 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v8i8,
3776 BitCounts, DAG.getIntPtrConstant(0));
3777 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, Extracted);
3778 }
3779}
3780
3781/// lowerCTPOP32BitElements - Returns a v2i32/v4i32 vector containing the
3782/// bit-count for each 32-bit element from the operand. The idea here is
3783/// to split the vector into 16-bit elements, leverage the 16-bit count
3784/// routine, and then combine the results.
3785///
3786/// Trace for v2i32 (v4i32 similar with Extracted/Extended exchanged):
3787/// input = [v0 v1 ] (vi: 32-bit elements)
3788/// Bitcast = [w0 w1 w2 w3 ] (wi: 16-bit elements, v0 = [w0 w1])
3789/// Counts16 = [k0 k1 k2 k3 ] (ki: 16-bit elements, bit-count of wi)
Jim Grosbach7ccf4632013-03-02 20:16:15 +00003790/// vrev: N0 = [k1 k0 k3 k2 ]
Evan Chengc8e70452012-12-04 22:41:50 +00003791/// [k0 k1 k2 k3 ]
3792/// N1 =+[k1 k0 k3 k2 ]
3793/// [k0 k2 k1 k3 ]
3794/// N2 =+[k1 k3 k0 k2 ]
3795/// [k0 k2 k1 k3 ]
3796/// Extended =+[k1 k3 k0 k2 ]
3797/// [k0 k2 ]
3798/// Extracted=+[k1 k3 ]
3799///
3800static SDValue lowerCTPOP32BitElements(SDNode *N, SelectionDAG &DAG) {
3801 EVT VT = N->getValueType(0);
3802 DebugLoc DL = N->getDebugLoc();
3803
3804 EVT VT16Bit = VT.is64BitVector() ? MVT::v4i16 : MVT::v8i16;
3805
3806 SDValue Bitcast = DAG.getNode(ISD::BITCAST, DL, VT16Bit, N->getOperand(0));
3807 SDValue Counts16 = lowerCTPOP16BitElements(Bitcast.getNode(), DAG);
3808 SDValue N0 = DAG.getNode(ARMISD::VREV32, DL, VT16Bit, Counts16);
3809 SDValue N1 = DAG.getNode(ISD::ADD, DL, VT16Bit, Counts16, N0);
3810 SDValue N2 = DAG.getNode(ARMISD::VUZP, DL, VT16Bit, N1, N1);
3811
3812 if (VT.is64BitVector()) {
3813 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, N2);
3814 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i32, Extended,
3815 DAG.getIntPtrConstant(0));
3816 } else {
3817 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, N2,
3818 DAG.getIntPtrConstant(0));
3819 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, Extracted);
3820 }
3821}
3822
3823static SDValue LowerCTPOP(SDNode *N, SelectionDAG &DAG,
3824 const ARMSubtarget *ST) {
3825 EVT VT = N->getValueType(0);
3826
3827 assert(ST->hasNEON() && "Custom ctpop lowering requires NEON.");
Matt Beaumont-Gay105ab4f2012-12-04 23:54:02 +00003828 assert((VT == MVT::v2i32 || VT == MVT::v4i32 ||
3829 VT == MVT::v4i16 || VT == MVT::v8i16) &&
Evan Chengc8e70452012-12-04 22:41:50 +00003830 "Unexpected type for custom ctpop lowering");
3831
3832 if (VT.getVectorElementType() == MVT::i32)
3833 return lowerCTPOP32BitElements(N, DAG);
3834 else
3835 return lowerCTPOP16BitElements(N, DAG);
3836}
3837
Bob Wilson5bafff32009-06-22 23:27:02 +00003838static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
3839 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003840 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003841 DebugLoc dl = N->getDebugLoc();
3842
Bob Wilsond5448bb2010-11-18 21:16:28 +00003843 if (!VT.isVector())
3844 return SDValue();
3845
Bob Wilson5bafff32009-06-22 23:27:02 +00003846 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00003847 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003848
Bob Wilsond5448bb2010-11-18 21:16:28 +00003849 // Left shifts translate directly to the vshiftu intrinsic.
3850 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00003851 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00003852 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
3853 N->getOperand(0), N->getOperand(1));
3854
3855 assert((N->getOpcode() == ISD::SRA ||
3856 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
3857
3858 // NEON uses the same intrinsics for both left and right shifts. For
3859 // right shifts, the shift amounts are negative, so negate the vector of
3860 // shift amounts.
3861 EVT ShiftVT = N->getOperand(1).getValueType();
3862 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
3863 getZeroVector(ShiftVT, DAG, dl),
3864 N->getOperand(1));
3865 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
3866 Intrinsic::arm_neon_vshifts :
3867 Intrinsic::arm_neon_vshiftu);
3868 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
3869 DAG.getConstant(vshiftInt, MVT::i32),
3870 N->getOperand(0), NegatedCount);
3871}
3872
3873static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3874 const ARMSubtarget *ST) {
3875 EVT VT = N->getValueType(0);
3876 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003877
Eli Friedmance392eb2009-08-22 03:13:10 +00003878 // We can get here for a node like i32 = ISD::SHL i32, i64
3879 if (VT != MVT::i64)
3880 return SDValue();
3881
3882 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003883 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003884
Chris Lattner27a6c732007-11-24 07:07:01 +00003885 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3886 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003887 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003888 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003889
Chris Lattner27a6c732007-11-24 07:07:01 +00003890 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003891 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003892
Chris Lattner27a6c732007-11-24 07:07:01 +00003893 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003894 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003895 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003896 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003897 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003898
Chris Lattner27a6c732007-11-24 07:07:01 +00003899 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3900 // captures the result into a carry flag.
3901 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003902 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003903
Chris Lattner27a6c732007-11-24 07:07:01 +00003904 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003905 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003906
Chris Lattner27a6c732007-11-24 07:07:01 +00003907 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003908 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003909}
3910
Bob Wilson5bafff32009-06-22 23:27:02 +00003911static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3912 SDValue TmpOp0, TmpOp1;
3913 bool Invert = false;
3914 bool Swap = false;
3915 unsigned Opc = 0;
3916
3917 SDValue Op0 = Op.getOperand(0);
3918 SDValue Op1 = Op.getOperand(1);
3919 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003920 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003921 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3922 DebugLoc dl = Op.getDebugLoc();
3923
3924 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3925 switch (SetCCOpcode) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003926 default: llvm_unreachable("Illegal FP comparison");
Bob Wilson5bafff32009-06-22 23:27:02 +00003927 case ISD::SETUNE:
3928 case ISD::SETNE: Invert = true; // Fallthrough
3929 case ISD::SETOEQ:
3930 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3931 case ISD::SETOLT:
3932 case ISD::SETLT: Swap = true; // Fallthrough
3933 case ISD::SETOGT:
3934 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3935 case ISD::SETOLE:
3936 case ISD::SETLE: Swap = true; // Fallthrough
3937 case ISD::SETOGE:
3938 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3939 case ISD::SETUGE: Swap = true; // Fallthrough
3940 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3941 case ISD::SETUGT: Swap = true; // Fallthrough
3942 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3943 case ISD::SETUEQ: Invert = true; // Fallthrough
3944 case ISD::SETONE:
3945 // Expand this to (OLT | OGT).
3946 TmpOp0 = Op0;
3947 TmpOp1 = Op1;
3948 Opc = ISD::OR;
3949 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3950 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3951 break;
3952 case ISD::SETUO: Invert = true; // Fallthrough
3953 case ISD::SETO:
3954 // Expand this to (OLT | OGE).
3955 TmpOp0 = Op0;
3956 TmpOp1 = Op1;
3957 Opc = ISD::OR;
3958 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3959 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3960 break;
3961 }
3962 } else {
3963 // Integer comparisons.
3964 switch (SetCCOpcode) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003965 default: llvm_unreachable("Illegal integer comparison");
Bob Wilson5bafff32009-06-22 23:27:02 +00003966 case ISD::SETNE: Invert = true;
3967 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3968 case ISD::SETLT: Swap = true;
3969 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3970 case ISD::SETLE: Swap = true;
3971 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3972 case ISD::SETULT: Swap = true;
3973 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3974 case ISD::SETULE: Swap = true;
3975 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3976 }
3977
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003978 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003979 if (Opc == ARMISD::VCEQ) {
3980
3981 SDValue AndOp;
3982 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3983 AndOp = Op0;
3984 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3985 AndOp = Op1;
3986
3987 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003988 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003989 AndOp = AndOp.getOperand(0);
3990
3991 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3992 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003993 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3994 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003995 Invert = !Invert;
3996 }
3997 }
3998 }
3999
4000 if (Swap)
4001 std::swap(Op0, Op1);
4002
Owen Andersonc24cb352010-11-08 23:21:22 +00004003 // If one of the operands is a constant vector zero, attempt to fold the
4004 // comparison to a specialized compare-against-zero form.
4005 SDValue SingleOp;
4006 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
4007 SingleOp = Op0;
4008 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
4009 if (Opc == ARMISD::VCGE)
4010 Opc = ARMISD::VCLEZ;
4011 else if (Opc == ARMISD::VCGT)
4012 Opc = ARMISD::VCLTZ;
4013 SingleOp = Op1;
4014 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004015
Owen Andersonc24cb352010-11-08 23:21:22 +00004016 SDValue Result;
4017 if (SingleOp.getNode()) {
4018 switch (Opc) {
4019 case ARMISD::VCEQ:
4020 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
4021 case ARMISD::VCGE:
4022 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
4023 case ARMISD::VCLEZ:
4024 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
4025 case ARMISD::VCGT:
4026 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
4027 case ARMISD::VCLTZ:
4028 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
4029 default:
4030 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
4031 }
4032 } else {
4033 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
4034 }
Bob Wilson5bafff32009-06-22 23:27:02 +00004035
4036 if (Invert)
4037 Result = DAG.getNOT(dl, Result, VT);
4038
4039 return Result;
4040}
4041
Bob Wilsond3c42842010-06-14 22:19:57 +00004042/// isNEONModifiedImm - Check if the specified splat value corresponds to a
4043/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00004044/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00004045static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
4046 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004047 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00004048 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004049
Bob Wilson827b2102010-06-15 19:05:35 +00004050 // SplatBitSize is set to the smallest size that splats the vector, so a
4051 // zero vector will always have SplatBitSize == 8. However, NEON modified
4052 // immediate instructions others than VMOV do not support the 8-bit encoding
4053 // of a zero vector, and the default encoding of zero is supposed to be the
4054 // 32-bit version.
4055 if (SplatBits == 0)
4056 SplatBitSize = 32;
4057
Bob Wilson5bafff32009-06-22 23:27:02 +00004058 switch (SplatBitSize) {
4059 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004060 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004061 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00004062 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00004063 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00004064 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004065 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004066 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004067 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00004068
4069 case 16:
4070 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00004071 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004072 if ((SplatBits & ~0xff) == 0) {
4073 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00004074 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004075 Imm = SplatBits;
4076 break;
4077 }
4078 if ((SplatBits & ~0xff00) == 0) {
4079 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00004080 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004081 Imm = SplatBits >> 8;
4082 break;
4083 }
4084 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004085
4086 case 32:
4087 // NEON's 32-bit VMOV supports splat values where:
4088 // * only one byte is nonzero, or
4089 // * the least significant byte is 0xff and the second byte is nonzero, or
4090 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00004091 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004092 if ((SplatBits & ~0xff) == 0) {
4093 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00004094 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004095 Imm = SplatBits;
4096 break;
4097 }
4098 if ((SplatBits & ~0xff00) == 0) {
4099 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00004100 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004101 Imm = SplatBits >> 8;
4102 break;
4103 }
4104 if ((SplatBits & ~0xff0000) == 0) {
4105 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00004106 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004107 Imm = SplatBits >> 16;
4108 break;
4109 }
4110 if ((SplatBits & ~0xff000000) == 0) {
4111 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00004112 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004113 Imm = SplatBits >> 24;
4114 break;
4115 }
Bob Wilson5bafff32009-06-22 23:27:02 +00004116
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004117 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
4118 if (type == OtherModImm) return SDValue();
4119
Bob Wilson5bafff32009-06-22 23:27:02 +00004120 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00004121 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
4122 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00004123 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004124 Imm = SplatBits >> 8;
4125 SplatBits |= 0xff;
4126 break;
4127 }
Bob Wilson5bafff32009-06-22 23:27:02 +00004128
4129 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00004130 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
4131 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00004132 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004133 Imm = SplatBits >> 16;
4134 SplatBits |= 0xffff;
4135 break;
4136 }
Bob Wilson5bafff32009-06-22 23:27:02 +00004137
4138 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
4139 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
4140 // VMOV.I32. A (very) minor optimization would be to replicate the value
4141 // and fall through here to test for a valid 64-bit splat. But, then the
4142 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00004143 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004144
4145 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004146 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00004147 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004148 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00004149 uint64_t BitMask = 0xff;
4150 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004151 unsigned ImmMask = 1;
4152 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00004153 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00004154 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004155 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004156 Imm |= ImmMask;
4157 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004158 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00004159 }
Bob Wilson5bafff32009-06-22 23:27:02 +00004160 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004161 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00004162 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00004163 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00004164 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004165 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004166 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00004167 break;
4168 }
4169
Bob Wilson1a913ed2010-06-11 21:34:50 +00004170 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00004171 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00004172 }
4173
Bob Wilsoncba270d2010-07-13 21:16:48 +00004174 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
4175 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00004176}
4177
Lang Hamesc0a9f822012-03-29 21:56:11 +00004178SDValue ARMTargetLowering::LowerConstantFP(SDValue Op, SelectionDAG &DAG,
4179 const ARMSubtarget *ST) const {
4180 if (!ST->useNEONForSinglePrecisionFP() || !ST->hasVFP3() || ST->hasD16())
4181 return SDValue();
4182
4183 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Op);
4184 assert(Op.getValueType() == MVT::f32 &&
4185 "ConstantFP custom lowering should only occur for f32.");
4186
4187 // Try splatting with a VMOV.f32...
4188 APFloat FPVal = CFP->getValueAPF();
4189 int ImmVal = ARM_AM::getFP32Imm(FPVal);
4190 if (ImmVal != -1) {
4191 DebugLoc DL = Op.getDebugLoc();
4192 SDValue NewVal = DAG.getTargetConstant(ImmVal, MVT::i32);
4193 SDValue VecConstant = DAG.getNode(ARMISD::VMOVFPIMM, DL, MVT::v2f32,
4194 NewVal);
4195 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecConstant,
4196 DAG.getConstant(0, MVT::i32));
4197 }
4198
4199 // If that fails, try a VMOV.i32
4200 EVT VMovVT;
4201 unsigned iVal = FPVal.bitcastToAPInt().getZExtValue();
4202 SDValue NewVal = isNEONModifiedImm(iVal, 0, 32, DAG, VMovVT, false,
4203 VMOVModImm);
4204 if (NewVal != SDValue()) {
4205 DebugLoc DL = Op.getDebugLoc();
4206 SDValue VecConstant = DAG.getNode(ARMISD::VMOVIMM, DL, VMovVT,
4207 NewVal);
4208 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4209 VecConstant);
4210 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
4211 DAG.getConstant(0, MVT::i32));
4212 }
4213
4214 // Finally, try a VMVN.i32
4215 NewVal = isNEONModifiedImm(~iVal & 0xffffffff, 0, 32, DAG, VMovVT, false,
4216 VMVNModImm);
4217 if (NewVal != SDValue()) {
4218 DebugLoc DL = Op.getDebugLoc();
4219 SDValue VecConstant = DAG.getNode(ARMISD::VMVNIMM, DL, VMovVT, NewVal);
4220 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4221 VecConstant);
4222 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
4223 DAG.getConstant(0, MVT::i32));
4224 }
4225
4226 return SDValue();
4227}
4228
Quentin Colombet43934ae2012-11-02 21:32:17 +00004229// check if an VEXT instruction can handle the shuffle mask when the
4230// vector sources of the shuffle are the same.
4231static bool isSingletonVEXTMask(ArrayRef<int> M, EVT VT, unsigned &Imm) {
4232 unsigned NumElts = VT.getVectorNumElements();
4233
4234 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4235 if (M[0] < 0)
4236 return false;
4237
4238 Imm = M[0];
4239
4240 // If this is a VEXT shuffle, the immediate value is the index of the first
4241 // element. The other shuffle indices must be the successive elements after
4242 // the first one.
4243 unsigned ExpectedElt = Imm;
4244 for (unsigned i = 1; i < NumElts; ++i) {
4245 // Increment the expected index. If it wraps around, just follow it
4246 // back to index zero and keep going.
4247 ++ExpectedElt;
4248 if (ExpectedElt == NumElts)
4249 ExpectedElt = 0;
4250
4251 if (M[i] < 0) continue; // ignore UNDEF indices
4252 if (ExpectedElt != static_cast<unsigned>(M[i]))
4253 return false;
4254 }
4255
4256 return true;
4257}
4258
Lang Hamesc0a9f822012-03-29 21:56:11 +00004259
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004260static bool isVEXTMask(ArrayRef<int> M, EVT VT,
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004261 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004262 unsigned NumElts = VT.getVectorNumElements();
4263 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004264
4265 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4266 if (M[0] < 0)
4267 return false;
4268
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004269 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004270
4271 // If this is a VEXT shuffle, the immediate value is the index of the first
4272 // element. The other shuffle indices must be the successive elements after
4273 // the first one.
4274 unsigned ExpectedElt = Imm;
4275 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004276 // Increment the expected index. If it wraps around, it may still be
4277 // a VEXT but the source vectors must be swapped.
4278 ExpectedElt += 1;
4279 if (ExpectedElt == NumElts * 2) {
4280 ExpectedElt = 0;
4281 ReverseVEXT = true;
4282 }
4283
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004284 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004285 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004286 return false;
4287 }
4288
4289 // Adjust the index value if the source operands will be swapped.
4290 if (ReverseVEXT)
4291 Imm -= NumElts;
4292
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004293 return true;
4294}
4295
Bob Wilson8bb9e482009-07-26 00:39:34 +00004296/// isVREVMask - Check if a vector shuffle corresponds to a VREV
4297/// instruction with the specified blocksize. (The order of the elements
4298/// within each block of the vector is reversed.)
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004299static bool isVREVMask(ArrayRef<int> M, EVT VT, unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00004300 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
4301 "Only possible block sizes for VREV are: 16, 32, 64");
4302
Bob Wilson8bb9e482009-07-26 00:39:34 +00004303 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00004304 if (EltSz == 64)
4305 return false;
4306
4307 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004308 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004309 // If the first shuffle index is UNDEF, be optimistic.
4310 if (M[0] < 0)
4311 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004312
4313 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
4314 return false;
4315
4316 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004317 if (M[i] < 0) continue; // ignore UNDEF indices
4318 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00004319 return false;
4320 }
4321
4322 return true;
4323}
4324
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004325static bool isVTBLMask(ArrayRef<int> M, EVT VT) {
Bill Wendling0d4c9d92011-03-15 21:15:20 +00004326 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
4327 // range, then 0 is placed into the resulting vector. So pretty much any mask
4328 // of 8 elements can work here.
4329 return VT == MVT::v8i8 && M.size() == 8;
4330}
4331
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004332static bool isVTRNMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00004333 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4334 if (EltSz == 64)
4335 return false;
4336
Bob Wilsonc692cb72009-08-21 20:54:19 +00004337 unsigned NumElts = VT.getVectorNumElements();
4338 WhichResult = (M[0] == 0 ? 0 : 1);
4339 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004340 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
4341 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00004342 return false;
4343 }
4344 return true;
4345}
4346
Bob Wilson324f4f12009-12-03 06:40:55 +00004347/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
4348/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4349/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004350static bool isVTRN_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson324f4f12009-12-03 06:40:55 +00004351 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4352 if (EltSz == 64)
4353 return false;
4354
4355 unsigned NumElts = VT.getVectorNumElements();
4356 WhichResult = (M[0] == 0 ? 0 : 1);
4357 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004358 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
4359 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00004360 return false;
4361 }
4362 return true;
4363}
4364
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004365static bool isVUZPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00004366 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4367 if (EltSz == 64)
4368 return false;
4369
Bob Wilsonc692cb72009-08-21 20:54:19 +00004370 unsigned NumElts = VT.getVectorNumElements();
4371 WhichResult = (M[0] == 0 ? 0 : 1);
4372 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004373 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00004374 if ((unsigned) M[i] != 2 * i + WhichResult)
4375 return false;
4376 }
4377
4378 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00004379 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00004380 return false;
4381
4382 return true;
4383}
4384
Bob Wilson324f4f12009-12-03 06:40:55 +00004385/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
4386/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4387/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004388static bool isVUZP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson324f4f12009-12-03 06:40:55 +00004389 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4390 if (EltSz == 64)
4391 return false;
4392
4393 unsigned Half = VT.getVectorNumElements() / 2;
4394 WhichResult = (M[0] == 0 ? 0 : 1);
4395 for (unsigned j = 0; j != 2; ++j) {
4396 unsigned Idx = WhichResult;
4397 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004398 int MIdx = M[i + j * Half];
4399 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00004400 return false;
4401 Idx += 2;
4402 }
4403 }
4404
4405 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
4406 if (VT.is64BitVector() && EltSz == 32)
4407 return false;
4408
4409 return true;
4410}
4411
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004412static bool isVZIPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00004413 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4414 if (EltSz == 64)
4415 return false;
4416
Bob Wilsonc692cb72009-08-21 20:54:19 +00004417 unsigned NumElts = VT.getVectorNumElements();
4418 WhichResult = (M[0] == 0 ? 0 : 1);
4419 unsigned Idx = WhichResult * NumElts / 2;
4420 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004421 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
4422 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00004423 return false;
4424 Idx += 1;
4425 }
4426
4427 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00004428 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00004429 return false;
4430
4431 return true;
4432}
4433
Bob Wilson324f4f12009-12-03 06:40:55 +00004434/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
4435/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4436/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004437static bool isVZIP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson324f4f12009-12-03 06:40:55 +00004438 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4439 if (EltSz == 64)
4440 return false;
4441
4442 unsigned NumElts = VT.getVectorNumElements();
4443 WhichResult = (M[0] == 0 ? 0 : 1);
4444 unsigned Idx = WhichResult * NumElts / 2;
4445 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004446 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
4447 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00004448 return false;
4449 Idx += 1;
4450 }
4451
4452 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
4453 if (VT.is64BitVector() && EltSz == 32)
4454 return false;
4455
4456 return true;
4457}
4458
Arnold Schwaighoferd9316da2013-02-12 01:58:32 +00004459/// \return true if this is a reverse operation on an vector.
4460static bool isReverseMask(ArrayRef<int> M, EVT VT) {
4461 unsigned NumElts = VT.getVectorNumElements();
4462 // Make sure the mask has the right size.
4463 if (NumElts != M.size())
4464 return false;
4465
4466 // Look for <15, ..., 3, -1, 1, 0>.
4467 for (unsigned i = 0; i != NumElts; ++i)
4468 if (M[i] >= 0 && M[i] != (int) (NumElts - 1 - i))
4469 return false;
4470
4471 return true;
4472}
4473
Dale Johannesenf630c712010-07-29 20:10:08 +00004474// If N is an integer constant that can be moved into a register in one
4475// instruction, return an SDValue of such a constant (will become a MOV
4476// instruction). Otherwise return null.
4477static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
4478 const ARMSubtarget *ST, DebugLoc dl) {
4479 uint64_t Val;
4480 if (!isa<ConstantSDNode>(N))
4481 return SDValue();
4482 Val = cast<ConstantSDNode>(N)->getZExtValue();
4483
4484 if (ST->isThumb1Only()) {
4485 if (Val <= 255 || ~Val <= 255)
4486 return DAG.getConstant(Val, MVT::i32);
4487 } else {
4488 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
4489 return DAG.getConstant(Val, MVT::i32);
4490 }
4491 return SDValue();
4492}
4493
Bob Wilson5bafff32009-06-22 23:27:02 +00004494// If this is a case we can't handle, return null and let the default
4495// expansion code take care of it.
Bob Wilson11a1dff2011-01-07 21:37:30 +00004496SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
4497 const ARMSubtarget *ST) const {
Bob Wilsond06791f2009-08-13 01:57:47 +00004498 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00004499 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004500 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004501
4502 APInt SplatBits, SplatUndef;
4503 unsigned SplatBitSize;
4504 bool HasAnyUndefs;
4505 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00004506 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00004507 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00004508 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00004509 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00004510 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004511 DAG, VmovVT, VT.is128BitVector(),
4512 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00004513 if (Val.getNode()) {
4514 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004515 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00004516 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004517
4518 // Try an immediate VMVN.
Eli Friedman8e4d0422011-10-13 22:40:23 +00004519 uint64_t NegatedImm = (~SplatBits).getZExtValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004520 Val = isNEONModifiedImm(NegatedImm,
4521 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004522 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004523 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004524 if (Val.getNode()) {
4525 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004526 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004527 }
Evan Chengeaa192a2011-11-15 02:12:34 +00004528
4529 // Use vmov.f32 to materialize other v2f32 and v4f32 splats.
Eli Friedman2f21e8c2011-12-15 22:56:53 +00004530 if ((VT == MVT::v2f32 || VT == MVT::v4f32) && SplatBitSize == 32) {
Eli Friedmaneffab8f2011-12-09 23:54:42 +00004531 int ImmVal = ARM_AM::getFP32Imm(SplatBits);
Evan Chengeaa192a2011-11-15 02:12:34 +00004532 if (ImmVal != -1) {
4533 SDValue Val = DAG.getTargetConstant(ImmVal, MVT::i32);
4534 return DAG.getNode(ARMISD::VMOVFPIMM, dl, VT, Val);
4535 }
4536 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00004537 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00004538 }
4539
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004540 // Scan through the operands to see if only one value is used.
James Molloyba8562a2012-09-06 09:55:02 +00004541 //
4542 // As an optimisation, even if more than one value is used it may be more
4543 // profitable to splat with one value then change some lanes.
4544 //
4545 // Heuristically we decide to do this if the vector has a "dominant" value,
4546 // defined as splatted to more than half of the lanes.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004547 unsigned NumElts = VT.getVectorNumElements();
4548 bool isOnlyLowElement = true;
4549 bool usesOnlyOneValue = true;
James Molloyba8562a2012-09-06 09:55:02 +00004550 bool hasDominantValue = false;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004551 bool isConstant = true;
James Molloyba8562a2012-09-06 09:55:02 +00004552
4553 // Map of the number of times a particular SDValue appears in the
4554 // element list.
James Molloy95154342012-09-06 10:32:08 +00004555 DenseMap<SDValue, unsigned> ValueCounts;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004556 SDValue Value;
4557 for (unsigned i = 0; i < NumElts; ++i) {
4558 SDValue V = Op.getOperand(i);
4559 if (V.getOpcode() == ISD::UNDEF)
4560 continue;
4561 if (i > 0)
4562 isOnlyLowElement = false;
4563 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
4564 isConstant = false;
4565
James Molloyba8562a2012-09-06 09:55:02 +00004566 ValueCounts.insert(std::make_pair(V, 0));
James Molloy95154342012-09-06 10:32:08 +00004567 unsigned &Count = ValueCounts[V];
Jim Grosbach7ccf4632013-03-02 20:16:15 +00004568
James Molloyba8562a2012-09-06 09:55:02 +00004569 // Is this value dominant? (takes up more than half of the lanes)
4570 if (++Count > (NumElts / 2)) {
4571 hasDominantValue = true;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004572 Value = V;
James Molloyba8562a2012-09-06 09:55:02 +00004573 }
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004574 }
James Molloyba8562a2012-09-06 09:55:02 +00004575 if (ValueCounts.size() != 1)
4576 usesOnlyOneValue = false;
4577 if (!Value.getNode() && ValueCounts.size() > 0)
4578 Value = ValueCounts.begin()->first;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004579
James Molloyba8562a2012-09-06 09:55:02 +00004580 if (ValueCounts.size() == 0)
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004581 return DAG.getUNDEF(VT);
4582
4583 if (isOnlyLowElement)
4584 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
4585
Dale Johannesenf630c712010-07-29 20:10:08 +00004586 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4587
Dale Johannesen575cd142010-10-19 20:00:17 +00004588 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
4589 // i32 and try again.
James Molloyba8562a2012-09-06 09:55:02 +00004590 if (hasDominantValue && EltSize <= 32) {
4591 if (!isConstant) {
4592 SDValue N;
4593
4594 // If we are VDUPing a value that comes directly from a vector, that will
4595 // cause an unnecessary move to and from a GPR, where instead we could
Jim Grosbach7bf504c2013-03-02 20:16:24 +00004596 // just use VDUPLANE. We can only do this if the lane being extracted
4597 // is at a constant index, as the VDUP from lane instructions only have
4598 // constant-index forms.
4599 if (Value->getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
4600 isa<ConstantSDNode>(Value->getOperand(1))) {
Silviu Barangabb1078e2012-10-15 09:41:32 +00004601 // We need to create a new undef vector to use for the VDUPLANE if the
4602 // size of the vector from which we get the value is different than the
4603 // size of the vector that we need to create. We will insert the element
4604 // such that the register coalescer will remove unnecessary copies.
4605 if (VT != Value->getOperand(0).getValueType()) {
4606 ConstantSDNode *constIndex;
4607 constIndex = dyn_cast<ConstantSDNode>(Value->getOperand(1));
4608 assert(constIndex && "The index is not a constant!");
4609 unsigned index = constIndex->getAPIntValue().getLimitedValue() %
4610 VT.getVectorNumElements();
4611 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
4612 DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, DAG.getUNDEF(VT),
4613 Value, DAG.getConstant(index, MVT::i32)),
4614 DAG.getConstant(index, MVT::i32));
Jim Grosbach65da9f12013-03-02 20:16:19 +00004615 } else
Silviu Barangabb1078e2012-10-15 09:41:32 +00004616 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
James Molloyba8562a2012-09-06 09:55:02 +00004617 Value->getOperand(0), Value->getOperand(1));
Jim Grosbach65da9f12013-03-02 20:16:19 +00004618 } else
James Molloyba8562a2012-09-06 09:55:02 +00004619 N = DAG.getNode(ARMISD::VDUP, dl, VT, Value);
4620
4621 if (!usesOnlyOneValue) {
4622 // The dominant value was splatted as 'N', but we now have to insert
4623 // all differing elements.
4624 for (unsigned I = 0; I < NumElts; ++I) {
4625 if (Op.getOperand(I) == Value)
4626 continue;
4627 SmallVector<SDValue, 3> Ops;
4628 Ops.push_back(N);
4629 Ops.push_back(Op.getOperand(I));
4630 Ops.push_back(DAG.getConstant(I, MVT::i32));
4631 N = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, &Ops[0], 3);
4632 }
4633 }
4634 return N;
4635 }
Dale Johannesen575cd142010-10-19 20:00:17 +00004636 if (VT.getVectorElementType().isFloatingPoint()) {
4637 SmallVector<SDValue, 8> Ops;
4638 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004639 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00004640 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00004641 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
4642 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00004643 Val = LowerBUILD_VECTOR(Val, DAG, ST);
4644 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004645 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00004646 }
James Molloyba8562a2012-09-06 09:55:02 +00004647 if (usesOnlyOneValue) {
4648 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
4649 if (isConstant && Val.getNode())
Jim Grosbach7ccf4632013-03-02 20:16:15 +00004650 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
James Molloyba8562a2012-09-06 09:55:02 +00004651 }
Dale Johannesenf630c712010-07-29 20:10:08 +00004652 }
4653
4654 // If all elements are constants and the case above didn't get hit, fall back
4655 // to the default expansion, which will generate a load from the constant
4656 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004657 if (isConstant)
4658 return SDValue();
4659
Bob Wilson11a1dff2011-01-07 21:37:30 +00004660 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
4661 if (NumElts >= 4) {
4662 SDValue shuffle = ReconstructShuffle(Op, DAG);
4663 if (shuffle != SDValue())
4664 return shuffle;
4665 }
4666
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004667 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004668 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
4669 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004670 if (EltSize >= 32) {
4671 // Do the expansion with floating-point types, since that is what the VFP
4672 // registers are defined to use, and since i64 is not legal.
4673 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4674 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004675 SmallVector<SDValue, 8> Ops;
4676 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004677 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004678 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004679 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004680 }
4681
4682 return SDValue();
4683}
4684
Bob Wilson11a1dff2011-01-07 21:37:30 +00004685// Gather data to see if the operation can be modelled as a
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004686// shuffle in combination with VEXTs.
Eric Christopher41262da2011-01-14 23:50:53 +00004687SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
4688 SelectionDAG &DAG) const {
Bob Wilson11a1dff2011-01-07 21:37:30 +00004689 DebugLoc dl = Op.getDebugLoc();
4690 EVT VT = Op.getValueType();
4691 unsigned NumElts = VT.getVectorNumElements();
4692
4693 SmallVector<SDValue, 2> SourceVecs;
4694 SmallVector<unsigned, 2> MinElts;
4695 SmallVector<unsigned, 2> MaxElts;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004696
Bob Wilson11a1dff2011-01-07 21:37:30 +00004697 for (unsigned i = 0; i < NumElts; ++i) {
4698 SDValue V = Op.getOperand(i);
4699 if (V.getOpcode() == ISD::UNDEF)
4700 continue;
4701 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
4702 // A shuffle can only come from building a vector from various
4703 // elements of other vectors.
4704 return SDValue();
Eli Friedman46995fa2011-10-14 23:58:49 +00004705 } else if (V.getOperand(0).getValueType().getVectorElementType() !=
4706 VT.getVectorElementType()) {
4707 // This code doesn't know how to handle shuffles where the vector
4708 // element types do not match (this happens because type legalization
4709 // promotes the return type of EXTRACT_VECTOR_ELT).
4710 // FIXME: It might be appropriate to extend this code to handle
4711 // mismatched types.
4712 return SDValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004713 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004714
Bob Wilson11a1dff2011-01-07 21:37:30 +00004715 // Record this extraction against the appropriate vector if possible...
4716 SDValue SourceVec = V.getOperand(0);
Jim Grosbach24220472012-07-25 17:02:47 +00004717 // If the element number isn't a constant, we can't effectively
4718 // analyze what's going on.
4719 if (!isa<ConstantSDNode>(V.getOperand(1)))
4720 return SDValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004721 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
4722 bool FoundSource = false;
4723 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
4724 if (SourceVecs[j] == SourceVec) {
4725 if (MinElts[j] > EltNo)
4726 MinElts[j] = EltNo;
4727 if (MaxElts[j] < EltNo)
4728 MaxElts[j] = EltNo;
4729 FoundSource = true;
4730 break;
4731 }
4732 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004733
Bob Wilson11a1dff2011-01-07 21:37:30 +00004734 // Or record a new source if not...
4735 if (!FoundSource) {
4736 SourceVecs.push_back(SourceVec);
4737 MinElts.push_back(EltNo);
4738 MaxElts.push_back(EltNo);
4739 }
4740 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004741
Bob Wilson11a1dff2011-01-07 21:37:30 +00004742 // Currently only do something sane when at most two source vectors
4743 // involved.
4744 if (SourceVecs.size() > 2)
4745 return SDValue();
4746
4747 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
4748 int VEXTOffsets[2] = {0, 0};
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004749
Bob Wilson11a1dff2011-01-07 21:37:30 +00004750 // This loop extracts the usage patterns of the source vectors
4751 // and prepares appropriate SDValues for a shuffle if possible.
4752 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
4753 if (SourceVecs[i].getValueType() == VT) {
4754 // No VEXT necessary
4755 ShuffleSrcs[i] = SourceVecs[i];
4756 VEXTOffsets[i] = 0;
4757 continue;
4758 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
4759 // It probably isn't worth padding out a smaller vector just to
4760 // break it down again in a shuffle.
4761 return SDValue();
4762 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004763
Bob Wilson11a1dff2011-01-07 21:37:30 +00004764 // Since only 64-bit and 128-bit vectors are legal on ARM and
4765 // we've eliminated the other cases...
Bob Wilson70f85732011-01-07 23:40:46 +00004766 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
4767 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004768
Bob Wilson11a1dff2011-01-07 21:37:30 +00004769 if (MaxElts[i] - MinElts[i] >= NumElts) {
4770 // Span too large for a VEXT to cope
4771 return SDValue();
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004772 }
4773
Bob Wilson11a1dff2011-01-07 21:37:30 +00004774 if (MinElts[i] >= NumElts) {
4775 // The extraction can just take the second half
4776 VEXTOffsets[i] = NumElts;
Eric Christopher41262da2011-01-14 23:50:53 +00004777 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4778 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004779 DAG.getIntPtrConstant(NumElts));
4780 } else if (MaxElts[i] < NumElts) {
4781 // The extraction can just take the first half
4782 VEXTOffsets[i] = 0;
Eric Christopher41262da2011-01-14 23:50:53 +00004783 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4784 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004785 DAG.getIntPtrConstant(0));
4786 } else {
4787 // An actual VEXT is needed
4788 VEXTOffsets[i] = MinElts[i];
Eric Christopher41262da2011-01-14 23:50:53 +00004789 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4790 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004791 DAG.getIntPtrConstant(0));
Eric Christopher41262da2011-01-14 23:50:53 +00004792 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4793 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004794 DAG.getIntPtrConstant(NumElts));
4795 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
4796 DAG.getConstant(VEXTOffsets[i], MVT::i32));
4797 }
4798 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004799
Bob Wilson11a1dff2011-01-07 21:37:30 +00004800 SmallVector<int, 8> Mask;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004801
Bob Wilson11a1dff2011-01-07 21:37:30 +00004802 for (unsigned i = 0; i < NumElts; ++i) {
4803 SDValue Entry = Op.getOperand(i);
4804 if (Entry.getOpcode() == ISD::UNDEF) {
4805 Mask.push_back(-1);
4806 continue;
4807 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004808
Bob Wilson11a1dff2011-01-07 21:37:30 +00004809 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher41262da2011-01-14 23:50:53 +00004810 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
4811 .getOperand(1))->getSExtValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004812 if (ExtractVec == SourceVecs[0]) {
4813 Mask.push_back(ExtractElt - VEXTOffsets[0]);
4814 } else {
4815 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
4816 }
4817 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004818
Bob Wilson11a1dff2011-01-07 21:37:30 +00004819 // Final check before we try to produce nonsense...
4820 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher41262da2011-01-14 23:50:53 +00004821 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
4822 &Mask[0]);
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004823
Bob Wilson11a1dff2011-01-07 21:37:30 +00004824 return SDValue();
4825}
4826
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004827/// isShuffleMaskLegal - Targets can use this to indicate that they only
4828/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4829/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4830/// are assumed to be legal.
4831bool
4832ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
4833 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004834 if (VT.getVectorNumElements() == 4 &&
4835 (VT.is128BitVector() || VT.is64BitVector())) {
4836 unsigned PFIndexes[4];
4837 for (unsigned i = 0; i != 4; ++i) {
4838 if (M[i] < 0)
4839 PFIndexes[i] = 8;
4840 else
4841 PFIndexes[i] = M[i];
4842 }
4843
4844 // Compute the index in the perfect shuffle table.
4845 unsigned PFTableIndex =
4846 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
4847 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4848 unsigned Cost = (PFEntry >> 30);
4849
4850 if (Cost <= 4)
4851 return true;
4852 }
4853
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004854 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00004855 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004856
Bob Wilson53dd2452010-06-07 23:53:38 +00004857 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4858 return (EltSize >= 32 ||
4859 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004860 isVREVMask(M, VT, 64) ||
4861 isVREVMask(M, VT, 32) ||
4862 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004863 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling0d4c9d92011-03-15 21:15:20 +00004864 isVTBLMask(M, VT) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004865 isVTRNMask(M, VT, WhichResult) ||
4866 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00004867 isVZIPMask(M, VT, WhichResult) ||
4868 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
4869 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
Arnold Schwaighoferd9316da2013-02-12 01:58:32 +00004870 isVZIP_v_undef_Mask(M, VT, WhichResult) ||
4871 ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(M, VT)));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004872}
4873
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004874/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4875/// the specified operations to build the shuffle.
4876static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
4877 SDValue RHS, SelectionDAG &DAG,
4878 DebugLoc dl) {
4879 unsigned OpNum = (PFEntry >> 26) & 0x0F;
4880 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
4881 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
4882
4883 enum {
4884 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
4885 OP_VREV,
4886 OP_VDUP0,
4887 OP_VDUP1,
4888 OP_VDUP2,
4889 OP_VDUP3,
4890 OP_VEXT1,
4891 OP_VEXT2,
4892 OP_VEXT3,
4893 OP_VUZPL, // VUZP, left result
4894 OP_VUZPR, // VUZP, right result
4895 OP_VZIPL, // VZIP, left result
4896 OP_VZIPR, // VZIP, right result
4897 OP_VTRNL, // VTRN, left result
4898 OP_VTRNR // VTRN, right result
4899 };
4900
4901 if (OpNum == OP_COPY) {
4902 if (LHSID == (1*9+2)*9+3) return LHS;
4903 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4904 return RHS;
4905 }
4906
4907 SDValue OpLHS, OpRHS;
4908 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4909 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
4910 EVT VT = OpLHS.getValueType();
4911
4912 switch (OpNum) {
4913 default: llvm_unreachable("Unknown shuffle opcode!");
4914 case OP_VREV:
Tanya Lattner2a8eb722011-05-18 06:42:21 +00004915 // VREV divides the vector in half and swaps within the half.
Tanya Lattnerdb282472011-05-18 21:44:54 +00004916 if (VT.getVectorElementType() == MVT::i32 ||
4917 VT.getVectorElementType() == MVT::f32)
Tanya Lattner2a8eb722011-05-18 06:42:21 +00004918 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
4919 // vrev <4 x i16> -> VREV32
4920 if (VT.getVectorElementType() == MVT::i16)
4921 return DAG.getNode(ARMISD::VREV32, dl, VT, OpLHS);
4922 // vrev <4 x i8> -> VREV16
4923 assert(VT.getVectorElementType() == MVT::i8);
4924 return DAG.getNode(ARMISD::VREV16, dl, VT, OpLHS);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004925 case OP_VDUP0:
4926 case OP_VDUP1:
4927 case OP_VDUP2:
4928 case OP_VDUP3:
4929 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004930 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004931 case OP_VEXT1:
4932 case OP_VEXT2:
4933 case OP_VEXT3:
4934 return DAG.getNode(ARMISD::VEXT, dl, VT,
4935 OpLHS, OpRHS,
4936 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
4937 case OP_VUZPL:
4938 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004939 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004940 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
4941 case OP_VZIPL:
4942 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004943 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004944 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
4945 case OP_VTRNL:
4946 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004947 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4948 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004949 }
4950}
4951
Bill Wendling69a05a72011-03-14 23:02:38 +00004952static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004953 ArrayRef<int> ShuffleMask,
Bill Wendling69a05a72011-03-14 23:02:38 +00004954 SelectionDAG &DAG) {
4955 // Check to see if we can use the VTBL instruction.
4956 SDValue V1 = Op.getOperand(0);
4957 SDValue V2 = Op.getOperand(1);
4958 DebugLoc DL = Op.getDebugLoc();
4959
4960 SmallVector<SDValue, 8> VTBLMask;
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004961 for (ArrayRef<int>::iterator
Bill Wendling69a05a72011-03-14 23:02:38 +00004962 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
4963 VTBLMask.push_back(DAG.getConstant(*I, MVT::i32));
4964
4965 if (V2.getNode()->getOpcode() == ISD::UNDEF)
4966 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
4967 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4968 &VTBLMask[0], 8));
Bill Wendlinga24cb402011-03-15 20:47:26 +00004969
Owen Anderson76706012011-04-05 21:48:57 +00004970 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
Bill Wendlinga24cb402011-03-15 20:47:26 +00004971 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4972 &VTBLMask[0], 8));
Bill Wendling69a05a72011-03-14 23:02:38 +00004973}
4974
Arnold Schwaighoferd9316da2013-02-12 01:58:32 +00004975static SDValue LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(SDValue Op,
4976 SelectionDAG &DAG) {
4977 DebugLoc DL = Op.getDebugLoc();
4978 SDValue OpLHS = Op.getOperand(0);
4979 EVT VT = OpLHS.getValueType();
4980
4981 assert((VT == MVT::v8i16 || VT == MVT::v16i8) &&
4982 "Expect an v8i16/v16i8 type");
4983 OpLHS = DAG.getNode(ARMISD::VREV64, DL, VT, OpLHS);
4984 // For a v16i8 type: After the VREV, we have got <8, ...15, 8, ..., 0>. Now,
4985 // extract the first 8 bytes into the top double word and the last 8 bytes
4986 // into the bottom double word. The v8i16 case is similar.
4987 unsigned ExtractNum = (VT == MVT::v16i8) ? 8 : 4;
4988 return DAG.getNode(ARMISD::VEXT, DL, VT, OpLHS, OpLHS,
4989 DAG.getConstant(ExtractNum, MVT::i32));
4990}
4991
Bob Wilson5bafff32009-06-22 23:27:02 +00004992static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004993 SDValue V1 = Op.getOperand(0);
4994 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00004995 DebugLoc dl = Op.getDebugLoc();
4996 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004997 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Bob Wilsond8e17572009-08-12 22:31:50 +00004998
Bob Wilson28865062009-08-13 02:13:04 +00004999 // Convert shuffles that are directly supported on NEON to target-specific
5000 // DAG nodes, instead of keeping them as shuffles and matching them again
5001 // during code selection. This is more efficient and avoids the possibility
5002 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00005003 // FIXME: floating-point vectors should be canonicalized to integer vectors
5004 // of the same time so that they get CSEd properly.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005005 ArrayRef<int> ShuffleMask = SVN->getMask();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00005006
Bob Wilson53dd2452010-06-07 23:53:38 +00005007 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5008 if (EltSize <= 32) {
5009 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
5010 int Lane = SVN->getSplatIndex();
5011 // If this is undef splat, generate it via "just" vdup, if possible.
5012 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00005013
Dan Gohman65fd6562011-11-03 21:49:52 +00005014 // Test if V1 is a SCALAR_TO_VECTOR.
Bob Wilson53dd2452010-06-07 23:53:38 +00005015 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5016 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
5017 }
Dan Gohman65fd6562011-11-03 21:49:52 +00005018 // Test if V1 is a BUILD_VECTOR which is equivalent to a SCALAR_TO_VECTOR
5019 // (and probably will turn into a SCALAR_TO_VECTOR once legalization
5020 // reaches it).
5021 if (Lane == 0 && V1.getOpcode() == ISD::BUILD_VECTOR &&
5022 !isa<ConstantSDNode>(V1.getOperand(0))) {
5023 bool IsScalarToVector = true;
5024 for (unsigned i = 1, e = V1.getNumOperands(); i != e; ++i)
5025 if (V1.getOperand(i).getOpcode() != ISD::UNDEF) {
5026 IsScalarToVector = false;
5027 break;
5028 }
5029 if (IsScalarToVector)
5030 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
5031 }
Bob Wilson53dd2452010-06-07 23:53:38 +00005032 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
5033 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00005034 }
Bob Wilson53dd2452010-06-07 23:53:38 +00005035
5036 bool ReverseVEXT;
5037 unsigned Imm;
5038 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
5039 if (ReverseVEXT)
5040 std::swap(V1, V2);
5041 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
5042 DAG.getConstant(Imm, MVT::i32));
5043 }
5044
5045 if (isVREVMask(ShuffleMask, VT, 64))
5046 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
5047 if (isVREVMask(ShuffleMask, VT, 32))
5048 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
5049 if (isVREVMask(ShuffleMask, VT, 16))
5050 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
5051
Quentin Colombet43934ae2012-11-02 21:32:17 +00005052 if (V2->getOpcode() == ISD::UNDEF &&
5053 isSingletonVEXTMask(ShuffleMask, VT, Imm)) {
5054 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V1,
5055 DAG.getConstant(Imm, MVT::i32));
5056 }
5057
Bob Wilson53dd2452010-06-07 23:53:38 +00005058 // Check for Neon shuffles that modify both input vectors in place.
5059 // If both results are used, i.e., if there are two shuffles with the same
5060 // source operands and with masks corresponding to both results of one of
5061 // these operations, DAG memoization will ensure that a single node is
5062 // used for both shuffles.
5063 unsigned WhichResult;
5064 if (isVTRNMask(ShuffleMask, VT, WhichResult))
5065 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5066 V1, V2).getValue(WhichResult);
5067 if (isVUZPMask(ShuffleMask, VT, WhichResult))
5068 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
5069 V1, V2).getValue(WhichResult);
5070 if (isVZIPMask(ShuffleMask, VT, WhichResult))
5071 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
5072 V1, V2).getValue(WhichResult);
5073
5074 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
5075 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5076 V1, V1).getValue(WhichResult);
5077 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5078 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
5079 V1, V1).getValue(WhichResult);
5080 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5081 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
5082 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00005083 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005084
Bob Wilsonc692cb72009-08-21 20:54:19 +00005085 // If the shuffle is not directly supported and it has 4 elements, use
5086 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00005087 unsigned NumElts = VT.getVectorNumElements();
5088 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00005089 unsigned PFIndexes[4];
5090 for (unsigned i = 0; i != 4; ++i) {
5091 if (ShuffleMask[i] < 0)
5092 PFIndexes[i] = 8;
5093 else
5094 PFIndexes[i] = ShuffleMask[i];
5095 }
5096
5097 // Compute the index in the perfect shuffle table.
5098 unsigned PFTableIndex =
5099 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00005100 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5101 unsigned Cost = (PFEntry >> 30);
5102
5103 if (Cost <= 4)
5104 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
5105 }
Bob Wilsond8e17572009-08-12 22:31:50 +00005106
Bob Wilson40cbe7d2010-06-04 00:04:02 +00005107 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00005108 if (EltSize >= 32) {
5109 // Do the expansion with floating-point types, since that is what the VFP
5110 // registers are defined to use, and since i64 is not legal.
5111 EVT EltVT = EVT::getFloatingPointVT(EltSize);
5112 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005113 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
5114 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00005115 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00005116 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00005117 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00005118 Ops.push_back(DAG.getUNDEF(EltVT));
5119 else
5120 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
5121 ShuffleMask[i] < (int)NumElts ? V1 : V2,
5122 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
5123 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00005124 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00005125 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005126 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00005127 }
5128
Arnold Schwaighoferd9316da2013-02-12 01:58:32 +00005129 if ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(ShuffleMask, VT))
5130 return LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(Op, DAG);
5131
Bill Wendling69a05a72011-03-14 23:02:38 +00005132 if (VT == MVT::v8i8) {
5133 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
5134 if (NewOp.getNode())
5135 return NewOp;
5136 }
5137
Bob Wilson22cac0d2009-08-14 05:16:33 +00005138 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00005139}
5140
Eli Friedman5c89cb82011-10-24 23:08:52 +00005141static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
5142 // INSERT_VECTOR_ELT is legal only for immediate indexes.
5143 SDValue Lane = Op.getOperand(2);
5144 if (!isa<ConstantSDNode>(Lane))
5145 return SDValue();
5146
5147 return Op;
5148}
5149
Bob Wilson5bafff32009-06-22 23:27:02 +00005150static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00005151 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00005152 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00005153 if (!isa<ConstantSDNode>(Lane))
5154 return SDValue();
5155
5156 SDValue Vec = Op.getOperand(0);
5157 if (Op.getValueType() == MVT::i32 &&
5158 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
5159 DebugLoc dl = Op.getDebugLoc();
5160 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
5161 }
5162
5163 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00005164}
5165
Bob Wilsona6d65862009-08-03 20:36:38 +00005166static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5167 // The only time a CONCAT_VECTORS operation can have legal types is when
5168 // two 64-bit vectors are concatenated to a 128-bit vector.
5169 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
5170 "unexpected CONCAT_VECTORS");
5171 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005172 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00005173 SDValue Op0 = Op.getOperand(0);
5174 SDValue Op1 = Op.getOperand(1);
5175 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00005176 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005177 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00005178 DAG.getIntPtrConstant(0));
5179 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00005180 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005181 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00005182 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005183 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00005184}
5185
Bob Wilson626613d2010-11-23 19:38:38 +00005186/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
5187/// element has been zero/sign-extended, depending on the isSigned parameter,
5188/// from an integer type half its size.
5189static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
5190 bool isSigned) {
5191 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
5192 EVT VT = N->getValueType(0);
5193 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
5194 SDNode *BVN = N->getOperand(0).getNode();
5195 if (BVN->getValueType(0) != MVT::v4i32 ||
5196 BVN->getOpcode() != ISD::BUILD_VECTOR)
5197 return false;
5198 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
5199 unsigned HiElt = 1 - LoElt;
5200 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
5201 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
5202 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
5203 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
5204 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
5205 return false;
5206 if (isSigned) {
5207 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
5208 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
5209 return true;
5210 } else {
5211 if (Hi0->isNullValue() && Hi1->isNullValue())
5212 return true;
5213 }
5214 return false;
5215 }
5216
5217 if (N->getOpcode() != ISD::BUILD_VECTOR)
5218 return false;
5219
5220 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
5221 SDNode *Elt = N->getOperand(i).getNode();
5222 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
5223 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5224 unsigned HalfSize = EltSize / 2;
5225 if (isSigned) {
Bob Wilson9d45de22011-10-18 18:46:49 +00005226 if (!isIntN(HalfSize, C->getSExtValue()))
Bob Wilson626613d2010-11-23 19:38:38 +00005227 return false;
5228 } else {
Bob Wilson9d45de22011-10-18 18:46:49 +00005229 if (!isUIntN(HalfSize, C->getZExtValue()))
Bob Wilson626613d2010-11-23 19:38:38 +00005230 return false;
5231 }
5232 continue;
5233 }
5234 return false;
5235 }
5236
5237 return true;
5238}
5239
5240/// isSignExtended - Check if a node is a vector value that is sign-extended
5241/// or a constant BUILD_VECTOR with sign-extended elements.
5242static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
5243 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
5244 return true;
5245 if (isExtendedBUILD_VECTOR(N, DAG, true))
5246 return true;
5247 return false;
5248}
5249
5250/// isZeroExtended - Check if a node is a vector value that is zero-extended
5251/// or a constant BUILD_VECTOR with zero-extended elements.
5252static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
5253 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
5254 return true;
5255 if (isExtendedBUILD_VECTOR(N, DAG, false))
5256 return true;
5257 return false;
5258}
5259
Arnold Schwaighofer101a3612013-05-14 22:33:24 +00005260static EVT getExtensionTo64Bits(const EVT &OrigVT) {
5261 if (OrigVT.getSizeInBits() >= 64)
5262 return OrigVT;
5263
5264 assert(OrigVT.isSimple() && "Expecting a simple value type");
5265
5266 MVT::SimpleValueType OrigSimpleTy = OrigVT.getSimpleVT().SimpleTy;
5267 switch (OrigSimpleTy) {
5268 default: llvm_unreachable("Unexpected Vector Type");
5269 case MVT::v2i8:
5270 case MVT::v2i16:
5271 return MVT::v2i32;
5272 case MVT::v4i8:
5273 return MVT::v4i16;
5274 }
5275}
5276
Sebastian Popcb495302012-11-30 19:08:04 +00005277/// AddRequiredExtensionForVMULL - Add a sign/zero extension to extend the total
5278/// value size to 64 bits. We need a 64-bit D register as an operand to VMULL.
5279/// We insert the required extension here to get the vector to fill a D register.
5280static SDValue AddRequiredExtensionForVMULL(SDValue N, SelectionDAG &DAG,
5281 const EVT &OrigTy,
5282 const EVT &ExtTy,
5283 unsigned ExtOpcode) {
5284 // The vector originally had a size of OrigTy. It was then extended to ExtTy.
5285 // We expect the ExtTy to be 128-bits total. If the OrigTy is less than
5286 // 64-bits we need to insert a new extension so that it will be 64-bits.
5287 assert(ExtTy.is128BitVector() && "Unexpected extension size");
5288 if (OrigTy.getSizeInBits() >= 64)
5289 return N;
5290
5291 // Must extend size to at least 64 bits to be used as an operand for VMULL.
Arnold Schwaighofer101a3612013-05-14 22:33:24 +00005292 EVT NewVT = getExtensionTo64Bits(OrigTy);
5293
Sebastian Popcb495302012-11-30 19:08:04 +00005294 return DAG.getNode(ExtOpcode, N->getDebugLoc(), NewVT, N);
5295}
5296
5297/// SkipLoadExtensionForVMULL - return a load of the original vector size that
5298/// does not do any sign/zero extension. If the original vector is less
5299/// than 64 bits, an appropriate extension will be added after the load to
5300/// reach a total size of 64 bits. We have to add the extension separately
5301/// because ARM does not have a sign/zero extending load for vectors.
5302static SDValue SkipLoadExtensionForVMULL(LoadSDNode *LD, SelectionDAG& DAG) {
Arnold Schwaighofer101a3612013-05-14 22:33:24 +00005303 EVT ExtendedTy = getExtensionTo64Bits(LD->getMemoryVT());
5304
5305 // The load already has the right type.
5306 if (ExtendedTy == LD->getMemoryVT())
5307 return DAG.getLoad(LD->getMemoryVT(), LD->getDebugLoc(), LD->getChain(),
Sebastian Popcb495302012-11-30 19:08:04 +00005308 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
5309 LD->isNonTemporal(), LD->isInvariant(),
5310 LD->getAlignment());
Arnold Schwaighofer101a3612013-05-14 22:33:24 +00005311
5312 // We need to create a zextload/sextload. We cannot just create a load
5313 // followed by a zext/zext node because LowerMUL is also run during normal
5314 // operation legalization where we can't create illegal types.
5315 return DAG.getExtLoad(LD->getExtensionType(), LD->getDebugLoc(), ExtendedTy,
5316 LD->getChain(), LD->getBasePtr(), LD->getPointerInfo(),
5317 LD->getMemoryVT(), LD->isVolatile(),
5318 LD->isNonTemporal(), LD->getAlignment());
Sebastian Popcb495302012-11-30 19:08:04 +00005319}
5320
5321/// SkipExtensionForVMULL - For a node that is a SIGN_EXTEND, ZERO_EXTEND,
5322/// extending load, or BUILD_VECTOR with extended elements, return the
5323/// unextended value. The unextended vector should be 64 bits so that it can
5324/// be used as an operand to a VMULL instruction. If the original vector size
5325/// before extension is less than 64 bits we add a an extension to resize
5326/// the vector to 64 bits.
5327static SDValue SkipExtensionForVMULL(SDNode *N, SelectionDAG &DAG) {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005328 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
Sebastian Popcb495302012-11-30 19:08:04 +00005329 return AddRequiredExtensionForVMULL(N->getOperand(0), DAG,
5330 N->getOperand(0)->getValueType(0),
5331 N->getValueType(0),
5332 N->getOpcode());
5333
Bob Wilson626613d2010-11-23 19:38:38 +00005334 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
Sebastian Popcb495302012-11-30 19:08:04 +00005335 return SkipLoadExtensionForVMULL(LD, DAG);
5336
Bob Wilson626613d2010-11-23 19:38:38 +00005337 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
5338 // have been legalized as a BITCAST from v4i32.
5339 if (N->getOpcode() == ISD::BITCAST) {
5340 SDNode *BVN = N->getOperand(0).getNode();
5341 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
5342 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
5343 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
5344 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
5345 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
5346 }
5347 // Construct a new BUILD_VECTOR with elements truncated to half the size.
5348 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
5349 EVT VT = N->getValueType(0);
5350 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
5351 unsigned NumElts = VT.getVectorNumElements();
5352 MVT TruncVT = MVT::getIntegerVT(EltSize);
5353 SmallVector<SDValue, 8> Ops;
5354 for (unsigned i = 0; i != NumElts; ++i) {
5355 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
5356 const APInt &CInt = C->getAPIntValue();
Bob Wilsonff73d8f2012-04-30 16:53:34 +00005357 // Element types smaller than 32 bits are not legal, so use i32 elements.
5358 // The values are implicitly truncated so sext vs. zext doesn't matter.
5359 Ops.push_back(DAG.getConstant(CInt.zextOrTrunc(32), MVT::i32));
Bob Wilson626613d2010-11-23 19:38:38 +00005360 }
5361 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
5362 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005363}
5364
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005365static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
5366 unsigned Opcode = N->getOpcode();
5367 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
5368 SDNode *N0 = N->getOperand(0).getNode();
5369 SDNode *N1 = N->getOperand(1).getNode();
5370 return N0->hasOneUse() && N1->hasOneUse() &&
5371 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
5372 }
5373 return false;
5374}
5375
5376static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
5377 unsigned Opcode = N->getOpcode();
5378 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
5379 SDNode *N0 = N->getOperand(0).getNode();
5380 SDNode *N1 = N->getOperand(1).getNode();
5381 return N0->hasOneUse() && N1->hasOneUse() &&
5382 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
5383 }
5384 return false;
5385}
5386
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005387static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
5388 // Multiplications are only custom-lowered for 128-bit vectors so that
5389 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
5390 EVT VT = Op.getValueType();
Sebastian Popcb495302012-11-30 19:08:04 +00005391 assert(VT.is128BitVector() && VT.isInteger() &&
5392 "unexpected type for custom-lowering ISD::MUL");
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005393 SDNode *N0 = Op.getOperand(0).getNode();
5394 SDNode *N1 = Op.getOperand(1).getNode();
5395 unsigned NewOpc = 0;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005396 bool isMLA = false;
5397 bool isN0SExt = isSignExtended(N0, DAG);
5398 bool isN1SExt = isSignExtended(N1, DAG);
5399 if (isN0SExt && isN1SExt)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005400 NewOpc = ARMISD::VMULLs;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005401 else {
5402 bool isN0ZExt = isZeroExtended(N0, DAG);
5403 bool isN1ZExt = isZeroExtended(N1, DAG);
5404 if (isN0ZExt && isN1ZExt)
5405 NewOpc = ARMISD::VMULLu;
5406 else if (isN1SExt || isN1ZExt) {
5407 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
5408 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
5409 if (isN1SExt && isAddSubSExt(N0, DAG)) {
5410 NewOpc = ARMISD::VMULLs;
5411 isMLA = true;
5412 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
5413 NewOpc = ARMISD::VMULLu;
5414 isMLA = true;
5415 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
5416 std::swap(N0, N1);
5417 NewOpc = ARMISD::VMULLu;
5418 isMLA = true;
5419 }
5420 }
5421
5422 if (!NewOpc) {
5423 if (VT == MVT::v2i64)
5424 // Fall through to expand this. It is not legal.
5425 return SDValue();
5426 else
5427 // Other vector multiplications are legal.
5428 return Op;
5429 }
5430 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005431
5432 // Legalize to a VMULL instruction.
5433 DebugLoc DL = Op.getDebugLoc();
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005434 SDValue Op0;
Sebastian Popcb495302012-11-30 19:08:04 +00005435 SDValue Op1 = SkipExtensionForVMULL(N1, DAG);
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005436 if (!isMLA) {
Sebastian Popcb495302012-11-30 19:08:04 +00005437 Op0 = SkipExtensionForVMULL(N0, DAG);
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005438 assert(Op0.getValueType().is64BitVector() &&
5439 Op1.getValueType().is64BitVector() &&
5440 "unexpected types for extended operands to VMULL");
5441 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
5442 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005443
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005444 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
5445 // isel lowering to take advantage of no-stall back to back vmul + vmla.
5446 // vmull q0, d4, d6
5447 // vmlal q0, d5, d6
5448 // is faster than
5449 // vaddl q0, d4, d5
5450 // vmovl q1, d6
5451 // vmul q0, q0, q1
Sebastian Popcb495302012-11-30 19:08:04 +00005452 SDValue N00 = SkipExtensionForVMULL(N0->getOperand(0).getNode(), DAG);
5453 SDValue N01 = SkipExtensionForVMULL(N0->getOperand(1).getNode(), DAG);
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005454 EVT Op1VT = Op1.getValueType();
5455 return DAG.getNode(N0->getOpcode(), DL, VT,
5456 DAG.getNode(NewOpc, DL, VT,
5457 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
5458 DAG.getNode(NewOpc, DL, VT,
5459 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005460}
5461
Owen Anderson76706012011-04-05 21:48:57 +00005462static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00005463LowerSDIV_v4i8(SDValue X, SDValue Y, DebugLoc dl, SelectionDAG &DAG) {
5464 // Convert to float
5465 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
5466 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
5467 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
5468 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
5469 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
5470 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
5471 // Get reciprocal estimate.
5472 // float4 recip = vrecpeq_f32(yf);
Owen Anderson76706012011-04-05 21:48:57 +00005473 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00005474 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
5475 // Because char has a smaller range than uchar, we can actually get away
5476 // without any newton steps. This requires that we use a weird bias
5477 // of 0xb000, however (again, this has been exhaustively tested).
5478 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
5479 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
5480 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
5481 Y = DAG.getConstant(0xb000, MVT::i32);
5482 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
5483 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
5484 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
5485 // Convert back to short.
5486 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
5487 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
5488 return X;
5489}
5490
Owen Anderson76706012011-04-05 21:48:57 +00005491static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00005492LowerSDIV_v4i16(SDValue N0, SDValue N1, DebugLoc dl, SelectionDAG &DAG) {
5493 SDValue N2;
5494 // Convert to float.
5495 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
5496 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
5497 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
5498 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
5499 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
5500 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Owen Anderson76706012011-04-05 21:48:57 +00005501
Nate Begeman7973f352011-02-11 20:53:29 +00005502 // Use reciprocal estimate and one refinement step.
5503 // float4 recip = vrecpeq_f32(yf);
5504 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00005505 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00005506 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
Owen Anderson76706012011-04-05 21:48:57 +00005507 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00005508 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
5509 N1, N2);
5510 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
5511 // Because short has a smaller range than ushort, we can actually get away
5512 // with only a single newton step. This requires that we use a weird bias
5513 // of 89, however (again, this has been exhaustively tested).
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005514 // float4 result = as_float4(as_int4(xf*recip) + 0x89);
Nate Begeman7973f352011-02-11 20:53:29 +00005515 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
5516 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005517 N1 = DAG.getConstant(0x89, MVT::i32);
Nate Begeman7973f352011-02-11 20:53:29 +00005518 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
5519 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
5520 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
5521 // Convert back to integer and return.
5522 // return vmovn_s32(vcvt_s32_f32(result));
5523 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
5524 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
5525 return N0;
5526}
5527
5528static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
5529 EVT VT = Op.getValueType();
5530 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
5531 "unexpected type for custom-lowering ISD::SDIV");
5532
5533 DebugLoc dl = Op.getDebugLoc();
5534 SDValue N0 = Op.getOperand(0);
5535 SDValue N1 = Op.getOperand(1);
5536 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00005537
Nate Begeman7973f352011-02-11 20:53:29 +00005538 if (VT == MVT::v8i8) {
5539 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
5540 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00005541
Nate Begeman7973f352011-02-11 20:53:29 +00005542 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5543 DAG.getIntPtrConstant(4));
5544 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00005545 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00005546 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5547 DAG.getIntPtrConstant(0));
5548 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
5549 DAG.getIntPtrConstant(0));
5550
5551 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
5552 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
5553
5554 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
5555 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00005556
Nate Begeman7973f352011-02-11 20:53:29 +00005557 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
5558 return N0;
5559 }
5560 return LowerSDIV_v4i16(N0, N1, dl, DAG);
5561}
5562
5563static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
5564 EVT VT = Op.getValueType();
5565 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
5566 "unexpected type for custom-lowering ISD::UDIV");
5567
5568 DebugLoc dl = Op.getDebugLoc();
5569 SDValue N0 = Op.getOperand(0);
5570 SDValue N1 = Op.getOperand(1);
5571 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00005572
Nate Begeman7973f352011-02-11 20:53:29 +00005573 if (VT == MVT::v8i8) {
5574 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
5575 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00005576
Nate Begeman7973f352011-02-11 20:53:29 +00005577 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5578 DAG.getIntPtrConstant(4));
5579 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00005580 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00005581 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5582 DAG.getIntPtrConstant(0));
5583 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
5584 DAG.getIntPtrConstant(0));
Owen Anderson76706012011-04-05 21:48:57 +00005585
Nate Begeman7973f352011-02-11 20:53:29 +00005586 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
5587 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
Owen Anderson76706012011-04-05 21:48:57 +00005588
Nate Begeman7973f352011-02-11 20:53:29 +00005589 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
5590 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00005591
5592 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
Nate Begeman7973f352011-02-11 20:53:29 +00005593 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
5594 N0);
5595 return N0;
5596 }
Owen Anderson76706012011-04-05 21:48:57 +00005597
Nate Begeman7973f352011-02-11 20:53:29 +00005598 // v4i16 sdiv ... Convert to float.
5599 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
5600 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
5601 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
5602 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
5603 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005604 SDValue BN1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Nate Begeman7973f352011-02-11 20:53:29 +00005605
5606 // Use reciprocal estimate and two refinement steps.
5607 // float4 recip = vrecpeq_f32(yf);
5608 // recip *= vrecpsq_f32(yf, recip);
5609 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00005610 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005611 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), BN1);
Owen Anderson76706012011-04-05 21:48:57 +00005612 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00005613 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005614 BN1, N2);
Nate Begeman7973f352011-02-11 20:53:29 +00005615 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
Owen Anderson76706012011-04-05 21:48:57 +00005616 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00005617 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005618 BN1, N2);
Nate Begeman7973f352011-02-11 20:53:29 +00005619 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
5620 // Simply multiplying by the reciprocal estimate can leave us a few ulps
5621 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
5622 // and that it will never cause us to return an answer too large).
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005623 // float4 result = as_float4(as_int4(xf*recip) + 2);
Nate Begeman7973f352011-02-11 20:53:29 +00005624 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
5625 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
5626 N1 = DAG.getConstant(2, MVT::i32);
5627 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
5628 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
5629 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
5630 // Convert back to integer and return.
5631 // return vmovn_u32(vcvt_s32_f32(result));
5632 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
5633 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
5634 return N0;
5635}
5636
Evan Cheng342e3162011-08-30 01:34:54 +00005637static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
5638 EVT VT = Op.getNode()->getValueType(0);
5639 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
5640
5641 unsigned Opc;
5642 bool ExtraOp = false;
5643 switch (Op.getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00005644 default: llvm_unreachable("Invalid code");
Evan Cheng342e3162011-08-30 01:34:54 +00005645 case ISD::ADDC: Opc = ARMISD::ADDC; break;
5646 case ISD::ADDE: Opc = ARMISD::ADDE; ExtraOp = true; break;
5647 case ISD::SUBC: Opc = ARMISD::SUBC; break;
5648 case ISD::SUBE: Opc = ARMISD::SUBE; ExtraOp = true; break;
5649 }
5650
5651 if (!ExtraOp)
5652 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
5653 Op.getOperand(1));
5654 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
5655 Op.getOperand(1), Op.getOperand(2));
5656}
5657
Eli Friedman74bf18c2011-09-15 22:26:18 +00005658static SDValue LowerAtomicLoadStore(SDValue Op, SelectionDAG &DAG) {
Eli Friedman7cc15662011-09-15 22:18:49 +00005659 // Monotonic load/store is legal for all targets
5660 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
5661 return Op;
5662
5663 // Aquire/Release load/store is not legal for targets without a
5664 // dmb or equivalent available.
5665 return SDValue();
5666}
5667
5668
Eli Friedman2bdffe42011-08-31 00:31:29 +00005669static void
Eli Friedman4d3f3292011-08-31 17:52:22 +00005670ReplaceATOMIC_OP_64(SDNode *Node, SmallVectorImpl<SDValue>& Results,
5671 SelectionDAG &DAG, unsigned NewOp) {
Eli Friedman2bdffe42011-08-31 00:31:29 +00005672 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +00005673 assert (Node->getValueType(0) == MVT::i64 &&
5674 "Only know how to expand i64 atomics");
Eli Friedman2bdffe42011-08-31 00:31:29 +00005675
Eli Friedman4d3f3292011-08-31 17:52:22 +00005676 SmallVector<SDValue, 6> Ops;
5677 Ops.push_back(Node->getOperand(0)); // Chain
5678 Ops.push_back(Node->getOperand(1)); // Ptr
5679 // Low part of Val1
5680 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
5681 Node->getOperand(2), DAG.getIntPtrConstant(0)));
5682 // High part of Val1
5683 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
5684 Node->getOperand(2), DAG.getIntPtrConstant(1)));
Andrew Trick3af7a672011-09-20 03:06:13 +00005685 if (NewOp == ARMISD::ATOMCMPXCHG64_DAG) {
Eli Friedman4d3f3292011-08-31 17:52:22 +00005686 // High part of Val1
5687 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
5688 Node->getOperand(3), DAG.getIntPtrConstant(0)));
5689 // High part of Val2
5690 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
5691 Node->getOperand(3), DAG.getIntPtrConstant(1)));
5692 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00005693 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
5694 SDValue Result =
Eli Friedman4d3f3292011-08-31 17:52:22 +00005695 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops.data(), Ops.size(), MVT::i64,
Eli Friedman2bdffe42011-08-31 00:31:29 +00005696 cast<MemSDNode>(Node)->getMemOperand());
Eli Friedman4d3f3292011-08-31 17:52:22 +00005697 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1) };
Eli Friedman2bdffe42011-08-31 00:31:29 +00005698 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
5699 Results.push_back(Result.getValue(2));
5700}
5701
Dan Gohmand858e902010-04-17 15:26:15 +00005702SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005703 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005704 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00005705 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00005706 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00005707 case ISD::GlobalAddress:
5708 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
5709 LowerGlobalAddressELF(Op, DAG);
Bill Wendling69a05a72011-03-14 23:02:38 +00005710 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00005711 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00005712 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
5713 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00005714 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00005715 case ISD::VASTART: return LowerVASTART(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +00005716 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00005717 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00005718 case ISD::SINT_TO_FP:
5719 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
5720 case ISD::FP_TO_SINT:
5721 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00005722 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00005723 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00005724 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00005725 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00005726 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00005727 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00005728 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
5729 Subtarget);
Evan Cheng21a61792011-03-14 18:02:30 +00005730 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00005731 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00005732 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00005733 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00005734 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00005735 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00005736 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00005737 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Evan Chengc8e70452012-12-04 22:41:50 +00005738 case ISD::CTPOP: return LowerCTPOP(Op.getNode(), DAG, Subtarget);
Duncan Sands28b77e92011-09-06 19:07:46 +00005739 case ISD::SETCC: return LowerVSETCC(Op, DAG);
Lang Hames45b5f882012-03-15 18:49:02 +00005740 case ISD::ConstantFP: return LowerConstantFP(Op, DAG, Subtarget);
Dale Johannesenf630c712010-07-29 20:10:08 +00005741 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00005742 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Eli Friedman5c89cb82011-10-24 23:08:52 +00005743 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00005744 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00005745 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00005746 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005747 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begeman7973f352011-02-11 20:53:29 +00005748 case ISD::SDIV: return LowerSDIV(Op, DAG);
5749 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Cheng342e3162011-08-30 01:34:54 +00005750 case ISD::ADDC:
5751 case ISD::ADDE:
5752 case ISD::SUBC:
5753 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Eli Friedman7cc15662011-09-15 22:18:49 +00005754 case ISD::ATOMIC_LOAD:
Eli Friedman74bf18c2011-09-15 22:26:18 +00005755 case ISD::ATOMIC_STORE: return LowerAtomicLoadStore(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00005756 }
Evan Chenga8e29892007-01-19 07:51:42 +00005757}
5758
Duncan Sands1607f052008-12-01 11:39:25 +00005759/// ReplaceNodeResults - Replace the results of node with an illegal result
5760/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00005761void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
5762 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005763 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00005764 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00005765 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00005766 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00005767 llvm_unreachable("Don't know how to custom expand this!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005768 case ISD::BITCAST:
5769 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00005770 break;
Renato Golin5ad5f592013-03-19 08:15:38 +00005771 case ISD::SIGN_EXTEND:
5772 case ISD::ZERO_EXTEND:
5773 Res = ExpandVectorExtension(N, DAG);
5774 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00005775 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00005776 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00005777 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00005778 break;
Eli Friedman2bdffe42011-08-31 00:31:29 +00005779 case ISD::ATOMIC_LOAD_ADD:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005780 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMADD64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005781 return;
5782 case ISD::ATOMIC_LOAD_AND:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005783 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMAND64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005784 return;
5785 case ISD::ATOMIC_LOAD_NAND:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005786 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMNAND64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005787 return;
5788 case ISD::ATOMIC_LOAD_OR:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005789 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMOR64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005790 return;
5791 case ISD::ATOMIC_LOAD_SUB:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005792 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMSUB64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005793 return;
5794 case ISD::ATOMIC_LOAD_XOR:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005795 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMXOR64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005796 return;
5797 case ISD::ATOMIC_SWAP:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005798 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMSWAP64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005799 return;
Eli Friedman4d3f3292011-08-31 17:52:22 +00005800 case ISD::ATOMIC_CMP_SWAP:
5801 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMCMPXCHG64_DAG);
5802 return;
Silviu Baranga35b3df62012-11-29 14:41:25 +00005803 case ISD::ATOMIC_LOAD_MIN:
5804 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMMIN64_DAG);
5805 return;
5806 case ISD::ATOMIC_LOAD_UMIN:
5807 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMUMIN64_DAG);
5808 return;
5809 case ISD::ATOMIC_LOAD_MAX:
5810 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMMAX64_DAG);
5811 return;
5812 case ISD::ATOMIC_LOAD_UMAX:
5813 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMUMAX64_DAG);
5814 return;
Duncan Sands1607f052008-12-01 11:39:25 +00005815 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00005816 if (Res.getNode())
5817 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00005818}
Chris Lattner27a6c732007-11-24 07:07:01 +00005819
Evan Chenga8e29892007-01-19 07:51:42 +00005820//===----------------------------------------------------------------------===//
5821// ARM Scheduler Hooks
5822//===----------------------------------------------------------------------===//
5823
5824MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00005825ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
5826 MachineBasicBlock *BB,
5827 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00005828 unsigned dest = MI->getOperand(0).getReg();
5829 unsigned ptr = MI->getOperand(1).getReg();
5830 unsigned oldval = MI->getOperand(2).getReg();
5831 unsigned newval = MI->getOperand(3).getReg();
Jim Grosbach5278eb82009-12-11 01:42:04 +00005832 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5833 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005834 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00005835
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005836 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
Craig Topper420761a2012-04-20 07:30:17 +00005837 unsigned scratch = MRI.createVirtualRegister(isThumb2 ?
5838 (const TargetRegisterClass*)&ARM::rGPRRegClass :
5839 (const TargetRegisterClass*)&ARM::GPRRegClass);
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005840
5841 if (isThumb2) {
Craig Topper420761a2012-04-20 07:30:17 +00005842 MRI.constrainRegClass(dest, &ARM::rGPRRegClass);
5843 MRI.constrainRegClass(oldval, &ARM::rGPRRegClass);
5844 MRI.constrainRegClass(newval, &ARM::rGPRRegClass);
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005845 }
5846
Jim Grosbach5278eb82009-12-11 01:42:04 +00005847 unsigned ldrOpc, strOpc;
5848 switch (Size) {
5849 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005850 case 1:
5851 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Evan Chengaa261022011-02-07 18:50:47 +00005852 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005853 break;
5854 case 2:
5855 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5856 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
5857 break;
5858 case 4:
5859 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5860 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5861 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00005862 }
5863
5864 MachineFunction *MF = BB->getParent();
5865 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5866 MachineFunction::iterator It = BB;
5867 ++It; // insert the new blocks after the current block
5868
5869 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
5870 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
5871 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5872 MF->insert(It, loop1MBB);
5873 MF->insert(It, loop2MBB);
5874 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005875
5876 // Transfer the remainder of BB and its successor edges to exitMBB.
5877 exitMBB->splice(exitMBB->begin(), BB,
5878 llvm::next(MachineBasicBlock::iterator(MI)),
5879 BB->end());
5880 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005881
5882 // thisMBB:
5883 // ...
5884 // fallthrough --> loop1MBB
5885 BB->addSuccessor(loop1MBB);
5886
5887 // loop1MBB:
5888 // ldrex dest, [ptr]
5889 // cmp dest, oldval
5890 // bne exitMBB
5891 BB = loop1MBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005892 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5893 if (ldrOpc == ARM::t2LDREX)
5894 MIB.addImm(0);
5895 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005896 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00005897 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005898 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5899 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005900 BB->addSuccessor(loop2MBB);
5901 BB->addSuccessor(exitMBB);
5902
5903 // loop2MBB:
5904 // strex scratch, newval, [ptr]
5905 // cmp scratch, #0
5906 // bne loop1MBB
5907 BB = loop2MBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005908 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval).addReg(ptr);
5909 if (strOpc == ARM::t2STREX)
5910 MIB.addImm(0);
5911 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005912 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00005913 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005914 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5915 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005916 BB->addSuccessor(loop1MBB);
5917 BB->addSuccessor(exitMBB);
5918
5919 // exitMBB:
5920 // ...
5921 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00005922
Dan Gohman14152b42010-07-06 20:24:04 +00005923 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00005924
Jim Grosbach5278eb82009-12-11 01:42:04 +00005925 return BB;
5926}
5927
5928MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00005929ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
5930 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00005931 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
5932 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5933
5934 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00005935 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00005936 MachineFunction::iterator It = BB;
5937 ++It;
5938
5939 unsigned dest = MI->getOperand(0).getReg();
5940 unsigned ptr = MI->getOperand(1).getReg();
5941 unsigned incr = MI->getOperand(2).getReg();
5942 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005943 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005944
5945 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5946 if (isThumb2) {
Craig Topper420761a2012-04-20 07:30:17 +00005947 MRI.constrainRegClass(dest, &ARM::rGPRRegClass);
5948 MRI.constrainRegClass(ptr, &ARM::rGPRRegClass);
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005949 }
5950
Jim Grosbachc3c23542009-12-14 04:22:04 +00005951 unsigned ldrOpc, strOpc;
5952 switch (Size) {
5953 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005954 case 1:
5955 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00005956 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005957 break;
5958 case 2:
5959 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5960 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
5961 break;
5962 case 4:
5963 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5964 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5965 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00005966 }
5967
Jim Grosbach867bbbf2010-01-15 00:22:18 +00005968 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5969 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5970 MF->insert(It, loopMBB);
5971 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005972
5973 // Transfer the remainder of BB and its successor edges to exitMBB.
5974 exitMBB->splice(exitMBB->begin(), BB,
5975 llvm::next(MachineBasicBlock::iterator(MI)),
5976 BB->end());
5977 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005978
Craig Topper420761a2012-04-20 07:30:17 +00005979 const TargetRegisterClass *TRC = isThumb2 ?
Jakob Stoklund Olesen05e80f22012-08-31 02:08:34 +00005980 (const TargetRegisterClass*)&ARM::rGPRRegClass :
Craig Topper420761a2012-04-20 07:30:17 +00005981 (const TargetRegisterClass*)&ARM::GPRRegClass;
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005982 unsigned scratch = MRI.createVirtualRegister(TRC);
5983 unsigned scratch2 = (!BinOpcode) ? incr : MRI.createVirtualRegister(TRC);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005984
5985 // thisMBB:
5986 // ...
5987 // fallthrough --> loopMBB
5988 BB->addSuccessor(loopMBB);
5989
5990 // loopMBB:
5991 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005992 // <binop> scratch2, dest, incr
5993 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00005994 // cmp scratch, #0
5995 // bne- loopMBB
5996 // fallthrough --> exitMBB
5997 BB = loopMBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005998 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5999 if (ldrOpc == ARM::t2LDREX)
6000 MIB.addImm(0);
6001 AddDefaultPred(MIB);
Jim Grosbachc67b5562009-12-15 00:12:35 +00006002 if (BinOpcode) {
6003 // operand order needs to go the other way for NAND
6004 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
6005 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
6006 addReg(incr).addReg(dest)).addReg(0);
6007 else
6008 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
6009 addReg(dest).addReg(incr)).addReg(0);
6010 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00006011
Jim Grosbachb6aed502011-09-09 18:37:27 +00006012 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
6013 if (strOpc == ARM::t2STREX)
6014 MIB.addImm(0);
6015 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006016 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00006017 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006018 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6019 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00006020
6021 BB->addSuccessor(loopMBB);
6022 BB->addSuccessor(exitMBB);
6023
6024 // exitMBB:
6025 // ...
6026 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00006027
Dan Gohman14152b42010-07-06 20:24:04 +00006028 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00006029
Jim Grosbachc3c23542009-12-14 04:22:04 +00006030 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00006031}
6032
Jim Grosbachf7da8822011-04-26 19:44:18 +00006033MachineBasicBlock *
6034ARMTargetLowering::EmitAtomicBinaryMinMax(MachineInstr *MI,
6035 MachineBasicBlock *BB,
6036 unsigned Size,
6037 bool signExtend,
6038 ARMCC::CondCodes Cond) const {
6039 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6040
6041 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6042 MachineFunction *MF = BB->getParent();
6043 MachineFunction::iterator It = BB;
6044 ++It;
6045
6046 unsigned dest = MI->getOperand(0).getReg();
6047 unsigned ptr = MI->getOperand(1).getReg();
6048 unsigned incr = MI->getOperand(2).getReg();
6049 unsigned oldval = dest;
6050 DebugLoc dl = MI->getDebugLoc();
Jim Grosbachf7da8822011-04-26 19:44:18 +00006051 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00006052
6053 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
6054 if (isThumb2) {
Craig Topper420761a2012-04-20 07:30:17 +00006055 MRI.constrainRegClass(dest, &ARM::rGPRRegClass);
6056 MRI.constrainRegClass(ptr, &ARM::rGPRRegClass);
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00006057 }
6058
Jim Grosbachf7da8822011-04-26 19:44:18 +00006059 unsigned ldrOpc, strOpc, extendOpc;
6060 switch (Size) {
6061 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
6062 case 1:
6063 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
6064 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00006065 extendOpc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Jim Grosbachf7da8822011-04-26 19:44:18 +00006066 break;
6067 case 2:
6068 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
6069 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00006070 extendOpc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Jim Grosbachf7da8822011-04-26 19:44:18 +00006071 break;
6072 case 4:
6073 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
6074 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
6075 extendOpc = 0;
6076 break;
6077 }
6078
6079 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6080 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6081 MF->insert(It, loopMBB);
6082 MF->insert(It, exitMBB);
6083
6084 // Transfer the remainder of BB and its successor edges to exitMBB.
6085 exitMBB->splice(exitMBB->begin(), BB,
6086 llvm::next(MachineBasicBlock::iterator(MI)),
6087 BB->end());
6088 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6089
Craig Topper420761a2012-04-20 07:30:17 +00006090 const TargetRegisterClass *TRC = isThumb2 ?
Jakob Stoklund Olesen05e80f22012-08-31 02:08:34 +00006091 (const TargetRegisterClass*)&ARM::rGPRRegClass :
Craig Topper420761a2012-04-20 07:30:17 +00006092 (const TargetRegisterClass*)&ARM::GPRRegClass;
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00006093 unsigned scratch = MRI.createVirtualRegister(TRC);
6094 unsigned scratch2 = MRI.createVirtualRegister(TRC);
Jim Grosbachf7da8822011-04-26 19:44:18 +00006095
6096 // thisMBB:
6097 // ...
6098 // fallthrough --> loopMBB
6099 BB->addSuccessor(loopMBB);
6100
6101 // loopMBB:
6102 // ldrex dest, ptr
6103 // (sign extend dest, if required)
6104 // cmp dest, incr
James Molloyd6d10ae2012-09-26 09:48:32 +00006105 // cmov.cond scratch2, incr, dest
Jim Grosbachf7da8822011-04-26 19:44:18 +00006106 // strex scratch, scratch2, ptr
6107 // cmp scratch, #0
6108 // bne- loopMBB
6109 // fallthrough --> exitMBB
6110 BB = loopMBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00006111 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
6112 if (ldrOpc == ARM::t2LDREX)
6113 MIB.addImm(0);
6114 AddDefaultPred(MIB);
Jim Grosbachf7da8822011-04-26 19:44:18 +00006115
6116 // Sign extend the value, if necessary.
6117 if (signExtend && extendOpc) {
Craig Topper420761a2012-04-20 07:30:17 +00006118 oldval = MRI.createVirtualRegister(&ARM::GPRRegClass);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00006119 AddDefaultPred(BuildMI(BB, dl, TII->get(extendOpc), oldval)
6120 .addReg(dest)
6121 .addImm(0));
Jim Grosbachf7da8822011-04-26 19:44:18 +00006122 }
6123
6124 // Build compare and cmov instructions.
6125 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
6126 .addReg(oldval).addReg(incr));
6127 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr), scratch2)
James Molloyd6d10ae2012-09-26 09:48:32 +00006128 .addReg(incr).addReg(oldval).addImm(Cond).addReg(ARM::CPSR);
Jim Grosbachf7da8822011-04-26 19:44:18 +00006129
Jim Grosbachb6aed502011-09-09 18:37:27 +00006130 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
6131 if (strOpc == ARM::t2STREX)
6132 MIB.addImm(0);
6133 AddDefaultPred(MIB);
Jim Grosbachf7da8822011-04-26 19:44:18 +00006134 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
6135 .addReg(scratch).addImm(0));
6136 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6137 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
6138
6139 BB->addSuccessor(loopMBB);
6140 BB->addSuccessor(exitMBB);
6141
6142 // exitMBB:
6143 // ...
6144 BB = exitMBB;
6145
6146 MI->eraseFromParent(); // The instruction is gone now.
6147
6148 return BB;
6149}
6150
Eli Friedman2bdffe42011-08-31 00:31:29 +00006151MachineBasicBlock *
6152ARMTargetLowering::EmitAtomicBinary64(MachineInstr *MI, MachineBasicBlock *BB,
6153 unsigned Op1, unsigned Op2,
Silviu Baranga35b3df62012-11-29 14:41:25 +00006154 bool NeedsCarry, bool IsCmpxchg,
6155 bool IsMinMax, ARMCC::CondCodes CC) const {
Eli Friedman2bdffe42011-08-31 00:31:29 +00006156 // This also handles ATOMIC_SWAP, indicated by Op1==0.
6157 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6158
6159 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6160 MachineFunction *MF = BB->getParent();
6161 MachineFunction::iterator It = BB;
6162 ++It;
6163
6164 unsigned destlo = MI->getOperand(0).getReg();
6165 unsigned desthi = MI->getOperand(1).getReg();
6166 unsigned ptr = MI->getOperand(2).getReg();
6167 unsigned vallo = MI->getOperand(3).getReg();
6168 unsigned valhi = MI->getOperand(4).getReg();
6169 DebugLoc dl = MI->getDebugLoc();
6170 bool isThumb2 = Subtarget->isThumb2();
6171
6172 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
6173 if (isThumb2) {
Craig Topper420761a2012-04-20 07:30:17 +00006174 MRI.constrainRegClass(destlo, &ARM::rGPRRegClass);
6175 MRI.constrainRegClass(desthi, &ARM::rGPRRegClass);
6176 MRI.constrainRegClass(ptr, &ARM::rGPRRegClass);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006177 }
6178
Eli Friedman2bdffe42011-08-31 00:31:29 +00006179 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Eli Friedman7df496d2011-09-01 22:27:41 +00006180 MachineBasicBlock *contBB = 0, *cont2BB = 0;
Silviu Baranga35b3df62012-11-29 14:41:25 +00006181 if (IsCmpxchg || IsMinMax)
Eli Friedman4d3f3292011-08-31 17:52:22 +00006182 contBB = MF->CreateMachineBasicBlock(LLVM_BB);
Silviu Baranga35b3df62012-11-29 14:41:25 +00006183 if (IsCmpxchg)
Eli Friedman4d3f3292011-08-31 17:52:22 +00006184 cont2BB = MF->CreateMachineBasicBlock(LLVM_BB);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006185 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Silviu Baranga35b3df62012-11-29 14:41:25 +00006186
Eli Friedman2bdffe42011-08-31 00:31:29 +00006187 MF->insert(It, loopMBB);
Silviu Baranga35b3df62012-11-29 14:41:25 +00006188 if (IsCmpxchg || IsMinMax) MF->insert(It, contBB);
6189 if (IsCmpxchg) MF->insert(It, cont2BB);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006190 MF->insert(It, exitMBB);
6191
6192 // Transfer the remainder of BB and its successor edges to exitMBB.
6193 exitMBB->splice(exitMBB->begin(), BB,
6194 llvm::next(MachineBasicBlock::iterator(MI)),
6195 BB->end());
6196 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6197
Craig Topper420761a2012-04-20 07:30:17 +00006198 const TargetRegisterClass *TRC = isThumb2 ?
6199 (const TargetRegisterClass*)&ARM::tGPRRegClass :
6200 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eli Friedman2bdffe42011-08-31 00:31:29 +00006201 unsigned storesuccess = MRI.createVirtualRegister(TRC);
6202
6203 // thisMBB:
6204 // ...
6205 // fallthrough --> loopMBB
6206 BB->addSuccessor(loopMBB);
6207
6208 // loopMBB:
6209 // ldrexd r2, r3, ptr
6210 // <binopa> r0, r2, incr
6211 // <binopb> r1, r3, incr
6212 // strexd storesuccess, r0, r1, ptr
6213 // cmp storesuccess, #0
6214 // bne- loopMBB
6215 // fallthrough --> exitMBB
Eli Friedman2bdffe42011-08-31 00:31:29 +00006216 BB = loopMBB;
Tim Northover0adfded2013-01-29 09:06:13 +00006217
Eli Friedman2bdffe42011-08-31 00:31:29 +00006218 // Load
Tim Northover0adfded2013-01-29 09:06:13 +00006219 if (isThumb2) {
6220 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2LDREXD))
6221 .addReg(destlo, RegState::Define)
6222 .addReg(desthi, RegState::Define)
6223 .addReg(ptr));
6224 } else {
6225 unsigned GPRPair0 = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6226 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::LDREXD))
6227 .addReg(GPRPair0, RegState::Define).addReg(ptr));
6228 // Copy r2/r3 into dest. (This copy will normally be coalesced.)
6229 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), destlo)
6230 .addReg(GPRPair0, 0, ARM::gsub_0);
6231 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), desthi)
6232 .addReg(GPRPair0, 0, ARM::gsub_1);
Silviu Baranga35b3df62012-11-29 14:41:25 +00006233 }
Weiming Zhaoe56764b2012-11-16 21:55:34 +00006234
Tim Northover0adfded2013-01-29 09:06:13 +00006235 unsigned StoreLo, StoreHi;
Eli Friedman4d3f3292011-08-31 17:52:22 +00006236 if (IsCmpxchg) {
6237 // Add early exit
6238 for (unsigned i = 0; i < 2; i++) {
6239 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr :
6240 ARM::CMPrr))
6241 .addReg(i == 0 ? destlo : desthi)
6242 .addReg(i == 0 ? vallo : valhi));
6243 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6244 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
6245 BB->addSuccessor(exitMBB);
6246 BB->addSuccessor(i == 0 ? contBB : cont2BB);
6247 BB = (i == 0 ? contBB : cont2BB);
6248 }
6249
6250 // Copy to physregs for strexd
Tim Northover0adfded2013-01-29 09:06:13 +00006251 StoreLo = MI->getOperand(5).getReg();
6252 StoreHi = MI->getOperand(6).getReg();
Eli Friedman4d3f3292011-08-31 17:52:22 +00006253 } else if (Op1) {
Eli Friedman2bdffe42011-08-31 00:31:29 +00006254 // Perform binary operation
Weiming Zhaoe56764b2012-11-16 21:55:34 +00006255 unsigned tmpRegLo = MRI.createVirtualRegister(TRC);
6256 AddDefaultPred(BuildMI(BB, dl, TII->get(Op1), tmpRegLo)
Eli Friedman2bdffe42011-08-31 00:31:29 +00006257 .addReg(destlo).addReg(vallo))
6258 .addReg(NeedsCarry ? ARM::CPSR : 0, getDefRegState(NeedsCarry));
Weiming Zhaoe56764b2012-11-16 21:55:34 +00006259 unsigned tmpRegHi = MRI.createVirtualRegister(TRC);
6260 AddDefaultPred(BuildMI(BB, dl, TII->get(Op2), tmpRegHi)
Silviu Baranga35b3df62012-11-29 14:41:25 +00006261 .addReg(desthi).addReg(valhi))
6262 .addReg(IsMinMax ? ARM::CPSR : 0, getDefRegState(IsMinMax));
Weiming Zhaoe56764b2012-11-16 21:55:34 +00006263
Tim Northover0adfded2013-01-29 09:06:13 +00006264 StoreLo = tmpRegLo;
6265 StoreHi = tmpRegHi;
Eli Friedman2bdffe42011-08-31 00:31:29 +00006266 } else {
6267 // Copy to physregs for strexd
Tim Northover0adfded2013-01-29 09:06:13 +00006268 StoreLo = vallo;
6269 StoreHi = valhi;
Eli Friedman2bdffe42011-08-31 00:31:29 +00006270 }
Silviu Baranga35b3df62012-11-29 14:41:25 +00006271 if (IsMinMax) {
6272 // Compare and branch to exit block.
6273 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6274 .addMBB(exitMBB).addImm(CC).addReg(ARM::CPSR);
6275 BB->addSuccessor(exitMBB);
6276 BB->addSuccessor(contBB);
6277 BB = contBB;
Tim Northover0adfded2013-01-29 09:06:13 +00006278 StoreLo = vallo;
6279 StoreHi = valhi;
Silviu Baranga35b3df62012-11-29 14:41:25 +00006280 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00006281
6282 // Store
Tim Northover0adfded2013-01-29 09:06:13 +00006283 if (isThumb2) {
6284 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2STREXD), storesuccess)
6285 .addReg(StoreLo).addReg(StoreHi).addReg(ptr));
6286 } else {
6287 // Marshal a pair...
6288 unsigned StorePair = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6289 unsigned UndefPair = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6290 unsigned r1 = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6291 BuildMI(BB, dl, TII->get(TargetOpcode::IMPLICIT_DEF), UndefPair);
6292 BuildMI(BB, dl, TII->get(TargetOpcode::INSERT_SUBREG), r1)
6293 .addReg(UndefPair)
6294 .addReg(StoreLo)
6295 .addImm(ARM::gsub_0);
6296 BuildMI(BB, dl, TII->get(TargetOpcode::INSERT_SUBREG), StorePair)
6297 .addReg(r1)
6298 .addReg(StoreHi)
6299 .addImm(ARM::gsub_1);
6300
6301 // ...and store it
6302 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::STREXD), storesuccess)
6303 .addReg(StorePair).addReg(ptr));
6304 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00006305 // Cmp+jump
6306 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
6307 .addReg(storesuccess).addImm(0));
6308 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6309 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
6310
6311 BB->addSuccessor(loopMBB);
6312 BB->addSuccessor(exitMBB);
6313
6314 // exitMBB:
6315 // ...
6316 BB = exitMBB;
6317
6318 MI->eraseFromParent(); // The instruction is gone now.
6319
6320 return BB;
6321}
6322
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006323/// SetupEntryBlockForSjLj - Insert code into the entry block that creates and
6324/// registers the function context.
6325void ARMTargetLowering::
6326SetupEntryBlockForSjLj(MachineInstr *MI, MachineBasicBlock *MBB,
6327 MachineBasicBlock *DispatchBB, int FI) const {
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006328 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6329 DebugLoc dl = MI->getDebugLoc();
6330 MachineFunction *MF = MBB->getParent();
6331 MachineRegisterInfo *MRI = &MF->getRegInfo();
6332 MachineConstantPool *MCP = MF->getConstantPool();
6333 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
6334 const Function *F = MF->getFunction();
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006335
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006336 bool isThumb = Subtarget->isThumb();
Bill Wendlingff4216a2011-10-03 22:44:15 +00006337 bool isThumb2 = Subtarget->isThumb2();
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006338
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006339 unsigned PCLabelId = AFI->createPICLabelUId();
Bill Wendlingff4216a2011-10-03 22:44:15 +00006340 unsigned PCAdj = (isThumb || isThumb2) ? 4 : 8;
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006341 ARMConstantPoolValue *CPV =
6342 ARMConstantPoolMBB::Create(F->getContext(), DispatchBB, PCLabelId, PCAdj);
6343 unsigned CPI = MCP->getConstantPoolIndex(CPV, 4);
6344
Craig Topper420761a2012-04-20 07:30:17 +00006345 const TargetRegisterClass *TRC = isThumb ?
6346 (const TargetRegisterClass*)&ARM::tGPRRegClass :
6347 (const TargetRegisterClass*)&ARM::GPRRegClass;
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006348
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006349 // Grab constant pool and fixed stack memory operands.
6350 MachineMemOperand *CPMMO =
6351 MF->getMachineMemOperand(MachinePointerInfo::getConstantPool(),
6352 MachineMemOperand::MOLoad, 4, 4);
6353
6354 MachineMemOperand *FIMMOSt =
6355 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
6356 MachineMemOperand::MOStore, 4, 4);
6357
6358 // Load the address of the dispatch MBB into the jump buffer.
6359 if (isThumb2) {
6360 // Incoming value: jbuf
6361 // ldr.n r5, LCPI1_1
6362 // orr r5, r5, #1
6363 // add r5, pc
6364 // str r5, [$jbuf, #+4] ; &jbuf[1]
6365 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6366 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2LDRpci), NewVReg1)
6367 .addConstantPoolIndex(CPI)
6368 .addMemOperand(CPMMO));
6369 // Set the low bit because of thumb mode.
6370 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6371 AddDefaultCC(
6372 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2ORRri), NewVReg2)
6373 .addReg(NewVReg1, RegState::Kill)
6374 .addImm(0x01)));
6375 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6376 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg3)
6377 .addReg(NewVReg2, RegState::Kill)
6378 .addImm(PCLabelId);
6379 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2STRi12))
6380 .addReg(NewVReg3, RegState::Kill)
6381 .addFrameIndex(FI)
6382 .addImm(36) // &jbuf[1] :: pc
6383 .addMemOperand(FIMMOSt));
6384 } else if (isThumb) {
6385 // Incoming value: jbuf
6386 // ldr.n r1, LCPI1_4
6387 // add r1, pc
6388 // mov r2, #1
6389 // orrs r1, r2
6390 // add r2, $jbuf, #+4 ; &jbuf[1]
6391 // str r1, [r2]
6392 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6393 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tLDRpci), NewVReg1)
6394 .addConstantPoolIndex(CPI)
6395 .addMemOperand(CPMMO));
6396 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6397 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg2)
6398 .addReg(NewVReg1, RegState::Kill)
6399 .addImm(PCLabelId);
6400 // Set the low bit because of thumb mode.
6401 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6402 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tMOVi8), NewVReg3)
6403 .addReg(ARM::CPSR, RegState::Define)
6404 .addImm(1));
6405 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6406 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tORR), NewVReg4)
6407 .addReg(ARM::CPSR, RegState::Define)
6408 .addReg(NewVReg2, RegState::Kill)
6409 .addReg(NewVReg3, RegState::Kill));
6410 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
6411 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tADDrSPi), NewVReg5)
6412 .addFrameIndex(FI)
6413 .addImm(36)); // &jbuf[1] :: pc
6414 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tSTRi))
6415 .addReg(NewVReg4, RegState::Kill)
6416 .addReg(NewVReg5, RegState::Kill)
6417 .addImm(0)
6418 .addMemOperand(FIMMOSt));
6419 } else {
6420 // Incoming value: jbuf
6421 // ldr r1, LCPI1_1
6422 // add r1, pc, r1
6423 // str r1, [$jbuf, #+4] ; &jbuf[1]
6424 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6425 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::LDRi12), NewVReg1)
6426 .addConstantPoolIndex(CPI)
6427 .addImm(0)
6428 .addMemOperand(CPMMO));
6429 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6430 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::PICADD), NewVReg2)
6431 .addReg(NewVReg1, RegState::Kill)
6432 .addImm(PCLabelId));
6433 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::STRi12))
6434 .addReg(NewVReg2, RegState::Kill)
6435 .addFrameIndex(FI)
6436 .addImm(36) // &jbuf[1] :: pc
6437 .addMemOperand(FIMMOSt));
6438 }
6439}
6440
6441MachineBasicBlock *ARMTargetLowering::
6442EmitSjLjDispatchBlock(MachineInstr *MI, MachineBasicBlock *MBB) const {
6443 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6444 DebugLoc dl = MI->getDebugLoc();
6445 MachineFunction *MF = MBB->getParent();
6446 MachineRegisterInfo *MRI = &MF->getRegInfo();
6447 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
6448 MachineFrameInfo *MFI = MF->getFrameInfo();
6449 int FI = MFI->getFunctionContextIndex();
6450
Craig Topper420761a2012-04-20 07:30:17 +00006451 const TargetRegisterClass *TRC = Subtarget->isThumb() ?
6452 (const TargetRegisterClass*)&ARM::tGPRRegClass :
Jakob Stoklund Olesen027c32a2012-05-20 06:38:47 +00006453 (const TargetRegisterClass*)&ARM::GPRnopcRegClass;
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006454
Bill Wendling04f15b42011-10-06 21:29:56 +00006455 // Get a mapping of the call site numbers to all of the landing pads they're
6456 // associated with.
Bill Wendling2a850152011-10-05 00:02:33 +00006457 DenseMap<unsigned, SmallVector<MachineBasicBlock*, 2> > CallSiteNumToLPad;
6458 unsigned MaxCSNum = 0;
6459 MachineModuleInfo &MMI = MF->getMMI();
Jim Grosbachd4f020a2012-04-06 23:43:50 +00006460 for (MachineFunction::iterator BB = MF->begin(), E = MF->end(); BB != E;
6461 ++BB) {
Bill Wendling2a850152011-10-05 00:02:33 +00006462 if (!BB->isLandingPad()) continue;
6463
6464 // FIXME: We should assert that the EH_LABEL is the first MI in the landing
6465 // pad.
6466 for (MachineBasicBlock::iterator
6467 II = BB->begin(), IE = BB->end(); II != IE; ++II) {
6468 if (!II->isEHLabel()) continue;
6469
6470 MCSymbol *Sym = II->getOperand(0).getMCSymbol();
Bill Wendling5cbef192011-10-05 23:28:57 +00006471 if (!MMI.hasCallSiteLandingPad(Sym)) continue;
Bill Wendling2a850152011-10-05 00:02:33 +00006472
Bill Wendling5cbef192011-10-05 23:28:57 +00006473 SmallVectorImpl<unsigned> &CallSiteIdxs = MMI.getCallSiteLandingPad(Sym);
6474 for (SmallVectorImpl<unsigned>::iterator
6475 CSI = CallSiteIdxs.begin(), CSE = CallSiteIdxs.end();
6476 CSI != CSE; ++CSI) {
6477 CallSiteNumToLPad[*CSI].push_back(BB);
6478 MaxCSNum = std::max(MaxCSNum, *CSI);
6479 }
Bill Wendling2a850152011-10-05 00:02:33 +00006480 break;
6481 }
6482 }
6483
6484 // Get an ordered list of the machine basic blocks for the jump table.
6485 std::vector<MachineBasicBlock*> LPadList;
Bill Wendling2acf6382011-10-07 23:18:02 +00006486 SmallPtrSet<MachineBasicBlock*, 64> InvokeBBs;
Bill Wendling2a850152011-10-05 00:02:33 +00006487 LPadList.reserve(CallSiteNumToLPad.size());
6488 for (unsigned I = 1; I <= MaxCSNum; ++I) {
6489 SmallVectorImpl<MachineBasicBlock*> &MBBList = CallSiteNumToLPad[I];
6490 for (SmallVectorImpl<MachineBasicBlock*>::iterator
Bill Wendling2acf6382011-10-07 23:18:02 +00006491 II = MBBList.begin(), IE = MBBList.end(); II != IE; ++II) {
Bill Wendling2a850152011-10-05 00:02:33 +00006492 LPadList.push_back(*II);
Bill Wendling2acf6382011-10-07 23:18:02 +00006493 InvokeBBs.insert((*II)->pred_begin(), (*II)->pred_end());
6494 }
Bill Wendling2a850152011-10-05 00:02:33 +00006495 }
6496
Bill Wendling5cbef192011-10-05 23:28:57 +00006497 assert(!LPadList.empty() &&
6498 "No landing pad destinations for the dispatch jump table!");
6499
Bill Wendling04f15b42011-10-06 21:29:56 +00006500 // Create the jump table and associated information.
Bill Wendling2a850152011-10-05 00:02:33 +00006501 MachineJumpTableInfo *JTI =
6502 MF->getOrCreateJumpTableInfo(MachineJumpTableInfo::EK_Inline);
6503 unsigned MJTI = JTI->createJumpTableIndex(LPadList);
6504 unsigned UId = AFI->createJumpTableUId();
Chad Rosierb8f307b2013-03-01 18:30:38 +00006505 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Bill Wendling2a850152011-10-05 00:02:33 +00006506
Bill Wendling04f15b42011-10-06 21:29:56 +00006507 // Create the MBBs for the dispatch code.
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006508
6509 // Shove the dispatch's address into the return slot in the function context.
6510 MachineBasicBlock *DispatchBB = MF->CreateMachineBasicBlock();
6511 DispatchBB->setIsLandingPad();
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006512
Bill Wendlingbb734682011-10-05 00:39:32 +00006513 MachineBasicBlock *TrapBB = MF->CreateMachineBasicBlock();
Eli Bendersky0f156af2013-01-30 16:30:19 +00006514 unsigned trap_opcode;
Chad Rosier279706e2013-02-28 18:54:27 +00006515 if (Subtarget->isThumb())
Eli Bendersky0f156af2013-01-30 16:30:19 +00006516 trap_opcode = ARM::tTRAP;
Chad Rosier279706e2013-02-28 18:54:27 +00006517 else
6518 trap_opcode = Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP;
6519
Eli Bendersky0f156af2013-01-30 16:30:19 +00006520 BuildMI(TrapBB, dl, TII->get(trap_opcode));
Bill Wendlingbb734682011-10-05 00:39:32 +00006521 DispatchBB->addSuccessor(TrapBB);
6522
6523 MachineBasicBlock *DispContBB = MF->CreateMachineBasicBlock();
6524 DispatchBB->addSuccessor(DispContBB);
Bill Wendling2a850152011-10-05 00:02:33 +00006525
Bill Wendlinga48ed4f2011-10-17 21:32:56 +00006526 // Insert and MBBs.
Bill Wendling930193c2011-10-06 00:53:33 +00006527 MF->insert(MF->end(), DispatchBB);
6528 MF->insert(MF->end(), DispContBB);
6529 MF->insert(MF->end(), TrapBB);
Bill Wendling930193c2011-10-06 00:53:33 +00006530
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006531 // Insert code into the entry block that creates and registers the function
6532 // context.
6533 SetupEntryBlockForSjLj(MI, MBB, DispatchBB, FI);
6534
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006535 MachineMemOperand *FIMMOLd =
Bill Wendling04f15b42011-10-06 21:29:56 +00006536 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Bill Wendling083a8eb2011-10-06 23:37:36 +00006537 MachineMemOperand::MOLoad |
6538 MachineMemOperand::MOVolatile, 4, 4);
Bill Wendling930193c2011-10-06 00:53:33 +00006539
Chad Rosiere7bd5192012-11-06 23:05:24 +00006540 MachineInstrBuilder MIB;
6541 MIB = BuildMI(DispatchBB, dl, TII->get(ARM::Int_eh_sjlj_dispatchsetup));
6542
6543 const ARMBaseInstrInfo *AII = static_cast<const ARMBaseInstrInfo*>(TII);
6544 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
6545
6546 // Add a register mask with no preserved registers. This results in all
6547 // registers being marked as clobbered.
6548 MIB.addRegMask(RI.getNoPreservedMask());
Bob Wilsoneaab6ef2011-11-16 07:11:57 +00006549
Bill Wendling952cb502011-10-18 22:49:07 +00006550 unsigned NumLPads = LPadList.size();
Bill Wendling95ce2e92011-10-06 22:53:00 +00006551 if (Subtarget->isThumb2()) {
6552 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6553 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2LDRi12), NewVReg1)
6554 .addFrameIndex(FI)
6555 .addImm(4)
6556 .addMemOperand(FIMMOLd));
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006557
Bill Wendling952cb502011-10-18 22:49:07 +00006558 if (NumLPads < 256) {
6559 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPri))
6560 .addReg(NewVReg1)
6561 .addImm(LPadList.size()));
6562 } else {
6563 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6564 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVi16), VReg1)
Bill Wendling15a1a222011-10-18 23:19:55 +00006565 .addImm(NumLPads & 0xFFFF));
6566
6567 unsigned VReg2 = VReg1;
6568 if ((NumLPads & 0xFFFF0000) != 0) {
6569 VReg2 = MRI->createVirtualRegister(TRC);
6570 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVTi16), VReg2)
6571 .addReg(VReg1)
6572 .addImm(NumLPads >> 16));
6573 }
6574
Bill Wendling952cb502011-10-18 22:49:07 +00006575 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPrr))
6576 .addReg(NewVReg1)
6577 .addReg(VReg2));
6578 }
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006579
Bill Wendling95ce2e92011-10-06 22:53:00 +00006580 BuildMI(DispatchBB, dl, TII->get(ARM::t2Bcc))
6581 .addMBB(TrapBB)
6582 .addImm(ARMCC::HI)
6583 .addReg(ARM::CPSR);
Bill Wendlingbb734682011-10-05 00:39:32 +00006584
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006585 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6586 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::t2LEApcrelJT),NewVReg3)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006587 .addJumpTableIndex(MJTI)
6588 .addImm(UId));
Bill Wendling2a850152011-10-05 00:02:33 +00006589
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006590 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
Bill Wendling95ce2e92011-10-06 22:53:00 +00006591 AddDefaultCC(
6592 AddDefaultPred(
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006593 BuildMI(DispContBB, dl, TII->get(ARM::t2ADDrs), NewVReg4)
6594 .addReg(NewVReg3, RegState::Kill)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006595 .addReg(NewVReg1)
6596 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
6597
6598 BuildMI(DispContBB, dl, TII->get(ARM::t2BR_JT))
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006599 .addReg(NewVReg4, RegState::Kill)
Bill Wendling2a850152011-10-05 00:02:33 +00006600 .addReg(NewVReg1)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006601 .addJumpTableIndex(MJTI)
6602 .addImm(UId);
6603 } else if (Subtarget->isThumb()) {
Bill Wendling083a8eb2011-10-06 23:37:36 +00006604 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6605 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRspi), NewVReg1)
6606 .addFrameIndex(FI)
6607 .addImm(1)
6608 .addMemOperand(FIMMOLd));
Bill Wendlingf1083d42011-10-07 22:08:37 +00006609
Bill Wendlinga5871dc2011-10-18 23:11:05 +00006610 if (NumLPads < 256) {
6611 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPi8))
6612 .addReg(NewVReg1)
6613 .addImm(NumLPads));
6614 } else {
6615 MachineConstantPool *ConstantPool = MF->getConstantPool();
Bill Wendling922ad782011-10-19 09:24:02 +00006616 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
6617 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
6618
6619 // MachineConstantPool wants an explicit alignment.
Micah Villmow3574eca2012-10-08 16:38:25 +00006620 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Bill Wendling922ad782011-10-19 09:24:02 +00006621 if (Align == 0)
Micah Villmow3574eca2012-10-08 16:38:25 +00006622 Align = getDataLayout()->getTypeAllocSize(C->getType());
Bill Wendling922ad782011-10-19 09:24:02 +00006623 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
Bill Wendlinga5871dc2011-10-18 23:11:05 +00006624
6625 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6626 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRpci))
6627 .addReg(VReg1, RegState::Define)
6628 .addConstantPoolIndex(Idx));
6629 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPr))
6630 .addReg(NewVReg1)
6631 .addReg(VReg1));
6632 }
6633
Bill Wendling083a8eb2011-10-06 23:37:36 +00006634 BuildMI(DispatchBB, dl, TII->get(ARM::tBcc))
6635 .addMBB(TrapBB)
6636 .addImm(ARMCC::HI)
6637 .addReg(ARM::CPSR);
6638
6639 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6640 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLSLri), NewVReg2)
6641 .addReg(ARM::CPSR, RegState::Define)
6642 .addReg(NewVReg1)
6643 .addImm(2));
6644
6645 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling217f0e92011-10-06 23:41:14 +00006646 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLEApcrelJT), NewVReg3)
Bill Wendling083a8eb2011-10-06 23:37:36 +00006647 .addJumpTableIndex(MJTI)
6648 .addImm(UId));
6649
6650 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6651 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg4)
6652 .addReg(ARM::CPSR, RegState::Define)
6653 .addReg(NewVReg2, RegState::Kill)
6654 .addReg(NewVReg3));
6655
6656 MachineMemOperand *JTMMOLd =
6657 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
6658 MachineMemOperand::MOLoad, 4, 4);
6659
6660 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
6661 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLDRi), NewVReg5)
6662 .addReg(NewVReg4, RegState::Kill)
6663 .addImm(0)
6664 .addMemOperand(JTMMOLd));
6665
Chad Rosierb8f307b2013-03-01 18:30:38 +00006666 unsigned NewVReg6 = NewVReg5;
6667 if (RelocM == Reloc::PIC_) {
6668 NewVReg6 = MRI->createVirtualRegister(TRC);
6669 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg6)
6670 .addReg(ARM::CPSR, RegState::Define)
6671 .addReg(NewVReg5, RegState::Kill)
6672 .addReg(NewVReg3));
6673 }
Bill Wendling083a8eb2011-10-06 23:37:36 +00006674
6675 BuildMI(DispContBB, dl, TII->get(ARM::tBR_JTr))
6676 .addReg(NewVReg6, RegState::Kill)
6677 .addJumpTableIndex(MJTI)
6678 .addImm(UId);
Bill Wendling95ce2e92011-10-06 22:53:00 +00006679 } else {
6680 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6681 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRi12), NewVReg1)
6682 .addFrameIndex(FI)
6683 .addImm(4)
6684 .addMemOperand(FIMMOLd));
Bill Wendling564392b2011-10-18 22:11:18 +00006685
Bill Wendling85f3a0a2011-10-18 22:52:20 +00006686 if (NumLPads < 256) {
6687 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPri))
6688 .addReg(NewVReg1)
6689 .addImm(NumLPads));
Bill Wendling922ad782011-10-19 09:24:02 +00006690 } else if (Subtarget->hasV6T2Ops() && isUInt<16>(NumLPads)) {
Bill Wendling85f3a0a2011-10-18 22:52:20 +00006691 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6692 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVi16), VReg1)
Bill Wendling15a1a222011-10-18 23:19:55 +00006693 .addImm(NumLPads & 0xFFFF));
6694
6695 unsigned VReg2 = VReg1;
6696 if ((NumLPads & 0xFFFF0000) != 0) {
6697 VReg2 = MRI->createVirtualRegister(TRC);
6698 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVTi16), VReg2)
6699 .addReg(VReg1)
6700 .addImm(NumLPads >> 16));
6701 }
6702
Bill Wendling85f3a0a2011-10-18 22:52:20 +00006703 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
6704 .addReg(NewVReg1)
6705 .addReg(VReg2));
Bill Wendling922ad782011-10-19 09:24:02 +00006706 } else {
6707 MachineConstantPool *ConstantPool = MF->getConstantPool();
6708 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
6709 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
6710
6711 // MachineConstantPool wants an explicit alignment.
Micah Villmow3574eca2012-10-08 16:38:25 +00006712 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Bill Wendling922ad782011-10-19 09:24:02 +00006713 if (Align == 0)
Micah Villmow3574eca2012-10-08 16:38:25 +00006714 Align = getDataLayout()->getTypeAllocSize(C->getType());
Bill Wendling922ad782011-10-19 09:24:02 +00006715 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
6716
6717 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6718 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRcp))
6719 .addReg(VReg1, RegState::Define)
Bill Wendling767f8be2011-10-20 20:37:11 +00006720 .addConstantPoolIndex(Idx)
6721 .addImm(0));
Bill Wendling922ad782011-10-19 09:24:02 +00006722 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
6723 .addReg(NewVReg1)
6724 .addReg(VReg1, RegState::Kill));
Bill Wendling85f3a0a2011-10-18 22:52:20 +00006725 }
6726
Bill Wendling95ce2e92011-10-06 22:53:00 +00006727 BuildMI(DispatchBB, dl, TII->get(ARM::Bcc))
6728 .addMBB(TrapBB)
6729 .addImm(ARMCC::HI)
6730 .addReg(ARM::CPSR);
Bill Wendling2a850152011-10-05 00:02:33 +00006731
Bill Wendling564392b2011-10-18 22:11:18 +00006732 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling95ce2e92011-10-06 22:53:00 +00006733 AddDefaultCC(
Bill Wendling564392b2011-10-18 22:11:18 +00006734 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::MOVsi), NewVReg3)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006735 .addReg(NewVReg1)
6736 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
Bill Wendling564392b2011-10-18 22:11:18 +00006737 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6738 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::LEApcrelJT), NewVReg4)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006739 .addJumpTableIndex(MJTI)
6740 .addImm(UId));
6741
6742 MachineMemOperand *JTMMOLd =
6743 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
6744 MachineMemOperand::MOLoad, 4, 4);
Bill Wendling564392b2011-10-18 22:11:18 +00006745 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
Bill Wendling95ce2e92011-10-06 22:53:00 +00006746 AddDefaultPred(
Bill Wendling564392b2011-10-18 22:11:18 +00006747 BuildMI(DispContBB, dl, TII->get(ARM::LDRrs), NewVReg5)
6748 .addReg(NewVReg3, RegState::Kill)
6749 .addReg(NewVReg4)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006750 .addImm(0)
6751 .addMemOperand(JTMMOLd));
6752
Chad Rosierb8f307b2013-03-01 18:30:38 +00006753 if (RelocM == Reloc::PIC_) {
6754 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTadd))
6755 .addReg(NewVReg5, RegState::Kill)
6756 .addReg(NewVReg4)
6757 .addJumpTableIndex(MJTI)
6758 .addImm(UId);
6759 } else {
6760 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTr))
6761 .addReg(NewVReg5, RegState::Kill)
6762 .addJumpTableIndex(MJTI)
6763 .addImm(UId);
6764 }
Bill Wendling95ce2e92011-10-06 22:53:00 +00006765 }
Bill Wendling2a850152011-10-05 00:02:33 +00006766
Bill Wendlingbb734682011-10-05 00:39:32 +00006767 // Add the jump table entries as successors to the MBB.
Jakob Stoklund Olesena0708d12012-08-20 20:52:03 +00006768 SmallPtrSet<MachineBasicBlock*, 8> SeenMBBs;
Bill Wendlingbb734682011-10-05 00:39:32 +00006769 for (std::vector<MachineBasicBlock*>::iterator
Bill Wendling2acf6382011-10-07 23:18:02 +00006770 I = LPadList.begin(), E = LPadList.end(); I != E; ++I) {
6771 MachineBasicBlock *CurMBB = *I;
Jakob Stoklund Olesena0708d12012-08-20 20:52:03 +00006772 if (SeenMBBs.insert(CurMBB))
Bill Wendling2acf6382011-10-07 23:18:02 +00006773 DispContBB->addSuccessor(CurMBB);
Bill Wendling2acf6382011-10-07 23:18:02 +00006774 }
6775
Bill Wendling24bb9252011-10-17 05:25:09 +00006776 // N.B. the order the invoke BBs are processed in doesn't matter here.
Craig Topper015f2282012-03-04 03:33:22 +00006777 const uint16_t *SavedRegs = RI.getCalleeSavedRegs(MF);
Bill Wendlingf7b02072011-10-18 18:30:49 +00006778 SmallVector<MachineBasicBlock*, 64> MBBLPads;
Bill Wendling2acf6382011-10-07 23:18:02 +00006779 for (SmallPtrSet<MachineBasicBlock*, 64>::iterator
6780 I = InvokeBBs.begin(), E = InvokeBBs.end(); I != E; ++I) {
6781 MachineBasicBlock *BB = *I;
Bill Wendling969c9ef2011-10-14 23:34:37 +00006782
6783 // Remove the landing pad successor from the invoke block and replace it
6784 // with the new dispatch block.
Bill Wendlingde39d862011-10-26 07:16:18 +00006785 SmallVector<MachineBasicBlock*, 4> Successors(BB->succ_begin(),
6786 BB->succ_end());
6787 while (!Successors.empty()) {
6788 MachineBasicBlock *SMBB = Successors.pop_back_val();
Bill Wendling2acf6382011-10-07 23:18:02 +00006789 if (SMBB->isLandingPad()) {
6790 BB->removeSuccessor(SMBB);
Bill Wendlingf7b02072011-10-18 18:30:49 +00006791 MBBLPads.push_back(SMBB);
Bill Wendling2acf6382011-10-07 23:18:02 +00006792 }
6793 }
6794
6795 BB->addSuccessor(DispatchBB);
Bill Wendling969c9ef2011-10-14 23:34:37 +00006796
6797 // Find the invoke call and mark all of the callee-saved registers as
6798 // 'implicit defined' so that they're spilled. This prevents code from
6799 // moving instructions to before the EH block, where they will never be
6800 // executed.
6801 for (MachineBasicBlock::reverse_iterator
6802 II = BB->rbegin(), IE = BB->rend(); II != IE; ++II) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00006803 if (!II->isCall()) continue;
Bill Wendling969c9ef2011-10-14 23:34:37 +00006804
6805 DenseMap<unsigned, bool> DefRegs;
6806 for (MachineInstr::mop_iterator
6807 OI = II->operands_begin(), OE = II->operands_end();
6808 OI != OE; ++OI) {
6809 if (!OI->isReg()) continue;
6810 DefRegs[OI->getReg()] = true;
6811 }
6812
Jakob Stoklund Olesen37a942c2012-12-19 21:31:56 +00006813 MachineInstrBuilder MIB(*MF, &*II);
Bill Wendling969c9ef2011-10-14 23:34:37 +00006814
Bill Wendling5d798592011-10-14 23:55:44 +00006815 for (unsigned i = 0; SavedRegs[i] != 0; ++i) {
Bill Wendlingb8dcb312011-10-22 00:29:28 +00006816 unsigned Reg = SavedRegs[i];
6817 if (Subtarget->isThumb2() &&
Craig Topper420761a2012-04-20 07:30:17 +00006818 !ARM::tGPRRegClass.contains(Reg) &&
6819 !ARM::hGPRRegClass.contains(Reg))
Bill Wendlingb8dcb312011-10-22 00:29:28 +00006820 continue;
Craig Topper420761a2012-04-20 07:30:17 +00006821 if (Subtarget->isThumb1Only() && !ARM::tGPRRegClass.contains(Reg))
Bill Wendlingb8dcb312011-10-22 00:29:28 +00006822 continue;
Craig Topper420761a2012-04-20 07:30:17 +00006823 if (!Subtarget->isThumb() && !ARM::GPRRegClass.contains(Reg))
Bill Wendlingb8dcb312011-10-22 00:29:28 +00006824 continue;
6825 if (!DefRegs[Reg])
6826 MIB.addReg(Reg, RegState::ImplicitDefine | RegState::Dead);
Bill Wendling5d798592011-10-14 23:55:44 +00006827 }
Bill Wendling969c9ef2011-10-14 23:34:37 +00006828
6829 break;
6830 }
Bill Wendling2acf6382011-10-07 23:18:02 +00006831 }
Bill Wendlingbb734682011-10-05 00:39:32 +00006832
Bill Wendlingf7b02072011-10-18 18:30:49 +00006833 // Mark all former landing pads as non-landing pads. The dispatch is the only
6834 // landing pad now.
6835 for (SmallVectorImpl<MachineBasicBlock*>::iterator
6836 I = MBBLPads.begin(), E = MBBLPads.end(); I != E; ++I)
6837 (*I)->setIsLandingPad(false);
6838
Bill Wendlingbb734682011-10-05 00:39:32 +00006839 // The instruction is gone now.
6840 MI->eraseFromParent();
6841
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006842 return MBB;
6843}
6844
Evan Cheng218977b2010-07-13 19:27:42 +00006845static
6846MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
6847 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
6848 E = MBB->succ_end(); I != E; ++I)
6849 if (*I != Succ)
6850 return *I;
6851 llvm_unreachable("Expecting a BB with two successors!");
6852}
6853
Manman Ren68f25572012-06-01 19:33:18 +00006854MachineBasicBlock *ARMTargetLowering::
6855EmitStructByval(MachineInstr *MI, MachineBasicBlock *BB) const {
6856 // This pseudo instruction has 3 operands: dst, src, size
6857 // We expand it to a loop if size > Subtarget->getMaxInlineSizeThreshold().
6858 // Otherwise, we will generate unrolled scalar copies.
6859 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6860 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6861 MachineFunction::iterator It = BB;
6862 ++It;
6863
6864 unsigned dest = MI->getOperand(0).getReg();
6865 unsigned src = MI->getOperand(1).getReg();
6866 unsigned SizeVal = MI->getOperand(2).getImm();
6867 unsigned Align = MI->getOperand(3).getImm();
6868 DebugLoc dl = MI->getDebugLoc();
6869
6870 bool isThumb2 = Subtarget->isThumb2();
6871 MachineFunction *MF = BB->getParent();
6872 MachineRegisterInfo &MRI = MF->getRegInfo();
Manman Reneda9fdf2012-06-18 22:23:48 +00006873 unsigned ldrOpc, strOpc, UnitSize = 0;
Manman Ren68f25572012-06-01 19:33:18 +00006874
6875 const TargetRegisterClass *TRC = isThumb2 ?
6876 (const TargetRegisterClass*)&ARM::tGPRRegClass :
6877 (const TargetRegisterClass*)&ARM::GPRRegClass;
Manman Reneda9fdf2012-06-18 22:23:48 +00006878 const TargetRegisterClass *TRC_Vec = 0;
Manman Ren68f25572012-06-01 19:33:18 +00006879
6880 if (Align & 1) {
6881 ldrOpc = isThumb2 ? ARM::t2LDRB_POST : ARM::LDRB_POST_IMM;
6882 strOpc = isThumb2 ? ARM::t2STRB_POST : ARM::STRB_POST_IMM;
6883 UnitSize = 1;
6884 } else if (Align & 2) {
6885 ldrOpc = isThumb2 ? ARM::t2LDRH_POST : ARM::LDRH_POST;
6886 strOpc = isThumb2 ? ARM::t2STRH_POST : ARM::STRH_POST;
6887 UnitSize = 2;
6888 } else {
Manman Reneda9fdf2012-06-18 22:23:48 +00006889 // Check whether we can use NEON instructions.
Bill Wendling831737d2012-12-30 10:32:01 +00006890 if (!MF->getFunction()->getAttributes().
6891 hasAttribute(AttributeSet::FunctionIndex,
6892 Attribute::NoImplicitFloat) &&
Manman Reneda9fdf2012-06-18 22:23:48 +00006893 Subtarget->hasNEON()) {
6894 if ((Align % 16 == 0) && SizeVal >= 16) {
6895 ldrOpc = ARM::VLD1q32wb_fixed;
6896 strOpc = ARM::VST1q32wb_fixed;
6897 UnitSize = 16;
6898 TRC_Vec = (const TargetRegisterClass*)&ARM::DPairRegClass;
6899 }
6900 else if ((Align % 8 == 0) && SizeVal >= 8) {
6901 ldrOpc = ARM::VLD1d32wb_fixed;
6902 strOpc = ARM::VST1d32wb_fixed;
6903 UnitSize = 8;
6904 TRC_Vec = (const TargetRegisterClass*)&ARM::DPRRegClass;
6905 }
6906 }
6907 // Can't use NEON instructions.
6908 if (UnitSize == 0) {
6909 ldrOpc = isThumb2 ? ARM::t2LDR_POST : ARM::LDR_POST_IMM;
6910 strOpc = isThumb2 ? ARM::t2STR_POST : ARM::STR_POST_IMM;
6911 UnitSize = 4;
6912 }
Manman Ren68f25572012-06-01 19:33:18 +00006913 }
Manman Reneda9fdf2012-06-18 22:23:48 +00006914
Manman Ren68f25572012-06-01 19:33:18 +00006915 unsigned BytesLeft = SizeVal % UnitSize;
6916 unsigned LoopSize = SizeVal - BytesLeft;
6917
6918 if (SizeVal <= Subtarget->getMaxInlineSizeThreshold()) {
6919 // Use LDR and STR to copy.
6920 // [scratch, srcOut] = LDR_POST(srcIn, UnitSize)
6921 // [destOut] = STR_POST(scratch, destIn, UnitSize)
6922 unsigned srcIn = src;
6923 unsigned destIn = dest;
6924 for (unsigned i = 0; i < LoopSize; i+=UnitSize) {
Manman Reneda9fdf2012-06-18 22:23:48 +00006925 unsigned scratch = MRI.createVirtualRegister(UnitSize >= 8 ? TRC_Vec:TRC);
Manman Ren68f25572012-06-01 19:33:18 +00006926 unsigned srcOut = MRI.createVirtualRegister(TRC);
6927 unsigned destOut = MRI.createVirtualRegister(TRC);
Manman Reneda9fdf2012-06-18 22:23:48 +00006928 if (UnitSize >= 8) {
6929 AddDefaultPred(BuildMI(*BB, MI, dl,
6930 TII->get(ldrOpc), scratch)
6931 .addReg(srcOut, RegState::Define).addReg(srcIn).addImm(0));
6932
6933 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(strOpc), destOut)
6934 .addReg(destIn).addImm(0).addReg(scratch));
6935 } else if (isThumb2) {
Manman Ren68f25572012-06-01 19:33:18 +00006936 AddDefaultPred(BuildMI(*BB, MI, dl,
6937 TII->get(ldrOpc), scratch)
6938 .addReg(srcOut, RegState::Define).addReg(srcIn).addImm(UnitSize));
6939
6940 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(strOpc), destOut)
6941 .addReg(scratch).addReg(destIn)
6942 .addImm(UnitSize));
6943 } else {
6944 AddDefaultPred(BuildMI(*BB, MI, dl,
6945 TII->get(ldrOpc), scratch)
6946 .addReg(srcOut, RegState::Define).addReg(srcIn).addReg(0)
6947 .addImm(UnitSize));
6948
6949 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(strOpc), destOut)
6950 .addReg(scratch).addReg(destIn)
6951 .addReg(0).addImm(UnitSize));
6952 }
6953 srcIn = srcOut;
6954 destIn = destOut;
6955 }
6956
6957 // Handle the leftover bytes with LDRB and STRB.
6958 // [scratch, srcOut] = LDRB_POST(srcIn, 1)
6959 // [destOut] = STRB_POST(scratch, destIn, 1)
6960 ldrOpc = isThumb2 ? ARM::t2LDRB_POST : ARM::LDRB_POST_IMM;
6961 strOpc = isThumb2 ? ARM::t2STRB_POST : ARM::STRB_POST_IMM;
6962 for (unsigned i = 0; i < BytesLeft; i++) {
6963 unsigned scratch = MRI.createVirtualRegister(TRC);
6964 unsigned srcOut = MRI.createVirtualRegister(TRC);
6965 unsigned destOut = MRI.createVirtualRegister(TRC);
6966 if (isThumb2) {
6967 AddDefaultPred(BuildMI(*BB, MI, dl,
6968 TII->get(ldrOpc),scratch)
6969 .addReg(srcOut, RegState::Define).addReg(srcIn).addImm(1));
6970
6971 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(strOpc), destOut)
6972 .addReg(scratch).addReg(destIn)
6973 .addReg(0).addImm(1));
6974 } else {
6975 AddDefaultPred(BuildMI(*BB, MI, dl,
6976 TII->get(ldrOpc),scratch)
Stepan Dyatkovskiy2c2cb3c2012-10-10 11:43:40 +00006977 .addReg(srcOut, RegState::Define).addReg(srcIn)
6978 .addReg(0).addImm(1));
Manman Ren68f25572012-06-01 19:33:18 +00006979
6980 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(strOpc), destOut)
6981 .addReg(scratch).addReg(destIn)
6982 .addReg(0).addImm(1));
6983 }
6984 srcIn = srcOut;
6985 destIn = destOut;
6986 }
6987 MI->eraseFromParent(); // The instruction is gone now.
6988 return BB;
6989 }
6990
6991 // Expand the pseudo op to a loop.
6992 // thisMBB:
6993 // ...
6994 // movw varEnd, # --> with thumb2
6995 // movt varEnd, #
6996 // ldrcp varEnd, idx --> without thumb2
6997 // fallthrough --> loopMBB
6998 // loopMBB:
6999 // PHI varPhi, varEnd, varLoop
7000 // PHI srcPhi, src, srcLoop
7001 // PHI destPhi, dst, destLoop
7002 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
7003 // [destLoop] = STR_POST(scratch, destPhi, UnitSize)
7004 // subs varLoop, varPhi, #UnitSize
7005 // bne loopMBB
7006 // fallthrough --> exitMBB
7007 // exitMBB:
7008 // epilogue to handle left-over bytes
7009 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
7010 // [destOut] = STRB_POST(scratch, destLoop, 1)
7011 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
7012 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
7013 MF->insert(It, loopMBB);
7014 MF->insert(It, exitMBB);
7015
7016 // Transfer the remainder of BB and its successor edges to exitMBB.
7017 exitMBB->splice(exitMBB->begin(), BB,
7018 llvm::next(MachineBasicBlock::iterator(MI)),
7019 BB->end());
7020 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
7021
7022 // Load an immediate to varEnd.
7023 unsigned varEnd = MRI.createVirtualRegister(TRC);
7024 if (isThumb2) {
7025 unsigned VReg1 = varEnd;
7026 if ((LoopSize & 0xFFFF0000) != 0)
7027 VReg1 = MRI.createVirtualRegister(TRC);
7028 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2MOVi16), VReg1)
7029 .addImm(LoopSize & 0xFFFF));
7030
7031 if ((LoopSize & 0xFFFF0000) != 0)
7032 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2MOVTi16), varEnd)
7033 .addReg(VReg1)
7034 .addImm(LoopSize >> 16));
7035 } else {
7036 MachineConstantPool *ConstantPool = MF->getConstantPool();
7037 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
7038 const Constant *C = ConstantInt::get(Int32Ty, LoopSize);
7039
7040 // MachineConstantPool wants an explicit alignment.
Micah Villmow3574eca2012-10-08 16:38:25 +00007041 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Manman Ren68f25572012-06-01 19:33:18 +00007042 if (Align == 0)
Micah Villmow3574eca2012-10-08 16:38:25 +00007043 Align = getDataLayout()->getTypeAllocSize(C->getType());
Manman Ren68f25572012-06-01 19:33:18 +00007044 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
7045
7046 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::LDRcp))
7047 .addReg(varEnd, RegState::Define)
7048 .addConstantPoolIndex(Idx)
7049 .addImm(0));
7050 }
7051 BB->addSuccessor(loopMBB);
7052
7053 // Generate the loop body:
7054 // varPhi = PHI(varLoop, varEnd)
7055 // srcPhi = PHI(srcLoop, src)
7056 // destPhi = PHI(destLoop, dst)
7057 MachineBasicBlock *entryBB = BB;
7058 BB = loopMBB;
7059 unsigned varLoop = MRI.createVirtualRegister(TRC);
7060 unsigned varPhi = MRI.createVirtualRegister(TRC);
7061 unsigned srcLoop = MRI.createVirtualRegister(TRC);
7062 unsigned srcPhi = MRI.createVirtualRegister(TRC);
7063 unsigned destLoop = MRI.createVirtualRegister(TRC);
7064 unsigned destPhi = MRI.createVirtualRegister(TRC);
7065
7066 BuildMI(*BB, BB->begin(), dl, TII->get(ARM::PHI), varPhi)
7067 .addReg(varLoop).addMBB(loopMBB)
7068 .addReg(varEnd).addMBB(entryBB);
7069 BuildMI(BB, dl, TII->get(ARM::PHI), srcPhi)
7070 .addReg(srcLoop).addMBB(loopMBB)
7071 .addReg(src).addMBB(entryBB);
7072 BuildMI(BB, dl, TII->get(ARM::PHI), destPhi)
7073 .addReg(destLoop).addMBB(loopMBB)
7074 .addReg(dest).addMBB(entryBB);
7075
7076 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
7077 // [destLoop] = STR_POST(scratch, destPhi, UnitSiz)
Manman Reneda9fdf2012-06-18 22:23:48 +00007078 unsigned scratch = MRI.createVirtualRegister(UnitSize >= 8 ? TRC_Vec:TRC);
7079 if (UnitSize >= 8) {
7080 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), scratch)
7081 .addReg(srcLoop, RegState::Define).addReg(srcPhi).addImm(0));
7082
7083 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), destLoop)
7084 .addReg(destPhi).addImm(0).addReg(scratch));
7085 } else if (isThumb2) {
Manman Ren68f25572012-06-01 19:33:18 +00007086 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), scratch)
7087 .addReg(srcLoop, RegState::Define).addReg(srcPhi).addImm(UnitSize));
7088
7089 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), destLoop)
7090 .addReg(scratch).addReg(destPhi)
7091 .addImm(UnitSize));
7092 } else {
7093 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), scratch)
7094 .addReg(srcLoop, RegState::Define).addReg(srcPhi).addReg(0)
7095 .addImm(UnitSize));
7096
7097 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), destLoop)
7098 .addReg(scratch).addReg(destPhi)
7099 .addReg(0).addImm(UnitSize));
7100 }
7101
7102 // Decrement loop variable by UnitSize.
7103 MachineInstrBuilder MIB = BuildMI(BB, dl,
7104 TII->get(isThumb2 ? ARM::t2SUBri : ARM::SUBri), varLoop);
7105 AddDefaultCC(AddDefaultPred(MIB.addReg(varPhi).addImm(UnitSize)));
7106 MIB->getOperand(5).setReg(ARM::CPSR);
7107 MIB->getOperand(5).setIsDef(true);
7108
7109 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
7110 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
7111
7112 // loopMBB can loop back to loopMBB or fall through to exitMBB.
7113 BB->addSuccessor(loopMBB);
7114 BB->addSuccessor(exitMBB);
7115
7116 // Add epilogue to handle BytesLeft.
7117 BB = exitMBB;
7118 MachineInstr *StartOfExit = exitMBB->begin();
7119 ldrOpc = isThumb2 ? ARM::t2LDRB_POST : ARM::LDRB_POST_IMM;
7120 strOpc = isThumb2 ? ARM::t2STRB_POST : ARM::STRB_POST_IMM;
7121
7122 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
7123 // [destOut] = STRB_POST(scratch, destLoop, 1)
7124 unsigned srcIn = srcLoop;
7125 unsigned destIn = destLoop;
7126 for (unsigned i = 0; i < BytesLeft; i++) {
7127 unsigned scratch = MRI.createVirtualRegister(TRC);
7128 unsigned srcOut = MRI.createVirtualRegister(TRC);
7129 unsigned destOut = MRI.createVirtualRegister(TRC);
7130 if (isThumb2) {
7131 AddDefaultPred(BuildMI(*BB, StartOfExit, dl,
7132 TII->get(ldrOpc),scratch)
7133 .addReg(srcOut, RegState::Define).addReg(srcIn).addImm(1));
7134
7135 AddDefaultPred(BuildMI(*BB, StartOfExit, dl, TII->get(strOpc), destOut)
7136 .addReg(scratch).addReg(destIn)
7137 .addImm(1));
7138 } else {
7139 AddDefaultPred(BuildMI(*BB, StartOfExit, dl,
7140 TII->get(ldrOpc),scratch)
7141 .addReg(srcOut, RegState::Define).addReg(srcIn).addReg(0).addImm(1));
7142
7143 AddDefaultPred(BuildMI(*BB, StartOfExit, dl, TII->get(strOpc), destOut)
7144 .addReg(scratch).addReg(destIn)
7145 .addReg(0).addImm(1));
7146 }
7147 srcIn = srcOut;
7148 destIn = destOut;
7149 }
7150
7151 MI->eraseFromParent(); // The instruction is gone now.
7152 return BB;
7153}
7154
Jim Grosbache801dc42009-12-12 01:40:06 +00007155MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007156ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00007157 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00007158 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00007159 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007160 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00007161 switch (MI->getOpcode()) {
Andrew Trick1c3af772011-04-23 03:55:32 +00007162 default: {
Jim Grosbach5278eb82009-12-11 01:42:04 +00007163 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00007164 llvm_unreachable("Unexpected instr type to insert");
Andrew Trick1c3af772011-04-23 03:55:32 +00007165 }
Jim Grosbachee2c2a42011-09-16 21:55:56 +00007166 // The Thumb2 pre-indexed stores have the same MI operands, they just
7167 // define them differently in the .td files from the isel patterns, so
7168 // they need pseudos.
7169 case ARM::t2STR_preidx:
7170 MI->setDesc(TII->get(ARM::t2STR_PRE));
7171 return BB;
7172 case ARM::t2STRB_preidx:
7173 MI->setDesc(TII->get(ARM::t2STRB_PRE));
7174 return BB;
7175 case ARM::t2STRH_preidx:
7176 MI->setDesc(TII->get(ARM::t2STRH_PRE));
7177 return BB;
7178
Jim Grosbach19dec202011-08-05 20:35:44 +00007179 case ARM::STRi_preidx:
7180 case ARM::STRBi_preidx: {
Jim Grosbach6cd57162011-08-09 21:22:41 +00007181 unsigned NewOpc = MI->getOpcode() == ARM::STRi_preidx ?
Jim Grosbach19dec202011-08-05 20:35:44 +00007182 ARM::STR_PRE_IMM : ARM::STRB_PRE_IMM;
7183 // Decode the offset.
7184 unsigned Offset = MI->getOperand(4).getImm();
7185 bool isSub = ARM_AM::getAM2Op(Offset) == ARM_AM::sub;
7186 Offset = ARM_AM::getAM2Offset(Offset);
7187 if (isSub)
7188 Offset = -Offset;
7189
Jim Grosbach4dfe2202011-08-12 21:02:34 +00007190 MachineMemOperand *MMO = *MI->memoperands_begin();
Benjamin Kramer2753ae32011-08-27 17:36:14 +00007191 BuildMI(*BB, MI, dl, TII->get(NewOpc))
Jim Grosbach19dec202011-08-05 20:35:44 +00007192 .addOperand(MI->getOperand(0)) // Rn_wb
7193 .addOperand(MI->getOperand(1)) // Rt
7194 .addOperand(MI->getOperand(2)) // Rn
7195 .addImm(Offset) // offset (skip GPR==zero_reg)
7196 .addOperand(MI->getOperand(5)) // pred
Jim Grosbach4dfe2202011-08-12 21:02:34 +00007197 .addOperand(MI->getOperand(6))
7198 .addMemOperand(MMO);
Jim Grosbach19dec202011-08-05 20:35:44 +00007199 MI->eraseFromParent();
7200 return BB;
7201 }
7202 case ARM::STRr_preidx:
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00007203 case ARM::STRBr_preidx:
7204 case ARM::STRH_preidx: {
7205 unsigned NewOpc;
7206 switch (MI->getOpcode()) {
7207 default: llvm_unreachable("unexpected opcode!");
7208 case ARM::STRr_preidx: NewOpc = ARM::STR_PRE_REG; break;
7209 case ARM::STRBr_preidx: NewOpc = ARM::STRB_PRE_REG; break;
7210 case ARM::STRH_preidx: NewOpc = ARM::STRH_PRE; break;
7211 }
Jim Grosbach19dec202011-08-05 20:35:44 +00007212 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(NewOpc));
7213 for (unsigned i = 0; i < MI->getNumOperands(); ++i)
7214 MIB.addOperand(MI->getOperand(i));
7215 MI->eraseFromParent();
7216 return BB;
7217 }
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007218 case ARM::ATOMIC_LOAD_ADD_I8:
7219 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
7220 case ARM::ATOMIC_LOAD_ADD_I16:
7221 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
7222 case ARM::ATOMIC_LOAD_ADD_I32:
7223 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00007224
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007225 case ARM::ATOMIC_LOAD_AND_I8:
7226 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
7227 case ARM::ATOMIC_LOAD_AND_I16:
7228 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
7229 case ARM::ATOMIC_LOAD_AND_I32:
7230 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00007231
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007232 case ARM::ATOMIC_LOAD_OR_I8:
7233 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
7234 case ARM::ATOMIC_LOAD_OR_I16:
7235 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
7236 case ARM::ATOMIC_LOAD_OR_I32:
7237 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00007238
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007239 case ARM::ATOMIC_LOAD_XOR_I8:
7240 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
7241 case ARM::ATOMIC_LOAD_XOR_I16:
7242 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
7243 case ARM::ATOMIC_LOAD_XOR_I32:
7244 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00007245
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007246 case ARM::ATOMIC_LOAD_NAND_I8:
7247 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
7248 case ARM::ATOMIC_LOAD_NAND_I16:
7249 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
7250 case ARM::ATOMIC_LOAD_NAND_I32:
7251 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00007252
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007253 case ARM::ATOMIC_LOAD_SUB_I8:
7254 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
7255 case ARM::ATOMIC_LOAD_SUB_I16:
7256 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
7257 case ARM::ATOMIC_LOAD_SUB_I32:
7258 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00007259
Jim Grosbachf7da8822011-04-26 19:44:18 +00007260 case ARM::ATOMIC_LOAD_MIN_I8:
7261 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::LT);
7262 case ARM::ATOMIC_LOAD_MIN_I16:
7263 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::LT);
7264 case ARM::ATOMIC_LOAD_MIN_I32:
7265 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::LT);
7266
7267 case ARM::ATOMIC_LOAD_MAX_I8:
7268 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::GT);
7269 case ARM::ATOMIC_LOAD_MAX_I16:
7270 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::GT);
7271 case ARM::ATOMIC_LOAD_MAX_I32:
7272 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::GT);
7273
7274 case ARM::ATOMIC_LOAD_UMIN_I8:
7275 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::LO);
7276 case ARM::ATOMIC_LOAD_UMIN_I16:
7277 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::LO);
7278 case ARM::ATOMIC_LOAD_UMIN_I32:
7279 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::LO);
7280
7281 case ARM::ATOMIC_LOAD_UMAX_I8:
7282 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::HI);
7283 case ARM::ATOMIC_LOAD_UMAX_I16:
7284 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::HI);
7285 case ARM::ATOMIC_LOAD_UMAX_I32:
7286 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::HI);
7287
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007288 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
7289 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
7290 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00007291
7292 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
7293 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
7294 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00007295
Eli Friedman2bdffe42011-08-31 00:31:29 +00007296
7297 case ARM::ATOMADD6432:
7298 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00007299 isThumb2 ? ARM::t2ADCrr : ARM::ADCrr,
7300 /*NeedsCarry*/ true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00007301 case ARM::ATOMSUB6432:
7302 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00007303 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7304 /*NeedsCarry*/ true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00007305 case ARM::ATOMOR6432:
7306 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00007307 isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00007308 case ARM::ATOMXOR6432:
7309 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2EORrr : ARM::EORrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00007310 isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00007311 case ARM::ATOMAND6432:
7312 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00007313 isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00007314 case ARM::ATOMSWAP6432:
7315 return EmitAtomicBinary64(MI, BB, 0, 0, false);
Eli Friedman4d3f3292011-08-31 17:52:22 +00007316 case ARM::ATOMCMPXCHG6432:
7317 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7318 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7319 /*NeedsCarry*/ false, /*IsCmpxchg*/true);
Silviu Baranga35b3df62012-11-29 14:41:25 +00007320 case ARM::ATOMMIN6432:
7321 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7322 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7323 /*NeedsCarry*/ true, /*IsCmpxchg*/false,
Silviu Baranga4a9256f2013-01-25 10:39:49 +00007324 /*IsMinMax*/ true, ARMCC::LT);
Silviu Baranga35b3df62012-11-29 14:41:25 +00007325 case ARM::ATOMMAX6432:
7326 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7327 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7328 /*NeedsCarry*/ true, /*IsCmpxchg*/false,
7329 /*IsMinMax*/ true, ARMCC::GE);
7330 case ARM::ATOMUMIN6432:
7331 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7332 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7333 /*NeedsCarry*/ true, /*IsCmpxchg*/false,
Silviu Baranga4a9256f2013-01-25 10:39:49 +00007334 /*IsMinMax*/ true, ARMCC::LO);
Silviu Baranga35b3df62012-11-29 14:41:25 +00007335 case ARM::ATOMUMAX6432:
7336 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7337 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7338 /*NeedsCarry*/ true, /*IsCmpxchg*/false,
7339 /*IsMinMax*/ true, ARMCC::HS);
Eli Friedman2bdffe42011-08-31 00:31:29 +00007340
Evan Cheng007ea272009-08-12 05:17:19 +00007341 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00007342 // To "insert" a SELECT_CC instruction, we actually have to insert the
7343 // diamond control-flow pattern. The incoming instruction knows the
7344 // destination vreg to set, the condition code register to branch on, the
7345 // true/false values to select between, and a branch opcode to use.
7346 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007347 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00007348 ++It;
7349
7350 // thisMBB:
7351 // ...
7352 // TrueVal = ...
7353 // cmpTY ccX, r1, r2
7354 // bCC copy1MBB
7355 // fallthrough --> copy0MBB
7356 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007357 MachineFunction *F = BB->getParent();
7358 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7359 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00007360 F->insert(It, copy0MBB);
7361 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00007362
7363 // Transfer the remainder of BB and its successor edges to sinkMBB.
7364 sinkMBB->splice(sinkMBB->begin(), BB,
7365 llvm::next(MachineBasicBlock::iterator(MI)),
7366 BB->end());
7367 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7368
Dan Gohman258c58c2010-07-06 15:49:48 +00007369 BB->addSuccessor(copy0MBB);
7370 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00007371
Dan Gohman14152b42010-07-06 20:24:04 +00007372 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
7373 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
7374
Evan Chenga8e29892007-01-19 07:51:42 +00007375 // copy0MBB:
7376 // %FalseValue = ...
7377 // # fallthrough to sinkMBB
7378 BB = copy0MBB;
7379
7380 // Update machine-CFG edges
7381 BB->addSuccessor(sinkMBB);
7382
7383 // sinkMBB:
7384 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7385 // ...
7386 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00007387 BuildMI(*BB, BB->begin(), dl,
7388 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00007389 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7390 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7391
Dan Gohman14152b42010-07-06 20:24:04 +00007392 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00007393 return BB;
7394 }
Evan Cheng86198642009-08-07 00:34:42 +00007395
Evan Cheng218977b2010-07-13 19:27:42 +00007396 case ARM::BCCi64:
7397 case ARM::BCCZi64: {
Bob Wilson3c904692010-12-23 22:45:49 +00007398 // If there is an unconditional branch to the other successor, remove it.
7399 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick7fa75ce2011-01-19 02:26:13 +00007400
Evan Cheng218977b2010-07-13 19:27:42 +00007401 // Compare both parts that make up the double comparison separately for
7402 // equality.
7403 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
7404
7405 unsigned LHS1 = MI->getOperand(1).getReg();
7406 unsigned LHS2 = MI->getOperand(2).getReg();
7407 if (RHSisZero) {
7408 AddDefaultPred(BuildMI(BB, dl,
7409 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7410 .addReg(LHS1).addImm(0));
7411 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7412 .addReg(LHS2).addImm(0)
7413 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7414 } else {
7415 unsigned RHS1 = MI->getOperand(3).getReg();
7416 unsigned RHS2 = MI->getOperand(4).getReg();
7417 AddDefaultPred(BuildMI(BB, dl,
7418 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7419 .addReg(LHS1).addReg(RHS1));
7420 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7421 .addReg(LHS2).addReg(RHS2)
7422 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7423 }
7424
7425 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
7426 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
7427 if (MI->getOperand(0).getImm() == ARMCC::NE)
7428 std::swap(destMBB, exitMBB);
7429
7430 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
7431 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Owen Anderson51f6a7a2011-09-09 21:48:23 +00007432 if (isThumb2)
7433 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2B)).addMBB(exitMBB));
7434 else
7435 BuildMI(BB, dl, TII->get(ARM::B)) .addMBB(exitMBB);
Evan Cheng218977b2010-07-13 19:27:42 +00007436
7437 MI->eraseFromParent(); // The pseudo instruction is gone now.
7438 return BB;
7439 }
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007440
Bill Wendling5bc85282011-10-17 20:37:20 +00007441 case ARM::Int_eh_sjlj_setjmp:
7442 case ARM::Int_eh_sjlj_setjmp_nofp:
7443 case ARM::tInt_eh_sjlj_setjmp:
7444 case ARM::t2Int_eh_sjlj_setjmp:
7445 case ARM::t2Int_eh_sjlj_setjmp_nofp:
7446 EmitSjLjDispatchBlock(MI, BB);
7447 return BB;
7448
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007449 case ARM::ABS:
7450 case ARM::t2ABS: {
7451 // To insert an ABS instruction, we have to insert the
7452 // diamond control-flow pattern. The incoming instruction knows the
7453 // source vreg to test against 0, the destination vreg to set,
7454 // the condition code register to branch on, the
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007455 // true/false values to select between, and a branch opcode to use.
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007456 // It transforms
7457 // V1 = ABS V0
7458 // into
7459 // V2 = MOVS V0
7460 // BCC (branch to SinkBB if V0 >= 0)
7461 // RSBBB: V3 = RSBri V2, 0 (compute ABS if V2 < 0)
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007462 // SinkBB: V1 = PHI(V2, V3)
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007463 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7464 MachineFunction::iterator BBI = BB;
7465 ++BBI;
7466 MachineFunction *Fn = BB->getParent();
7467 MachineBasicBlock *RSBBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7468 MachineBasicBlock *SinkBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7469 Fn->insert(BBI, RSBBB);
7470 Fn->insert(BBI, SinkBB);
7471
7472 unsigned int ABSSrcReg = MI->getOperand(1).getReg();
7473 unsigned int ABSDstReg = MI->getOperand(0).getReg();
7474 bool isThumb2 = Subtarget->isThumb2();
7475 MachineRegisterInfo &MRI = Fn->getRegInfo();
7476 // In Thumb mode S must not be specified if source register is the SP or
7477 // PC and if destination register is the SP, so restrict register class
Craig Topper420761a2012-04-20 07:30:17 +00007478 unsigned NewRsbDstReg = MRI.createVirtualRegister(isThumb2 ?
7479 (const TargetRegisterClass*)&ARM::rGPRRegClass :
7480 (const TargetRegisterClass*)&ARM::GPRRegClass);
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007481
7482 // Transfer the remainder of BB and its successor edges to sinkMBB.
7483 SinkBB->splice(SinkBB->begin(), BB,
7484 llvm::next(MachineBasicBlock::iterator(MI)),
7485 BB->end());
7486 SinkBB->transferSuccessorsAndUpdatePHIs(BB);
7487
7488 BB->addSuccessor(RSBBB);
7489 BB->addSuccessor(SinkBB);
7490
7491 // fall through to SinkMBB
7492 RSBBB->addSuccessor(SinkBB);
7493
Manman Ren307473d2012-06-15 21:32:12 +00007494 // insert a cmp at the end of BB
Andrew Trick49b446f2012-07-18 18:34:24 +00007495 AddDefaultPred(BuildMI(BB, dl,
Manman Ren307473d2012-06-15 21:32:12 +00007496 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7497 .addReg(ABSSrcReg).addImm(0));
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007498
7499 // insert a bcc with opposite CC to ARMCC::MI at the end of BB
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007500 BuildMI(BB, dl,
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007501 TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc)).addMBB(SinkBB)
7502 .addImm(ARMCC::getOppositeCondition(ARMCC::MI)).addReg(ARM::CPSR);
7503
7504 // insert rsbri in RSBBB
7505 // Note: BCC and rsbri will be converted into predicated rsbmi
7506 // by if-conversion pass
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007507 BuildMI(*RSBBB, RSBBB->begin(), dl,
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007508 TII->get(isThumb2 ? ARM::t2RSBri : ARM::RSBri), NewRsbDstReg)
Manman Ren307473d2012-06-15 21:32:12 +00007509 .addReg(ABSSrcReg, RegState::Kill)
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007510 .addImm(0).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
7511
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007512 // insert PHI in SinkBB,
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007513 // reuse ABSDstReg to not change uses of ABS instruction
7514 BuildMI(*SinkBB, SinkBB->begin(), dl,
7515 TII->get(ARM::PHI), ABSDstReg)
7516 .addReg(NewRsbDstReg).addMBB(RSBBB)
Manman Ren307473d2012-06-15 21:32:12 +00007517 .addReg(ABSSrcReg).addMBB(BB);
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007518
7519 // remove ABS instruction
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007520 MI->eraseFromParent();
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007521
7522 // return last added BB
7523 return SinkBB;
7524 }
Manman Ren68f25572012-06-01 19:33:18 +00007525 case ARM::COPY_STRUCT_BYVAL_I32:
Manman Ren763a75d2012-06-01 02:44:42 +00007526 ++NumLoopByVals;
Manman Ren68f25572012-06-01 19:33:18 +00007527 return EmitStructByval(MI, BB);
Evan Chenga8e29892007-01-19 07:51:42 +00007528 }
7529}
7530
Evan Cheng37fefc22011-08-30 19:09:48 +00007531void ARMTargetLowering::AdjustInstrPostInstrSelection(MachineInstr *MI,
7532 SDNode *Node) const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00007533 if (!MI->hasPostISelHook()) {
Andrew Trick3be654f2011-09-21 02:20:46 +00007534 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
7535 "Pseudo flag-setting opcodes must be marked with 'hasPostISelHook'");
7536 return;
7537 }
7538
Evan Cheng5a96b3d2011-12-07 07:15:52 +00007539 const MCInstrDesc *MCID = &MI->getDesc();
Andrew Trick4815d562011-09-20 03:17:40 +00007540 // Adjust potentially 's' setting instructions after isel, i.e. ADC, SBC, RSB,
7541 // RSC. Coming out of isel, they have an implicit CPSR def, but the optional
7542 // operand is still set to noreg. If needed, set the optional operand's
7543 // register to CPSR, and remove the redundant implicit def.
Andrew Trick3be654f2011-09-21 02:20:46 +00007544 //
Andrew Trick90b7b122011-10-18 19:18:52 +00007545 // e.g. ADCS (..., CPSR<imp-def>) -> ADC (... opt:CPSR<def>).
Andrew Trick4815d562011-09-20 03:17:40 +00007546
Andrew Trick3be654f2011-09-21 02:20:46 +00007547 // Rename pseudo opcodes.
7548 unsigned NewOpc = convertAddSubFlagsOpcode(MI->getOpcode());
7549 if (NewOpc) {
7550 const ARMBaseInstrInfo *TII =
7551 static_cast<const ARMBaseInstrInfo*>(getTargetMachine().getInstrInfo());
Andrew Trick90b7b122011-10-18 19:18:52 +00007552 MCID = &TII->get(NewOpc);
7553
7554 assert(MCID->getNumOperands() == MI->getDesc().getNumOperands() + 1 &&
7555 "converted opcode should be the same except for cc_out");
7556
7557 MI->setDesc(*MCID);
7558
7559 // Add the optional cc_out operand
7560 MI->addOperand(MachineOperand::CreateReg(0, /*isDef=*/true));
Andrew Trick3be654f2011-09-21 02:20:46 +00007561 }
Andrew Trick90b7b122011-10-18 19:18:52 +00007562 unsigned ccOutIdx = MCID->getNumOperands() - 1;
Andrew Trick4815d562011-09-20 03:17:40 +00007563
7564 // Any ARM instruction that sets the 's' bit should specify an optional
7565 // "cc_out" operand in the last operand position.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00007566 if (!MI->hasOptionalDef() || !MCID->OpInfo[ccOutIdx].isOptionalDef()) {
Andrew Trick3be654f2011-09-21 02:20:46 +00007567 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick4815d562011-09-20 03:17:40 +00007568 return;
7569 }
Andrew Trick3be654f2011-09-21 02:20:46 +00007570 // Look for an implicit def of CPSR added by MachineInstr ctor. Remove it
7571 // since we already have an optional CPSR def.
Andrew Trick4815d562011-09-20 03:17:40 +00007572 bool definesCPSR = false;
7573 bool deadCPSR = false;
Andrew Trick90b7b122011-10-18 19:18:52 +00007574 for (unsigned i = MCID->getNumOperands(), e = MI->getNumOperands();
Andrew Trick4815d562011-09-20 03:17:40 +00007575 i != e; ++i) {
7576 const MachineOperand &MO = MI->getOperand(i);
7577 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR) {
7578 definesCPSR = true;
7579 if (MO.isDead())
7580 deadCPSR = true;
7581 MI->RemoveOperand(i);
7582 break;
Evan Cheng37fefc22011-08-30 19:09:48 +00007583 }
7584 }
Andrew Trick4815d562011-09-20 03:17:40 +00007585 if (!definesCPSR) {
Andrew Trick3be654f2011-09-21 02:20:46 +00007586 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick4815d562011-09-20 03:17:40 +00007587 return;
7588 }
7589 assert(deadCPSR == !Node->hasAnyUseOfValue(1) && "inconsistent dead flag");
Andrew Trick3be654f2011-09-21 02:20:46 +00007590 if (deadCPSR) {
7591 assert(!MI->getOperand(ccOutIdx).getReg() &&
7592 "expect uninitialized optional cc_out operand");
Andrew Trick4815d562011-09-20 03:17:40 +00007593 return;
Andrew Trick3be654f2011-09-21 02:20:46 +00007594 }
Andrew Trick4815d562011-09-20 03:17:40 +00007595
Andrew Trick3be654f2011-09-21 02:20:46 +00007596 // If this instruction was defined with an optional CPSR def and its dag node
7597 // had a live implicit CPSR def, then activate the optional CPSR def.
Andrew Trick4815d562011-09-20 03:17:40 +00007598 MachineOperand &MO = MI->getOperand(ccOutIdx);
7599 MO.setReg(ARM::CPSR);
7600 MO.setIsDef(true);
Evan Cheng37fefc22011-08-30 19:09:48 +00007601}
7602
Evan Chenga8e29892007-01-19 07:51:42 +00007603//===----------------------------------------------------------------------===//
7604// ARM Optimization Hooks
7605//===----------------------------------------------------------------------===//
7606
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007607// Helper function that checks if N is a null or all ones constant.
7608static inline bool isZeroOrAllOnes(SDValue N, bool AllOnes) {
7609 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N);
7610 if (!C)
7611 return false;
7612 return AllOnes ? C->isAllOnesValue() : C->isNullValue();
7613}
7614
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007615// Return true if N is conditionally 0 or all ones.
7616// Detects these expressions where cc is an i1 value:
7617//
7618// (select cc 0, y) [AllOnes=0]
7619// (select cc y, 0) [AllOnes=0]
7620// (zext cc) [AllOnes=0]
7621// (sext cc) [AllOnes=0/1]
7622// (select cc -1, y) [AllOnes=1]
7623// (select cc y, -1) [AllOnes=1]
7624//
7625// Invert is set when N is the null/all ones constant when CC is false.
7626// OtherOp is set to the alternative value of N.
7627static bool isConditionalZeroOrAllOnes(SDNode *N, bool AllOnes,
7628 SDValue &CC, bool &Invert,
7629 SDValue &OtherOp,
7630 SelectionDAG &DAG) {
7631 switch (N->getOpcode()) {
7632 default: return false;
7633 case ISD::SELECT: {
7634 CC = N->getOperand(0);
7635 SDValue N1 = N->getOperand(1);
7636 SDValue N2 = N->getOperand(2);
7637 if (isZeroOrAllOnes(N1, AllOnes)) {
7638 Invert = false;
7639 OtherOp = N2;
7640 return true;
7641 }
7642 if (isZeroOrAllOnes(N2, AllOnes)) {
7643 Invert = true;
7644 OtherOp = N1;
7645 return true;
7646 }
7647 return false;
7648 }
7649 case ISD::ZERO_EXTEND:
7650 // (zext cc) can never be the all ones value.
7651 if (AllOnes)
7652 return false;
7653 // Fall through.
7654 case ISD::SIGN_EXTEND: {
7655 EVT VT = N->getValueType(0);
7656 CC = N->getOperand(0);
7657 if (CC.getValueType() != MVT::i1)
7658 return false;
7659 Invert = !AllOnes;
7660 if (AllOnes)
7661 // When looking for an AllOnes constant, N is an sext, and the 'other'
7662 // value is 0.
7663 OtherOp = DAG.getConstant(0, VT);
7664 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7665 // When looking for a 0 constant, N can be zext or sext.
7666 OtherOp = DAG.getConstant(1, VT);
7667 else
7668 OtherOp = DAG.getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), VT);
7669 return true;
7670 }
7671 }
7672}
7673
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007674// Combine a constant select operand into its use:
7675//
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007676// (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
7677// (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
7678// (and (select cc, -1, c), x) -> (select cc, x, (and, x, c)) [AllOnes=1]
7679// (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
7680// (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007681//
7682// The transform is rejected if the select doesn't have a constant operand that
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007683// is null, or all ones when AllOnes is set.
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007684//
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007685// Also recognize sext/zext from i1:
7686//
7687// (add (zext cc), x) -> (select cc (add x, 1), x)
7688// (add (sext cc), x) -> (select cc (add x, -1), x)
7689//
7690// These transformations eventually create predicated instructions.
7691//
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007692// @param N The node to transform.
7693// @param Slct The N operand that is a select.
7694// @param OtherOp The other N operand (x above).
7695// @param DCI Context.
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007696// @param AllOnes Require the select constant to be all ones instead of null.
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007697// @returns The new node, or SDValue() on failure.
Chris Lattnerd1980a52009-03-12 06:52:53 +00007698static
7699SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007700 TargetLowering::DAGCombinerInfo &DCI,
7701 bool AllOnes = false) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00007702 SelectionDAG &DAG = DCI.DAG;
Owen Andersone50ed302009-08-10 22:56:29 +00007703 EVT VT = N->getValueType(0);
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007704 SDValue NonConstantVal;
7705 SDValue CCOp;
7706 bool SwapSelectOps;
7707 if (!isConditionalZeroOrAllOnes(Slct.getNode(), AllOnes, CCOp, SwapSelectOps,
7708 NonConstantVal, DAG))
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007709 return SDValue();
7710
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007711 // Slct is now know to be the desired identity constant when CC is true.
7712 SDValue TrueVal = OtherOp;
7713 SDValue FalseVal = DAG.getNode(N->getOpcode(), N->getDebugLoc(), VT,
7714 OtherOp, NonConstantVal);
7715 // Unless SwapSelectOps says CC should be false.
7716 if (SwapSelectOps)
7717 std::swap(TrueVal, FalseVal);
7718
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007719 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007720 CCOp, TrueVal, FalseVal);
Chris Lattnerd1980a52009-03-12 06:52:53 +00007721}
7722
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007723// Attempt combineSelectAndUse on each operand of a commutative operator N.
7724static
7725SDValue combineSelectAndUseCommutative(SDNode *N, bool AllOnes,
7726 TargetLowering::DAGCombinerInfo &DCI) {
7727 SDValue N0 = N->getOperand(0);
7728 SDValue N1 = N->getOperand(1);
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007729 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007730 SDValue Result = combineSelectAndUse(N, N0, N1, DCI, AllOnes);
7731 if (Result.getNode())
7732 return Result;
7733 }
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007734 if (N1.getNode()->hasOneUse()) {
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007735 SDValue Result = combineSelectAndUse(N, N1, N0, DCI, AllOnes);
7736 if (Result.getNode())
7737 return Result;
7738 }
7739 return SDValue();
7740}
7741
Eric Christopherfa6f5912011-06-29 21:10:36 +00007742// AddCombineToVPADDL- For pair-wise add on neon, use the vpaddl instruction
Tanya Lattner189531f2011-06-14 23:48:48 +00007743// (only after legalization).
7744static SDValue AddCombineToVPADDL(SDNode *N, SDValue N0, SDValue N1,
7745 TargetLowering::DAGCombinerInfo &DCI,
7746 const ARMSubtarget *Subtarget) {
7747
7748 // Only perform optimization if after legalize, and if NEON is available. We
7749 // also expected both operands to be BUILD_VECTORs.
7750 if (DCI.isBeforeLegalize() || !Subtarget->hasNEON()
7751 || N0.getOpcode() != ISD::BUILD_VECTOR
7752 || N1.getOpcode() != ISD::BUILD_VECTOR)
7753 return SDValue();
7754
7755 // Check output type since VPADDL operand elements can only be 8, 16, or 32.
7756 EVT VT = N->getValueType(0);
7757 if (!VT.isInteger() || VT.getVectorElementType() == MVT::i64)
7758 return SDValue();
7759
7760 // Check that the vector operands are of the right form.
7761 // N0 and N1 are BUILD_VECTOR nodes with N number of EXTRACT_VECTOR
7762 // operands, where N is the size of the formed vector.
7763 // Each EXTRACT_VECTOR should have the same input vector and odd or even
7764 // index such that we have a pair wise add pattern.
Tanya Lattner189531f2011-06-14 23:48:48 +00007765
7766 // Grab the vector that all EXTRACT_VECTOR nodes should be referencing.
Bob Wilson7a10ab72011-06-15 06:04:34 +00007767 if (N0->getOperand(0)->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
Tanya Lattner189531f2011-06-14 23:48:48 +00007768 return SDValue();
Bob Wilson7a10ab72011-06-15 06:04:34 +00007769 SDValue Vec = N0->getOperand(0)->getOperand(0);
7770 SDNode *V = Vec.getNode();
7771 unsigned nextIndex = 0;
Tanya Lattner189531f2011-06-14 23:48:48 +00007772
Eric Christopherfa6f5912011-06-29 21:10:36 +00007773 // For each operands to the ADD which are BUILD_VECTORs,
Tanya Lattner189531f2011-06-14 23:48:48 +00007774 // check to see if each of their operands are an EXTRACT_VECTOR with
7775 // the same vector and appropriate index.
7776 for (unsigned i = 0, e = N0->getNumOperands(); i != e; ++i) {
7777 if (N0->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT
7778 && N1->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
Eric Christopherfa6f5912011-06-29 21:10:36 +00007779
Tanya Lattner189531f2011-06-14 23:48:48 +00007780 SDValue ExtVec0 = N0->getOperand(i);
7781 SDValue ExtVec1 = N1->getOperand(i);
Eric Christopherfa6f5912011-06-29 21:10:36 +00007782
Tanya Lattner189531f2011-06-14 23:48:48 +00007783 // First operand is the vector, verify its the same.
7784 if (V != ExtVec0->getOperand(0).getNode() ||
7785 V != ExtVec1->getOperand(0).getNode())
7786 return SDValue();
Eric Christopherfa6f5912011-06-29 21:10:36 +00007787
Tanya Lattner189531f2011-06-14 23:48:48 +00007788 // Second is the constant, verify its correct.
7789 ConstantSDNode *C0 = dyn_cast<ConstantSDNode>(ExtVec0->getOperand(1));
7790 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(ExtVec1->getOperand(1));
Eric Christopherfa6f5912011-06-29 21:10:36 +00007791
Tanya Lattner189531f2011-06-14 23:48:48 +00007792 // For the constant, we want to see all the even or all the odd.
7793 if (!C0 || !C1 || C0->getZExtValue() != nextIndex
7794 || C1->getZExtValue() != nextIndex+1)
7795 return SDValue();
7796
7797 // Increment index.
7798 nextIndex+=2;
Eric Christopherfa6f5912011-06-29 21:10:36 +00007799 } else
Tanya Lattner189531f2011-06-14 23:48:48 +00007800 return SDValue();
7801 }
7802
7803 // Create VPADDL node.
7804 SelectionDAG &DAG = DCI.DAG;
7805 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Tanya Lattner189531f2011-06-14 23:48:48 +00007806
7807 // Build operand list.
7808 SmallVector<SDValue, 8> Ops;
7809 Ops.push_back(DAG.getConstant(Intrinsic::arm_neon_vpaddls,
7810 TLI.getPointerTy()));
7811
7812 // Input is the vector.
7813 Ops.push_back(Vec);
Eric Christopherfa6f5912011-06-29 21:10:36 +00007814
Tanya Lattner189531f2011-06-14 23:48:48 +00007815 // Get widened type and narrowed type.
7816 MVT widenType;
7817 unsigned numElem = VT.getVectorNumElements();
7818 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
7819 case MVT::i8: widenType = MVT::getVectorVT(MVT::i16, numElem); break;
7820 case MVT::i16: widenType = MVT::getVectorVT(MVT::i32, numElem); break;
7821 case MVT::i32: widenType = MVT::getVectorVT(MVT::i64, numElem); break;
7822 default:
Craig Topperbc219812012-02-07 02:50:20 +00007823 llvm_unreachable("Invalid vector element type for padd optimization.");
Tanya Lattner189531f2011-06-14 23:48:48 +00007824 }
7825
7826 SDValue tmp = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
7827 widenType, &Ops[0], Ops.size());
7828 return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, tmp);
7829}
7830
Arnold Schwaighofer67514e92012-09-04 14:37:49 +00007831static SDValue findMUL_LOHI(SDValue V) {
7832 if (V->getOpcode() == ISD::UMUL_LOHI ||
7833 V->getOpcode() == ISD::SMUL_LOHI)
7834 return V;
7835 return SDValue();
7836}
7837
7838static SDValue AddCombineTo64bitMLAL(SDNode *AddcNode,
7839 TargetLowering::DAGCombinerInfo &DCI,
7840 const ARMSubtarget *Subtarget) {
7841
7842 if (Subtarget->isThumb1Only()) return SDValue();
7843
7844 // Only perform the checks after legalize when the pattern is available.
7845 if (DCI.isBeforeLegalize()) return SDValue();
7846
7847 // Look for multiply add opportunities.
7848 // The pattern is a ISD::UMUL_LOHI followed by two add nodes, where
7849 // each add nodes consumes a value from ISD::UMUL_LOHI and there is
7850 // a glue link from the first add to the second add.
7851 // If we find this pattern, we can replace the U/SMUL_LOHI, ADDC, and ADDE by
7852 // a S/UMLAL instruction.
7853 // loAdd UMUL_LOHI
7854 // \ / :lo \ :hi
7855 // \ / \ [no multiline comment]
7856 // ADDC | hiAdd
7857 // \ :glue / /
7858 // \ / /
7859 // ADDE
7860 //
7861 assert(AddcNode->getOpcode() == ISD::ADDC && "Expect an ADDC");
7862 SDValue AddcOp0 = AddcNode->getOperand(0);
7863 SDValue AddcOp1 = AddcNode->getOperand(1);
7864
7865 // Check if the two operands are from the same mul_lohi node.
7866 if (AddcOp0.getNode() == AddcOp1.getNode())
7867 return SDValue();
7868
7869 assert(AddcNode->getNumValues() == 2 &&
7870 AddcNode->getValueType(0) == MVT::i32 &&
7871 AddcNode->getValueType(1) == MVT::Glue &&
7872 "Expect ADDC with two result values: i32, glue");
7873
7874 // Check that the ADDC adds the low result of the S/UMUL_LOHI.
7875 if (AddcOp0->getOpcode() != ISD::UMUL_LOHI &&
7876 AddcOp0->getOpcode() != ISD::SMUL_LOHI &&
7877 AddcOp1->getOpcode() != ISD::UMUL_LOHI &&
7878 AddcOp1->getOpcode() != ISD::SMUL_LOHI)
7879 return SDValue();
7880
7881 // Look for the glued ADDE.
7882 SDNode* AddeNode = AddcNode->getGluedUser();
7883 if (AddeNode == NULL)
7884 return SDValue();
7885
7886 // Make sure it is really an ADDE.
7887 if (AddeNode->getOpcode() != ISD::ADDE)
7888 return SDValue();
7889
7890 assert(AddeNode->getNumOperands() == 3 &&
7891 AddeNode->getOperand(2).getValueType() == MVT::Glue &&
7892 "ADDE node has the wrong inputs");
7893
7894 // Check for the triangle shape.
7895 SDValue AddeOp0 = AddeNode->getOperand(0);
7896 SDValue AddeOp1 = AddeNode->getOperand(1);
7897
7898 // Make sure that the ADDE operands are not coming from the same node.
7899 if (AddeOp0.getNode() == AddeOp1.getNode())
7900 return SDValue();
7901
7902 // Find the MUL_LOHI node walking up ADDE's operands.
7903 bool IsLeftOperandMUL = false;
7904 SDValue MULOp = findMUL_LOHI(AddeOp0);
7905 if (MULOp == SDValue())
7906 MULOp = findMUL_LOHI(AddeOp1);
7907 else
7908 IsLeftOperandMUL = true;
7909 if (MULOp == SDValue())
7910 return SDValue();
7911
7912 // Figure out the right opcode.
7913 unsigned Opc = MULOp->getOpcode();
7914 unsigned FinalOpc = (Opc == ISD::SMUL_LOHI) ? ARMISD::SMLAL : ARMISD::UMLAL;
7915
7916 // Figure out the high and low input values to the MLAL node.
7917 SDValue* HiMul = &MULOp;
7918 SDValue* HiAdd = NULL;
7919 SDValue* LoMul = NULL;
7920 SDValue* LowAdd = NULL;
7921
7922 if (IsLeftOperandMUL)
7923 HiAdd = &AddeOp1;
7924 else
7925 HiAdd = &AddeOp0;
7926
7927
7928 if (AddcOp0->getOpcode() == Opc) {
7929 LoMul = &AddcOp0;
7930 LowAdd = &AddcOp1;
7931 }
7932 if (AddcOp1->getOpcode() == Opc) {
7933 LoMul = &AddcOp1;
7934 LowAdd = &AddcOp0;
7935 }
7936
7937 if (LoMul == NULL)
7938 return SDValue();
7939
7940 if (LoMul->getNode() != HiMul->getNode())
7941 return SDValue();
7942
7943 // Create the merged node.
7944 SelectionDAG &DAG = DCI.DAG;
7945
7946 // Build operand list.
7947 SmallVector<SDValue, 8> Ops;
7948 Ops.push_back(LoMul->getOperand(0));
7949 Ops.push_back(LoMul->getOperand(1));
7950 Ops.push_back(*LowAdd);
7951 Ops.push_back(*HiAdd);
7952
7953 SDValue MLALNode = DAG.getNode(FinalOpc, AddcNode->getDebugLoc(),
7954 DAG.getVTList(MVT::i32, MVT::i32),
7955 &Ops[0], Ops.size());
7956
7957 // Replace the ADDs' nodes uses by the MLA node's values.
7958 SDValue HiMLALResult(MLALNode.getNode(), 1);
7959 DAG.ReplaceAllUsesOfValueWith(SDValue(AddeNode, 0), HiMLALResult);
7960
7961 SDValue LoMLALResult(MLALNode.getNode(), 0);
7962 DAG.ReplaceAllUsesOfValueWith(SDValue(AddcNode, 0), LoMLALResult);
7963
7964 // Return original node to notify the driver to stop replacing.
7965 SDValue resNode(AddcNode, 0);
7966 return resNode;
7967}
7968
7969/// PerformADDCCombine - Target-specific dag combine transform from
7970/// ISD::ADDC, ISD::ADDE, and ISD::MUL_LOHI to MLAL.
7971static SDValue PerformADDCCombine(SDNode *N,
7972 TargetLowering::DAGCombinerInfo &DCI,
7973 const ARMSubtarget *Subtarget) {
7974
7975 return AddCombineTo64bitMLAL(N, DCI, Subtarget);
7976
7977}
7978
Bob Wilson3d5792a2010-07-29 20:34:14 +00007979/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
7980/// operands N0 and N1. This is a helper for PerformADDCombine that is
7981/// called with the default operands, and if that fails, with commuted
7982/// operands.
7983static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
Tanya Lattner189531f2011-06-14 23:48:48 +00007984 TargetLowering::DAGCombinerInfo &DCI,
7985 const ARMSubtarget *Subtarget){
7986
7987 // Attempt to create vpaddl for this add.
7988 SDValue Result = AddCombineToVPADDL(N, N0, N1, DCI, Subtarget);
7989 if (Result.getNode())
7990 return Result;
Eric Christopherfa6f5912011-06-29 21:10:36 +00007991
Chris Lattnerd1980a52009-03-12 06:52:53 +00007992 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007993 if (N0.getNode()->hasOneUse()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00007994 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
7995 if (Result.getNode()) return Result;
7996 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00007997 return SDValue();
7998}
7999
Bob Wilson3d5792a2010-07-29 20:34:14 +00008000/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
8001///
8002static SDValue PerformADDCombine(SDNode *N,
Tanya Lattner189531f2011-06-14 23:48:48 +00008003 TargetLowering::DAGCombinerInfo &DCI,
8004 const ARMSubtarget *Subtarget) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00008005 SDValue N0 = N->getOperand(0);
8006 SDValue N1 = N->getOperand(1);
8007
8008 // First try with the default operand order.
Tanya Lattner189531f2011-06-14 23:48:48 +00008009 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget);
Bob Wilson3d5792a2010-07-29 20:34:14 +00008010 if (Result.getNode())
8011 return Result;
8012
8013 // If that didn't work, try again with the operands commuted.
Tanya Lattner189531f2011-06-14 23:48:48 +00008014 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget);
Bob Wilson3d5792a2010-07-29 20:34:14 +00008015}
8016
Chris Lattnerd1980a52009-03-12 06:52:53 +00008017/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00008018///
Chris Lattnerd1980a52009-03-12 06:52:53 +00008019static SDValue PerformSUBCombine(SDNode *N,
8020 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00008021 SDValue N0 = N->getOperand(0);
8022 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00008023
Chris Lattnerd1980a52009-03-12 06:52:53 +00008024 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00008025 if (N1.getNode()->hasOneUse()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008026 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
8027 if (Result.getNode()) return Result;
8028 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00008029
Chris Lattnerd1980a52009-03-12 06:52:53 +00008030 return SDValue();
8031}
8032
Evan Cheng463d3582011-03-31 19:38:48 +00008033/// PerformVMULCombine
8034/// Distribute (A + B) * C to (A * C) + (B * C) to take advantage of the
8035/// special multiplier accumulator forwarding.
8036/// vmul d3, d0, d2
8037/// vmla d3, d1, d2
8038/// is faster than
8039/// vadd d3, d0, d1
8040/// vmul d3, d3, d2
8041static SDValue PerformVMULCombine(SDNode *N,
8042 TargetLowering::DAGCombinerInfo &DCI,
8043 const ARMSubtarget *Subtarget) {
8044 if (!Subtarget->hasVMLxForwarding())
8045 return SDValue();
8046
8047 SelectionDAG &DAG = DCI.DAG;
8048 SDValue N0 = N->getOperand(0);
8049 SDValue N1 = N->getOperand(1);
8050 unsigned Opcode = N0.getOpcode();
8051 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
8052 Opcode != ISD::FADD && Opcode != ISD::FSUB) {
Chad Rosier689edc82011-06-16 01:21:54 +00008053 Opcode = N1.getOpcode();
Evan Cheng463d3582011-03-31 19:38:48 +00008054 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
8055 Opcode != ISD::FADD && Opcode != ISD::FSUB)
8056 return SDValue();
8057 std::swap(N0, N1);
8058 }
8059
8060 EVT VT = N->getValueType(0);
8061 DebugLoc DL = N->getDebugLoc();
8062 SDValue N00 = N0->getOperand(0);
8063 SDValue N01 = N0->getOperand(1);
8064 return DAG.getNode(Opcode, DL, VT,
8065 DAG.getNode(ISD::MUL, DL, VT, N00, N1),
8066 DAG.getNode(ISD::MUL, DL, VT, N01, N1));
8067}
8068
Anton Korobeynikova9790d72010-05-15 18:16:59 +00008069static SDValue PerformMULCombine(SDNode *N,
8070 TargetLowering::DAGCombinerInfo &DCI,
8071 const ARMSubtarget *Subtarget) {
8072 SelectionDAG &DAG = DCI.DAG;
8073
8074 if (Subtarget->isThumb1Only())
8075 return SDValue();
8076
Anton Korobeynikova9790d72010-05-15 18:16:59 +00008077 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8078 return SDValue();
8079
8080 EVT VT = N->getValueType(0);
Evan Cheng463d3582011-03-31 19:38:48 +00008081 if (VT.is64BitVector() || VT.is128BitVector())
8082 return PerformVMULCombine(N, DCI, Subtarget);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00008083 if (VT != MVT::i32)
8084 return SDValue();
8085
8086 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8087 if (!C)
8088 return SDValue();
8089
Anton Korobeynikov2d7ea042012-03-19 19:19:50 +00008090 int64_t MulAmt = C->getSExtValue();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00008091 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
Anton Korobeynikov2d7ea042012-03-19 19:19:50 +00008092
Anton Korobeynikova9790d72010-05-15 18:16:59 +00008093 ShiftAmt = ShiftAmt & (32 - 1);
8094 SDValue V = N->getOperand(0);
8095 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00008096
Anton Korobeynikov4878b842010-05-16 08:54:20 +00008097 SDValue Res;
8098 MulAmt >>= ShiftAmt;
Anton Korobeynikov2d7ea042012-03-19 19:19:50 +00008099
8100 if (MulAmt >= 0) {
8101 if (isPowerOf2_32(MulAmt - 1)) {
8102 // (mul x, 2^N + 1) => (add (shl x, N), x)
8103 Res = DAG.getNode(ISD::ADD, DL, VT,
8104 V,
8105 DAG.getNode(ISD::SHL, DL, VT,
8106 V,
8107 DAG.getConstant(Log2_32(MulAmt - 1),
8108 MVT::i32)));
8109 } else if (isPowerOf2_32(MulAmt + 1)) {
8110 // (mul x, 2^N - 1) => (sub (shl x, N), x)
8111 Res = DAG.getNode(ISD::SUB, DL, VT,
8112 DAG.getNode(ISD::SHL, DL, VT,
8113 V,
8114 DAG.getConstant(Log2_32(MulAmt + 1),
8115 MVT::i32)),
8116 V);
8117 } else
8118 return SDValue();
8119 } else {
8120 uint64_t MulAmtAbs = -MulAmt;
8121 if (isPowerOf2_32(MulAmtAbs + 1)) {
8122 // (mul x, -(2^N - 1)) => (sub x, (shl x, N))
8123 Res = DAG.getNode(ISD::SUB, DL, VT,
8124 V,
8125 DAG.getNode(ISD::SHL, DL, VT,
8126 V,
8127 DAG.getConstant(Log2_32(MulAmtAbs + 1),
8128 MVT::i32)));
8129 } else if (isPowerOf2_32(MulAmtAbs - 1)) {
8130 // (mul x, -(2^N + 1)) => - (add (shl x, N), x)
8131 Res = DAG.getNode(ISD::ADD, DL, VT,
8132 V,
8133 DAG.getNode(ISD::SHL, DL, VT,
8134 V,
8135 DAG.getConstant(Log2_32(MulAmtAbs-1),
8136 MVT::i32)));
8137 Res = DAG.getNode(ISD::SUB, DL, VT,
8138 DAG.getConstant(0, MVT::i32),Res);
8139
8140 } else
8141 return SDValue();
8142 }
Anton Korobeynikov4878b842010-05-16 08:54:20 +00008143
8144 if (ShiftAmt != 0)
Anton Korobeynikov2d7ea042012-03-19 19:19:50 +00008145 Res = DAG.getNode(ISD::SHL, DL, VT,
8146 Res, DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00008147
8148 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00008149 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00008150 return SDValue();
8151}
8152
Owen Anderson080c0922010-11-05 19:27:46 +00008153static SDValue PerformANDCombine(SDNode *N,
Evan Chengc892aeb2012-02-23 01:19:06 +00008154 TargetLowering::DAGCombinerInfo &DCI,
8155 const ARMSubtarget *Subtarget) {
Owen Anderson76706012011-04-05 21:48:57 +00008156
Owen Anderson080c0922010-11-05 19:27:46 +00008157 // Attempt to use immediate-form VBIC
8158 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
8159 DebugLoc dl = N->getDebugLoc();
8160 EVT VT = N->getValueType(0);
8161 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008162
Tanya Lattner0433b212011-04-07 15:24:20 +00008163 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8164 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00008165
Owen Anderson080c0922010-11-05 19:27:46 +00008166 APInt SplatBits, SplatUndef;
8167 unsigned SplatBitSize;
8168 bool HasAnyUndefs;
8169 if (BVN &&
8170 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
8171 if (SplatBitSize <= 64) {
8172 EVT VbicVT;
8173 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
8174 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008175 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00008176 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00008177 if (Val.getNode()) {
8178 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008179 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00008180 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008181 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00008182 }
8183 }
8184 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008185
Evan Chengc892aeb2012-02-23 01:19:06 +00008186 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00008187 // fold (and (select cc, -1, c), x) -> (select cc, x, (and, x, c))
8188 SDValue Result = combineSelectAndUseCommutative(N, true, DCI);
8189 if (Result.getNode())
8190 return Result;
Evan Chengc892aeb2012-02-23 01:19:06 +00008191 }
8192
Owen Anderson080c0922010-11-05 19:27:46 +00008193 return SDValue();
8194}
8195
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008196/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
8197static SDValue PerformORCombine(SDNode *N,
8198 TargetLowering::DAGCombinerInfo &DCI,
8199 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00008200 // Attempt to use immediate-form VORR
8201 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
8202 DebugLoc dl = N->getDebugLoc();
8203 EVT VT = N->getValueType(0);
8204 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008205
Tanya Lattner0433b212011-04-07 15:24:20 +00008206 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8207 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00008208
Owen Anderson60f48702010-11-03 23:15:26 +00008209 APInt SplatBits, SplatUndef;
8210 unsigned SplatBitSize;
8211 bool HasAnyUndefs;
8212 if (BVN && Subtarget->hasNEON() &&
8213 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
8214 if (SplatBitSize <= 64) {
8215 EVT VorrVT;
8216 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
8217 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00008218 DAG, VorrVT, VT.is128BitVector(),
8219 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00008220 if (Val.getNode()) {
8221 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008222 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00008223 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008224 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00008225 }
8226 }
8227 }
8228
Evan Chengc892aeb2012-02-23 01:19:06 +00008229 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00008230 // fold (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
8231 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
8232 if (Result.getNode())
8233 return Result;
Evan Chengc892aeb2012-02-23 01:19:06 +00008234 }
8235
Nadav Rotemdf832032012-08-13 18:52:44 +00008236 // The code below optimizes (or (and X, Y), Z).
8237 // The AND operand needs to have a single user to make these optimizations
8238 // profitable.
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00008239 SDValue N0 = N->getOperand(0);
Nadav Rotemdf832032012-08-13 18:52:44 +00008240 if (N0.getOpcode() != ISD::AND || !N0.hasOneUse())
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00008241 return SDValue();
8242 SDValue N1 = N->getOperand(1);
8243
8244 // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
8245 if (Subtarget->hasNEON() && N1.getOpcode() == ISD::AND && VT.isVector() &&
8246 DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
8247 APInt SplatUndef;
8248 unsigned SplatBitSize;
8249 bool HasAnyUndefs;
8250
8251 BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
8252 APInt SplatBits0;
8253 if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
8254 HasAnyUndefs) && !HasAnyUndefs) {
8255 BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
8256 APInt SplatBits1;
8257 if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
8258 HasAnyUndefs) && !HasAnyUndefs &&
8259 SplatBits0 == ~SplatBits1) {
8260 // Canonicalize the vector type to make instruction selection simpler.
8261 EVT CanonicalVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
8262 SDValue Result = DAG.getNode(ARMISD::VBSL, dl, CanonicalVT,
8263 N0->getOperand(1), N0->getOperand(0),
Cameron Zwarich5af60ce2011-04-13 21:01:19 +00008264 N1->getOperand(0));
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00008265 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
8266 }
8267 }
8268 }
8269
Jim Grosbach54238562010-07-17 03:30:54 +00008270 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
8271 // reasonable.
8272
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008273 // BFI is only available on V6T2+
8274 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
8275 return SDValue();
8276
Jim Grosbach54238562010-07-17 03:30:54 +00008277 DebugLoc DL = N->getDebugLoc();
8278 // 1) or (and A, mask), val => ARMbfi A, val, mask
Sylvestre Ledru94c22712012-09-27 10:14:43 +00008279 // iff (val & mask) == val
Jim Grosbach54238562010-07-17 03:30:54 +00008280 //
8281 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Sylvestre Ledru94c22712012-09-27 10:14:43 +00008282 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00008283 // && mask == ~mask2
Sylvestre Ledru94c22712012-09-27 10:14:43 +00008284 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00008285 // && ~mask == mask2
Jim Grosbach54238562010-07-17 03:30:54 +00008286 // (i.e., copy a bitfield value into another bitfield of the same width)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008287
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008288 if (VT != MVT::i32)
8289 return SDValue();
8290
Evan Cheng30fb13f2010-12-13 20:32:54 +00008291 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00008292
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008293 // The value and the mask need to be constants so we can verify this is
8294 // actually a bitfield set. If the mask is 0xffff, we can do better
8295 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00008296 SDValue MaskOp = N0.getOperand(1);
8297 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
8298 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008299 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00008300 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008301 if (Mask == 0xffff)
8302 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00008303 SDValue Res;
8304 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00008305 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
8306 if (N1C) {
8307 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00008308 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00008309 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008310
Evan Chenga9688c42010-12-11 04:11:38 +00008311 if (ARM::isBitFieldInvertedMask(Mask)) {
8312 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008313
Evan Cheng30fb13f2010-12-13 20:32:54 +00008314 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00008315 DAG.getConstant(Val, MVT::i32),
8316 DAG.getConstant(Mask, MVT::i32));
8317
8318 // Do not add new nodes to DAG combiner worklist.
8319 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00008320 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00008321 }
Jim Grosbach54238562010-07-17 03:30:54 +00008322 } else if (N1.getOpcode() == ISD::AND) {
8323 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00008324 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8325 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00008326 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00008327 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00008328
Eric Christopher29aeed12011-03-26 01:21:03 +00008329 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
8330 // as is to match.
Jim Grosbach54238562010-07-17 03:30:54 +00008331 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00008332 (Mask == ~Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00008333 // The pack halfword instruction works better for masks that fit it,
8334 // so use that when it's available.
8335 if (Subtarget->hasT2ExtractPack() &&
8336 (Mask == 0xffff || Mask == 0xffff0000))
8337 return SDValue();
8338 // 2a
Eric Christopher29aeed12011-03-26 01:21:03 +00008339 unsigned amt = CountTrailingZeros_32(Mask2);
Jim Grosbach54238562010-07-17 03:30:54 +00008340 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Eric Christopher29aeed12011-03-26 01:21:03 +00008341 DAG.getConstant(amt, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00008342 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00008343 DAG.getConstant(Mask, MVT::i32));
8344 // Do not add new nodes to DAG combiner worklist.
8345 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00008346 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00008347 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00008348 (~Mask == Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00008349 // The pack halfword instruction works better for masks that fit it,
8350 // so use that when it's available.
8351 if (Subtarget->hasT2ExtractPack() &&
8352 (Mask2 == 0xffff || Mask2 == 0xffff0000))
8353 return SDValue();
8354 // 2b
8355 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00008356 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00008357 DAG.getConstant(lsb, MVT::i32));
8358 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Eric Christopher29aeed12011-03-26 01:21:03 +00008359 DAG.getConstant(Mask2, MVT::i32));
Jim Grosbach54238562010-07-17 03:30:54 +00008360 // Do not add new nodes to DAG combiner worklist.
8361 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00008362 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00008363 }
8364 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008365
Evan Cheng30fb13f2010-12-13 20:32:54 +00008366 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
8367 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
8368 ARM::isBitFieldInvertedMask(~Mask)) {
8369 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
8370 // where lsb(mask) == #shamt and masked bits of B are known zero.
8371 SDValue ShAmt = N00.getOperand(1);
8372 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
8373 unsigned LSB = CountTrailingZeros_32(Mask);
8374 if (ShAmtC != LSB)
8375 return SDValue();
8376
8377 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
8378 DAG.getConstant(~Mask, MVT::i32));
8379
8380 // Do not add new nodes to DAG combiner worklist.
8381 DCI.CombineTo(N, Res, false);
8382 }
8383
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008384 return SDValue();
8385}
8386
Evan Chengc892aeb2012-02-23 01:19:06 +00008387static SDValue PerformXORCombine(SDNode *N,
8388 TargetLowering::DAGCombinerInfo &DCI,
8389 const ARMSubtarget *Subtarget) {
8390 EVT VT = N->getValueType(0);
8391 SelectionDAG &DAG = DCI.DAG;
8392
8393 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8394 return SDValue();
8395
8396 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00008397 // fold (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
8398 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
8399 if (Result.getNode())
8400 return Result;
Evan Chengc892aeb2012-02-23 01:19:06 +00008401 }
8402
8403 return SDValue();
8404}
8405
Evan Chengbf188ae2011-06-15 01:12:31 +00008406/// PerformBFICombine - (bfi A, (and B, Mask1), Mask2) -> (bfi A, B, Mask2) iff
8407/// the bits being cleared by the AND are not demanded by the BFI.
Evan Cheng0c1aec12010-12-14 03:22:07 +00008408static SDValue PerformBFICombine(SDNode *N,
8409 TargetLowering::DAGCombinerInfo &DCI) {
8410 SDValue N1 = N->getOperand(1);
8411 if (N1.getOpcode() == ISD::AND) {
8412 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8413 if (!N11C)
8414 return SDValue();
Evan Chengbf188ae2011-06-15 01:12:31 +00008415 unsigned InvMask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
8416 unsigned LSB = CountTrailingZeros_32(~InvMask);
8417 unsigned Width = (32 - CountLeadingZeros_32(~InvMask)) - LSB;
8418 unsigned Mask = (1 << Width)-1;
Evan Cheng0c1aec12010-12-14 03:22:07 +00008419 unsigned Mask2 = N11C->getZExtValue();
Evan Chengbf188ae2011-06-15 01:12:31 +00008420 if ((Mask & (~Mask2)) == 0)
Evan Cheng0c1aec12010-12-14 03:22:07 +00008421 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
8422 N->getOperand(0), N1.getOperand(0),
8423 N->getOperand(2));
8424 }
8425 return SDValue();
8426}
8427
Bob Wilson0b8ccb82010-09-22 22:09:21 +00008428/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
8429/// ARMISD::VMOVRRD.
8430static SDValue PerformVMOVRRDCombine(SDNode *N,
8431 TargetLowering::DAGCombinerInfo &DCI) {
8432 // vmovrrd(vmovdrr x, y) -> x,y
8433 SDValue InDouble = N->getOperand(0);
8434 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
8435 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Cameron Zwarich4071a712011-04-02 02:40:43 +00008436
8437 // vmovrrd(load f64) -> (load i32), (load i32)
8438 SDNode *InNode = InDouble.getNode();
8439 if (ISD::isNormalLoad(InNode) && InNode->hasOneUse() &&
8440 InNode->getValueType(0) == MVT::f64 &&
8441 InNode->getOperand(1).getOpcode() == ISD::FrameIndex &&
8442 !cast<LoadSDNode>(InNode)->isVolatile()) {
8443 // TODO: Should this be done for non-FrameIndex operands?
8444 LoadSDNode *LD = cast<LoadSDNode>(InNode);
8445
8446 SelectionDAG &DAG = DCI.DAG;
8447 DebugLoc DL = LD->getDebugLoc();
8448 SDValue BasePtr = LD->getBasePtr();
8449 SDValue NewLD1 = DAG.getLoad(MVT::i32, DL, LD->getChain(), BasePtr,
8450 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008451 LD->isNonTemporal(), LD->isInvariant(),
8452 LD->getAlignment());
Cameron Zwarich4071a712011-04-02 02:40:43 +00008453
8454 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
8455 DAG.getConstant(4, MVT::i32));
8456 SDValue NewLD2 = DAG.getLoad(MVT::i32, DL, NewLD1.getValue(1), OffsetPtr,
8457 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008458 LD->isNonTemporal(), LD->isInvariant(),
Cameron Zwarich4071a712011-04-02 02:40:43 +00008459 std::min(4U, LD->getAlignment() / 2));
8460
8461 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLD2.getValue(1));
8462 SDValue Result = DCI.CombineTo(N, NewLD1, NewLD2);
8463 DCI.RemoveFromWorklist(LD);
8464 DAG.DeleteNode(LD);
8465 return Result;
8466 }
8467
Bob Wilson0b8ccb82010-09-22 22:09:21 +00008468 return SDValue();
8469}
8470
8471/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
8472/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
8473static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
8474 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
8475 SDValue Op0 = N->getOperand(0);
8476 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008477 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00008478 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008479 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00008480 Op1 = Op1.getOperand(0);
8481 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
8482 Op0.getNode() == Op1.getNode() &&
8483 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008484 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00008485 N->getValueType(0), Op0.getOperand(0));
8486 return SDValue();
8487}
8488
Bob Wilson31600902010-12-21 06:43:19 +00008489/// PerformSTORECombine - Target-specific dag combine xforms for
8490/// ISD::STORE.
8491static SDValue PerformSTORECombine(SDNode *N,
8492 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson31600902010-12-21 06:43:19 +00008493 StoreSDNode *St = cast<StoreSDNode>(N);
Chad Rosier7f354552012-04-09 20:32:02 +00008494 if (St->isVolatile())
8495 return SDValue();
8496
Andrew Trick49b446f2012-07-18 18:34:24 +00008497 // Optimize trunc store (of multiple scalars) to shuffle and store. First,
Chad Rosier7f354552012-04-09 20:32:02 +00008498 // pack all of the elements in one place. Next, store to memory in fewer
8499 // chunks.
Bob Wilson31600902010-12-21 06:43:19 +00008500 SDValue StVal = St->getValue();
Chad Rosier7f354552012-04-09 20:32:02 +00008501 EVT VT = StVal.getValueType();
8502 if (St->isTruncatingStore() && VT.isVector()) {
8503 SelectionDAG &DAG = DCI.DAG;
8504 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8505 EVT StVT = St->getMemoryVT();
8506 unsigned NumElems = VT.getVectorNumElements();
8507 assert(StVT != VT && "Cannot truncate to the same type");
8508 unsigned FromEltSz = VT.getVectorElementType().getSizeInBits();
8509 unsigned ToEltSz = StVT.getVectorElementType().getSizeInBits();
8510
8511 // From, To sizes and ElemCount must be pow of two
8512 if (!isPowerOf2_32(NumElems * FromEltSz * ToEltSz)) return SDValue();
8513
8514 // We are going to use the original vector elt for storing.
8515 // Accumulated smaller vector elements must be a multiple of the store size.
8516 if (0 != (NumElems * FromEltSz) % ToEltSz) return SDValue();
8517
8518 unsigned SizeRatio = FromEltSz / ToEltSz;
8519 assert(SizeRatio * NumElems * ToEltSz == VT.getSizeInBits());
8520
8521 // Create a type on which we perform the shuffle.
8522 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), StVT.getScalarType(),
8523 NumElems*SizeRatio);
8524 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
8525
8526 DebugLoc DL = St->getDebugLoc();
8527 SDValue WideVec = DAG.getNode(ISD::BITCAST, DL, WideVecVT, StVal);
8528 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
8529 for (unsigned i = 0; i < NumElems; ++i) ShuffleVec[i] = i * SizeRatio;
8530
8531 // Can't shuffle using an illegal type.
8532 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
8533
8534 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, DL, WideVec,
8535 DAG.getUNDEF(WideVec.getValueType()),
8536 ShuffleVec.data());
8537 // At this point all of the data is stored at the bottom of the
8538 // register. We now need to save it to mem.
8539
8540 // Find the largest store unit
8541 MVT StoreType = MVT::i8;
8542 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
8543 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
8544 MVT Tp = (MVT::SimpleValueType)tp;
8545 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToEltSz)
8546 StoreType = Tp;
8547 }
8548 // Didn't find a legal store type.
8549 if (!TLI.isTypeLegal(StoreType))
8550 return SDValue();
8551
8552 // Bitcast the original vector into a vector of store-size units
8553 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
8554 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
8555 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
8556 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, DL, StoreVecVT, Shuff);
8557 SmallVector<SDValue, 8> Chains;
8558 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
8559 TLI.getPointerTy());
8560 SDValue BasePtr = St->getBasePtr();
8561
8562 // Perform one or more big stores into memory.
8563 unsigned E = (ToEltSz*NumElems)/StoreType.getSizeInBits();
8564 for (unsigned I = 0; I < E; I++) {
8565 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
8566 StoreType, ShuffWide,
8567 DAG.getIntPtrConstant(I));
8568 SDValue Ch = DAG.getStore(St->getChain(), DL, SubVec, BasePtr,
8569 St->getPointerInfo(), St->isVolatile(),
8570 St->isNonTemporal(), St->getAlignment());
8571 BasePtr = DAG.getNode(ISD::ADD, DL, BasePtr.getValueType(), BasePtr,
8572 Increment);
8573 Chains.push_back(Ch);
8574 }
8575 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, &Chains[0],
8576 Chains.size());
8577 }
8578
8579 if (!ISD::isNormalStore(St))
Cameron Zwarichd0aacbc2011-04-12 02:24:17 +00008580 return SDValue();
8581
Chad Rosier96b66d62012-04-09 19:38:15 +00008582 // Split a store of a VMOVDRR into two integer stores to avoid mixing NEON and
8583 // ARM stores of arguments in the same cache line.
Cameron Zwarichd0aacbc2011-04-12 02:24:17 +00008584 if (StVal.getNode()->getOpcode() == ARMISD::VMOVDRR &&
Chad Rosier96b66d62012-04-09 19:38:15 +00008585 StVal.getNode()->hasOneUse()) {
Cameron Zwarichd0aacbc2011-04-12 02:24:17 +00008586 SelectionDAG &DAG = DCI.DAG;
8587 DebugLoc DL = St->getDebugLoc();
8588 SDValue BasePtr = St->getBasePtr();
8589 SDValue NewST1 = DAG.getStore(St->getChain(), DL,
8590 StVal.getNode()->getOperand(0), BasePtr,
8591 St->getPointerInfo(), St->isVolatile(),
8592 St->isNonTemporal(), St->getAlignment());
8593
8594 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
8595 DAG.getConstant(4, MVT::i32));
8596 return DAG.getStore(NewST1.getValue(0), DL, StVal.getNode()->getOperand(1),
8597 OffsetPtr, St->getPointerInfo(), St->isVolatile(),
8598 St->isNonTemporal(),
8599 std::min(4U, St->getAlignment() / 2));
8600 }
8601
8602 if (StVal.getValueType() != MVT::i64 ||
Bob Wilson31600902010-12-21 06:43:19 +00008603 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8604 return SDValue();
8605
Chad Rosier96b66d62012-04-09 19:38:15 +00008606 // Bitcast an i64 store extracted from a vector to f64.
8607 // Otherwise, the i64 value will be legalized to a pair of i32 values.
Bob Wilson31600902010-12-21 06:43:19 +00008608 SelectionDAG &DAG = DCI.DAG;
8609 DebugLoc dl = StVal.getDebugLoc();
8610 SDValue IntVec = StVal.getOperand(0);
8611 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
8612 IntVec.getValueType().getVectorNumElements());
8613 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
8614 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
8615 Vec, StVal.getOperand(1));
8616 dl = N->getDebugLoc();
8617 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
8618 // Make the DAGCombiner fold the bitcasts.
8619 DCI.AddToWorklist(Vec.getNode());
8620 DCI.AddToWorklist(ExtElt.getNode());
8621 DCI.AddToWorklist(V.getNode());
8622 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
8623 St->getPointerInfo(), St->isVolatile(),
8624 St->isNonTemporal(), St->getAlignment(),
8625 St->getTBAAInfo());
8626}
8627
8628/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
8629/// are normal, non-volatile loads. If so, it is profitable to bitcast an
8630/// i64 vector to have f64 elements, since the value can then be loaded
8631/// directly into a VFP register.
8632static bool hasNormalLoadOperand(SDNode *N) {
8633 unsigned NumElts = N->getValueType(0).getVectorNumElements();
8634 for (unsigned i = 0; i < NumElts; ++i) {
8635 SDNode *Elt = N->getOperand(i).getNode();
8636 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
8637 return true;
8638 }
8639 return false;
8640}
8641
Bob Wilson75f02882010-09-17 22:59:05 +00008642/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
8643/// ISD::BUILD_VECTOR.
Bob Wilson31600902010-12-21 06:43:19 +00008644static SDValue PerformBUILD_VECTORCombine(SDNode *N,
8645 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilson75f02882010-09-17 22:59:05 +00008646 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
8647 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
8648 // into a pair of GPRs, which is fine when the value is used as a scalar,
8649 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson31600902010-12-21 06:43:19 +00008650 SelectionDAG &DAG = DCI.DAG;
8651 if (N->getNumOperands() == 2) {
8652 SDValue RV = PerformVMOVDRRCombine(N, DAG);
8653 if (RV.getNode())
8654 return RV;
8655 }
Bob Wilson75f02882010-09-17 22:59:05 +00008656
Bob Wilson31600902010-12-21 06:43:19 +00008657 // Load i64 elements as f64 values so that type legalization does not split
8658 // them up into i32 values.
8659 EVT VT = N->getValueType(0);
8660 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
8661 return SDValue();
8662 DebugLoc dl = N->getDebugLoc();
8663 SmallVector<SDValue, 8> Ops;
8664 unsigned NumElts = VT.getVectorNumElements();
8665 for (unsigned i = 0; i < NumElts; ++i) {
8666 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
8667 Ops.push_back(V);
8668 // Make the DAGCombiner fold the bitcast.
8669 DCI.AddToWorklist(V.getNode());
8670 }
8671 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
8672 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
8673 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
8674}
8675
8676/// PerformInsertEltCombine - Target-specific dag combine xforms for
8677/// ISD::INSERT_VECTOR_ELT.
8678static SDValue PerformInsertEltCombine(SDNode *N,
8679 TargetLowering::DAGCombinerInfo &DCI) {
8680 // Bitcast an i64 load inserted into a vector to f64.
8681 // Otherwise, the i64 value will be legalized to a pair of i32 values.
8682 EVT VT = N->getValueType(0);
8683 SDNode *Elt = N->getOperand(1).getNode();
8684 if (VT.getVectorElementType() != MVT::i64 ||
8685 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
8686 return SDValue();
8687
8688 SelectionDAG &DAG = DCI.DAG;
8689 DebugLoc dl = N->getDebugLoc();
8690 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
8691 VT.getVectorNumElements());
8692 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
8693 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
8694 // Make the DAGCombiner fold the bitcasts.
8695 DCI.AddToWorklist(Vec.getNode());
8696 DCI.AddToWorklist(V.getNode());
8697 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
8698 Vec, V, N->getOperand(2));
8699 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilson75f02882010-09-17 22:59:05 +00008700}
8701
Bob Wilsonf20700c2010-10-27 20:38:28 +00008702/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
8703/// ISD::VECTOR_SHUFFLE.
8704static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
8705 // The LLVM shufflevector instruction does not require the shuffle mask
8706 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
8707 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
8708 // operands do not match the mask length, they are extended by concatenating
8709 // them with undef vectors. That is probably the right thing for other
8710 // targets, but for NEON it is better to concatenate two double-register
8711 // size vector operands into a single quad-register size vector. Do that
8712 // transformation here:
8713 // shuffle(concat(v1, undef), concat(v2, undef)) ->
8714 // shuffle(concat(v1, v2), undef)
8715 SDValue Op0 = N->getOperand(0);
8716 SDValue Op1 = N->getOperand(1);
8717 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
8718 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
8719 Op0.getNumOperands() != 2 ||
8720 Op1.getNumOperands() != 2)
8721 return SDValue();
8722 SDValue Concat0Op1 = Op0.getOperand(1);
8723 SDValue Concat1Op1 = Op1.getOperand(1);
8724 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
8725 Concat1Op1.getOpcode() != ISD::UNDEF)
8726 return SDValue();
8727 // Skip the transformation if any of the types are illegal.
8728 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8729 EVT VT = N->getValueType(0);
8730 if (!TLI.isTypeLegal(VT) ||
8731 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
8732 !TLI.isTypeLegal(Concat1Op1.getValueType()))
8733 return SDValue();
8734
8735 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
8736 Op0.getOperand(0), Op1.getOperand(0));
8737 // Translate the shuffle mask.
8738 SmallVector<int, 16> NewMask;
8739 unsigned NumElts = VT.getVectorNumElements();
8740 unsigned HalfElts = NumElts/2;
8741 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8742 for (unsigned n = 0; n < NumElts; ++n) {
8743 int MaskElt = SVN->getMaskElt(n);
8744 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00008745 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00008746 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00008747 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00008748 NewElt = HalfElts + MaskElt - NumElts;
8749 NewMask.push_back(NewElt);
8750 }
8751 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
8752 DAG.getUNDEF(VT), NewMask.data());
8753}
8754
Bob Wilson1c3ef902011-02-07 17:43:21 +00008755/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
8756/// NEON load/store intrinsics to merge base address updates.
8757static SDValue CombineBaseUpdate(SDNode *N,
8758 TargetLowering::DAGCombinerInfo &DCI) {
8759 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8760 return SDValue();
8761
8762 SelectionDAG &DAG = DCI.DAG;
8763 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
8764 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
8765 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
8766 SDValue Addr = N->getOperand(AddrOpIdx);
8767
8768 // Search for a use of the address operand that is an increment.
8769 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
8770 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
8771 SDNode *User = *UI;
8772 if (User->getOpcode() != ISD::ADD ||
8773 UI.getUse().getResNo() != Addr.getResNo())
8774 continue;
8775
8776 // Check that the add is independent of the load/store. Otherwise, folding
8777 // it would create a cycle.
8778 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
8779 continue;
8780
8781 // Find the new opcode for the updating load/store.
8782 bool isLoad = true;
8783 bool isLaneOp = false;
8784 unsigned NewOpc = 0;
8785 unsigned NumVecs = 0;
8786 if (isIntrinsic) {
8787 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
8788 switch (IntNo) {
Craig Topperbc219812012-02-07 02:50:20 +00008789 default: llvm_unreachable("unexpected intrinsic for Neon base update");
Bob Wilson1c3ef902011-02-07 17:43:21 +00008790 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
8791 NumVecs = 1; break;
8792 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
8793 NumVecs = 2; break;
8794 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
8795 NumVecs = 3; break;
8796 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
8797 NumVecs = 4; break;
8798 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
8799 NumVecs = 2; isLaneOp = true; break;
8800 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
8801 NumVecs = 3; isLaneOp = true; break;
8802 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
8803 NumVecs = 4; isLaneOp = true; break;
8804 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
8805 NumVecs = 1; isLoad = false; break;
8806 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
8807 NumVecs = 2; isLoad = false; break;
8808 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
8809 NumVecs = 3; isLoad = false; break;
8810 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
8811 NumVecs = 4; isLoad = false; break;
8812 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
8813 NumVecs = 2; isLoad = false; isLaneOp = true; break;
8814 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
8815 NumVecs = 3; isLoad = false; isLaneOp = true; break;
8816 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
8817 NumVecs = 4; isLoad = false; isLaneOp = true; break;
8818 }
8819 } else {
8820 isLaneOp = true;
8821 switch (N->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00008822 default: llvm_unreachable("unexpected opcode for Neon base update");
Bob Wilson1c3ef902011-02-07 17:43:21 +00008823 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
8824 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
8825 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
8826 }
8827 }
8828
8829 // Find the size of memory referenced by the load/store.
8830 EVT VecTy;
8831 if (isLoad)
8832 VecTy = N->getValueType(0);
Owen Anderson76706012011-04-05 21:48:57 +00008833 else
Bob Wilson1c3ef902011-02-07 17:43:21 +00008834 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
8835 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
8836 if (isLaneOp)
8837 NumBytes /= VecTy.getVectorNumElements();
8838
8839 // If the increment is a constant, it must match the memory ref size.
8840 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
8841 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
8842 uint64_t IncVal = CInc->getZExtValue();
8843 if (IncVal != NumBytes)
8844 continue;
8845 } else if (NumBytes >= 3 * 16) {
8846 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
8847 // separate instructions that make it harder to use a non-constant update.
8848 continue;
8849 }
8850
8851 // Create the new updating load/store node.
8852 EVT Tys[6];
8853 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
8854 unsigned n;
8855 for (n = 0; n < NumResultVecs; ++n)
8856 Tys[n] = VecTy;
8857 Tys[n++] = MVT::i32;
8858 Tys[n] = MVT::Other;
8859 SDVTList SDTys = DAG.getVTList(Tys, NumResultVecs+2);
8860 SmallVector<SDValue, 8> Ops;
8861 Ops.push_back(N->getOperand(0)); // incoming chain
8862 Ops.push_back(N->getOperand(AddrOpIdx));
8863 Ops.push_back(Inc);
8864 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
8865 Ops.push_back(N->getOperand(i));
8866 }
8867 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
8868 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, N->getDebugLoc(), SDTys,
8869 Ops.data(), Ops.size(),
8870 MemInt->getMemoryVT(),
8871 MemInt->getMemOperand());
8872
8873 // Update the uses.
8874 std::vector<SDValue> NewResults;
8875 for (unsigned i = 0; i < NumResultVecs; ++i) {
8876 NewResults.push_back(SDValue(UpdN.getNode(), i));
8877 }
8878 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
8879 DCI.CombineTo(N, NewResults);
8880 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
8881
8882 break;
Owen Anderson76706012011-04-05 21:48:57 +00008883 }
Bob Wilson1c3ef902011-02-07 17:43:21 +00008884 return SDValue();
8885}
8886
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008887/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
8888/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
8889/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
8890/// return true.
8891static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
8892 SelectionDAG &DAG = DCI.DAG;
8893 EVT VT = N->getValueType(0);
8894 // vldN-dup instructions only support 64-bit vectors for N > 1.
8895 if (!VT.is64BitVector())
8896 return false;
8897
8898 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
8899 SDNode *VLD = N->getOperand(0).getNode();
8900 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
8901 return false;
8902 unsigned NumVecs = 0;
8903 unsigned NewOpc = 0;
8904 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
8905 if (IntNo == Intrinsic::arm_neon_vld2lane) {
8906 NumVecs = 2;
8907 NewOpc = ARMISD::VLD2DUP;
8908 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
8909 NumVecs = 3;
8910 NewOpc = ARMISD::VLD3DUP;
8911 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
8912 NumVecs = 4;
8913 NewOpc = ARMISD::VLD4DUP;
8914 } else {
8915 return false;
8916 }
8917
8918 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
8919 // numbers match the load.
8920 unsigned VLDLaneNo =
8921 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
8922 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
8923 UI != UE; ++UI) {
8924 // Ignore uses of the chain result.
8925 if (UI.getUse().getResNo() == NumVecs)
8926 continue;
8927 SDNode *User = *UI;
8928 if (User->getOpcode() != ARMISD::VDUPLANE ||
8929 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
8930 return false;
8931 }
8932
8933 // Create the vldN-dup node.
8934 EVT Tys[5];
8935 unsigned n;
8936 for (n = 0; n < NumVecs; ++n)
8937 Tys[n] = VT;
8938 Tys[n] = MVT::Other;
8939 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
8940 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
8941 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
8942 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
8943 Ops, 2, VLDMemInt->getMemoryVT(),
8944 VLDMemInt->getMemOperand());
8945
8946 // Update the uses.
8947 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
8948 UI != UE; ++UI) {
8949 unsigned ResNo = UI.getUse().getResNo();
8950 // Ignore uses of the chain result.
8951 if (ResNo == NumVecs)
8952 continue;
8953 SDNode *User = *UI;
8954 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
8955 }
8956
8957 // Now the vldN-lane intrinsic is dead except for its chain result.
8958 // Update uses of the chain.
8959 std::vector<SDValue> VLDDupResults;
8960 for (unsigned n = 0; n < NumVecs; ++n)
8961 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
8962 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
8963 DCI.CombineTo(VLD, VLDDupResults);
8964
8965 return true;
8966}
8967
Bob Wilson9e82bf12010-07-14 01:22:12 +00008968/// PerformVDUPLANECombine - Target-specific dag combine xforms for
8969/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008970static SDValue PerformVDUPLANECombine(SDNode *N,
8971 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00008972 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00008973
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008974 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
8975 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
8976 if (CombineVLDDUP(N, DCI))
8977 return SDValue(N, 0);
8978
8979 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
8980 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008981 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00008982 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00008983 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00008984 return SDValue();
8985
8986 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
8987 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
8988 // The canonical VMOV for a zero vector uses a 32-bit element size.
8989 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
8990 unsigned EltBits;
8991 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
8992 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008993 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00008994 if (EltSize > VT.getVectorElementType().getSizeInBits())
8995 return SDValue();
8996
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008997 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00008998}
8999
Eric Christopherfa6f5912011-06-29 21:10:36 +00009000// isConstVecPow2 - Return true if each vector element is a power of 2, all
Chad Rosieref01edf2011-06-24 19:23:04 +00009001// elements are the same constant, C, and Log2(C) ranges from 1 to 32.
9002static bool isConstVecPow2(SDValue ConstVec, bool isSigned, uint64_t &C)
9003{
Chad Rosier118c9a02011-06-28 17:26:57 +00009004 integerPart cN;
9005 integerPart c0 = 0;
Chad Rosieref01edf2011-06-24 19:23:04 +00009006 for (unsigned I = 0, E = ConstVec.getValueType().getVectorNumElements();
9007 I != E; I++) {
9008 ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(ConstVec.getOperand(I));
9009 if (!C)
9010 return false;
9011
Eric Christopherfa6f5912011-06-29 21:10:36 +00009012 bool isExact;
Chad Rosieref01edf2011-06-24 19:23:04 +00009013 APFloat APF = C->getValueAPF();
9014 if (APF.convertToInteger(&cN, 64, isSigned, APFloat::rmTowardZero, &isExact)
9015 != APFloat::opOK || !isExact)
9016 return false;
9017
9018 c0 = (I == 0) ? cN : c0;
9019 if (!isPowerOf2_64(cN) || c0 != cN || Log2_64(c0) < 1 || Log2_64(c0) > 32)
9020 return false;
9021 }
9022 C = c0;
9023 return true;
9024}
9025
9026/// PerformVCVTCombine - VCVT (floating-point to fixed-point, Advanced SIMD)
9027/// can replace combinations of VMUL and VCVT (floating-point to integer)
9028/// when the VMUL has a constant operand that is a power of 2.
9029///
9030/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
9031/// vmul.f32 d16, d17, d16
9032/// vcvt.s32.f32 d16, d16
9033/// becomes:
9034/// vcvt.s32.f32 d16, d16, #3
9035static SDValue PerformVCVTCombine(SDNode *N,
9036 TargetLowering::DAGCombinerInfo &DCI,
9037 const ARMSubtarget *Subtarget) {
9038 SelectionDAG &DAG = DCI.DAG;
9039 SDValue Op = N->getOperand(0);
9040
9041 if (!Subtarget->hasNEON() || !Op.getValueType().isVector() ||
9042 Op.getOpcode() != ISD::FMUL)
9043 return SDValue();
9044
9045 uint64_t C;
9046 SDValue N0 = Op->getOperand(0);
9047 SDValue ConstVec = Op->getOperand(1);
9048 bool isSigned = N->getOpcode() == ISD::FP_TO_SINT;
9049
Eric Christopherfa6f5912011-06-29 21:10:36 +00009050 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
Chad Rosieref01edf2011-06-24 19:23:04 +00009051 !isConstVecPow2(ConstVec, isSigned, C))
9052 return SDValue();
9053
9054 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfp2fxs :
9055 Intrinsic::arm_neon_vcvtfp2fxu;
9056 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
9057 N->getValueType(0),
Eric Christopherfa6f5912011-06-29 21:10:36 +00009058 DAG.getConstant(IntrinsicOpcode, MVT::i32), N0,
Chad Rosieref01edf2011-06-24 19:23:04 +00009059 DAG.getConstant(Log2_64(C), MVT::i32));
9060}
9061
9062/// PerformVDIVCombine - VCVT (fixed-point to floating-point, Advanced SIMD)
9063/// can replace combinations of VCVT (integer to floating-point) and VDIV
9064/// when the VDIV has a constant operand that is a power of 2.
9065///
9066/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
9067/// vcvt.f32.s32 d16, d16
9068/// vdiv.f32 d16, d17, d16
9069/// becomes:
9070/// vcvt.f32.s32 d16, d16, #3
9071static SDValue PerformVDIVCombine(SDNode *N,
9072 TargetLowering::DAGCombinerInfo &DCI,
9073 const ARMSubtarget *Subtarget) {
9074 SelectionDAG &DAG = DCI.DAG;
9075 SDValue Op = N->getOperand(0);
9076 unsigned OpOpcode = Op.getNode()->getOpcode();
9077
9078 if (!Subtarget->hasNEON() || !N->getValueType(0).isVector() ||
9079 (OpOpcode != ISD::SINT_TO_FP && OpOpcode != ISD::UINT_TO_FP))
9080 return SDValue();
9081
9082 uint64_t C;
9083 SDValue ConstVec = N->getOperand(1);
9084 bool isSigned = OpOpcode == ISD::SINT_TO_FP;
9085
9086 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
9087 !isConstVecPow2(ConstVec, isSigned, C))
9088 return SDValue();
9089
Eric Christopherfa6f5912011-06-29 21:10:36 +00009090 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfxs2fp :
Chad Rosieref01edf2011-06-24 19:23:04 +00009091 Intrinsic::arm_neon_vcvtfxu2fp;
9092 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
9093 Op.getValueType(),
Eric Christopherfa6f5912011-06-29 21:10:36 +00009094 DAG.getConstant(IntrinsicOpcode, MVT::i32),
Chad Rosieref01edf2011-06-24 19:23:04 +00009095 Op.getOperand(0), DAG.getConstant(Log2_64(C), MVT::i32));
9096}
9097
9098/// Getvshiftimm - Check if this is a valid build_vector for the immediate
Bob Wilson5bafff32009-06-22 23:27:02 +00009099/// operand of a vector shift operation, where all the elements of the
9100/// build_vector must have the same constant integer value.
9101static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
9102 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009103 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00009104 Op = Op.getOperand(0);
9105 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
9106 APInt SplatBits, SplatUndef;
9107 unsigned SplatBitSize;
9108 bool HasAnyUndefs;
9109 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
9110 HasAnyUndefs, ElementBits) ||
9111 SplatBitSize > ElementBits)
9112 return false;
9113 Cnt = SplatBits.getSExtValue();
9114 return true;
9115}
9116
9117/// isVShiftLImm - Check if this is a valid build_vector for the immediate
9118/// operand of a vector shift left operation. That value must be in the range:
9119/// 0 <= Value < ElementBits for a left shift; or
9120/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00009121static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00009122 assert(VT.isVector() && "vector shift count is not a vector type");
9123 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
9124 if (! getVShiftImm(Op, ElementBits, Cnt))
9125 return false;
9126 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
9127}
9128
9129/// isVShiftRImm - Check if this is a valid build_vector for the immediate
9130/// operand of a vector shift right operation. For a shift opcode, the value
9131/// is positive, but for an intrinsic the value count must be negative. The
9132/// absolute value must be in the range:
9133/// 1 <= |Value| <= ElementBits for a right shift; or
9134/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00009135static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00009136 int64_t &Cnt) {
9137 assert(VT.isVector() && "vector shift count is not a vector type");
9138 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
9139 if (! getVShiftImm(Op, ElementBits, Cnt))
9140 return false;
9141 if (isIntrinsic)
9142 Cnt = -Cnt;
9143 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
9144}
9145
9146/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
9147static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
9148 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
9149 switch (IntNo) {
9150 default:
9151 // Don't do anything for most intrinsics.
9152 break;
9153
9154 // Vector shifts: check for immediate versions and lower them.
9155 // Note: This is done during DAG combining instead of DAG legalizing because
9156 // the build_vectors for 64-bit vector element shift counts are generally
9157 // not legal, and it is hard to see their values after they get legalized to
9158 // loads from a constant pool.
9159 case Intrinsic::arm_neon_vshifts:
9160 case Intrinsic::arm_neon_vshiftu:
9161 case Intrinsic::arm_neon_vshiftls:
9162 case Intrinsic::arm_neon_vshiftlu:
9163 case Intrinsic::arm_neon_vshiftn:
9164 case Intrinsic::arm_neon_vrshifts:
9165 case Intrinsic::arm_neon_vrshiftu:
9166 case Intrinsic::arm_neon_vrshiftn:
9167 case Intrinsic::arm_neon_vqshifts:
9168 case Intrinsic::arm_neon_vqshiftu:
9169 case Intrinsic::arm_neon_vqshiftsu:
9170 case Intrinsic::arm_neon_vqshiftns:
9171 case Intrinsic::arm_neon_vqshiftnu:
9172 case Intrinsic::arm_neon_vqshiftnsu:
9173 case Intrinsic::arm_neon_vqrshiftns:
9174 case Intrinsic::arm_neon_vqrshiftnu:
9175 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00009176 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00009177 int64_t Cnt;
9178 unsigned VShiftOpc = 0;
9179
9180 switch (IntNo) {
9181 case Intrinsic::arm_neon_vshifts:
9182 case Intrinsic::arm_neon_vshiftu:
9183 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
9184 VShiftOpc = ARMISD::VSHL;
9185 break;
9186 }
9187 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
9188 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
9189 ARMISD::VSHRs : ARMISD::VSHRu);
9190 break;
9191 }
9192 return SDValue();
9193
9194 case Intrinsic::arm_neon_vshiftls:
9195 case Intrinsic::arm_neon_vshiftlu:
9196 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
9197 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009198 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00009199
9200 case Intrinsic::arm_neon_vrshifts:
9201 case Intrinsic::arm_neon_vrshiftu:
9202 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
9203 break;
9204 return SDValue();
9205
9206 case Intrinsic::arm_neon_vqshifts:
9207 case Intrinsic::arm_neon_vqshiftu:
9208 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9209 break;
9210 return SDValue();
9211
9212 case Intrinsic::arm_neon_vqshiftsu:
9213 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9214 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009215 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00009216
9217 case Intrinsic::arm_neon_vshiftn:
9218 case Intrinsic::arm_neon_vrshiftn:
9219 case Intrinsic::arm_neon_vqshiftns:
9220 case Intrinsic::arm_neon_vqshiftnu:
9221 case Intrinsic::arm_neon_vqshiftnsu:
9222 case Intrinsic::arm_neon_vqrshiftns:
9223 case Intrinsic::arm_neon_vqrshiftnu:
9224 case Intrinsic::arm_neon_vqrshiftnsu:
9225 // Narrowing shifts require an immediate right shift.
9226 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
9227 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00009228 llvm_unreachable("invalid shift count for narrowing vector shift "
9229 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00009230
9231 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009232 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00009233 }
9234
9235 switch (IntNo) {
9236 case Intrinsic::arm_neon_vshifts:
9237 case Intrinsic::arm_neon_vshiftu:
9238 // Opcode already set above.
9239 break;
9240 case Intrinsic::arm_neon_vshiftls:
9241 case Intrinsic::arm_neon_vshiftlu:
9242 if (Cnt == VT.getVectorElementType().getSizeInBits())
9243 VShiftOpc = ARMISD::VSHLLi;
9244 else
9245 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
9246 ARMISD::VSHLLs : ARMISD::VSHLLu);
9247 break;
9248 case Intrinsic::arm_neon_vshiftn:
9249 VShiftOpc = ARMISD::VSHRN; break;
9250 case Intrinsic::arm_neon_vrshifts:
9251 VShiftOpc = ARMISD::VRSHRs; break;
9252 case Intrinsic::arm_neon_vrshiftu:
9253 VShiftOpc = ARMISD::VRSHRu; break;
9254 case Intrinsic::arm_neon_vrshiftn:
9255 VShiftOpc = ARMISD::VRSHRN; break;
9256 case Intrinsic::arm_neon_vqshifts:
9257 VShiftOpc = ARMISD::VQSHLs; break;
9258 case Intrinsic::arm_neon_vqshiftu:
9259 VShiftOpc = ARMISD::VQSHLu; break;
9260 case Intrinsic::arm_neon_vqshiftsu:
9261 VShiftOpc = ARMISD::VQSHLsu; break;
9262 case Intrinsic::arm_neon_vqshiftns:
9263 VShiftOpc = ARMISD::VQSHRNs; break;
9264 case Intrinsic::arm_neon_vqshiftnu:
9265 VShiftOpc = ARMISD::VQSHRNu; break;
9266 case Intrinsic::arm_neon_vqshiftnsu:
9267 VShiftOpc = ARMISD::VQSHRNsu; break;
9268 case Intrinsic::arm_neon_vqrshiftns:
9269 VShiftOpc = ARMISD::VQRSHRNs; break;
9270 case Intrinsic::arm_neon_vqrshiftnu:
9271 VShiftOpc = ARMISD::VQRSHRNu; break;
9272 case Intrinsic::arm_neon_vqrshiftnsu:
9273 VShiftOpc = ARMISD::VQRSHRNsu; break;
9274 }
9275
9276 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009277 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00009278 }
9279
9280 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00009281 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00009282 int64_t Cnt;
9283 unsigned VShiftOpc = 0;
9284
9285 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
9286 VShiftOpc = ARMISD::VSLI;
9287 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
9288 VShiftOpc = ARMISD::VSRI;
9289 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00009290 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00009291 }
9292
9293 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
9294 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009295 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00009296 }
9297
9298 case Intrinsic::arm_neon_vqrshifts:
9299 case Intrinsic::arm_neon_vqrshiftu:
9300 // No immediate versions of these to check for.
9301 break;
9302 }
9303
9304 return SDValue();
9305}
9306
9307/// PerformShiftCombine - Checks for immediate versions of vector shifts and
9308/// lowers them. As with the vector shift intrinsics, this is done during DAG
9309/// combining instead of DAG legalizing because the build_vectors for 64-bit
9310/// vector element shift counts are generally not legal, and it is hard to see
9311/// their values after they get legalized to loads from a constant pool.
9312static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
9313 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00009314 EVT VT = N->getValueType(0);
Evan Cheng5fb468a2012-02-23 02:58:19 +00009315 if (N->getOpcode() == ISD::SRL && VT == MVT::i32 && ST->hasV6Ops()) {
9316 // Canonicalize (srl (bswap x), 16) to (rotr (bswap x), 16) if the high
9317 // 16-bits of x is zero. This optimizes rev + lsr 16 to rev16.
9318 SDValue N1 = N->getOperand(1);
9319 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N1)) {
9320 SDValue N0 = N->getOperand(0);
9321 if (C->getZExtValue() == 16 && N0.getOpcode() == ISD::BSWAP &&
9322 DAG.MaskedValueIsZero(N0.getOperand(0),
9323 APInt::getHighBitsSet(32, 16)))
9324 return DAG.getNode(ISD::ROTR, N->getDebugLoc(), VT, N0, N1);
9325 }
9326 }
Bob Wilson5bafff32009-06-22 23:27:02 +00009327
9328 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00009329 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9330 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00009331 return SDValue();
9332
9333 assert(ST->hasNEON() && "unexpected vector shift");
9334 int64_t Cnt;
9335
9336 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009337 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00009338
9339 case ISD::SHL:
9340 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
9341 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009342 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00009343 break;
9344
9345 case ISD::SRA:
9346 case ISD::SRL:
9347 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
9348 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
9349 ARMISD::VSHRs : ARMISD::VSHRu);
9350 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009351 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00009352 }
9353 }
9354 return SDValue();
9355}
9356
9357/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
9358/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
9359static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
9360 const ARMSubtarget *ST) {
9361 SDValue N0 = N->getOperand(0);
9362
9363 // Check for sign- and zero-extensions of vector extract operations of 8-
9364 // and 16-bit vector elements. NEON supports these directly. They are
9365 // handled during DAG combining because type legalization will promote them
9366 // to 32-bit types and it is messy to recognize the operations after that.
9367 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
9368 SDValue Vec = N0.getOperand(0);
9369 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009370 EVT VT = N->getValueType(0);
9371 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00009372 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9373
Owen Anderson825b72b2009-08-11 20:47:22 +00009374 if (VT == MVT::i32 &&
9375 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00009376 TLI.isTypeLegal(Vec.getValueType()) &&
9377 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00009378
9379 unsigned Opc = 0;
9380 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009381 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00009382 case ISD::SIGN_EXTEND:
9383 Opc = ARMISD::VGETLANEs;
9384 break;
9385 case ISD::ZERO_EXTEND:
9386 case ISD::ANY_EXTEND:
9387 Opc = ARMISD::VGETLANEu;
9388 break;
9389 }
9390 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
9391 }
9392 }
9393
9394 return SDValue();
9395}
9396
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009397/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
9398/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
9399static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
9400 const ARMSubtarget *ST) {
9401 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00009402 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009403 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
9404 // a NaN; only do the transformation when it matches that behavior.
9405
9406 // For now only do this when using NEON for FP operations; if using VFP, it
9407 // is not obvious that the benefit outweighs the cost of switching to the
9408 // NEON pipeline.
9409 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
9410 N->getValueType(0) != MVT::f32)
9411 return SDValue();
9412
9413 SDValue CondLHS = N->getOperand(0);
9414 SDValue CondRHS = N->getOperand(1);
9415 SDValue LHS = N->getOperand(2);
9416 SDValue RHS = N->getOperand(3);
9417 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
9418
9419 unsigned Opcode = 0;
9420 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00009421 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009422 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00009423 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009424 IsReversed = true ; // x CC y ? y : x
9425 } else {
9426 return SDValue();
9427 }
9428
Bob Wilsone742bb52010-02-24 22:15:53 +00009429 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009430 switch (CC) {
9431 default: break;
9432 case ISD::SETOLT:
9433 case ISD::SETOLE:
9434 case ISD::SETLT:
9435 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009436 case ISD::SETULT:
9437 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00009438 // If LHS is NaN, an ordered comparison will be false and the result will
9439 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
9440 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
9441 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
9442 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
9443 break;
9444 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
9445 // will return -0, so vmin can only be used for unsafe math or if one of
9446 // the operands is known to be nonzero.
9447 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009448 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsone742bb52010-02-24 22:15:53 +00009449 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9450 break;
9451 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009452 break;
9453
9454 case ISD::SETOGT:
9455 case ISD::SETOGE:
9456 case ISD::SETGT:
9457 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009458 case ISD::SETUGT:
9459 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00009460 // If LHS is NaN, an ordered comparison will be false and the result will
9461 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
9462 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
9463 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
9464 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
9465 break;
9466 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
9467 // will return +0, so vmax can only be used for unsafe math or if one of
9468 // the operands is known to be nonzero.
9469 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009470 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsone742bb52010-02-24 22:15:53 +00009471 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9472 break;
9473 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009474 break;
9475 }
9476
9477 if (!Opcode)
9478 return SDValue();
9479 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
9480}
9481
Evan Chenge721f5c2011-07-13 00:42:17 +00009482/// PerformCMOVCombine - Target-specific DAG combining for ARMISD::CMOV.
9483SDValue
9484ARMTargetLowering::PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const {
9485 SDValue Cmp = N->getOperand(4);
9486 if (Cmp.getOpcode() != ARMISD::CMPZ)
9487 // Only looking at EQ and NE cases.
9488 return SDValue();
9489
9490 EVT VT = N->getValueType(0);
9491 DebugLoc dl = N->getDebugLoc();
9492 SDValue LHS = Cmp.getOperand(0);
9493 SDValue RHS = Cmp.getOperand(1);
9494 SDValue FalseVal = N->getOperand(0);
9495 SDValue TrueVal = N->getOperand(1);
9496 SDValue ARMcc = N->getOperand(2);
Jim Grosbachb04546f2011-09-13 20:30:37 +00009497 ARMCC::CondCodes CC =
9498 (ARMCC::CondCodes)cast<ConstantSDNode>(ARMcc)->getZExtValue();
Evan Chenge721f5c2011-07-13 00:42:17 +00009499
9500 // Simplify
9501 // mov r1, r0
9502 // cmp r1, x
9503 // mov r0, y
9504 // moveq r0, x
9505 // to
9506 // cmp r0, x
9507 // movne r0, y
9508 //
9509 // mov r1, r0
9510 // cmp r1, x
9511 // mov r0, x
9512 // movne r0, y
9513 // to
9514 // cmp r0, x
9515 // movne r0, y
9516 /// FIXME: Turn this into a target neutral optimization?
9517 SDValue Res;
Evan Cheng9b88d2d2011-09-28 23:16:31 +00009518 if (CC == ARMCC::NE && FalseVal == RHS && FalseVal != LHS) {
Evan Chenge721f5c2011-07-13 00:42:17 +00009519 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, TrueVal, ARMcc,
9520 N->getOperand(3), Cmp);
9521 } else if (CC == ARMCC::EQ && TrueVal == RHS) {
9522 SDValue ARMcc;
9523 SDValue NewCmp = getARMCmp(LHS, RHS, ISD::SETNE, ARMcc, DAG, dl);
9524 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, FalseVal, ARMcc,
9525 N->getOperand(3), NewCmp);
9526 }
9527
9528 if (Res.getNode()) {
9529 APInt KnownZero, KnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00009530 DAG.ComputeMaskedBits(SDValue(N,0), KnownZero, KnownOne);
Evan Chenge721f5c2011-07-13 00:42:17 +00009531 // Capture demanded bits information that would be otherwise lost.
9532 if (KnownZero == 0xfffffffe)
9533 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9534 DAG.getValueType(MVT::i1));
9535 else if (KnownZero == 0xffffff00)
9536 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9537 DAG.getValueType(MVT::i8));
9538 else if (KnownZero == 0xffff0000)
9539 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9540 DAG.getValueType(MVT::i16));
9541 }
9542
9543 return Res;
9544}
9545
Dan Gohman475871a2008-07-27 21:46:04 +00009546SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00009547 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00009548 switch (N->getOpcode()) {
9549 default: break;
Arnold Schwaighofer67514e92012-09-04 14:37:49 +00009550 case ISD::ADDC: return PerformADDCCombine(N, DCI, Subtarget);
Tanya Lattner189531f2011-06-14 23:48:48 +00009551 case ISD::ADD: return PerformADDCombine(N, DCI, Subtarget);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009552 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00009553 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00009554 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Evan Chengc892aeb2012-02-23 01:19:06 +00009555 case ISD::XOR: return PerformXORCombine(N, DCI, Subtarget);
9556 case ISD::AND: return PerformANDCombine(N, DCI, Subtarget);
Evan Cheng0c1aec12010-12-14 03:22:07 +00009557 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00009558 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00009559 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson31600902010-12-21 06:43:19 +00009560 case ISD::STORE: return PerformSTORECombine(N, DCI);
9561 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
9562 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonf20700c2010-10-27 20:38:28 +00009563 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00009564 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Chad Rosieref01edf2011-06-24 19:23:04 +00009565 case ISD::FP_TO_SINT:
9566 case ISD::FP_TO_UINT: return PerformVCVTCombine(N, DCI, Subtarget);
9567 case ISD::FDIV: return PerformVDIVCombine(N, DCI, Subtarget);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009568 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00009569 case ISD::SHL:
9570 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009571 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00009572 case ISD::SIGN_EXTEND:
9573 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009574 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
9575 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Evan Chenge721f5c2011-07-13 00:42:17 +00009576 case ARMISD::CMOV: return PerformCMOVCombine(N, DCI.DAG);
Bob Wilson1c3ef902011-02-07 17:43:21 +00009577 case ARMISD::VLD2DUP:
9578 case ARMISD::VLD3DUP:
9579 case ARMISD::VLD4DUP:
9580 return CombineBaseUpdate(N, DCI);
9581 case ISD::INTRINSIC_VOID:
9582 case ISD::INTRINSIC_W_CHAIN:
9583 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
9584 case Intrinsic::arm_neon_vld1:
9585 case Intrinsic::arm_neon_vld2:
9586 case Intrinsic::arm_neon_vld3:
9587 case Intrinsic::arm_neon_vld4:
9588 case Intrinsic::arm_neon_vld2lane:
9589 case Intrinsic::arm_neon_vld3lane:
9590 case Intrinsic::arm_neon_vld4lane:
9591 case Intrinsic::arm_neon_vst1:
9592 case Intrinsic::arm_neon_vst2:
9593 case Intrinsic::arm_neon_vst3:
9594 case Intrinsic::arm_neon_vst4:
9595 case Intrinsic::arm_neon_vst2lane:
9596 case Intrinsic::arm_neon_vst3lane:
9597 case Intrinsic::arm_neon_vst4lane:
9598 return CombineBaseUpdate(N, DCI);
9599 default: break;
9600 }
9601 break;
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00009602 }
Dan Gohman475871a2008-07-27 21:46:04 +00009603 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00009604}
9605
Evan Cheng31959b12011-02-02 01:06:55 +00009606bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
9607 EVT VT) const {
9608 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
9609}
9610
Evan Cheng376642e2012-12-10 23:21:26 +00009611bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT, bool *Fast) const {
Evan Chengd10eab02012-09-18 01:42:45 +00009612 // The AllowsUnaliged flag models the SCTLR.A setting in ARM cpus
Chad Rosierb3235b12012-11-09 18:25:27 +00009613 bool AllowsUnaligned = Subtarget->allowsUnalignedMem();
Bill Wendlingaf566342009-08-15 21:21:19 +00009614
9615 switch (VT.getSimpleVT().SimpleTy) {
9616 default:
9617 return false;
9618 case MVT::i8:
9619 case MVT::i16:
Evan Cheng376642e2012-12-10 23:21:26 +00009620 case MVT::i32: {
Evan Chengd10eab02012-09-18 01:42:45 +00009621 // Unaligned access can use (for example) LRDB, LRDH, LDR
Evan Cheng376642e2012-12-10 23:21:26 +00009622 if (AllowsUnaligned) {
9623 if (Fast)
9624 *Fast = Subtarget->hasV7Ops();
9625 return true;
9626 }
9627 return false;
9628 }
Evan Chenga99c5082012-08-15 17:44:53 +00009629 case MVT::f64:
Evan Cheng376642e2012-12-10 23:21:26 +00009630 case MVT::v2f64: {
Evan Chengd10eab02012-09-18 01:42:45 +00009631 // For any little-endian targets with neon, we can support unaligned ld/st
9632 // of D and Q (e.g. {D0,D1}) registers by using vld1.i8/vst1.i8.
9633 // A big-endian target may also explictly support unaligned accesses
Evan Cheng376642e2012-12-10 23:21:26 +00009634 if (Subtarget->hasNEON() && (AllowsUnaligned || isLittleEndian())) {
9635 if (Fast)
9636 *Fast = true;
9637 return true;
9638 }
9639 return false;
9640 }
Bill Wendlingaf566342009-08-15 21:21:19 +00009641 }
9642}
9643
Lang Hames1a1d1fc2011-11-02 22:52:45 +00009644static bool memOpAlign(unsigned DstAlign, unsigned SrcAlign,
9645 unsigned AlignCheck) {
9646 return ((SrcAlign == 0 || SrcAlign % AlignCheck == 0) &&
9647 (DstAlign == 0 || DstAlign % AlignCheck == 0));
9648}
9649
9650EVT ARMTargetLowering::getOptimalMemOpType(uint64_t Size,
9651 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00009652 bool IsMemset, bool ZeroMemset,
Lang Hames1a1d1fc2011-11-02 22:52:45 +00009653 bool MemcpyStrSrc,
9654 MachineFunction &MF) const {
9655 const Function *F = MF.getFunction();
9656
9657 // See if we can use NEON instructions for this...
Evan Cheng946a3a92012-12-12 02:34:41 +00009658 if ((!IsMemset || ZeroMemset) &&
Evan Cheng376642e2012-12-10 23:21:26 +00009659 Subtarget->hasNEON() &&
Bill Wendling831737d2012-12-30 10:32:01 +00009660 !F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
9661 Attribute::NoImplicitFloat)) {
Evan Cheng376642e2012-12-10 23:21:26 +00009662 bool Fast;
Evan Cheng6a1b5cc2012-12-11 02:31:57 +00009663 if (Size >= 16 &&
9664 (memOpAlign(SrcAlign, DstAlign, 16) ||
9665 (allowsUnalignedMemoryAccesses(MVT::v2f64, &Fast) && Fast))) {
Evan Cheng376642e2012-12-10 23:21:26 +00009666 return MVT::v2f64;
Evan Cheng6a1b5cc2012-12-11 02:31:57 +00009667 } else if (Size >= 8 &&
9668 (memOpAlign(SrcAlign, DstAlign, 8) ||
9669 (allowsUnalignedMemoryAccesses(MVT::f64, &Fast) && Fast))) {
Evan Cheng376642e2012-12-10 23:21:26 +00009670 return MVT::f64;
Lang Hames1a1d1fc2011-11-02 22:52:45 +00009671 }
9672 }
9673
Lang Hames5207bf22011-11-08 18:56:23 +00009674 // Lowering to i32/i16 if the size permits.
Evan Cheng6a1b5cc2012-12-11 02:31:57 +00009675 if (Size >= 4)
Lang Hames5207bf22011-11-08 18:56:23 +00009676 return MVT::i32;
Evan Cheng6a1b5cc2012-12-11 02:31:57 +00009677 else if (Size >= 2)
Lang Hames5207bf22011-11-08 18:56:23 +00009678 return MVT::i16;
Lang Hames5207bf22011-11-08 18:56:23 +00009679
Lang Hames1a1d1fc2011-11-02 22:52:45 +00009680 // Let the target-independent logic figure it out.
9681 return MVT::Other;
9682}
9683
Evan Cheng2766a472012-12-06 19:13:27 +00009684bool ARMTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
9685 if (Val.getOpcode() != ISD::LOAD)
9686 return false;
9687
9688 EVT VT1 = Val.getValueType();
9689 if (!VT1.isSimple() || !VT1.isInteger() ||
9690 !VT2.isSimple() || !VT2.isInteger())
9691 return false;
9692
9693 switch (VT1.getSimpleVT().SimpleTy) {
9694 default: break;
9695 case MVT::i1:
9696 case MVT::i8:
9697 case MVT::i16:
9698 // 8-bit and 16-bit loads implicitly zero-extend to 32-bits.
9699 return true;
9700 }
9701
9702 return false;
9703}
9704
Evan Chenge6c835f2009-08-14 20:09:37 +00009705static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
9706 if (V < 0)
9707 return false;
9708
9709 unsigned Scale = 1;
9710 switch (VT.getSimpleVT().SimpleTy) {
9711 default: return false;
9712 case MVT::i1:
9713 case MVT::i8:
9714 // Scale == 1;
9715 break;
9716 case MVT::i16:
9717 // Scale == 2;
9718 Scale = 2;
9719 break;
9720 case MVT::i32:
9721 // Scale == 4;
9722 Scale = 4;
9723 break;
9724 }
9725
9726 if ((V & (Scale - 1)) != 0)
9727 return false;
9728 V /= Scale;
9729 return V == (V & ((1LL << 5) - 1));
9730}
9731
9732static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
9733 const ARMSubtarget *Subtarget) {
9734 bool isNeg = false;
9735 if (V < 0) {
9736 isNeg = true;
9737 V = - V;
9738 }
9739
9740 switch (VT.getSimpleVT().SimpleTy) {
9741 default: return false;
9742 case MVT::i1:
9743 case MVT::i8:
9744 case MVT::i16:
9745 case MVT::i32:
9746 // + imm12 or - imm8
9747 if (isNeg)
9748 return V == (V & ((1LL << 8) - 1));
9749 return V == (V & ((1LL << 12) - 1));
9750 case MVT::f32:
9751 case MVT::f64:
9752 // Same as ARM mode. FIXME: NEON?
9753 if (!Subtarget->hasVFP2())
9754 return false;
9755 if ((V & 3) != 0)
9756 return false;
9757 V >>= 2;
9758 return V == (V & ((1LL << 8) - 1));
9759 }
9760}
9761
Evan Chengb01fad62007-03-12 23:30:29 +00009762/// isLegalAddressImmediate - Return true if the integer value can be used
9763/// as the offset of the target addressing mode for load / store of the
9764/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00009765static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00009766 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00009767 if (V == 0)
9768 return true;
9769
Evan Cheng65011532009-03-09 19:15:00 +00009770 if (!VT.isSimple())
9771 return false;
9772
Evan Chenge6c835f2009-08-14 20:09:37 +00009773 if (Subtarget->isThumb1Only())
9774 return isLegalT1AddressImmediate(V, VT);
9775 else if (Subtarget->isThumb2())
9776 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00009777
Evan Chenge6c835f2009-08-14 20:09:37 +00009778 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00009779 if (V < 0)
9780 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00009781 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00009782 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00009783 case MVT::i1:
9784 case MVT::i8:
9785 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00009786 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00009787 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00009788 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00009789 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00009790 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00009791 case MVT::f32:
9792 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00009793 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00009794 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00009795 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00009796 return false;
9797 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00009798 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00009799 }
Evan Chenga8e29892007-01-19 07:51:42 +00009800}
9801
Evan Chenge6c835f2009-08-14 20:09:37 +00009802bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
9803 EVT VT) const {
9804 int Scale = AM.Scale;
9805 if (Scale < 0)
9806 return false;
9807
9808 switch (VT.getSimpleVT().SimpleTy) {
9809 default: return false;
9810 case MVT::i1:
9811 case MVT::i8:
9812 case MVT::i16:
9813 case MVT::i32:
9814 if (Scale == 1)
9815 return true;
9816 // r + r << imm
9817 Scale = Scale & ~1;
9818 return Scale == 2 || Scale == 4 || Scale == 8;
9819 case MVT::i64:
9820 // r + r
9821 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
9822 return true;
9823 return false;
9824 case MVT::isVoid:
9825 // Note, we allow "void" uses (basically, uses that aren't loads or
9826 // stores), because arm allows folding a scale into many arithmetic
9827 // operations. This should be made more precise and revisited later.
9828
9829 // Allow r << imm, but the imm has to be a multiple of two.
9830 if (Scale & 1) return false;
9831 return isPowerOf2_32(Scale);
9832 }
9833}
9834
Chris Lattner37caf8c2007-04-09 23:33:39 +00009835/// isLegalAddressingMode - Return true if the addressing mode represented
9836/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00009837bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009838 Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009839 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00009840 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00009841 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00009842
Chris Lattner37caf8c2007-04-09 23:33:39 +00009843 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00009844 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00009845 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00009846
Chris Lattner37caf8c2007-04-09 23:33:39 +00009847 switch (AM.Scale) {
9848 case 0: // no scale reg, must be "r+i" or "r", or "i".
9849 break;
9850 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00009851 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00009852 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00009853 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00009854 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00009855 // ARM doesn't support any R+R*scale+imm addr modes.
9856 if (AM.BaseOffs)
9857 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00009858
Bob Wilson2c7dab12009-04-08 17:55:28 +00009859 if (!VT.isSimple())
9860 return false;
9861
Evan Chenge6c835f2009-08-14 20:09:37 +00009862 if (Subtarget->isThumb2())
9863 return isLegalT2ScaledAddressingMode(AM, VT);
9864
Chris Lattnereb13d1b2007-04-10 03:48:29 +00009865 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00009866 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00009867 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00009868 case MVT::i1:
9869 case MVT::i8:
9870 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00009871 if (Scale < 0) Scale = -Scale;
9872 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00009873 return true;
9874 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00009875 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009876 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00009877 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00009878 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00009879 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00009880 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00009881 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00009882
Owen Anderson825b72b2009-08-11 20:47:22 +00009883 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00009884 // Note, we allow "void" uses (basically, uses that aren't loads or
9885 // stores), because arm allows folding a scale into many arithmetic
9886 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00009887
Chris Lattner37caf8c2007-04-09 23:33:39 +00009888 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00009889 if (Scale & 1) return false;
9890 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00009891 }
Evan Chengb01fad62007-03-12 23:30:29 +00009892 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00009893 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00009894}
9895
Evan Cheng77e47512009-11-11 19:05:52 +00009896/// isLegalICmpImmediate - Return true if the specified immediate is legal
9897/// icmp immediate, that is the target has icmp instructions which can compare
9898/// a register against the immediate without having to materialize the
9899/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00009900bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Jakob Stoklund Olesen70fbea72012-04-06 17:45:04 +00009901 // Thumb2 and ARM modes can use cmn for negative immediates.
Evan Cheng77e47512009-11-11 19:05:52 +00009902 if (!Subtarget->isThumb())
Chandler Carruthba4d4572012-04-06 20:10:52 +00009903 return ARM_AM::getSOImmVal(llvm::abs64(Imm)) != -1;
Evan Cheng77e47512009-11-11 19:05:52 +00009904 if (Subtarget->isThumb2())
Chandler Carruthba4d4572012-04-06 20:10:52 +00009905 return ARM_AM::getT2SOImmVal(llvm::abs64(Imm)) != -1;
Jakob Stoklund Olesen70fbea72012-04-06 17:45:04 +00009906 // Thumb1 doesn't have cmn, and only 8-bit immediates.
Evan Cheng06b53c02009-11-12 07:13:11 +00009907 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00009908}
9909
Andrew Trick8d8d9612012-07-18 18:34:27 +00009910/// isLegalAddImmediate - Return true if the specified immediate is a legal add
9911/// *or sub* immediate, that is the target has add or sub instructions which can
9912/// add a register with the immediate without having to materialize the
Dan Gohmancca82142011-05-03 00:46:49 +00009913/// immediate into a register.
9914bool ARMTargetLowering::isLegalAddImmediate(int64_t Imm) const {
Andrew Trick8d8d9612012-07-18 18:34:27 +00009915 // Same encoding for add/sub, just flip the sign.
9916 int64_t AbsImm = llvm::abs64(Imm);
9917 if (!Subtarget->isThumb())
9918 return ARM_AM::getSOImmVal(AbsImm) != -1;
9919 if (Subtarget->isThumb2())
9920 return ARM_AM::getT2SOImmVal(AbsImm) != -1;
9921 // Thumb1 only has 8-bit unsigned immediate.
9922 return AbsImm >= 0 && AbsImm <= 255;
Dan Gohmancca82142011-05-03 00:46:49 +00009923}
9924
Owen Andersone50ed302009-08-10 22:56:29 +00009925static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00009926 bool isSEXTLoad, SDValue &Base,
9927 SDValue &Offset, bool &isInc,
9928 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00009929 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
9930 return false;
9931
Owen Anderson825b72b2009-08-11 20:47:22 +00009932 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00009933 // AddressingMode 3
9934 Base = Ptr->getOperand(0);
9935 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009936 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00009937 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00009938 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00009939 isInc = false;
9940 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
9941 return true;
9942 }
9943 }
9944 isInc = (Ptr->getOpcode() == ISD::ADD);
9945 Offset = Ptr->getOperand(1);
9946 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00009947 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00009948 // AddressingMode 2
9949 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009950 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00009951 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00009952 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00009953 isInc = false;
9954 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
9955 Base = Ptr->getOperand(0);
9956 return true;
9957 }
9958 }
9959
9960 if (Ptr->getOpcode() == ISD::ADD) {
9961 isInc = true;
Evan Chengee04a6d2011-07-20 23:34:39 +00009962 ARM_AM::ShiftOpc ShOpcVal=
9963 ARM_AM::getShiftOpcForNode(Ptr->getOperand(0).getOpcode());
Evan Chenga8e29892007-01-19 07:51:42 +00009964 if (ShOpcVal != ARM_AM::no_shift) {
9965 Base = Ptr->getOperand(1);
9966 Offset = Ptr->getOperand(0);
9967 } else {
9968 Base = Ptr->getOperand(0);
9969 Offset = Ptr->getOperand(1);
9970 }
9971 return true;
9972 }
9973
9974 isInc = (Ptr->getOpcode() == ISD::ADD);
9975 Base = Ptr->getOperand(0);
9976 Offset = Ptr->getOperand(1);
9977 return true;
9978 }
9979
Jim Grosbache5165492009-11-09 00:11:35 +00009980 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00009981 return false;
9982}
9983
Owen Andersone50ed302009-08-10 22:56:29 +00009984static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00009985 bool isSEXTLoad, SDValue &Base,
9986 SDValue &Offset, bool &isInc,
9987 SelectionDAG &DAG) {
9988 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
9989 return false;
9990
9991 Base = Ptr->getOperand(0);
9992 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
9993 int RHSC = (int)RHS->getZExtValue();
9994 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
9995 assert(Ptr->getOpcode() == ISD::ADD);
9996 isInc = false;
9997 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
9998 return true;
9999 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
10000 isInc = Ptr->getOpcode() == ISD::ADD;
10001 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
10002 return true;
10003 }
10004 }
10005
10006 return false;
10007}
10008
Evan Chenga8e29892007-01-19 07:51:42 +000010009/// getPreIndexedAddressParts - returns true by value, base pointer and
10010/// offset pointer and addressing mode by reference if the node's address
10011/// can be legally represented as pre-indexed load / store address.
10012bool
Dan Gohman475871a2008-07-27 21:46:04 +000010013ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
10014 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +000010015 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +000010016 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +000010017 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +000010018 return false;
10019
Owen Andersone50ed302009-08-10 22:56:29 +000010020 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +000010021 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +000010022 bool isSEXTLoad = false;
10023 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
10024 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +000010025 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +000010026 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
10027 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
10028 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +000010029 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +000010030 } else
10031 return false;
10032
10033 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +000010034 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +000010035 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +000010036 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
10037 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +000010038 else
Evan Chenge88d5ce2009-07-02 07:28:31 +000010039 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +000010040 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +000010041 if (!isLegal)
10042 return false;
10043
10044 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
10045 return true;
Evan Chenga8e29892007-01-19 07:51:42 +000010046}
10047
10048/// getPostIndexedAddressParts - returns true by value, base pointer and
10049/// offset pointer and addressing mode by reference if this node can be
10050/// combined with a load / store to form a post-indexed load / store.
10051bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +000010052 SDValue &Base,
10053 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +000010054 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +000010055 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +000010056 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +000010057 return false;
10058
Owen Andersone50ed302009-08-10 22:56:29 +000010059 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +000010060 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +000010061 bool isSEXTLoad = false;
10062 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +000010063 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +000010064 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +000010065 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
10066 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +000010067 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +000010068 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +000010069 } else
10070 return false;
10071
10072 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +000010073 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +000010074 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +000010075 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +000010076 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +000010077 else
Evan Chenge88d5ce2009-07-02 07:28:31 +000010078 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
10079 isInc, DAG);
10080 if (!isLegal)
10081 return false;
10082
Evan Cheng28dad2a2010-05-18 21:31:17 +000010083 if (Ptr != Base) {
10084 // Swap base ptr and offset to catch more post-index load / store when
10085 // it's legal. In Thumb2 mode, offset must be an immediate.
10086 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
10087 !Subtarget->isThumb2())
10088 std::swap(Base, Offset);
10089
10090 // Post-indexed load / store update the base pointer.
10091 if (Ptr != Base)
10092 return false;
10093 }
10094
Evan Chenge88d5ce2009-07-02 07:28:31 +000010095 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
10096 return true;
Evan Chenga8e29892007-01-19 07:51:42 +000010097}
10098
Dan Gohman475871a2008-07-27 21:46:04 +000010099void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +000010100 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010101 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000010102 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +000010103 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000010104 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +000010105 switch (Op.getOpcode()) {
10106 default: break;
10107 case ARMISD::CMOV: {
10108 // Bits are known zero/one if known on the LHS and RHS.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000010109 DAG.ComputeMaskedBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +000010110 if (KnownZero == 0 && KnownOne == 0) return;
10111
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010112 APInt KnownZeroRHS, KnownOneRHS;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000010113 DAG.ComputeMaskedBits(Op.getOperand(1), KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +000010114 KnownZero &= KnownZeroRHS;
10115 KnownOne &= KnownOneRHS;
10116 return;
10117 }
10118 }
10119}
10120
10121//===----------------------------------------------------------------------===//
10122// ARM Inline Assembly Support
10123//===----------------------------------------------------------------------===//
10124
Evan Cheng55d42002011-01-08 01:24:27 +000010125bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
10126 // Looking for "rev" which is V6+.
10127 if (!Subtarget->hasV6Ops())
10128 return false;
10129
10130 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10131 std::string AsmStr = IA->getAsmString();
10132 SmallVector<StringRef, 4> AsmPieces;
10133 SplitString(AsmStr, AsmPieces, ";\n");
10134
10135 switch (AsmPieces.size()) {
10136 default: return false;
10137 case 1:
10138 AsmStr = AsmPieces[0];
10139 AsmPieces.clear();
10140 SplitString(AsmStr, AsmPieces, " \t,");
10141
10142 // rev $0, $1
10143 if (AsmPieces.size() == 3 &&
10144 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
10145 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010146 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000010147 if (Ty && Ty->getBitWidth() == 32)
10148 return IntrinsicLowering::LowerToByteSwap(CI);
10149 }
10150 break;
10151 }
10152
10153 return false;
10154}
10155
Evan Chenga8e29892007-01-19 07:51:42 +000010156/// getConstraintType - Given a constraint letter, return the type of
10157/// constraint it is for this target.
10158ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010159ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
10160 if (Constraint.size() == 1) {
10161 switch (Constraint[0]) {
10162 default: break;
10163 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +000010164 case 'w': return C_RegisterClass;
Eric Christopher73744df2011-06-30 23:23:01 +000010165 case 'h': return C_RegisterClass;
Eric Christopher89bd71f2011-07-01 00:14:47 +000010166 case 'x': return C_RegisterClass;
Eric Christopherd5dc9ec2011-07-01 00:30:46 +000010167 case 't': return C_RegisterClass;
Eric Christopher5e653c92011-07-01 01:00:07 +000010168 case 'j': return C_Other; // Constant for movw.
Eric Christopheref7f1e72011-07-29 21:18:58 +000010169 // An address with a single base register. Due to the way we
10170 // currently handle addresses it is the same as an 'r' memory constraint.
10171 case 'Q': return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +000010172 }
Eric Christopher1312ca82011-06-21 22:10:57 +000010173 } else if (Constraint.size() == 2) {
10174 switch (Constraint[0]) {
10175 default: break;
10176 // All 'U+' constraints are addresses.
10177 case 'U': return C_Memory;
10178 }
Evan Chenga8e29892007-01-19 07:51:42 +000010179 }
Chris Lattner4234f572007-03-25 02:14:49 +000010180 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +000010181}
10182
John Thompson44ab89e2010-10-29 17:29:13 +000010183/// Examine constraint type and operand type and determine a weight value.
10184/// This object must already have been set up with the operand type
10185/// and the current alternative constraint selected.
10186TargetLowering::ConstraintWeight
10187ARMTargetLowering::getSingleConstraintMatchWeight(
10188 AsmOperandInfo &info, const char *constraint) const {
10189 ConstraintWeight weight = CW_Invalid;
10190 Value *CallOperandVal = info.CallOperandVal;
10191 // If we don't have a value, we can't do a match,
10192 // but allow it at the lowest weight.
10193 if (CallOperandVal == NULL)
10194 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010195 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +000010196 // Look at the constraint type.
10197 switch (*constraint) {
10198 default:
10199 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
10200 break;
10201 case 'l':
10202 if (type->isIntegerTy()) {
10203 if (Subtarget->isThumb())
10204 weight = CW_SpecificReg;
10205 else
10206 weight = CW_Register;
10207 }
10208 break;
10209 case 'w':
10210 if (type->isFloatingPointTy())
10211 weight = CW_Register;
10212 break;
10213 }
10214 return weight;
10215}
10216
Eric Christopher35e6d4d2011-06-30 23:50:52 +000010217typedef std::pair<unsigned, const TargetRegisterClass*> RCPair;
10218RCPair
Evan Chenga8e29892007-01-19 07:51:42 +000010219ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010220 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +000010221 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +000010222 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +000010223 switch (Constraint[0]) {
Eric Christopher73744df2011-06-30 23:23:01 +000010224 case 'l': // Low regs or general regs.
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +000010225 if (Subtarget->isThumb())
Craig Topper420761a2012-04-20 07:30:17 +000010226 return RCPair(0U, &ARM::tGPRRegClass);
10227 return RCPair(0U, &ARM::GPRRegClass);
Eric Christopher73744df2011-06-30 23:23:01 +000010228 case 'h': // High regs or no regs.
10229 if (Subtarget->isThumb())
Craig Topper420761a2012-04-20 07:30:17 +000010230 return RCPair(0U, &ARM::hGPRRegClass);
Eric Christopher1070f822011-07-01 00:19:27 +000010231 break;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +000010232 case 'r':
Craig Topper420761a2012-04-20 07:30:17 +000010233 return RCPair(0U, &ARM::GPRRegClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +000010234 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +000010235 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +000010236 return RCPair(0U, &ARM::SPRRegClass);
Bob Wilson5afffae2009-12-18 01:03:29 +000010237 if (VT.getSizeInBits() == 64)
Craig Topper420761a2012-04-20 07:30:17 +000010238 return RCPair(0U, &ARM::DPRRegClass);
Evan Chengd831cda2009-12-08 23:06:22 +000010239 if (VT.getSizeInBits() == 128)
Craig Topper420761a2012-04-20 07:30:17 +000010240 return RCPair(0U, &ARM::QPRRegClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +000010241 break;
Eric Christopher89bd71f2011-07-01 00:14:47 +000010242 case 'x':
10243 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +000010244 return RCPair(0U, &ARM::SPR_8RegClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +000010245 if (VT.getSizeInBits() == 64)
Craig Topper420761a2012-04-20 07:30:17 +000010246 return RCPair(0U, &ARM::DPR_8RegClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +000010247 if (VT.getSizeInBits() == 128)
Craig Topper420761a2012-04-20 07:30:17 +000010248 return RCPair(0U, &ARM::QPR_8RegClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +000010249 break;
Eric Christopherd5dc9ec2011-07-01 00:30:46 +000010250 case 't':
10251 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +000010252 return RCPair(0U, &ARM::SPRRegClass);
Eric Christopherd5dc9ec2011-07-01 00:30:46 +000010253 break;
Evan Chenga8e29892007-01-19 07:51:42 +000010254 }
10255 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +000010256 if (StringRef("{cc}").equals_lower(Constraint))
Craig Topper420761a2012-04-20 07:30:17 +000010257 return std::make_pair(unsigned(ARM::CPSR), &ARM::CCRRegClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +000010258
Evan Chenga8e29892007-01-19 07:51:42 +000010259 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
10260}
10261
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010262/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10263/// vector. If it is invalid, don't add anything to Ops.
10264void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000010265 std::string &Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010266 std::vector<SDValue>&Ops,
10267 SelectionDAG &DAG) const {
10268 SDValue Result(0, 0);
10269
Eric Christopher100c8332011-06-02 23:16:42 +000010270 // Currently only support length 1 constraints.
10271 if (Constraint.length() != 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000010272
Eric Christopher100c8332011-06-02 23:16:42 +000010273 char ConstraintLetter = Constraint[0];
10274 switch (ConstraintLetter) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010275 default: break;
Eric Christopher5e653c92011-07-01 01:00:07 +000010276 case 'j':
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010277 case 'I': case 'J': case 'K': case 'L':
10278 case 'M': case 'N': case 'O':
10279 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
10280 if (!C)
10281 return;
10282
10283 int64_t CVal64 = C->getSExtValue();
10284 int CVal = (int) CVal64;
10285 // None of these constraints allow values larger than 32 bits. Check
10286 // that the value fits in an int.
10287 if (CVal != CVal64)
10288 return;
10289
Eric Christopher100c8332011-06-02 23:16:42 +000010290 switch (ConstraintLetter) {
Eric Christopher5e653c92011-07-01 01:00:07 +000010291 case 'j':
Andrew Trick3af7a672011-09-20 03:06:13 +000010292 // Constant suitable for movw, must be between 0 and
10293 // 65535.
10294 if (Subtarget->hasV6T2Ops())
10295 if (CVal >= 0 && CVal <= 65535)
10296 break;
10297 return;
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010298 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +000010299 if (Subtarget->isThumb1Only()) {
10300 // This must be a constant between 0 and 255, for ADD
10301 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010302 if (CVal >= 0 && CVal <= 255)
10303 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +000010304 } else if (Subtarget->isThumb2()) {
10305 // A constant that can be used as an immediate value in a
10306 // data-processing instruction.
10307 if (ARM_AM::getT2SOImmVal(CVal) != -1)
10308 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010309 } else {
10310 // A constant that can be used as an immediate value in a
10311 // data-processing instruction.
10312 if (ARM_AM::getSOImmVal(CVal) != -1)
10313 break;
10314 }
10315 return;
10316
10317 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +000010318 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010319 // This must be a constant between -255 and -1, for negated ADD
10320 // immediates. This can be used in GCC with an "n" modifier that
10321 // prints the negated value, for use with SUB instructions. It is
10322 // not useful otherwise but is implemented for compatibility.
10323 if (CVal >= -255 && CVal <= -1)
10324 break;
10325 } else {
10326 // This must be a constant between -4095 and 4095. It is not clear
10327 // what this constraint is intended for. Implemented for
10328 // compatibility with GCC.
10329 if (CVal >= -4095 && CVal <= 4095)
10330 break;
10331 }
10332 return;
10333
10334 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +000010335 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010336 // A 32-bit value where only one byte has a nonzero value. Exclude
10337 // zero to match GCC. This constraint is used by GCC internally for
10338 // constants that can be loaded with a move/shift combination.
10339 // It is not useful otherwise but is implemented for compatibility.
10340 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
10341 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +000010342 } else if (Subtarget->isThumb2()) {
10343 // A constant whose bitwise inverse can be used as an immediate
10344 // value in a data-processing instruction. This can be used in GCC
10345 // with a "B" modifier that prints the inverted value, for use with
10346 // BIC and MVN instructions. It is not useful otherwise but is
10347 // implemented for compatibility.
10348 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
10349 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010350 } else {
10351 // A constant whose bitwise inverse can be used as an immediate
10352 // value in a data-processing instruction. This can be used in GCC
10353 // with a "B" modifier that prints the inverted value, for use with
10354 // BIC and MVN instructions. It is not useful otherwise but is
10355 // implemented for compatibility.
10356 if (ARM_AM::getSOImmVal(~CVal) != -1)
10357 break;
10358 }
10359 return;
10360
10361 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +000010362 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010363 // This must be a constant between -7 and 7,
10364 // for 3-operand ADD/SUB immediate instructions.
10365 if (CVal >= -7 && CVal < 7)
10366 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +000010367 } else if (Subtarget->isThumb2()) {
10368 // A constant whose negation can be used as an immediate value in a
10369 // data-processing instruction. This can be used in GCC with an "n"
10370 // modifier that prints the negated value, for use with SUB
10371 // instructions. It is not useful otherwise but is implemented for
10372 // compatibility.
10373 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
10374 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010375 } else {
10376 // A constant whose negation can be used as an immediate value in a
10377 // data-processing instruction. This can be used in GCC with an "n"
10378 // modifier that prints the negated value, for use with SUB
10379 // instructions. It is not useful otherwise but is implemented for
10380 // compatibility.
10381 if (ARM_AM::getSOImmVal(-CVal) != -1)
10382 break;
10383 }
10384 return;
10385
10386 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +000010387 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010388 // This must be a multiple of 4 between 0 and 1020, for
10389 // ADD sp + immediate.
10390 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
10391 break;
10392 } else {
10393 // A power of two or a constant between 0 and 32. This is used in
10394 // GCC for the shift amount on shifted register operands, but it is
10395 // useful in general for any shift amounts.
10396 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
10397 break;
10398 }
10399 return;
10400
10401 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +000010402 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010403 // This must be a constant between 0 and 31, for shift amounts.
10404 if (CVal >= 0 && CVal <= 31)
10405 break;
10406 }
10407 return;
10408
10409 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +000010410 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010411 // This must be a multiple of 4 between -508 and 508, for
10412 // ADD/SUB sp = sp + immediate.
10413 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
10414 break;
10415 }
10416 return;
10417 }
10418 Result = DAG.getTargetConstant(CVal, Op.getValueType());
10419 break;
10420 }
10421
10422 if (Result.getNode()) {
10423 Ops.push_back(Result);
10424 return;
10425 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010426 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010427}
Anton Korobeynikov48e19352009-09-23 19:04:09 +000010428
10429bool
10430ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
10431 // The ARM target isn't yet aware of offsets.
10432 return false;
10433}
Evan Cheng39382422009-10-28 01:44:26 +000010434
Jim Grosbach469bbdb2010-07-16 23:05:05 +000010435bool ARM::isBitFieldInvertedMask(unsigned v) {
10436 if (v == 0xffffffff)
Benjamin Kramer4dc8bdf2013-05-19 22:01:57 +000010437 return false;
10438
Jim Grosbach469bbdb2010-07-16 23:05:05 +000010439 // there can be 1's on either or both "outsides", all the "inside"
10440 // bits must be 0's
Benjamin Kramer4dc8bdf2013-05-19 22:01:57 +000010441 unsigned TO = CountTrailingOnes_32(v);
10442 unsigned LO = CountLeadingOnes_32(v);
10443 v = (v >> TO) << TO;
10444 v = (v << LO) >> LO;
10445 return v == 0;
Jim Grosbach469bbdb2010-07-16 23:05:05 +000010446}
10447
Evan Cheng39382422009-10-28 01:44:26 +000010448/// isFPImmLegal - Returns true if the target can instruction select the
10449/// specified FP immediate natively. If false, the legalizer will
10450/// materialize the FP immediate as a load from a constant pool.
10451bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
10452 if (!Subtarget->hasVFP3())
10453 return false;
10454 if (VT == MVT::f32)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +000010455 return ARM_AM::getFP32Imm(Imm) != -1;
Evan Cheng39382422009-10-28 01:44:26 +000010456 if (VT == MVT::f64)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +000010457 return ARM_AM::getFP64Imm(Imm) != -1;
Evan Cheng39382422009-10-28 01:44:26 +000010458 return false;
10459}
Bob Wilson65ffec42010-09-21 17:56:22 +000010460
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010461/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +000010462/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
10463/// specified in the intrinsic calls.
10464bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
10465 const CallInst &I,
10466 unsigned Intrinsic) const {
10467 switch (Intrinsic) {
10468 case Intrinsic::arm_neon_vld1:
10469 case Intrinsic::arm_neon_vld2:
10470 case Intrinsic::arm_neon_vld3:
10471 case Intrinsic::arm_neon_vld4:
10472 case Intrinsic::arm_neon_vld2lane:
10473 case Intrinsic::arm_neon_vld3lane:
10474 case Intrinsic::arm_neon_vld4lane: {
10475 Info.opc = ISD::INTRINSIC_W_CHAIN;
10476 // Conservatively set memVT to the entire set of vectors loaded.
Micah Villmow3574eca2012-10-08 16:38:25 +000010477 uint64_t NumElts = getDataLayout()->getTypeAllocSize(I.getType()) / 8;
Bob Wilson65ffec42010-09-21 17:56:22 +000010478 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
10479 Info.ptrVal = I.getArgOperand(0);
10480 Info.offset = 0;
10481 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
10482 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
10483 Info.vol = false; // volatile loads with NEON intrinsics not supported
10484 Info.readMem = true;
10485 Info.writeMem = false;
10486 return true;
10487 }
10488 case Intrinsic::arm_neon_vst1:
10489 case Intrinsic::arm_neon_vst2:
10490 case Intrinsic::arm_neon_vst3:
10491 case Intrinsic::arm_neon_vst4:
10492 case Intrinsic::arm_neon_vst2lane:
10493 case Intrinsic::arm_neon_vst3lane:
10494 case Intrinsic::arm_neon_vst4lane: {
10495 Info.opc = ISD::INTRINSIC_VOID;
10496 // Conservatively set memVT to the entire set of vectors stored.
10497 unsigned NumElts = 0;
10498 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010499 Type *ArgTy = I.getArgOperand(ArgI)->getType();
Bob Wilson65ffec42010-09-21 17:56:22 +000010500 if (!ArgTy->isVectorTy())
10501 break;
Micah Villmow3574eca2012-10-08 16:38:25 +000010502 NumElts += getDataLayout()->getTypeAllocSize(ArgTy) / 8;
Bob Wilson65ffec42010-09-21 17:56:22 +000010503 }
10504 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
10505 Info.ptrVal = I.getArgOperand(0);
10506 Info.offset = 0;
10507 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
10508 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
10509 Info.vol = false; // volatile stores with NEON intrinsics not supported
10510 Info.readMem = false;
10511 Info.writeMem = true;
10512 return true;
10513 }
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +000010514 case Intrinsic::arm_strexd: {
10515 Info.opc = ISD::INTRINSIC_W_CHAIN;
10516 Info.memVT = MVT::i64;
10517 Info.ptrVal = I.getArgOperand(2);
10518 Info.offset = 0;
10519 Info.align = 8;
Bruno Cardoso Lopesc75448c2011-06-16 18:11:32 +000010520 Info.vol = true;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +000010521 Info.readMem = false;
10522 Info.writeMem = true;
10523 return true;
10524 }
10525 case Intrinsic::arm_ldrexd: {
10526 Info.opc = ISD::INTRINSIC_W_CHAIN;
10527 Info.memVT = MVT::i64;
10528 Info.ptrVal = I.getArgOperand(0);
10529 Info.offset = 0;
10530 Info.align = 8;
Bruno Cardoso Lopesc75448c2011-06-16 18:11:32 +000010531 Info.vol = true;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +000010532 Info.readMem = true;
10533 Info.writeMem = false;
10534 return true;
10535 }
Bob Wilson65ffec42010-09-21 17:56:22 +000010536 default:
10537 break;
10538 }
10539
10540 return false;
10541}