blob: 443ce63719ac3021fc7011cd8bbec616351fd2de [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Craig Topperc1f6f422012-03-17 07:33:42 +000016#include "ARMISelLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARM.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000025#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000026#include "llvm/ADT/Statistic.h"
27#include "llvm/ADT/StringExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000028#include "llvm/CallingConv.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng55d42002011-01-08 01:24:27 +000030#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000031#include "llvm/CodeGen/MachineBasicBlock.h"
32#include "llvm/CodeGen/MachineFrameInfo.h"
33#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Bill Wendling2a850152011-10-05 00:02:33 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000038#include "llvm/Constants.h"
39#include "llvm/Function.h"
40#include "llvm/GlobalValue.h"
41#include "llvm/Instruction.h"
42#include "llvm/Instructions.h"
43#include "llvm/Intrinsics.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000044#include "llvm/MC/MCSectionMachO.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000046#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000047#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000048#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000049#include "llvm/Target/TargetOptions.h"
50#include "llvm/Type.h"
Evan Chenga8e29892007-01-19 07:51:42 +000051using namespace llvm;
52
Dale Johannesen51e28e62010-06-03 21:09:53 +000053STATISTIC(NumTailCalls, "Number of tail calls");
Evan Chengfc8475b2011-01-19 02:16:49 +000054STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Manman Ren763a75d2012-06-01 02:44:42 +000055STATISTIC(NumLoopByVals, "Number of loops generated for byval arguments");
Dale Johannesen51e28e62010-06-03 21:09:53 +000056
Bob Wilson703af3a2010-08-13 22:43:33 +000057// This option should go away when tail calls fully work.
58static cl::opt<bool>
59EnableARMTailCalls("arm-tail-calls", cl::Hidden,
60 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
61 cl::init(false));
62
Eric Christopher836c6242010-12-15 23:47:29 +000063cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000064EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000065 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000066 cl::init(false));
67
Evan Cheng46df4eb2010-06-16 07:35:02 +000068static cl::opt<bool>
69ARMInterworking("arm-interworking", cl::Hidden,
70 cl::desc("Enable / disable ARM interworking (for debugging only)"),
71 cl::init(true));
72
Benjamin Kramer0861f572011-11-26 23:01:57 +000073namespace {
Cameron Zwaricha86686e2011-06-10 20:59:24 +000074 class ARMCCState : public CCState {
75 public:
76 ARMCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
77 const TargetMachine &TM, SmallVector<CCValAssign, 16> &locs,
78 LLVMContext &C, ParmContext PC)
79 : CCState(CC, isVarArg, MF, TM, locs, C) {
80 assert(((PC == Call) || (PC == Prologue)) &&
81 "ARMCCState users must specify whether their context is call"
82 "or prologue generation.");
83 CallOrPrologue = PC;
84 }
85 };
86}
87
Stuart Hastingsc7315872011-04-20 16:47:52 +000088// The APCS parameter registers.
Craig Topperc5eaae42012-03-11 07:57:25 +000089static const uint16_t GPRArgRegs[] = {
Stuart Hastingsc7315872011-04-20 16:47:52 +000090 ARM::R0, ARM::R1, ARM::R2, ARM::R3
91};
92
Craig Topper0faf46c2012-08-12 03:16:37 +000093void ARMTargetLowering::addTypeForNEON(MVT VT, MVT PromotedLdStVT,
94 MVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000095 if (VT != PromotedLdStVT) {
Craig Topper0faf46c2012-08-12 03:16:37 +000096 setOperationAction(ISD::LOAD, VT, Promote);
97 AddPromotedToType (ISD::LOAD, VT, PromotedLdStVT);
Bob Wilson5bafff32009-06-22 23:27:02 +000098
Craig Topper0faf46c2012-08-12 03:16:37 +000099 setOperationAction(ISD::STORE, VT, Promote);
100 AddPromotedToType (ISD::STORE, VT, PromotedLdStVT);
Bob Wilson5bafff32009-06-22 23:27:02 +0000101 }
102
Craig Topper0faf46c2012-08-12 03:16:37 +0000103 MVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Craig Topper0faf46c2012-08-12 03:16:37 +0000105 setOperationAction(ISD::SETCC, VT, Custom);
106 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
107 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Eli Friedman14e809c2011-11-09 23:36:02 +0000108 if (ElemTy == MVT::i32) {
Craig Topper0faf46c2012-08-12 03:16:37 +0000109 setOperationAction(ISD::SINT_TO_FP, VT, Custom);
110 setOperationAction(ISD::UINT_TO_FP, VT, Custom);
111 setOperationAction(ISD::FP_TO_SINT, VT, Custom);
112 setOperationAction(ISD::FP_TO_UINT, VT, Custom);
Eli Friedman14e809c2011-11-09 23:36:02 +0000113 } else {
Craig Topper0faf46c2012-08-12 03:16:37 +0000114 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
115 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
116 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
117 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000118 }
Craig Topper0faf46c2012-08-12 03:16:37 +0000119 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
120 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
121 setOperationAction(ISD::CONCAT_VECTORS, VT, Legal);
122 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Legal);
123 setOperationAction(ISD::SELECT, VT, Expand);
124 setOperationAction(ISD::SELECT_CC, VT, Expand);
Jim Grosbach4346fa92012-10-12 22:59:21 +0000125 setOperationAction(ISD::VSELECT, VT, Expand);
Craig Topper0faf46c2012-08-12 03:16:37 +0000126 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000127 if (VT.isInteger()) {
Craig Topper0faf46c2012-08-12 03:16:37 +0000128 setOperationAction(ISD::SHL, VT, Custom);
129 setOperationAction(ISD::SRA, VT, Custom);
130 setOperationAction(ISD::SRL, VT, Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000131 }
132
133 // Promote all bit-wise operations.
134 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Craig Topper0faf46c2012-08-12 03:16:37 +0000135 setOperationAction(ISD::AND, VT, Promote);
136 AddPromotedToType (ISD::AND, VT, PromotedBitwiseVT);
137 setOperationAction(ISD::OR, VT, Promote);
138 AddPromotedToType (ISD::OR, VT, PromotedBitwiseVT);
139 setOperationAction(ISD::XOR, VT, Promote);
140 AddPromotedToType (ISD::XOR, VT, PromotedBitwiseVT);
Bob Wilson5bafff32009-06-22 23:27:02 +0000141 }
Bob Wilson16330762009-09-16 00:17:28 +0000142
143 // Neon does not support vector divide/remainder operations.
Craig Topper0faf46c2012-08-12 03:16:37 +0000144 setOperationAction(ISD::SDIV, VT, Expand);
145 setOperationAction(ISD::UDIV, VT, Expand);
146 setOperationAction(ISD::FDIV, VT, Expand);
147 setOperationAction(ISD::SREM, VT, Expand);
148 setOperationAction(ISD::UREM, VT, Expand);
149 setOperationAction(ISD::FREM, VT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000150}
151
Craig Topper0faf46c2012-08-12 03:16:37 +0000152void ARMTargetLowering::addDRTypeForNEON(MVT VT) {
Craig Topper420761a2012-04-20 07:30:17 +0000153 addRegisterClass(VT, &ARM::DPRRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000155}
156
Craig Topper0faf46c2012-08-12 03:16:37 +0000157void ARMTargetLowering::addQRTypeForNEON(MVT VT) {
Craig Topper420761a2012-04-20 07:30:17 +0000158 addRegisterClass(VT, &ARM::QPRRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000160}
161
Chris Lattnerf0144122009-07-28 03:13:23 +0000162static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
163 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000164 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000165
Chris Lattner80ec2792009-08-02 00:34:36 +0000166 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000167}
168
Evan Chenga8e29892007-01-19 07:51:42 +0000169ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000170 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000171 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000172 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000173 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Duncan Sands28b77e92011-09-06 19:07:46 +0000175 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
176
Evan Chengb1df8f22007-04-27 08:15:43 +0000177 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000178 // Uses VFP for Thumb libfuncs if available.
179 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
180 // Single-precision floating-point arithmetic.
181 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
182 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
183 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
184 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000185
Evan Chengb1df8f22007-04-27 08:15:43 +0000186 // Double-precision floating-point arithmetic.
187 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
188 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
189 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
190 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000191
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 // Single-precision comparisons.
193 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
194 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
195 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
196 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
197 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
198 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
199 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
200 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000201
Evan Chengb1df8f22007-04-27 08:15:43 +0000202 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000210
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 // Double-precision comparisons.
212 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
213 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
214 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
215 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
216 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
217 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
218 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
219 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000220
Evan Chengb1df8f22007-04-27 08:15:43 +0000221 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
222 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
223 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
224 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
225 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
226 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
227 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
228 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000229
Evan Chengb1df8f22007-04-27 08:15:43 +0000230 // Floating-point to integer conversions.
231 // i64 conversions are done via library routines even when generating VFP
232 // instructions, so use the same ones.
233 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
234 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
235 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
236 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chengb1df8f22007-04-27 08:15:43 +0000238 // Conversions between floating types.
239 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
240 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
241
242 // Integer to floating-point conversions.
243 // i64 conversions are done via library routines even when generating VFP
244 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000245 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
246 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000247 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
248 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
249 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
250 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
251 }
Evan Chenga8e29892007-01-19 07:51:42 +0000252 }
253
Bob Wilson2f954612009-05-22 17:38:41 +0000254 // These libcalls are not available in 32-bit.
255 setLibcallName(RTLIB::SHL_I128, 0);
256 setLibcallName(RTLIB::SRL_I128, 0);
257 setLibcallName(RTLIB::SRA_I128, 0);
258
Evan Cheng07043272012-02-21 20:46:00 +0000259 if (Subtarget->isAAPCS_ABI() && !Subtarget->isTargetDarwin()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000260 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000261 // RTABI chapter 4.1.2, Table 2
262 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
263 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
264 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
265 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
266 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
267 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
268 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
269 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
270
271 // Double-precision floating-point comparison helper functions
272 // RTABI chapter 4.1.2, Table 3
273 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
274 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
275 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
276 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
277 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
278 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
279 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
280 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
281 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
282 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
283 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
284 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
285 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
286 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
287 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
288 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
289 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
290 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
291 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
292 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
293 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
294 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
295 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
296 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
297
298 // Single-precision floating-point arithmetic helper functions
299 // RTABI chapter 4.1.2, Table 4
300 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
301 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
302 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
303 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
304 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
305 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
306 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
307 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
308
309 // Single-precision floating-point comparison helper functions
310 // RTABI chapter 4.1.2, Table 5
311 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
312 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
313 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
314 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
315 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
316 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
317 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
318 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
319 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
320 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
321 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
322 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
323 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
324 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
325 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
326 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
327 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
328 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
329 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
330 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
335
336 // Floating-point to integer conversions.
337 // RTABI chapter 4.1.2, Table 6
338 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
339 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
340 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
341 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
342 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
343 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
344 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
345 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
346 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
347 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
348 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
349 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
350 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
351 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
352 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
353 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
354
355 // Conversions between floating types.
356 // RTABI chapter 4.1.2, Table 7
357 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
358 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
359 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000360 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000361
362 // Integer to floating-point conversions.
363 // RTABI chapter 4.1.2, Table 8
364 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
365 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
366 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
367 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
368 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
369 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
370 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
371 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
372 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
373 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
376 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
377 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
378 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
379 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
380
381 // Long long helper functions
382 // RTABI chapter 4.2, Table 9
383 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000384 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
385 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
386 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
387 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
388 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
391 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
392 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
393
394 // Integer division functions
395 // RTABI chapter 4.3.1
396 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
397 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
398 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
Anton Korobeynikov6edd5882012-01-29 09:11:50 +0000399 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000400 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
401 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
402 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
Anton Korobeynikov6edd5882012-01-29 09:11:50 +0000403 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000404 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
405 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
406 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov6edd5882012-01-29 09:11:50 +0000407 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000408 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
409 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000410 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov6edd5882012-01-29 09:11:50 +0000411 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
Renato Golin1ec11fb2011-05-22 21:41:23 +0000412
413 // Memory operations
414 // RTABI chapter 4.3.4
415 setLibcallName(RTLIB::MEMCPY, "__aeabi_memcpy");
416 setLibcallName(RTLIB::MEMMOVE, "__aeabi_memmove");
417 setLibcallName(RTLIB::MEMSET, "__aeabi_memset");
Anton Korobeynikov6edd5882012-01-29 09:11:50 +0000418 setLibcallCallingConv(RTLIB::MEMCPY, CallingConv::ARM_AAPCS);
419 setLibcallCallingConv(RTLIB::MEMMOVE, CallingConv::ARM_AAPCS);
420 setLibcallCallingConv(RTLIB::MEMSET, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000421 }
422
Bob Wilson2fef4572011-10-07 16:59:21 +0000423 // Use divmod compiler-rt calls for iOS 5.0 and later.
424 if (Subtarget->getTargetTriple().getOS() == Triple::IOS &&
425 !Subtarget->getTargetTriple().isOSVersionLT(5, 0)) {
426 setLibcallName(RTLIB::SDIVREM_I32, "__divmodsi4");
427 setLibcallName(RTLIB::UDIVREM_I32, "__udivmodsi4");
428 }
429
David Goodwinf1daf7d2009-07-08 23:10:31 +0000430 if (Subtarget->isThumb1Only())
Craig Topper420761a2012-04-20 07:30:17 +0000431 addRegisterClass(MVT::i32, &ARM::tGPRRegClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000432 else
Craig Topper420761a2012-04-20 07:30:17 +0000433 addRegisterClass(MVT::i32, &ARM::GPRRegClass);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000434 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
435 !Subtarget->isThumb1Only()) {
Craig Topper420761a2012-04-20 07:30:17 +0000436 addRegisterClass(MVT::f32, &ARM::SPRRegClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000437 if (!Subtarget->isFPOnlySP())
Craig Topper420761a2012-04-20 07:30:17 +0000438 addRegisterClass(MVT::f64, &ARM::DPRRegClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000439
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000441 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000442
Eli Friedman9f1f26a2011-11-08 01:43:53 +0000443 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
444 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
445 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
446 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
447 setTruncStoreAction((MVT::SimpleValueType)VT,
448 (MVT::SimpleValueType)InnerVT, Expand);
449 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
450 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
451 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
452 }
453
Lang Hames45b5f882012-03-15 18:49:02 +0000454 setOperationAction(ISD::ConstantFP, MVT::f32, Custom);
455
Bob Wilson5bafff32009-06-22 23:27:02 +0000456 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 addDRTypeForNEON(MVT::v2f32);
458 addDRTypeForNEON(MVT::v8i8);
459 addDRTypeForNEON(MVT::v4i16);
460 addDRTypeForNEON(MVT::v2i32);
461 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000462
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 addQRTypeForNEON(MVT::v4f32);
464 addQRTypeForNEON(MVT::v2f64);
465 addQRTypeForNEON(MVT::v16i8);
466 addQRTypeForNEON(MVT::v8i16);
467 addQRTypeForNEON(MVT::v4i32);
468 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000469
Bob Wilson74dc72e2009-09-15 23:55:57 +0000470 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
471 // neither Neon nor VFP support any arithmetic operations on it.
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000472 // The same with v4f32. But keep in mind that vadd, vsub, vmul are natively
473 // supported for v4f32.
Bob Wilson74dc72e2009-09-15 23:55:57 +0000474 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
475 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
476 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000477 // FIXME: Code duplication: FDIV and FREM are expanded always, see
478 // ARMTargetLowering::addTypeForNEON method for details.
Bob Wilson74dc72e2009-09-15 23:55:57 +0000479 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
480 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000481 // FIXME: Create unittest.
482 // In another words, find a way when "copysign" appears in DAG with vector
483 // operands.
Bob Wilson74dc72e2009-09-15 23:55:57 +0000484 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000485 // FIXME: Code duplication: SETCC has custom operation action, see
486 // ARMTargetLowering::addTypeForNEON method for details.
Duncan Sands28b77e92011-09-06 19:07:46 +0000487 setOperationAction(ISD::SETCC, MVT::v2f64, Expand);
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000488 // FIXME: Create unittest for FNEG and for FABS.
Bob Wilson74dc72e2009-09-15 23:55:57 +0000489 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
490 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
491 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
492 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
493 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
494 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
495 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
496 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
497 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
498 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
499 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
500 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000501 // FIXME: Create unittest for FCEIL, FTRUNC, FRINT, FNEARBYINT, FFLOOR.
Bob Wilson74dc72e2009-09-15 23:55:57 +0000502 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
503 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
504 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
505 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
506 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
Lang Hamesc0a9f822012-03-29 21:56:11 +0000507
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000508 setOperationAction(ISD::FSQRT, MVT::v4f32, Expand);
509 setOperationAction(ISD::FSIN, MVT::v4f32, Expand);
510 setOperationAction(ISD::FCOS, MVT::v4f32, Expand);
511 setOperationAction(ISD::FPOWI, MVT::v4f32, Expand);
512 setOperationAction(ISD::FPOW, MVT::v4f32, Expand);
513 setOperationAction(ISD::FLOG, MVT::v4f32, Expand);
514 setOperationAction(ISD::FLOG2, MVT::v4f32, Expand);
515 setOperationAction(ISD::FLOG10, MVT::v4f32, Expand);
516 setOperationAction(ISD::FEXP, MVT::v4f32, Expand);
517 setOperationAction(ISD::FEXP2, MVT::v4f32, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000518 setOperationAction(ISD::FCEIL, MVT::v4f32, Expand);
519 setOperationAction(ISD::FTRUNC, MVT::v4f32, Expand);
520 setOperationAction(ISD::FRINT, MVT::v4f32, Expand);
521 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Expand);
Craig Toppera1fb1d22012-09-08 04:58:43 +0000522 setOperationAction(ISD::FFLOOR, MVT::v4f32, Expand);
Bob Wilson74dc72e2009-09-15 23:55:57 +0000523
Bob Wilson642b3292009-09-16 00:32:15 +0000524 // Neon does not support some operations on v1i64 and v2i64 types.
525 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000526 // Custom handling for some quad-vector types to detect VMULL.
527 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
528 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
529 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begeman7973f352011-02-11 20:53:29 +0000530 // Custom handling for some vector types to avoid expensive expansions
531 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
532 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
533 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
534 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000535 setOperationAction(ISD::SETCC, MVT::v1i64, Expand);
536 setOperationAction(ISD::SETCC, MVT::v2i64, Expand);
Cameron Zwarich3007d332011-03-29 21:41:55 +0000537 // Neon does not have single instruction SINT_TO_FP and UINT_TO_FP with
James Molloy873fd5f2012-02-20 09:24:05 +0000538 // a destination type that is wider than the source, and nor does
539 // it have a FP_TO_[SU]INT instruction with a narrower destination than
540 // source.
Cameron Zwarich3007d332011-03-29 21:41:55 +0000541 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
542 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
James Molloy873fd5f2012-02-20 09:24:05 +0000543 setOperationAction(ISD::FP_TO_UINT, MVT::v4i16, Custom);
544 setOperationAction(ISD::FP_TO_SINT, MVT::v4i16, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000545
Eli Friedman846ce8e2012-11-15 22:44:27 +0000546 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Expand);
Eli Friedman43147af2012-11-17 01:52:46 +0000547 setOperationAction(ISD::FP_EXTEND, MVT::v2f64, Expand);
Eli Friedman846ce8e2012-11-15 22:44:27 +0000548
Evan Chengc8e70452012-12-04 22:41:50 +0000549 // NEON does not have single instruction CTPOP for vectors with element
550 // types wider than 8-bits. However, custom lowering can leverage the
551 // v8i8/v16i8 vcnt instruction.
552 setOperationAction(ISD::CTPOP, MVT::v2i32, Custom);
553 setOperationAction(ISD::CTPOP, MVT::v4i32, Custom);
554 setOperationAction(ISD::CTPOP, MVT::v4i16, Custom);
555 setOperationAction(ISD::CTPOP, MVT::v8i16, Custom);
556
Bob Wilson1c3ef902011-02-07 17:43:21 +0000557 setTargetDAGCombine(ISD::INTRINSIC_VOID);
558 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson5bafff32009-06-22 23:27:02 +0000559 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
560 setTargetDAGCombine(ISD::SHL);
561 setTargetDAGCombine(ISD::SRL);
562 setTargetDAGCombine(ISD::SRA);
563 setTargetDAGCombine(ISD::SIGN_EXTEND);
564 setTargetDAGCombine(ISD::ZERO_EXTEND);
565 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000566 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000567 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000568 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson31600902010-12-21 06:43:19 +0000569 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
570 setTargetDAGCombine(ISD::STORE);
Chad Rosieref01edf2011-06-24 19:23:04 +0000571 setTargetDAGCombine(ISD::FP_TO_SINT);
572 setTargetDAGCombine(ISD::FP_TO_UINT);
573 setTargetDAGCombine(ISD::FDIV);
Nadav Rotem004a24b2011-10-15 20:03:12 +0000574
James Molloy873fd5f2012-02-20 09:24:05 +0000575 // It is legal to extload from v4i8 to v4i16 or v4i32.
576 MVT Tys[6] = {MVT::v8i8, MVT::v4i8, MVT::v2i8,
577 MVT::v4i16, MVT::v2i16,
578 MVT::v2i32};
579 for (unsigned i = 0; i < 6; ++i) {
580 setLoadExtAction(ISD::EXTLOAD, Tys[i], Legal);
581 setLoadExtAction(ISD::ZEXTLOAD, Tys[i], Legal);
582 setLoadExtAction(ISD::SEXTLOAD, Tys[i], Legal);
583 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000584 }
585
Arnold Schwaighofer67514e92012-09-04 14:37:49 +0000586 // ARM and Thumb2 support UMLAL/SMLAL.
587 if (!Subtarget->isThumb1Only())
588 setTargetDAGCombine(ISD::ADDC);
589
590
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000591 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000592
593 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000595
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000596 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000597 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000598
Evan Chenga8e29892007-01-19 07:51:42 +0000599 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000600 if (!Subtarget->isThumb1Only()) {
601 for (unsigned im = (unsigned)ISD::PRE_INC;
602 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000603 setIndexedLoadAction(im, MVT::i1, Legal);
604 setIndexedLoadAction(im, MVT::i8, Legal);
605 setIndexedLoadAction(im, MVT::i16, Legal);
606 setIndexedLoadAction(im, MVT::i32, Legal);
607 setIndexedStoreAction(im, MVT::i1, Legal);
608 setIndexedStoreAction(im, MVT::i8, Legal);
609 setIndexedStoreAction(im, MVT::i16, Legal);
610 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000611 }
Evan Chenga8e29892007-01-19 07:51:42 +0000612 }
613
614 // i64 operation support.
Eric Christopher2cc40132011-04-19 18:49:19 +0000615 setOperationAction(ISD::MUL, MVT::i64, Expand);
616 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000617 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
619 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000620 }
Jim Grosbacha7603982011-07-01 21:12:19 +0000621 if (Subtarget->isThumb1Only() || !Subtarget->hasV6Ops()
622 || (Subtarget->isThumb2() && !Subtarget->hasThumb2DSP()))
Eric Christopher2cc40132011-04-19 18:49:19 +0000623 setOperationAction(ISD::MULHS, MVT::i32, Expand);
624
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000625 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000626 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000627 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000628 setOperationAction(ISD::SRL, MVT::i64, Custom);
629 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000630
Evan Cheng342e3162011-08-30 01:34:54 +0000631 if (!Subtarget->isThumb1Only()) {
632 // FIXME: We should do this for Thumb1 as well.
633 setOperationAction(ISD::ADDC, MVT::i32, Custom);
634 setOperationAction(ISD::ADDE, MVT::i32, Custom);
635 setOperationAction(ISD::SUBC, MVT::i32, Custom);
636 setOperationAction(ISD::SUBE, MVT::i32, Custom);
637 }
638
Evan Chenga8e29892007-01-19 07:51:42 +0000639 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000641 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000643 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000645
Chandler Carruth63974b22011-12-13 01:56:10 +0000646 // These just redirect to CTTZ and CTLZ on ARM.
647 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i32 , Expand);
648 setOperationAction(ISD::CTLZ_ZERO_UNDEF , MVT::i32 , Expand);
649
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000650 // Only ARMv6 has BSWAP.
651 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000652 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000653
Bob Wilsoneb1641d2012-09-29 21:43:49 +0000654 if (!(Subtarget->hasDivide() && Subtarget->isThumb2()) &&
655 !(Subtarget->hasDivideInARMMode() && !Subtarget->isThumb())) {
656 // These are expanded into libcalls if the cpu doesn't have HW divider.
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000657 setOperationAction(ISD::SDIV, MVT::i32, Expand);
658 setOperationAction(ISD::UDIV, MVT::i32, Expand);
659 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 setOperationAction(ISD::SREM, MVT::i32, Expand);
661 setOperationAction(ISD::UREM, MVT::i32, Expand);
662 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
663 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000664
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
666 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
667 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
668 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000669 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000670
Evan Cheng4da0c7c2011-04-08 21:37:21 +0000671 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Evan Chengfb3611d2010-05-11 07:26:32 +0000672
Evan Chenga8e29892007-01-19 07:51:42 +0000673 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setOperationAction(ISD::VASTART, MVT::Other, Custom);
675 setOperationAction(ISD::VAARG, MVT::Other, Expand);
676 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
677 setOperationAction(ISD::VAEND, MVT::Other, Expand);
678 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
679 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Bill Wendlingbdf9db62012-02-13 23:47:16 +0000680
681 if (!Subtarget->isTargetDarwin()) {
682 // Non-Darwin platforms may return values in these registers via the
683 // personality function.
684 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
685 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
686 setExceptionPointerRegister(ARM::R0);
687 setExceptionSelectorRegister(ARM::R1);
688 }
Anton Korobeynikov5899a602011-01-24 22:38:45 +0000689
Evan Cheng3a1588a2010-04-15 22:20:34 +0000690 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000691 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
692 // the default expansion.
Eli Friedman4db5aca2011-08-29 18:23:02 +0000693 // FIXME: This should be checking for v6k, not just v6.
Evan Cheng11db0682010-08-11 06:22:01 +0000694 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000695 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000696 // membarrier needs custom lowering; the rest are legal and handled
697 // normally.
698 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000699 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Eli Friedman2bdffe42011-08-31 00:31:29 +0000700 // Custom lowering for 64-bit ops
701 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
702 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
703 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
704 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
705 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
Silviu Baranga35b3df62012-11-29 14:41:25 +0000706 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
707 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i64, Custom);
708 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i64, Custom);
709 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i64, Custom);
710 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i64, Custom);
Eli Friedman4d3f3292011-08-31 17:52:22 +0000711 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Eli Friedman26689ac2011-08-03 21:06:02 +0000712 // Automatically insert fences (dmb ist) around ATOMIC_SWAP etc.
713 setInsertFencesForAtomic(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000714 } else {
715 // Set them all for expansion, which will force libcalls.
716 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000717 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000718 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000719 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000720 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000721 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000722 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000723 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000724 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000725 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000726 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000727 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000728 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000729 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
Eli Friedman7cc15662011-09-15 22:18:49 +0000730 // Mark ATOMIC_LOAD and ATOMIC_STORE custom so we can handle the
731 // Unordered/Monotonic case.
732 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
733 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000734 // Since the libcalls include locking, fold in the fences
735 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000736 }
Evan Chenga8e29892007-01-19 07:51:42 +0000737
Evan Cheng416941d2010-11-04 05:19:35 +0000738 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000739
Eli Friedmana2c6f452010-06-26 04:36:50 +0000740 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
741 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
743 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000744 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000746
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000747 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
748 !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000749 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000750 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000751 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000752 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
753 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000754
755 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000757 if (Subtarget->isTargetDarwin()) {
758 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
759 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
John McCall5f8fd542011-05-29 19:50:32 +0000760 setLibcallName(RTLIB::UNWIND_RESUME, "_Unwind_SjLj_Resume");
Jim Grosbache97f9682010-07-07 00:07:57 +0000761 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000762
Owen Anderson825b72b2009-08-11 20:47:22 +0000763 setOperationAction(ISD::SETCC, MVT::i32, Expand);
764 setOperationAction(ISD::SETCC, MVT::f32, Expand);
765 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000766 setOperationAction(ISD::SELECT, MVT::i32, Custom);
767 setOperationAction(ISD::SELECT, MVT::f32, Custom);
768 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
770 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
771 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000772
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
774 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
775 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
776 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
777 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000778
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000779 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 setOperationAction(ISD::FSIN, MVT::f64, Expand);
781 setOperationAction(ISD::FSIN, MVT::f32, Expand);
782 setOperationAction(ISD::FCOS, MVT::f32, Expand);
783 setOperationAction(ISD::FCOS, MVT::f64, Expand);
784 setOperationAction(ISD::FREM, MVT::f64, Expand);
785 setOperationAction(ISD::FREM, MVT::f32, Expand);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000786 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
787 !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000788 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
789 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000790 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setOperationAction(ISD::FPOW, MVT::f64, Expand);
792 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000793
Evan Cheng3aef2ff2012-04-10 21:40:28 +0000794 if (!Subtarget->hasVFP4()) {
795 setOperationAction(ISD::FMA, MVT::f64, Expand);
796 setOperationAction(ISD::FMA, MVT::f32, Expand);
797 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000798
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000799 // Various VFP goodness
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000800 if (!TM.Options.UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000801 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
802 if (Subtarget->hasVFP2()) {
803 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
804 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
805 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
806 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
807 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000808 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000809 if (!Subtarget->hasFP16()) {
810 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
811 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000812 }
Evan Cheng110cf482008-04-01 01:50:16 +0000813 }
Evan Chenga8e29892007-01-19 07:51:42 +0000814
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000815 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000816 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000817 setTargetDAGCombine(ISD::ADD);
818 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000819 setTargetDAGCombine(ISD::MUL);
Jakob Stoklund Olesena7390fa2012-09-07 17:34:15 +0000820 setTargetDAGCombine(ISD::AND);
821 setTargetDAGCombine(ISD::OR);
822 setTargetDAGCombine(ISD::XOR);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000823
Evan Cheng5fb468a2012-02-23 02:58:19 +0000824 if (Subtarget->hasV6Ops())
825 setTargetDAGCombine(ISD::SRL);
826
Evan Chenga8e29892007-01-19 07:51:42 +0000827 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000828
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000829 if (TM.Options.UseSoftFloat || Subtarget->isThumb1Only() ||
830 !Subtarget->hasVFP2())
Evan Chengf7d87ee2010-05-21 00:43:17 +0000831 setSchedulingPreference(Sched::RegPressure);
832 else
833 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000834
Evan Cheng05219282011-01-06 06:52:41 +0000835 //// temporary - rewrite interface to use type
836 maxStoresPerMemcpy = maxStoresPerMemcpyOptSize = 1;
Lang Hames75757f92011-10-26 20:56:52 +0000837 maxStoresPerMemset = 16;
838 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengf6799392010-06-26 01:52:05 +0000839
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000840 // On ARM arguments smaller than 4 bytes are extended, so all arguments
841 // are at least 4 bytes aligned.
842 setMinStackArgumentAlignment(4);
843
Evan Chengfff606d2010-09-24 19:07:23 +0000844 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000845
Benjamin Krameraaf723d2012-05-05 12:49:14 +0000846 // Prefer likely predicted branches to selects on out-of-order cores.
Silviu Baranga616471d2012-09-13 15:05:10 +0000847 predictableSelectIsExpensive = Subtarget->isLikeA9();
Benjamin Krameraaf723d2012-05-05 12:49:14 +0000848
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000849 setMinFunctionAlignment(Subtarget->isThumb() ? 1 : 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000850}
851
Andrew Trick32cec0a2011-01-19 02:35:27 +0000852// FIXME: It might make sense to define the representative register class as the
853// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
854// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
855// SPR's representative would be DPR_VFP2. This should work well if register
856// pressure tracking were modified such that a register use would increment the
857// pressure of the register class's representative and all of it's super
858// classes' representatives transitively. We have not implemented this because
859// of the difficulty prior to coalescing of modeling operand register classes
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000860// due to the common occurrence of cross class copies and subregister insertions
Andrew Trick32cec0a2011-01-19 02:35:27 +0000861// and extractions.
Evan Cheng4f6b4672010-07-21 06:09:07 +0000862std::pair<const TargetRegisterClass*, uint8_t>
863ARMTargetLowering::findRepresentativeClass(EVT VT) const{
864 const TargetRegisterClass *RRC = 0;
865 uint8_t Cost = 1;
866 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000867 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000868 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000869 // Use DPR as representative register class for all floating point
870 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
871 // the cost is 1 for both f32 and f64.
872 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000873 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Craig Topper420761a2012-04-20 07:30:17 +0000874 RRC = &ARM::DPRRegClass;
Andrew Trick32cec0a2011-01-19 02:35:27 +0000875 // When NEON is used for SP, only half of the register file is available
876 // because operations that define both SP and DP results will be constrained
877 // to the VFP2 class (D0-D15). We currently model this constraint prior to
878 // coalescing by double-counting the SP regs. See the FIXME above.
879 if (Subtarget->useNEONForSinglePrecisionFP())
880 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000881 break;
882 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
883 case MVT::v4f32: case MVT::v2f64:
Craig Topper420761a2012-04-20 07:30:17 +0000884 RRC = &ARM::DPRRegClass;
Evan Cheng4a863e22010-07-21 23:53:58 +0000885 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000886 break;
887 case MVT::v4i64:
Craig Topper420761a2012-04-20 07:30:17 +0000888 RRC = &ARM::DPRRegClass;
Evan Cheng4a863e22010-07-21 23:53:58 +0000889 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000890 break;
891 case MVT::v8i64:
Craig Topper420761a2012-04-20 07:30:17 +0000892 RRC = &ARM::DPRRegClass;
Evan Cheng4a863e22010-07-21 23:53:58 +0000893 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000894 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000895 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000896 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000897}
898
Evan Chenga8e29892007-01-19 07:51:42 +0000899const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
900 switch (Opcode) {
901 default: return 0;
902 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Cheng53519f02011-01-21 18:55:51 +0000903 case ARMISD::WrapperDYN: return "ARMISD::WrapperDYN";
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000904 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Chenga8e29892007-01-19 07:51:42 +0000905 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
906 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000907 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000908 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
909 case ARMISD::tCALL: return "ARMISD::tCALL";
910 case ARMISD::BRCOND: return "ARMISD::BRCOND";
911 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000912 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000913 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
914 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
915 case ARMISD::CMP: return "ARMISD::CMP";
Bill Wendlingad5c8802012-06-11 08:07:26 +0000916 case ARMISD::CMN: return "ARMISD::CMN";
David Goodwinc0309b42009-06-29 15:33:01 +0000917 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000918 case ARMISD::CMPFP: return "ARMISD::CMPFP";
919 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000920 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000921 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
Evan Chengc892aeb2012-02-23 01:19:06 +0000922
Evan Chenga8e29892007-01-19 07:51:42 +0000923 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000924
Jim Grosbach3482c802010-01-18 19:58:49 +0000925 case ARMISD::RBIT: return "ARMISD::RBIT";
926
Bob Wilson76a312b2010-03-19 22:51:32 +0000927 case ARMISD::FTOSI: return "ARMISD::FTOSI";
928 case ARMISD::FTOUI: return "ARMISD::FTOUI";
929 case ARMISD::SITOF: return "ARMISD::SITOF";
930 case ARMISD::UITOF: return "ARMISD::UITOF";
931
Evan Chenga8e29892007-01-19 07:51:42 +0000932 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
933 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
934 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000935
Evan Cheng342e3162011-08-30 01:34:54 +0000936 case ARMISD::ADDC: return "ARMISD::ADDC";
937 case ARMISD::ADDE: return "ARMISD::ADDE";
938 case ARMISD::SUBC: return "ARMISD::SUBC";
939 case ARMISD::SUBE: return "ARMISD::SUBE";
940
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000941 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
942 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000943
Evan Chengc5942082009-10-28 06:55:03 +0000944 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
945 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
946
Dale Johannesen51e28e62010-06-03 21:09:53 +0000947 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000948
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000949 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000950
Evan Cheng86198642009-08-07 00:34:42 +0000951 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
952
Jim Grosbach3728e962009-12-10 00:11:09 +0000953 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000954 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000955
Evan Chengdfed19f2010-11-03 06:34:55 +0000956 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
957
Bob Wilson5bafff32009-06-22 23:27:02 +0000958 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000959 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000960 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000961 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
962 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000963 case ARMISD::VCGEU: return "ARMISD::VCGEU";
964 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000965 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
966 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000967 case ARMISD::VCGTU: return "ARMISD::VCGTU";
968 case ARMISD::VTST: return "ARMISD::VTST";
969
970 case ARMISD::VSHL: return "ARMISD::VSHL";
971 case ARMISD::VSHRs: return "ARMISD::VSHRs";
972 case ARMISD::VSHRu: return "ARMISD::VSHRu";
973 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
974 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
975 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
976 case ARMISD::VSHRN: return "ARMISD::VSHRN";
977 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
978 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
979 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
980 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
981 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
982 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
983 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
984 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
985 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
986 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
987 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
988 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
989 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
990 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000991 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000992 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Evan Chengeaa192a2011-11-15 02:12:34 +0000993 case ARMISD::VMOVFPIMM: return "ARMISD::VMOVFPIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000994 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000995 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000996 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000997 case ARMISD::VREV64: return "ARMISD::VREV64";
998 case ARMISD::VREV32: return "ARMISD::VREV32";
999 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001000 case ARMISD::VZIP: return "ARMISD::VZIP";
1001 case ARMISD::VUZP: return "ARMISD::VUZP";
1002 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendling69a05a72011-03-14 23:02:38 +00001003 case ARMISD::VTBL1: return "ARMISD::VTBL1";
1004 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001005 case ARMISD::VMULLs: return "ARMISD::VMULLs";
1006 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Arnold Schwaighofer67514e92012-09-04 14:37:49 +00001007 case ARMISD::UMLAL: return "ARMISD::UMLAL";
1008 case ARMISD::SMLAL: return "ARMISD::SMLAL";
Bob Wilson40cbe7d2010-06-04 00:04:02 +00001009 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +00001010 case ARMISD::FMAX: return "ARMISD::FMAX";
1011 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +00001012 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +00001013 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
1014 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00001015 case ARMISD::VBSL: return "ARMISD::VBSL";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001016 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
1017 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
1018 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson1c3ef902011-02-07 17:43:21 +00001019 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
1020 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
1021 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
1022 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
1023 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
1024 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
1025 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
1026 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
1027 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
1028 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
1029 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
1030 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
1031 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
1032 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
1033 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
1034 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
1035 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Chenga8e29892007-01-19 07:51:42 +00001036 }
1037}
1038
Duncan Sands28b77e92011-09-06 19:07:46 +00001039EVT ARMTargetLowering::getSetCCResultType(EVT VT) const {
1040 if (!VT.isVector()) return getPointerTy();
1041 return VT.changeVectorElementTypeToInteger();
1042}
1043
Evan Cheng06b666c2010-05-15 02:18:07 +00001044/// getRegClassFor - Return the register class that should be used for the
1045/// specified value type.
Craig Topper44d23822012-02-22 05:59:10 +00001046const TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
Evan Cheng06b666c2010-05-15 02:18:07 +00001047 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
1048 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
1049 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +00001050 if (Subtarget->hasNEON()) {
1051 if (VT == MVT::v4i64)
Craig Topper420761a2012-04-20 07:30:17 +00001052 return &ARM::QQPRRegClass;
1053 if (VT == MVT::v8i64)
1054 return &ARM::QQQQPRRegClass;
Evan Cheng4782b1e2010-05-15 02:20:21 +00001055 }
Evan Cheng06b666c2010-05-15 02:18:07 +00001056 return TargetLowering::getRegClassFor(VT);
1057}
1058
Eric Christopherab695882010-07-21 22:26:11 +00001059// Create a fast isel object.
1060FastISel *
Bob Wilsond49edb72012-08-03 04:06:28 +00001061ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
1062 const TargetLibraryInfo *libInfo) const {
1063 return ARM::createFastISel(funcInfo, libInfo);
Eric Christopherab695882010-07-21 22:26:11 +00001064}
1065
Anton Korobeynikovcec36f42010-07-24 21:52:08 +00001066/// getMaximalGlobalOffset - Returns the maximal possible offset which can
1067/// be used for loads / stores from the global.
1068unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
1069 return (Subtarget->isThumb1Only() ? 127 : 4095);
1070}
1071
Evan Cheng1cc39842010-05-20 23:26:43 +00001072Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +00001073 unsigned NumVals = N->getNumValues();
1074 if (!NumVals)
1075 return Sched::RegPressure;
1076
1077 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +00001078 EVT VT = N->getValueType(i);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001079 if (VT == MVT::Glue || VT == MVT::Other)
Evan Chengd7e473c2010-10-29 18:07:31 +00001080 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +00001081 if (VT.isFloatingPoint() || VT.isVector())
Dan Gohman692c1d82011-10-24 17:55:11 +00001082 return Sched::ILP;
Evan Cheng1cc39842010-05-20 23:26:43 +00001083 }
Evan Chengc10f5432010-05-28 23:25:23 +00001084
1085 if (!N->isMachineOpcode())
1086 return Sched::RegPressure;
1087
1088 // Load are scheduled for latency even if there instruction itinerary
1089 // is not available.
1090 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Chenge837dea2011-06-28 19:10:37 +00001091 const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +00001092
Evan Chenge837dea2011-06-28 19:10:37 +00001093 if (MCID.getNumDefs() == 0)
Evan Chengd7e473c2010-10-29 18:07:31 +00001094 return Sched::RegPressure;
1095 if (!Itins->isEmpty() &&
Evan Chenge837dea2011-06-28 19:10:37 +00001096 Itins->getOperandCycle(MCID.getSchedClass(), 0) > 2)
Dan Gohman692c1d82011-10-24 17:55:11 +00001097 return Sched::ILP;
Evan Chengc10f5432010-05-28 23:25:23 +00001098
Evan Cheng1cc39842010-05-20 23:26:43 +00001099 return Sched::RegPressure;
1100}
1101
Evan Chenga8e29892007-01-19 07:51:42 +00001102//===----------------------------------------------------------------------===//
1103// Lowering Code
1104//===----------------------------------------------------------------------===//
1105
Evan Chenga8e29892007-01-19 07:51:42 +00001106/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
1107static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
1108 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001109 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +00001110 case ISD::SETNE: return ARMCC::NE;
1111 case ISD::SETEQ: return ARMCC::EQ;
1112 case ISD::SETGT: return ARMCC::GT;
1113 case ISD::SETGE: return ARMCC::GE;
1114 case ISD::SETLT: return ARMCC::LT;
1115 case ISD::SETLE: return ARMCC::LE;
1116 case ISD::SETUGT: return ARMCC::HI;
1117 case ISD::SETUGE: return ARMCC::HS;
1118 case ISD::SETULT: return ARMCC::LO;
1119 case ISD::SETULE: return ARMCC::LS;
1120 }
1121}
1122
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001123/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
1124static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +00001125 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +00001126 CondCode2 = ARMCC::AL;
1127 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001128 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +00001129 case ISD::SETEQ:
1130 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
1131 case ISD::SETGT:
1132 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1133 case ISD::SETGE:
1134 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1135 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001136 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +00001137 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1138 case ISD::SETO: CondCode = ARMCC::VC; break;
1139 case ISD::SETUO: CondCode = ARMCC::VS; break;
1140 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1141 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1142 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1143 case ISD::SETLT:
1144 case ISD::SETULT: CondCode = ARMCC::LT; break;
1145 case ISD::SETLE:
1146 case ISD::SETULE: CondCode = ARMCC::LE; break;
1147 case ISD::SETNE:
1148 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1149 }
Evan Chenga8e29892007-01-19 07:51:42 +00001150}
1151
Bob Wilson1f595bb2009-04-17 19:07:39 +00001152//===----------------------------------------------------------------------===//
1153// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +00001154//===----------------------------------------------------------------------===//
1155
1156#include "ARMGenCallingConv.inc"
1157
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001158/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1159/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001160CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001161 bool Return,
1162 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001163 switch (CC) {
1164 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001165 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001166 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +00001167 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +00001168 if (!Subtarget->isAAPCS_ABI())
1169 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1170 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1171 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1172 }
1173 // Fallthrough
1174 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001175 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +00001176 if (!Subtarget->isAAPCS_ABI())
1177 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1178 else if (Subtarget->hasVFP2() &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001179 getTargetMachine().Options.FloatABIType == FloatABI::Hard &&
1180 !isVarArg)
Evan Cheng76f920d2010-10-22 18:23:05 +00001181 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1182 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1183 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001184 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikovf349cb82012-01-29 09:06:09 +00001185 if (!isVarArg)
1186 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1187 // Fallthrough
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001188 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001189 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001190 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001191 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Eric Christophere94ac882012-08-03 00:05:53 +00001192 case CallingConv::GHC:
1193 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS_GHC);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001194 }
1195}
1196
Dan Gohman98ca4f22009-08-05 01:29:28 +00001197/// LowerCallResult - Lower the result values of a call into the
1198/// appropriate copies out of appropriate physical registers.
1199SDValue
1200ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001201 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001202 const SmallVectorImpl<ISD::InputArg> &Ins,
1203 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001204 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001205
Bob Wilson1f595bb2009-04-17 19:07:39 +00001206 // Assign locations to each value returned by this call.
1207 SmallVector<CCValAssign, 16> RVLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001208 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1209 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001210 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001211 CCAssignFnForNode(CallConv, /* Return*/ true,
1212 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001213
1214 // Copy all of the result registers out of their specified physreg.
1215 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1216 CCValAssign VA = RVLocs[i];
1217
Bob Wilson80915242009-04-25 00:33:20 +00001218 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001219 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001220 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001221 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001222 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001223 Chain = Lo.getValue(1);
1224 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001225 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001227 InFlag);
1228 Chain = Hi.getValue(1);
1229 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001230 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001231
Owen Anderson825b72b2009-08-11 20:47:22 +00001232 if (VA.getLocVT() == MVT::v2f64) {
1233 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1234 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1235 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001236
1237 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001238 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001239 Chain = Lo.getValue(1);
1240 InFlag = Lo.getValue(2);
1241 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001242 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001243 Chain = Hi.getValue(1);
1244 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001245 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001246 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1247 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001248 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001249 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001250 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1251 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001252 Chain = Val.getValue(1);
1253 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001254 }
Bob Wilson80915242009-04-25 00:33:20 +00001255
1256 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001257 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001258 case CCValAssign::Full: break;
1259 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001260 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001261 break;
1262 }
1263
Dan Gohman98ca4f22009-08-05 01:29:28 +00001264 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001265 }
1266
Dan Gohman98ca4f22009-08-05 01:29:28 +00001267 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001268}
1269
Bob Wilsondee46d72009-04-17 20:35:10 +00001270/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001271SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001272ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1273 SDValue StackPtr, SDValue Arg,
1274 DebugLoc dl, SelectionDAG &DAG,
1275 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001276 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001277 unsigned LocMemOffset = VA.getLocMemOffset();
1278 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1279 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001280 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001281 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001282 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001283}
1284
Dan Gohman98ca4f22009-08-05 01:29:28 +00001285void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001286 SDValue Chain, SDValue &Arg,
1287 RegsToPassVector &RegsToPass,
1288 CCValAssign &VA, CCValAssign &NextVA,
1289 SDValue &StackPtr,
1290 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001291 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001292
Jim Grosbache5165492009-11-09 00:11:35 +00001293 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001294 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001295 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1296
1297 if (NextVA.isRegLoc())
1298 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1299 else {
1300 assert(NextVA.isMemLoc());
1301 if (StackPtr.getNode() == 0)
1302 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1303
Dan Gohman98ca4f22009-08-05 01:29:28 +00001304 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1305 dl, DAG, NextVA,
1306 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001307 }
1308}
1309
Dan Gohman98ca4f22009-08-05 01:29:28 +00001310/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001311/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1312/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001313SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001314ARMTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00001315 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001316 SelectionDAG &DAG = CLI.DAG;
1317 DebugLoc &dl = CLI.DL;
1318 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
1319 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
1320 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
1321 SDValue Chain = CLI.Chain;
1322 SDValue Callee = CLI.Callee;
1323 bool &isTailCall = CLI.IsTailCall;
1324 CallingConv::ID CallConv = CLI.CallConv;
1325 bool doesNotRet = CLI.DoesNotReturn;
1326 bool isVarArg = CLI.IsVarArg;
1327
Dale Johannesen51e28e62010-06-03 21:09:53 +00001328 MachineFunction &MF = DAG.getMachineFunction();
1329 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1330 bool IsSibCall = false;
Bob Wilson6d2f9ce2011-10-07 17:17:49 +00001331 // Disable tail calls if they're not supported.
1332 if (!EnableARMTailCalls && !Subtarget->supportsTailCall())
Bob Wilson703af3a2010-08-13 22:43:33 +00001333 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001334 if (isTailCall) {
1335 // Check if it's really possible to do a tail call.
1336 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1337 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001338 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001339 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1340 // detected sibcalls.
1341 if (isTailCall) {
1342 ++NumTailCalls;
1343 IsSibCall = true;
1344 }
1345 }
Evan Chenga8e29892007-01-19 07:51:42 +00001346
Bob Wilson1f595bb2009-04-17 19:07:39 +00001347 // Analyze operands of the call, assigning locations to each operand.
1348 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001349 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1350 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001351 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001352 CCAssignFnForNode(CallConv, /* Return*/ false,
1353 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001354
Bob Wilson1f595bb2009-04-17 19:07:39 +00001355 // Get a count of how many bytes are to be pushed on the stack.
1356 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001357
Dale Johannesen51e28e62010-06-03 21:09:53 +00001358 // For tail calls, memory operands are available in our caller's stack.
1359 if (IsSibCall)
1360 NumBytes = 0;
1361
Evan Chenga8e29892007-01-19 07:51:42 +00001362 // Adjust the stack pointer for the new arguments...
1363 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001364 if (!IsSibCall)
1365 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001366
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001367 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001368
Bob Wilson5bafff32009-06-22 23:27:02 +00001369 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001370 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001371
Bob Wilson1f595bb2009-04-17 19:07:39 +00001372 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001373 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001374 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1375 i != e;
1376 ++i, ++realArgIdx) {
1377 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001378 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001379 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001380 bool isByVal = Flags.isByVal();
Evan Chenga8e29892007-01-19 07:51:42 +00001381
Bob Wilson1f595bb2009-04-17 19:07:39 +00001382 // Promote the value if needed.
1383 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001384 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001385 case CCValAssign::Full: break;
1386 case CCValAssign::SExt:
1387 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1388 break;
1389 case CCValAssign::ZExt:
1390 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1391 break;
1392 case CCValAssign::AExt:
1393 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1394 break;
1395 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001396 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001397 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001398 }
1399
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001400 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001401 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001402 if (VA.getLocVT() == MVT::v2f64) {
1403 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1404 DAG.getConstant(0, MVT::i32));
1405 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1406 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001407
Dan Gohman98ca4f22009-08-05 01:29:28 +00001408 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001409 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1410
1411 VA = ArgLocs[++i]; // skip ahead to next loc
1412 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001413 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001414 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1415 } else {
1416 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001417
Dan Gohman98ca4f22009-08-05 01:29:28 +00001418 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1419 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001420 }
1421 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001422 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001423 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001424 }
1425 } else if (VA.isRegLoc()) {
1426 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastingsc7315872011-04-20 16:47:52 +00001427 } else if (isByVal) {
1428 assert(VA.isMemLoc());
1429 unsigned offset = 0;
1430
1431 // True if this byval aggregate will be split between registers
1432 // and memory.
1433 if (CCInfo.isFirstByValRegValid()) {
1434 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1435 unsigned int i, j;
1436 for (i = 0, j = CCInfo.getFirstByValReg(); j < ARM::R4; i++, j++) {
1437 SDValue Const = DAG.getConstant(4*i, MVT::i32);
1438 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
1439 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
1440 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001441 false, false, false, 0);
Stuart Hastingsc7315872011-04-20 16:47:52 +00001442 MemOpChains.push_back(Load.getValue(1));
1443 RegsToPass.push_back(std::make_pair(j, Load));
1444 }
1445 offset = ARM::R4 - CCInfo.getFirstByValReg();
1446 CCInfo.clearFirstByValReg();
1447 }
1448
Manman Ren763a75d2012-06-01 02:44:42 +00001449 if (Flags.getByValSize() - 4*offset > 0) {
1450 unsigned LocMemOffset = VA.getLocMemOffset();
1451 SDValue StkPtrOff = DAG.getIntPtrConstant(LocMemOffset);
1452 SDValue Dst = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
1453 StkPtrOff);
1454 SDValue SrcOffset = DAG.getIntPtrConstant(4*offset);
1455 SDValue Src = DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg, SrcOffset);
1456 SDValue SizeNode = DAG.getConstant(Flags.getByValSize() - 4*offset,
1457 MVT::i32);
Manman Ren68f25572012-06-01 19:33:18 +00001458 SDValue AlignNode = DAG.getConstant(Flags.getByValAlign(), MVT::i32);
Stuart Hastingsc7315872011-04-20 16:47:52 +00001459
Manman Ren763a75d2012-06-01 02:44:42 +00001460 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Manman Ren68f25572012-06-01 19:33:18 +00001461 SDValue Ops[] = { Chain, Dst, Src, SizeNode, AlignNode};
Manman Ren763a75d2012-06-01 02:44:42 +00001462 MemOpChains.push_back(DAG.getNode(ARMISD::COPY_STRUCT_BYVAL, dl, VTs,
1463 Ops, array_lengthof(Ops)));
1464 }
Stuart Hastingsc7315872011-04-20 16:47:52 +00001465 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001466 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001467
Dan Gohman98ca4f22009-08-05 01:29:28 +00001468 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1469 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001470 }
Evan Chenga8e29892007-01-19 07:51:42 +00001471 }
1472
1473 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001474 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001475 &MemOpChains[0], MemOpChains.size());
1476
1477 // Build a sequence of copy-to-reg nodes chained together with token chain
1478 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001479 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001480 // Tail call byval lowering might overwrite argument registers so in case of
1481 // tail call optimization the copies to registers are lowered later.
1482 if (!isTailCall)
1483 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1484 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1485 RegsToPass[i].second, InFlag);
1486 InFlag = Chain.getValue(1);
1487 }
Evan Chenga8e29892007-01-19 07:51:42 +00001488
Dale Johannesen51e28e62010-06-03 21:09:53 +00001489 // For tail calls lower the arguments to the 'real' stack slot.
1490 if (isTailCall) {
1491 // Force all the incoming stack arguments to be loaded from the stack
1492 // before any new outgoing arguments are stored to the stack, because the
1493 // outgoing stack slots may alias the incoming argument stack slots, and
1494 // the alias isn't otherwise explicit. This is slightly more conservative
1495 // than necessary, because it means that each store effectively depends
1496 // on every argument instead of just those arguments it would clobber.
1497
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001498 // Do not flag preceding copytoreg stuff together with the following stuff.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001499 InFlag = SDValue();
1500 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1501 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1502 RegsToPass[i].second, InFlag);
1503 InFlag = Chain.getValue(1);
1504 }
1505 InFlag =SDValue();
1506 }
1507
Bill Wendling056292f2008-09-16 21:48:12 +00001508 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1509 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1510 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001511 bool isDirect = false;
1512 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001513 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001514 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001515
1516 if (EnableARMLongCalls) {
1517 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1518 && "long-calls with non-static relocation model!");
1519 // Handle a global address or an external symbol. If it's not one of
1520 // those, the target's already in a register, so we don't need to do
1521 // anything extra.
1522 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001523 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001524 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001525 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001526 ARMConstantPoolValue *CPV =
1527 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 0);
1528
Jim Grosbache7b52522010-04-14 22:28:31 +00001529 // Get the address of the callee into a register
1530 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1531 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1532 Callee = DAG.getLoad(getPointerTy(), dl,
1533 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001534 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001535 false, false, false, 0);
Jim Grosbache7b52522010-04-14 22:28:31 +00001536 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1537 const char *Sym = S->getSymbol();
1538
1539 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001540 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingfe31e672011-10-01 08:58:29 +00001541 ARMConstantPoolValue *CPV =
1542 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1543 ARMPCLabelIndex, 0);
Jim Grosbache7b52522010-04-14 22:28:31 +00001544 // Get the address of the callee into a register
1545 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1546 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1547 Callee = DAG.getLoad(getPointerTy(), dl,
1548 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001549 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001550 false, false, false, 0);
Jim Grosbache7b52522010-04-14 22:28:31 +00001551 }
1552 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001553 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001554 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001555 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001556 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001557 getTargetMachine().getRelocationModel() != Reloc::Static;
1558 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001559 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001560 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001561 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001562 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001563 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001564 ARMConstantPoolValue *CPV =
1565 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001566 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001567 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001568 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001569 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001570 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001571 false, false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001572 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001573 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001574 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001575 } else {
1576 // On ELF targets for PIC code, direct calls should go through the PLT
1577 unsigned OpFlags = 0;
1578 if (Subtarget->isTargetELF() &&
1579 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1580 OpFlags = ARMII::MO_PLT;
1581 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1582 }
Bill Wendling056292f2008-09-16 21:48:12 +00001583 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001584 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001585 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001586 getTargetMachine().getRelocationModel() != Reloc::Static;
1587 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001588 // tBX takes a register source operand.
1589 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001590 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001591 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingfe31e672011-10-01 08:58:29 +00001592 ARMConstantPoolValue *CPV =
1593 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1594 ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001595 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001597 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001598 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001599 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001600 false, false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001601 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001602 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001603 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001604 } else {
1605 unsigned OpFlags = 0;
1606 // On ELF targets for PIC code, direct calls should go through the PLT
1607 if (Subtarget->isTargetELF() &&
1608 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1609 OpFlags = ARMII::MO_PLT;
1610 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1611 }
Evan Chenga8e29892007-01-19 07:51:42 +00001612 }
1613
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001614 // FIXME: handle tail calls differently.
1615 unsigned CallOpc;
Quentin Colombet9a419f62012-10-30 16:32:52 +00001616 bool HasMinSizeAttr = MF.getFunction()->getFnAttributes().
1617 hasAttribute(Attributes::MinSize);
Evan Chengb6207242009-08-01 00:16:10 +00001618 if (Subtarget->isThumb()) {
1619 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001620 CallOpc = ARMISD::CALL_NOLINK;
1621 else
1622 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1623 } else {
Evan Chengb341fac2012-11-10 02:09:05 +00001624 if (!isDirect && !Subtarget->hasV5TOps())
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001625 CallOpc = ARMISD::CALL_NOLINK;
Evan Chengb341fac2012-11-10 02:09:05 +00001626 else if (doesNotRet && isDirect && Subtarget->hasRAS() &&
Quentin Colombet43934ae2012-11-02 21:32:17 +00001627 // Emit regular call when code size is the priority
1628 !HasMinSizeAttr)
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001629 // "mov lr, pc; b _foo" to avoid confusing the RSP
1630 CallOpc = ARMISD::CALL_NOLINK;
1631 else
1632 CallOpc = isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001633 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001634
Dan Gohman475871a2008-07-27 21:46:04 +00001635 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001636 Ops.push_back(Chain);
1637 Ops.push_back(Callee);
1638
1639 // Add argument registers to the end of the list so that they are known live
1640 // into the call.
1641 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1642 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1643 RegsToPass[i].second.getValueType()));
1644
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001645 // Add a register mask operand representing the call-preserved registers.
1646 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
1647 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
1648 assert(Mask && "Missing call preserved mask for calling convention");
1649 Ops.push_back(DAG.getRegisterMask(Mask));
1650
Gabor Greifba36cb52008-08-28 21:40:38 +00001651 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001652 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001653
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001654 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001655 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001656 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001657
Duncan Sands4bdcb612008-07-02 17:40:58 +00001658 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001659 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001660 InFlag = Chain.getValue(1);
1661
Chris Lattnere563bbc2008-10-11 22:08:30 +00001662 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1663 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001664 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001665 InFlag = Chain.getValue(1);
1666
Bob Wilson1f595bb2009-04-17 19:07:39 +00001667 // Handle result values, copying them out of physregs into vregs that we
1668 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001669 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1670 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001671}
1672
Stuart Hastingsf222e592011-02-28 17:17:53 +00001673/// HandleByVal - Every parameter *after* a byval parameter is passed
Stuart Hastingsc7315872011-04-20 16:47:52 +00001674/// on the stack. Remember the next parameter register to allocate,
1675/// and then confiscate the rest of the parameter registers to insure
Stuart Hastingsf222e592011-02-28 17:17:53 +00001676/// this.
1677void
Stepan Dyatkovskiyb52ba9f2012-10-16 07:16:47 +00001678ARMTargetLowering::HandleByVal(
1679 CCState *State, unsigned &size, unsigned Align) const {
Stuart Hastingsc7315872011-04-20 16:47:52 +00001680 unsigned reg = State->AllocateReg(GPRArgRegs, 4);
1681 assert((State->getCallOrPrologue() == Prologue ||
1682 State->getCallOrPrologue() == Call) &&
1683 "unhandled ParmContext");
1684 if ((!State->isFirstByValRegValid()) &&
1685 (ARM::R0 <= reg) && (reg <= ARM::R3)) {
Stepan Dyatkovskiyb52ba9f2012-10-16 07:16:47 +00001686 if (Subtarget->isAAPCS_ABI() && Align > 4) {
1687 unsigned AlignInRegs = Align / 4;
1688 unsigned Waste = (ARM::R4 - reg) % AlignInRegs;
1689 for (unsigned i = 0; i < Waste; ++i)
1690 reg = State->AllocateReg(GPRArgRegs, 4);
1691 }
1692 if (reg != 0) {
1693 State->setFirstByValReg(reg);
1694 // At a call site, a byval parameter that is split between
1695 // registers and memory needs its size truncated here. In a
1696 // function prologue, such byval parameters are reassembled in
1697 // memory, and are not truncated.
1698 if (State->getCallOrPrologue() == Call) {
1699 unsigned excess = 4 * (ARM::R4 - reg);
1700 assert(size >= excess && "expected larger existing stack allocation");
1701 size -= excess;
1702 }
Stuart Hastingsc7315872011-04-20 16:47:52 +00001703 }
1704 }
1705 // Confiscate any remaining parameter registers to preclude their
1706 // assignment to subsequent parameters.
1707 while (State->AllocateReg(GPRArgRegs, 4))
1708 ;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001709}
1710
Dale Johannesen51e28e62010-06-03 21:09:53 +00001711/// MatchingStackOffset - Return true if the given stack call argument is
1712/// already available in the same position (relatively) of the caller's
1713/// incoming argument stack.
1714static
1715bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1716 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
Craig Topperacf20772012-03-25 23:49:58 +00001717 const TargetInstrInfo *TII) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001718 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1719 int FI = INT_MAX;
1720 if (Arg.getOpcode() == ISD::CopyFromReg) {
1721 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001722 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesen51e28e62010-06-03 21:09:53 +00001723 return false;
1724 MachineInstr *Def = MRI->getVRegDef(VR);
1725 if (!Def)
1726 return false;
1727 if (!Flags.isByVal()) {
1728 if (!TII->isLoadFromStackSlot(Def, FI))
1729 return false;
1730 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001731 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001732 }
1733 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1734 if (Flags.isByVal())
1735 // ByVal argument is passed in as a pointer but it's now being
1736 // dereferenced. e.g.
1737 // define @foo(%struct.X* %A) {
1738 // tail call @bar(%struct.X* byval %A)
1739 // }
1740 return false;
1741 SDValue Ptr = Ld->getBasePtr();
1742 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1743 if (!FINode)
1744 return false;
1745 FI = FINode->getIndex();
1746 } else
1747 return false;
1748
1749 assert(FI != INT_MAX);
1750 if (!MFI->isFixedObjectIndex(FI))
1751 return false;
1752 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1753}
1754
1755/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1756/// for tail call optimization. Targets which want to do tail call
1757/// optimization should implement this function.
1758bool
1759ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1760 CallingConv::ID CalleeCC,
1761 bool isVarArg,
1762 bool isCalleeStructRet,
1763 bool isCallerStructRet,
1764 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001765 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001766 const SmallVectorImpl<ISD::InputArg> &Ins,
1767 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001768 const Function *CallerF = DAG.getMachineFunction().getFunction();
1769 CallingConv::ID CallerCC = CallerF->getCallingConv();
1770 bool CCMatch = CallerCC == CalleeCC;
1771
1772 // Look for obvious safe cases to perform tail call optimization that do not
1773 // require ABI changes. This is what gcc calls sibcall.
1774
Jim Grosbach7616b642010-06-16 23:45:49 +00001775 // Do not sibcall optimize vararg calls unless the call site is not passing
1776 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001777 if (isVarArg && !Outs.empty())
1778 return false;
1779
1780 // Also avoid sibcall optimization if either caller or callee uses struct
1781 // return semantics.
1782 if (isCalleeStructRet || isCallerStructRet)
1783 return false;
1784
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001785 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Jim Grosbach8dc41f32011-07-08 20:18:11 +00001786 // emitEpilogue is not ready for them. Thumb tail calls also use t2B, as
1787 // the Thumb1 16-bit unconditional branch doesn't have sufficient relocation
1788 // support in the assembler and linker to be used. This would need to be
1789 // fixed to fully support tail calls in Thumb1.
1790 //
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001791 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1792 // LR. This means if we need to reload LR, it takes an extra instructions,
1793 // which outweighs the value of the tail call; but here we don't know yet
1794 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001795 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001796 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001797
1798 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1799 // but we need to make sure there are enough registers; the only valid
1800 // registers are the 4 used for parameters. We don't currently do this
1801 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001802 if (Subtarget->isThumb1Only())
1803 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001804
Dale Johannesen51e28e62010-06-03 21:09:53 +00001805 // If the calling conventions do not match, then we'd better make sure the
1806 // results are returned in the same way as what the caller expects.
1807 if (!CCMatch) {
1808 SmallVector<CCValAssign, 16> RVLocs1;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001809 ARMCCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
1810 getTargetMachine(), RVLocs1, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001811 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1812
1813 SmallVector<CCValAssign, 16> RVLocs2;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001814 ARMCCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
1815 getTargetMachine(), RVLocs2, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001816 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1817
1818 if (RVLocs1.size() != RVLocs2.size())
1819 return false;
1820 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1821 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1822 return false;
1823 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1824 return false;
1825 if (RVLocs1[i].isRegLoc()) {
1826 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1827 return false;
1828 } else {
1829 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1830 return false;
1831 }
1832 }
1833 }
1834
Manman Rene6c3cc82012-10-12 23:39:43 +00001835 // If Caller's vararg or byval argument has been split between registers and
1836 // stack, do not perform tail call, since part of the argument is in caller's
1837 // local frame.
1838 const ARMFunctionInfo *AFI_Caller = DAG.getMachineFunction().
1839 getInfo<ARMFunctionInfo>();
1840 if (AFI_Caller->getVarArgsRegSaveSize())
1841 return false;
1842
Dale Johannesen51e28e62010-06-03 21:09:53 +00001843 // If the callee takes no arguments then go on to check the results of the
1844 // call.
1845 if (!Outs.empty()) {
1846 // Check if stack adjustment is needed. For now, do not do this if any
1847 // argument is passed on the stack.
1848 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001849 ARMCCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
1850 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001851 CCInfo.AnalyzeCallOperands(Outs,
1852 CCAssignFnForNode(CalleeCC, false, isVarArg));
1853 if (CCInfo.getNextStackOffset()) {
1854 MachineFunction &MF = DAG.getMachineFunction();
1855
1856 // Check if the arguments are already laid out in the right way as
1857 // the caller's fixed stack objects.
1858 MachineFrameInfo *MFI = MF.getFrameInfo();
1859 const MachineRegisterInfo *MRI = &MF.getRegInfo();
Craig Topperacf20772012-03-25 23:49:58 +00001860 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001861 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1862 i != e;
1863 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001864 CCValAssign &VA = ArgLocs[i];
1865 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001866 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001867 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001868 if (VA.getLocInfo() == CCValAssign::Indirect)
1869 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001870 if (VA.needsCustom()) {
1871 // f64 and vector types are split into multiple registers or
1872 // register/stack-slot combinations. The types will not match
1873 // the registers; give up on memory f64 refs until we figure
1874 // out what to do about this.
1875 if (!VA.isRegLoc())
1876 return false;
1877 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001878 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001879 if (RegVT == MVT::v2f64) {
1880 if (!ArgLocs[++i].isRegLoc())
1881 return false;
1882 if (!ArgLocs[++i].isRegLoc())
1883 return false;
1884 }
1885 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001886 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1887 MFI, MRI, TII))
1888 return false;
1889 }
1890 }
1891 }
1892 }
1893
1894 return true;
1895}
1896
Benjamin Kramer350c0082012-11-28 20:55:10 +00001897bool
1898ARMTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1899 MachineFunction &MF, bool isVarArg,
1900 const SmallVectorImpl<ISD::OutputArg> &Outs,
1901 LLVMContext &Context) const {
1902 SmallVector<CCValAssign, 16> RVLocs;
1903 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(), RVLocs, Context);
1904 return CCInfo.CheckReturn(Outs, CCAssignFnForNode(CallConv, /*Return=*/true,
1905 isVarArg));
1906}
1907
Dan Gohman98ca4f22009-08-05 01:29:28 +00001908SDValue
1909ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001910 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001911 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001912 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001913 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001914
Bob Wilsondee46d72009-04-17 20:35:10 +00001915 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001916 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001917
Bob Wilsondee46d72009-04-17 20:35:10 +00001918 // CCState - Info about the registers and stack slots.
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001919 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1920 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001921
Dan Gohman98ca4f22009-08-05 01:29:28 +00001922 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001923 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1924 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001925
1926 // If this is the first return lowered for this function, add
1927 // the regs to the liveout set for the function.
1928 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1929 for (unsigned i = 0; i != RVLocs.size(); ++i)
1930 if (RVLocs[i].isRegLoc())
1931 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001932 }
1933
Bob Wilson1f595bb2009-04-17 19:07:39 +00001934 SDValue Flag;
1935
1936 // Copy the result values into the output registers.
1937 for (unsigned i = 0, realRVLocIdx = 0;
1938 i != RVLocs.size();
1939 ++i, ++realRVLocIdx) {
1940 CCValAssign &VA = RVLocs[i];
1941 assert(VA.isRegLoc() && "Can only return in registers!");
1942
Dan Gohmanc9403652010-07-07 15:54:55 +00001943 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001944
1945 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001946 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001947 case CCValAssign::Full: break;
1948 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001949 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001950 break;
1951 }
1952
Bob Wilson1f595bb2009-04-17 19:07:39 +00001953 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001954 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001955 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001956 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1957 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001958 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001960
1961 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1962 Flag = Chain.getValue(1);
1963 VA = RVLocs[++i]; // skip ahead to next loc
1964 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1965 HalfGPRs.getValue(1), Flag);
1966 Flag = Chain.getValue(1);
1967 VA = RVLocs[++i]; // skip ahead to next loc
1968
1969 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001970 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1971 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001972 }
1973 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1974 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001975 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001976 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001977 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001978 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001979 VA = RVLocs[++i]; // skip ahead to next loc
1980 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1981 Flag);
1982 } else
1983 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1984
Bob Wilsondee46d72009-04-17 20:35:10 +00001985 // Guarantee that all emitted copies are
1986 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001987 Flag = Chain.getValue(1);
1988 }
1989
1990 SDValue result;
1991 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001992 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001993 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001995
1996 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001997}
1998
Evan Chengbf010eb2012-04-10 01:51:00 +00001999bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00002000 if (N->getNumValues() != 1)
2001 return false;
2002 if (!N->hasNUsesOfValue(1, 0))
2003 return false;
2004
Evan Chengbf010eb2012-04-10 01:51:00 +00002005 SDValue TCChain = Chain;
2006 SDNode *Copy = *N->use_begin();
2007 if (Copy->getOpcode() == ISD::CopyToReg) {
2008 // If the copy has a glue operand, we conservatively assume it isn't safe to
2009 // perform a tail call.
2010 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
2011 return false;
2012 TCChain = Copy->getOperand(0);
2013 } else if (Copy->getOpcode() == ARMISD::VMOVRRD) {
2014 SDNode *VMov = Copy;
Evan Cheng3d2125c2010-11-30 23:55:39 +00002015 // f64 returned in a pair of GPRs.
Evan Chengbf010eb2012-04-10 01:51:00 +00002016 SmallPtrSet<SDNode*, 2> Copies;
2017 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
Evan Cheng3d2125c2010-11-30 23:55:39 +00002018 UI != UE; ++UI) {
2019 if (UI->getOpcode() != ISD::CopyToReg)
2020 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00002021 Copies.insert(*UI);
Evan Cheng3d2125c2010-11-30 23:55:39 +00002022 }
Evan Chengbf010eb2012-04-10 01:51:00 +00002023 if (Copies.size() > 2)
2024 return false;
2025
2026 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
2027 UI != UE; ++UI) {
2028 SDValue UseChain = UI->getOperand(0);
2029 if (Copies.count(UseChain.getNode()))
2030 // Second CopyToReg
2031 Copy = *UI;
2032 else
2033 // First CopyToReg
2034 TCChain = UseChain;
2035 }
2036 } else if (Copy->getOpcode() == ISD::BITCAST) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00002037 // f32 returned in a single GPR.
Evan Chengbf010eb2012-04-10 01:51:00 +00002038 if (!Copy->hasOneUse())
Evan Cheng3d2125c2010-11-30 23:55:39 +00002039 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00002040 Copy = *Copy->use_begin();
2041 if (Copy->getOpcode() != ISD::CopyToReg || !Copy->hasNUsesOfValue(1, 0))
Evan Cheng3d2125c2010-11-30 23:55:39 +00002042 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00002043 Chain = Copy->getOperand(0);
Evan Cheng3d2125c2010-11-30 23:55:39 +00002044 } else {
2045 return false;
2046 }
2047
Evan Cheng1bf891a2010-12-01 22:59:46 +00002048 bool HasRet = false;
Evan Chengbf010eb2012-04-10 01:51:00 +00002049 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
2050 UI != UE; ++UI) {
2051 if (UI->getOpcode() != ARMISD::RET_FLAG)
2052 return false;
2053 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00002054 }
2055
Evan Chengbf010eb2012-04-10 01:51:00 +00002056 if (!HasRet)
2057 return false;
2058
2059 Chain = TCChain;
2060 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00002061}
2062
Evan Cheng485fafc2011-03-21 01:19:09 +00002063bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Evan Cheng1c80f562012-03-30 01:24:39 +00002064 if (!EnableARMTailCalls && !Subtarget->supportsTailCall())
Evan Cheng485fafc2011-03-21 01:19:09 +00002065 return false;
2066
2067 if (!CI->isTailCall())
2068 return false;
2069
2070 return !Subtarget->isThumb1Only();
2071}
2072
Bob Wilsonb62d2572009-11-03 00:02:05 +00002073// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
2074// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
2075// one of the above mentioned nodes. It has to be wrapped because otherwise
2076// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
2077// be used to form addressing mode. These wrapped nodes will be selected
2078// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00002079static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002080 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002081 // FIXME there is no actual debug info here
2082 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002083 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00002084 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00002085 if (CP->isMachineConstantPoolEntry())
2086 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
2087 CP->getAlignment());
2088 else
2089 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
2090 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00002092}
2093
Jim Grosbache1102ca2010-07-19 17:20:38 +00002094unsigned ARMTargetLowering::getJumpTableEncoding() const {
2095 return MachineJumpTableInfo::EK_Inline;
2096}
2097
Dan Gohmand858e902010-04-17 15:26:15 +00002098SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
2099 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00002100 MachineFunction &MF = DAG.getMachineFunction();
2101 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2102 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00002103 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00002104 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00002105 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00002106 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2107 SDValue CPAddr;
2108 if (RelocM == Reloc::Static) {
2109 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
2110 } else {
2111 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002112 ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00002113 ARMConstantPoolValue *CPV =
2114 ARMConstantPoolConstant::Create(BA, ARMPCLabelIndex,
2115 ARMCP::CPBlockAddress, PCAdj);
Bob Wilson907eebd2009-11-02 20:59:23 +00002116 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
2117 }
2118 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
2119 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002120 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002121 false, false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00002122 if (RelocM == Reloc::Static)
2123 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00002124 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00002125 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00002126}
2127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002128// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00002129SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002130ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00002131 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002132 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002133 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002134 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00002135 MachineFunction &MF = DAG.getMachineFunction();
2136 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002137 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002138 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002139 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2140 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002141 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002142 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00002143 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002144 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002145 false, false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002146 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002147
Evan Chenge7e0d622009-11-06 22:24:13 +00002148 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002149 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002150
2151 // call __tls_get_addr.
2152 ArgListTy Args;
2153 ArgListEntry Entry;
2154 Entry.Node = Argument;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002155 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002156 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00002157 // FIXME: is there useful debug info available here?
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002158 TargetLowering::CallLoweringInfo CLI(Chain,
2159 (Type *) Type::getInt32Ty(*DAG.getContext()),
Evan Cheng59bc0602009-08-14 19:11:20 +00002160 false, false, false, false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002161 0, CallingConv::C, /*isTailCall=*/false,
2162 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00002163 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002164 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002165 return CallResult.first;
2166}
2167
2168// Lower ISD::GlobalTLSAddress using the "initial exec" or
2169// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00002170SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002171ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002172 SelectionDAG &DAG,
2173 TLSModel::Model model) const {
Dan Gohman46510a72010-04-15 01:51:59 +00002174 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002175 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002176 SDValue Offset;
2177 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00002178 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002179 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00002180 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002181
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002182 if (model == TLSModel::InitialExec) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002183 MachineFunction &MF = DAG.getMachineFunction();
2184 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002185 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge7e0d622009-11-06 22:24:13 +00002186 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002187 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
2188 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002189 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2190 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF,
2191 true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002192 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002193 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00002194 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002195 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002196 false, false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002197 Chain = Offset.getValue(1);
2198
Evan Chenge7e0d622009-11-06 22:24:13 +00002199 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002200 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002201
Evan Cheng9eda6892009-10-31 03:39:36 +00002202 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002203 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002204 false, false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002205 } else {
2206 // local exec model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002207 assert(model == TLSModel::LocalExec);
Bill Wendling5bb77992011-10-01 08:00:54 +00002208 ARMConstantPoolValue *CPV =
2209 ARMConstantPoolConstant::Create(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002210 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002211 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00002212 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002213 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002214 false, false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002215 }
2216
2217 // The address of the thread local variable is the add of the thread
2218 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002219 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002220}
2221
Dan Gohman475871a2008-07-27 21:46:04 +00002222SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002223ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002224 // TODO: implement the "local dynamic" model
2225 assert(Subtarget->isTargetELF() &&
2226 "TLS not implemented for non-ELF targets");
2227 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002228
2229 TLSModel::Model model = getTargetMachine().getTLSModel(GA->getGlobal());
2230
2231 switch (model) {
2232 case TLSModel::GeneralDynamic:
2233 case TLSModel::LocalDynamic:
2234 return LowerToTLSGeneralDynamicModel(GA, DAG);
2235 case TLSModel::InitialExec:
2236 case TLSModel::LocalExec:
2237 return LowerToTLSExecModels(GA, DAG, model);
2238 }
Matt Beaumont-Gay39af9442012-05-04 18:34:27 +00002239 llvm_unreachable("bogus TLS model");
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002240}
2241
Dan Gohman475871a2008-07-27 21:46:04 +00002242SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002243 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002244 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002245 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002246 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002247 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2248 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00002249 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002250 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002251 ARMConstantPoolConstant::Create(GV,
2252 UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002253 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002254 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002255 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002256 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002257 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002258 false, false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002259 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002260 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002261 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002262 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002263 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00002264 MachinePointerInfo::getGOT(),
2265 false, false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002266 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002267 }
2268
2269 // If we have T2 ops, we can materialize the address directly via movt/movw
James Molloy015cca62011-10-26 08:53:19 +00002270 // pair. This is always cheaper.
2271 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002272 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002273 // FIXME: Once remat is capable of dealing with instructions with register
2274 // operands, expand this into two nodes.
2275 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2276 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002277 } else {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002278 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2279 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2280 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2281 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002282 false, false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002283 }
2284}
2285
Dan Gohman475871a2008-07-27 21:46:04 +00002286SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002287 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002288 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002289 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002290 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00002291 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002292 MachineFunction &MF = DAG.getMachineFunction();
2293 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2294
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +00002295 // FIXME: Enable this for static codegen when tool issues are fixed. Also
2296 // update ARMFastISel::ARMMaterializeGV.
Evan Chengf31151f2011-10-26 01:17:44 +00002297 if (Subtarget->useMovt() && RelocM != Reloc::Static) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002298 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002299 // FIXME: Once remat is capable of dealing with instructions with register
2300 // operands, expand this into two nodes.
Evan Cheng53519f02011-01-21 18:55:51 +00002301 if (RelocM == Reloc::Static)
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002302 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2303 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
2304
Evan Cheng53519f02011-01-21 18:55:51 +00002305 unsigned Wrapper = (RelocM == Reloc::PIC_)
2306 ? ARMISD::WrapperPIC : ARMISD::WrapperDYN;
2307 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT,
Evan Cheng9fe20092011-01-20 08:34:58 +00002308 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Evan Chengfc8475b2011-01-19 02:16:49 +00002309 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
2310 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00002311 MachinePointerInfo::getGOT(),
2312 false, false, false, 0);
Evan Chengfc8475b2011-01-19 02:16:49 +00002313 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002314 }
2315
2316 unsigned ARMPCLabelIndex = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002317 SDValue CPAddr;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002318 if (RelocM == Reloc::Static) {
Evan Cheng1606e8e2009-03-13 07:51:59 +00002319 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002320 } else {
2321 ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00002322 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
2323 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002324 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue,
2325 PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002326 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00002327 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002328 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00002329
Evan Cheng9eda6892009-10-31 03:39:36 +00002330 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002331 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002332 false, false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002333 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002334
2335 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002336 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002337 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00002338 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00002339
Evan Cheng63476a82009-09-03 07:04:02 +00002340 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002341 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002342 false, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002343
2344 return Result;
2345}
2346
Dan Gohman475871a2008-07-27 21:46:04 +00002347SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002348 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002349 assert(Subtarget->isTargetELF() &&
2350 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002351 MachineFunction &MF = DAG.getMachineFunction();
2352 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002353 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002354 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002355 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002356 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Bill Wendlingfe31e672011-10-01 08:58:29 +00002357 ARMConstantPoolValue *CPV =
2358 ARMConstantPoolSymbol::Create(*DAG.getContext(), "_GLOBAL_OFFSET_TABLE_",
2359 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002360 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002361 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002362 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002363 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002364 false, false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002365 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002366 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002367}
2368
Jim Grosbach0e0da732009-05-12 23:59:14 +00002369SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002370ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2371 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002372 SDValue Val = DAG.getConstant(0, MVT::i32);
Bill Wendlingce370cf2011-10-07 21:25:38 +00002373 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl,
2374 DAG.getVTList(MVT::i32, MVT::Other), Op.getOperand(0),
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002375 Op.getOperand(1), Val);
2376}
2377
2378SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002379ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2380 DebugLoc dl = Op.getDebugLoc();
2381 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2382 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2383}
2384
2385SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002386ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002387 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002388 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002389 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002390 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002391 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002392 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002393 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002394 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2395 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002396 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002397 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002398 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002399 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002400 EVT PtrVT = getPointerTy();
2401 DebugLoc dl = Op.getDebugLoc();
2402 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2403 SDValue CPAddr;
2404 unsigned PCAdj = (RelocM != Reloc::PIC_)
2405 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002406 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002407 ARMConstantPoolConstant::Create(MF.getFunction(), ARMPCLabelIndex,
2408 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002409 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002410 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002411 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002412 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002413 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002414 false, false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002415
2416 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002417 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002418 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2419 }
2420 return Result;
2421 }
Evan Cheng92e39162011-03-29 23:06:19 +00002422 case Intrinsic::arm_neon_vmulls:
2423 case Intrinsic::arm_neon_vmullu: {
2424 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmulls)
2425 ? ARMISD::VMULLs : ARMISD::VMULLu;
2426 return DAG.getNode(NewOpc, Op.getDebugLoc(), Op.getValueType(),
2427 Op.getOperand(1), Op.getOperand(2));
2428 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002429 }
2430}
2431
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002432static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002433 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002434 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002435 if (!Subtarget->hasDataBarrier()) {
2436 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2437 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2438 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002439 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002440 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002441 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002442 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002443 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002444
2445 SDValue Op5 = Op.getOperand(5);
2446 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2447 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2448 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2449 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2450
2451 ARM_MB::MemBOpt DMBOpt;
2452 if (isDeviceBarrier)
2453 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2454 else
2455 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2456 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2457 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002458}
2459
Eli Friedman26689ac2011-08-03 21:06:02 +00002460
2461static SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG &DAG,
2462 const ARMSubtarget *Subtarget) {
2463 // FIXME: handle "fence singlethread" more efficiently.
2464 DebugLoc dl = Op.getDebugLoc();
Eli Friedman14648462011-07-27 22:21:52 +00002465 if (!Subtarget->hasDataBarrier()) {
2466 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2467 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2468 // here.
2469 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
2470 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Eli Friedman26689ac2011-08-03 21:06:02 +00002471 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00002472 DAG.getConstant(0, MVT::i32));
2473 }
2474
Eli Friedman26689ac2011-08-03 21:06:02 +00002475 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
Eli Friedman989f61e2011-08-02 22:44:16 +00002476 DAG.getConstant(ARM_MB::ISH, MVT::i32));
Eli Friedman14648462011-07-27 22:21:52 +00002477}
2478
Evan Chengdfed19f2010-11-03 06:34:55 +00002479static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2480 const ARMSubtarget *Subtarget) {
2481 // ARM pre v5TE and Thumb1 does not have preload instructions.
2482 if (!(Subtarget->isThumb2() ||
2483 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2484 // Just preserve the chain.
2485 return Op.getOperand(0);
2486
2487 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002488 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2489 if (!isRead &&
2490 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2491 // ARMv7 with MP extension has PLDW.
2492 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002493
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00002494 unsigned isData = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
2495 if (Subtarget->isThumb()) {
Evan Chengdfed19f2010-11-03 06:34:55 +00002496 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002497 isRead = ~isRead & 1;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00002498 isData = ~isData & 1;
2499 }
Evan Chengdfed19f2010-11-03 06:34:55 +00002500
2501 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002502 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2503 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002504}
2505
Dan Gohman1e93df62010-04-17 14:41:14 +00002506static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2507 MachineFunction &MF = DAG.getMachineFunction();
2508 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2509
Evan Chenga8e29892007-01-19 07:51:42 +00002510 // vastart just stores the address of the VarArgsFrameIndex slot into the
2511 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002512 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002513 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002514 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002515 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002516 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2517 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002518}
2519
Dan Gohman475871a2008-07-27 21:46:04 +00002520SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002521ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2522 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002523 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002524 MachineFunction &MF = DAG.getMachineFunction();
2525 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2526
Craig Topper44d23822012-02-22 05:59:10 +00002527 const TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002528 if (AFI->isThumb1OnlyFunction())
Craig Topper420761a2012-04-20 07:30:17 +00002529 RC = &ARM::tGPRRegClass;
Bob Wilson5bafff32009-06-22 23:27:02 +00002530 else
Craig Topper420761a2012-04-20 07:30:17 +00002531 RC = &ARM::GPRRegClass;
Bob Wilson5bafff32009-06-22 23:27:02 +00002532
2533 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002534 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002535 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002536
2537 SDValue ArgValue2;
2538 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002539 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002540 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002541
2542 // Create load node to retrieve arguments from the stack.
2543 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002544 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002545 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002546 false, false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002547 } else {
Devang Patel68e6bee2011-02-21 23:21:26 +00002548 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002549 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002550 }
2551
Jim Grosbache5165492009-11-09 00:11:35 +00002552 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002553}
2554
Stuart Hastingsc7315872011-04-20 16:47:52 +00002555void
2556ARMTargetLowering::computeRegArea(CCState &CCInfo, MachineFunction &MF,
2557 unsigned &VARegSize, unsigned &VARegSaveSize)
2558 const {
2559 unsigned NumGPRs;
2560 if (CCInfo.isFirstByValRegValid())
2561 NumGPRs = ARM::R4 - CCInfo.getFirstByValReg();
2562 else {
2563 unsigned int firstUnalloced;
2564 firstUnalloced = CCInfo.getFirstUnallocated(GPRArgRegs,
2565 sizeof(GPRArgRegs) /
2566 sizeof(GPRArgRegs[0]));
2567 NumGPRs = (firstUnalloced <= 3) ? (4 - firstUnalloced) : 0;
2568 }
2569
2570 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
2571 VARegSize = NumGPRs * 4;
2572 VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
2573}
2574
2575// The remaining GPRs hold either the beginning of variable-argument
2576// data, or the beginning of an aggregate passed by value (usuall
2577// byval). Either way, we allocate stack slots adjacent to the data
2578// provided by our caller, and store the unallocated registers there.
2579// If this is a variadic function, the va_list pointer will begin with
2580// these values; otherwise, this reassembles a (byval) structure that
2581// was split between registers and memory.
2582void
2583ARMTargetLowering::VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
2584 DebugLoc dl, SDValue &Chain,
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002585 const Value *OrigArg,
2586 unsigned OffsetFromOrigArg,
Stepan Dyatkovskiy0d3c8d52012-10-19 08:23:06 +00002587 unsigned ArgOffset,
2588 bool ForceMutable) const {
Stuart Hastingsc7315872011-04-20 16:47:52 +00002589 MachineFunction &MF = DAG.getMachineFunction();
2590 MachineFrameInfo *MFI = MF.getFrameInfo();
2591 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2592 unsigned firstRegToSaveIndex;
2593 if (CCInfo.isFirstByValRegValid())
2594 firstRegToSaveIndex = CCInfo.getFirstByValReg() - ARM::R0;
2595 else {
2596 firstRegToSaveIndex = CCInfo.getFirstUnallocated
2597 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
2598 }
2599
2600 unsigned VARegSize, VARegSaveSize;
2601 computeRegArea(CCInfo, MF, VARegSize, VARegSaveSize);
2602 if (VARegSaveSize) {
2603 // If this function is vararg, store any remaining integer argument regs
2604 // to their spots on the stack so that they may be loaded by deferencing
2605 // the result of va_next.
2606 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Eric Christopher5ac179c2011-04-29 23:12:01 +00002607 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(VARegSaveSize,
2608 ArgOffset + VARegSaveSize
2609 - VARegSize,
Stuart Hastingsc7315872011-04-20 16:47:52 +00002610 false));
2611 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2612 getPointerTy());
2613
2614 SmallVector<SDValue, 4> MemOps;
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002615 for (unsigned i = 0; firstRegToSaveIndex < 4; ++firstRegToSaveIndex, ++i) {
Craig Topper44d23822012-02-22 05:59:10 +00002616 const TargetRegisterClass *RC;
Stuart Hastingsc7315872011-04-20 16:47:52 +00002617 if (AFI->isThumb1OnlyFunction())
Craig Topper420761a2012-04-20 07:30:17 +00002618 RC = &ARM::tGPRRegClass;
Stuart Hastingsc7315872011-04-20 16:47:52 +00002619 else
Craig Topper420761a2012-04-20 07:30:17 +00002620 RC = &ARM::GPRRegClass;
Stuart Hastingsc7315872011-04-20 16:47:52 +00002621
2622 unsigned VReg = MF.addLiveIn(GPRArgRegs[firstRegToSaveIndex], RC);
2623 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
2624 SDValue Store =
2625 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002626 MachinePointerInfo(OrigArg, OffsetFromOrigArg + 4*i),
Stuart Hastingsc7315872011-04-20 16:47:52 +00002627 false, false, 0);
2628 MemOps.push_back(Store);
2629 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
2630 DAG.getConstant(4, getPointerTy()));
2631 }
2632 if (!MemOps.empty())
2633 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2634 &MemOps[0], MemOps.size());
2635 } else
2636 // This will point to the next argument passed via stack.
Stepan Dyatkovskiy0d3c8d52012-10-19 08:23:06 +00002637 AFI->setVarArgsFrameIndex(
2638 MFI->CreateFixedObject(4, ArgOffset, !ForceMutable));
Stuart Hastingsc7315872011-04-20 16:47:52 +00002639}
2640
Bob Wilson5bafff32009-06-22 23:27:02 +00002641SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002642ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002643 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002644 const SmallVectorImpl<ISD::InputArg>
2645 &Ins,
2646 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002647 SmallVectorImpl<SDValue> &InVals)
2648 const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002649 MachineFunction &MF = DAG.getMachineFunction();
2650 MachineFrameInfo *MFI = MF.getFrameInfo();
2651
Bob Wilson1f595bb2009-04-17 19:07:39 +00002652 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2653
2654 // Assign locations to all of the incoming arguments.
2655 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00002656 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2657 getTargetMachine(), ArgLocs, *DAG.getContext(), Prologue);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002658 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002659 CCAssignFnForNode(CallConv, /* Return*/ false,
2660 isVarArg));
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002661
Bob Wilson1f595bb2009-04-17 19:07:39 +00002662 SmallVector<SDValue, 16> ArgValues;
Stuart Hastingsf222e592011-02-28 17:17:53 +00002663 int lastInsIndex = -1;
Stuart Hastingsf222e592011-02-28 17:17:53 +00002664 SDValue ArgValue;
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002665 Function::const_arg_iterator CurOrigArg = MF.getFunction()->arg_begin();
2666 unsigned CurArgIdx = 0;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002667 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2668 CCValAssign &VA = ArgLocs[i];
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002669 std::advance(CurOrigArg, Ins[VA.getValNo()].OrigArgIndex - CurArgIdx);
2670 CurArgIdx = Ins[VA.getValNo()].OrigArgIndex;
Bob Wilsondee46d72009-04-17 20:35:10 +00002671 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002672 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002673 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002674
Bob Wilson1f595bb2009-04-17 19:07:39 +00002675 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002676 // f64 and vector types are split up into multiple registers or
2677 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002678 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002679 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002680 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002681 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002682 SDValue ArgValue2;
2683 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002684 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002685 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2686 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002687 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002688 false, false, false, 0);
Bob Wilson6a234f02010-04-13 22:03:22 +00002689 } else {
2690 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2691 Chain, DAG, dl);
2692 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002693 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2694 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002695 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002696 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002697 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2698 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002699 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002700
Bob Wilson5bafff32009-06-22 23:27:02 +00002701 } else {
Craig Topper44d23822012-02-22 05:59:10 +00002702 const TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002703
Owen Anderson825b72b2009-08-11 20:47:22 +00002704 if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002705 RC = &ARM::SPRRegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002706 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00002707 RC = &ARM::DPRRegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002708 else if (RegVT == MVT::v2f64)
Craig Topper420761a2012-04-20 07:30:17 +00002709 RC = &ARM::QPRRegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002710 else if (RegVT == MVT::i32)
Craig Topper420761a2012-04-20 07:30:17 +00002711 RC = AFI->isThumb1OnlyFunction() ?
2712 (const TargetRegisterClass*)&ARM::tGPRRegClass :
2713 (const TargetRegisterClass*)&ARM::GPRRegClass;
Bob Wilson5bafff32009-06-22 23:27:02 +00002714 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002715 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002716
2717 // Transform the arguments in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002718 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002719 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002720 }
2721
2722 // If this is an 8 or 16-bit value, it is really passed promoted
2723 // to 32 bits. Insert an assert[sz]ext to capture this, then
2724 // truncate to the right size.
2725 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002726 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002727 case CCValAssign::Full: break;
2728 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002729 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002730 break;
2731 case CCValAssign::SExt:
2732 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2733 DAG.getValueType(VA.getValVT()));
2734 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2735 break;
2736 case CCValAssign::ZExt:
2737 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2738 DAG.getValueType(VA.getValVT()));
2739 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2740 break;
2741 }
2742
Dan Gohman98ca4f22009-08-05 01:29:28 +00002743 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002744
2745 } else { // VA.isRegLoc()
2746
2747 // sanity check
2748 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002749 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002750
Stuart Hastingsf222e592011-02-28 17:17:53 +00002751 int index = ArgLocs[i].getValNo();
Owen Anderson76706012011-04-05 21:48:57 +00002752
Stuart Hastingsf222e592011-02-28 17:17:53 +00002753 // Some Ins[] entries become multiple ArgLoc[] entries.
2754 // Process them only once.
2755 if (index != lastInsIndex)
2756 {
2757 ISD::ArgFlagsTy Flags = Ins[index].Flags;
Eric Christopher471e4222011-06-08 23:55:35 +00002758 // FIXME: For now, all byval parameter objects are marked mutable.
Eric Christopher5ac179c2011-04-29 23:12:01 +00002759 // This can be changed with more analysis.
2760 // In case of tail call optimization mark all arguments mutable.
2761 // Since they could be overwritten by lowering of arguments in case of
2762 // a tail call.
Stuart Hastingsf222e592011-02-28 17:17:53 +00002763 if (Flags.isByVal()) {
Stepan Dyatkovskiy0d3c8d52012-10-19 08:23:06 +00002764 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2765 if (!AFI->getVarArgsFrameIndex()) {
2766 VarArgStyleRegisters(CCInfo, DAG,
2767 dl, Chain, CurOrigArg,
2768 Ins[VA.getValNo()].PartOffset,
2769 VA.getLocMemOffset(),
2770 true /*force mutable frames*/);
2771 int VAFrameIndex = AFI->getVarArgsFrameIndex();
2772 InVals.push_back(DAG.getFrameIndex(VAFrameIndex, getPointerTy()));
2773 } else {
2774 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
2775 VA.getLocMemOffset(), false);
2776 InVals.push_back(DAG.getFrameIndex(FI, getPointerTy()));
2777 }
Stuart Hastingsf222e592011-02-28 17:17:53 +00002778 } else {
2779 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
2780 VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002781
Stuart Hastingsf222e592011-02-28 17:17:53 +00002782 // Create load nodes to retrieve arguments from the stack.
2783 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2784 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2785 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002786 false, false, false, 0));
Stuart Hastingsf222e592011-02-28 17:17:53 +00002787 }
2788 lastInsIndex = index;
2789 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00002790 }
2791 }
2792
2793 // varargs
Stuart Hastingsc7315872011-04-20 16:47:52 +00002794 if (isVarArg)
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002795 VarArgStyleRegisters(CCInfo, DAG, dl, Chain, 0, 0,
2796 CCInfo.getNextStackOffset());
Evan Chenga8e29892007-01-19 07:51:42 +00002797
Dan Gohman98ca4f22009-08-05 01:29:28 +00002798 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002799}
2800
2801/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002802static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002803 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002804 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002805 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002806 // Maybe this has already been legalized into the constant pool?
2807 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002808 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002809 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002810 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002811 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002812 }
2813 }
2814 return false;
2815}
2816
Evan Chenga8e29892007-01-19 07:51:42 +00002817/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2818/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002819SDValue
2820ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002821 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002822 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002823 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002824 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002825 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002826 // Constant does not fit, try adjusting it by one?
2827 switch (CC) {
2828 default: break;
2829 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002830 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002831 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002832 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002833 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002834 }
2835 break;
2836 case ISD::SETULT:
2837 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002838 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002839 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002840 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002841 }
2842 break;
2843 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002844 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002845 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002846 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002847 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002848 }
2849 break;
2850 case ISD::SETULE:
2851 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002852 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002853 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002854 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002855 }
2856 break;
2857 }
2858 }
2859 }
2860
2861 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002862 ARMISD::NodeType CompareType;
2863 switch (CondCode) {
2864 default:
2865 CompareType = ARMISD::CMP;
2866 break;
2867 case ARMCC::EQ:
2868 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002869 // Uses only Z Flag
2870 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002871 break;
2872 }
Evan Cheng218977b2010-07-13 19:27:42 +00002873 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002874 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002875}
2876
2877/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002878SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002879ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002880 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002881 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002882 if (!isFloatingPointZero(RHS))
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002883 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002884 else
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002885 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
2886 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002887}
2888
Bob Wilson79f56c92011-03-08 01:17:20 +00002889/// duplicateCmp - Glue values can have only one use, so this function
2890/// duplicates a comparison node.
2891SDValue
2892ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
2893 unsigned Opc = Cmp.getOpcode();
2894 DebugLoc DL = Cmp.getDebugLoc();
2895 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
2896 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2897
2898 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
2899 Cmp = Cmp.getOperand(0);
2900 Opc = Cmp.getOpcode();
2901 if (Opc == ARMISD::CMPFP)
2902 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2903 else {
2904 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
2905 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
2906 }
2907 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
2908}
2909
Bill Wendlingde2b1512010-08-11 08:43:16 +00002910SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2911 SDValue Cond = Op.getOperand(0);
2912 SDValue SelectTrue = Op.getOperand(1);
2913 SDValue SelectFalse = Op.getOperand(2);
2914 DebugLoc dl = Op.getDebugLoc();
2915
2916 // Convert:
2917 //
2918 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2919 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2920 //
2921 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2922 const ConstantSDNode *CMOVTrue =
2923 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2924 const ConstantSDNode *CMOVFalse =
2925 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2926
2927 if (CMOVTrue && CMOVFalse) {
2928 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2929 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2930
2931 SDValue True;
2932 SDValue False;
2933 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2934 True = SelectTrue;
2935 False = SelectFalse;
2936 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2937 True = SelectFalse;
2938 False = SelectTrue;
2939 }
2940
2941 if (True.getNode() && False.getNode()) {
Evan Chengb936e302011-05-18 18:59:17 +00002942 EVT VT = Op.getValueType();
Bill Wendlingde2b1512010-08-11 08:43:16 +00002943 SDValue ARMcc = Cond.getOperand(2);
2944 SDValue CCR = Cond.getOperand(3);
Bob Wilson79f56c92011-03-08 01:17:20 +00002945 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Evan Chengb936e302011-05-18 18:59:17 +00002946 assert(True.getValueType() == VT);
2947 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
Bill Wendlingde2b1512010-08-11 08:43:16 +00002948 }
2949 }
2950 }
2951
Dan Gohmandb953892012-02-24 00:09:36 +00002952 // ARM's BooleanContents value is UndefinedBooleanContent. Mask out the
2953 // undefined bits before doing a full-word comparison with zero.
2954 Cond = DAG.getNode(ISD::AND, dl, Cond.getValueType(), Cond,
2955 DAG.getConstant(1, Cond.getValueType()));
2956
Bill Wendlingde2b1512010-08-11 08:43:16 +00002957 return DAG.getSelectCC(dl, Cond,
2958 DAG.getConstant(0, Cond.getValueType()),
2959 SelectTrue, SelectFalse, ISD::SETNE);
2960}
2961
Dan Gohmand858e902010-04-17 15:26:15 +00002962SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002963 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002964 SDValue LHS = Op.getOperand(0);
2965 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002966 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002967 SDValue TrueVal = Op.getOperand(2);
2968 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002969 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002970
Owen Anderson825b72b2009-08-11 20:47:22 +00002971 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002972 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002973 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002974 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Jim Grosbachb04546f2011-09-13 20:30:37 +00002975 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002976 }
2977
2978 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002979 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002980
Evan Cheng218977b2010-07-13 19:27:42 +00002981 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2982 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002983 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002984 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002985 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002986 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002987 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002988 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002989 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002990 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002991 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002992 }
2993 return Result;
2994}
2995
Evan Cheng218977b2010-07-13 19:27:42 +00002996/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2997/// to morph to an integer compare sequence.
2998static bool canChangeToInt(SDValue Op, bool &SeenZero,
2999 const ARMSubtarget *Subtarget) {
3000 SDNode *N = Op.getNode();
3001 if (!N->hasOneUse())
3002 // Otherwise it requires moving the value from fp to integer registers.
3003 return false;
3004 if (!N->getNumValues())
3005 return false;
3006 EVT VT = Op.getValueType();
3007 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
3008 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
3009 // vmrs are very slow, e.g. cortex-a8.
3010 return false;
3011
3012 if (isFloatingPointZero(Op)) {
3013 SeenZero = true;
3014 return true;
3015 }
3016 return ISD::isNormalLoad(N);
3017}
3018
3019static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
3020 if (isFloatingPointZero(Op))
3021 return DAG.getConstant(0, MVT::i32);
3022
3023 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
3024 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003025 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00003026 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003027 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng218977b2010-07-13 19:27:42 +00003028
3029 llvm_unreachable("Unknown VFP cmp argument!");
3030}
3031
3032static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
3033 SDValue &RetVal1, SDValue &RetVal2) {
3034 if (isFloatingPointZero(Op)) {
3035 RetVal1 = DAG.getConstant(0, MVT::i32);
3036 RetVal2 = DAG.getConstant(0, MVT::i32);
3037 return;
3038 }
3039
3040 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
3041 SDValue Ptr = Ld->getBasePtr();
3042 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
3043 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003044 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00003045 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003046 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng218977b2010-07-13 19:27:42 +00003047
3048 EVT PtrType = Ptr.getValueType();
3049 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
3050 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
3051 PtrType, Ptr, DAG.getConstant(4, PtrType));
3052 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
3053 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003054 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00003055 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003056 Ld->isInvariant(), NewAlign);
Evan Cheng218977b2010-07-13 19:27:42 +00003057 return;
3058 }
3059
3060 llvm_unreachable("Unknown VFP cmp argument!");
3061}
3062
3063/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
3064/// f32 and even f64 comparisons to integer ones.
3065SDValue
3066ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
3067 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00003068 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00003069 SDValue LHS = Op.getOperand(2);
3070 SDValue RHS = Op.getOperand(3);
3071 SDValue Dest = Op.getOperand(4);
3072 DebugLoc dl = Op.getDebugLoc();
3073
Evan Chengfc501a32012-03-01 23:27:13 +00003074 bool LHSSeenZero = false;
3075 bool LHSOk = canChangeToInt(LHS, LHSSeenZero, Subtarget);
3076 bool RHSSeenZero = false;
3077 bool RHSOk = canChangeToInt(RHS, RHSSeenZero, Subtarget);
3078 if (LHSOk && RHSOk && (LHSSeenZero || RHSSeenZero)) {
Bob Wilson1b772f92011-03-08 01:17:16 +00003079 // If unsafe fp math optimization is enabled and there are no other uses of
3080 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng218977b2010-07-13 19:27:42 +00003081 // to an integer comparison.
3082 if (CC == ISD::SETOEQ)
3083 CC = ISD::SETEQ;
3084 else if (CC == ISD::SETUNE)
3085 CC = ISD::SETNE;
3086
Evan Chengfc501a32012-03-01 23:27:13 +00003087 SDValue Mask = DAG.getConstant(0x7fffffff, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00003088 SDValue ARMcc;
3089 if (LHS.getValueType() == MVT::f32) {
Evan Chengfc501a32012-03-01 23:27:13 +00003090 LHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3091 bitcastf32Toi32(LHS, DAG), Mask);
3092 RHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3093 bitcastf32Toi32(RHS, DAG), Mask);
Evan Cheng218977b2010-07-13 19:27:42 +00003094 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
3095 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3096 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
3097 Chain, Dest, ARMcc, CCR, Cmp);
3098 }
3099
3100 SDValue LHS1, LHS2;
3101 SDValue RHS1, RHS2;
3102 expandf64Toi32(LHS, DAG, LHS1, LHS2);
3103 expandf64Toi32(RHS, DAG, RHS1, RHS2);
Evan Chengfc501a32012-03-01 23:27:13 +00003104 LHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, LHS2, Mask);
3105 RHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, RHS2, Mask);
Evan Cheng218977b2010-07-13 19:27:42 +00003106 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
3107 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003108 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00003109 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
3110 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
3111 }
3112
3113 return SDValue();
3114}
3115
3116SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
3117 SDValue Chain = Op.getOperand(0);
3118 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
3119 SDValue LHS = Op.getOperand(2);
3120 SDValue RHS = Op.getOperand(3);
3121 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00003122 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00003123
Owen Anderson825b72b2009-08-11 20:47:22 +00003124 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00003125 SDValue ARMcc;
3126 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003127 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00003128 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00003129 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00003130 }
3131
Owen Anderson825b72b2009-08-11 20:47:22 +00003132 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00003133
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003134 if (getTargetMachine().Options.UnsafeFPMath &&
Evan Cheng218977b2010-07-13 19:27:42 +00003135 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
3136 CC == ISD::SETNE || CC == ISD::SETUNE)) {
3137 SDValue Result = OptimizeVFPBrcond(Op, DAG);
3138 if (Result.getNode())
3139 return Result;
3140 }
3141
Evan Chenga8e29892007-01-19 07:51:42 +00003142 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00003143 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003144
Evan Cheng218977b2010-07-13 19:27:42 +00003145 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
3146 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003147 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003148 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00003149 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00003150 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00003151 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00003152 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
3153 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00003154 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00003155 }
3156 return Res;
3157}
3158
Dan Gohmand858e902010-04-17 15:26:15 +00003159SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00003160 SDValue Chain = Op.getOperand(0);
3161 SDValue Table = Op.getOperand(1);
3162 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003163 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00003164
Owen Andersone50ed302009-08-10 22:56:29 +00003165 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00003166 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
3167 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00003168 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00003169 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00003170 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00003171 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
3172 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00003173 if (Subtarget->isThumb2()) {
3174 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
3175 // which does another jump to the destination. This also makes it easier
3176 // to translate it to TBB / TBH later.
3177 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00003178 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00003179 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00003180 }
Evan Cheng66ac5312009-07-25 00:33:29 +00003181 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00003182 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003183 MachinePointerInfo::getJumpTable(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003184 false, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00003185 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003186 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00003187 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00003188 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00003189 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003190 MachinePointerInfo::getJumpTable(),
3191 false, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00003192 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00003193 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00003194 }
Evan Chenga8e29892007-01-19 07:51:42 +00003195}
3196
Eli Friedman14e809c2011-11-09 23:36:02 +00003197static SDValue LowerVectorFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
James Molloy873fd5f2012-02-20 09:24:05 +00003198 EVT VT = Op.getValueType();
3199 DebugLoc dl = Op.getDebugLoc();
Eli Friedman14e809c2011-11-09 23:36:02 +00003200
James Molloy873fd5f2012-02-20 09:24:05 +00003201 if (Op.getValueType().getVectorElementType() == MVT::i32) {
3202 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::f32)
3203 return Op;
3204 return DAG.UnrollVectorOp(Op.getNode());
3205 }
3206
3207 assert(Op.getOperand(0).getValueType() == MVT::v4f32 &&
3208 "Invalid type for custom lowering!");
3209 if (VT != MVT::v4i16)
3210 return DAG.UnrollVectorOp(Op.getNode());
3211
3212 Op = DAG.getNode(Op.getOpcode(), dl, MVT::v4i32, Op.getOperand(0));
3213 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
Eli Friedman14e809c2011-11-09 23:36:02 +00003214}
3215
Bob Wilson76a312b2010-03-19 22:51:32 +00003216static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman14e809c2011-11-09 23:36:02 +00003217 EVT VT = Op.getValueType();
3218 if (VT.isVector())
3219 return LowerVectorFP_TO_INT(Op, DAG);
3220
Bob Wilson76a312b2010-03-19 22:51:32 +00003221 DebugLoc dl = Op.getDebugLoc();
3222 unsigned Opc;
3223
3224 switch (Op.getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00003225 default: llvm_unreachable("Invalid opcode!");
Bob Wilson76a312b2010-03-19 22:51:32 +00003226 case ISD::FP_TO_SINT:
3227 Opc = ARMISD::FTOSI;
3228 break;
3229 case ISD::FP_TO_UINT:
3230 Opc = ARMISD::FTOUI;
3231 break;
3232 }
3233 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003234 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00003235}
3236
Cameron Zwarich3007d332011-03-29 21:41:55 +00003237static SDValue LowerVectorINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3238 EVT VT = Op.getValueType();
3239 DebugLoc dl = Op.getDebugLoc();
3240
Eli Friedman14e809c2011-11-09 23:36:02 +00003241 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::i32) {
3242 if (VT.getVectorElementType() == MVT::f32)
3243 return Op;
3244 return DAG.UnrollVectorOp(Op.getNode());
3245 }
3246
Duncan Sands1f6a3292011-08-12 14:54:45 +00003247 assert(Op.getOperand(0).getValueType() == MVT::v4i16 &&
3248 "Invalid type for custom lowering!");
Cameron Zwarich3007d332011-03-29 21:41:55 +00003249 if (VT != MVT::v4f32)
3250 return DAG.UnrollVectorOp(Op.getNode());
3251
3252 unsigned CastOpc;
3253 unsigned Opc;
3254 switch (Op.getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00003255 default: llvm_unreachable("Invalid opcode!");
Cameron Zwarich3007d332011-03-29 21:41:55 +00003256 case ISD::SINT_TO_FP:
3257 CastOpc = ISD::SIGN_EXTEND;
3258 Opc = ISD::SINT_TO_FP;
3259 break;
3260 case ISD::UINT_TO_FP:
3261 CastOpc = ISD::ZERO_EXTEND;
3262 Opc = ISD::UINT_TO_FP;
3263 break;
3264 }
3265
3266 Op = DAG.getNode(CastOpc, dl, MVT::v4i32, Op.getOperand(0));
3267 return DAG.getNode(Opc, dl, VT, Op);
3268}
3269
Bob Wilson76a312b2010-03-19 22:51:32 +00003270static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3271 EVT VT = Op.getValueType();
Cameron Zwarich3007d332011-03-29 21:41:55 +00003272 if (VT.isVector())
3273 return LowerVectorINT_TO_FP(Op, DAG);
3274
Bob Wilson76a312b2010-03-19 22:51:32 +00003275 DebugLoc dl = Op.getDebugLoc();
3276 unsigned Opc;
3277
3278 switch (Op.getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00003279 default: llvm_unreachable("Invalid opcode!");
Bob Wilson76a312b2010-03-19 22:51:32 +00003280 case ISD::SINT_TO_FP:
3281 Opc = ARMISD::SITOF;
3282 break;
3283 case ISD::UINT_TO_FP:
3284 Opc = ARMISD::UITOF;
3285 break;
3286 }
3287
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003288 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00003289 return DAG.getNode(Opc, dl, VT, Op);
3290}
3291
Evan Cheng515fe3a2010-07-08 02:08:50 +00003292SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003293 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00003294 SDValue Tmp0 = Op.getOperand(0);
3295 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00003296 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003297 EVT VT = Op.getValueType();
3298 EVT SrcVT = Tmp1.getValueType();
Evan Chenge573fb32011-02-23 02:24:55 +00003299 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
3300 Tmp0.getOpcode() == ARMISD::VMOVDRR;
3301 bool UseNEON = !InGPR && Subtarget->hasNEON();
3302
3303 if (UseNEON) {
3304 // Use VBSL to copy the sign bit.
3305 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
3306 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
3307 DAG.getTargetConstant(EncodedVal, MVT::i32));
3308 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
3309 if (VT == MVT::f64)
3310 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3311 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
3312 DAG.getConstant(32, MVT::i32));
3313 else /*if (VT == MVT::f32)*/
3314 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
3315 if (SrcVT == MVT::f32) {
3316 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
3317 if (VT == MVT::f64)
3318 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3319 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
3320 DAG.getConstant(32, MVT::i32));
Evan Cheng9eec66e2011-04-15 01:31:00 +00003321 } else if (VT == MVT::f32)
3322 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64,
3323 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1),
3324 DAG.getConstant(32, MVT::i32));
Evan Chenge573fb32011-02-23 02:24:55 +00003325 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
3326 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
3327
3328 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
3329 MVT::i32);
3330 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
3331 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
3332 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
Owen Anderson76706012011-04-05 21:48:57 +00003333
Evan Chenge573fb32011-02-23 02:24:55 +00003334 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
3335 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
3336 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Chengc24ab5c2011-02-28 18:45:27 +00003337 if (VT == MVT::f32) {
Evan Chenge573fb32011-02-23 02:24:55 +00003338 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
3339 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
3340 DAG.getConstant(0, MVT::i32));
3341 } else {
3342 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
3343 }
3344
3345 return Res;
3346 }
Evan Chengc143dd42011-02-11 02:28:55 +00003347
3348 // Bitcast operand 1 to i32.
3349 if (SrcVT == MVT::f64)
3350 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3351 &Tmp1, 1).getValue(1);
3352 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
3353
Evan Chenge573fb32011-02-23 02:24:55 +00003354 // Or in the signbit with integer operations.
3355 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
3356 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
3357 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
3358 if (VT == MVT::f32) {
3359 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
3360 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
3361 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3362 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Chengc143dd42011-02-11 02:28:55 +00003363 }
3364
Evan Chenge573fb32011-02-23 02:24:55 +00003365 // f64: Or the high part with signbit and then combine two parts.
3366 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3367 &Tmp0, 1);
3368 SDValue Lo = Tmp0.getValue(0);
3369 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
3370 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
3371 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chenga8e29892007-01-19 07:51:42 +00003372}
3373
Evan Cheng2457f2c2010-05-22 01:47:14 +00003374SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
3375 MachineFunction &MF = DAG.getMachineFunction();
3376 MachineFrameInfo *MFI = MF.getFrameInfo();
3377 MFI->setReturnAddressIsTaken(true);
3378
3379 EVT VT = Op.getValueType();
3380 DebugLoc dl = Op.getDebugLoc();
3381 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
3382 if (Depth) {
3383 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
3384 SDValue Offset = DAG.getConstant(4, MVT::i32);
3385 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
3386 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003387 MachinePointerInfo(), false, false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003388 }
3389
3390 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patel68e6bee2011-02-21 23:21:26 +00003391 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00003392 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
3393}
3394
Dan Gohmand858e902010-04-17 15:26:15 +00003395SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00003396 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3397 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003398
Owen Andersone50ed302009-08-10 22:56:29 +00003399 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00003400 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
3401 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00003402 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00003403 ? ARM::R7 : ARM::R11;
3404 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
3405 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003406 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
3407 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003408 false, false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003409 return FrameAddr;
3410}
3411
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003412/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00003413/// expand a bit convert where either the source or destination type is i64 to
3414/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
3415/// operand type is illegal (e.g., v2f32 for a target that doesn't support
3416/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003417static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00003418 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3419 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003420 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00003421
Bob Wilson9f3f0612010-04-17 05:30:19 +00003422 // This function is only supposed to be called for i64 types, either as the
3423 // source or destination of the bit convert.
3424 EVT SrcVT = Op.getValueType();
3425 EVT DstVT = N->getValueType(0);
3426 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003427 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003428
Bob Wilson9f3f0612010-04-17 05:30:19 +00003429 // Turn i64->f64 into VMOVDRR.
3430 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003431 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3432 DAG.getConstant(0, MVT::i32));
3433 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3434 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003435 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00003436 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00003437 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003438
Jim Grosbache5165492009-11-09 00:11:35 +00003439 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00003440 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
3441 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
3442 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
3443 // Merge the pieces into a single i64 value.
3444 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
3445 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003446
Bob Wilson9f3f0612010-04-17 05:30:19 +00003447 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00003448}
3449
Bob Wilson5bafff32009-06-22 23:27:02 +00003450/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003451/// Zero vectors are used to represent vector negation and in those cases
3452/// will be implemented with the NEON VNEG instruction. However, VNEG does
3453/// not support i64 elements, so sometimes the zero vectors will need to be
3454/// explicitly constructed. Regardless, use a canonical VMOV to create the
3455/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003456static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003457 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00003458 // The canonical modified immediate encoding of a zero vector is....0!
3459 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
3460 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
3461 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003462 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00003463}
3464
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003465/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
3466/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003467SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
3468 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003469 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3470 EVT VT = Op.getValueType();
3471 unsigned VTBits = VT.getSizeInBits();
3472 DebugLoc dl = Op.getDebugLoc();
3473 SDValue ShOpLo = Op.getOperand(0);
3474 SDValue ShOpHi = Op.getOperand(1);
3475 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003476 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003477 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003478
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003479 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
3480
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003481 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3482 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3483 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
3484 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3485 DAG.getConstant(VTBits, MVT::i32));
3486 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
3487 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003488 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003489
3490 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3491 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003492 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003493 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003494 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003495 CCR, Cmp);
3496
3497 SDValue Ops[2] = { Lo, Hi };
3498 return DAG.getMergeValues(Ops, 2, dl);
3499}
3500
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003501/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
3502/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003503SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
3504 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003505 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3506 EVT VT = Op.getValueType();
3507 unsigned VTBits = VT.getSizeInBits();
3508 DebugLoc dl = Op.getDebugLoc();
3509 SDValue ShOpLo = Op.getOperand(0);
3510 SDValue ShOpHi = Op.getOperand(1);
3511 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003512 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003513
3514 assert(Op.getOpcode() == ISD::SHL_PARTS);
3515 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3516 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3517 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
3518 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3519 DAG.getConstant(VTBits, MVT::i32));
3520 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
3521 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
3522
3523 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
3524 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3525 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003526 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003527 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003528 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003529 CCR, Cmp);
3530
3531 SDValue Ops[2] = { Lo, Hi };
3532 return DAG.getMergeValues(Ops, 2, dl);
3533}
3534
Jim Grosbach4725ca72010-09-08 03:54:02 +00003535SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00003536 SelectionDAG &DAG) const {
3537 // The rounding mode is in bits 23:22 of the FPSCR.
3538 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
3539 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
3540 // so that the shift + and get folded into a bitfield extract.
3541 DebugLoc dl = Op.getDebugLoc();
3542 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
3543 DAG.getConstant(Intrinsic::arm_get_fpscr,
3544 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003545 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00003546 DAG.getConstant(1U << 22, MVT::i32));
3547 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
3548 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003549 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00003550 DAG.getConstant(3, MVT::i32));
3551}
3552
Jim Grosbach3482c802010-01-18 19:58:49 +00003553static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3554 const ARMSubtarget *ST) {
3555 EVT VT = N->getValueType(0);
3556 DebugLoc dl = N->getDebugLoc();
3557
3558 if (!ST->hasV6T2Ops())
3559 return SDValue();
3560
3561 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3562 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3563}
3564
Evan Chengc8e70452012-12-04 22:41:50 +00003565/// getCTPOP16BitCounts - Returns a v8i8/v16i8 vector containing the bit-count
3566/// for each 16-bit element from operand, repeated. The basic idea is to
3567/// leverage vcnt to get the 8-bit counts, gather and add the results.
3568///
3569/// Trace for v4i16:
3570/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
3571/// cast: N0 = [w0 w1 w2 w3 w4 w5 w6 w7] (v0 = [w0 w1], wi 8-bit element)
3572/// vcnt: N1 = [b0 b1 b2 b3 b4 b5 b6 b7] (bi = bit-count of 8-bit element wi)
3573/// vrev: N2 = [b1 b0 b3 b2 b5 b4 b7 b6]
3574/// [b0 b1 b2 b3 b4 b5 b6 b7]
3575/// +[b1 b0 b3 b2 b5 b4 b7 b6]
3576/// N3=N1+N2 = [k0 k0 k1 k1 k2 k2 k3 k3] (k0 = b0+b1 = bit-count of 16-bit v0,
3577/// vuzp: = [k0 k1 k2 k3 k0 k1 k2 k3] each ki is 8-bits)
3578static SDValue getCTPOP16BitCounts(SDNode *N, SelectionDAG &DAG) {
3579 EVT VT = N->getValueType(0);
3580 DebugLoc DL = N->getDebugLoc();
3581
3582 EVT VT8Bit = VT.is64BitVector() ? MVT::v8i8 : MVT::v16i8;
3583 SDValue N0 = DAG.getNode(ISD::BITCAST, DL, VT8Bit, N->getOperand(0));
3584 SDValue N1 = DAG.getNode(ISD::CTPOP, DL, VT8Bit, N0);
3585 SDValue N2 = DAG.getNode(ARMISD::VREV16, DL, VT8Bit, N1);
3586 SDValue N3 = DAG.getNode(ISD::ADD, DL, VT8Bit, N1, N2);
3587 return DAG.getNode(ARMISD::VUZP, DL, VT8Bit, N3, N3);
3588}
3589
3590/// lowerCTPOP16BitElements - Returns a v4i16/v8i16 vector containing the
3591/// bit-count for each 16-bit element from the operand. We need slightly
3592/// different sequencing for v4i16 and v8i16 to stay within NEON's available
3593/// 64/128-bit registers.
3594///
3595/// Trace for v4i16:
3596/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
3597/// v8i8: BitCounts = [k0 k1 k2 k3 k0 k1 k2 k3 ] (ki is the bit-count of vi)
3598/// v8i16:Extended = [k0 k1 k2 k3 k0 k1 k2 k3 ]
3599/// v4i16:Extracted = [k0 k1 k2 k3 ]
3600static SDValue lowerCTPOP16BitElements(SDNode *N, SelectionDAG &DAG) {
3601 EVT VT = N->getValueType(0);
3602 DebugLoc DL = N->getDebugLoc();
3603
3604 SDValue BitCounts = getCTPOP16BitCounts(N, DAG);
3605 if (VT.is64BitVector()) {
3606 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, BitCounts);
3607 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, Extended,
3608 DAG.getIntPtrConstant(0));
3609 } else {
3610 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v8i8,
3611 BitCounts, DAG.getIntPtrConstant(0));
3612 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, Extracted);
3613 }
3614}
3615
3616/// lowerCTPOP32BitElements - Returns a v2i32/v4i32 vector containing the
3617/// bit-count for each 32-bit element from the operand. The idea here is
3618/// to split the vector into 16-bit elements, leverage the 16-bit count
3619/// routine, and then combine the results.
3620///
3621/// Trace for v2i32 (v4i32 similar with Extracted/Extended exchanged):
3622/// input = [v0 v1 ] (vi: 32-bit elements)
3623/// Bitcast = [w0 w1 w2 w3 ] (wi: 16-bit elements, v0 = [w0 w1])
3624/// Counts16 = [k0 k1 k2 k3 ] (ki: 16-bit elements, bit-count of wi)
3625/// vrev: N0 = [k1 k0 k3 k2 ]
3626/// [k0 k1 k2 k3 ]
3627/// N1 =+[k1 k0 k3 k2 ]
3628/// [k0 k2 k1 k3 ]
3629/// N2 =+[k1 k3 k0 k2 ]
3630/// [k0 k2 k1 k3 ]
3631/// Extended =+[k1 k3 k0 k2 ]
3632/// [k0 k2 ]
3633/// Extracted=+[k1 k3 ]
3634///
3635static SDValue lowerCTPOP32BitElements(SDNode *N, SelectionDAG &DAG) {
3636 EVT VT = N->getValueType(0);
3637 DebugLoc DL = N->getDebugLoc();
3638
3639 EVT VT16Bit = VT.is64BitVector() ? MVT::v4i16 : MVT::v8i16;
3640
3641 SDValue Bitcast = DAG.getNode(ISD::BITCAST, DL, VT16Bit, N->getOperand(0));
3642 SDValue Counts16 = lowerCTPOP16BitElements(Bitcast.getNode(), DAG);
3643 SDValue N0 = DAG.getNode(ARMISD::VREV32, DL, VT16Bit, Counts16);
3644 SDValue N1 = DAG.getNode(ISD::ADD, DL, VT16Bit, Counts16, N0);
3645 SDValue N2 = DAG.getNode(ARMISD::VUZP, DL, VT16Bit, N1, N1);
3646
3647 if (VT.is64BitVector()) {
3648 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, N2);
3649 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i32, Extended,
3650 DAG.getIntPtrConstant(0));
3651 } else {
3652 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, N2,
3653 DAG.getIntPtrConstant(0));
3654 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, Extracted);
3655 }
3656}
3657
3658static SDValue LowerCTPOP(SDNode *N, SelectionDAG &DAG,
3659 const ARMSubtarget *ST) {
3660 EVT VT = N->getValueType(0);
3661
3662 assert(ST->hasNEON() && "Custom ctpop lowering requires NEON.");
3663 assert((VT == MVT::v2i32 || VT == MVT::v4i32) ||
3664 (VT == MVT::v4i16 || VT == MVT::v8i16) &&
3665 "Unexpected type for custom ctpop lowering");
3666
3667 if (VT.getVectorElementType() == MVT::i32)
3668 return lowerCTPOP32BitElements(N, DAG);
3669 else
3670 return lowerCTPOP16BitElements(N, DAG);
3671}
3672
Bob Wilson5bafff32009-06-22 23:27:02 +00003673static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
3674 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003675 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003676 DebugLoc dl = N->getDebugLoc();
3677
Bob Wilsond5448bb2010-11-18 21:16:28 +00003678 if (!VT.isVector())
3679 return SDValue();
3680
Bob Wilson5bafff32009-06-22 23:27:02 +00003681 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00003682 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003683
Bob Wilsond5448bb2010-11-18 21:16:28 +00003684 // Left shifts translate directly to the vshiftu intrinsic.
3685 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00003686 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00003687 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
3688 N->getOperand(0), N->getOperand(1));
3689
3690 assert((N->getOpcode() == ISD::SRA ||
3691 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
3692
3693 // NEON uses the same intrinsics for both left and right shifts. For
3694 // right shifts, the shift amounts are negative, so negate the vector of
3695 // shift amounts.
3696 EVT ShiftVT = N->getOperand(1).getValueType();
3697 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
3698 getZeroVector(ShiftVT, DAG, dl),
3699 N->getOperand(1));
3700 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
3701 Intrinsic::arm_neon_vshifts :
3702 Intrinsic::arm_neon_vshiftu);
3703 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
3704 DAG.getConstant(vshiftInt, MVT::i32),
3705 N->getOperand(0), NegatedCount);
3706}
3707
3708static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3709 const ARMSubtarget *ST) {
3710 EVT VT = N->getValueType(0);
3711 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003712
Eli Friedmance392eb2009-08-22 03:13:10 +00003713 // We can get here for a node like i32 = ISD::SHL i32, i64
3714 if (VT != MVT::i64)
3715 return SDValue();
3716
3717 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003718 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003719
Chris Lattner27a6c732007-11-24 07:07:01 +00003720 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3721 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003722 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003723 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003724
Chris Lattner27a6c732007-11-24 07:07:01 +00003725 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003726 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003727
Chris Lattner27a6c732007-11-24 07:07:01 +00003728 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003729 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003730 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003731 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003732 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003733
Chris Lattner27a6c732007-11-24 07:07:01 +00003734 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3735 // captures the result into a carry flag.
3736 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003737 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003738
Chris Lattner27a6c732007-11-24 07:07:01 +00003739 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003741
Chris Lattner27a6c732007-11-24 07:07:01 +00003742 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003743 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003744}
3745
Bob Wilson5bafff32009-06-22 23:27:02 +00003746static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3747 SDValue TmpOp0, TmpOp1;
3748 bool Invert = false;
3749 bool Swap = false;
3750 unsigned Opc = 0;
3751
3752 SDValue Op0 = Op.getOperand(0);
3753 SDValue Op1 = Op.getOperand(1);
3754 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003755 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003756 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3757 DebugLoc dl = Op.getDebugLoc();
3758
3759 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3760 switch (SetCCOpcode) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003761 default: llvm_unreachable("Illegal FP comparison");
Bob Wilson5bafff32009-06-22 23:27:02 +00003762 case ISD::SETUNE:
3763 case ISD::SETNE: Invert = true; // Fallthrough
3764 case ISD::SETOEQ:
3765 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3766 case ISD::SETOLT:
3767 case ISD::SETLT: Swap = true; // Fallthrough
3768 case ISD::SETOGT:
3769 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3770 case ISD::SETOLE:
3771 case ISD::SETLE: Swap = true; // Fallthrough
3772 case ISD::SETOGE:
3773 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3774 case ISD::SETUGE: Swap = true; // Fallthrough
3775 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3776 case ISD::SETUGT: Swap = true; // Fallthrough
3777 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3778 case ISD::SETUEQ: Invert = true; // Fallthrough
3779 case ISD::SETONE:
3780 // Expand this to (OLT | OGT).
3781 TmpOp0 = Op0;
3782 TmpOp1 = Op1;
3783 Opc = ISD::OR;
3784 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3785 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3786 break;
3787 case ISD::SETUO: Invert = true; // Fallthrough
3788 case ISD::SETO:
3789 // Expand this to (OLT | OGE).
3790 TmpOp0 = Op0;
3791 TmpOp1 = Op1;
3792 Opc = ISD::OR;
3793 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3794 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3795 break;
3796 }
3797 } else {
3798 // Integer comparisons.
3799 switch (SetCCOpcode) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003800 default: llvm_unreachable("Illegal integer comparison");
Bob Wilson5bafff32009-06-22 23:27:02 +00003801 case ISD::SETNE: Invert = true;
3802 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3803 case ISD::SETLT: Swap = true;
3804 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3805 case ISD::SETLE: Swap = true;
3806 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3807 case ISD::SETULT: Swap = true;
3808 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3809 case ISD::SETULE: Swap = true;
3810 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3811 }
3812
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003813 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003814 if (Opc == ARMISD::VCEQ) {
3815
3816 SDValue AndOp;
3817 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3818 AndOp = Op0;
3819 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3820 AndOp = Op1;
3821
3822 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003823 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003824 AndOp = AndOp.getOperand(0);
3825
3826 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3827 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003828 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3829 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003830 Invert = !Invert;
3831 }
3832 }
3833 }
3834
3835 if (Swap)
3836 std::swap(Op0, Op1);
3837
Owen Andersonc24cb352010-11-08 23:21:22 +00003838 // If one of the operands is a constant vector zero, attempt to fold the
3839 // comparison to a specialized compare-against-zero form.
3840 SDValue SingleOp;
3841 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3842 SingleOp = Op0;
3843 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3844 if (Opc == ARMISD::VCGE)
3845 Opc = ARMISD::VCLEZ;
3846 else if (Opc == ARMISD::VCGT)
3847 Opc = ARMISD::VCLTZ;
3848 SingleOp = Op1;
3849 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003850
Owen Andersonc24cb352010-11-08 23:21:22 +00003851 SDValue Result;
3852 if (SingleOp.getNode()) {
3853 switch (Opc) {
3854 case ARMISD::VCEQ:
3855 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3856 case ARMISD::VCGE:
3857 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3858 case ARMISD::VCLEZ:
3859 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3860 case ARMISD::VCGT:
3861 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3862 case ARMISD::VCLTZ:
3863 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3864 default:
3865 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3866 }
3867 } else {
3868 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3869 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003870
3871 if (Invert)
3872 Result = DAG.getNOT(dl, Result, VT);
3873
3874 return Result;
3875}
3876
Bob Wilsond3c42842010-06-14 22:19:57 +00003877/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3878/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003879/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003880static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3881 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003882 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003883 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003884
Bob Wilson827b2102010-06-15 19:05:35 +00003885 // SplatBitSize is set to the smallest size that splats the vector, so a
3886 // zero vector will always have SplatBitSize == 8. However, NEON modified
3887 // immediate instructions others than VMOV do not support the 8-bit encoding
3888 // of a zero vector, and the default encoding of zero is supposed to be the
3889 // 32-bit version.
3890 if (SplatBits == 0)
3891 SplatBitSize = 32;
3892
Bob Wilson5bafff32009-06-22 23:27:02 +00003893 switch (SplatBitSize) {
3894 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003895 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003896 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003897 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003898 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003899 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003900 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003901 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003902 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003903
3904 case 16:
3905 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003906 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003907 if ((SplatBits & ~0xff) == 0) {
3908 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003909 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003910 Imm = SplatBits;
3911 break;
3912 }
3913 if ((SplatBits & ~0xff00) == 0) {
3914 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003915 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003916 Imm = SplatBits >> 8;
3917 break;
3918 }
3919 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003920
3921 case 32:
3922 // NEON's 32-bit VMOV supports splat values where:
3923 // * only one byte is nonzero, or
3924 // * the least significant byte is 0xff and the second byte is nonzero, or
3925 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003926 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003927 if ((SplatBits & ~0xff) == 0) {
3928 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003929 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003930 Imm = SplatBits;
3931 break;
3932 }
3933 if ((SplatBits & ~0xff00) == 0) {
3934 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003935 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003936 Imm = SplatBits >> 8;
3937 break;
3938 }
3939 if ((SplatBits & ~0xff0000) == 0) {
3940 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003941 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003942 Imm = SplatBits >> 16;
3943 break;
3944 }
3945 if ((SplatBits & ~0xff000000) == 0) {
3946 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003947 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003948 Imm = SplatBits >> 24;
3949 break;
3950 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003951
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003952 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3953 if (type == OtherModImm) return SDValue();
3954
Bob Wilson5bafff32009-06-22 23:27:02 +00003955 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003956 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3957 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003958 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003959 Imm = SplatBits >> 8;
3960 SplatBits |= 0xff;
3961 break;
3962 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003963
3964 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003965 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3966 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003967 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003968 Imm = SplatBits >> 16;
3969 SplatBits |= 0xffff;
3970 break;
3971 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003972
3973 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3974 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3975 // VMOV.I32. A (very) minor optimization would be to replicate the value
3976 // and fall through here to test for a valid 64-bit splat. But, then the
3977 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003978 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003979
3980 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003981 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003982 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003983 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003984 uint64_t BitMask = 0xff;
3985 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003986 unsigned ImmMask = 1;
3987 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003988 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003989 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003990 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003991 Imm |= ImmMask;
3992 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003993 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003994 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003995 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003996 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003997 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003998 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003999 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004000 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004001 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00004002 break;
4003 }
4004
Bob Wilson1a913ed2010-06-11 21:34:50 +00004005 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00004006 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00004007 }
4008
Bob Wilsoncba270d2010-07-13 21:16:48 +00004009 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
4010 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00004011}
4012
Lang Hamesc0a9f822012-03-29 21:56:11 +00004013SDValue ARMTargetLowering::LowerConstantFP(SDValue Op, SelectionDAG &DAG,
4014 const ARMSubtarget *ST) const {
4015 if (!ST->useNEONForSinglePrecisionFP() || !ST->hasVFP3() || ST->hasD16())
4016 return SDValue();
4017
4018 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Op);
4019 assert(Op.getValueType() == MVT::f32 &&
4020 "ConstantFP custom lowering should only occur for f32.");
4021
4022 // Try splatting with a VMOV.f32...
4023 APFloat FPVal = CFP->getValueAPF();
4024 int ImmVal = ARM_AM::getFP32Imm(FPVal);
4025 if (ImmVal != -1) {
4026 DebugLoc DL = Op.getDebugLoc();
4027 SDValue NewVal = DAG.getTargetConstant(ImmVal, MVT::i32);
4028 SDValue VecConstant = DAG.getNode(ARMISD::VMOVFPIMM, DL, MVT::v2f32,
4029 NewVal);
4030 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecConstant,
4031 DAG.getConstant(0, MVT::i32));
4032 }
4033
4034 // If that fails, try a VMOV.i32
4035 EVT VMovVT;
4036 unsigned iVal = FPVal.bitcastToAPInt().getZExtValue();
4037 SDValue NewVal = isNEONModifiedImm(iVal, 0, 32, DAG, VMovVT, false,
4038 VMOVModImm);
4039 if (NewVal != SDValue()) {
4040 DebugLoc DL = Op.getDebugLoc();
4041 SDValue VecConstant = DAG.getNode(ARMISD::VMOVIMM, DL, VMovVT,
4042 NewVal);
4043 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4044 VecConstant);
4045 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
4046 DAG.getConstant(0, MVT::i32));
4047 }
4048
4049 // Finally, try a VMVN.i32
4050 NewVal = isNEONModifiedImm(~iVal & 0xffffffff, 0, 32, DAG, VMovVT, false,
4051 VMVNModImm);
4052 if (NewVal != SDValue()) {
4053 DebugLoc DL = Op.getDebugLoc();
4054 SDValue VecConstant = DAG.getNode(ARMISD::VMVNIMM, DL, VMovVT, NewVal);
4055 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4056 VecConstant);
4057 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
4058 DAG.getConstant(0, MVT::i32));
4059 }
4060
4061 return SDValue();
4062}
4063
Quentin Colombet43934ae2012-11-02 21:32:17 +00004064// check if an VEXT instruction can handle the shuffle mask when the
4065// vector sources of the shuffle are the same.
4066static bool isSingletonVEXTMask(ArrayRef<int> M, EVT VT, unsigned &Imm) {
4067 unsigned NumElts = VT.getVectorNumElements();
4068
4069 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4070 if (M[0] < 0)
4071 return false;
4072
4073 Imm = M[0];
4074
4075 // If this is a VEXT shuffle, the immediate value is the index of the first
4076 // element. The other shuffle indices must be the successive elements after
4077 // the first one.
4078 unsigned ExpectedElt = Imm;
4079 for (unsigned i = 1; i < NumElts; ++i) {
4080 // Increment the expected index. If it wraps around, just follow it
4081 // back to index zero and keep going.
4082 ++ExpectedElt;
4083 if (ExpectedElt == NumElts)
4084 ExpectedElt = 0;
4085
4086 if (M[i] < 0) continue; // ignore UNDEF indices
4087 if (ExpectedElt != static_cast<unsigned>(M[i]))
4088 return false;
4089 }
4090
4091 return true;
4092}
4093
Lang Hamesc0a9f822012-03-29 21:56:11 +00004094
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004095static bool isVEXTMask(ArrayRef<int> M, EVT VT,
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004096 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004097 unsigned NumElts = VT.getVectorNumElements();
4098 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004099
4100 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4101 if (M[0] < 0)
4102 return false;
4103
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004104 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004105
4106 // If this is a VEXT shuffle, the immediate value is the index of the first
4107 // element. The other shuffle indices must be the successive elements after
4108 // the first one.
4109 unsigned ExpectedElt = Imm;
4110 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004111 // Increment the expected index. If it wraps around, it may still be
4112 // a VEXT but the source vectors must be swapped.
4113 ExpectedElt += 1;
4114 if (ExpectedElt == NumElts * 2) {
4115 ExpectedElt = 0;
4116 ReverseVEXT = true;
4117 }
4118
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004119 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004120 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004121 return false;
4122 }
4123
4124 // Adjust the index value if the source operands will be swapped.
4125 if (ReverseVEXT)
4126 Imm -= NumElts;
4127
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004128 return true;
4129}
4130
Bob Wilson8bb9e482009-07-26 00:39:34 +00004131/// isVREVMask - Check if a vector shuffle corresponds to a VREV
4132/// instruction with the specified blocksize. (The order of the elements
4133/// within each block of the vector is reversed.)
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004134static bool isVREVMask(ArrayRef<int> M, EVT VT, unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00004135 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
4136 "Only possible block sizes for VREV are: 16, 32, 64");
4137
Bob Wilson8bb9e482009-07-26 00:39:34 +00004138 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00004139 if (EltSz == 64)
4140 return false;
4141
4142 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004143 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004144 // If the first shuffle index is UNDEF, be optimistic.
4145 if (M[0] < 0)
4146 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004147
4148 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
4149 return false;
4150
4151 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004152 if (M[i] < 0) continue; // ignore UNDEF indices
4153 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00004154 return false;
4155 }
4156
4157 return true;
4158}
4159
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004160static bool isVTBLMask(ArrayRef<int> M, EVT VT) {
Bill Wendling0d4c9d92011-03-15 21:15:20 +00004161 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
4162 // range, then 0 is placed into the resulting vector. So pretty much any mask
4163 // of 8 elements can work here.
4164 return VT == MVT::v8i8 && M.size() == 8;
4165}
4166
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004167static bool isVTRNMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00004168 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4169 if (EltSz == 64)
4170 return false;
4171
Bob Wilsonc692cb72009-08-21 20:54:19 +00004172 unsigned NumElts = VT.getVectorNumElements();
4173 WhichResult = (M[0] == 0 ? 0 : 1);
4174 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004175 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
4176 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00004177 return false;
4178 }
4179 return true;
4180}
4181
Bob Wilson324f4f12009-12-03 06:40:55 +00004182/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
4183/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4184/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004185static bool isVTRN_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson324f4f12009-12-03 06:40:55 +00004186 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4187 if (EltSz == 64)
4188 return false;
4189
4190 unsigned NumElts = VT.getVectorNumElements();
4191 WhichResult = (M[0] == 0 ? 0 : 1);
4192 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004193 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
4194 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00004195 return false;
4196 }
4197 return true;
4198}
4199
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004200static bool isVUZPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00004201 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4202 if (EltSz == 64)
4203 return false;
4204
Bob Wilsonc692cb72009-08-21 20:54:19 +00004205 unsigned NumElts = VT.getVectorNumElements();
4206 WhichResult = (M[0] == 0 ? 0 : 1);
4207 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004208 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00004209 if ((unsigned) M[i] != 2 * i + WhichResult)
4210 return false;
4211 }
4212
4213 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00004214 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00004215 return false;
4216
4217 return true;
4218}
4219
Bob Wilson324f4f12009-12-03 06:40:55 +00004220/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
4221/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4222/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004223static bool isVUZP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson324f4f12009-12-03 06:40:55 +00004224 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4225 if (EltSz == 64)
4226 return false;
4227
4228 unsigned Half = VT.getVectorNumElements() / 2;
4229 WhichResult = (M[0] == 0 ? 0 : 1);
4230 for (unsigned j = 0; j != 2; ++j) {
4231 unsigned Idx = WhichResult;
4232 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004233 int MIdx = M[i + j * Half];
4234 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00004235 return false;
4236 Idx += 2;
4237 }
4238 }
4239
4240 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
4241 if (VT.is64BitVector() && EltSz == 32)
4242 return false;
4243
4244 return true;
4245}
4246
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004247static bool isVZIPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00004248 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4249 if (EltSz == 64)
4250 return false;
4251
Bob Wilsonc692cb72009-08-21 20:54:19 +00004252 unsigned NumElts = VT.getVectorNumElements();
4253 WhichResult = (M[0] == 0 ? 0 : 1);
4254 unsigned Idx = WhichResult * NumElts / 2;
4255 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004256 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
4257 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00004258 return false;
4259 Idx += 1;
4260 }
4261
4262 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00004263 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00004264 return false;
4265
4266 return true;
4267}
4268
Bob Wilson324f4f12009-12-03 06:40:55 +00004269/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
4270/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4271/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004272static bool isVZIP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson324f4f12009-12-03 06:40:55 +00004273 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4274 if (EltSz == 64)
4275 return false;
4276
4277 unsigned NumElts = VT.getVectorNumElements();
4278 WhichResult = (M[0] == 0 ? 0 : 1);
4279 unsigned Idx = WhichResult * NumElts / 2;
4280 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004281 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
4282 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00004283 return false;
4284 Idx += 1;
4285 }
4286
4287 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
4288 if (VT.is64BitVector() && EltSz == 32)
4289 return false;
4290
4291 return true;
4292}
4293
Dale Johannesenf630c712010-07-29 20:10:08 +00004294// If N is an integer constant that can be moved into a register in one
4295// instruction, return an SDValue of such a constant (will become a MOV
4296// instruction). Otherwise return null.
4297static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
4298 const ARMSubtarget *ST, DebugLoc dl) {
4299 uint64_t Val;
4300 if (!isa<ConstantSDNode>(N))
4301 return SDValue();
4302 Val = cast<ConstantSDNode>(N)->getZExtValue();
4303
4304 if (ST->isThumb1Only()) {
4305 if (Val <= 255 || ~Val <= 255)
4306 return DAG.getConstant(Val, MVT::i32);
4307 } else {
4308 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
4309 return DAG.getConstant(Val, MVT::i32);
4310 }
4311 return SDValue();
4312}
4313
Bob Wilson5bafff32009-06-22 23:27:02 +00004314// If this is a case we can't handle, return null and let the default
4315// expansion code take care of it.
Bob Wilson11a1dff2011-01-07 21:37:30 +00004316SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
4317 const ARMSubtarget *ST) const {
Bob Wilsond06791f2009-08-13 01:57:47 +00004318 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00004319 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004320 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004321
4322 APInt SplatBits, SplatUndef;
4323 unsigned SplatBitSize;
4324 bool HasAnyUndefs;
4325 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00004326 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00004327 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00004328 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00004329 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00004330 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004331 DAG, VmovVT, VT.is128BitVector(),
4332 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00004333 if (Val.getNode()) {
4334 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004335 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00004336 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004337
4338 // Try an immediate VMVN.
Eli Friedman8e4d0422011-10-13 22:40:23 +00004339 uint64_t NegatedImm = (~SplatBits).getZExtValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004340 Val = isNEONModifiedImm(NegatedImm,
4341 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004342 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004343 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004344 if (Val.getNode()) {
4345 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004346 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004347 }
Evan Chengeaa192a2011-11-15 02:12:34 +00004348
4349 // Use vmov.f32 to materialize other v2f32 and v4f32 splats.
Eli Friedman2f21e8c2011-12-15 22:56:53 +00004350 if ((VT == MVT::v2f32 || VT == MVT::v4f32) && SplatBitSize == 32) {
Eli Friedmaneffab8f2011-12-09 23:54:42 +00004351 int ImmVal = ARM_AM::getFP32Imm(SplatBits);
Evan Chengeaa192a2011-11-15 02:12:34 +00004352 if (ImmVal != -1) {
4353 SDValue Val = DAG.getTargetConstant(ImmVal, MVT::i32);
4354 return DAG.getNode(ARMISD::VMOVFPIMM, dl, VT, Val);
4355 }
4356 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00004357 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00004358 }
4359
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004360 // Scan through the operands to see if only one value is used.
James Molloyba8562a2012-09-06 09:55:02 +00004361 //
4362 // As an optimisation, even if more than one value is used it may be more
4363 // profitable to splat with one value then change some lanes.
4364 //
4365 // Heuristically we decide to do this if the vector has a "dominant" value,
4366 // defined as splatted to more than half of the lanes.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004367 unsigned NumElts = VT.getVectorNumElements();
4368 bool isOnlyLowElement = true;
4369 bool usesOnlyOneValue = true;
James Molloyba8562a2012-09-06 09:55:02 +00004370 bool hasDominantValue = false;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004371 bool isConstant = true;
James Molloyba8562a2012-09-06 09:55:02 +00004372
4373 // Map of the number of times a particular SDValue appears in the
4374 // element list.
James Molloy95154342012-09-06 10:32:08 +00004375 DenseMap<SDValue, unsigned> ValueCounts;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004376 SDValue Value;
4377 for (unsigned i = 0; i < NumElts; ++i) {
4378 SDValue V = Op.getOperand(i);
4379 if (V.getOpcode() == ISD::UNDEF)
4380 continue;
4381 if (i > 0)
4382 isOnlyLowElement = false;
4383 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
4384 isConstant = false;
4385
James Molloyba8562a2012-09-06 09:55:02 +00004386 ValueCounts.insert(std::make_pair(V, 0));
James Molloy95154342012-09-06 10:32:08 +00004387 unsigned &Count = ValueCounts[V];
James Molloyba8562a2012-09-06 09:55:02 +00004388
4389 // Is this value dominant? (takes up more than half of the lanes)
4390 if (++Count > (NumElts / 2)) {
4391 hasDominantValue = true;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004392 Value = V;
James Molloyba8562a2012-09-06 09:55:02 +00004393 }
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004394 }
James Molloyba8562a2012-09-06 09:55:02 +00004395 if (ValueCounts.size() != 1)
4396 usesOnlyOneValue = false;
4397 if (!Value.getNode() && ValueCounts.size() > 0)
4398 Value = ValueCounts.begin()->first;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004399
James Molloyba8562a2012-09-06 09:55:02 +00004400 if (ValueCounts.size() == 0)
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004401 return DAG.getUNDEF(VT);
4402
4403 if (isOnlyLowElement)
4404 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
4405
Dale Johannesenf630c712010-07-29 20:10:08 +00004406 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4407
Dale Johannesen575cd142010-10-19 20:00:17 +00004408 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
4409 // i32 and try again.
James Molloyba8562a2012-09-06 09:55:02 +00004410 if (hasDominantValue && EltSize <= 32) {
4411 if (!isConstant) {
4412 SDValue N;
4413
4414 // If we are VDUPing a value that comes directly from a vector, that will
4415 // cause an unnecessary move to and from a GPR, where instead we could
4416 // just use VDUPLANE.
Silviu Barangabb1078e2012-10-15 09:41:32 +00004417 if (Value->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4418 // We need to create a new undef vector to use for the VDUPLANE if the
4419 // size of the vector from which we get the value is different than the
4420 // size of the vector that we need to create. We will insert the element
4421 // such that the register coalescer will remove unnecessary copies.
4422 if (VT != Value->getOperand(0).getValueType()) {
4423 ConstantSDNode *constIndex;
4424 constIndex = dyn_cast<ConstantSDNode>(Value->getOperand(1));
4425 assert(constIndex && "The index is not a constant!");
4426 unsigned index = constIndex->getAPIntValue().getLimitedValue() %
4427 VT.getVectorNumElements();
4428 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
4429 DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, DAG.getUNDEF(VT),
4430 Value, DAG.getConstant(index, MVT::i32)),
4431 DAG.getConstant(index, MVT::i32));
4432 } else {
4433 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
James Molloyba8562a2012-09-06 09:55:02 +00004434 Value->getOperand(0), Value->getOperand(1));
Silviu Barangabb1078e2012-10-15 09:41:32 +00004435 }
4436 }
James Molloyba8562a2012-09-06 09:55:02 +00004437 else
4438 N = DAG.getNode(ARMISD::VDUP, dl, VT, Value);
4439
4440 if (!usesOnlyOneValue) {
4441 // The dominant value was splatted as 'N', but we now have to insert
4442 // all differing elements.
4443 for (unsigned I = 0; I < NumElts; ++I) {
4444 if (Op.getOperand(I) == Value)
4445 continue;
4446 SmallVector<SDValue, 3> Ops;
4447 Ops.push_back(N);
4448 Ops.push_back(Op.getOperand(I));
4449 Ops.push_back(DAG.getConstant(I, MVT::i32));
4450 N = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, &Ops[0], 3);
4451 }
4452 }
4453 return N;
4454 }
Dale Johannesen575cd142010-10-19 20:00:17 +00004455 if (VT.getVectorElementType().isFloatingPoint()) {
4456 SmallVector<SDValue, 8> Ops;
4457 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004458 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00004459 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00004460 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
4461 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00004462 Val = LowerBUILD_VECTOR(Val, DAG, ST);
4463 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004464 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00004465 }
James Molloyba8562a2012-09-06 09:55:02 +00004466 if (usesOnlyOneValue) {
4467 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
4468 if (isConstant && Val.getNode())
4469 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
4470 }
Dale Johannesenf630c712010-07-29 20:10:08 +00004471 }
4472
4473 // If all elements are constants and the case above didn't get hit, fall back
4474 // to the default expansion, which will generate a load from the constant
4475 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004476 if (isConstant)
4477 return SDValue();
4478
Bob Wilson11a1dff2011-01-07 21:37:30 +00004479 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
4480 if (NumElts >= 4) {
4481 SDValue shuffle = ReconstructShuffle(Op, DAG);
4482 if (shuffle != SDValue())
4483 return shuffle;
4484 }
4485
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004486 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004487 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
4488 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004489 if (EltSize >= 32) {
4490 // Do the expansion with floating-point types, since that is what the VFP
4491 // registers are defined to use, and since i64 is not legal.
4492 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4493 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004494 SmallVector<SDValue, 8> Ops;
4495 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004496 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004497 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004498 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004499 }
4500
4501 return SDValue();
4502}
4503
Bob Wilson11a1dff2011-01-07 21:37:30 +00004504// Gather data to see if the operation can be modelled as a
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004505// shuffle in combination with VEXTs.
Eric Christopher41262da2011-01-14 23:50:53 +00004506SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
4507 SelectionDAG &DAG) const {
Bob Wilson11a1dff2011-01-07 21:37:30 +00004508 DebugLoc dl = Op.getDebugLoc();
4509 EVT VT = Op.getValueType();
4510 unsigned NumElts = VT.getVectorNumElements();
4511
4512 SmallVector<SDValue, 2> SourceVecs;
4513 SmallVector<unsigned, 2> MinElts;
4514 SmallVector<unsigned, 2> MaxElts;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004515
Bob Wilson11a1dff2011-01-07 21:37:30 +00004516 for (unsigned i = 0; i < NumElts; ++i) {
4517 SDValue V = Op.getOperand(i);
4518 if (V.getOpcode() == ISD::UNDEF)
4519 continue;
4520 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
4521 // A shuffle can only come from building a vector from various
4522 // elements of other vectors.
4523 return SDValue();
Eli Friedman46995fa2011-10-14 23:58:49 +00004524 } else if (V.getOperand(0).getValueType().getVectorElementType() !=
4525 VT.getVectorElementType()) {
4526 // This code doesn't know how to handle shuffles where the vector
4527 // element types do not match (this happens because type legalization
4528 // promotes the return type of EXTRACT_VECTOR_ELT).
4529 // FIXME: It might be appropriate to extend this code to handle
4530 // mismatched types.
4531 return SDValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004532 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004533
Bob Wilson11a1dff2011-01-07 21:37:30 +00004534 // Record this extraction against the appropriate vector if possible...
4535 SDValue SourceVec = V.getOperand(0);
Jim Grosbach24220472012-07-25 17:02:47 +00004536 // If the element number isn't a constant, we can't effectively
4537 // analyze what's going on.
4538 if (!isa<ConstantSDNode>(V.getOperand(1)))
4539 return SDValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004540 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
4541 bool FoundSource = false;
4542 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
4543 if (SourceVecs[j] == SourceVec) {
4544 if (MinElts[j] > EltNo)
4545 MinElts[j] = EltNo;
4546 if (MaxElts[j] < EltNo)
4547 MaxElts[j] = EltNo;
4548 FoundSource = true;
4549 break;
4550 }
4551 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004552
Bob Wilson11a1dff2011-01-07 21:37:30 +00004553 // Or record a new source if not...
4554 if (!FoundSource) {
4555 SourceVecs.push_back(SourceVec);
4556 MinElts.push_back(EltNo);
4557 MaxElts.push_back(EltNo);
4558 }
4559 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004560
Bob Wilson11a1dff2011-01-07 21:37:30 +00004561 // Currently only do something sane when at most two source vectors
4562 // involved.
4563 if (SourceVecs.size() > 2)
4564 return SDValue();
4565
4566 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
4567 int VEXTOffsets[2] = {0, 0};
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004568
Bob Wilson11a1dff2011-01-07 21:37:30 +00004569 // This loop extracts the usage patterns of the source vectors
4570 // and prepares appropriate SDValues for a shuffle if possible.
4571 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
4572 if (SourceVecs[i].getValueType() == VT) {
4573 // No VEXT necessary
4574 ShuffleSrcs[i] = SourceVecs[i];
4575 VEXTOffsets[i] = 0;
4576 continue;
4577 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
4578 // It probably isn't worth padding out a smaller vector just to
4579 // break it down again in a shuffle.
4580 return SDValue();
4581 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004582
Bob Wilson11a1dff2011-01-07 21:37:30 +00004583 // Since only 64-bit and 128-bit vectors are legal on ARM and
4584 // we've eliminated the other cases...
Bob Wilson70f85732011-01-07 23:40:46 +00004585 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
4586 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004587
Bob Wilson11a1dff2011-01-07 21:37:30 +00004588 if (MaxElts[i] - MinElts[i] >= NumElts) {
4589 // Span too large for a VEXT to cope
4590 return SDValue();
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004591 }
4592
Bob Wilson11a1dff2011-01-07 21:37:30 +00004593 if (MinElts[i] >= NumElts) {
4594 // The extraction can just take the second half
4595 VEXTOffsets[i] = NumElts;
Eric Christopher41262da2011-01-14 23:50:53 +00004596 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4597 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004598 DAG.getIntPtrConstant(NumElts));
4599 } else if (MaxElts[i] < NumElts) {
4600 // The extraction can just take the first half
4601 VEXTOffsets[i] = 0;
Eric Christopher41262da2011-01-14 23:50:53 +00004602 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4603 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004604 DAG.getIntPtrConstant(0));
4605 } else {
4606 // An actual VEXT is needed
4607 VEXTOffsets[i] = MinElts[i];
Eric Christopher41262da2011-01-14 23:50:53 +00004608 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4609 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004610 DAG.getIntPtrConstant(0));
Eric Christopher41262da2011-01-14 23:50:53 +00004611 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4612 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004613 DAG.getIntPtrConstant(NumElts));
4614 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
4615 DAG.getConstant(VEXTOffsets[i], MVT::i32));
4616 }
4617 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004618
Bob Wilson11a1dff2011-01-07 21:37:30 +00004619 SmallVector<int, 8> Mask;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004620
Bob Wilson11a1dff2011-01-07 21:37:30 +00004621 for (unsigned i = 0; i < NumElts; ++i) {
4622 SDValue Entry = Op.getOperand(i);
4623 if (Entry.getOpcode() == ISD::UNDEF) {
4624 Mask.push_back(-1);
4625 continue;
4626 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004627
Bob Wilson11a1dff2011-01-07 21:37:30 +00004628 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher41262da2011-01-14 23:50:53 +00004629 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
4630 .getOperand(1))->getSExtValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004631 if (ExtractVec == SourceVecs[0]) {
4632 Mask.push_back(ExtractElt - VEXTOffsets[0]);
4633 } else {
4634 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
4635 }
4636 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004637
Bob Wilson11a1dff2011-01-07 21:37:30 +00004638 // Final check before we try to produce nonsense...
4639 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher41262da2011-01-14 23:50:53 +00004640 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
4641 &Mask[0]);
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004642
Bob Wilson11a1dff2011-01-07 21:37:30 +00004643 return SDValue();
4644}
4645
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004646/// isShuffleMaskLegal - Targets can use this to indicate that they only
4647/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4648/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4649/// are assumed to be legal.
4650bool
4651ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
4652 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004653 if (VT.getVectorNumElements() == 4 &&
4654 (VT.is128BitVector() || VT.is64BitVector())) {
4655 unsigned PFIndexes[4];
4656 for (unsigned i = 0; i != 4; ++i) {
4657 if (M[i] < 0)
4658 PFIndexes[i] = 8;
4659 else
4660 PFIndexes[i] = M[i];
4661 }
4662
4663 // Compute the index in the perfect shuffle table.
4664 unsigned PFTableIndex =
4665 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
4666 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4667 unsigned Cost = (PFEntry >> 30);
4668
4669 if (Cost <= 4)
4670 return true;
4671 }
4672
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004673 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00004674 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004675
Bob Wilson53dd2452010-06-07 23:53:38 +00004676 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4677 return (EltSize >= 32 ||
4678 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004679 isVREVMask(M, VT, 64) ||
4680 isVREVMask(M, VT, 32) ||
4681 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004682 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling0d4c9d92011-03-15 21:15:20 +00004683 isVTBLMask(M, VT) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004684 isVTRNMask(M, VT, WhichResult) ||
4685 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00004686 isVZIPMask(M, VT, WhichResult) ||
4687 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
4688 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
4689 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004690}
4691
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004692/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4693/// the specified operations to build the shuffle.
4694static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
4695 SDValue RHS, SelectionDAG &DAG,
4696 DebugLoc dl) {
4697 unsigned OpNum = (PFEntry >> 26) & 0x0F;
4698 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
4699 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
4700
4701 enum {
4702 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
4703 OP_VREV,
4704 OP_VDUP0,
4705 OP_VDUP1,
4706 OP_VDUP2,
4707 OP_VDUP3,
4708 OP_VEXT1,
4709 OP_VEXT2,
4710 OP_VEXT3,
4711 OP_VUZPL, // VUZP, left result
4712 OP_VUZPR, // VUZP, right result
4713 OP_VZIPL, // VZIP, left result
4714 OP_VZIPR, // VZIP, right result
4715 OP_VTRNL, // VTRN, left result
4716 OP_VTRNR // VTRN, right result
4717 };
4718
4719 if (OpNum == OP_COPY) {
4720 if (LHSID == (1*9+2)*9+3) return LHS;
4721 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4722 return RHS;
4723 }
4724
4725 SDValue OpLHS, OpRHS;
4726 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4727 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
4728 EVT VT = OpLHS.getValueType();
4729
4730 switch (OpNum) {
4731 default: llvm_unreachable("Unknown shuffle opcode!");
4732 case OP_VREV:
Tanya Lattner2a8eb722011-05-18 06:42:21 +00004733 // VREV divides the vector in half and swaps within the half.
Tanya Lattnerdb282472011-05-18 21:44:54 +00004734 if (VT.getVectorElementType() == MVT::i32 ||
4735 VT.getVectorElementType() == MVT::f32)
Tanya Lattner2a8eb722011-05-18 06:42:21 +00004736 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
4737 // vrev <4 x i16> -> VREV32
4738 if (VT.getVectorElementType() == MVT::i16)
4739 return DAG.getNode(ARMISD::VREV32, dl, VT, OpLHS);
4740 // vrev <4 x i8> -> VREV16
4741 assert(VT.getVectorElementType() == MVT::i8);
4742 return DAG.getNode(ARMISD::VREV16, dl, VT, OpLHS);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004743 case OP_VDUP0:
4744 case OP_VDUP1:
4745 case OP_VDUP2:
4746 case OP_VDUP3:
4747 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004748 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004749 case OP_VEXT1:
4750 case OP_VEXT2:
4751 case OP_VEXT3:
4752 return DAG.getNode(ARMISD::VEXT, dl, VT,
4753 OpLHS, OpRHS,
4754 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
4755 case OP_VUZPL:
4756 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004757 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004758 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
4759 case OP_VZIPL:
4760 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004761 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004762 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
4763 case OP_VTRNL:
4764 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004765 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4766 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004767 }
4768}
4769
Bill Wendling69a05a72011-03-14 23:02:38 +00004770static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004771 ArrayRef<int> ShuffleMask,
Bill Wendling69a05a72011-03-14 23:02:38 +00004772 SelectionDAG &DAG) {
4773 // Check to see if we can use the VTBL instruction.
4774 SDValue V1 = Op.getOperand(0);
4775 SDValue V2 = Op.getOperand(1);
4776 DebugLoc DL = Op.getDebugLoc();
4777
4778 SmallVector<SDValue, 8> VTBLMask;
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004779 for (ArrayRef<int>::iterator
Bill Wendling69a05a72011-03-14 23:02:38 +00004780 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
4781 VTBLMask.push_back(DAG.getConstant(*I, MVT::i32));
4782
4783 if (V2.getNode()->getOpcode() == ISD::UNDEF)
4784 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
4785 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4786 &VTBLMask[0], 8));
Bill Wendlinga24cb402011-03-15 20:47:26 +00004787
Owen Anderson76706012011-04-05 21:48:57 +00004788 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
Bill Wendlinga24cb402011-03-15 20:47:26 +00004789 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4790 &VTBLMask[0], 8));
Bill Wendling69a05a72011-03-14 23:02:38 +00004791}
4792
Bob Wilson5bafff32009-06-22 23:27:02 +00004793static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004794 SDValue V1 = Op.getOperand(0);
4795 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00004796 DebugLoc dl = Op.getDebugLoc();
4797 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004798 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Bob Wilsond8e17572009-08-12 22:31:50 +00004799
Bob Wilson28865062009-08-13 02:13:04 +00004800 // Convert shuffles that are directly supported on NEON to target-specific
4801 // DAG nodes, instead of keeping them as shuffles and matching them again
4802 // during code selection. This is more efficient and avoids the possibility
4803 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00004804 // FIXME: floating-point vectors should be canonicalized to integer vectors
4805 // of the same time so that they get CSEd properly.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004806 ArrayRef<int> ShuffleMask = SVN->getMask();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004807
Bob Wilson53dd2452010-06-07 23:53:38 +00004808 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4809 if (EltSize <= 32) {
4810 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
4811 int Lane = SVN->getSplatIndex();
4812 // If this is undef splat, generate it via "just" vdup, if possible.
4813 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00004814
Dan Gohman65fd6562011-11-03 21:49:52 +00004815 // Test if V1 is a SCALAR_TO_VECTOR.
Bob Wilson53dd2452010-06-07 23:53:38 +00004816 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4817 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
4818 }
Dan Gohman65fd6562011-11-03 21:49:52 +00004819 // Test if V1 is a BUILD_VECTOR which is equivalent to a SCALAR_TO_VECTOR
4820 // (and probably will turn into a SCALAR_TO_VECTOR once legalization
4821 // reaches it).
4822 if (Lane == 0 && V1.getOpcode() == ISD::BUILD_VECTOR &&
4823 !isa<ConstantSDNode>(V1.getOperand(0))) {
4824 bool IsScalarToVector = true;
4825 for (unsigned i = 1, e = V1.getNumOperands(); i != e; ++i)
4826 if (V1.getOperand(i).getOpcode() != ISD::UNDEF) {
4827 IsScalarToVector = false;
4828 break;
4829 }
4830 if (IsScalarToVector)
4831 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
4832 }
Bob Wilson53dd2452010-06-07 23:53:38 +00004833 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
4834 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004835 }
Bob Wilson53dd2452010-06-07 23:53:38 +00004836
4837 bool ReverseVEXT;
4838 unsigned Imm;
4839 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
4840 if (ReverseVEXT)
4841 std::swap(V1, V2);
4842 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
4843 DAG.getConstant(Imm, MVT::i32));
4844 }
4845
4846 if (isVREVMask(ShuffleMask, VT, 64))
4847 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
4848 if (isVREVMask(ShuffleMask, VT, 32))
4849 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
4850 if (isVREVMask(ShuffleMask, VT, 16))
4851 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
4852
Quentin Colombet43934ae2012-11-02 21:32:17 +00004853 if (V2->getOpcode() == ISD::UNDEF &&
4854 isSingletonVEXTMask(ShuffleMask, VT, Imm)) {
4855 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V1,
4856 DAG.getConstant(Imm, MVT::i32));
4857 }
4858
Bob Wilson53dd2452010-06-07 23:53:38 +00004859 // Check for Neon shuffles that modify both input vectors in place.
4860 // If both results are used, i.e., if there are two shuffles with the same
4861 // source operands and with masks corresponding to both results of one of
4862 // these operations, DAG memoization will ensure that a single node is
4863 // used for both shuffles.
4864 unsigned WhichResult;
4865 if (isVTRNMask(ShuffleMask, VT, WhichResult))
4866 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4867 V1, V2).getValue(WhichResult);
4868 if (isVUZPMask(ShuffleMask, VT, WhichResult))
4869 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4870 V1, V2).getValue(WhichResult);
4871 if (isVZIPMask(ShuffleMask, VT, WhichResult))
4872 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4873 V1, V2).getValue(WhichResult);
4874
4875 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
4876 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4877 V1, V1).getValue(WhichResult);
4878 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4879 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4880 V1, V1).getValue(WhichResult);
4881 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4882 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4883 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00004884 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004885
Bob Wilsonc692cb72009-08-21 20:54:19 +00004886 // If the shuffle is not directly supported and it has 4 elements, use
4887 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004888 unsigned NumElts = VT.getVectorNumElements();
4889 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004890 unsigned PFIndexes[4];
4891 for (unsigned i = 0; i != 4; ++i) {
4892 if (ShuffleMask[i] < 0)
4893 PFIndexes[i] = 8;
4894 else
4895 PFIndexes[i] = ShuffleMask[i];
4896 }
4897
4898 // Compute the index in the perfect shuffle table.
4899 unsigned PFTableIndex =
4900 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004901 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4902 unsigned Cost = (PFEntry >> 30);
4903
4904 if (Cost <= 4)
4905 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
4906 }
Bob Wilsond8e17572009-08-12 22:31:50 +00004907
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004908 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004909 if (EltSize >= 32) {
4910 // Do the expansion with floating-point types, since that is what the VFP
4911 // registers are defined to use, and since i64 is not legal.
4912 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4913 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004914 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
4915 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004916 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004917 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00004918 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004919 Ops.push_back(DAG.getUNDEF(EltVT));
4920 else
4921 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
4922 ShuffleMask[i] < (int)NumElts ? V1 : V2,
4923 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
4924 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00004925 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004926 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004927 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00004928 }
4929
Bill Wendling69a05a72011-03-14 23:02:38 +00004930 if (VT == MVT::v8i8) {
4931 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
4932 if (NewOp.getNode())
4933 return NewOp;
4934 }
4935
Bob Wilson22cac0d2009-08-14 05:16:33 +00004936 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004937}
4938
Eli Friedman5c89cb82011-10-24 23:08:52 +00004939static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
4940 // INSERT_VECTOR_ELT is legal only for immediate indexes.
4941 SDValue Lane = Op.getOperand(2);
4942 if (!isa<ConstantSDNode>(Lane))
4943 return SDValue();
4944
4945 return Op;
4946}
4947
Bob Wilson5bafff32009-06-22 23:27:02 +00004948static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00004949 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00004950 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00004951 if (!isa<ConstantSDNode>(Lane))
4952 return SDValue();
4953
4954 SDValue Vec = Op.getOperand(0);
4955 if (Op.getValueType() == MVT::i32 &&
4956 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
4957 DebugLoc dl = Op.getDebugLoc();
4958 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
4959 }
4960
4961 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00004962}
4963
Bob Wilsona6d65862009-08-03 20:36:38 +00004964static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
4965 // The only time a CONCAT_VECTORS operation can have legal types is when
4966 // two 64-bit vectors are concatenated to a 128-bit vector.
4967 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
4968 "unexpected CONCAT_VECTORS");
4969 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004970 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00004971 SDValue Op0 = Op.getOperand(0);
4972 SDValue Op1 = Op.getOperand(1);
4973 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004974 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004975 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00004976 DAG.getIntPtrConstant(0));
4977 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004978 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004979 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00004980 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004981 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004982}
4983
Bob Wilson626613d2010-11-23 19:38:38 +00004984/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
4985/// element has been zero/sign-extended, depending on the isSigned parameter,
4986/// from an integer type half its size.
4987static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
4988 bool isSigned) {
4989 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
4990 EVT VT = N->getValueType(0);
4991 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
4992 SDNode *BVN = N->getOperand(0).getNode();
4993 if (BVN->getValueType(0) != MVT::v4i32 ||
4994 BVN->getOpcode() != ISD::BUILD_VECTOR)
4995 return false;
4996 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4997 unsigned HiElt = 1 - LoElt;
4998 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
4999 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
5000 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
5001 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
5002 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
5003 return false;
5004 if (isSigned) {
5005 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
5006 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
5007 return true;
5008 } else {
5009 if (Hi0->isNullValue() && Hi1->isNullValue())
5010 return true;
5011 }
5012 return false;
5013 }
5014
5015 if (N->getOpcode() != ISD::BUILD_VECTOR)
5016 return false;
5017
5018 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
5019 SDNode *Elt = N->getOperand(i).getNode();
5020 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
5021 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5022 unsigned HalfSize = EltSize / 2;
5023 if (isSigned) {
Bob Wilson9d45de22011-10-18 18:46:49 +00005024 if (!isIntN(HalfSize, C->getSExtValue()))
Bob Wilson626613d2010-11-23 19:38:38 +00005025 return false;
5026 } else {
Bob Wilson9d45de22011-10-18 18:46:49 +00005027 if (!isUIntN(HalfSize, C->getZExtValue()))
Bob Wilson626613d2010-11-23 19:38:38 +00005028 return false;
5029 }
5030 continue;
5031 }
5032 return false;
5033 }
5034
5035 return true;
5036}
5037
5038/// isSignExtended - Check if a node is a vector value that is sign-extended
5039/// or a constant BUILD_VECTOR with sign-extended elements.
5040static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
5041 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
5042 return true;
5043 if (isExtendedBUILD_VECTOR(N, DAG, true))
5044 return true;
5045 return false;
5046}
5047
5048/// isZeroExtended - Check if a node is a vector value that is zero-extended
5049/// or a constant BUILD_VECTOR with zero-extended elements.
5050static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
5051 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
5052 return true;
5053 if (isExtendedBUILD_VECTOR(N, DAG, false))
5054 return true;
5055 return false;
5056}
5057
Sebastian Popcb495302012-11-30 19:08:04 +00005058/// AddRequiredExtensionForVMULL - Add a sign/zero extension to extend the total
5059/// value size to 64 bits. We need a 64-bit D register as an operand to VMULL.
5060/// We insert the required extension here to get the vector to fill a D register.
5061static SDValue AddRequiredExtensionForVMULL(SDValue N, SelectionDAG &DAG,
5062 const EVT &OrigTy,
5063 const EVT &ExtTy,
5064 unsigned ExtOpcode) {
5065 // The vector originally had a size of OrigTy. It was then extended to ExtTy.
5066 // We expect the ExtTy to be 128-bits total. If the OrigTy is less than
5067 // 64-bits we need to insert a new extension so that it will be 64-bits.
5068 assert(ExtTy.is128BitVector() && "Unexpected extension size");
5069 if (OrigTy.getSizeInBits() >= 64)
5070 return N;
5071
5072 // Must extend size to at least 64 bits to be used as an operand for VMULL.
5073 MVT::SimpleValueType OrigSimpleTy = OrigTy.getSimpleVT().SimpleTy;
5074 EVT NewVT;
5075 switch (OrigSimpleTy) {
5076 default: llvm_unreachable("Unexpected Orig Vector Type");
5077 case MVT::v2i8:
5078 case MVT::v2i16:
5079 NewVT = MVT::v2i32;
5080 break;
5081 case MVT::v4i8:
5082 NewVT = MVT::v4i16;
5083 break;
5084 }
5085 return DAG.getNode(ExtOpcode, N->getDebugLoc(), NewVT, N);
5086}
5087
5088/// SkipLoadExtensionForVMULL - return a load of the original vector size that
5089/// does not do any sign/zero extension. If the original vector is less
5090/// than 64 bits, an appropriate extension will be added after the load to
5091/// reach a total size of 64 bits. We have to add the extension separately
5092/// because ARM does not have a sign/zero extending load for vectors.
5093static SDValue SkipLoadExtensionForVMULL(LoadSDNode *LD, SelectionDAG& DAG) {
5094 SDValue NonExtendingLoad =
5095 DAG.getLoad(LD->getMemoryVT(), LD->getDebugLoc(), LD->getChain(),
5096 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
5097 LD->isNonTemporal(), LD->isInvariant(),
5098 LD->getAlignment());
5099 unsigned ExtOp = 0;
5100 switch (LD->getExtensionType()) {
5101 default: llvm_unreachable("Unexpected LoadExtType");
5102 case ISD::EXTLOAD:
5103 case ISD::SEXTLOAD: ExtOp = ISD::SIGN_EXTEND; break;
5104 case ISD::ZEXTLOAD: ExtOp = ISD::ZERO_EXTEND; break;
5105 }
5106 MVT::SimpleValueType MemType = LD->getMemoryVT().getSimpleVT().SimpleTy;
5107 MVT::SimpleValueType ExtType = LD->getValueType(0).getSimpleVT().SimpleTy;
5108 return AddRequiredExtensionForVMULL(NonExtendingLoad, DAG,
5109 MemType, ExtType, ExtOp);
5110}
5111
5112/// SkipExtensionForVMULL - For a node that is a SIGN_EXTEND, ZERO_EXTEND,
5113/// extending load, or BUILD_VECTOR with extended elements, return the
5114/// unextended value. The unextended vector should be 64 bits so that it can
5115/// be used as an operand to a VMULL instruction. If the original vector size
5116/// before extension is less than 64 bits we add a an extension to resize
5117/// the vector to 64 bits.
5118static SDValue SkipExtensionForVMULL(SDNode *N, SelectionDAG &DAG) {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005119 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
Sebastian Popcb495302012-11-30 19:08:04 +00005120 return AddRequiredExtensionForVMULL(N->getOperand(0), DAG,
5121 N->getOperand(0)->getValueType(0),
5122 N->getValueType(0),
5123 N->getOpcode());
5124
Bob Wilson626613d2010-11-23 19:38:38 +00005125 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
Sebastian Popcb495302012-11-30 19:08:04 +00005126 return SkipLoadExtensionForVMULL(LD, DAG);
5127
Bob Wilson626613d2010-11-23 19:38:38 +00005128 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
5129 // have been legalized as a BITCAST from v4i32.
5130 if (N->getOpcode() == ISD::BITCAST) {
5131 SDNode *BVN = N->getOperand(0).getNode();
5132 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
5133 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
5134 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
5135 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
5136 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
5137 }
5138 // Construct a new BUILD_VECTOR with elements truncated to half the size.
5139 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
5140 EVT VT = N->getValueType(0);
5141 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
5142 unsigned NumElts = VT.getVectorNumElements();
5143 MVT TruncVT = MVT::getIntegerVT(EltSize);
5144 SmallVector<SDValue, 8> Ops;
5145 for (unsigned i = 0; i != NumElts; ++i) {
5146 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
5147 const APInt &CInt = C->getAPIntValue();
Bob Wilsonff73d8f2012-04-30 16:53:34 +00005148 // Element types smaller than 32 bits are not legal, so use i32 elements.
5149 // The values are implicitly truncated so sext vs. zext doesn't matter.
5150 Ops.push_back(DAG.getConstant(CInt.zextOrTrunc(32), MVT::i32));
Bob Wilson626613d2010-11-23 19:38:38 +00005151 }
5152 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
5153 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005154}
5155
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005156static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
5157 unsigned Opcode = N->getOpcode();
5158 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
5159 SDNode *N0 = N->getOperand(0).getNode();
5160 SDNode *N1 = N->getOperand(1).getNode();
5161 return N0->hasOneUse() && N1->hasOneUse() &&
5162 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
5163 }
5164 return false;
5165}
5166
5167static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
5168 unsigned Opcode = N->getOpcode();
5169 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
5170 SDNode *N0 = N->getOperand(0).getNode();
5171 SDNode *N1 = N->getOperand(1).getNode();
5172 return N0->hasOneUse() && N1->hasOneUse() &&
5173 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
5174 }
5175 return false;
5176}
5177
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005178static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
5179 // Multiplications are only custom-lowered for 128-bit vectors so that
5180 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
5181 EVT VT = Op.getValueType();
Sebastian Popcb495302012-11-30 19:08:04 +00005182 assert(VT.is128BitVector() && VT.isInteger() &&
5183 "unexpected type for custom-lowering ISD::MUL");
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005184 SDNode *N0 = Op.getOperand(0).getNode();
5185 SDNode *N1 = Op.getOperand(1).getNode();
5186 unsigned NewOpc = 0;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005187 bool isMLA = false;
5188 bool isN0SExt = isSignExtended(N0, DAG);
5189 bool isN1SExt = isSignExtended(N1, DAG);
5190 if (isN0SExt && isN1SExt)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005191 NewOpc = ARMISD::VMULLs;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005192 else {
5193 bool isN0ZExt = isZeroExtended(N0, DAG);
5194 bool isN1ZExt = isZeroExtended(N1, DAG);
5195 if (isN0ZExt && isN1ZExt)
5196 NewOpc = ARMISD::VMULLu;
5197 else if (isN1SExt || isN1ZExt) {
5198 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
5199 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
5200 if (isN1SExt && isAddSubSExt(N0, DAG)) {
5201 NewOpc = ARMISD::VMULLs;
5202 isMLA = true;
5203 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
5204 NewOpc = ARMISD::VMULLu;
5205 isMLA = true;
5206 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
5207 std::swap(N0, N1);
5208 NewOpc = ARMISD::VMULLu;
5209 isMLA = true;
5210 }
5211 }
5212
5213 if (!NewOpc) {
5214 if (VT == MVT::v2i64)
5215 // Fall through to expand this. It is not legal.
5216 return SDValue();
5217 else
5218 // Other vector multiplications are legal.
5219 return Op;
5220 }
5221 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005222
5223 // Legalize to a VMULL instruction.
5224 DebugLoc DL = Op.getDebugLoc();
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005225 SDValue Op0;
Sebastian Popcb495302012-11-30 19:08:04 +00005226 SDValue Op1 = SkipExtensionForVMULL(N1, DAG);
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005227 if (!isMLA) {
Sebastian Popcb495302012-11-30 19:08:04 +00005228 Op0 = SkipExtensionForVMULL(N0, DAG);
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005229 assert(Op0.getValueType().is64BitVector() &&
5230 Op1.getValueType().is64BitVector() &&
5231 "unexpected types for extended operands to VMULL");
5232 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
5233 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005234
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005235 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
5236 // isel lowering to take advantage of no-stall back to back vmul + vmla.
5237 // vmull q0, d4, d6
5238 // vmlal q0, d5, d6
5239 // is faster than
5240 // vaddl q0, d4, d5
5241 // vmovl q1, d6
5242 // vmul q0, q0, q1
Sebastian Popcb495302012-11-30 19:08:04 +00005243 SDValue N00 = SkipExtensionForVMULL(N0->getOperand(0).getNode(), DAG);
5244 SDValue N01 = SkipExtensionForVMULL(N0->getOperand(1).getNode(), DAG);
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005245 EVT Op1VT = Op1.getValueType();
5246 return DAG.getNode(N0->getOpcode(), DL, VT,
5247 DAG.getNode(NewOpc, DL, VT,
5248 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
5249 DAG.getNode(NewOpc, DL, VT,
5250 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005251}
5252
Owen Anderson76706012011-04-05 21:48:57 +00005253static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00005254LowerSDIV_v4i8(SDValue X, SDValue Y, DebugLoc dl, SelectionDAG &DAG) {
5255 // Convert to float
5256 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
5257 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
5258 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
5259 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
5260 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
5261 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
5262 // Get reciprocal estimate.
5263 // float4 recip = vrecpeq_f32(yf);
Owen Anderson76706012011-04-05 21:48:57 +00005264 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00005265 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
5266 // Because char has a smaller range than uchar, we can actually get away
5267 // without any newton steps. This requires that we use a weird bias
5268 // of 0xb000, however (again, this has been exhaustively tested).
5269 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
5270 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
5271 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
5272 Y = DAG.getConstant(0xb000, MVT::i32);
5273 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
5274 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
5275 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
5276 // Convert back to short.
5277 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
5278 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
5279 return X;
5280}
5281
Owen Anderson76706012011-04-05 21:48:57 +00005282static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00005283LowerSDIV_v4i16(SDValue N0, SDValue N1, DebugLoc dl, SelectionDAG &DAG) {
5284 SDValue N2;
5285 // Convert to float.
5286 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
5287 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
5288 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
5289 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
5290 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
5291 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Owen Anderson76706012011-04-05 21:48:57 +00005292
Nate Begeman7973f352011-02-11 20:53:29 +00005293 // Use reciprocal estimate and one refinement step.
5294 // float4 recip = vrecpeq_f32(yf);
5295 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00005296 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00005297 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
Owen Anderson76706012011-04-05 21:48:57 +00005298 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00005299 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
5300 N1, N2);
5301 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
5302 // Because short has a smaller range than ushort, we can actually get away
5303 // with only a single newton step. This requires that we use a weird bias
5304 // of 89, however (again, this has been exhaustively tested).
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005305 // float4 result = as_float4(as_int4(xf*recip) + 0x89);
Nate Begeman7973f352011-02-11 20:53:29 +00005306 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
5307 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005308 N1 = DAG.getConstant(0x89, MVT::i32);
Nate Begeman7973f352011-02-11 20:53:29 +00005309 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
5310 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
5311 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
5312 // Convert back to integer and return.
5313 // return vmovn_s32(vcvt_s32_f32(result));
5314 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
5315 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
5316 return N0;
5317}
5318
5319static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
5320 EVT VT = Op.getValueType();
5321 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
5322 "unexpected type for custom-lowering ISD::SDIV");
5323
5324 DebugLoc dl = Op.getDebugLoc();
5325 SDValue N0 = Op.getOperand(0);
5326 SDValue N1 = Op.getOperand(1);
5327 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00005328
Nate Begeman7973f352011-02-11 20:53:29 +00005329 if (VT == MVT::v8i8) {
5330 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
5331 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00005332
Nate Begeman7973f352011-02-11 20:53:29 +00005333 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5334 DAG.getIntPtrConstant(4));
5335 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00005336 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00005337 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5338 DAG.getIntPtrConstant(0));
5339 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
5340 DAG.getIntPtrConstant(0));
5341
5342 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
5343 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
5344
5345 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
5346 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00005347
Nate Begeman7973f352011-02-11 20:53:29 +00005348 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
5349 return N0;
5350 }
5351 return LowerSDIV_v4i16(N0, N1, dl, DAG);
5352}
5353
5354static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
5355 EVT VT = Op.getValueType();
5356 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
5357 "unexpected type for custom-lowering ISD::UDIV");
5358
5359 DebugLoc dl = Op.getDebugLoc();
5360 SDValue N0 = Op.getOperand(0);
5361 SDValue N1 = Op.getOperand(1);
5362 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00005363
Nate Begeman7973f352011-02-11 20:53:29 +00005364 if (VT == MVT::v8i8) {
5365 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
5366 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00005367
Nate Begeman7973f352011-02-11 20:53:29 +00005368 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5369 DAG.getIntPtrConstant(4));
5370 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00005371 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00005372 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5373 DAG.getIntPtrConstant(0));
5374 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
5375 DAG.getIntPtrConstant(0));
Owen Anderson76706012011-04-05 21:48:57 +00005376
Nate Begeman7973f352011-02-11 20:53:29 +00005377 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
5378 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
Owen Anderson76706012011-04-05 21:48:57 +00005379
Nate Begeman7973f352011-02-11 20:53:29 +00005380 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
5381 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00005382
5383 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
Nate Begeman7973f352011-02-11 20:53:29 +00005384 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
5385 N0);
5386 return N0;
5387 }
Owen Anderson76706012011-04-05 21:48:57 +00005388
Nate Begeman7973f352011-02-11 20:53:29 +00005389 // v4i16 sdiv ... Convert to float.
5390 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
5391 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
5392 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
5393 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
5394 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005395 SDValue BN1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Nate Begeman7973f352011-02-11 20:53:29 +00005396
5397 // Use reciprocal estimate and two refinement steps.
5398 // float4 recip = vrecpeq_f32(yf);
5399 // recip *= vrecpsq_f32(yf, recip);
5400 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00005401 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005402 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), BN1);
Owen Anderson76706012011-04-05 21:48:57 +00005403 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00005404 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005405 BN1, N2);
Nate Begeman7973f352011-02-11 20:53:29 +00005406 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
Owen Anderson76706012011-04-05 21:48:57 +00005407 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00005408 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005409 BN1, N2);
Nate Begeman7973f352011-02-11 20:53:29 +00005410 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
5411 // Simply multiplying by the reciprocal estimate can leave us a few ulps
5412 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
5413 // and that it will never cause us to return an answer too large).
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005414 // float4 result = as_float4(as_int4(xf*recip) + 2);
Nate Begeman7973f352011-02-11 20:53:29 +00005415 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
5416 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
5417 N1 = DAG.getConstant(2, MVT::i32);
5418 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
5419 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
5420 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
5421 // Convert back to integer and return.
5422 // return vmovn_u32(vcvt_s32_f32(result));
5423 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
5424 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
5425 return N0;
5426}
5427
Evan Cheng342e3162011-08-30 01:34:54 +00005428static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
5429 EVT VT = Op.getNode()->getValueType(0);
5430 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
5431
5432 unsigned Opc;
5433 bool ExtraOp = false;
5434 switch (Op.getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00005435 default: llvm_unreachable("Invalid code");
Evan Cheng342e3162011-08-30 01:34:54 +00005436 case ISD::ADDC: Opc = ARMISD::ADDC; break;
5437 case ISD::ADDE: Opc = ARMISD::ADDE; ExtraOp = true; break;
5438 case ISD::SUBC: Opc = ARMISD::SUBC; break;
5439 case ISD::SUBE: Opc = ARMISD::SUBE; ExtraOp = true; break;
5440 }
5441
5442 if (!ExtraOp)
5443 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
5444 Op.getOperand(1));
5445 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
5446 Op.getOperand(1), Op.getOperand(2));
5447}
5448
Eli Friedman74bf18c2011-09-15 22:26:18 +00005449static SDValue LowerAtomicLoadStore(SDValue Op, SelectionDAG &DAG) {
Eli Friedman7cc15662011-09-15 22:18:49 +00005450 // Monotonic load/store is legal for all targets
5451 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
5452 return Op;
5453
5454 // Aquire/Release load/store is not legal for targets without a
5455 // dmb or equivalent available.
5456 return SDValue();
5457}
5458
5459
Eli Friedman2bdffe42011-08-31 00:31:29 +00005460static void
Eli Friedman4d3f3292011-08-31 17:52:22 +00005461ReplaceATOMIC_OP_64(SDNode *Node, SmallVectorImpl<SDValue>& Results,
5462 SelectionDAG &DAG, unsigned NewOp) {
Eli Friedman2bdffe42011-08-31 00:31:29 +00005463 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +00005464 assert (Node->getValueType(0) == MVT::i64 &&
5465 "Only know how to expand i64 atomics");
Eli Friedman2bdffe42011-08-31 00:31:29 +00005466
Eli Friedman4d3f3292011-08-31 17:52:22 +00005467 SmallVector<SDValue, 6> Ops;
5468 Ops.push_back(Node->getOperand(0)); // Chain
5469 Ops.push_back(Node->getOperand(1)); // Ptr
5470 // Low part of Val1
5471 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
5472 Node->getOperand(2), DAG.getIntPtrConstant(0)));
5473 // High part of Val1
5474 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
5475 Node->getOperand(2), DAG.getIntPtrConstant(1)));
Andrew Trick3af7a672011-09-20 03:06:13 +00005476 if (NewOp == ARMISD::ATOMCMPXCHG64_DAG) {
Eli Friedman4d3f3292011-08-31 17:52:22 +00005477 // High part of Val1
5478 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
5479 Node->getOperand(3), DAG.getIntPtrConstant(0)));
5480 // High part of Val2
5481 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
5482 Node->getOperand(3), DAG.getIntPtrConstant(1)));
5483 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00005484 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
5485 SDValue Result =
Eli Friedman4d3f3292011-08-31 17:52:22 +00005486 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops.data(), Ops.size(), MVT::i64,
Eli Friedman2bdffe42011-08-31 00:31:29 +00005487 cast<MemSDNode>(Node)->getMemOperand());
Eli Friedman4d3f3292011-08-31 17:52:22 +00005488 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1) };
Eli Friedman2bdffe42011-08-31 00:31:29 +00005489 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
5490 Results.push_back(Result.getValue(2));
5491}
5492
Dan Gohmand858e902010-04-17 15:26:15 +00005493SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005494 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005495 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00005496 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00005497 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00005498 case ISD::GlobalAddress:
5499 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
5500 LowerGlobalAddressELF(Op, DAG);
Bill Wendling69a05a72011-03-14 23:02:38 +00005501 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00005502 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00005503 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
5504 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00005505 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00005506 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00005507 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Eli Friedman14648462011-07-27 22:21:52 +00005508 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00005509 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00005510 case ISD::SINT_TO_FP:
5511 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
5512 case ISD::FP_TO_SINT:
5513 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00005514 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00005515 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00005516 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00005517 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00005518 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00005519 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00005520 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
5521 Subtarget);
Evan Cheng21a61792011-03-14 18:02:30 +00005522 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00005523 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00005524 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00005525 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00005526 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00005527 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00005528 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00005529 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Evan Chengc8e70452012-12-04 22:41:50 +00005530 case ISD::CTPOP: return LowerCTPOP(Op.getNode(), DAG, Subtarget);
Duncan Sands28b77e92011-09-06 19:07:46 +00005531 case ISD::SETCC: return LowerVSETCC(Op, DAG);
Lang Hames45b5f882012-03-15 18:49:02 +00005532 case ISD::ConstantFP: return LowerConstantFP(Op, DAG, Subtarget);
Dale Johannesenf630c712010-07-29 20:10:08 +00005533 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00005534 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Eli Friedman5c89cb82011-10-24 23:08:52 +00005535 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00005536 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00005537 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00005538 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005539 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begeman7973f352011-02-11 20:53:29 +00005540 case ISD::SDIV: return LowerSDIV(Op, DAG);
5541 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Cheng342e3162011-08-30 01:34:54 +00005542 case ISD::ADDC:
5543 case ISD::ADDE:
5544 case ISD::SUBC:
5545 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Eli Friedman7cc15662011-09-15 22:18:49 +00005546 case ISD::ATOMIC_LOAD:
Eli Friedman74bf18c2011-09-15 22:26:18 +00005547 case ISD::ATOMIC_STORE: return LowerAtomicLoadStore(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00005548 }
Evan Chenga8e29892007-01-19 07:51:42 +00005549}
5550
Duncan Sands1607f052008-12-01 11:39:25 +00005551/// ReplaceNodeResults - Replace the results of node with an illegal result
5552/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00005553void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
5554 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005555 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00005556 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00005557 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00005558 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00005559 llvm_unreachable("Don't know how to custom expand this!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005560 case ISD::BITCAST:
5561 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00005562 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00005563 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00005564 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00005565 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00005566 break;
Eli Friedman2bdffe42011-08-31 00:31:29 +00005567 case ISD::ATOMIC_LOAD_ADD:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005568 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMADD64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005569 return;
5570 case ISD::ATOMIC_LOAD_AND:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005571 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMAND64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005572 return;
5573 case ISD::ATOMIC_LOAD_NAND:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005574 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMNAND64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005575 return;
5576 case ISD::ATOMIC_LOAD_OR:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005577 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMOR64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005578 return;
5579 case ISD::ATOMIC_LOAD_SUB:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005580 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMSUB64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005581 return;
5582 case ISD::ATOMIC_LOAD_XOR:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005583 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMXOR64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005584 return;
5585 case ISD::ATOMIC_SWAP:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005586 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMSWAP64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005587 return;
Eli Friedman4d3f3292011-08-31 17:52:22 +00005588 case ISD::ATOMIC_CMP_SWAP:
5589 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMCMPXCHG64_DAG);
5590 return;
Silviu Baranga35b3df62012-11-29 14:41:25 +00005591 case ISD::ATOMIC_LOAD_MIN:
5592 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMMIN64_DAG);
5593 return;
5594 case ISD::ATOMIC_LOAD_UMIN:
5595 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMUMIN64_DAG);
5596 return;
5597 case ISD::ATOMIC_LOAD_MAX:
5598 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMMAX64_DAG);
5599 return;
5600 case ISD::ATOMIC_LOAD_UMAX:
5601 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMUMAX64_DAG);
5602 return;
Duncan Sands1607f052008-12-01 11:39:25 +00005603 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00005604 if (Res.getNode())
5605 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00005606}
Chris Lattner27a6c732007-11-24 07:07:01 +00005607
Evan Chenga8e29892007-01-19 07:51:42 +00005608//===----------------------------------------------------------------------===//
5609// ARM Scheduler Hooks
5610//===----------------------------------------------------------------------===//
5611
5612MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00005613ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
5614 MachineBasicBlock *BB,
5615 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00005616 unsigned dest = MI->getOperand(0).getReg();
5617 unsigned ptr = MI->getOperand(1).getReg();
5618 unsigned oldval = MI->getOperand(2).getReg();
5619 unsigned newval = MI->getOperand(3).getReg();
Jim Grosbach5278eb82009-12-11 01:42:04 +00005620 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5621 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005622 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00005623
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005624 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
Craig Topper420761a2012-04-20 07:30:17 +00005625 unsigned scratch = MRI.createVirtualRegister(isThumb2 ?
5626 (const TargetRegisterClass*)&ARM::rGPRRegClass :
5627 (const TargetRegisterClass*)&ARM::GPRRegClass);
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005628
5629 if (isThumb2) {
Craig Topper420761a2012-04-20 07:30:17 +00005630 MRI.constrainRegClass(dest, &ARM::rGPRRegClass);
5631 MRI.constrainRegClass(oldval, &ARM::rGPRRegClass);
5632 MRI.constrainRegClass(newval, &ARM::rGPRRegClass);
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005633 }
5634
Jim Grosbach5278eb82009-12-11 01:42:04 +00005635 unsigned ldrOpc, strOpc;
5636 switch (Size) {
5637 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005638 case 1:
5639 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Evan Chengaa261022011-02-07 18:50:47 +00005640 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005641 break;
5642 case 2:
5643 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5644 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
5645 break;
5646 case 4:
5647 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5648 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5649 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00005650 }
5651
5652 MachineFunction *MF = BB->getParent();
5653 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5654 MachineFunction::iterator It = BB;
5655 ++It; // insert the new blocks after the current block
5656
5657 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
5658 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
5659 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5660 MF->insert(It, loop1MBB);
5661 MF->insert(It, loop2MBB);
5662 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005663
5664 // Transfer the remainder of BB and its successor edges to exitMBB.
5665 exitMBB->splice(exitMBB->begin(), BB,
5666 llvm::next(MachineBasicBlock::iterator(MI)),
5667 BB->end());
5668 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005669
5670 // thisMBB:
5671 // ...
5672 // fallthrough --> loop1MBB
5673 BB->addSuccessor(loop1MBB);
5674
5675 // loop1MBB:
5676 // ldrex dest, [ptr]
5677 // cmp dest, oldval
5678 // bne exitMBB
5679 BB = loop1MBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005680 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5681 if (ldrOpc == ARM::t2LDREX)
5682 MIB.addImm(0);
5683 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005684 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00005685 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005686 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5687 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005688 BB->addSuccessor(loop2MBB);
5689 BB->addSuccessor(exitMBB);
5690
5691 // loop2MBB:
5692 // strex scratch, newval, [ptr]
5693 // cmp scratch, #0
5694 // bne loop1MBB
5695 BB = loop2MBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005696 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval).addReg(ptr);
5697 if (strOpc == ARM::t2STREX)
5698 MIB.addImm(0);
5699 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005700 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00005701 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005702 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5703 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005704 BB->addSuccessor(loop1MBB);
5705 BB->addSuccessor(exitMBB);
5706
5707 // exitMBB:
5708 // ...
5709 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00005710
Dan Gohman14152b42010-07-06 20:24:04 +00005711 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00005712
Jim Grosbach5278eb82009-12-11 01:42:04 +00005713 return BB;
5714}
5715
5716MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00005717ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
5718 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00005719 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
5720 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5721
5722 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00005723 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00005724 MachineFunction::iterator It = BB;
5725 ++It;
5726
5727 unsigned dest = MI->getOperand(0).getReg();
5728 unsigned ptr = MI->getOperand(1).getReg();
5729 unsigned incr = MI->getOperand(2).getReg();
5730 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005731 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005732
5733 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5734 if (isThumb2) {
Craig Topper420761a2012-04-20 07:30:17 +00005735 MRI.constrainRegClass(dest, &ARM::rGPRRegClass);
5736 MRI.constrainRegClass(ptr, &ARM::rGPRRegClass);
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005737 }
5738
Jim Grosbachc3c23542009-12-14 04:22:04 +00005739 unsigned ldrOpc, strOpc;
5740 switch (Size) {
5741 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005742 case 1:
5743 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00005744 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005745 break;
5746 case 2:
5747 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5748 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
5749 break;
5750 case 4:
5751 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5752 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5753 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00005754 }
5755
Jim Grosbach867bbbf2010-01-15 00:22:18 +00005756 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5757 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5758 MF->insert(It, loopMBB);
5759 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005760
5761 // Transfer the remainder of BB and its successor edges to exitMBB.
5762 exitMBB->splice(exitMBB->begin(), BB,
5763 llvm::next(MachineBasicBlock::iterator(MI)),
5764 BB->end());
5765 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005766
Craig Topper420761a2012-04-20 07:30:17 +00005767 const TargetRegisterClass *TRC = isThumb2 ?
Jakob Stoklund Olesen05e80f22012-08-31 02:08:34 +00005768 (const TargetRegisterClass*)&ARM::rGPRRegClass :
Craig Topper420761a2012-04-20 07:30:17 +00005769 (const TargetRegisterClass*)&ARM::GPRRegClass;
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005770 unsigned scratch = MRI.createVirtualRegister(TRC);
5771 unsigned scratch2 = (!BinOpcode) ? incr : MRI.createVirtualRegister(TRC);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005772
5773 // thisMBB:
5774 // ...
5775 // fallthrough --> loopMBB
5776 BB->addSuccessor(loopMBB);
5777
5778 // loopMBB:
5779 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005780 // <binop> scratch2, dest, incr
5781 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00005782 // cmp scratch, #0
5783 // bne- loopMBB
5784 // fallthrough --> exitMBB
5785 BB = loopMBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005786 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5787 if (ldrOpc == ARM::t2LDREX)
5788 MIB.addImm(0);
5789 AddDefaultPred(MIB);
Jim Grosbachc67b5562009-12-15 00:12:35 +00005790 if (BinOpcode) {
5791 // operand order needs to go the other way for NAND
5792 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
5793 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5794 addReg(incr).addReg(dest)).addReg(0);
5795 else
5796 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5797 addReg(dest).addReg(incr)).addReg(0);
5798 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00005799
Jim Grosbachb6aed502011-09-09 18:37:27 +00005800 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
5801 if (strOpc == ARM::t2STREX)
5802 MIB.addImm(0);
5803 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005804 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00005805 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005806 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5807 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005808
5809 BB->addSuccessor(loopMBB);
5810 BB->addSuccessor(exitMBB);
5811
5812 // exitMBB:
5813 // ...
5814 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00005815
Dan Gohman14152b42010-07-06 20:24:04 +00005816 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00005817
Jim Grosbachc3c23542009-12-14 04:22:04 +00005818 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00005819}
5820
Jim Grosbachf7da8822011-04-26 19:44:18 +00005821MachineBasicBlock *
5822ARMTargetLowering::EmitAtomicBinaryMinMax(MachineInstr *MI,
5823 MachineBasicBlock *BB,
5824 unsigned Size,
5825 bool signExtend,
5826 ARMCC::CondCodes Cond) const {
5827 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5828
5829 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5830 MachineFunction *MF = BB->getParent();
5831 MachineFunction::iterator It = BB;
5832 ++It;
5833
5834 unsigned dest = MI->getOperand(0).getReg();
5835 unsigned ptr = MI->getOperand(1).getReg();
5836 unsigned incr = MI->getOperand(2).getReg();
5837 unsigned oldval = dest;
5838 DebugLoc dl = MI->getDebugLoc();
Jim Grosbachf7da8822011-04-26 19:44:18 +00005839 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005840
5841 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5842 if (isThumb2) {
Craig Topper420761a2012-04-20 07:30:17 +00005843 MRI.constrainRegClass(dest, &ARM::rGPRRegClass);
5844 MRI.constrainRegClass(ptr, &ARM::rGPRRegClass);
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005845 }
5846
Jim Grosbachf7da8822011-04-26 19:44:18 +00005847 unsigned ldrOpc, strOpc, extendOpc;
5848 switch (Size) {
5849 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
5850 case 1:
5851 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
5852 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005853 extendOpc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Jim Grosbachf7da8822011-04-26 19:44:18 +00005854 break;
5855 case 2:
5856 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5857 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005858 extendOpc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Jim Grosbachf7da8822011-04-26 19:44:18 +00005859 break;
5860 case 4:
5861 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5862 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5863 extendOpc = 0;
5864 break;
5865 }
5866
5867 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5868 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5869 MF->insert(It, loopMBB);
5870 MF->insert(It, exitMBB);
5871
5872 // Transfer the remainder of BB and its successor edges to exitMBB.
5873 exitMBB->splice(exitMBB->begin(), BB,
5874 llvm::next(MachineBasicBlock::iterator(MI)),
5875 BB->end());
5876 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
5877
Craig Topper420761a2012-04-20 07:30:17 +00005878 const TargetRegisterClass *TRC = isThumb2 ?
Jakob Stoklund Olesen05e80f22012-08-31 02:08:34 +00005879 (const TargetRegisterClass*)&ARM::rGPRRegClass :
Craig Topper420761a2012-04-20 07:30:17 +00005880 (const TargetRegisterClass*)&ARM::GPRRegClass;
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005881 unsigned scratch = MRI.createVirtualRegister(TRC);
5882 unsigned scratch2 = MRI.createVirtualRegister(TRC);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005883
5884 // thisMBB:
5885 // ...
5886 // fallthrough --> loopMBB
5887 BB->addSuccessor(loopMBB);
5888
5889 // loopMBB:
5890 // ldrex dest, ptr
5891 // (sign extend dest, if required)
5892 // cmp dest, incr
James Molloyd6d10ae2012-09-26 09:48:32 +00005893 // cmov.cond scratch2, incr, dest
Jim Grosbachf7da8822011-04-26 19:44:18 +00005894 // strex scratch, scratch2, ptr
5895 // cmp scratch, #0
5896 // bne- loopMBB
5897 // fallthrough --> exitMBB
5898 BB = loopMBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005899 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5900 if (ldrOpc == ARM::t2LDREX)
5901 MIB.addImm(0);
5902 AddDefaultPred(MIB);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005903
5904 // Sign extend the value, if necessary.
5905 if (signExtend && extendOpc) {
Craig Topper420761a2012-04-20 07:30:17 +00005906 oldval = MRI.createVirtualRegister(&ARM::GPRRegClass);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005907 AddDefaultPred(BuildMI(BB, dl, TII->get(extendOpc), oldval)
5908 .addReg(dest)
5909 .addImm(0));
Jim Grosbachf7da8822011-04-26 19:44:18 +00005910 }
5911
5912 // Build compare and cmov instructions.
5913 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5914 .addReg(oldval).addReg(incr));
5915 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr), scratch2)
James Molloyd6d10ae2012-09-26 09:48:32 +00005916 .addReg(incr).addReg(oldval).addImm(Cond).addReg(ARM::CPSR);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005917
Jim Grosbachb6aed502011-09-09 18:37:27 +00005918 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
5919 if (strOpc == ARM::t2STREX)
5920 MIB.addImm(0);
5921 AddDefaultPred(MIB);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005922 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5923 .addReg(scratch).addImm(0));
5924 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5925 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5926
5927 BB->addSuccessor(loopMBB);
5928 BB->addSuccessor(exitMBB);
5929
5930 // exitMBB:
5931 // ...
5932 BB = exitMBB;
5933
5934 MI->eraseFromParent(); // The instruction is gone now.
5935
5936 return BB;
5937}
5938
Eli Friedman2bdffe42011-08-31 00:31:29 +00005939MachineBasicBlock *
5940ARMTargetLowering::EmitAtomicBinary64(MachineInstr *MI, MachineBasicBlock *BB,
5941 unsigned Op1, unsigned Op2,
Silviu Baranga35b3df62012-11-29 14:41:25 +00005942 bool NeedsCarry, bool IsCmpxchg,
5943 bool IsMinMax, ARMCC::CondCodes CC) const {
Eli Friedman2bdffe42011-08-31 00:31:29 +00005944 // This also handles ATOMIC_SWAP, indicated by Op1==0.
5945 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5946
5947 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5948 MachineFunction *MF = BB->getParent();
5949 MachineFunction::iterator It = BB;
5950 ++It;
5951
5952 unsigned destlo = MI->getOperand(0).getReg();
5953 unsigned desthi = MI->getOperand(1).getReg();
5954 unsigned ptr = MI->getOperand(2).getReg();
5955 unsigned vallo = MI->getOperand(3).getReg();
5956 unsigned valhi = MI->getOperand(4).getReg();
5957 DebugLoc dl = MI->getDebugLoc();
5958 bool isThumb2 = Subtarget->isThumb2();
5959
5960 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5961 if (isThumb2) {
Craig Topper420761a2012-04-20 07:30:17 +00005962 MRI.constrainRegClass(destlo, &ARM::rGPRRegClass);
5963 MRI.constrainRegClass(desthi, &ARM::rGPRRegClass);
5964 MRI.constrainRegClass(ptr, &ARM::rGPRRegClass);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005965 }
5966
5967 unsigned ldrOpc = isThumb2 ? ARM::t2LDREXD : ARM::LDREXD;
5968 unsigned strOpc = isThumb2 ? ARM::t2STREXD : ARM::STREXD;
5969
5970 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Eli Friedman7df496d2011-09-01 22:27:41 +00005971 MachineBasicBlock *contBB = 0, *cont2BB = 0;
Silviu Baranga35b3df62012-11-29 14:41:25 +00005972 if (IsCmpxchg || IsMinMax)
Eli Friedman4d3f3292011-08-31 17:52:22 +00005973 contBB = MF->CreateMachineBasicBlock(LLVM_BB);
Silviu Baranga35b3df62012-11-29 14:41:25 +00005974 if (IsCmpxchg)
Eli Friedman4d3f3292011-08-31 17:52:22 +00005975 cont2BB = MF->CreateMachineBasicBlock(LLVM_BB);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005976 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Silviu Baranga35b3df62012-11-29 14:41:25 +00005977
Eli Friedman2bdffe42011-08-31 00:31:29 +00005978 MF->insert(It, loopMBB);
Silviu Baranga35b3df62012-11-29 14:41:25 +00005979 if (IsCmpxchg || IsMinMax) MF->insert(It, contBB);
5980 if (IsCmpxchg) MF->insert(It, cont2BB);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005981 MF->insert(It, exitMBB);
5982
5983 // Transfer the remainder of BB and its successor edges to exitMBB.
5984 exitMBB->splice(exitMBB->begin(), BB,
5985 llvm::next(MachineBasicBlock::iterator(MI)),
5986 BB->end());
5987 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
5988
Craig Topper420761a2012-04-20 07:30:17 +00005989 const TargetRegisterClass *TRC = isThumb2 ?
5990 (const TargetRegisterClass*)&ARM::tGPRRegClass :
5991 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eli Friedman2bdffe42011-08-31 00:31:29 +00005992 unsigned storesuccess = MRI.createVirtualRegister(TRC);
5993
5994 // thisMBB:
5995 // ...
5996 // fallthrough --> loopMBB
5997 BB->addSuccessor(loopMBB);
5998
5999 // loopMBB:
6000 // ldrexd r2, r3, ptr
6001 // <binopa> r0, r2, incr
6002 // <binopb> r1, r3, incr
6003 // strexd storesuccess, r0, r1, ptr
6004 // cmp storesuccess, #0
6005 // bne- loopMBB
6006 // fallthrough --> exitMBB
6007 //
6008 // Note that the registers are explicitly specified because there is not any
6009 // way to force the register allocator to allocate a register pair.
6010 //
Andrew Trick3af7a672011-09-20 03:06:13 +00006011 // FIXME: The hardcoded registers are not necessary for Thumb2, but we
Eli Friedman2bdffe42011-08-31 00:31:29 +00006012 // need to properly enforce the restriction that the two output registers
6013 // for ldrexd must be different.
6014 BB = loopMBB;
6015 // Load
Weiming Zhaoe56764b2012-11-16 21:55:34 +00006016 unsigned GPRPair0 = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6017 unsigned GPRPair1 = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
Silviu Baranga35b3df62012-11-29 14:41:25 +00006018 unsigned GPRPair2;
6019 if (IsMinMax) {
6020 //We need an extra double register for doing min/max.
6021 unsigned undef = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6022 unsigned r1 = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6023 GPRPair2 = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6024 BuildMI(BB, dl, TII->get(TargetOpcode::IMPLICIT_DEF), undef);
6025 BuildMI(BB, dl, TII->get(TargetOpcode::INSERT_SUBREG), r1)
6026 .addReg(undef)
6027 .addReg(vallo)
6028 .addImm(ARM::gsub_0);
6029 BuildMI(BB, dl, TII->get(TargetOpcode::INSERT_SUBREG), GPRPair2)
6030 .addReg(r1)
6031 .addReg(valhi)
6032 .addImm(ARM::gsub_1);
6033 }
Weiming Zhaoe56764b2012-11-16 21:55:34 +00006034
Eli Friedman2bdffe42011-08-31 00:31:29 +00006035 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc))
Weiming Zhaoe56764b2012-11-16 21:55:34 +00006036 .addReg(GPRPair0, RegState::Define).addReg(ptr));
Eli Friedman2bdffe42011-08-31 00:31:29 +00006037 // Copy r2/r3 into dest. (This copy will normally be coalesced.)
Weiming Zhaoe56764b2012-11-16 21:55:34 +00006038 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), destlo)
6039 .addReg(GPRPair0, 0, ARM::gsub_0);
6040 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), desthi)
6041 .addReg(GPRPair0, 0, ARM::gsub_1);
Eli Friedman4d3f3292011-08-31 17:52:22 +00006042
6043 if (IsCmpxchg) {
6044 // Add early exit
6045 for (unsigned i = 0; i < 2; i++) {
6046 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr :
6047 ARM::CMPrr))
6048 .addReg(i == 0 ? destlo : desthi)
6049 .addReg(i == 0 ? vallo : valhi));
6050 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6051 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
6052 BB->addSuccessor(exitMBB);
6053 BB->addSuccessor(i == 0 ? contBB : cont2BB);
6054 BB = (i == 0 ? contBB : cont2BB);
6055 }
6056
6057 // Copy to physregs for strexd
6058 unsigned setlo = MI->getOperand(5).getReg();
6059 unsigned sethi = MI->getOperand(6).getReg();
Weiming Zhaoe56764b2012-11-16 21:55:34 +00006060 unsigned undef = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6061 unsigned r1 = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6062 BuildMI(BB, dl, TII->get(TargetOpcode::IMPLICIT_DEF), undef);
6063 BuildMI(BB, dl, TII->get(TargetOpcode::INSERT_SUBREG), r1)
6064 .addReg(undef)
6065 .addReg(setlo)
6066 .addImm(ARM::gsub_0);
6067 BuildMI(BB, dl, TII->get(TargetOpcode::INSERT_SUBREG), GPRPair1)
6068 .addReg(r1)
6069 .addReg(sethi)
6070 .addImm(ARM::gsub_1);
Eli Friedman4d3f3292011-08-31 17:52:22 +00006071 } else if (Op1) {
Eli Friedman2bdffe42011-08-31 00:31:29 +00006072 // Perform binary operation
Weiming Zhaoe56764b2012-11-16 21:55:34 +00006073 unsigned tmpRegLo = MRI.createVirtualRegister(TRC);
6074 AddDefaultPred(BuildMI(BB, dl, TII->get(Op1), tmpRegLo)
Eli Friedman2bdffe42011-08-31 00:31:29 +00006075 .addReg(destlo).addReg(vallo))
6076 .addReg(NeedsCarry ? ARM::CPSR : 0, getDefRegState(NeedsCarry));
Weiming Zhaoe56764b2012-11-16 21:55:34 +00006077 unsigned tmpRegHi = MRI.createVirtualRegister(TRC);
6078 AddDefaultPred(BuildMI(BB, dl, TII->get(Op2), tmpRegHi)
Silviu Baranga35b3df62012-11-29 14:41:25 +00006079 .addReg(desthi).addReg(valhi))
6080 .addReg(IsMinMax ? ARM::CPSR : 0, getDefRegState(IsMinMax));
Weiming Zhaoe56764b2012-11-16 21:55:34 +00006081
6082 unsigned UndefPair = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6083 BuildMI(BB, dl, TII->get(TargetOpcode::IMPLICIT_DEF), UndefPair);
6084 unsigned r1 = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6085 BuildMI(BB, dl, TII->get(TargetOpcode::INSERT_SUBREG), r1)
6086 .addReg(UndefPair)
6087 .addReg(tmpRegLo)
6088 .addImm(ARM::gsub_0);
6089 BuildMI(BB, dl, TII->get(TargetOpcode::INSERT_SUBREG), GPRPair1)
6090 .addReg(r1)
6091 .addReg(tmpRegHi)
6092 .addImm(ARM::gsub_1);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006093 } else {
6094 // Copy to physregs for strexd
Weiming Zhaoe56764b2012-11-16 21:55:34 +00006095 unsigned UndefPair = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6096 unsigned r1 = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6097 BuildMI(BB, dl, TII->get(TargetOpcode::IMPLICIT_DEF), UndefPair);
6098 BuildMI(BB, dl, TII->get(TargetOpcode::INSERT_SUBREG), r1)
6099 .addReg(UndefPair)
6100 .addReg(vallo)
6101 .addImm(ARM::gsub_0);
6102 BuildMI(BB, dl, TII->get(TargetOpcode::INSERT_SUBREG), GPRPair1)
6103 .addReg(r1)
6104 .addReg(valhi)
6105 .addImm(ARM::gsub_1);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006106 }
Silviu Baranga35b3df62012-11-29 14:41:25 +00006107 unsigned GPRPairStore = GPRPair1;
6108 if (IsMinMax) {
6109 // Compare and branch to exit block.
6110 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6111 .addMBB(exitMBB).addImm(CC).addReg(ARM::CPSR);
6112 BB->addSuccessor(exitMBB);
6113 BB->addSuccessor(contBB);
6114 BB = contBB;
6115 GPRPairStore = GPRPair2;
6116 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00006117
6118 // Store
6119 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), storesuccess)
Silviu Baranga35b3df62012-11-29 14:41:25 +00006120 .addReg(GPRPairStore).addReg(ptr));
Eli Friedman2bdffe42011-08-31 00:31:29 +00006121 // Cmp+jump
6122 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
6123 .addReg(storesuccess).addImm(0));
6124 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6125 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
6126
6127 BB->addSuccessor(loopMBB);
6128 BB->addSuccessor(exitMBB);
6129
6130 // exitMBB:
6131 // ...
6132 BB = exitMBB;
6133
6134 MI->eraseFromParent(); // The instruction is gone now.
6135
6136 return BB;
6137}
6138
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006139/// SetupEntryBlockForSjLj - Insert code into the entry block that creates and
6140/// registers the function context.
6141void ARMTargetLowering::
6142SetupEntryBlockForSjLj(MachineInstr *MI, MachineBasicBlock *MBB,
6143 MachineBasicBlock *DispatchBB, int FI) const {
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006144 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6145 DebugLoc dl = MI->getDebugLoc();
6146 MachineFunction *MF = MBB->getParent();
6147 MachineRegisterInfo *MRI = &MF->getRegInfo();
6148 MachineConstantPool *MCP = MF->getConstantPool();
6149 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
6150 const Function *F = MF->getFunction();
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006151
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006152 bool isThumb = Subtarget->isThumb();
Bill Wendlingff4216a2011-10-03 22:44:15 +00006153 bool isThumb2 = Subtarget->isThumb2();
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006154
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006155 unsigned PCLabelId = AFI->createPICLabelUId();
Bill Wendlingff4216a2011-10-03 22:44:15 +00006156 unsigned PCAdj = (isThumb || isThumb2) ? 4 : 8;
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006157 ARMConstantPoolValue *CPV =
6158 ARMConstantPoolMBB::Create(F->getContext(), DispatchBB, PCLabelId, PCAdj);
6159 unsigned CPI = MCP->getConstantPoolIndex(CPV, 4);
6160
Craig Topper420761a2012-04-20 07:30:17 +00006161 const TargetRegisterClass *TRC = isThumb ?
6162 (const TargetRegisterClass*)&ARM::tGPRRegClass :
6163 (const TargetRegisterClass*)&ARM::GPRRegClass;
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006164
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006165 // Grab constant pool and fixed stack memory operands.
6166 MachineMemOperand *CPMMO =
6167 MF->getMachineMemOperand(MachinePointerInfo::getConstantPool(),
6168 MachineMemOperand::MOLoad, 4, 4);
6169
6170 MachineMemOperand *FIMMOSt =
6171 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
6172 MachineMemOperand::MOStore, 4, 4);
6173
6174 // Load the address of the dispatch MBB into the jump buffer.
6175 if (isThumb2) {
6176 // Incoming value: jbuf
6177 // ldr.n r5, LCPI1_1
6178 // orr r5, r5, #1
6179 // add r5, pc
6180 // str r5, [$jbuf, #+4] ; &jbuf[1]
6181 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6182 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2LDRpci), NewVReg1)
6183 .addConstantPoolIndex(CPI)
6184 .addMemOperand(CPMMO));
6185 // Set the low bit because of thumb mode.
6186 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6187 AddDefaultCC(
6188 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2ORRri), NewVReg2)
6189 .addReg(NewVReg1, RegState::Kill)
6190 .addImm(0x01)));
6191 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6192 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg3)
6193 .addReg(NewVReg2, RegState::Kill)
6194 .addImm(PCLabelId);
6195 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2STRi12))
6196 .addReg(NewVReg3, RegState::Kill)
6197 .addFrameIndex(FI)
6198 .addImm(36) // &jbuf[1] :: pc
6199 .addMemOperand(FIMMOSt));
6200 } else if (isThumb) {
6201 // Incoming value: jbuf
6202 // ldr.n r1, LCPI1_4
6203 // add r1, pc
6204 // mov r2, #1
6205 // orrs r1, r2
6206 // add r2, $jbuf, #+4 ; &jbuf[1]
6207 // str r1, [r2]
6208 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6209 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tLDRpci), NewVReg1)
6210 .addConstantPoolIndex(CPI)
6211 .addMemOperand(CPMMO));
6212 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6213 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg2)
6214 .addReg(NewVReg1, RegState::Kill)
6215 .addImm(PCLabelId);
6216 // Set the low bit because of thumb mode.
6217 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6218 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tMOVi8), NewVReg3)
6219 .addReg(ARM::CPSR, RegState::Define)
6220 .addImm(1));
6221 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6222 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tORR), NewVReg4)
6223 .addReg(ARM::CPSR, RegState::Define)
6224 .addReg(NewVReg2, RegState::Kill)
6225 .addReg(NewVReg3, RegState::Kill));
6226 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
6227 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tADDrSPi), NewVReg5)
6228 .addFrameIndex(FI)
6229 .addImm(36)); // &jbuf[1] :: pc
6230 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tSTRi))
6231 .addReg(NewVReg4, RegState::Kill)
6232 .addReg(NewVReg5, RegState::Kill)
6233 .addImm(0)
6234 .addMemOperand(FIMMOSt));
6235 } else {
6236 // Incoming value: jbuf
6237 // ldr r1, LCPI1_1
6238 // add r1, pc, r1
6239 // str r1, [$jbuf, #+4] ; &jbuf[1]
6240 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6241 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::LDRi12), NewVReg1)
6242 .addConstantPoolIndex(CPI)
6243 .addImm(0)
6244 .addMemOperand(CPMMO));
6245 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6246 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::PICADD), NewVReg2)
6247 .addReg(NewVReg1, RegState::Kill)
6248 .addImm(PCLabelId));
6249 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::STRi12))
6250 .addReg(NewVReg2, RegState::Kill)
6251 .addFrameIndex(FI)
6252 .addImm(36) // &jbuf[1] :: pc
6253 .addMemOperand(FIMMOSt));
6254 }
6255}
6256
6257MachineBasicBlock *ARMTargetLowering::
6258EmitSjLjDispatchBlock(MachineInstr *MI, MachineBasicBlock *MBB) const {
6259 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6260 DebugLoc dl = MI->getDebugLoc();
6261 MachineFunction *MF = MBB->getParent();
6262 MachineRegisterInfo *MRI = &MF->getRegInfo();
6263 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
6264 MachineFrameInfo *MFI = MF->getFrameInfo();
6265 int FI = MFI->getFunctionContextIndex();
6266
Craig Topper420761a2012-04-20 07:30:17 +00006267 const TargetRegisterClass *TRC = Subtarget->isThumb() ?
6268 (const TargetRegisterClass*)&ARM::tGPRRegClass :
Jakob Stoklund Olesen027c32a2012-05-20 06:38:47 +00006269 (const TargetRegisterClass*)&ARM::GPRnopcRegClass;
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006270
Bill Wendling04f15b42011-10-06 21:29:56 +00006271 // Get a mapping of the call site numbers to all of the landing pads they're
6272 // associated with.
Bill Wendling2a850152011-10-05 00:02:33 +00006273 DenseMap<unsigned, SmallVector<MachineBasicBlock*, 2> > CallSiteNumToLPad;
6274 unsigned MaxCSNum = 0;
6275 MachineModuleInfo &MMI = MF->getMMI();
Jim Grosbachd4f020a2012-04-06 23:43:50 +00006276 for (MachineFunction::iterator BB = MF->begin(), E = MF->end(); BB != E;
6277 ++BB) {
Bill Wendling2a850152011-10-05 00:02:33 +00006278 if (!BB->isLandingPad()) continue;
6279
6280 // FIXME: We should assert that the EH_LABEL is the first MI in the landing
6281 // pad.
6282 for (MachineBasicBlock::iterator
6283 II = BB->begin(), IE = BB->end(); II != IE; ++II) {
6284 if (!II->isEHLabel()) continue;
6285
6286 MCSymbol *Sym = II->getOperand(0).getMCSymbol();
Bill Wendling5cbef192011-10-05 23:28:57 +00006287 if (!MMI.hasCallSiteLandingPad(Sym)) continue;
Bill Wendling2a850152011-10-05 00:02:33 +00006288
Bill Wendling5cbef192011-10-05 23:28:57 +00006289 SmallVectorImpl<unsigned> &CallSiteIdxs = MMI.getCallSiteLandingPad(Sym);
6290 for (SmallVectorImpl<unsigned>::iterator
6291 CSI = CallSiteIdxs.begin(), CSE = CallSiteIdxs.end();
6292 CSI != CSE; ++CSI) {
6293 CallSiteNumToLPad[*CSI].push_back(BB);
6294 MaxCSNum = std::max(MaxCSNum, *CSI);
6295 }
Bill Wendling2a850152011-10-05 00:02:33 +00006296 break;
6297 }
6298 }
6299
6300 // Get an ordered list of the machine basic blocks for the jump table.
6301 std::vector<MachineBasicBlock*> LPadList;
Bill Wendling2acf6382011-10-07 23:18:02 +00006302 SmallPtrSet<MachineBasicBlock*, 64> InvokeBBs;
Bill Wendling2a850152011-10-05 00:02:33 +00006303 LPadList.reserve(CallSiteNumToLPad.size());
6304 for (unsigned I = 1; I <= MaxCSNum; ++I) {
6305 SmallVectorImpl<MachineBasicBlock*> &MBBList = CallSiteNumToLPad[I];
6306 for (SmallVectorImpl<MachineBasicBlock*>::iterator
Bill Wendling2acf6382011-10-07 23:18:02 +00006307 II = MBBList.begin(), IE = MBBList.end(); II != IE; ++II) {
Bill Wendling2a850152011-10-05 00:02:33 +00006308 LPadList.push_back(*II);
Bill Wendling2acf6382011-10-07 23:18:02 +00006309 InvokeBBs.insert((*II)->pred_begin(), (*II)->pred_end());
6310 }
Bill Wendling2a850152011-10-05 00:02:33 +00006311 }
6312
Bill Wendling5cbef192011-10-05 23:28:57 +00006313 assert(!LPadList.empty() &&
6314 "No landing pad destinations for the dispatch jump table!");
6315
Bill Wendling04f15b42011-10-06 21:29:56 +00006316 // Create the jump table and associated information.
Bill Wendling2a850152011-10-05 00:02:33 +00006317 MachineJumpTableInfo *JTI =
6318 MF->getOrCreateJumpTableInfo(MachineJumpTableInfo::EK_Inline);
6319 unsigned MJTI = JTI->createJumpTableIndex(LPadList);
6320 unsigned UId = AFI->createJumpTableUId();
6321
Bill Wendling04f15b42011-10-06 21:29:56 +00006322 // Create the MBBs for the dispatch code.
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006323
6324 // Shove the dispatch's address into the return slot in the function context.
6325 MachineBasicBlock *DispatchBB = MF->CreateMachineBasicBlock();
6326 DispatchBB->setIsLandingPad();
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006327
Bill Wendlingbb734682011-10-05 00:39:32 +00006328 MachineBasicBlock *TrapBB = MF->CreateMachineBasicBlock();
Bill Wendling083a8eb2011-10-06 23:37:36 +00006329 BuildMI(TrapBB, dl, TII->get(Subtarget->isThumb() ? ARM::tTRAP : ARM::TRAP));
Bill Wendlingbb734682011-10-05 00:39:32 +00006330 DispatchBB->addSuccessor(TrapBB);
6331
6332 MachineBasicBlock *DispContBB = MF->CreateMachineBasicBlock();
6333 DispatchBB->addSuccessor(DispContBB);
Bill Wendling2a850152011-10-05 00:02:33 +00006334
Bill Wendlinga48ed4f2011-10-17 21:32:56 +00006335 // Insert and MBBs.
Bill Wendling930193c2011-10-06 00:53:33 +00006336 MF->insert(MF->end(), DispatchBB);
6337 MF->insert(MF->end(), DispContBB);
6338 MF->insert(MF->end(), TrapBB);
Bill Wendling930193c2011-10-06 00:53:33 +00006339
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006340 // Insert code into the entry block that creates and registers the function
6341 // context.
6342 SetupEntryBlockForSjLj(MI, MBB, DispatchBB, FI);
6343
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006344 MachineMemOperand *FIMMOLd =
Bill Wendling04f15b42011-10-06 21:29:56 +00006345 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Bill Wendling083a8eb2011-10-06 23:37:36 +00006346 MachineMemOperand::MOLoad |
6347 MachineMemOperand::MOVolatile, 4, 4);
Bill Wendling930193c2011-10-06 00:53:33 +00006348
Chad Rosiere7bd5192012-11-06 23:05:24 +00006349 MachineInstrBuilder MIB;
6350 MIB = BuildMI(DispatchBB, dl, TII->get(ARM::Int_eh_sjlj_dispatchsetup));
6351
6352 const ARMBaseInstrInfo *AII = static_cast<const ARMBaseInstrInfo*>(TII);
6353 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
6354
6355 // Add a register mask with no preserved registers. This results in all
6356 // registers being marked as clobbered.
6357 MIB.addRegMask(RI.getNoPreservedMask());
Bob Wilsoneaab6ef2011-11-16 07:11:57 +00006358
Bill Wendling952cb502011-10-18 22:49:07 +00006359 unsigned NumLPads = LPadList.size();
Bill Wendling95ce2e92011-10-06 22:53:00 +00006360 if (Subtarget->isThumb2()) {
6361 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6362 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2LDRi12), NewVReg1)
6363 .addFrameIndex(FI)
6364 .addImm(4)
6365 .addMemOperand(FIMMOLd));
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006366
Bill Wendling952cb502011-10-18 22:49:07 +00006367 if (NumLPads < 256) {
6368 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPri))
6369 .addReg(NewVReg1)
6370 .addImm(LPadList.size()));
6371 } else {
6372 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6373 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVi16), VReg1)
Bill Wendling15a1a222011-10-18 23:19:55 +00006374 .addImm(NumLPads & 0xFFFF));
6375
6376 unsigned VReg2 = VReg1;
6377 if ((NumLPads & 0xFFFF0000) != 0) {
6378 VReg2 = MRI->createVirtualRegister(TRC);
6379 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVTi16), VReg2)
6380 .addReg(VReg1)
6381 .addImm(NumLPads >> 16));
6382 }
6383
Bill Wendling952cb502011-10-18 22:49:07 +00006384 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPrr))
6385 .addReg(NewVReg1)
6386 .addReg(VReg2));
6387 }
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006388
Bill Wendling95ce2e92011-10-06 22:53:00 +00006389 BuildMI(DispatchBB, dl, TII->get(ARM::t2Bcc))
6390 .addMBB(TrapBB)
6391 .addImm(ARMCC::HI)
6392 .addReg(ARM::CPSR);
Bill Wendlingbb734682011-10-05 00:39:32 +00006393
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006394 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6395 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::t2LEApcrelJT),NewVReg3)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006396 .addJumpTableIndex(MJTI)
6397 .addImm(UId));
Bill Wendling2a850152011-10-05 00:02:33 +00006398
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006399 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
Bill Wendling95ce2e92011-10-06 22:53:00 +00006400 AddDefaultCC(
6401 AddDefaultPred(
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006402 BuildMI(DispContBB, dl, TII->get(ARM::t2ADDrs), NewVReg4)
6403 .addReg(NewVReg3, RegState::Kill)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006404 .addReg(NewVReg1)
6405 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
6406
6407 BuildMI(DispContBB, dl, TII->get(ARM::t2BR_JT))
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006408 .addReg(NewVReg4, RegState::Kill)
Bill Wendling2a850152011-10-05 00:02:33 +00006409 .addReg(NewVReg1)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006410 .addJumpTableIndex(MJTI)
6411 .addImm(UId);
6412 } else if (Subtarget->isThumb()) {
Bill Wendling083a8eb2011-10-06 23:37:36 +00006413 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6414 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRspi), NewVReg1)
6415 .addFrameIndex(FI)
6416 .addImm(1)
6417 .addMemOperand(FIMMOLd));
Bill Wendlingf1083d42011-10-07 22:08:37 +00006418
Bill Wendlinga5871dc2011-10-18 23:11:05 +00006419 if (NumLPads < 256) {
6420 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPi8))
6421 .addReg(NewVReg1)
6422 .addImm(NumLPads));
6423 } else {
6424 MachineConstantPool *ConstantPool = MF->getConstantPool();
Bill Wendling922ad782011-10-19 09:24:02 +00006425 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
6426 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
6427
6428 // MachineConstantPool wants an explicit alignment.
Micah Villmow3574eca2012-10-08 16:38:25 +00006429 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Bill Wendling922ad782011-10-19 09:24:02 +00006430 if (Align == 0)
Micah Villmow3574eca2012-10-08 16:38:25 +00006431 Align = getDataLayout()->getTypeAllocSize(C->getType());
Bill Wendling922ad782011-10-19 09:24:02 +00006432 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
Bill Wendlinga5871dc2011-10-18 23:11:05 +00006433
6434 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6435 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRpci))
6436 .addReg(VReg1, RegState::Define)
6437 .addConstantPoolIndex(Idx));
6438 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPr))
6439 .addReg(NewVReg1)
6440 .addReg(VReg1));
6441 }
6442
Bill Wendling083a8eb2011-10-06 23:37:36 +00006443 BuildMI(DispatchBB, dl, TII->get(ARM::tBcc))
6444 .addMBB(TrapBB)
6445 .addImm(ARMCC::HI)
6446 .addReg(ARM::CPSR);
6447
6448 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6449 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLSLri), NewVReg2)
6450 .addReg(ARM::CPSR, RegState::Define)
6451 .addReg(NewVReg1)
6452 .addImm(2));
6453
6454 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling217f0e92011-10-06 23:41:14 +00006455 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLEApcrelJT), NewVReg3)
Bill Wendling083a8eb2011-10-06 23:37:36 +00006456 .addJumpTableIndex(MJTI)
6457 .addImm(UId));
6458
6459 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6460 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg4)
6461 .addReg(ARM::CPSR, RegState::Define)
6462 .addReg(NewVReg2, RegState::Kill)
6463 .addReg(NewVReg3));
6464
6465 MachineMemOperand *JTMMOLd =
6466 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
6467 MachineMemOperand::MOLoad, 4, 4);
6468
6469 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
6470 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLDRi), NewVReg5)
6471 .addReg(NewVReg4, RegState::Kill)
6472 .addImm(0)
6473 .addMemOperand(JTMMOLd));
6474
6475 unsigned NewVReg6 = MRI->createVirtualRegister(TRC);
6476 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg6)
6477 .addReg(ARM::CPSR, RegState::Define)
6478 .addReg(NewVReg5, RegState::Kill)
6479 .addReg(NewVReg3));
6480
6481 BuildMI(DispContBB, dl, TII->get(ARM::tBR_JTr))
6482 .addReg(NewVReg6, RegState::Kill)
6483 .addJumpTableIndex(MJTI)
6484 .addImm(UId);
Bill Wendling95ce2e92011-10-06 22:53:00 +00006485 } else {
6486 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6487 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRi12), NewVReg1)
6488 .addFrameIndex(FI)
6489 .addImm(4)
6490 .addMemOperand(FIMMOLd));
Bill Wendling564392b2011-10-18 22:11:18 +00006491
Bill Wendling85f3a0a2011-10-18 22:52:20 +00006492 if (NumLPads < 256) {
6493 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPri))
6494 .addReg(NewVReg1)
6495 .addImm(NumLPads));
Bill Wendling922ad782011-10-19 09:24:02 +00006496 } else if (Subtarget->hasV6T2Ops() && isUInt<16>(NumLPads)) {
Bill Wendling85f3a0a2011-10-18 22:52:20 +00006497 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6498 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVi16), VReg1)
Bill Wendling15a1a222011-10-18 23:19:55 +00006499 .addImm(NumLPads & 0xFFFF));
6500
6501 unsigned VReg2 = VReg1;
6502 if ((NumLPads & 0xFFFF0000) != 0) {
6503 VReg2 = MRI->createVirtualRegister(TRC);
6504 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVTi16), VReg2)
6505 .addReg(VReg1)
6506 .addImm(NumLPads >> 16));
6507 }
6508
Bill Wendling85f3a0a2011-10-18 22:52:20 +00006509 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
6510 .addReg(NewVReg1)
6511 .addReg(VReg2));
Bill Wendling922ad782011-10-19 09:24:02 +00006512 } else {
6513 MachineConstantPool *ConstantPool = MF->getConstantPool();
6514 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
6515 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
6516
6517 // MachineConstantPool wants an explicit alignment.
Micah Villmow3574eca2012-10-08 16:38:25 +00006518 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Bill Wendling922ad782011-10-19 09:24:02 +00006519 if (Align == 0)
Micah Villmow3574eca2012-10-08 16:38:25 +00006520 Align = getDataLayout()->getTypeAllocSize(C->getType());
Bill Wendling922ad782011-10-19 09:24:02 +00006521 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
6522
6523 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6524 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRcp))
6525 .addReg(VReg1, RegState::Define)
Bill Wendling767f8be2011-10-20 20:37:11 +00006526 .addConstantPoolIndex(Idx)
6527 .addImm(0));
Bill Wendling922ad782011-10-19 09:24:02 +00006528 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
6529 .addReg(NewVReg1)
6530 .addReg(VReg1, RegState::Kill));
Bill Wendling85f3a0a2011-10-18 22:52:20 +00006531 }
6532
Bill Wendling95ce2e92011-10-06 22:53:00 +00006533 BuildMI(DispatchBB, dl, TII->get(ARM::Bcc))
6534 .addMBB(TrapBB)
6535 .addImm(ARMCC::HI)
6536 .addReg(ARM::CPSR);
Bill Wendling2a850152011-10-05 00:02:33 +00006537
Bill Wendling564392b2011-10-18 22:11:18 +00006538 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling95ce2e92011-10-06 22:53:00 +00006539 AddDefaultCC(
Bill Wendling564392b2011-10-18 22:11:18 +00006540 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::MOVsi), NewVReg3)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006541 .addReg(NewVReg1)
6542 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
Bill Wendling564392b2011-10-18 22:11:18 +00006543 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6544 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::LEApcrelJT), NewVReg4)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006545 .addJumpTableIndex(MJTI)
6546 .addImm(UId));
6547
6548 MachineMemOperand *JTMMOLd =
6549 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
6550 MachineMemOperand::MOLoad, 4, 4);
Bill Wendling564392b2011-10-18 22:11:18 +00006551 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
Bill Wendling95ce2e92011-10-06 22:53:00 +00006552 AddDefaultPred(
Bill Wendling564392b2011-10-18 22:11:18 +00006553 BuildMI(DispContBB, dl, TII->get(ARM::LDRrs), NewVReg5)
6554 .addReg(NewVReg3, RegState::Kill)
6555 .addReg(NewVReg4)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006556 .addImm(0)
6557 .addMemOperand(JTMMOLd));
6558
6559 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTadd))
Bill Wendling564392b2011-10-18 22:11:18 +00006560 .addReg(NewVReg5, RegState::Kill)
6561 .addReg(NewVReg4)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006562 .addJumpTableIndex(MJTI)
6563 .addImm(UId);
6564 }
Bill Wendling2a850152011-10-05 00:02:33 +00006565
Bill Wendlingbb734682011-10-05 00:39:32 +00006566 // Add the jump table entries as successors to the MBB.
Jakob Stoklund Olesena0708d12012-08-20 20:52:03 +00006567 SmallPtrSet<MachineBasicBlock*, 8> SeenMBBs;
Bill Wendlingbb734682011-10-05 00:39:32 +00006568 for (std::vector<MachineBasicBlock*>::iterator
Bill Wendling2acf6382011-10-07 23:18:02 +00006569 I = LPadList.begin(), E = LPadList.end(); I != E; ++I) {
6570 MachineBasicBlock *CurMBB = *I;
Jakob Stoklund Olesena0708d12012-08-20 20:52:03 +00006571 if (SeenMBBs.insert(CurMBB))
Bill Wendling2acf6382011-10-07 23:18:02 +00006572 DispContBB->addSuccessor(CurMBB);
Bill Wendling2acf6382011-10-07 23:18:02 +00006573 }
6574
Bill Wendling24bb9252011-10-17 05:25:09 +00006575 // N.B. the order the invoke BBs are processed in doesn't matter here.
Craig Topper015f2282012-03-04 03:33:22 +00006576 const uint16_t *SavedRegs = RI.getCalleeSavedRegs(MF);
Bill Wendlingf7b02072011-10-18 18:30:49 +00006577 SmallVector<MachineBasicBlock*, 64> MBBLPads;
Bill Wendling2acf6382011-10-07 23:18:02 +00006578 for (SmallPtrSet<MachineBasicBlock*, 64>::iterator
6579 I = InvokeBBs.begin(), E = InvokeBBs.end(); I != E; ++I) {
6580 MachineBasicBlock *BB = *I;
Bill Wendling969c9ef2011-10-14 23:34:37 +00006581
6582 // Remove the landing pad successor from the invoke block and replace it
6583 // with the new dispatch block.
Bill Wendlingde39d862011-10-26 07:16:18 +00006584 SmallVector<MachineBasicBlock*, 4> Successors(BB->succ_begin(),
6585 BB->succ_end());
6586 while (!Successors.empty()) {
6587 MachineBasicBlock *SMBB = Successors.pop_back_val();
Bill Wendling2acf6382011-10-07 23:18:02 +00006588 if (SMBB->isLandingPad()) {
6589 BB->removeSuccessor(SMBB);
Bill Wendlingf7b02072011-10-18 18:30:49 +00006590 MBBLPads.push_back(SMBB);
Bill Wendling2acf6382011-10-07 23:18:02 +00006591 }
6592 }
6593
6594 BB->addSuccessor(DispatchBB);
Bill Wendling969c9ef2011-10-14 23:34:37 +00006595
6596 // Find the invoke call and mark all of the callee-saved registers as
6597 // 'implicit defined' so that they're spilled. This prevents code from
6598 // moving instructions to before the EH block, where they will never be
6599 // executed.
6600 for (MachineBasicBlock::reverse_iterator
6601 II = BB->rbegin(), IE = BB->rend(); II != IE; ++II) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00006602 if (!II->isCall()) continue;
Bill Wendling969c9ef2011-10-14 23:34:37 +00006603
6604 DenseMap<unsigned, bool> DefRegs;
6605 for (MachineInstr::mop_iterator
6606 OI = II->operands_begin(), OE = II->operands_end();
6607 OI != OE; ++OI) {
6608 if (!OI->isReg()) continue;
6609 DefRegs[OI->getReg()] = true;
6610 }
6611
6612 MachineInstrBuilder MIB(&*II);
6613
Bill Wendling5d798592011-10-14 23:55:44 +00006614 for (unsigned i = 0; SavedRegs[i] != 0; ++i) {
Bill Wendlingb8dcb312011-10-22 00:29:28 +00006615 unsigned Reg = SavedRegs[i];
6616 if (Subtarget->isThumb2() &&
Craig Topper420761a2012-04-20 07:30:17 +00006617 !ARM::tGPRRegClass.contains(Reg) &&
6618 !ARM::hGPRRegClass.contains(Reg))
Bill Wendlingb8dcb312011-10-22 00:29:28 +00006619 continue;
Craig Topper420761a2012-04-20 07:30:17 +00006620 if (Subtarget->isThumb1Only() && !ARM::tGPRRegClass.contains(Reg))
Bill Wendlingb8dcb312011-10-22 00:29:28 +00006621 continue;
Craig Topper420761a2012-04-20 07:30:17 +00006622 if (!Subtarget->isThumb() && !ARM::GPRRegClass.contains(Reg))
Bill Wendlingb8dcb312011-10-22 00:29:28 +00006623 continue;
6624 if (!DefRegs[Reg])
6625 MIB.addReg(Reg, RegState::ImplicitDefine | RegState::Dead);
Bill Wendling5d798592011-10-14 23:55:44 +00006626 }
Bill Wendling969c9ef2011-10-14 23:34:37 +00006627
6628 break;
6629 }
Bill Wendling2acf6382011-10-07 23:18:02 +00006630 }
Bill Wendlingbb734682011-10-05 00:39:32 +00006631
Bill Wendlingf7b02072011-10-18 18:30:49 +00006632 // Mark all former landing pads as non-landing pads. The dispatch is the only
6633 // landing pad now.
6634 for (SmallVectorImpl<MachineBasicBlock*>::iterator
6635 I = MBBLPads.begin(), E = MBBLPads.end(); I != E; ++I)
6636 (*I)->setIsLandingPad(false);
6637
Bill Wendlingbb734682011-10-05 00:39:32 +00006638 // The instruction is gone now.
6639 MI->eraseFromParent();
6640
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006641 return MBB;
6642}
6643
Evan Cheng218977b2010-07-13 19:27:42 +00006644static
6645MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
6646 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
6647 E = MBB->succ_end(); I != E; ++I)
6648 if (*I != Succ)
6649 return *I;
6650 llvm_unreachable("Expecting a BB with two successors!");
6651}
6652
Manman Ren68f25572012-06-01 19:33:18 +00006653MachineBasicBlock *ARMTargetLowering::
6654EmitStructByval(MachineInstr *MI, MachineBasicBlock *BB) const {
6655 // This pseudo instruction has 3 operands: dst, src, size
6656 // We expand it to a loop if size > Subtarget->getMaxInlineSizeThreshold().
6657 // Otherwise, we will generate unrolled scalar copies.
6658 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6659 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6660 MachineFunction::iterator It = BB;
6661 ++It;
6662
6663 unsigned dest = MI->getOperand(0).getReg();
6664 unsigned src = MI->getOperand(1).getReg();
6665 unsigned SizeVal = MI->getOperand(2).getImm();
6666 unsigned Align = MI->getOperand(3).getImm();
6667 DebugLoc dl = MI->getDebugLoc();
6668
6669 bool isThumb2 = Subtarget->isThumb2();
6670 MachineFunction *MF = BB->getParent();
6671 MachineRegisterInfo &MRI = MF->getRegInfo();
Manman Reneda9fdf2012-06-18 22:23:48 +00006672 unsigned ldrOpc, strOpc, UnitSize = 0;
Manman Ren68f25572012-06-01 19:33:18 +00006673
6674 const TargetRegisterClass *TRC = isThumb2 ?
6675 (const TargetRegisterClass*)&ARM::tGPRRegClass :
6676 (const TargetRegisterClass*)&ARM::GPRRegClass;
Manman Reneda9fdf2012-06-18 22:23:48 +00006677 const TargetRegisterClass *TRC_Vec = 0;
Manman Ren68f25572012-06-01 19:33:18 +00006678
6679 if (Align & 1) {
6680 ldrOpc = isThumb2 ? ARM::t2LDRB_POST : ARM::LDRB_POST_IMM;
6681 strOpc = isThumb2 ? ARM::t2STRB_POST : ARM::STRB_POST_IMM;
6682 UnitSize = 1;
6683 } else if (Align & 2) {
6684 ldrOpc = isThumb2 ? ARM::t2LDRH_POST : ARM::LDRH_POST;
6685 strOpc = isThumb2 ? ARM::t2STRH_POST : ARM::STRH_POST;
6686 UnitSize = 2;
6687 } else {
Manman Reneda9fdf2012-06-18 22:23:48 +00006688 // Check whether we can use NEON instructions.
Bill Wendling67658342012-10-09 07:45:08 +00006689 if (!MF->getFunction()->getFnAttributes().
6690 hasAttribute(Attributes::NoImplicitFloat) &&
Manman Reneda9fdf2012-06-18 22:23:48 +00006691 Subtarget->hasNEON()) {
6692 if ((Align % 16 == 0) && SizeVal >= 16) {
6693 ldrOpc = ARM::VLD1q32wb_fixed;
6694 strOpc = ARM::VST1q32wb_fixed;
6695 UnitSize = 16;
6696 TRC_Vec = (const TargetRegisterClass*)&ARM::DPairRegClass;
6697 }
6698 else if ((Align % 8 == 0) && SizeVal >= 8) {
6699 ldrOpc = ARM::VLD1d32wb_fixed;
6700 strOpc = ARM::VST1d32wb_fixed;
6701 UnitSize = 8;
6702 TRC_Vec = (const TargetRegisterClass*)&ARM::DPRRegClass;
6703 }
6704 }
6705 // Can't use NEON instructions.
6706 if (UnitSize == 0) {
6707 ldrOpc = isThumb2 ? ARM::t2LDR_POST : ARM::LDR_POST_IMM;
6708 strOpc = isThumb2 ? ARM::t2STR_POST : ARM::STR_POST_IMM;
6709 UnitSize = 4;
6710 }
Manman Ren68f25572012-06-01 19:33:18 +00006711 }
Manman Reneda9fdf2012-06-18 22:23:48 +00006712
Manman Ren68f25572012-06-01 19:33:18 +00006713 unsigned BytesLeft = SizeVal % UnitSize;
6714 unsigned LoopSize = SizeVal - BytesLeft;
6715
6716 if (SizeVal <= Subtarget->getMaxInlineSizeThreshold()) {
6717 // Use LDR and STR to copy.
6718 // [scratch, srcOut] = LDR_POST(srcIn, UnitSize)
6719 // [destOut] = STR_POST(scratch, destIn, UnitSize)
6720 unsigned srcIn = src;
6721 unsigned destIn = dest;
6722 for (unsigned i = 0; i < LoopSize; i+=UnitSize) {
Manman Reneda9fdf2012-06-18 22:23:48 +00006723 unsigned scratch = MRI.createVirtualRegister(UnitSize >= 8 ? TRC_Vec:TRC);
Manman Ren68f25572012-06-01 19:33:18 +00006724 unsigned srcOut = MRI.createVirtualRegister(TRC);
6725 unsigned destOut = MRI.createVirtualRegister(TRC);
Manman Reneda9fdf2012-06-18 22:23:48 +00006726 if (UnitSize >= 8) {
6727 AddDefaultPred(BuildMI(*BB, MI, dl,
6728 TII->get(ldrOpc), scratch)
6729 .addReg(srcOut, RegState::Define).addReg(srcIn).addImm(0));
6730
6731 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(strOpc), destOut)
6732 .addReg(destIn).addImm(0).addReg(scratch));
6733 } else if (isThumb2) {
Manman Ren68f25572012-06-01 19:33:18 +00006734 AddDefaultPred(BuildMI(*BB, MI, dl,
6735 TII->get(ldrOpc), scratch)
6736 .addReg(srcOut, RegState::Define).addReg(srcIn).addImm(UnitSize));
6737
6738 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(strOpc), destOut)
6739 .addReg(scratch).addReg(destIn)
6740 .addImm(UnitSize));
6741 } else {
6742 AddDefaultPred(BuildMI(*BB, MI, dl,
6743 TII->get(ldrOpc), scratch)
6744 .addReg(srcOut, RegState::Define).addReg(srcIn).addReg(0)
6745 .addImm(UnitSize));
6746
6747 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(strOpc), destOut)
6748 .addReg(scratch).addReg(destIn)
6749 .addReg(0).addImm(UnitSize));
6750 }
6751 srcIn = srcOut;
6752 destIn = destOut;
6753 }
6754
6755 // Handle the leftover bytes with LDRB and STRB.
6756 // [scratch, srcOut] = LDRB_POST(srcIn, 1)
6757 // [destOut] = STRB_POST(scratch, destIn, 1)
6758 ldrOpc = isThumb2 ? ARM::t2LDRB_POST : ARM::LDRB_POST_IMM;
6759 strOpc = isThumb2 ? ARM::t2STRB_POST : ARM::STRB_POST_IMM;
6760 for (unsigned i = 0; i < BytesLeft; i++) {
6761 unsigned scratch = MRI.createVirtualRegister(TRC);
6762 unsigned srcOut = MRI.createVirtualRegister(TRC);
6763 unsigned destOut = MRI.createVirtualRegister(TRC);
6764 if (isThumb2) {
6765 AddDefaultPred(BuildMI(*BB, MI, dl,
6766 TII->get(ldrOpc),scratch)
6767 .addReg(srcOut, RegState::Define).addReg(srcIn).addImm(1));
6768
6769 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(strOpc), destOut)
6770 .addReg(scratch).addReg(destIn)
6771 .addReg(0).addImm(1));
6772 } else {
6773 AddDefaultPred(BuildMI(*BB, MI, dl,
6774 TII->get(ldrOpc),scratch)
Stepan Dyatkovskiy2c2cb3c2012-10-10 11:43:40 +00006775 .addReg(srcOut, RegState::Define).addReg(srcIn)
6776 .addReg(0).addImm(1));
Manman Ren68f25572012-06-01 19:33:18 +00006777
6778 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(strOpc), destOut)
6779 .addReg(scratch).addReg(destIn)
6780 .addReg(0).addImm(1));
6781 }
6782 srcIn = srcOut;
6783 destIn = destOut;
6784 }
6785 MI->eraseFromParent(); // The instruction is gone now.
6786 return BB;
6787 }
6788
6789 // Expand the pseudo op to a loop.
6790 // thisMBB:
6791 // ...
6792 // movw varEnd, # --> with thumb2
6793 // movt varEnd, #
6794 // ldrcp varEnd, idx --> without thumb2
6795 // fallthrough --> loopMBB
6796 // loopMBB:
6797 // PHI varPhi, varEnd, varLoop
6798 // PHI srcPhi, src, srcLoop
6799 // PHI destPhi, dst, destLoop
6800 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
6801 // [destLoop] = STR_POST(scratch, destPhi, UnitSize)
6802 // subs varLoop, varPhi, #UnitSize
6803 // bne loopMBB
6804 // fallthrough --> exitMBB
6805 // exitMBB:
6806 // epilogue to handle left-over bytes
6807 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
6808 // [destOut] = STRB_POST(scratch, destLoop, 1)
6809 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6810 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6811 MF->insert(It, loopMBB);
6812 MF->insert(It, exitMBB);
6813
6814 // Transfer the remainder of BB and its successor edges to exitMBB.
6815 exitMBB->splice(exitMBB->begin(), BB,
6816 llvm::next(MachineBasicBlock::iterator(MI)),
6817 BB->end());
6818 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6819
6820 // Load an immediate to varEnd.
6821 unsigned varEnd = MRI.createVirtualRegister(TRC);
6822 if (isThumb2) {
6823 unsigned VReg1 = varEnd;
6824 if ((LoopSize & 0xFFFF0000) != 0)
6825 VReg1 = MRI.createVirtualRegister(TRC);
6826 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2MOVi16), VReg1)
6827 .addImm(LoopSize & 0xFFFF));
6828
6829 if ((LoopSize & 0xFFFF0000) != 0)
6830 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2MOVTi16), varEnd)
6831 .addReg(VReg1)
6832 .addImm(LoopSize >> 16));
6833 } else {
6834 MachineConstantPool *ConstantPool = MF->getConstantPool();
6835 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
6836 const Constant *C = ConstantInt::get(Int32Ty, LoopSize);
6837
6838 // MachineConstantPool wants an explicit alignment.
Micah Villmow3574eca2012-10-08 16:38:25 +00006839 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Manman Ren68f25572012-06-01 19:33:18 +00006840 if (Align == 0)
Micah Villmow3574eca2012-10-08 16:38:25 +00006841 Align = getDataLayout()->getTypeAllocSize(C->getType());
Manman Ren68f25572012-06-01 19:33:18 +00006842 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
6843
6844 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::LDRcp))
6845 .addReg(varEnd, RegState::Define)
6846 .addConstantPoolIndex(Idx)
6847 .addImm(0));
6848 }
6849 BB->addSuccessor(loopMBB);
6850
6851 // Generate the loop body:
6852 // varPhi = PHI(varLoop, varEnd)
6853 // srcPhi = PHI(srcLoop, src)
6854 // destPhi = PHI(destLoop, dst)
6855 MachineBasicBlock *entryBB = BB;
6856 BB = loopMBB;
6857 unsigned varLoop = MRI.createVirtualRegister(TRC);
6858 unsigned varPhi = MRI.createVirtualRegister(TRC);
6859 unsigned srcLoop = MRI.createVirtualRegister(TRC);
6860 unsigned srcPhi = MRI.createVirtualRegister(TRC);
6861 unsigned destLoop = MRI.createVirtualRegister(TRC);
6862 unsigned destPhi = MRI.createVirtualRegister(TRC);
6863
6864 BuildMI(*BB, BB->begin(), dl, TII->get(ARM::PHI), varPhi)
6865 .addReg(varLoop).addMBB(loopMBB)
6866 .addReg(varEnd).addMBB(entryBB);
6867 BuildMI(BB, dl, TII->get(ARM::PHI), srcPhi)
6868 .addReg(srcLoop).addMBB(loopMBB)
6869 .addReg(src).addMBB(entryBB);
6870 BuildMI(BB, dl, TII->get(ARM::PHI), destPhi)
6871 .addReg(destLoop).addMBB(loopMBB)
6872 .addReg(dest).addMBB(entryBB);
6873
6874 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
6875 // [destLoop] = STR_POST(scratch, destPhi, UnitSiz)
Manman Reneda9fdf2012-06-18 22:23:48 +00006876 unsigned scratch = MRI.createVirtualRegister(UnitSize >= 8 ? TRC_Vec:TRC);
6877 if (UnitSize >= 8) {
6878 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), scratch)
6879 .addReg(srcLoop, RegState::Define).addReg(srcPhi).addImm(0));
6880
6881 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), destLoop)
6882 .addReg(destPhi).addImm(0).addReg(scratch));
6883 } else if (isThumb2) {
Manman Ren68f25572012-06-01 19:33:18 +00006884 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), scratch)
6885 .addReg(srcLoop, RegState::Define).addReg(srcPhi).addImm(UnitSize));
6886
6887 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), destLoop)
6888 .addReg(scratch).addReg(destPhi)
6889 .addImm(UnitSize));
6890 } else {
6891 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), scratch)
6892 .addReg(srcLoop, RegState::Define).addReg(srcPhi).addReg(0)
6893 .addImm(UnitSize));
6894
6895 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), destLoop)
6896 .addReg(scratch).addReg(destPhi)
6897 .addReg(0).addImm(UnitSize));
6898 }
6899
6900 // Decrement loop variable by UnitSize.
6901 MachineInstrBuilder MIB = BuildMI(BB, dl,
6902 TII->get(isThumb2 ? ARM::t2SUBri : ARM::SUBri), varLoop);
6903 AddDefaultCC(AddDefaultPred(MIB.addReg(varPhi).addImm(UnitSize)));
6904 MIB->getOperand(5).setReg(ARM::CPSR);
6905 MIB->getOperand(5).setIsDef(true);
6906
6907 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6908 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
6909
6910 // loopMBB can loop back to loopMBB or fall through to exitMBB.
6911 BB->addSuccessor(loopMBB);
6912 BB->addSuccessor(exitMBB);
6913
6914 // Add epilogue to handle BytesLeft.
6915 BB = exitMBB;
6916 MachineInstr *StartOfExit = exitMBB->begin();
6917 ldrOpc = isThumb2 ? ARM::t2LDRB_POST : ARM::LDRB_POST_IMM;
6918 strOpc = isThumb2 ? ARM::t2STRB_POST : ARM::STRB_POST_IMM;
6919
6920 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
6921 // [destOut] = STRB_POST(scratch, destLoop, 1)
6922 unsigned srcIn = srcLoop;
6923 unsigned destIn = destLoop;
6924 for (unsigned i = 0; i < BytesLeft; i++) {
6925 unsigned scratch = MRI.createVirtualRegister(TRC);
6926 unsigned srcOut = MRI.createVirtualRegister(TRC);
6927 unsigned destOut = MRI.createVirtualRegister(TRC);
6928 if (isThumb2) {
6929 AddDefaultPred(BuildMI(*BB, StartOfExit, dl,
6930 TII->get(ldrOpc),scratch)
6931 .addReg(srcOut, RegState::Define).addReg(srcIn).addImm(1));
6932
6933 AddDefaultPred(BuildMI(*BB, StartOfExit, dl, TII->get(strOpc), destOut)
6934 .addReg(scratch).addReg(destIn)
6935 .addImm(1));
6936 } else {
6937 AddDefaultPred(BuildMI(*BB, StartOfExit, dl,
6938 TII->get(ldrOpc),scratch)
6939 .addReg(srcOut, RegState::Define).addReg(srcIn).addReg(0).addImm(1));
6940
6941 AddDefaultPred(BuildMI(*BB, StartOfExit, dl, TII->get(strOpc), destOut)
6942 .addReg(scratch).addReg(destIn)
6943 .addReg(0).addImm(1));
6944 }
6945 srcIn = srcOut;
6946 destIn = destOut;
6947 }
6948
6949 MI->eraseFromParent(); // The instruction is gone now.
6950 return BB;
6951}
6952
Jim Grosbache801dc42009-12-12 01:40:06 +00006953MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006954ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006955 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006956 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00006957 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006958 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00006959 switch (MI->getOpcode()) {
Andrew Trick1c3af772011-04-23 03:55:32 +00006960 default: {
Jim Grosbach5278eb82009-12-11 01:42:04 +00006961 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00006962 llvm_unreachable("Unexpected instr type to insert");
Andrew Trick1c3af772011-04-23 03:55:32 +00006963 }
Jim Grosbachee2c2a42011-09-16 21:55:56 +00006964 // The Thumb2 pre-indexed stores have the same MI operands, they just
6965 // define them differently in the .td files from the isel patterns, so
6966 // they need pseudos.
6967 case ARM::t2STR_preidx:
6968 MI->setDesc(TII->get(ARM::t2STR_PRE));
6969 return BB;
6970 case ARM::t2STRB_preidx:
6971 MI->setDesc(TII->get(ARM::t2STRB_PRE));
6972 return BB;
6973 case ARM::t2STRH_preidx:
6974 MI->setDesc(TII->get(ARM::t2STRH_PRE));
6975 return BB;
6976
Jim Grosbach19dec202011-08-05 20:35:44 +00006977 case ARM::STRi_preidx:
6978 case ARM::STRBi_preidx: {
Jim Grosbach6cd57162011-08-09 21:22:41 +00006979 unsigned NewOpc = MI->getOpcode() == ARM::STRi_preidx ?
Jim Grosbach19dec202011-08-05 20:35:44 +00006980 ARM::STR_PRE_IMM : ARM::STRB_PRE_IMM;
6981 // Decode the offset.
6982 unsigned Offset = MI->getOperand(4).getImm();
6983 bool isSub = ARM_AM::getAM2Op(Offset) == ARM_AM::sub;
6984 Offset = ARM_AM::getAM2Offset(Offset);
6985 if (isSub)
6986 Offset = -Offset;
6987
Jim Grosbach4dfe2202011-08-12 21:02:34 +00006988 MachineMemOperand *MMO = *MI->memoperands_begin();
Benjamin Kramer2753ae32011-08-27 17:36:14 +00006989 BuildMI(*BB, MI, dl, TII->get(NewOpc))
Jim Grosbach19dec202011-08-05 20:35:44 +00006990 .addOperand(MI->getOperand(0)) // Rn_wb
6991 .addOperand(MI->getOperand(1)) // Rt
6992 .addOperand(MI->getOperand(2)) // Rn
6993 .addImm(Offset) // offset (skip GPR==zero_reg)
6994 .addOperand(MI->getOperand(5)) // pred
Jim Grosbach4dfe2202011-08-12 21:02:34 +00006995 .addOperand(MI->getOperand(6))
6996 .addMemOperand(MMO);
Jim Grosbach19dec202011-08-05 20:35:44 +00006997 MI->eraseFromParent();
6998 return BB;
6999 }
7000 case ARM::STRr_preidx:
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00007001 case ARM::STRBr_preidx:
7002 case ARM::STRH_preidx: {
7003 unsigned NewOpc;
7004 switch (MI->getOpcode()) {
7005 default: llvm_unreachable("unexpected opcode!");
7006 case ARM::STRr_preidx: NewOpc = ARM::STR_PRE_REG; break;
7007 case ARM::STRBr_preidx: NewOpc = ARM::STRB_PRE_REG; break;
7008 case ARM::STRH_preidx: NewOpc = ARM::STRH_PRE; break;
7009 }
Jim Grosbach19dec202011-08-05 20:35:44 +00007010 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(NewOpc));
7011 for (unsigned i = 0; i < MI->getNumOperands(); ++i)
7012 MIB.addOperand(MI->getOperand(i));
7013 MI->eraseFromParent();
7014 return BB;
7015 }
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007016 case ARM::ATOMIC_LOAD_ADD_I8:
7017 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
7018 case ARM::ATOMIC_LOAD_ADD_I16:
7019 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
7020 case ARM::ATOMIC_LOAD_ADD_I32:
7021 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00007022
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007023 case ARM::ATOMIC_LOAD_AND_I8:
7024 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
7025 case ARM::ATOMIC_LOAD_AND_I16:
7026 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
7027 case ARM::ATOMIC_LOAD_AND_I32:
7028 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00007029
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007030 case ARM::ATOMIC_LOAD_OR_I8:
7031 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
7032 case ARM::ATOMIC_LOAD_OR_I16:
7033 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
7034 case ARM::ATOMIC_LOAD_OR_I32:
7035 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00007036
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007037 case ARM::ATOMIC_LOAD_XOR_I8:
7038 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
7039 case ARM::ATOMIC_LOAD_XOR_I16:
7040 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
7041 case ARM::ATOMIC_LOAD_XOR_I32:
7042 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00007043
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007044 case ARM::ATOMIC_LOAD_NAND_I8:
7045 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
7046 case ARM::ATOMIC_LOAD_NAND_I16:
7047 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
7048 case ARM::ATOMIC_LOAD_NAND_I32:
7049 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00007050
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007051 case ARM::ATOMIC_LOAD_SUB_I8:
7052 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
7053 case ARM::ATOMIC_LOAD_SUB_I16:
7054 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
7055 case ARM::ATOMIC_LOAD_SUB_I32:
7056 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00007057
Jim Grosbachf7da8822011-04-26 19:44:18 +00007058 case ARM::ATOMIC_LOAD_MIN_I8:
7059 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::LT);
7060 case ARM::ATOMIC_LOAD_MIN_I16:
7061 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::LT);
7062 case ARM::ATOMIC_LOAD_MIN_I32:
7063 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::LT);
7064
7065 case ARM::ATOMIC_LOAD_MAX_I8:
7066 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::GT);
7067 case ARM::ATOMIC_LOAD_MAX_I16:
7068 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::GT);
7069 case ARM::ATOMIC_LOAD_MAX_I32:
7070 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::GT);
7071
7072 case ARM::ATOMIC_LOAD_UMIN_I8:
7073 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::LO);
7074 case ARM::ATOMIC_LOAD_UMIN_I16:
7075 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::LO);
7076 case ARM::ATOMIC_LOAD_UMIN_I32:
7077 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::LO);
7078
7079 case ARM::ATOMIC_LOAD_UMAX_I8:
7080 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::HI);
7081 case ARM::ATOMIC_LOAD_UMAX_I16:
7082 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::HI);
7083 case ARM::ATOMIC_LOAD_UMAX_I32:
7084 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::HI);
7085
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007086 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
7087 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
7088 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00007089
7090 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
7091 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
7092 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00007093
Eli Friedman2bdffe42011-08-31 00:31:29 +00007094
7095 case ARM::ATOMADD6432:
7096 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00007097 isThumb2 ? ARM::t2ADCrr : ARM::ADCrr,
7098 /*NeedsCarry*/ true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00007099 case ARM::ATOMSUB6432:
7100 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00007101 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7102 /*NeedsCarry*/ true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00007103 case ARM::ATOMOR6432:
7104 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00007105 isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00007106 case ARM::ATOMXOR6432:
7107 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2EORrr : ARM::EORrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00007108 isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00007109 case ARM::ATOMAND6432:
7110 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00007111 isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00007112 case ARM::ATOMSWAP6432:
7113 return EmitAtomicBinary64(MI, BB, 0, 0, false);
Eli Friedman4d3f3292011-08-31 17:52:22 +00007114 case ARM::ATOMCMPXCHG6432:
7115 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7116 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7117 /*NeedsCarry*/ false, /*IsCmpxchg*/true);
Silviu Baranga35b3df62012-11-29 14:41:25 +00007118 case ARM::ATOMMIN6432:
7119 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7120 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7121 /*NeedsCarry*/ true, /*IsCmpxchg*/false,
7122 /*IsMinMax*/ true, ARMCC::LE);
7123 case ARM::ATOMMAX6432:
7124 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7125 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7126 /*NeedsCarry*/ true, /*IsCmpxchg*/false,
7127 /*IsMinMax*/ true, ARMCC::GE);
7128 case ARM::ATOMUMIN6432:
7129 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7130 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7131 /*NeedsCarry*/ true, /*IsCmpxchg*/false,
7132 /*IsMinMax*/ true, ARMCC::LS);
7133 case ARM::ATOMUMAX6432:
7134 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7135 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7136 /*NeedsCarry*/ true, /*IsCmpxchg*/false,
7137 /*IsMinMax*/ true, ARMCC::HS);
Eli Friedman2bdffe42011-08-31 00:31:29 +00007138
Evan Cheng007ea272009-08-12 05:17:19 +00007139 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00007140 // To "insert" a SELECT_CC instruction, we actually have to insert the
7141 // diamond control-flow pattern. The incoming instruction knows the
7142 // destination vreg to set, the condition code register to branch on, the
7143 // true/false values to select between, and a branch opcode to use.
7144 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007145 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00007146 ++It;
7147
7148 // thisMBB:
7149 // ...
7150 // TrueVal = ...
7151 // cmpTY ccX, r1, r2
7152 // bCC copy1MBB
7153 // fallthrough --> copy0MBB
7154 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007155 MachineFunction *F = BB->getParent();
7156 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7157 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00007158 F->insert(It, copy0MBB);
7159 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00007160
7161 // Transfer the remainder of BB and its successor edges to sinkMBB.
7162 sinkMBB->splice(sinkMBB->begin(), BB,
7163 llvm::next(MachineBasicBlock::iterator(MI)),
7164 BB->end());
7165 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7166
Dan Gohman258c58c2010-07-06 15:49:48 +00007167 BB->addSuccessor(copy0MBB);
7168 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00007169
Dan Gohman14152b42010-07-06 20:24:04 +00007170 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
7171 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
7172
Evan Chenga8e29892007-01-19 07:51:42 +00007173 // copy0MBB:
7174 // %FalseValue = ...
7175 // # fallthrough to sinkMBB
7176 BB = copy0MBB;
7177
7178 // Update machine-CFG edges
7179 BB->addSuccessor(sinkMBB);
7180
7181 // sinkMBB:
7182 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7183 // ...
7184 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00007185 BuildMI(*BB, BB->begin(), dl,
7186 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00007187 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7188 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7189
Dan Gohman14152b42010-07-06 20:24:04 +00007190 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00007191 return BB;
7192 }
Evan Cheng86198642009-08-07 00:34:42 +00007193
Evan Cheng218977b2010-07-13 19:27:42 +00007194 case ARM::BCCi64:
7195 case ARM::BCCZi64: {
Bob Wilson3c904692010-12-23 22:45:49 +00007196 // If there is an unconditional branch to the other successor, remove it.
7197 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick7fa75ce2011-01-19 02:26:13 +00007198
Evan Cheng218977b2010-07-13 19:27:42 +00007199 // Compare both parts that make up the double comparison separately for
7200 // equality.
7201 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
7202
7203 unsigned LHS1 = MI->getOperand(1).getReg();
7204 unsigned LHS2 = MI->getOperand(2).getReg();
7205 if (RHSisZero) {
7206 AddDefaultPred(BuildMI(BB, dl,
7207 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7208 .addReg(LHS1).addImm(0));
7209 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7210 .addReg(LHS2).addImm(0)
7211 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7212 } else {
7213 unsigned RHS1 = MI->getOperand(3).getReg();
7214 unsigned RHS2 = MI->getOperand(4).getReg();
7215 AddDefaultPred(BuildMI(BB, dl,
7216 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7217 .addReg(LHS1).addReg(RHS1));
7218 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7219 .addReg(LHS2).addReg(RHS2)
7220 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7221 }
7222
7223 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
7224 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
7225 if (MI->getOperand(0).getImm() == ARMCC::NE)
7226 std::swap(destMBB, exitMBB);
7227
7228 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
7229 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Owen Anderson51f6a7a2011-09-09 21:48:23 +00007230 if (isThumb2)
7231 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2B)).addMBB(exitMBB));
7232 else
7233 BuildMI(BB, dl, TII->get(ARM::B)) .addMBB(exitMBB);
Evan Cheng218977b2010-07-13 19:27:42 +00007234
7235 MI->eraseFromParent(); // The pseudo instruction is gone now.
7236 return BB;
7237 }
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007238
Bill Wendling5bc85282011-10-17 20:37:20 +00007239 case ARM::Int_eh_sjlj_setjmp:
7240 case ARM::Int_eh_sjlj_setjmp_nofp:
7241 case ARM::tInt_eh_sjlj_setjmp:
7242 case ARM::t2Int_eh_sjlj_setjmp:
7243 case ARM::t2Int_eh_sjlj_setjmp_nofp:
7244 EmitSjLjDispatchBlock(MI, BB);
7245 return BB;
7246
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007247 case ARM::ABS:
7248 case ARM::t2ABS: {
7249 // To insert an ABS instruction, we have to insert the
7250 // diamond control-flow pattern. The incoming instruction knows the
7251 // source vreg to test against 0, the destination vreg to set,
7252 // the condition code register to branch on, the
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007253 // true/false values to select between, and a branch opcode to use.
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007254 // It transforms
7255 // V1 = ABS V0
7256 // into
7257 // V2 = MOVS V0
7258 // BCC (branch to SinkBB if V0 >= 0)
7259 // RSBBB: V3 = RSBri V2, 0 (compute ABS if V2 < 0)
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007260 // SinkBB: V1 = PHI(V2, V3)
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007261 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7262 MachineFunction::iterator BBI = BB;
7263 ++BBI;
7264 MachineFunction *Fn = BB->getParent();
7265 MachineBasicBlock *RSBBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7266 MachineBasicBlock *SinkBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7267 Fn->insert(BBI, RSBBB);
7268 Fn->insert(BBI, SinkBB);
7269
7270 unsigned int ABSSrcReg = MI->getOperand(1).getReg();
7271 unsigned int ABSDstReg = MI->getOperand(0).getReg();
7272 bool isThumb2 = Subtarget->isThumb2();
7273 MachineRegisterInfo &MRI = Fn->getRegInfo();
7274 // In Thumb mode S must not be specified if source register is the SP or
7275 // PC and if destination register is the SP, so restrict register class
Craig Topper420761a2012-04-20 07:30:17 +00007276 unsigned NewRsbDstReg = MRI.createVirtualRegister(isThumb2 ?
7277 (const TargetRegisterClass*)&ARM::rGPRRegClass :
7278 (const TargetRegisterClass*)&ARM::GPRRegClass);
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007279
7280 // Transfer the remainder of BB and its successor edges to sinkMBB.
7281 SinkBB->splice(SinkBB->begin(), BB,
7282 llvm::next(MachineBasicBlock::iterator(MI)),
7283 BB->end());
7284 SinkBB->transferSuccessorsAndUpdatePHIs(BB);
7285
7286 BB->addSuccessor(RSBBB);
7287 BB->addSuccessor(SinkBB);
7288
7289 // fall through to SinkMBB
7290 RSBBB->addSuccessor(SinkBB);
7291
Manman Ren307473d2012-06-15 21:32:12 +00007292 // insert a cmp at the end of BB
Andrew Trick49b446f2012-07-18 18:34:24 +00007293 AddDefaultPred(BuildMI(BB, dl,
Manman Ren307473d2012-06-15 21:32:12 +00007294 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7295 .addReg(ABSSrcReg).addImm(0));
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007296
7297 // insert a bcc with opposite CC to ARMCC::MI at the end of BB
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007298 BuildMI(BB, dl,
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007299 TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc)).addMBB(SinkBB)
7300 .addImm(ARMCC::getOppositeCondition(ARMCC::MI)).addReg(ARM::CPSR);
7301
7302 // insert rsbri in RSBBB
7303 // Note: BCC and rsbri will be converted into predicated rsbmi
7304 // by if-conversion pass
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007305 BuildMI(*RSBBB, RSBBB->begin(), dl,
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007306 TII->get(isThumb2 ? ARM::t2RSBri : ARM::RSBri), NewRsbDstReg)
Manman Ren307473d2012-06-15 21:32:12 +00007307 .addReg(ABSSrcReg, RegState::Kill)
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007308 .addImm(0).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
7309
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007310 // insert PHI in SinkBB,
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007311 // reuse ABSDstReg to not change uses of ABS instruction
7312 BuildMI(*SinkBB, SinkBB->begin(), dl,
7313 TII->get(ARM::PHI), ABSDstReg)
7314 .addReg(NewRsbDstReg).addMBB(RSBBB)
Manman Ren307473d2012-06-15 21:32:12 +00007315 .addReg(ABSSrcReg).addMBB(BB);
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007316
7317 // remove ABS instruction
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007318 MI->eraseFromParent();
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007319
7320 // return last added BB
7321 return SinkBB;
7322 }
Manman Ren68f25572012-06-01 19:33:18 +00007323 case ARM::COPY_STRUCT_BYVAL_I32:
Manman Ren763a75d2012-06-01 02:44:42 +00007324 ++NumLoopByVals;
Manman Ren68f25572012-06-01 19:33:18 +00007325 return EmitStructByval(MI, BB);
Evan Chenga8e29892007-01-19 07:51:42 +00007326 }
7327}
7328
Evan Cheng37fefc22011-08-30 19:09:48 +00007329void ARMTargetLowering::AdjustInstrPostInstrSelection(MachineInstr *MI,
7330 SDNode *Node) const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00007331 if (!MI->hasPostISelHook()) {
Andrew Trick3be654f2011-09-21 02:20:46 +00007332 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
7333 "Pseudo flag-setting opcodes must be marked with 'hasPostISelHook'");
7334 return;
7335 }
7336
Evan Cheng5a96b3d2011-12-07 07:15:52 +00007337 const MCInstrDesc *MCID = &MI->getDesc();
Andrew Trick4815d562011-09-20 03:17:40 +00007338 // Adjust potentially 's' setting instructions after isel, i.e. ADC, SBC, RSB,
7339 // RSC. Coming out of isel, they have an implicit CPSR def, but the optional
7340 // operand is still set to noreg. If needed, set the optional operand's
7341 // register to CPSR, and remove the redundant implicit def.
Andrew Trick3be654f2011-09-21 02:20:46 +00007342 //
Andrew Trick90b7b122011-10-18 19:18:52 +00007343 // e.g. ADCS (..., CPSR<imp-def>) -> ADC (... opt:CPSR<def>).
Andrew Trick4815d562011-09-20 03:17:40 +00007344
Andrew Trick3be654f2011-09-21 02:20:46 +00007345 // Rename pseudo opcodes.
7346 unsigned NewOpc = convertAddSubFlagsOpcode(MI->getOpcode());
7347 if (NewOpc) {
7348 const ARMBaseInstrInfo *TII =
7349 static_cast<const ARMBaseInstrInfo*>(getTargetMachine().getInstrInfo());
Andrew Trick90b7b122011-10-18 19:18:52 +00007350 MCID = &TII->get(NewOpc);
7351
7352 assert(MCID->getNumOperands() == MI->getDesc().getNumOperands() + 1 &&
7353 "converted opcode should be the same except for cc_out");
7354
7355 MI->setDesc(*MCID);
7356
7357 // Add the optional cc_out operand
7358 MI->addOperand(MachineOperand::CreateReg(0, /*isDef=*/true));
Andrew Trick3be654f2011-09-21 02:20:46 +00007359 }
Andrew Trick90b7b122011-10-18 19:18:52 +00007360 unsigned ccOutIdx = MCID->getNumOperands() - 1;
Andrew Trick4815d562011-09-20 03:17:40 +00007361
7362 // Any ARM instruction that sets the 's' bit should specify an optional
7363 // "cc_out" operand in the last operand position.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00007364 if (!MI->hasOptionalDef() || !MCID->OpInfo[ccOutIdx].isOptionalDef()) {
Andrew Trick3be654f2011-09-21 02:20:46 +00007365 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick4815d562011-09-20 03:17:40 +00007366 return;
7367 }
Andrew Trick3be654f2011-09-21 02:20:46 +00007368 // Look for an implicit def of CPSR added by MachineInstr ctor. Remove it
7369 // since we already have an optional CPSR def.
Andrew Trick4815d562011-09-20 03:17:40 +00007370 bool definesCPSR = false;
7371 bool deadCPSR = false;
Andrew Trick90b7b122011-10-18 19:18:52 +00007372 for (unsigned i = MCID->getNumOperands(), e = MI->getNumOperands();
Andrew Trick4815d562011-09-20 03:17:40 +00007373 i != e; ++i) {
7374 const MachineOperand &MO = MI->getOperand(i);
7375 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR) {
7376 definesCPSR = true;
7377 if (MO.isDead())
7378 deadCPSR = true;
7379 MI->RemoveOperand(i);
7380 break;
Evan Cheng37fefc22011-08-30 19:09:48 +00007381 }
7382 }
Andrew Trick4815d562011-09-20 03:17:40 +00007383 if (!definesCPSR) {
Andrew Trick3be654f2011-09-21 02:20:46 +00007384 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick4815d562011-09-20 03:17:40 +00007385 return;
7386 }
7387 assert(deadCPSR == !Node->hasAnyUseOfValue(1) && "inconsistent dead flag");
Andrew Trick3be654f2011-09-21 02:20:46 +00007388 if (deadCPSR) {
7389 assert(!MI->getOperand(ccOutIdx).getReg() &&
7390 "expect uninitialized optional cc_out operand");
Andrew Trick4815d562011-09-20 03:17:40 +00007391 return;
Andrew Trick3be654f2011-09-21 02:20:46 +00007392 }
Andrew Trick4815d562011-09-20 03:17:40 +00007393
Andrew Trick3be654f2011-09-21 02:20:46 +00007394 // If this instruction was defined with an optional CPSR def and its dag node
7395 // had a live implicit CPSR def, then activate the optional CPSR def.
Andrew Trick4815d562011-09-20 03:17:40 +00007396 MachineOperand &MO = MI->getOperand(ccOutIdx);
7397 MO.setReg(ARM::CPSR);
7398 MO.setIsDef(true);
Evan Cheng37fefc22011-08-30 19:09:48 +00007399}
7400
Evan Chenga8e29892007-01-19 07:51:42 +00007401//===----------------------------------------------------------------------===//
7402// ARM Optimization Hooks
7403//===----------------------------------------------------------------------===//
7404
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007405// Helper function that checks if N is a null or all ones constant.
7406static inline bool isZeroOrAllOnes(SDValue N, bool AllOnes) {
7407 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N);
7408 if (!C)
7409 return false;
7410 return AllOnes ? C->isAllOnesValue() : C->isNullValue();
7411}
7412
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007413// Return true if N is conditionally 0 or all ones.
7414// Detects these expressions where cc is an i1 value:
7415//
7416// (select cc 0, y) [AllOnes=0]
7417// (select cc y, 0) [AllOnes=0]
7418// (zext cc) [AllOnes=0]
7419// (sext cc) [AllOnes=0/1]
7420// (select cc -1, y) [AllOnes=1]
7421// (select cc y, -1) [AllOnes=1]
7422//
7423// Invert is set when N is the null/all ones constant when CC is false.
7424// OtherOp is set to the alternative value of N.
7425static bool isConditionalZeroOrAllOnes(SDNode *N, bool AllOnes,
7426 SDValue &CC, bool &Invert,
7427 SDValue &OtherOp,
7428 SelectionDAG &DAG) {
7429 switch (N->getOpcode()) {
7430 default: return false;
7431 case ISD::SELECT: {
7432 CC = N->getOperand(0);
7433 SDValue N1 = N->getOperand(1);
7434 SDValue N2 = N->getOperand(2);
7435 if (isZeroOrAllOnes(N1, AllOnes)) {
7436 Invert = false;
7437 OtherOp = N2;
7438 return true;
7439 }
7440 if (isZeroOrAllOnes(N2, AllOnes)) {
7441 Invert = true;
7442 OtherOp = N1;
7443 return true;
7444 }
7445 return false;
7446 }
7447 case ISD::ZERO_EXTEND:
7448 // (zext cc) can never be the all ones value.
7449 if (AllOnes)
7450 return false;
7451 // Fall through.
7452 case ISD::SIGN_EXTEND: {
7453 EVT VT = N->getValueType(0);
7454 CC = N->getOperand(0);
7455 if (CC.getValueType() != MVT::i1)
7456 return false;
7457 Invert = !AllOnes;
7458 if (AllOnes)
7459 // When looking for an AllOnes constant, N is an sext, and the 'other'
7460 // value is 0.
7461 OtherOp = DAG.getConstant(0, VT);
7462 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7463 // When looking for a 0 constant, N can be zext or sext.
7464 OtherOp = DAG.getConstant(1, VT);
7465 else
7466 OtherOp = DAG.getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), VT);
7467 return true;
7468 }
7469 }
7470}
7471
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007472// Combine a constant select operand into its use:
7473//
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007474// (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
7475// (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
7476// (and (select cc, -1, c), x) -> (select cc, x, (and, x, c)) [AllOnes=1]
7477// (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
7478// (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007479//
7480// The transform is rejected if the select doesn't have a constant operand that
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007481// is null, or all ones when AllOnes is set.
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007482//
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007483// Also recognize sext/zext from i1:
7484//
7485// (add (zext cc), x) -> (select cc (add x, 1), x)
7486// (add (sext cc), x) -> (select cc (add x, -1), x)
7487//
7488// These transformations eventually create predicated instructions.
7489//
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007490// @param N The node to transform.
7491// @param Slct The N operand that is a select.
7492// @param OtherOp The other N operand (x above).
7493// @param DCI Context.
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007494// @param AllOnes Require the select constant to be all ones instead of null.
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007495// @returns The new node, or SDValue() on failure.
Chris Lattnerd1980a52009-03-12 06:52:53 +00007496static
7497SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007498 TargetLowering::DAGCombinerInfo &DCI,
7499 bool AllOnes = false) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00007500 SelectionDAG &DAG = DCI.DAG;
Owen Andersone50ed302009-08-10 22:56:29 +00007501 EVT VT = N->getValueType(0);
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007502 SDValue NonConstantVal;
7503 SDValue CCOp;
7504 bool SwapSelectOps;
7505 if (!isConditionalZeroOrAllOnes(Slct.getNode(), AllOnes, CCOp, SwapSelectOps,
7506 NonConstantVal, DAG))
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007507 return SDValue();
7508
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007509 // Slct is now know to be the desired identity constant when CC is true.
7510 SDValue TrueVal = OtherOp;
7511 SDValue FalseVal = DAG.getNode(N->getOpcode(), N->getDebugLoc(), VT,
7512 OtherOp, NonConstantVal);
7513 // Unless SwapSelectOps says CC should be false.
7514 if (SwapSelectOps)
7515 std::swap(TrueVal, FalseVal);
7516
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007517 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007518 CCOp, TrueVal, FalseVal);
Chris Lattnerd1980a52009-03-12 06:52:53 +00007519}
7520
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007521// Attempt combineSelectAndUse on each operand of a commutative operator N.
7522static
7523SDValue combineSelectAndUseCommutative(SDNode *N, bool AllOnes,
7524 TargetLowering::DAGCombinerInfo &DCI) {
7525 SDValue N0 = N->getOperand(0);
7526 SDValue N1 = N->getOperand(1);
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007527 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007528 SDValue Result = combineSelectAndUse(N, N0, N1, DCI, AllOnes);
7529 if (Result.getNode())
7530 return Result;
7531 }
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007532 if (N1.getNode()->hasOneUse()) {
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007533 SDValue Result = combineSelectAndUse(N, N1, N0, DCI, AllOnes);
7534 if (Result.getNode())
7535 return Result;
7536 }
7537 return SDValue();
7538}
7539
Eric Christopherfa6f5912011-06-29 21:10:36 +00007540// AddCombineToVPADDL- For pair-wise add on neon, use the vpaddl instruction
Tanya Lattner189531f2011-06-14 23:48:48 +00007541// (only after legalization).
7542static SDValue AddCombineToVPADDL(SDNode *N, SDValue N0, SDValue N1,
7543 TargetLowering::DAGCombinerInfo &DCI,
7544 const ARMSubtarget *Subtarget) {
7545
7546 // Only perform optimization if after legalize, and if NEON is available. We
7547 // also expected both operands to be BUILD_VECTORs.
7548 if (DCI.isBeforeLegalize() || !Subtarget->hasNEON()
7549 || N0.getOpcode() != ISD::BUILD_VECTOR
7550 || N1.getOpcode() != ISD::BUILD_VECTOR)
7551 return SDValue();
7552
7553 // Check output type since VPADDL operand elements can only be 8, 16, or 32.
7554 EVT VT = N->getValueType(0);
7555 if (!VT.isInteger() || VT.getVectorElementType() == MVT::i64)
7556 return SDValue();
7557
7558 // Check that the vector operands are of the right form.
7559 // N0 and N1 are BUILD_VECTOR nodes with N number of EXTRACT_VECTOR
7560 // operands, where N is the size of the formed vector.
7561 // Each EXTRACT_VECTOR should have the same input vector and odd or even
7562 // index such that we have a pair wise add pattern.
Tanya Lattner189531f2011-06-14 23:48:48 +00007563
7564 // Grab the vector that all EXTRACT_VECTOR nodes should be referencing.
Bob Wilson7a10ab72011-06-15 06:04:34 +00007565 if (N0->getOperand(0)->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
Tanya Lattner189531f2011-06-14 23:48:48 +00007566 return SDValue();
Bob Wilson7a10ab72011-06-15 06:04:34 +00007567 SDValue Vec = N0->getOperand(0)->getOperand(0);
7568 SDNode *V = Vec.getNode();
7569 unsigned nextIndex = 0;
Tanya Lattner189531f2011-06-14 23:48:48 +00007570
Eric Christopherfa6f5912011-06-29 21:10:36 +00007571 // For each operands to the ADD which are BUILD_VECTORs,
Tanya Lattner189531f2011-06-14 23:48:48 +00007572 // check to see if each of their operands are an EXTRACT_VECTOR with
7573 // the same vector and appropriate index.
7574 for (unsigned i = 0, e = N0->getNumOperands(); i != e; ++i) {
7575 if (N0->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT
7576 && N1->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
Eric Christopherfa6f5912011-06-29 21:10:36 +00007577
Tanya Lattner189531f2011-06-14 23:48:48 +00007578 SDValue ExtVec0 = N0->getOperand(i);
7579 SDValue ExtVec1 = N1->getOperand(i);
Eric Christopherfa6f5912011-06-29 21:10:36 +00007580
Tanya Lattner189531f2011-06-14 23:48:48 +00007581 // First operand is the vector, verify its the same.
7582 if (V != ExtVec0->getOperand(0).getNode() ||
7583 V != ExtVec1->getOperand(0).getNode())
7584 return SDValue();
Eric Christopherfa6f5912011-06-29 21:10:36 +00007585
Tanya Lattner189531f2011-06-14 23:48:48 +00007586 // Second is the constant, verify its correct.
7587 ConstantSDNode *C0 = dyn_cast<ConstantSDNode>(ExtVec0->getOperand(1));
7588 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(ExtVec1->getOperand(1));
Eric Christopherfa6f5912011-06-29 21:10:36 +00007589
Tanya Lattner189531f2011-06-14 23:48:48 +00007590 // For the constant, we want to see all the even or all the odd.
7591 if (!C0 || !C1 || C0->getZExtValue() != nextIndex
7592 || C1->getZExtValue() != nextIndex+1)
7593 return SDValue();
7594
7595 // Increment index.
7596 nextIndex+=2;
Eric Christopherfa6f5912011-06-29 21:10:36 +00007597 } else
Tanya Lattner189531f2011-06-14 23:48:48 +00007598 return SDValue();
7599 }
7600
7601 // Create VPADDL node.
7602 SelectionDAG &DAG = DCI.DAG;
7603 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Tanya Lattner189531f2011-06-14 23:48:48 +00007604
7605 // Build operand list.
7606 SmallVector<SDValue, 8> Ops;
7607 Ops.push_back(DAG.getConstant(Intrinsic::arm_neon_vpaddls,
7608 TLI.getPointerTy()));
7609
7610 // Input is the vector.
7611 Ops.push_back(Vec);
Eric Christopherfa6f5912011-06-29 21:10:36 +00007612
Tanya Lattner189531f2011-06-14 23:48:48 +00007613 // Get widened type and narrowed type.
7614 MVT widenType;
7615 unsigned numElem = VT.getVectorNumElements();
7616 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
7617 case MVT::i8: widenType = MVT::getVectorVT(MVT::i16, numElem); break;
7618 case MVT::i16: widenType = MVT::getVectorVT(MVT::i32, numElem); break;
7619 case MVT::i32: widenType = MVT::getVectorVT(MVT::i64, numElem); break;
7620 default:
Craig Topperbc219812012-02-07 02:50:20 +00007621 llvm_unreachable("Invalid vector element type for padd optimization.");
Tanya Lattner189531f2011-06-14 23:48:48 +00007622 }
7623
7624 SDValue tmp = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
7625 widenType, &Ops[0], Ops.size());
7626 return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, tmp);
7627}
7628
Arnold Schwaighofer67514e92012-09-04 14:37:49 +00007629static SDValue findMUL_LOHI(SDValue V) {
7630 if (V->getOpcode() == ISD::UMUL_LOHI ||
7631 V->getOpcode() == ISD::SMUL_LOHI)
7632 return V;
7633 return SDValue();
7634}
7635
7636static SDValue AddCombineTo64bitMLAL(SDNode *AddcNode,
7637 TargetLowering::DAGCombinerInfo &DCI,
7638 const ARMSubtarget *Subtarget) {
7639
7640 if (Subtarget->isThumb1Only()) return SDValue();
7641
7642 // Only perform the checks after legalize when the pattern is available.
7643 if (DCI.isBeforeLegalize()) return SDValue();
7644
7645 // Look for multiply add opportunities.
7646 // The pattern is a ISD::UMUL_LOHI followed by two add nodes, where
7647 // each add nodes consumes a value from ISD::UMUL_LOHI and there is
7648 // a glue link from the first add to the second add.
7649 // If we find this pattern, we can replace the U/SMUL_LOHI, ADDC, and ADDE by
7650 // a S/UMLAL instruction.
7651 // loAdd UMUL_LOHI
7652 // \ / :lo \ :hi
7653 // \ / \ [no multiline comment]
7654 // ADDC | hiAdd
7655 // \ :glue / /
7656 // \ / /
7657 // ADDE
7658 //
7659 assert(AddcNode->getOpcode() == ISD::ADDC && "Expect an ADDC");
7660 SDValue AddcOp0 = AddcNode->getOperand(0);
7661 SDValue AddcOp1 = AddcNode->getOperand(1);
7662
7663 // Check if the two operands are from the same mul_lohi node.
7664 if (AddcOp0.getNode() == AddcOp1.getNode())
7665 return SDValue();
7666
7667 assert(AddcNode->getNumValues() == 2 &&
7668 AddcNode->getValueType(0) == MVT::i32 &&
7669 AddcNode->getValueType(1) == MVT::Glue &&
7670 "Expect ADDC with two result values: i32, glue");
7671
7672 // Check that the ADDC adds the low result of the S/UMUL_LOHI.
7673 if (AddcOp0->getOpcode() != ISD::UMUL_LOHI &&
7674 AddcOp0->getOpcode() != ISD::SMUL_LOHI &&
7675 AddcOp1->getOpcode() != ISD::UMUL_LOHI &&
7676 AddcOp1->getOpcode() != ISD::SMUL_LOHI)
7677 return SDValue();
7678
7679 // Look for the glued ADDE.
7680 SDNode* AddeNode = AddcNode->getGluedUser();
7681 if (AddeNode == NULL)
7682 return SDValue();
7683
7684 // Make sure it is really an ADDE.
7685 if (AddeNode->getOpcode() != ISD::ADDE)
7686 return SDValue();
7687
7688 assert(AddeNode->getNumOperands() == 3 &&
7689 AddeNode->getOperand(2).getValueType() == MVT::Glue &&
7690 "ADDE node has the wrong inputs");
7691
7692 // Check for the triangle shape.
7693 SDValue AddeOp0 = AddeNode->getOperand(0);
7694 SDValue AddeOp1 = AddeNode->getOperand(1);
7695
7696 // Make sure that the ADDE operands are not coming from the same node.
7697 if (AddeOp0.getNode() == AddeOp1.getNode())
7698 return SDValue();
7699
7700 // Find the MUL_LOHI node walking up ADDE's operands.
7701 bool IsLeftOperandMUL = false;
7702 SDValue MULOp = findMUL_LOHI(AddeOp0);
7703 if (MULOp == SDValue())
7704 MULOp = findMUL_LOHI(AddeOp1);
7705 else
7706 IsLeftOperandMUL = true;
7707 if (MULOp == SDValue())
7708 return SDValue();
7709
7710 // Figure out the right opcode.
7711 unsigned Opc = MULOp->getOpcode();
7712 unsigned FinalOpc = (Opc == ISD::SMUL_LOHI) ? ARMISD::SMLAL : ARMISD::UMLAL;
7713
7714 // Figure out the high and low input values to the MLAL node.
7715 SDValue* HiMul = &MULOp;
7716 SDValue* HiAdd = NULL;
7717 SDValue* LoMul = NULL;
7718 SDValue* LowAdd = NULL;
7719
7720 if (IsLeftOperandMUL)
7721 HiAdd = &AddeOp1;
7722 else
7723 HiAdd = &AddeOp0;
7724
7725
7726 if (AddcOp0->getOpcode() == Opc) {
7727 LoMul = &AddcOp0;
7728 LowAdd = &AddcOp1;
7729 }
7730 if (AddcOp1->getOpcode() == Opc) {
7731 LoMul = &AddcOp1;
7732 LowAdd = &AddcOp0;
7733 }
7734
7735 if (LoMul == NULL)
7736 return SDValue();
7737
7738 if (LoMul->getNode() != HiMul->getNode())
7739 return SDValue();
7740
7741 // Create the merged node.
7742 SelectionDAG &DAG = DCI.DAG;
7743
7744 // Build operand list.
7745 SmallVector<SDValue, 8> Ops;
7746 Ops.push_back(LoMul->getOperand(0));
7747 Ops.push_back(LoMul->getOperand(1));
7748 Ops.push_back(*LowAdd);
7749 Ops.push_back(*HiAdd);
7750
7751 SDValue MLALNode = DAG.getNode(FinalOpc, AddcNode->getDebugLoc(),
7752 DAG.getVTList(MVT::i32, MVT::i32),
7753 &Ops[0], Ops.size());
7754
7755 // Replace the ADDs' nodes uses by the MLA node's values.
7756 SDValue HiMLALResult(MLALNode.getNode(), 1);
7757 DAG.ReplaceAllUsesOfValueWith(SDValue(AddeNode, 0), HiMLALResult);
7758
7759 SDValue LoMLALResult(MLALNode.getNode(), 0);
7760 DAG.ReplaceAllUsesOfValueWith(SDValue(AddcNode, 0), LoMLALResult);
7761
7762 // Return original node to notify the driver to stop replacing.
7763 SDValue resNode(AddcNode, 0);
7764 return resNode;
7765}
7766
7767/// PerformADDCCombine - Target-specific dag combine transform from
7768/// ISD::ADDC, ISD::ADDE, and ISD::MUL_LOHI to MLAL.
7769static SDValue PerformADDCCombine(SDNode *N,
7770 TargetLowering::DAGCombinerInfo &DCI,
7771 const ARMSubtarget *Subtarget) {
7772
7773 return AddCombineTo64bitMLAL(N, DCI, Subtarget);
7774
7775}
7776
Bob Wilson3d5792a2010-07-29 20:34:14 +00007777/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
7778/// operands N0 and N1. This is a helper for PerformADDCombine that is
7779/// called with the default operands, and if that fails, with commuted
7780/// operands.
7781static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
Tanya Lattner189531f2011-06-14 23:48:48 +00007782 TargetLowering::DAGCombinerInfo &DCI,
7783 const ARMSubtarget *Subtarget){
7784
7785 // Attempt to create vpaddl for this add.
7786 SDValue Result = AddCombineToVPADDL(N, N0, N1, DCI, Subtarget);
7787 if (Result.getNode())
7788 return Result;
Eric Christopherfa6f5912011-06-29 21:10:36 +00007789
Chris Lattnerd1980a52009-03-12 06:52:53 +00007790 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007791 if (N0.getNode()->hasOneUse()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00007792 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
7793 if (Result.getNode()) return Result;
7794 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00007795 return SDValue();
7796}
7797
Bob Wilson3d5792a2010-07-29 20:34:14 +00007798/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
7799///
7800static SDValue PerformADDCombine(SDNode *N,
Tanya Lattner189531f2011-06-14 23:48:48 +00007801 TargetLowering::DAGCombinerInfo &DCI,
7802 const ARMSubtarget *Subtarget) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00007803 SDValue N0 = N->getOperand(0);
7804 SDValue N1 = N->getOperand(1);
7805
7806 // First try with the default operand order.
Tanya Lattner189531f2011-06-14 23:48:48 +00007807 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget);
Bob Wilson3d5792a2010-07-29 20:34:14 +00007808 if (Result.getNode())
7809 return Result;
7810
7811 // If that didn't work, try again with the operands commuted.
Tanya Lattner189531f2011-06-14 23:48:48 +00007812 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget);
Bob Wilson3d5792a2010-07-29 20:34:14 +00007813}
7814
Chris Lattnerd1980a52009-03-12 06:52:53 +00007815/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00007816///
Chris Lattnerd1980a52009-03-12 06:52:53 +00007817static SDValue PerformSUBCombine(SDNode *N,
7818 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00007819 SDValue N0 = N->getOperand(0);
7820 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00007821
Chris Lattnerd1980a52009-03-12 06:52:53 +00007822 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007823 if (N1.getNode()->hasOneUse()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00007824 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
7825 if (Result.getNode()) return Result;
7826 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00007827
Chris Lattnerd1980a52009-03-12 06:52:53 +00007828 return SDValue();
7829}
7830
Evan Cheng463d3582011-03-31 19:38:48 +00007831/// PerformVMULCombine
7832/// Distribute (A + B) * C to (A * C) + (B * C) to take advantage of the
7833/// special multiplier accumulator forwarding.
7834/// vmul d3, d0, d2
7835/// vmla d3, d1, d2
7836/// is faster than
7837/// vadd d3, d0, d1
7838/// vmul d3, d3, d2
7839static SDValue PerformVMULCombine(SDNode *N,
7840 TargetLowering::DAGCombinerInfo &DCI,
7841 const ARMSubtarget *Subtarget) {
7842 if (!Subtarget->hasVMLxForwarding())
7843 return SDValue();
7844
7845 SelectionDAG &DAG = DCI.DAG;
7846 SDValue N0 = N->getOperand(0);
7847 SDValue N1 = N->getOperand(1);
7848 unsigned Opcode = N0.getOpcode();
7849 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
7850 Opcode != ISD::FADD && Opcode != ISD::FSUB) {
Chad Rosier689edc82011-06-16 01:21:54 +00007851 Opcode = N1.getOpcode();
Evan Cheng463d3582011-03-31 19:38:48 +00007852 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
7853 Opcode != ISD::FADD && Opcode != ISD::FSUB)
7854 return SDValue();
7855 std::swap(N0, N1);
7856 }
7857
7858 EVT VT = N->getValueType(0);
7859 DebugLoc DL = N->getDebugLoc();
7860 SDValue N00 = N0->getOperand(0);
7861 SDValue N01 = N0->getOperand(1);
7862 return DAG.getNode(Opcode, DL, VT,
7863 DAG.getNode(ISD::MUL, DL, VT, N00, N1),
7864 DAG.getNode(ISD::MUL, DL, VT, N01, N1));
7865}
7866
Anton Korobeynikova9790d72010-05-15 18:16:59 +00007867static SDValue PerformMULCombine(SDNode *N,
7868 TargetLowering::DAGCombinerInfo &DCI,
7869 const ARMSubtarget *Subtarget) {
7870 SelectionDAG &DAG = DCI.DAG;
7871
7872 if (Subtarget->isThumb1Only())
7873 return SDValue();
7874
Anton Korobeynikova9790d72010-05-15 18:16:59 +00007875 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
7876 return SDValue();
7877
7878 EVT VT = N->getValueType(0);
Evan Cheng463d3582011-03-31 19:38:48 +00007879 if (VT.is64BitVector() || VT.is128BitVector())
7880 return PerformVMULCombine(N, DCI, Subtarget);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00007881 if (VT != MVT::i32)
7882 return SDValue();
7883
7884 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
7885 if (!C)
7886 return SDValue();
7887
Anton Korobeynikov2d7ea042012-03-19 19:19:50 +00007888 int64_t MulAmt = C->getSExtValue();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00007889 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
Anton Korobeynikov2d7ea042012-03-19 19:19:50 +00007890
Anton Korobeynikova9790d72010-05-15 18:16:59 +00007891 ShiftAmt = ShiftAmt & (32 - 1);
7892 SDValue V = N->getOperand(0);
7893 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00007894
Anton Korobeynikov4878b842010-05-16 08:54:20 +00007895 SDValue Res;
7896 MulAmt >>= ShiftAmt;
Anton Korobeynikov2d7ea042012-03-19 19:19:50 +00007897
7898 if (MulAmt >= 0) {
7899 if (isPowerOf2_32(MulAmt - 1)) {
7900 // (mul x, 2^N + 1) => (add (shl x, N), x)
7901 Res = DAG.getNode(ISD::ADD, DL, VT,
7902 V,
7903 DAG.getNode(ISD::SHL, DL, VT,
7904 V,
7905 DAG.getConstant(Log2_32(MulAmt - 1),
7906 MVT::i32)));
7907 } else if (isPowerOf2_32(MulAmt + 1)) {
7908 // (mul x, 2^N - 1) => (sub (shl x, N), x)
7909 Res = DAG.getNode(ISD::SUB, DL, VT,
7910 DAG.getNode(ISD::SHL, DL, VT,
7911 V,
7912 DAG.getConstant(Log2_32(MulAmt + 1),
7913 MVT::i32)),
7914 V);
7915 } else
7916 return SDValue();
7917 } else {
7918 uint64_t MulAmtAbs = -MulAmt;
7919 if (isPowerOf2_32(MulAmtAbs + 1)) {
7920 // (mul x, -(2^N - 1)) => (sub x, (shl x, N))
7921 Res = DAG.getNode(ISD::SUB, DL, VT,
7922 V,
7923 DAG.getNode(ISD::SHL, DL, VT,
7924 V,
7925 DAG.getConstant(Log2_32(MulAmtAbs + 1),
7926 MVT::i32)));
7927 } else if (isPowerOf2_32(MulAmtAbs - 1)) {
7928 // (mul x, -(2^N + 1)) => - (add (shl x, N), x)
7929 Res = DAG.getNode(ISD::ADD, DL, VT,
7930 V,
7931 DAG.getNode(ISD::SHL, DL, VT,
7932 V,
7933 DAG.getConstant(Log2_32(MulAmtAbs-1),
7934 MVT::i32)));
7935 Res = DAG.getNode(ISD::SUB, DL, VT,
7936 DAG.getConstant(0, MVT::i32),Res);
7937
7938 } else
7939 return SDValue();
7940 }
Anton Korobeynikov4878b842010-05-16 08:54:20 +00007941
7942 if (ShiftAmt != 0)
Anton Korobeynikov2d7ea042012-03-19 19:19:50 +00007943 Res = DAG.getNode(ISD::SHL, DL, VT,
7944 Res, DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00007945
7946 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00007947 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00007948 return SDValue();
7949}
7950
Owen Anderson080c0922010-11-05 19:27:46 +00007951static SDValue PerformANDCombine(SDNode *N,
Evan Chengc892aeb2012-02-23 01:19:06 +00007952 TargetLowering::DAGCombinerInfo &DCI,
7953 const ARMSubtarget *Subtarget) {
Owen Anderson76706012011-04-05 21:48:57 +00007954
Owen Anderson080c0922010-11-05 19:27:46 +00007955 // Attempt to use immediate-form VBIC
7956 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
7957 DebugLoc dl = N->getDebugLoc();
7958 EVT VT = N->getValueType(0);
7959 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007960
Tanya Lattner0433b212011-04-07 15:24:20 +00007961 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
7962 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00007963
Owen Anderson080c0922010-11-05 19:27:46 +00007964 APInt SplatBits, SplatUndef;
7965 unsigned SplatBitSize;
7966 bool HasAnyUndefs;
7967 if (BVN &&
7968 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
7969 if (SplatBitSize <= 64) {
7970 EVT VbicVT;
7971 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
7972 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007973 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00007974 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00007975 if (Val.getNode()) {
7976 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007977 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00007978 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007979 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00007980 }
7981 }
7982 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007983
Evan Chengc892aeb2012-02-23 01:19:06 +00007984 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007985 // fold (and (select cc, -1, c), x) -> (select cc, x, (and, x, c))
7986 SDValue Result = combineSelectAndUseCommutative(N, true, DCI);
7987 if (Result.getNode())
7988 return Result;
Evan Chengc892aeb2012-02-23 01:19:06 +00007989 }
7990
Owen Anderson080c0922010-11-05 19:27:46 +00007991 return SDValue();
7992}
7993
Jim Grosbach469bbdb2010-07-16 23:05:05 +00007994/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
7995static SDValue PerformORCombine(SDNode *N,
7996 TargetLowering::DAGCombinerInfo &DCI,
7997 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00007998 // Attempt to use immediate-form VORR
7999 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
8000 DebugLoc dl = N->getDebugLoc();
8001 EVT VT = N->getValueType(0);
8002 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008003
Tanya Lattner0433b212011-04-07 15:24:20 +00008004 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8005 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00008006
Owen Anderson60f48702010-11-03 23:15:26 +00008007 APInt SplatBits, SplatUndef;
8008 unsigned SplatBitSize;
8009 bool HasAnyUndefs;
8010 if (BVN && Subtarget->hasNEON() &&
8011 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
8012 if (SplatBitSize <= 64) {
8013 EVT VorrVT;
8014 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
8015 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00008016 DAG, VorrVT, VT.is128BitVector(),
8017 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00008018 if (Val.getNode()) {
8019 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008020 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00008021 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008022 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00008023 }
8024 }
8025 }
8026
Evan Chengc892aeb2012-02-23 01:19:06 +00008027 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00008028 // fold (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
8029 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
8030 if (Result.getNode())
8031 return Result;
Evan Chengc892aeb2012-02-23 01:19:06 +00008032 }
8033
Nadav Rotemdf832032012-08-13 18:52:44 +00008034 // The code below optimizes (or (and X, Y), Z).
8035 // The AND operand needs to have a single user to make these optimizations
8036 // profitable.
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00008037 SDValue N0 = N->getOperand(0);
Nadav Rotemdf832032012-08-13 18:52:44 +00008038 if (N0.getOpcode() != ISD::AND || !N0.hasOneUse())
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00008039 return SDValue();
8040 SDValue N1 = N->getOperand(1);
8041
8042 // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
8043 if (Subtarget->hasNEON() && N1.getOpcode() == ISD::AND && VT.isVector() &&
8044 DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
8045 APInt SplatUndef;
8046 unsigned SplatBitSize;
8047 bool HasAnyUndefs;
8048
8049 BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
8050 APInt SplatBits0;
8051 if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
8052 HasAnyUndefs) && !HasAnyUndefs) {
8053 BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
8054 APInt SplatBits1;
8055 if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
8056 HasAnyUndefs) && !HasAnyUndefs &&
8057 SplatBits0 == ~SplatBits1) {
8058 // Canonicalize the vector type to make instruction selection simpler.
8059 EVT CanonicalVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
8060 SDValue Result = DAG.getNode(ARMISD::VBSL, dl, CanonicalVT,
8061 N0->getOperand(1), N0->getOperand(0),
Cameron Zwarich5af60ce2011-04-13 21:01:19 +00008062 N1->getOperand(0));
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00008063 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
8064 }
8065 }
8066 }
8067
Jim Grosbach54238562010-07-17 03:30:54 +00008068 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
8069 // reasonable.
8070
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008071 // BFI is only available on V6T2+
8072 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
8073 return SDValue();
8074
Jim Grosbach54238562010-07-17 03:30:54 +00008075 DebugLoc DL = N->getDebugLoc();
8076 // 1) or (and A, mask), val => ARMbfi A, val, mask
Sylvestre Ledru94c22712012-09-27 10:14:43 +00008077 // iff (val & mask) == val
Jim Grosbach54238562010-07-17 03:30:54 +00008078 //
8079 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Sylvestre Ledru94c22712012-09-27 10:14:43 +00008080 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00008081 // && mask == ~mask2
Sylvestre Ledru94c22712012-09-27 10:14:43 +00008082 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00008083 // && ~mask == mask2
Jim Grosbach54238562010-07-17 03:30:54 +00008084 // (i.e., copy a bitfield value into another bitfield of the same width)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008085
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008086 if (VT != MVT::i32)
8087 return SDValue();
8088
Evan Cheng30fb13f2010-12-13 20:32:54 +00008089 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00008090
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008091 // The value and the mask need to be constants so we can verify this is
8092 // actually a bitfield set. If the mask is 0xffff, we can do better
8093 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00008094 SDValue MaskOp = N0.getOperand(1);
8095 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
8096 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008097 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00008098 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008099 if (Mask == 0xffff)
8100 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00008101 SDValue Res;
8102 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00008103 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
8104 if (N1C) {
8105 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00008106 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00008107 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008108
Evan Chenga9688c42010-12-11 04:11:38 +00008109 if (ARM::isBitFieldInvertedMask(Mask)) {
8110 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008111
Evan Cheng30fb13f2010-12-13 20:32:54 +00008112 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00008113 DAG.getConstant(Val, MVT::i32),
8114 DAG.getConstant(Mask, MVT::i32));
8115
8116 // Do not add new nodes to DAG combiner worklist.
8117 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00008118 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00008119 }
Jim Grosbach54238562010-07-17 03:30:54 +00008120 } else if (N1.getOpcode() == ISD::AND) {
8121 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00008122 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8123 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00008124 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00008125 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00008126
Eric Christopher29aeed12011-03-26 01:21:03 +00008127 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
8128 // as is to match.
Jim Grosbach54238562010-07-17 03:30:54 +00008129 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00008130 (Mask == ~Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00008131 // The pack halfword instruction works better for masks that fit it,
8132 // so use that when it's available.
8133 if (Subtarget->hasT2ExtractPack() &&
8134 (Mask == 0xffff || Mask == 0xffff0000))
8135 return SDValue();
8136 // 2a
Eric Christopher29aeed12011-03-26 01:21:03 +00008137 unsigned amt = CountTrailingZeros_32(Mask2);
Jim Grosbach54238562010-07-17 03:30:54 +00008138 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Eric Christopher29aeed12011-03-26 01:21:03 +00008139 DAG.getConstant(amt, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00008140 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00008141 DAG.getConstant(Mask, MVT::i32));
8142 // Do not add new nodes to DAG combiner worklist.
8143 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00008144 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00008145 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00008146 (~Mask == Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00008147 // The pack halfword instruction works better for masks that fit it,
8148 // so use that when it's available.
8149 if (Subtarget->hasT2ExtractPack() &&
8150 (Mask2 == 0xffff || Mask2 == 0xffff0000))
8151 return SDValue();
8152 // 2b
8153 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00008154 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00008155 DAG.getConstant(lsb, MVT::i32));
8156 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Eric Christopher29aeed12011-03-26 01:21:03 +00008157 DAG.getConstant(Mask2, MVT::i32));
Jim Grosbach54238562010-07-17 03:30:54 +00008158 // Do not add new nodes to DAG combiner worklist.
8159 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00008160 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00008161 }
8162 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008163
Evan Cheng30fb13f2010-12-13 20:32:54 +00008164 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
8165 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
8166 ARM::isBitFieldInvertedMask(~Mask)) {
8167 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
8168 // where lsb(mask) == #shamt and masked bits of B are known zero.
8169 SDValue ShAmt = N00.getOperand(1);
8170 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
8171 unsigned LSB = CountTrailingZeros_32(Mask);
8172 if (ShAmtC != LSB)
8173 return SDValue();
8174
8175 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
8176 DAG.getConstant(~Mask, MVT::i32));
8177
8178 // Do not add new nodes to DAG combiner worklist.
8179 DCI.CombineTo(N, Res, false);
8180 }
8181
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008182 return SDValue();
8183}
8184
Evan Chengc892aeb2012-02-23 01:19:06 +00008185static SDValue PerformXORCombine(SDNode *N,
8186 TargetLowering::DAGCombinerInfo &DCI,
8187 const ARMSubtarget *Subtarget) {
8188 EVT VT = N->getValueType(0);
8189 SelectionDAG &DAG = DCI.DAG;
8190
8191 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8192 return SDValue();
8193
8194 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00008195 // fold (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
8196 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
8197 if (Result.getNode())
8198 return Result;
Evan Chengc892aeb2012-02-23 01:19:06 +00008199 }
8200
8201 return SDValue();
8202}
8203
Evan Chengbf188ae2011-06-15 01:12:31 +00008204/// PerformBFICombine - (bfi A, (and B, Mask1), Mask2) -> (bfi A, B, Mask2) iff
8205/// the bits being cleared by the AND are not demanded by the BFI.
Evan Cheng0c1aec12010-12-14 03:22:07 +00008206static SDValue PerformBFICombine(SDNode *N,
8207 TargetLowering::DAGCombinerInfo &DCI) {
8208 SDValue N1 = N->getOperand(1);
8209 if (N1.getOpcode() == ISD::AND) {
8210 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8211 if (!N11C)
8212 return SDValue();
Evan Chengbf188ae2011-06-15 01:12:31 +00008213 unsigned InvMask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
8214 unsigned LSB = CountTrailingZeros_32(~InvMask);
8215 unsigned Width = (32 - CountLeadingZeros_32(~InvMask)) - LSB;
8216 unsigned Mask = (1 << Width)-1;
Evan Cheng0c1aec12010-12-14 03:22:07 +00008217 unsigned Mask2 = N11C->getZExtValue();
Evan Chengbf188ae2011-06-15 01:12:31 +00008218 if ((Mask & (~Mask2)) == 0)
Evan Cheng0c1aec12010-12-14 03:22:07 +00008219 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
8220 N->getOperand(0), N1.getOperand(0),
8221 N->getOperand(2));
8222 }
8223 return SDValue();
8224}
8225
Bob Wilson0b8ccb82010-09-22 22:09:21 +00008226/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
8227/// ARMISD::VMOVRRD.
8228static SDValue PerformVMOVRRDCombine(SDNode *N,
8229 TargetLowering::DAGCombinerInfo &DCI) {
8230 // vmovrrd(vmovdrr x, y) -> x,y
8231 SDValue InDouble = N->getOperand(0);
8232 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
8233 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Cameron Zwarich4071a712011-04-02 02:40:43 +00008234
8235 // vmovrrd(load f64) -> (load i32), (load i32)
8236 SDNode *InNode = InDouble.getNode();
8237 if (ISD::isNormalLoad(InNode) && InNode->hasOneUse() &&
8238 InNode->getValueType(0) == MVT::f64 &&
8239 InNode->getOperand(1).getOpcode() == ISD::FrameIndex &&
8240 !cast<LoadSDNode>(InNode)->isVolatile()) {
8241 // TODO: Should this be done for non-FrameIndex operands?
8242 LoadSDNode *LD = cast<LoadSDNode>(InNode);
8243
8244 SelectionDAG &DAG = DCI.DAG;
8245 DebugLoc DL = LD->getDebugLoc();
8246 SDValue BasePtr = LD->getBasePtr();
8247 SDValue NewLD1 = DAG.getLoad(MVT::i32, DL, LD->getChain(), BasePtr,
8248 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008249 LD->isNonTemporal(), LD->isInvariant(),
8250 LD->getAlignment());
Cameron Zwarich4071a712011-04-02 02:40:43 +00008251
8252 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
8253 DAG.getConstant(4, MVT::i32));
8254 SDValue NewLD2 = DAG.getLoad(MVT::i32, DL, NewLD1.getValue(1), OffsetPtr,
8255 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008256 LD->isNonTemporal(), LD->isInvariant(),
Cameron Zwarich4071a712011-04-02 02:40:43 +00008257 std::min(4U, LD->getAlignment() / 2));
8258
8259 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLD2.getValue(1));
8260 SDValue Result = DCI.CombineTo(N, NewLD1, NewLD2);
8261 DCI.RemoveFromWorklist(LD);
8262 DAG.DeleteNode(LD);
8263 return Result;
8264 }
8265
Bob Wilson0b8ccb82010-09-22 22:09:21 +00008266 return SDValue();
8267}
8268
8269/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
8270/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
8271static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
8272 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
8273 SDValue Op0 = N->getOperand(0);
8274 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008275 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00008276 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008277 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00008278 Op1 = Op1.getOperand(0);
8279 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
8280 Op0.getNode() == Op1.getNode() &&
8281 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008282 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00008283 N->getValueType(0), Op0.getOperand(0));
8284 return SDValue();
8285}
8286
Bob Wilson31600902010-12-21 06:43:19 +00008287/// PerformSTORECombine - Target-specific dag combine xforms for
8288/// ISD::STORE.
8289static SDValue PerformSTORECombine(SDNode *N,
8290 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson31600902010-12-21 06:43:19 +00008291 StoreSDNode *St = cast<StoreSDNode>(N);
Chad Rosier7f354552012-04-09 20:32:02 +00008292 if (St->isVolatile())
8293 return SDValue();
8294
Andrew Trick49b446f2012-07-18 18:34:24 +00008295 // Optimize trunc store (of multiple scalars) to shuffle and store. First,
Chad Rosier7f354552012-04-09 20:32:02 +00008296 // pack all of the elements in one place. Next, store to memory in fewer
8297 // chunks.
Bob Wilson31600902010-12-21 06:43:19 +00008298 SDValue StVal = St->getValue();
Chad Rosier7f354552012-04-09 20:32:02 +00008299 EVT VT = StVal.getValueType();
8300 if (St->isTruncatingStore() && VT.isVector()) {
8301 SelectionDAG &DAG = DCI.DAG;
8302 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8303 EVT StVT = St->getMemoryVT();
8304 unsigned NumElems = VT.getVectorNumElements();
8305 assert(StVT != VT && "Cannot truncate to the same type");
8306 unsigned FromEltSz = VT.getVectorElementType().getSizeInBits();
8307 unsigned ToEltSz = StVT.getVectorElementType().getSizeInBits();
8308
8309 // From, To sizes and ElemCount must be pow of two
8310 if (!isPowerOf2_32(NumElems * FromEltSz * ToEltSz)) return SDValue();
8311
8312 // We are going to use the original vector elt for storing.
8313 // Accumulated smaller vector elements must be a multiple of the store size.
8314 if (0 != (NumElems * FromEltSz) % ToEltSz) return SDValue();
8315
8316 unsigned SizeRatio = FromEltSz / ToEltSz;
8317 assert(SizeRatio * NumElems * ToEltSz == VT.getSizeInBits());
8318
8319 // Create a type on which we perform the shuffle.
8320 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), StVT.getScalarType(),
8321 NumElems*SizeRatio);
8322 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
8323
8324 DebugLoc DL = St->getDebugLoc();
8325 SDValue WideVec = DAG.getNode(ISD::BITCAST, DL, WideVecVT, StVal);
8326 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
8327 for (unsigned i = 0; i < NumElems; ++i) ShuffleVec[i] = i * SizeRatio;
8328
8329 // Can't shuffle using an illegal type.
8330 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
8331
8332 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, DL, WideVec,
8333 DAG.getUNDEF(WideVec.getValueType()),
8334 ShuffleVec.data());
8335 // At this point all of the data is stored at the bottom of the
8336 // register. We now need to save it to mem.
8337
8338 // Find the largest store unit
8339 MVT StoreType = MVT::i8;
8340 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
8341 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
8342 MVT Tp = (MVT::SimpleValueType)tp;
8343 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToEltSz)
8344 StoreType = Tp;
8345 }
8346 // Didn't find a legal store type.
8347 if (!TLI.isTypeLegal(StoreType))
8348 return SDValue();
8349
8350 // Bitcast the original vector into a vector of store-size units
8351 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
8352 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
8353 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
8354 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, DL, StoreVecVT, Shuff);
8355 SmallVector<SDValue, 8> Chains;
8356 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
8357 TLI.getPointerTy());
8358 SDValue BasePtr = St->getBasePtr();
8359
8360 // Perform one or more big stores into memory.
8361 unsigned E = (ToEltSz*NumElems)/StoreType.getSizeInBits();
8362 for (unsigned I = 0; I < E; I++) {
8363 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
8364 StoreType, ShuffWide,
8365 DAG.getIntPtrConstant(I));
8366 SDValue Ch = DAG.getStore(St->getChain(), DL, SubVec, BasePtr,
8367 St->getPointerInfo(), St->isVolatile(),
8368 St->isNonTemporal(), St->getAlignment());
8369 BasePtr = DAG.getNode(ISD::ADD, DL, BasePtr.getValueType(), BasePtr,
8370 Increment);
8371 Chains.push_back(Ch);
8372 }
8373 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, &Chains[0],
8374 Chains.size());
8375 }
8376
8377 if (!ISD::isNormalStore(St))
Cameron Zwarichd0aacbc2011-04-12 02:24:17 +00008378 return SDValue();
8379
Chad Rosier96b66d62012-04-09 19:38:15 +00008380 // Split a store of a VMOVDRR into two integer stores to avoid mixing NEON and
8381 // ARM stores of arguments in the same cache line.
Cameron Zwarichd0aacbc2011-04-12 02:24:17 +00008382 if (StVal.getNode()->getOpcode() == ARMISD::VMOVDRR &&
Chad Rosier96b66d62012-04-09 19:38:15 +00008383 StVal.getNode()->hasOneUse()) {
Cameron Zwarichd0aacbc2011-04-12 02:24:17 +00008384 SelectionDAG &DAG = DCI.DAG;
8385 DebugLoc DL = St->getDebugLoc();
8386 SDValue BasePtr = St->getBasePtr();
8387 SDValue NewST1 = DAG.getStore(St->getChain(), DL,
8388 StVal.getNode()->getOperand(0), BasePtr,
8389 St->getPointerInfo(), St->isVolatile(),
8390 St->isNonTemporal(), St->getAlignment());
8391
8392 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
8393 DAG.getConstant(4, MVT::i32));
8394 return DAG.getStore(NewST1.getValue(0), DL, StVal.getNode()->getOperand(1),
8395 OffsetPtr, St->getPointerInfo(), St->isVolatile(),
8396 St->isNonTemporal(),
8397 std::min(4U, St->getAlignment() / 2));
8398 }
8399
8400 if (StVal.getValueType() != MVT::i64 ||
Bob Wilson31600902010-12-21 06:43:19 +00008401 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8402 return SDValue();
8403
Chad Rosier96b66d62012-04-09 19:38:15 +00008404 // Bitcast an i64 store extracted from a vector to f64.
8405 // Otherwise, the i64 value will be legalized to a pair of i32 values.
Bob Wilson31600902010-12-21 06:43:19 +00008406 SelectionDAG &DAG = DCI.DAG;
8407 DebugLoc dl = StVal.getDebugLoc();
8408 SDValue IntVec = StVal.getOperand(0);
8409 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
8410 IntVec.getValueType().getVectorNumElements());
8411 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
8412 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
8413 Vec, StVal.getOperand(1));
8414 dl = N->getDebugLoc();
8415 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
8416 // Make the DAGCombiner fold the bitcasts.
8417 DCI.AddToWorklist(Vec.getNode());
8418 DCI.AddToWorklist(ExtElt.getNode());
8419 DCI.AddToWorklist(V.getNode());
8420 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
8421 St->getPointerInfo(), St->isVolatile(),
8422 St->isNonTemporal(), St->getAlignment(),
8423 St->getTBAAInfo());
8424}
8425
8426/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
8427/// are normal, non-volatile loads. If so, it is profitable to bitcast an
8428/// i64 vector to have f64 elements, since the value can then be loaded
8429/// directly into a VFP register.
8430static bool hasNormalLoadOperand(SDNode *N) {
8431 unsigned NumElts = N->getValueType(0).getVectorNumElements();
8432 for (unsigned i = 0; i < NumElts; ++i) {
8433 SDNode *Elt = N->getOperand(i).getNode();
8434 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
8435 return true;
8436 }
8437 return false;
8438}
8439
Bob Wilson75f02882010-09-17 22:59:05 +00008440/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
8441/// ISD::BUILD_VECTOR.
Bob Wilson31600902010-12-21 06:43:19 +00008442static SDValue PerformBUILD_VECTORCombine(SDNode *N,
8443 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilson75f02882010-09-17 22:59:05 +00008444 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
8445 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
8446 // into a pair of GPRs, which is fine when the value is used as a scalar,
8447 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson31600902010-12-21 06:43:19 +00008448 SelectionDAG &DAG = DCI.DAG;
8449 if (N->getNumOperands() == 2) {
8450 SDValue RV = PerformVMOVDRRCombine(N, DAG);
8451 if (RV.getNode())
8452 return RV;
8453 }
Bob Wilson75f02882010-09-17 22:59:05 +00008454
Bob Wilson31600902010-12-21 06:43:19 +00008455 // Load i64 elements as f64 values so that type legalization does not split
8456 // them up into i32 values.
8457 EVT VT = N->getValueType(0);
8458 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
8459 return SDValue();
8460 DebugLoc dl = N->getDebugLoc();
8461 SmallVector<SDValue, 8> Ops;
8462 unsigned NumElts = VT.getVectorNumElements();
8463 for (unsigned i = 0; i < NumElts; ++i) {
8464 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
8465 Ops.push_back(V);
8466 // Make the DAGCombiner fold the bitcast.
8467 DCI.AddToWorklist(V.getNode());
8468 }
8469 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
8470 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
8471 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
8472}
8473
8474/// PerformInsertEltCombine - Target-specific dag combine xforms for
8475/// ISD::INSERT_VECTOR_ELT.
8476static SDValue PerformInsertEltCombine(SDNode *N,
8477 TargetLowering::DAGCombinerInfo &DCI) {
8478 // Bitcast an i64 load inserted into a vector to f64.
8479 // Otherwise, the i64 value will be legalized to a pair of i32 values.
8480 EVT VT = N->getValueType(0);
8481 SDNode *Elt = N->getOperand(1).getNode();
8482 if (VT.getVectorElementType() != MVT::i64 ||
8483 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
8484 return SDValue();
8485
8486 SelectionDAG &DAG = DCI.DAG;
8487 DebugLoc dl = N->getDebugLoc();
8488 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
8489 VT.getVectorNumElements());
8490 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
8491 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
8492 // Make the DAGCombiner fold the bitcasts.
8493 DCI.AddToWorklist(Vec.getNode());
8494 DCI.AddToWorklist(V.getNode());
8495 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
8496 Vec, V, N->getOperand(2));
8497 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilson75f02882010-09-17 22:59:05 +00008498}
8499
Bob Wilsonf20700c2010-10-27 20:38:28 +00008500/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
8501/// ISD::VECTOR_SHUFFLE.
8502static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
8503 // The LLVM shufflevector instruction does not require the shuffle mask
8504 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
8505 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
8506 // operands do not match the mask length, they are extended by concatenating
8507 // them with undef vectors. That is probably the right thing for other
8508 // targets, but for NEON it is better to concatenate two double-register
8509 // size vector operands into a single quad-register size vector. Do that
8510 // transformation here:
8511 // shuffle(concat(v1, undef), concat(v2, undef)) ->
8512 // shuffle(concat(v1, v2), undef)
8513 SDValue Op0 = N->getOperand(0);
8514 SDValue Op1 = N->getOperand(1);
8515 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
8516 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
8517 Op0.getNumOperands() != 2 ||
8518 Op1.getNumOperands() != 2)
8519 return SDValue();
8520 SDValue Concat0Op1 = Op0.getOperand(1);
8521 SDValue Concat1Op1 = Op1.getOperand(1);
8522 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
8523 Concat1Op1.getOpcode() != ISD::UNDEF)
8524 return SDValue();
8525 // Skip the transformation if any of the types are illegal.
8526 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8527 EVT VT = N->getValueType(0);
8528 if (!TLI.isTypeLegal(VT) ||
8529 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
8530 !TLI.isTypeLegal(Concat1Op1.getValueType()))
8531 return SDValue();
8532
8533 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
8534 Op0.getOperand(0), Op1.getOperand(0));
8535 // Translate the shuffle mask.
8536 SmallVector<int, 16> NewMask;
8537 unsigned NumElts = VT.getVectorNumElements();
8538 unsigned HalfElts = NumElts/2;
8539 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8540 for (unsigned n = 0; n < NumElts; ++n) {
8541 int MaskElt = SVN->getMaskElt(n);
8542 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00008543 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00008544 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00008545 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00008546 NewElt = HalfElts + MaskElt - NumElts;
8547 NewMask.push_back(NewElt);
8548 }
8549 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
8550 DAG.getUNDEF(VT), NewMask.data());
8551}
8552
Bob Wilson1c3ef902011-02-07 17:43:21 +00008553/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
8554/// NEON load/store intrinsics to merge base address updates.
8555static SDValue CombineBaseUpdate(SDNode *N,
8556 TargetLowering::DAGCombinerInfo &DCI) {
8557 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8558 return SDValue();
8559
8560 SelectionDAG &DAG = DCI.DAG;
8561 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
8562 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
8563 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
8564 SDValue Addr = N->getOperand(AddrOpIdx);
8565
8566 // Search for a use of the address operand that is an increment.
8567 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
8568 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
8569 SDNode *User = *UI;
8570 if (User->getOpcode() != ISD::ADD ||
8571 UI.getUse().getResNo() != Addr.getResNo())
8572 continue;
8573
8574 // Check that the add is independent of the load/store. Otherwise, folding
8575 // it would create a cycle.
8576 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
8577 continue;
8578
8579 // Find the new opcode for the updating load/store.
8580 bool isLoad = true;
8581 bool isLaneOp = false;
8582 unsigned NewOpc = 0;
8583 unsigned NumVecs = 0;
8584 if (isIntrinsic) {
8585 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
8586 switch (IntNo) {
Craig Topperbc219812012-02-07 02:50:20 +00008587 default: llvm_unreachable("unexpected intrinsic for Neon base update");
Bob Wilson1c3ef902011-02-07 17:43:21 +00008588 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
8589 NumVecs = 1; break;
8590 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
8591 NumVecs = 2; break;
8592 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
8593 NumVecs = 3; break;
8594 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
8595 NumVecs = 4; break;
8596 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
8597 NumVecs = 2; isLaneOp = true; break;
8598 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
8599 NumVecs = 3; isLaneOp = true; break;
8600 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
8601 NumVecs = 4; isLaneOp = true; break;
8602 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
8603 NumVecs = 1; isLoad = false; break;
8604 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
8605 NumVecs = 2; isLoad = false; break;
8606 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
8607 NumVecs = 3; isLoad = false; break;
8608 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
8609 NumVecs = 4; isLoad = false; break;
8610 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
8611 NumVecs = 2; isLoad = false; isLaneOp = true; break;
8612 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
8613 NumVecs = 3; isLoad = false; isLaneOp = true; break;
8614 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
8615 NumVecs = 4; isLoad = false; isLaneOp = true; break;
8616 }
8617 } else {
8618 isLaneOp = true;
8619 switch (N->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00008620 default: llvm_unreachable("unexpected opcode for Neon base update");
Bob Wilson1c3ef902011-02-07 17:43:21 +00008621 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
8622 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
8623 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
8624 }
8625 }
8626
8627 // Find the size of memory referenced by the load/store.
8628 EVT VecTy;
8629 if (isLoad)
8630 VecTy = N->getValueType(0);
Owen Anderson76706012011-04-05 21:48:57 +00008631 else
Bob Wilson1c3ef902011-02-07 17:43:21 +00008632 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
8633 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
8634 if (isLaneOp)
8635 NumBytes /= VecTy.getVectorNumElements();
8636
8637 // If the increment is a constant, it must match the memory ref size.
8638 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
8639 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
8640 uint64_t IncVal = CInc->getZExtValue();
8641 if (IncVal != NumBytes)
8642 continue;
8643 } else if (NumBytes >= 3 * 16) {
8644 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
8645 // separate instructions that make it harder to use a non-constant update.
8646 continue;
8647 }
8648
8649 // Create the new updating load/store node.
8650 EVT Tys[6];
8651 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
8652 unsigned n;
8653 for (n = 0; n < NumResultVecs; ++n)
8654 Tys[n] = VecTy;
8655 Tys[n++] = MVT::i32;
8656 Tys[n] = MVT::Other;
8657 SDVTList SDTys = DAG.getVTList(Tys, NumResultVecs+2);
8658 SmallVector<SDValue, 8> Ops;
8659 Ops.push_back(N->getOperand(0)); // incoming chain
8660 Ops.push_back(N->getOperand(AddrOpIdx));
8661 Ops.push_back(Inc);
8662 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
8663 Ops.push_back(N->getOperand(i));
8664 }
8665 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
8666 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, N->getDebugLoc(), SDTys,
8667 Ops.data(), Ops.size(),
8668 MemInt->getMemoryVT(),
8669 MemInt->getMemOperand());
8670
8671 // Update the uses.
8672 std::vector<SDValue> NewResults;
8673 for (unsigned i = 0; i < NumResultVecs; ++i) {
8674 NewResults.push_back(SDValue(UpdN.getNode(), i));
8675 }
8676 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
8677 DCI.CombineTo(N, NewResults);
8678 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
8679
8680 break;
Owen Anderson76706012011-04-05 21:48:57 +00008681 }
Bob Wilson1c3ef902011-02-07 17:43:21 +00008682 return SDValue();
8683}
8684
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008685/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
8686/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
8687/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
8688/// return true.
8689static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
8690 SelectionDAG &DAG = DCI.DAG;
8691 EVT VT = N->getValueType(0);
8692 // vldN-dup instructions only support 64-bit vectors for N > 1.
8693 if (!VT.is64BitVector())
8694 return false;
8695
8696 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
8697 SDNode *VLD = N->getOperand(0).getNode();
8698 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
8699 return false;
8700 unsigned NumVecs = 0;
8701 unsigned NewOpc = 0;
8702 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
8703 if (IntNo == Intrinsic::arm_neon_vld2lane) {
8704 NumVecs = 2;
8705 NewOpc = ARMISD::VLD2DUP;
8706 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
8707 NumVecs = 3;
8708 NewOpc = ARMISD::VLD3DUP;
8709 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
8710 NumVecs = 4;
8711 NewOpc = ARMISD::VLD4DUP;
8712 } else {
8713 return false;
8714 }
8715
8716 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
8717 // numbers match the load.
8718 unsigned VLDLaneNo =
8719 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
8720 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
8721 UI != UE; ++UI) {
8722 // Ignore uses of the chain result.
8723 if (UI.getUse().getResNo() == NumVecs)
8724 continue;
8725 SDNode *User = *UI;
8726 if (User->getOpcode() != ARMISD::VDUPLANE ||
8727 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
8728 return false;
8729 }
8730
8731 // Create the vldN-dup node.
8732 EVT Tys[5];
8733 unsigned n;
8734 for (n = 0; n < NumVecs; ++n)
8735 Tys[n] = VT;
8736 Tys[n] = MVT::Other;
8737 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
8738 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
8739 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
8740 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
8741 Ops, 2, VLDMemInt->getMemoryVT(),
8742 VLDMemInt->getMemOperand());
8743
8744 // Update the uses.
8745 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
8746 UI != UE; ++UI) {
8747 unsigned ResNo = UI.getUse().getResNo();
8748 // Ignore uses of the chain result.
8749 if (ResNo == NumVecs)
8750 continue;
8751 SDNode *User = *UI;
8752 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
8753 }
8754
8755 // Now the vldN-lane intrinsic is dead except for its chain result.
8756 // Update uses of the chain.
8757 std::vector<SDValue> VLDDupResults;
8758 for (unsigned n = 0; n < NumVecs; ++n)
8759 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
8760 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
8761 DCI.CombineTo(VLD, VLDDupResults);
8762
8763 return true;
8764}
8765
Bob Wilson9e82bf12010-07-14 01:22:12 +00008766/// PerformVDUPLANECombine - Target-specific dag combine xforms for
8767/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008768static SDValue PerformVDUPLANECombine(SDNode *N,
8769 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00008770 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00008771
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008772 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
8773 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
8774 if (CombineVLDDUP(N, DCI))
8775 return SDValue(N, 0);
8776
8777 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
8778 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008779 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00008780 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00008781 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00008782 return SDValue();
8783
8784 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
8785 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
8786 // The canonical VMOV for a zero vector uses a 32-bit element size.
8787 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
8788 unsigned EltBits;
8789 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
8790 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008791 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00008792 if (EltSize > VT.getVectorElementType().getSizeInBits())
8793 return SDValue();
8794
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008795 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00008796}
8797
Eric Christopherfa6f5912011-06-29 21:10:36 +00008798// isConstVecPow2 - Return true if each vector element is a power of 2, all
Chad Rosieref01edf2011-06-24 19:23:04 +00008799// elements are the same constant, C, and Log2(C) ranges from 1 to 32.
8800static bool isConstVecPow2(SDValue ConstVec, bool isSigned, uint64_t &C)
8801{
Chad Rosier118c9a02011-06-28 17:26:57 +00008802 integerPart cN;
8803 integerPart c0 = 0;
Chad Rosieref01edf2011-06-24 19:23:04 +00008804 for (unsigned I = 0, E = ConstVec.getValueType().getVectorNumElements();
8805 I != E; I++) {
8806 ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(ConstVec.getOperand(I));
8807 if (!C)
8808 return false;
8809
Eric Christopherfa6f5912011-06-29 21:10:36 +00008810 bool isExact;
Chad Rosieref01edf2011-06-24 19:23:04 +00008811 APFloat APF = C->getValueAPF();
8812 if (APF.convertToInteger(&cN, 64, isSigned, APFloat::rmTowardZero, &isExact)
8813 != APFloat::opOK || !isExact)
8814 return false;
8815
8816 c0 = (I == 0) ? cN : c0;
8817 if (!isPowerOf2_64(cN) || c0 != cN || Log2_64(c0) < 1 || Log2_64(c0) > 32)
8818 return false;
8819 }
8820 C = c0;
8821 return true;
8822}
8823
8824/// PerformVCVTCombine - VCVT (floating-point to fixed-point, Advanced SIMD)
8825/// can replace combinations of VMUL and VCVT (floating-point to integer)
8826/// when the VMUL has a constant operand that is a power of 2.
8827///
8828/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
8829/// vmul.f32 d16, d17, d16
8830/// vcvt.s32.f32 d16, d16
8831/// becomes:
8832/// vcvt.s32.f32 d16, d16, #3
8833static SDValue PerformVCVTCombine(SDNode *N,
8834 TargetLowering::DAGCombinerInfo &DCI,
8835 const ARMSubtarget *Subtarget) {
8836 SelectionDAG &DAG = DCI.DAG;
8837 SDValue Op = N->getOperand(0);
8838
8839 if (!Subtarget->hasNEON() || !Op.getValueType().isVector() ||
8840 Op.getOpcode() != ISD::FMUL)
8841 return SDValue();
8842
8843 uint64_t C;
8844 SDValue N0 = Op->getOperand(0);
8845 SDValue ConstVec = Op->getOperand(1);
8846 bool isSigned = N->getOpcode() == ISD::FP_TO_SINT;
8847
Eric Christopherfa6f5912011-06-29 21:10:36 +00008848 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
Chad Rosieref01edf2011-06-24 19:23:04 +00008849 !isConstVecPow2(ConstVec, isSigned, C))
8850 return SDValue();
8851
8852 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfp2fxs :
8853 Intrinsic::arm_neon_vcvtfp2fxu;
8854 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
8855 N->getValueType(0),
Eric Christopherfa6f5912011-06-29 21:10:36 +00008856 DAG.getConstant(IntrinsicOpcode, MVT::i32), N0,
Chad Rosieref01edf2011-06-24 19:23:04 +00008857 DAG.getConstant(Log2_64(C), MVT::i32));
8858}
8859
8860/// PerformVDIVCombine - VCVT (fixed-point to floating-point, Advanced SIMD)
8861/// can replace combinations of VCVT (integer to floating-point) and VDIV
8862/// when the VDIV has a constant operand that is a power of 2.
8863///
8864/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
8865/// vcvt.f32.s32 d16, d16
8866/// vdiv.f32 d16, d17, d16
8867/// becomes:
8868/// vcvt.f32.s32 d16, d16, #3
8869static SDValue PerformVDIVCombine(SDNode *N,
8870 TargetLowering::DAGCombinerInfo &DCI,
8871 const ARMSubtarget *Subtarget) {
8872 SelectionDAG &DAG = DCI.DAG;
8873 SDValue Op = N->getOperand(0);
8874 unsigned OpOpcode = Op.getNode()->getOpcode();
8875
8876 if (!Subtarget->hasNEON() || !N->getValueType(0).isVector() ||
8877 (OpOpcode != ISD::SINT_TO_FP && OpOpcode != ISD::UINT_TO_FP))
8878 return SDValue();
8879
8880 uint64_t C;
8881 SDValue ConstVec = N->getOperand(1);
8882 bool isSigned = OpOpcode == ISD::SINT_TO_FP;
8883
8884 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
8885 !isConstVecPow2(ConstVec, isSigned, C))
8886 return SDValue();
8887
Eric Christopherfa6f5912011-06-29 21:10:36 +00008888 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfxs2fp :
Chad Rosieref01edf2011-06-24 19:23:04 +00008889 Intrinsic::arm_neon_vcvtfxu2fp;
8890 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
8891 Op.getValueType(),
Eric Christopherfa6f5912011-06-29 21:10:36 +00008892 DAG.getConstant(IntrinsicOpcode, MVT::i32),
Chad Rosieref01edf2011-06-24 19:23:04 +00008893 Op.getOperand(0), DAG.getConstant(Log2_64(C), MVT::i32));
8894}
8895
8896/// Getvshiftimm - Check if this is a valid build_vector for the immediate
Bob Wilson5bafff32009-06-22 23:27:02 +00008897/// operand of a vector shift operation, where all the elements of the
8898/// build_vector must have the same constant integer value.
8899static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
8900 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008901 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00008902 Op = Op.getOperand(0);
8903 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
8904 APInt SplatBits, SplatUndef;
8905 unsigned SplatBitSize;
8906 bool HasAnyUndefs;
8907 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
8908 HasAnyUndefs, ElementBits) ||
8909 SplatBitSize > ElementBits)
8910 return false;
8911 Cnt = SplatBits.getSExtValue();
8912 return true;
8913}
8914
8915/// isVShiftLImm - Check if this is a valid build_vector for the immediate
8916/// operand of a vector shift left operation. That value must be in the range:
8917/// 0 <= Value < ElementBits for a left shift; or
8918/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00008919static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00008920 assert(VT.isVector() && "vector shift count is not a vector type");
8921 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
8922 if (! getVShiftImm(Op, ElementBits, Cnt))
8923 return false;
8924 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
8925}
8926
8927/// isVShiftRImm - Check if this is a valid build_vector for the immediate
8928/// operand of a vector shift right operation. For a shift opcode, the value
8929/// is positive, but for an intrinsic the value count must be negative. The
8930/// absolute value must be in the range:
8931/// 1 <= |Value| <= ElementBits for a right shift; or
8932/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00008933static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00008934 int64_t &Cnt) {
8935 assert(VT.isVector() && "vector shift count is not a vector type");
8936 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
8937 if (! getVShiftImm(Op, ElementBits, Cnt))
8938 return false;
8939 if (isIntrinsic)
8940 Cnt = -Cnt;
8941 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
8942}
8943
8944/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
8945static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
8946 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
8947 switch (IntNo) {
8948 default:
8949 // Don't do anything for most intrinsics.
8950 break;
8951
8952 // Vector shifts: check for immediate versions and lower them.
8953 // Note: This is done during DAG combining instead of DAG legalizing because
8954 // the build_vectors for 64-bit vector element shift counts are generally
8955 // not legal, and it is hard to see their values after they get legalized to
8956 // loads from a constant pool.
8957 case Intrinsic::arm_neon_vshifts:
8958 case Intrinsic::arm_neon_vshiftu:
8959 case Intrinsic::arm_neon_vshiftls:
8960 case Intrinsic::arm_neon_vshiftlu:
8961 case Intrinsic::arm_neon_vshiftn:
8962 case Intrinsic::arm_neon_vrshifts:
8963 case Intrinsic::arm_neon_vrshiftu:
8964 case Intrinsic::arm_neon_vrshiftn:
8965 case Intrinsic::arm_neon_vqshifts:
8966 case Intrinsic::arm_neon_vqshiftu:
8967 case Intrinsic::arm_neon_vqshiftsu:
8968 case Intrinsic::arm_neon_vqshiftns:
8969 case Intrinsic::arm_neon_vqshiftnu:
8970 case Intrinsic::arm_neon_vqshiftnsu:
8971 case Intrinsic::arm_neon_vqrshiftns:
8972 case Intrinsic::arm_neon_vqrshiftnu:
8973 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00008974 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00008975 int64_t Cnt;
8976 unsigned VShiftOpc = 0;
8977
8978 switch (IntNo) {
8979 case Intrinsic::arm_neon_vshifts:
8980 case Intrinsic::arm_neon_vshiftu:
8981 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
8982 VShiftOpc = ARMISD::VSHL;
8983 break;
8984 }
8985 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
8986 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
8987 ARMISD::VSHRs : ARMISD::VSHRu);
8988 break;
8989 }
8990 return SDValue();
8991
8992 case Intrinsic::arm_neon_vshiftls:
8993 case Intrinsic::arm_neon_vshiftlu:
8994 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
8995 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00008996 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00008997
8998 case Intrinsic::arm_neon_vrshifts:
8999 case Intrinsic::arm_neon_vrshiftu:
9000 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
9001 break;
9002 return SDValue();
9003
9004 case Intrinsic::arm_neon_vqshifts:
9005 case Intrinsic::arm_neon_vqshiftu:
9006 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9007 break;
9008 return SDValue();
9009
9010 case Intrinsic::arm_neon_vqshiftsu:
9011 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9012 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009013 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00009014
9015 case Intrinsic::arm_neon_vshiftn:
9016 case Intrinsic::arm_neon_vrshiftn:
9017 case Intrinsic::arm_neon_vqshiftns:
9018 case Intrinsic::arm_neon_vqshiftnu:
9019 case Intrinsic::arm_neon_vqshiftnsu:
9020 case Intrinsic::arm_neon_vqrshiftns:
9021 case Intrinsic::arm_neon_vqrshiftnu:
9022 case Intrinsic::arm_neon_vqrshiftnsu:
9023 // Narrowing shifts require an immediate right shift.
9024 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
9025 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00009026 llvm_unreachable("invalid shift count for narrowing vector shift "
9027 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00009028
9029 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009030 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00009031 }
9032
9033 switch (IntNo) {
9034 case Intrinsic::arm_neon_vshifts:
9035 case Intrinsic::arm_neon_vshiftu:
9036 // Opcode already set above.
9037 break;
9038 case Intrinsic::arm_neon_vshiftls:
9039 case Intrinsic::arm_neon_vshiftlu:
9040 if (Cnt == VT.getVectorElementType().getSizeInBits())
9041 VShiftOpc = ARMISD::VSHLLi;
9042 else
9043 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
9044 ARMISD::VSHLLs : ARMISD::VSHLLu);
9045 break;
9046 case Intrinsic::arm_neon_vshiftn:
9047 VShiftOpc = ARMISD::VSHRN; break;
9048 case Intrinsic::arm_neon_vrshifts:
9049 VShiftOpc = ARMISD::VRSHRs; break;
9050 case Intrinsic::arm_neon_vrshiftu:
9051 VShiftOpc = ARMISD::VRSHRu; break;
9052 case Intrinsic::arm_neon_vrshiftn:
9053 VShiftOpc = ARMISD::VRSHRN; break;
9054 case Intrinsic::arm_neon_vqshifts:
9055 VShiftOpc = ARMISD::VQSHLs; break;
9056 case Intrinsic::arm_neon_vqshiftu:
9057 VShiftOpc = ARMISD::VQSHLu; break;
9058 case Intrinsic::arm_neon_vqshiftsu:
9059 VShiftOpc = ARMISD::VQSHLsu; break;
9060 case Intrinsic::arm_neon_vqshiftns:
9061 VShiftOpc = ARMISD::VQSHRNs; break;
9062 case Intrinsic::arm_neon_vqshiftnu:
9063 VShiftOpc = ARMISD::VQSHRNu; break;
9064 case Intrinsic::arm_neon_vqshiftnsu:
9065 VShiftOpc = ARMISD::VQSHRNsu; break;
9066 case Intrinsic::arm_neon_vqrshiftns:
9067 VShiftOpc = ARMISD::VQRSHRNs; break;
9068 case Intrinsic::arm_neon_vqrshiftnu:
9069 VShiftOpc = ARMISD::VQRSHRNu; break;
9070 case Intrinsic::arm_neon_vqrshiftnsu:
9071 VShiftOpc = ARMISD::VQRSHRNsu; break;
9072 }
9073
9074 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009075 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00009076 }
9077
9078 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00009079 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00009080 int64_t Cnt;
9081 unsigned VShiftOpc = 0;
9082
9083 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
9084 VShiftOpc = ARMISD::VSLI;
9085 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
9086 VShiftOpc = ARMISD::VSRI;
9087 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00009088 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00009089 }
9090
9091 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
9092 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009093 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00009094 }
9095
9096 case Intrinsic::arm_neon_vqrshifts:
9097 case Intrinsic::arm_neon_vqrshiftu:
9098 // No immediate versions of these to check for.
9099 break;
9100 }
9101
9102 return SDValue();
9103}
9104
9105/// PerformShiftCombine - Checks for immediate versions of vector shifts and
9106/// lowers them. As with the vector shift intrinsics, this is done during DAG
9107/// combining instead of DAG legalizing because the build_vectors for 64-bit
9108/// vector element shift counts are generally not legal, and it is hard to see
9109/// their values after they get legalized to loads from a constant pool.
9110static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
9111 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00009112 EVT VT = N->getValueType(0);
Evan Cheng5fb468a2012-02-23 02:58:19 +00009113 if (N->getOpcode() == ISD::SRL && VT == MVT::i32 && ST->hasV6Ops()) {
9114 // Canonicalize (srl (bswap x), 16) to (rotr (bswap x), 16) if the high
9115 // 16-bits of x is zero. This optimizes rev + lsr 16 to rev16.
9116 SDValue N1 = N->getOperand(1);
9117 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N1)) {
9118 SDValue N0 = N->getOperand(0);
9119 if (C->getZExtValue() == 16 && N0.getOpcode() == ISD::BSWAP &&
9120 DAG.MaskedValueIsZero(N0.getOperand(0),
9121 APInt::getHighBitsSet(32, 16)))
9122 return DAG.getNode(ISD::ROTR, N->getDebugLoc(), VT, N0, N1);
9123 }
9124 }
Bob Wilson5bafff32009-06-22 23:27:02 +00009125
9126 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00009127 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9128 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00009129 return SDValue();
9130
9131 assert(ST->hasNEON() && "unexpected vector shift");
9132 int64_t Cnt;
9133
9134 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009135 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00009136
9137 case ISD::SHL:
9138 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
9139 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009140 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00009141 break;
9142
9143 case ISD::SRA:
9144 case ISD::SRL:
9145 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
9146 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
9147 ARMISD::VSHRs : ARMISD::VSHRu);
9148 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009149 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00009150 }
9151 }
9152 return SDValue();
9153}
9154
9155/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
9156/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
9157static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
9158 const ARMSubtarget *ST) {
9159 SDValue N0 = N->getOperand(0);
9160
9161 // Check for sign- and zero-extensions of vector extract operations of 8-
9162 // and 16-bit vector elements. NEON supports these directly. They are
9163 // handled during DAG combining because type legalization will promote them
9164 // to 32-bit types and it is messy to recognize the operations after that.
9165 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
9166 SDValue Vec = N0.getOperand(0);
9167 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009168 EVT VT = N->getValueType(0);
9169 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00009170 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9171
Owen Anderson825b72b2009-08-11 20:47:22 +00009172 if (VT == MVT::i32 &&
9173 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00009174 TLI.isTypeLegal(Vec.getValueType()) &&
9175 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00009176
9177 unsigned Opc = 0;
9178 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009179 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00009180 case ISD::SIGN_EXTEND:
9181 Opc = ARMISD::VGETLANEs;
9182 break;
9183 case ISD::ZERO_EXTEND:
9184 case ISD::ANY_EXTEND:
9185 Opc = ARMISD::VGETLANEu;
9186 break;
9187 }
9188 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
9189 }
9190 }
9191
9192 return SDValue();
9193}
9194
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009195/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
9196/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
9197static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
9198 const ARMSubtarget *ST) {
9199 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00009200 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009201 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
9202 // a NaN; only do the transformation when it matches that behavior.
9203
9204 // For now only do this when using NEON for FP operations; if using VFP, it
9205 // is not obvious that the benefit outweighs the cost of switching to the
9206 // NEON pipeline.
9207 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
9208 N->getValueType(0) != MVT::f32)
9209 return SDValue();
9210
9211 SDValue CondLHS = N->getOperand(0);
9212 SDValue CondRHS = N->getOperand(1);
9213 SDValue LHS = N->getOperand(2);
9214 SDValue RHS = N->getOperand(3);
9215 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
9216
9217 unsigned Opcode = 0;
9218 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00009219 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009220 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00009221 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009222 IsReversed = true ; // x CC y ? y : x
9223 } else {
9224 return SDValue();
9225 }
9226
Bob Wilsone742bb52010-02-24 22:15:53 +00009227 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009228 switch (CC) {
9229 default: break;
9230 case ISD::SETOLT:
9231 case ISD::SETOLE:
9232 case ISD::SETLT:
9233 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009234 case ISD::SETULT:
9235 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00009236 // If LHS is NaN, an ordered comparison will be false and the result will
9237 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
9238 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
9239 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
9240 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
9241 break;
9242 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
9243 // will return -0, so vmin can only be used for unsafe math or if one of
9244 // the operands is known to be nonzero.
9245 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009246 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsone742bb52010-02-24 22:15:53 +00009247 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9248 break;
9249 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009250 break;
9251
9252 case ISD::SETOGT:
9253 case ISD::SETOGE:
9254 case ISD::SETGT:
9255 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009256 case ISD::SETUGT:
9257 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00009258 // If LHS is NaN, an ordered comparison will be false and the result will
9259 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
9260 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
9261 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
9262 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
9263 break;
9264 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
9265 // will return +0, so vmax can only be used for unsafe math or if one of
9266 // the operands is known to be nonzero.
9267 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009268 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsone742bb52010-02-24 22:15:53 +00009269 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9270 break;
9271 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009272 break;
9273 }
9274
9275 if (!Opcode)
9276 return SDValue();
9277 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
9278}
9279
Evan Chenge721f5c2011-07-13 00:42:17 +00009280/// PerformCMOVCombine - Target-specific DAG combining for ARMISD::CMOV.
9281SDValue
9282ARMTargetLowering::PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const {
9283 SDValue Cmp = N->getOperand(4);
9284 if (Cmp.getOpcode() != ARMISD::CMPZ)
9285 // Only looking at EQ and NE cases.
9286 return SDValue();
9287
9288 EVT VT = N->getValueType(0);
9289 DebugLoc dl = N->getDebugLoc();
9290 SDValue LHS = Cmp.getOperand(0);
9291 SDValue RHS = Cmp.getOperand(1);
9292 SDValue FalseVal = N->getOperand(0);
9293 SDValue TrueVal = N->getOperand(1);
9294 SDValue ARMcc = N->getOperand(2);
Jim Grosbachb04546f2011-09-13 20:30:37 +00009295 ARMCC::CondCodes CC =
9296 (ARMCC::CondCodes)cast<ConstantSDNode>(ARMcc)->getZExtValue();
Evan Chenge721f5c2011-07-13 00:42:17 +00009297
9298 // Simplify
9299 // mov r1, r0
9300 // cmp r1, x
9301 // mov r0, y
9302 // moveq r0, x
9303 // to
9304 // cmp r0, x
9305 // movne r0, y
9306 //
9307 // mov r1, r0
9308 // cmp r1, x
9309 // mov r0, x
9310 // movne r0, y
9311 // to
9312 // cmp r0, x
9313 // movne r0, y
9314 /// FIXME: Turn this into a target neutral optimization?
9315 SDValue Res;
Evan Cheng9b88d2d2011-09-28 23:16:31 +00009316 if (CC == ARMCC::NE && FalseVal == RHS && FalseVal != LHS) {
Evan Chenge721f5c2011-07-13 00:42:17 +00009317 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, TrueVal, ARMcc,
9318 N->getOperand(3), Cmp);
9319 } else if (CC == ARMCC::EQ && TrueVal == RHS) {
9320 SDValue ARMcc;
9321 SDValue NewCmp = getARMCmp(LHS, RHS, ISD::SETNE, ARMcc, DAG, dl);
9322 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, FalseVal, ARMcc,
9323 N->getOperand(3), NewCmp);
9324 }
9325
9326 if (Res.getNode()) {
9327 APInt KnownZero, KnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00009328 DAG.ComputeMaskedBits(SDValue(N,0), KnownZero, KnownOne);
Evan Chenge721f5c2011-07-13 00:42:17 +00009329 // Capture demanded bits information that would be otherwise lost.
9330 if (KnownZero == 0xfffffffe)
9331 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9332 DAG.getValueType(MVT::i1));
9333 else if (KnownZero == 0xffffff00)
9334 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9335 DAG.getValueType(MVT::i8));
9336 else if (KnownZero == 0xffff0000)
9337 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9338 DAG.getValueType(MVT::i16));
9339 }
9340
9341 return Res;
9342}
9343
Dan Gohman475871a2008-07-27 21:46:04 +00009344SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00009345 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00009346 switch (N->getOpcode()) {
9347 default: break;
Arnold Schwaighofer67514e92012-09-04 14:37:49 +00009348 case ISD::ADDC: return PerformADDCCombine(N, DCI, Subtarget);
Tanya Lattner189531f2011-06-14 23:48:48 +00009349 case ISD::ADD: return PerformADDCombine(N, DCI, Subtarget);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009350 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00009351 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00009352 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Evan Chengc892aeb2012-02-23 01:19:06 +00009353 case ISD::XOR: return PerformXORCombine(N, DCI, Subtarget);
9354 case ISD::AND: return PerformANDCombine(N, DCI, Subtarget);
Evan Cheng0c1aec12010-12-14 03:22:07 +00009355 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00009356 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00009357 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson31600902010-12-21 06:43:19 +00009358 case ISD::STORE: return PerformSTORECombine(N, DCI);
9359 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
9360 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonf20700c2010-10-27 20:38:28 +00009361 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00009362 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Chad Rosieref01edf2011-06-24 19:23:04 +00009363 case ISD::FP_TO_SINT:
9364 case ISD::FP_TO_UINT: return PerformVCVTCombine(N, DCI, Subtarget);
9365 case ISD::FDIV: return PerformVDIVCombine(N, DCI, Subtarget);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009366 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00009367 case ISD::SHL:
9368 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009369 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00009370 case ISD::SIGN_EXTEND:
9371 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009372 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
9373 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Evan Chenge721f5c2011-07-13 00:42:17 +00009374 case ARMISD::CMOV: return PerformCMOVCombine(N, DCI.DAG);
Bob Wilson1c3ef902011-02-07 17:43:21 +00009375 case ARMISD::VLD2DUP:
9376 case ARMISD::VLD3DUP:
9377 case ARMISD::VLD4DUP:
9378 return CombineBaseUpdate(N, DCI);
9379 case ISD::INTRINSIC_VOID:
9380 case ISD::INTRINSIC_W_CHAIN:
9381 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
9382 case Intrinsic::arm_neon_vld1:
9383 case Intrinsic::arm_neon_vld2:
9384 case Intrinsic::arm_neon_vld3:
9385 case Intrinsic::arm_neon_vld4:
9386 case Intrinsic::arm_neon_vld2lane:
9387 case Intrinsic::arm_neon_vld3lane:
9388 case Intrinsic::arm_neon_vld4lane:
9389 case Intrinsic::arm_neon_vst1:
9390 case Intrinsic::arm_neon_vst2:
9391 case Intrinsic::arm_neon_vst3:
9392 case Intrinsic::arm_neon_vst4:
9393 case Intrinsic::arm_neon_vst2lane:
9394 case Intrinsic::arm_neon_vst3lane:
9395 case Intrinsic::arm_neon_vst4lane:
9396 return CombineBaseUpdate(N, DCI);
9397 default: break;
9398 }
9399 break;
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00009400 }
Dan Gohman475871a2008-07-27 21:46:04 +00009401 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00009402}
9403
Evan Cheng31959b12011-02-02 01:06:55 +00009404bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
9405 EVT VT) const {
9406 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
9407}
9408
Bill Wendlingaf566342009-08-15 21:21:19 +00009409bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Evan Chengd10eab02012-09-18 01:42:45 +00009410 // The AllowsUnaliged flag models the SCTLR.A setting in ARM cpus
Chad Rosierb3235b12012-11-09 18:25:27 +00009411 bool AllowsUnaligned = Subtarget->allowsUnalignedMem();
Bill Wendlingaf566342009-08-15 21:21:19 +00009412
9413 switch (VT.getSimpleVT().SimpleTy) {
9414 default:
9415 return false;
9416 case MVT::i8:
9417 case MVT::i16:
9418 case MVT::i32:
Evan Chengd10eab02012-09-18 01:42:45 +00009419 // Unaligned access can use (for example) LRDB, LRDH, LDR
9420 return AllowsUnaligned;
Evan Chenga99c5082012-08-15 17:44:53 +00009421 case MVT::f64:
Evan Chengd10eab02012-09-18 01:42:45 +00009422 case MVT::v2f64:
9423 // For any little-endian targets with neon, we can support unaligned ld/st
9424 // of D and Q (e.g. {D0,D1}) registers by using vld1.i8/vst1.i8.
9425 // A big-endian target may also explictly support unaligned accesses
9426 return Subtarget->hasNEON() && (AllowsUnaligned || isLittleEndian());
Bill Wendlingaf566342009-08-15 21:21:19 +00009427 }
9428}
9429
Lang Hames1a1d1fc2011-11-02 22:52:45 +00009430static bool memOpAlign(unsigned DstAlign, unsigned SrcAlign,
9431 unsigned AlignCheck) {
9432 return ((SrcAlign == 0 || SrcAlign % AlignCheck == 0) &&
9433 (DstAlign == 0 || DstAlign % AlignCheck == 0));
9434}
9435
9436EVT ARMTargetLowering::getOptimalMemOpType(uint64_t Size,
9437 unsigned DstAlign, unsigned SrcAlign,
Lang Hamesa1e78882011-11-02 23:37:04 +00009438 bool IsZeroVal,
Lang Hames1a1d1fc2011-11-02 22:52:45 +00009439 bool MemcpyStrSrc,
9440 MachineFunction &MF) const {
9441 const Function *F = MF.getFunction();
9442
9443 // See if we can use NEON instructions for this...
Lang Hamesa1e78882011-11-02 23:37:04 +00009444 if (IsZeroVal &&
Bill Wendling67658342012-10-09 07:45:08 +00009445 !F->getFnAttributes().hasAttribute(Attributes::NoImplicitFloat) &&
Lang Hames1a1d1fc2011-11-02 22:52:45 +00009446 Subtarget->hasNEON()) {
9447 if (memOpAlign(SrcAlign, DstAlign, 16) && Size >= 16) {
9448 return MVT::v4i32;
9449 } else if (memOpAlign(SrcAlign, DstAlign, 8) && Size >= 8) {
9450 return MVT::v2i32;
9451 }
9452 }
9453
Lang Hames5207bf22011-11-08 18:56:23 +00009454 // Lowering to i32/i16 if the size permits.
9455 if (Size >= 4) {
9456 return MVT::i32;
9457 } else if (Size >= 2) {
9458 return MVT::i16;
9459 }
9460
Lang Hames1a1d1fc2011-11-02 22:52:45 +00009461 // Let the target-independent logic figure it out.
9462 return MVT::Other;
9463}
9464
Evan Chenge6c835f2009-08-14 20:09:37 +00009465static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
9466 if (V < 0)
9467 return false;
9468
9469 unsigned Scale = 1;
9470 switch (VT.getSimpleVT().SimpleTy) {
9471 default: return false;
9472 case MVT::i1:
9473 case MVT::i8:
9474 // Scale == 1;
9475 break;
9476 case MVT::i16:
9477 // Scale == 2;
9478 Scale = 2;
9479 break;
9480 case MVT::i32:
9481 // Scale == 4;
9482 Scale = 4;
9483 break;
9484 }
9485
9486 if ((V & (Scale - 1)) != 0)
9487 return false;
9488 V /= Scale;
9489 return V == (V & ((1LL << 5) - 1));
9490}
9491
9492static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
9493 const ARMSubtarget *Subtarget) {
9494 bool isNeg = false;
9495 if (V < 0) {
9496 isNeg = true;
9497 V = - V;
9498 }
9499
9500 switch (VT.getSimpleVT().SimpleTy) {
9501 default: return false;
9502 case MVT::i1:
9503 case MVT::i8:
9504 case MVT::i16:
9505 case MVT::i32:
9506 // + imm12 or - imm8
9507 if (isNeg)
9508 return V == (V & ((1LL << 8) - 1));
9509 return V == (V & ((1LL << 12) - 1));
9510 case MVT::f32:
9511 case MVT::f64:
9512 // Same as ARM mode. FIXME: NEON?
9513 if (!Subtarget->hasVFP2())
9514 return false;
9515 if ((V & 3) != 0)
9516 return false;
9517 V >>= 2;
9518 return V == (V & ((1LL << 8) - 1));
9519 }
9520}
9521
Evan Chengb01fad62007-03-12 23:30:29 +00009522/// isLegalAddressImmediate - Return true if the integer value can be used
9523/// as the offset of the target addressing mode for load / store of the
9524/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00009525static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00009526 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00009527 if (V == 0)
9528 return true;
9529
Evan Cheng65011532009-03-09 19:15:00 +00009530 if (!VT.isSimple())
9531 return false;
9532
Evan Chenge6c835f2009-08-14 20:09:37 +00009533 if (Subtarget->isThumb1Only())
9534 return isLegalT1AddressImmediate(V, VT);
9535 else if (Subtarget->isThumb2())
9536 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00009537
Evan Chenge6c835f2009-08-14 20:09:37 +00009538 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00009539 if (V < 0)
9540 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00009541 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00009542 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00009543 case MVT::i1:
9544 case MVT::i8:
9545 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00009546 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00009547 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00009548 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00009549 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00009550 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00009551 case MVT::f32:
9552 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00009553 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00009554 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00009555 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00009556 return false;
9557 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00009558 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00009559 }
Evan Chenga8e29892007-01-19 07:51:42 +00009560}
9561
Evan Chenge6c835f2009-08-14 20:09:37 +00009562bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
9563 EVT VT) const {
9564 int Scale = AM.Scale;
9565 if (Scale < 0)
9566 return false;
9567
9568 switch (VT.getSimpleVT().SimpleTy) {
9569 default: return false;
9570 case MVT::i1:
9571 case MVT::i8:
9572 case MVT::i16:
9573 case MVT::i32:
9574 if (Scale == 1)
9575 return true;
9576 // r + r << imm
9577 Scale = Scale & ~1;
9578 return Scale == 2 || Scale == 4 || Scale == 8;
9579 case MVT::i64:
9580 // r + r
9581 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
9582 return true;
9583 return false;
9584 case MVT::isVoid:
9585 // Note, we allow "void" uses (basically, uses that aren't loads or
9586 // stores), because arm allows folding a scale into many arithmetic
9587 // operations. This should be made more precise and revisited later.
9588
9589 // Allow r << imm, but the imm has to be a multiple of two.
9590 if (Scale & 1) return false;
9591 return isPowerOf2_32(Scale);
9592 }
9593}
9594
Chris Lattner37caf8c2007-04-09 23:33:39 +00009595/// isLegalAddressingMode - Return true if the addressing mode represented
9596/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00009597bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009598 Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009599 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00009600 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00009601 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00009602
Chris Lattner37caf8c2007-04-09 23:33:39 +00009603 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00009604 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00009605 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00009606
Chris Lattner37caf8c2007-04-09 23:33:39 +00009607 switch (AM.Scale) {
9608 case 0: // no scale reg, must be "r+i" or "r", or "i".
9609 break;
9610 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00009611 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00009612 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00009613 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00009614 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00009615 // ARM doesn't support any R+R*scale+imm addr modes.
9616 if (AM.BaseOffs)
9617 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00009618
Bob Wilson2c7dab12009-04-08 17:55:28 +00009619 if (!VT.isSimple())
9620 return false;
9621
Evan Chenge6c835f2009-08-14 20:09:37 +00009622 if (Subtarget->isThumb2())
9623 return isLegalT2ScaledAddressingMode(AM, VT);
9624
Chris Lattnereb13d1b2007-04-10 03:48:29 +00009625 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00009626 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00009627 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00009628 case MVT::i1:
9629 case MVT::i8:
9630 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00009631 if (Scale < 0) Scale = -Scale;
9632 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00009633 return true;
9634 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00009635 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009636 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00009637 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00009638 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00009639 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00009640 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00009641 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00009642
Owen Anderson825b72b2009-08-11 20:47:22 +00009643 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00009644 // Note, we allow "void" uses (basically, uses that aren't loads or
9645 // stores), because arm allows folding a scale into many arithmetic
9646 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00009647
Chris Lattner37caf8c2007-04-09 23:33:39 +00009648 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00009649 if (Scale & 1) return false;
9650 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00009651 }
Evan Chengb01fad62007-03-12 23:30:29 +00009652 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00009653 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00009654}
9655
Evan Cheng77e47512009-11-11 19:05:52 +00009656/// isLegalICmpImmediate - Return true if the specified immediate is legal
9657/// icmp immediate, that is the target has icmp instructions which can compare
9658/// a register against the immediate without having to materialize the
9659/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00009660bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Jakob Stoklund Olesen70fbea72012-04-06 17:45:04 +00009661 // Thumb2 and ARM modes can use cmn for negative immediates.
Evan Cheng77e47512009-11-11 19:05:52 +00009662 if (!Subtarget->isThumb())
Chandler Carruthba4d4572012-04-06 20:10:52 +00009663 return ARM_AM::getSOImmVal(llvm::abs64(Imm)) != -1;
Evan Cheng77e47512009-11-11 19:05:52 +00009664 if (Subtarget->isThumb2())
Chandler Carruthba4d4572012-04-06 20:10:52 +00009665 return ARM_AM::getT2SOImmVal(llvm::abs64(Imm)) != -1;
Jakob Stoklund Olesen70fbea72012-04-06 17:45:04 +00009666 // Thumb1 doesn't have cmn, and only 8-bit immediates.
Evan Cheng06b53c02009-11-12 07:13:11 +00009667 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00009668}
9669
Andrew Trick8d8d9612012-07-18 18:34:27 +00009670/// isLegalAddImmediate - Return true if the specified immediate is a legal add
9671/// *or sub* immediate, that is the target has add or sub instructions which can
9672/// add a register with the immediate without having to materialize the
Dan Gohmancca82142011-05-03 00:46:49 +00009673/// immediate into a register.
9674bool ARMTargetLowering::isLegalAddImmediate(int64_t Imm) const {
Andrew Trick8d8d9612012-07-18 18:34:27 +00009675 // Same encoding for add/sub, just flip the sign.
9676 int64_t AbsImm = llvm::abs64(Imm);
9677 if (!Subtarget->isThumb())
9678 return ARM_AM::getSOImmVal(AbsImm) != -1;
9679 if (Subtarget->isThumb2())
9680 return ARM_AM::getT2SOImmVal(AbsImm) != -1;
9681 // Thumb1 only has 8-bit unsigned immediate.
9682 return AbsImm >= 0 && AbsImm <= 255;
Dan Gohmancca82142011-05-03 00:46:49 +00009683}
9684
Owen Andersone50ed302009-08-10 22:56:29 +00009685static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00009686 bool isSEXTLoad, SDValue &Base,
9687 SDValue &Offset, bool &isInc,
9688 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00009689 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
9690 return false;
9691
Owen Anderson825b72b2009-08-11 20:47:22 +00009692 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00009693 // AddressingMode 3
9694 Base = Ptr->getOperand(0);
9695 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009696 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00009697 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00009698 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00009699 isInc = false;
9700 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
9701 return true;
9702 }
9703 }
9704 isInc = (Ptr->getOpcode() == ISD::ADD);
9705 Offset = Ptr->getOperand(1);
9706 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00009707 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00009708 // AddressingMode 2
9709 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009710 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00009711 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00009712 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00009713 isInc = false;
9714 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
9715 Base = Ptr->getOperand(0);
9716 return true;
9717 }
9718 }
9719
9720 if (Ptr->getOpcode() == ISD::ADD) {
9721 isInc = true;
Evan Chengee04a6d2011-07-20 23:34:39 +00009722 ARM_AM::ShiftOpc ShOpcVal=
9723 ARM_AM::getShiftOpcForNode(Ptr->getOperand(0).getOpcode());
Evan Chenga8e29892007-01-19 07:51:42 +00009724 if (ShOpcVal != ARM_AM::no_shift) {
9725 Base = Ptr->getOperand(1);
9726 Offset = Ptr->getOperand(0);
9727 } else {
9728 Base = Ptr->getOperand(0);
9729 Offset = Ptr->getOperand(1);
9730 }
9731 return true;
9732 }
9733
9734 isInc = (Ptr->getOpcode() == ISD::ADD);
9735 Base = Ptr->getOperand(0);
9736 Offset = Ptr->getOperand(1);
9737 return true;
9738 }
9739
Jim Grosbache5165492009-11-09 00:11:35 +00009740 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00009741 return false;
9742}
9743
Owen Andersone50ed302009-08-10 22:56:29 +00009744static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00009745 bool isSEXTLoad, SDValue &Base,
9746 SDValue &Offset, bool &isInc,
9747 SelectionDAG &DAG) {
9748 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
9749 return false;
9750
9751 Base = Ptr->getOperand(0);
9752 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
9753 int RHSC = (int)RHS->getZExtValue();
9754 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
9755 assert(Ptr->getOpcode() == ISD::ADD);
9756 isInc = false;
9757 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
9758 return true;
9759 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
9760 isInc = Ptr->getOpcode() == ISD::ADD;
9761 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
9762 return true;
9763 }
9764 }
9765
9766 return false;
9767}
9768
Evan Chenga8e29892007-01-19 07:51:42 +00009769/// getPreIndexedAddressParts - returns true by value, base pointer and
9770/// offset pointer and addressing mode by reference if the node's address
9771/// can be legally represented as pre-indexed load / store address.
9772bool
Dan Gohman475871a2008-07-27 21:46:04 +00009773ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
9774 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00009775 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00009776 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00009777 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00009778 return false;
9779
Owen Andersone50ed302009-08-10 22:56:29 +00009780 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00009781 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00009782 bool isSEXTLoad = false;
9783 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
9784 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00009785 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00009786 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
9787 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
9788 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00009789 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00009790 } else
9791 return false;
9792
9793 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00009794 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00009795 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00009796 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
9797 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00009798 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00009799 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00009800 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00009801 if (!isLegal)
9802 return false;
9803
9804 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
9805 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00009806}
9807
9808/// getPostIndexedAddressParts - returns true by value, base pointer and
9809/// offset pointer and addressing mode by reference if this node can be
9810/// combined with a load / store to form a post-indexed load / store.
9811bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00009812 SDValue &Base,
9813 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00009814 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00009815 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00009816 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00009817 return false;
9818
Owen Andersone50ed302009-08-10 22:56:29 +00009819 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00009820 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00009821 bool isSEXTLoad = false;
9822 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00009823 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00009824 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00009825 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
9826 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00009827 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00009828 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00009829 } else
9830 return false;
9831
9832 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00009833 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00009834 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00009835 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00009836 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00009837 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00009838 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
9839 isInc, DAG);
9840 if (!isLegal)
9841 return false;
9842
Evan Cheng28dad2a2010-05-18 21:31:17 +00009843 if (Ptr != Base) {
9844 // Swap base ptr and offset to catch more post-index load / store when
9845 // it's legal. In Thumb2 mode, offset must be an immediate.
9846 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
9847 !Subtarget->isThumb2())
9848 std::swap(Base, Offset);
9849
9850 // Post-indexed load / store update the base pointer.
9851 if (Ptr != Base)
9852 return false;
9853 }
9854
Evan Chenge88d5ce2009-07-02 07:28:31 +00009855 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
9856 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00009857}
9858
Dan Gohman475871a2008-07-27 21:46:04 +00009859void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00009860 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009861 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00009862 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00009863 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00009864 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00009865 switch (Op.getOpcode()) {
9866 default: break;
9867 case ARMISD::CMOV: {
9868 // Bits are known zero/one if known on the LHS and RHS.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00009869 DAG.ComputeMaskedBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00009870 if (KnownZero == 0 && KnownOne == 0) return;
9871
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009872 APInt KnownZeroRHS, KnownOneRHS;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00009873 DAG.ComputeMaskedBits(Op.getOperand(1), KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00009874 KnownZero &= KnownZeroRHS;
9875 KnownOne &= KnownOneRHS;
9876 return;
9877 }
9878 }
9879}
9880
9881//===----------------------------------------------------------------------===//
9882// ARM Inline Assembly Support
9883//===----------------------------------------------------------------------===//
9884
Evan Cheng55d42002011-01-08 01:24:27 +00009885bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
9886 // Looking for "rev" which is V6+.
9887 if (!Subtarget->hasV6Ops())
9888 return false;
9889
9890 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9891 std::string AsmStr = IA->getAsmString();
9892 SmallVector<StringRef, 4> AsmPieces;
9893 SplitString(AsmStr, AsmPieces, ";\n");
9894
9895 switch (AsmPieces.size()) {
9896 default: return false;
9897 case 1:
9898 AsmStr = AsmPieces[0];
9899 AsmPieces.clear();
9900 SplitString(AsmStr, AsmPieces, " \t,");
9901
9902 // rev $0, $1
9903 if (AsmPieces.size() == 3 &&
9904 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
9905 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009906 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +00009907 if (Ty && Ty->getBitWidth() == 32)
9908 return IntrinsicLowering::LowerToByteSwap(CI);
9909 }
9910 break;
9911 }
9912
9913 return false;
9914}
9915
Evan Chenga8e29892007-01-19 07:51:42 +00009916/// getConstraintType - Given a constraint letter, return the type of
9917/// constraint it is for this target.
9918ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009919ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
9920 if (Constraint.size() == 1) {
9921 switch (Constraint[0]) {
9922 default: break;
9923 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00009924 case 'w': return C_RegisterClass;
Eric Christopher73744df2011-06-30 23:23:01 +00009925 case 'h': return C_RegisterClass;
Eric Christopher89bd71f2011-07-01 00:14:47 +00009926 case 'x': return C_RegisterClass;
Eric Christopherd5dc9ec2011-07-01 00:30:46 +00009927 case 't': return C_RegisterClass;
Eric Christopher5e653c92011-07-01 01:00:07 +00009928 case 'j': return C_Other; // Constant for movw.
Eric Christopheref7f1e72011-07-29 21:18:58 +00009929 // An address with a single base register. Due to the way we
9930 // currently handle addresses it is the same as an 'r' memory constraint.
9931 case 'Q': return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00009932 }
Eric Christopher1312ca82011-06-21 22:10:57 +00009933 } else if (Constraint.size() == 2) {
9934 switch (Constraint[0]) {
9935 default: break;
9936 // All 'U+' constraints are addresses.
9937 case 'U': return C_Memory;
9938 }
Evan Chenga8e29892007-01-19 07:51:42 +00009939 }
Chris Lattner4234f572007-03-25 02:14:49 +00009940 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00009941}
9942
John Thompson44ab89e2010-10-29 17:29:13 +00009943/// Examine constraint type and operand type and determine a weight value.
9944/// This object must already have been set up with the operand type
9945/// and the current alternative constraint selected.
9946TargetLowering::ConstraintWeight
9947ARMTargetLowering::getSingleConstraintMatchWeight(
9948 AsmOperandInfo &info, const char *constraint) const {
9949 ConstraintWeight weight = CW_Invalid;
9950 Value *CallOperandVal = info.CallOperandVal;
9951 // If we don't have a value, we can't do a match,
9952 // but allow it at the lowest weight.
9953 if (CallOperandVal == NULL)
9954 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009955 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00009956 // Look at the constraint type.
9957 switch (*constraint) {
9958 default:
9959 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
9960 break;
9961 case 'l':
9962 if (type->isIntegerTy()) {
9963 if (Subtarget->isThumb())
9964 weight = CW_SpecificReg;
9965 else
9966 weight = CW_Register;
9967 }
9968 break;
9969 case 'w':
9970 if (type->isFloatingPointTy())
9971 weight = CW_Register;
9972 break;
9973 }
9974 return weight;
9975}
9976
Eric Christopher35e6d4d2011-06-30 23:50:52 +00009977typedef std::pair<unsigned, const TargetRegisterClass*> RCPair;
9978RCPair
Evan Chenga8e29892007-01-19 07:51:42 +00009979ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009980 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00009981 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00009982 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00009983 switch (Constraint[0]) {
Eric Christopher73744df2011-06-30 23:23:01 +00009984 case 'l': // Low regs or general regs.
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00009985 if (Subtarget->isThumb())
Craig Topper420761a2012-04-20 07:30:17 +00009986 return RCPair(0U, &ARM::tGPRRegClass);
9987 return RCPair(0U, &ARM::GPRRegClass);
Eric Christopher73744df2011-06-30 23:23:01 +00009988 case 'h': // High regs or no regs.
9989 if (Subtarget->isThumb())
Craig Topper420761a2012-04-20 07:30:17 +00009990 return RCPair(0U, &ARM::hGPRRegClass);
Eric Christopher1070f822011-07-01 00:19:27 +00009991 break;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00009992 case 'r':
Craig Topper420761a2012-04-20 07:30:17 +00009993 return RCPair(0U, &ARM::GPRRegClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00009994 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00009995 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00009996 return RCPair(0U, &ARM::SPRRegClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00009997 if (VT.getSizeInBits() == 64)
Craig Topper420761a2012-04-20 07:30:17 +00009998 return RCPair(0U, &ARM::DPRRegClass);
Evan Chengd831cda2009-12-08 23:06:22 +00009999 if (VT.getSizeInBits() == 128)
Craig Topper420761a2012-04-20 07:30:17 +000010000 return RCPair(0U, &ARM::QPRRegClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +000010001 break;
Eric Christopher89bd71f2011-07-01 00:14:47 +000010002 case 'x':
10003 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +000010004 return RCPair(0U, &ARM::SPR_8RegClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +000010005 if (VT.getSizeInBits() == 64)
Craig Topper420761a2012-04-20 07:30:17 +000010006 return RCPair(0U, &ARM::DPR_8RegClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +000010007 if (VT.getSizeInBits() == 128)
Craig Topper420761a2012-04-20 07:30:17 +000010008 return RCPair(0U, &ARM::QPR_8RegClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +000010009 break;
Eric Christopherd5dc9ec2011-07-01 00:30:46 +000010010 case 't':
10011 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +000010012 return RCPair(0U, &ARM::SPRRegClass);
Eric Christopherd5dc9ec2011-07-01 00:30:46 +000010013 break;
Evan Chenga8e29892007-01-19 07:51:42 +000010014 }
10015 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +000010016 if (StringRef("{cc}").equals_lower(Constraint))
Craig Topper420761a2012-04-20 07:30:17 +000010017 return std::make_pair(unsigned(ARM::CPSR), &ARM::CCRRegClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +000010018
Evan Chenga8e29892007-01-19 07:51:42 +000010019 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
10020}
10021
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010022/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10023/// vector. If it is invalid, don't add anything to Ops.
10024void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000010025 std::string &Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010026 std::vector<SDValue>&Ops,
10027 SelectionDAG &DAG) const {
10028 SDValue Result(0, 0);
10029
Eric Christopher100c8332011-06-02 23:16:42 +000010030 // Currently only support length 1 constraints.
10031 if (Constraint.length() != 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000010032
Eric Christopher100c8332011-06-02 23:16:42 +000010033 char ConstraintLetter = Constraint[0];
10034 switch (ConstraintLetter) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010035 default: break;
Eric Christopher5e653c92011-07-01 01:00:07 +000010036 case 'j':
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010037 case 'I': case 'J': case 'K': case 'L':
10038 case 'M': case 'N': case 'O':
10039 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
10040 if (!C)
10041 return;
10042
10043 int64_t CVal64 = C->getSExtValue();
10044 int CVal = (int) CVal64;
10045 // None of these constraints allow values larger than 32 bits. Check
10046 // that the value fits in an int.
10047 if (CVal != CVal64)
10048 return;
10049
Eric Christopher100c8332011-06-02 23:16:42 +000010050 switch (ConstraintLetter) {
Eric Christopher5e653c92011-07-01 01:00:07 +000010051 case 'j':
Andrew Trick3af7a672011-09-20 03:06:13 +000010052 // Constant suitable for movw, must be between 0 and
10053 // 65535.
10054 if (Subtarget->hasV6T2Ops())
10055 if (CVal >= 0 && CVal <= 65535)
10056 break;
10057 return;
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010058 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +000010059 if (Subtarget->isThumb1Only()) {
10060 // This must be a constant between 0 and 255, for ADD
10061 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010062 if (CVal >= 0 && CVal <= 255)
10063 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +000010064 } else if (Subtarget->isThumb2()) {
10065 // A constant that can be used as an immediate value in a
10066 // data-processing instruction.
10067 if (ARM_AM::getT2SOImmVal(CVal) != -1)
10068 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010069 } else {
10070 // A constant that can be used as an immediate value in a
10071 // data-processing instruction.
10072 if (ARM_AM::getSOImmVal(CVal) != -1)
10073 break;
10074 }
10075 return;
10076
10077 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +000010078 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010079 // This must be a constant between -255 and -1, for negated ADD
10080 // immediates. This can be used in GCC with an "n" modifier that
10081 // prints the negated value, for use with SUB instructions. It is
10082 // not useful otherwise but is implemented for compatibility.
10083 if (CVal >= -255 && CVal <= -1)
10084 break;
10085 } else {
10086 // This must be a constant between -4095 and 4095. It is not clear
10087 // what this constraint is intended for. Implemented for
10088 // compatibility with GCC.
10089 if (CVal >= -4095 && CVal <= 4095)
10090 break;
10091 }
10092 return;
10093
10094 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +000010095 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010096 // A 32-bit value where only one byte has a nonzero value. Exclude
10097 // zero to match GCC. This constraint is used by GCC internally for
10098 // constants that can be loaded with a move/shift combination.
10099 // It is not useful otherwise but is implemented for compatibility.
10100 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
10101 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +000010102 } else if (Subtarget->isThumb2()) {
10103 // A constant whose bitwise inverse can be used as an immediate
10104 // value in a data-processing instruction. This can be used in GCC
10105 // with a "B" modifier that prints the inverted value, for use with
10106 // BIC and MVN instructions. It is not useful otherwise but is
10107 // implemented for compatibility.
10108 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
10109 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010110 } else {
10111 // A constant whose bitwise inverse can be used as an immediate
10112 // value in a data-processing instruction. This can be used in GCC
10113 // with a "B" modifier that prints the inverted value, for use with
10114 // BIC and MVN instructions. It is not useful otherwise but is
10115 // implemented for compatibility.
10116 if (ARM_AM::getSOImmVal(~CVal) != -1)
10117 break;
10118 }
10119 return;
10120
10121 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +000010122 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010123 // This must be a constant between -7 and 7,
10124 // for 3-operand ADD/SUB immediate instructions.
10125 if (CVal >= -7 && CVal < 7)
10126 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +000010127 } else if (Subtarget->isThumb2()) {
10128 // A constant whose negation can be used as an immediate value in a
10129 // data-processing instruction. This can be used in GCC with an "n"
10130 // modifier that prints the negated value, for use with SUB
10131 // instructions. It is not useful otherwise but is implemented for
10132 // compatibility.
10133 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
10134 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010135 } else {
10136 // A constant whose negation can be used as an immediate value in a
10137 // data-processing instruction. This can be used in GCC with an "n"
10138 // modifier that prints the negated value, for use with SUB
10139 // instructions. It is not useful otherwise but is implemented for
10140 // compatibility.
10141 if (ARM_AM::getSOImmVal(-CVal) != -1)
10142 break;
10143 }
10144 return;
10145
10146 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +000010147 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010148 // This must be a multiple of 4 between 0 and 1020, for
10149 // ADD sp + immediate.
10150 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
10151 break;
10152 } else {
10153 // A power of two or a constant between 0 and 32. This is used in
10154 // GCC for the shift amount on shifted register operands, but it is
10155 // useful in general for any shift amounts.
10156 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
10157 break;
10158 }
10159 return;
10160
10161 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +000010162 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010163 // This must be a constant between 0 and 31, for shift amounts.
10164 if (CVal >= 0 && CVal <= 31)
10165 break;
10166 }
10167 return;
10168
10169 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +000010170 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010171 // This must be a multiple of 4 between -508 and 508, for
10172 // ADD/SUB sp = sp + immediate.
10173 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
10174 break;
10175 }
10176 return;
10177 }
10178 Result = DAG.getTargetConstant(CVal, Op.getValueType());
10179 break;
10180 }
10181
10182 if (Result.getNode()) {
10183 Ops.push_back(Result);
10184 return;
10185 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010186 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010187}
Anton Korobeynikov48e19352009-09-23 19:04:09 +000010188
10189bool
10190ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
10191 // The ARM target isn't yet aware of offsets.
10192 return false;
10193}
Evan Cheng39382422009-10-28 01:44:26 +000010194
Jim Grosbach469bbdb2010-07-16 23:05:05 +000010195bool ARM::isBitFieldInvertedMask(unsigned v) {
10196 if (v == 0xffffffff)
10197 return 0;
10198 // there can be 1's on either or both "outsides", all the "inside"
10199 // bits must be 0's
10200 unsigned int lsb = 0, msb = 31;
10201 while (v & (1 << msb)) --msb;
10202 while (v & (1 << lsb)) ++lsb;
10203 for (unsigned int i = lsb; i <= msb; ++i) {
10204 if (v & (1 << i))
10205 return 0;
10206 }
10207 return 1;
10208}
10209
Evan Cheng39382422009-10-28 01:44:26 +000010210/// isFPImmLegal - Returns true if the target can instruction select the
10211/// specified FP immediate natively. If false, the legalizer will
10212/// materialize the FP immediate as a load from a constant pool.
10213bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
10214 if (!Subtarget->hasVFP3())
10215 return false;
10216 if (VT == MVT::f32)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +000010217 return ARM_AM::getFP32Imm(Imm) != -1;
Evan Cheng39382422009-10-28 01:44:26 +000010218 if (VT == MVT::f64)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +000010219 return ARM_AM::getFP64Imm(Imm) != -1;
Evan Cheng39382422009-10-28 01:44:26 +000010220 return false;
10221}
Bob Wilson65ffec42010-09-21 17:56:22 +000010222
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010223/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +000010224/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
10225/// specified in the intrinsic calls.
10226bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
10227 const CallInst &I,
10228 unsigned Intrinsic) const {
10229 switch (Intrinsic) {
10230 case Intrinsic::arm_neon_vld1:
10231 case Intrinsic::arm_neon_vld2:
10232 case Intrinsic::arm_neon_vld3:
10233 case Intrinsic::arm_neon_vld4:
10234 case Intrinsic::arm_neon_vld2lane:
10235 case Intrinsic::arm_neon_vld3lane:
10236 case Intrinsic::arm_neon_vld4lane: {
10237 Info.opc = ISD::INTRINSIC_W_CHAIN;
10238 // Conservatively set memVT to the entire set of vectors loaded.
Micah Villmow3574eca2012-10-08 16:38:25 +000010239 uint64_t NumElts = getDataLayout()->getTypeAllocSize(I.getType()) / 8;
Bob Wilson65ffec42010-09-21 17:56:22 +000010240 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
10241 Info.ptrVal = I.getArgOperand(0);
10242 Info.offset = 0;
10243 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
10244 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
10245 Info.vol = false; // volatile loads with NEON intrinsics not supported
10246 Info.readMem = true;
10247 Info.writeMem = false;
10248 return true;
10249 }
10250 case Intrinsic::arm_neon_vst1:
10251 case Intrinsic::arm_neon_vst2:
10252 case Intrinsic::arm_neon_vst3:
10253 case Intrinsic::arm_neon_vst4:
10254 case Intrinsic::arm_neon_vst2lane:
10255 case Intrinsic::arm_neon_vst3lane:
10256 case Intrinsic::arm_neon_vst4lane: {
10257 Info.opc = ISD::INTRINSIC_VOID;
10258 // Conservatively set memVT to the entire set of vectors stored.
10259 unsigned NumElts = 0;
10260 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010261 Type *ArgTy = I.getArgOperand(ArgI)->getType();
Bob Wilson65ffec42010-09-21 17:56:22 +000010262 if (!ArgTy->isVectorTy())
10263 break;
Micah Villmow3574eca2012-10-08 16:38:25 +000010264 NumElts += getDataLayout()->getTypeAllocSize(ArgTy) / 8;
Bob Wilson65ffec42010-09-21 17:56:22 +000010265 }
10266 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
10267 Info.ptrVal = I.getArgOperand(0);
10268 Info.offset = 0;
10269 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
10270 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
10271 Info.vol = false; // volatile stores with NEON intrinsics not supported
10272 Info.readMem = false;
10273 Info.writeMem = true;
10274 return true;
10275 }
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +000010276 case Intrinsic::arm_strexd: {
10277 Info.opc = ISD::INTRINSIC_W_CHAIN;
10278 Info.memVT = MVT::i64;
10279 Info.ptrVal = I.getArgOperand(2);
10280 Info.offset = 0;
10281 Info.align = 8;
Bruno Cardoso Lopesc75448c2011-06-16 18:11:32 +000010282 Info.vol = true;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +000010283 Info.readMem = false;
10284 Info.writeMem = true;
10285 return true;
10286 }
10287 case Intrinsic::arm_ldrexd: {
10288 Info.opc = ISD::INTRINSIC_W_CHAIN;
10289 Info.memVT = MVT::i64;
10290 Info.ptrVal = I.getArgOperand(0);
10291 Info.offset = 0;
10292 Info.align = 8;
Bruno Cardoso Lopesc75448c2011-06-16 18:11:32 +000010293 Info.vol = true;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +000010294 Info.readMem = true;
10295 Info.writeMem = false;
10296 return true;
10297 }
Bob Wilson65ffec42010-09-21 17:56:22 +000010298 default:
10299 break;
10300 }
10301
10302 return false;
10303}