blob: e0c079afcdaae4efad516a7ca8727e4f05ee7623 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000017#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000026#include "MCTargetDesc/ARMAddressingModes.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng55d42002011-01-08 01:24:27 +000036#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/MachineBasicBlock.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineFunction.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
Bill Wendling2a850152011-10-05 00:02:33 +000041#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000042#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000043#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000044#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000045#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000046#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng55d42002011-01-08 01:24:27 +000048#include "llvm/ADT/StringExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000049#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000050#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000051#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000052#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000053#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000054#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000055using namespace llvm;
56
Dale Johannesen51e28e62010-06-03 21:09:53 +000057STATISTIC(NumTailCalls, "Number of tail calls");
Evan Chengfc8475b2011-01-19 02:16:49 +000058STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Dale Johannesen51e28e62010-06-03 21:09:53 +000059
Bob Wilson703af3a2010-08-13 22:43:33 +000060// This option should go away when tail calls fully work.
61static cl::opt<bool>
62EnableARMTailCalls("arm-tail-calls", cl::Hidden,
63 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
64 cl::init(false));
65
Eric Christopher836c6242010-12-15 23:47:29 +000066cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000067EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000068 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000069 cl::init(false));
70
Evan Cheng46df4eb2010-06-16 07:35:02 +000071static cl::opt<bool>
72ARMInterworking("arm-interworking", cl::Hidden,
73 cl::desc("Enable / disable ARM interworking (for debugging only)"),
74 cl::init(true));
75
Cameron Zwaricha86686e2011-06-10 20:59:24 +000076namespace llvm {
77 class ARMCCState : public CCState {
78 public:
79 ARMCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
80 const TargetMachine &TM, SmallVector<CCValAssign, 16> &locs,
81 LLVMContext &C, ParmContext PC)
82 : CCState(CC, isVarArg, MF, TM, locs, C) {
83 assert(((PC == Call) || (PC == Prologue)) &&
84 "ARMCCState users must specify whether their context is call"
85 "or prologue generation.");
86 CallOrPrologue = PC;
87 }
88 };
89}
90
Stuart Hastingsc7315872011-04-20 16:47:52 +000091// The APCS parameter registers.
92static const unsigned GPRArgRegs[] = {
93 ARM::R0, ARM::R1, ARM::R2, ARM::R3
94};
95
Owen Andersone50ed302009-08-10 22:56:29 +000096void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
97 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000098 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000100 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
101 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000102
Owen Anderson70671842009-08-10 20:18:46 +0000103 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000104 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000105 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000106 }
107
Owen Andersone50ed302009-08-10 22:56:29 +0000108 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Duncan Sands28b77e92011-09-06 19:07:46 +0000110 setOperationAction(ISD::SETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +0000111 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000112 if (ElemTy != MVT::i32) {
113 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
114 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
115 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
116 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
117 }
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
119 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000120 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Bob Wilson5e8b8332011-01-07 04:59:04 +0000121 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Legal);
Bob Wilsond0910c42010-04-06 22:02:24 +0000122 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
123 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000124 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000125 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
126 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
127 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000128 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
129 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000130 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
131 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
132 setTruncStoreAction(VT.getSimpleVT(),
133 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000134 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000135 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000136
137 // Promote all bit-wise operations.
138 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000139 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000140 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
141 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000142 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000143 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000144 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000145 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000146 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000147 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000148 }
Bob Wilson16330762009-09-16 00:17:28 +0000149
150 // Neon does not support vector divide/remainder operations.
151 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
152 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
153 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
154 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
155 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
156 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000157}
158
Owen Andersone50ed302009-08-10 22:56:29 +0000159void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000160 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000162}
163
Owen Andersone50ed302009-08-10 22:56:29 +0000164void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000165 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000167}
168
Chris Lattnerf0144122009-07-28 03:13:23 +0000169static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
170 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000171 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000172
Chris Lattner80ec2792009-08-02 00:34:36 +0000173 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000174}
175
Evan Chenga8e29892007-01-19 07:51:42 +0000176ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000177 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000178 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000179 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000180 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000181
Duncan Sands28b77e92011-09-06 19:07:46 +0000182 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
183
Evan Chengb1df8f22007-04-27 08:15:43 +0000184 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 // Uses VFP for Thumb libfuncs if available.
186 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
187 // Single-precision floating-point arithmetic.
188 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
189 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
190 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
191 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000192
Evan Chengb1df8f22007-04-27 08:15:43 +0000193 // Double-precision floating-point arithmetic.
194 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
195 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
196 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
197 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000198
Evan Chengb1df8f22007-04-27 08:15:43 +0000199 // Single-precision comparisons.
200 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
201 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
202 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
203 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
204 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
205 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
206 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
207 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000208
Evan Chengb1df8f22007-04-27 08:15:43 +0000209 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
213 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
214 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000217
Evan Chengb1df8f22007-04-27 08:15:43 +0000218 // Double-precision comparisons.
219 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
220 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
221 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
222 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
223 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
224 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
225 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
226 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000227
Evan Chengb1df8f22007-04-27 08:15:43 +0000228 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
229 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
230 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
231 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
232 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
233 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
234 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
235 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000236
Evan Chengb1df8f22007-04-27 08:15:43 +0000237 // Floating-point to integer conversions.
238 // i64 conversions are done via library routines even when generating VFP
239 // instructions, so use the same ones.
240 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
241 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
242 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
243 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000244
Evan Chengb1df8f22007-04-27 08:15:43 +0000245 // Conversions between floating types.
246 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
247 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
248
249 // Integer to floating-point conversions.
250 // i64 conversions are done via library routines even when generating VFP
251 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000252 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
253 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000254 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
255 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
256 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
257 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
258 }
Evan Chenga8e29892007-01-19 07:51:42 +0000259 }
260
Bob Wilson2f954612009-05-22 17:38:41 +0000261 // These libcalls are not available in 32-bit.
262 setLibcallName(RTLIB::SHL_I128, 0);
263 setLibcallName(RTLIB::SRL_I128, 0);
264 setLibcallName(RTLIB::SRA_I128, 0);
265
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000266 if (Subtarget->isAAPCS_ABI()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000267 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000268 // RTABI chapter 4.1.2, Table 2
269 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
270 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
271 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
272 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
273 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
277
278 // Double-precision floating-point comparison helper functions
279 // RTABI chapter 4.1.2, Table 3
280 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
281 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
282 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
283 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
284 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
285 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
286 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
287 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
288 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
289 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
290 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
291 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
292 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
293 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
294 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
295 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
296 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
297 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
298 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
299 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
300 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
301 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
302 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
303 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
304
305 // Single-precision floating-point arithmetic helper functions
306 // RTABI chapter 4.1.2, Table 4
307 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
308 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
309 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
310 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
311 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
315
316 // Single-precision floating-point comparison helper functions
317 // RTABI chapter 4.1.2, Table 5
318 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
319 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
320 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
321 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
322 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
323 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
324 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
325 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
326 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
327 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
328 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
329 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
330 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
331 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
332 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
333 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
334 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
335 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
336 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
337 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
338 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
339 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
340 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
341 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
342
343 // Floating-point to integer conversions.
344 // RTABI chapter 4.1.2, Table 6
345 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
346 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
347 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
348 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
349 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
350 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
351 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
352 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
353 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
354 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
355 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
356 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
361
362 // Conversions between floating types.
363 // RTABI chapter 4.1.2, Table 7
364 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
365 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
366 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000367 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000368
369 // Integer to floating-point conversions.
370 // RTABI chapter 4.1.2, Table 8
371 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
372 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
373 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
374 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
375 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
376 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
377 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
378 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
379 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
380 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
381 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
382 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
383 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
384 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
385 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
386 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
387
388 // Long long helper functions
389 // RTABI chapter 4.2, Table 9
390 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
391 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
392 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
393 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
394 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
395 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
396 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
397 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
398 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
399 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
400 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
401 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
402
403 // Integer division functions
404 // RTABI chapter 4.3.1
405 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
406 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
407 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
408 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
409 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
410 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
411 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
412 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
413 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
414 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
415 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000416 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Renato Golin1ec11fb2011-05-22 21:41:23 +0000417
418 // Memory operations
419 // RTABI chapter 4.3.4
420 setLibcallName(RTLIB::MEMCPY, "__aeabi_memcpy");
421 setLibcallName(RTLIB::MEMMOVE, "__aeabi_memmove");
422 setLibcallName(RTLIB::MEMSET, "__aeabi_memset");
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000423 }
424
David Goodwinf1daf7d2009-07-08 23:10:31 +0000425 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000427 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000429 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000431 if (!Subtarget->isFPOnlySP())
432 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000433
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000435 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000436
437 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 addDRTypeForNEON(MVT::v2f32);
439 addDRTypeForNEON(MVT::v8i8);
440 addDRTypeForNEON(MVT::v4i16);
441 addDRTypeForNEON(MVT::v2i32);
442 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000443
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 addQRTypeForNEON(MVT::v4f32);
445 addQRTypeForNEON(MVT::v2f64);
446 addQRTypeForNEON(MVT::v16i8);
447 addQRTypeForNEON(MVT::v8i16);
448 addQRTypeForNEON(MVT::v4i32);
449 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000450
Bob Wilson74dc72e2009-09-15 23:55:57 +0000451 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
452 // neither Neon nor VFP support any arithmetic operations on it.
453 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
454 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
455 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
456 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
457 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
458 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000459 setOperationAction(ISD::SETCC, MVT::v2f64, Expand);
Bob Wilson74dc72e2009-09-15 23:55:57 +0000460 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
461 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
462 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
463 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
464 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
465 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
466 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
467 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
468 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
469 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
470 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
471 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
472 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
473 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
474 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
475 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
476 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
477
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000478 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
479
Bob Wilson642b3292009-09-16 00:32:15 +0000480 // Neon does not support some operations on v1i64 and v2i64 types.
481 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000482 // Custom handling for some quad-vector types to detect VMULL.
483 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
484 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
485 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begeman7973f352011-02-11 20:53:29 +0000486 // Custom handling for some vector types to avoid expensive expansions
487 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
488 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
489 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
490 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000491 setOperationAction(ISD::SETCC, MVT::v1i64, Expand);
492 setOperationAction(ISD::SETCC, MVT::v2i64, Expand);
Cameron Zwarich3007d332011-03-29 21:41:55 +0000493 // Neon does not have single instruction SINT_TO_FP and UINT_TO_FP with
494 // a destination type that is wider than the source.
495 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
496 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000497
Bob Wilson1c3ef902011-02-07 17:43:21 +0000498 setTargetDAGCombine(ISD::INTRINSIC_VOID);
499 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson5bafff32009-06-22 23:27:02 +0000500 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
501 setTargetDAGCombine(ISD::SHL);
502 setTargetDAGCombine(ISD::SRL);
503 setTargetDAGCombine(ISD::SRA);
504 setTargetDAGCombine(ISD::SIGN_EXTEND);
505 setTargetDAGCombine(ISD::ZERO_EXTEND);
506 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000507 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000508 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000509 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson31600902010-12-21 06:43:19 +0000510 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
511 setTargetDAGCombine(ISD::STORE);
Chad Rosieref01edf2011-06-24 19:23:04 +0000512 setTargetDAGCombine(ISD::FP_TO_SINT);
513 setTargetDAGCombine(ISD::FP_TO_UINT);
514 setTargetDAGCombine(ISD::FDIV);
Bob Wilson5bafff32009-06-22 23:27:02 +0000515 }
516
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000517 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000518
519 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000521
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000522 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000523 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000524
Evan Chenga8e29892007-01-19 07:51:42 +0000525 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000526 if (!Subtarget->isThumb1Only()) {
527 for (unsigned im = (unsigned)ISD::PRE_INC;
528 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setIndexedLoadAction(im, MVT::i1, Legal);
530 setIndexedLoadAction(im, MVT::i8, Legal);
531 setIndexedLoadAction(im, MVT::i16, Legal);
532 setIndexedLoadAction(im, MVT::i32, Legal);
533 setIndexedStoreAction(im, MVT::i1, Legal);
534 setIndexedStoreAction(im, MVT::i8, Legal);
535 setIndexedStoreAction(im, MVT::i16, Legal);
536 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000537 }
Evan Chenga8e29892007-01-19 07:51:42 +0000538 }
539
540 // i64 operation support.
Eric Christopher2cc40132011-04-19 18:49:19 +0000541 setOperationAction(ISD::MUL, MVT::i64, Expand);
542 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000543 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
545 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000546 }
Jim Grosbacha7603982011-07-01 21:12:19 +0000547 if (Subtarget->isThumb1Only() || !Subtarget->hasV6Ops()
548 || (Subtarget->isThumb2() && !Subtarget->hasThumb2DSP()))
Eric Christopher2cc40132011-04-19 18:49:19 +0000549 setOperationAction(ISD::MULHS, MVT::i32, Expand);
550
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000551 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000552 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000553 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::SRL, MVT::i64, Custom);
555 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000556
Evan Cheng342e3162011-08-30 01:34:54 +0000557 if (!Subtarget->isThumb1Only()) {
558 // FIXME: We should do this for Thumb1 as well.
559 setOperationAction(ISD::ADDC, MVT::i32, Custom);
560 setOperationAction(ISD::ADDE, MVT::i32, Custom);
561 setOperationAction(ISD::SUBC, MVT::i32, Custom);
562 setOperationAction(ISD::SUBE, MVT::i32, Custom);
563 }
564
Evan Chenga8e29892007-01-19 07:51:42 +0000565 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000566 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000567 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000568 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000569 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000571
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000572 // Only ARMv6 has BSWAP.
573 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000575
Evan Chenga8e29892007-01-19 07:51:42 +0000576 // These are expanded into libcalls.
Evan Cheng1f190c82010-11-19 06:28:11 +0000577 if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000578 // v7M has a hardware divider
579 setOperationAction(ISD::SDIV, MVT::i32, Expand);
580 setOperationAction(ISD::UDIV, MVT::i32, Expand);
581 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 setOperationAction(ISD::SREM, MVT::i32, Expand);
583 setOperationAction(ISD::UREM, MVT::i32, Expand);
584 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
585 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000586
Owen Anderson825b72b2009-08-11 20:47:22 +0000587 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
588 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
589 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
590 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000591 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000592
Evan Cheng4da0c7c2011-04-08 21:37:21 +0000593 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Evan Chengfb3611d2010-05-11 07:26:32 +0000594
Evan Chenga8e29892007-01-19 07:51:42 +0000595 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 setOperationAction(ISD::VASTART, MVT::Other, Custom);
597 setOperationAction(ISD::VAARG, MVT::Other, Expand);
598 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
599 setOperationAction(ISD::VAEND, MVT::Other, Expand);
600 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
601 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000602 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikov5899a602011-01-24 22:38:45 +0000603 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
604 setExceptionPointerRegister(ARM::R0);
605 setExceptionSelectorRegister(ARM::R1);
606
Evan Cheng3a1588a2010-04-15 22:20:34 +0000607 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000608 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
609 // the default expansion.
Eli Friedman4db5aca2011-08-29 18:23:02 +0000610 // FIXME: This should be checking for v6k, not just v6.
Evan Cheng11db0682010-08-11 06:22:01 +0000611 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000612 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000613 // membarrier needs custom lowering; the rest are legal and handled
614 // normally.
615 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000616 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Eli Friedman2bdffe42011-08-31 00:31:29 +0000617 // Custom lowering for 64-bit ops
618 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
619 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
620 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
621 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
622 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
623 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Eli Friedman4d3f3292011-08-31 17:52:22 +0000624 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Eli Friedman26689ac2011-08-03 21:06:02 +0000625 // Automatically insert fences (dmb ist) around ATOMIC_SWAP etc.
626 setInsertFencesForAtomic(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000627 } else {
628 // Set them all for expansion, which will force libcalls.
629 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000630 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000631 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000632 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000633 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000634 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000635 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000636 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000637 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000638 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000639 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000640 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000641 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000642 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
Eli Friedman7cc15662011-09-15 22:18:49 +0000643 // Mark ATOMIC_LOAD and ATOMIC_STORE custom so we can handle the
644 // Unordered/Monotonic case.
645 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
646 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000647 // Since the libcalls include locking, fold in the fences
648 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000649 }
Evan Chenga8e29892007-01-19 07:51:42 +0000650
Evan Cheng416941d2010-11-04 05:19:35 +0000651 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000652
Eli Friedmana2c6f452010-06-26 04:36:50 +0000653 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
654 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000655 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
656 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000657 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000659
Nate Begemand1fb5832010-08-03 21:31:55 +0000660 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000661 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
662 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000663 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000664 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
665 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000666
667 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000669 if (Subtarget->isTargetDarwin()) {
670 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
671 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000672 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
John McCall5f8fd542011-05-29 19:50:32 +0000673 setLibcallName(RTLIB::UNWIND_RESUME, "_Unwind_SjLj_Resume");
Jim Grosbache97f9682010-07-07 00:07:57 +0000674 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::SETCC, MVT::i32, Expand);
677 setOperationAction(ISD::SETCC, MVT::f32, Expand);
678 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000679 setOperationAction(ISD::SELECT, MVT::i32, Custom);
680 setOperationAction(ISD::SELECT, MVT::f32, Custom);
681 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
683 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
684 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000685
Owen Anderson825b72b2009-08-11 20:47:22 +0000686 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
687 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
688 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
689 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
690 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000691
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000692 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000693 setOperationAction(ISD::FSIN, MVT::f64, Expand);
694 setOperationAction(ISD::FSIN, MVT::f32, Expand);
695 setOperationAction(ISD::FCOS, MVT::f32, Expand);
696 setOperationAction(ISD::FCOS, MVT::f64, Expand);
697 setOperationAction(ISD::FREM, MVT::f64, Expand);
698 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000699 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
701 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000702 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 setOperationAction(ISD::FPOW, MVT::f64, Expand);
704 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000705
Cameron Zwarich33390842011-07-08 21:39:21 +0000706 setOperationAction(ISD::FMA, MVT::f64, Expand);
707 setOperationAction(ISD::FMA, MVT::f32, Expand);
708
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000709 // Various VFP goodness
710 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000711 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
712 if (Subtarget->hasVFP2()) {
713 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
714 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
715 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
716 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
717 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000718 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000719 if (!Subtarget->hasFP16()) {
720 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
721 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000722 }
Evan Cheng110cf482008-04-01 01:50:16 +0000723 }
Evan Chenga8e29892007-01-19 07:51:42 +0000724
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000725 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000726 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000727 setTargetDAGCombine(ISD::ADD);
728 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000729 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000730
Owen Anderson080c0922010-11-05 19:27:46 +0000731 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000732 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000733 if (Subtarget->hasNEON())
734 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000735
Evan Chenga8e29892007-01-19 07:51:42 +0000736 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000737
Evan Chengf7d87ee2010-05-21 00:43:17 +0000738 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
739 setSchedulingPreference(Sched::RegPressure);
740 else
741 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000742
Evan Cheng05219282011-01-06 06:52:41 +0000743 //// temporary - rewrite interface to use type
744 maxStoresPerMemcpy = maxStoresPerMemcpyOptSize = 1;
Evan Chengf6799392010-06-26 01:52:05 +0000745
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000746 // On ARM arguments smaller than 4 bytes are extended, so all arguments
747 // are at least 4 bytes aligned.
748 setMinStackArgumentAlignment(4);
749
Evan Chengfff606d2010-09-24 19:07:23 +0000750 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000751
752 setMinFunctionAlignment(Subtarget->isThumb() ? 1 : 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000753}
754
Andrew Trick32cec0a2011-01-19 02:35:27 +0000755// FIXME: It might make sense to define the representative register class as the
756// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
757// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
758// SPR's representative would be DPR_VFP2. This should work well if register
759// pressure tracking were modified such that a register use would increment the
760// pressure of the register class's representative and all of it's super
761// classes' representatives transitively. We have not implemented this because
762// of the difficulty prior to coalescing of modeling operand register classes
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000763// due to the common occurrence of cross class copies and subregister insertions
Andrew Trick32cec0a2011-01-19 02:35:27 +0000764// and extractions.
Evan Cheng4f6b4672010-07-21 06:09:07 +0000765std::pair<const TargetRegisterClass*, uint8_t>
766ARMTargetLowering::findRepresentativeClass(EVT VT) const{
767 const TargetRegisterClass *RRC = 0;
768 uint8_t Cost = 1;
769 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000770 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000771 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000772 // Use DPR as representative register class for all floating point
773 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
774 // the cost is 1 for both f32 and f64.
775 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000776 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000777 RRC = ARM::DPRRegisterClass;
Andrew Trick32cec0a2011-01-19 02:35:27 +0000778 // When NEON is used for SP, only half of the register file is available
779 // because operations that define both SP and DP results will be constrained
780 // to the VFP2 class (D0-D15). We currently model this constraint prior to
781 // coalescing by double-counting the SP regs. See the FIXME above.
782 if (Subtarget->useNEONForSinglePrecisionFP())
783 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000784 break;
785 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
786 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000787 RRC = ARM::DPRRegisterClass;
788 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000789 break;
790 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000791 RRC = ARM::DPRRegisterClass;
792 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000793 break;
794 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000795 RRC = ARM::DPRRegisterClass;
796 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000797 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000798 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000799 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000800}
801
Evan Chenga8e29892007-01-19 07:51:42 +0000802const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
803 switch (Opcode) {
804 default: return 0;
805 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Cheng53519f02011-01-21 18:55:51 +0000806 case ARMISD::WrapperDYN: return "ARMISD::WrapperDYN";
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000807 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Chenga8e29892007-01-19 07:51:42 +0000808 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
809 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000810 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000811 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
812 case ARMISD::tCALL: return "ARMISD::tCALL";
813 case ARMISD::BRCOND: return "ARMISD::BRCOND";
814 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000815 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000816 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
817 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
818 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000819 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000820 case ARMISD::CMPFP: return "ARMISD::CMPFP";
821 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000822 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000823 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
824 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000825
Jim Grosbach3482c802010-01-18 19:58:49 +0000826 case ARMISD::RBIT: return "ARMISD::RBIT";
827
Bob Wilson76a312b2010-03-19 22:51:32 +0000828 case ARMISD::FTOSI: return "ARMISD::FTOSI";
829 case ARMISD::FTOUI: return "ARMISD::FTOUI";
830 case ARMISD::SITOF: return "ARMISD::SITOF";
831 case ARMISD::UITOF: return "ARMISD::UITOF";
832
Evan Chenga8e29892007-01-19 07:51:42 +0000833 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
834 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
835 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000836
Evan Cheng342e3162011-08-30 01:34:54 +0000837 case ARMISD::ADDC: return "ARMISD::ADDC";
838 case ARMISD::ADDE: return "ARMISD::ADDE";
839 case ARMISD::SUBC: return "ARMISD::SUBC";
840 case ARMISD::SUBE: return "ARMISD::SUBE";
841
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000842 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
843 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000844
Evan Chengc5942082009-10-28 06:55:03 +0000845 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
846 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000847 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000848
Dale Johannesen51e28e62010-06-03 21:09:53 +0000849 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000850
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000851 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000852
Evan Cheng86198642009-08-07 00:34:42 +0000853 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
854
Jim Grosbach3728e962009-12-10 00:11:09 +0000855 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000856 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000857
Evan Chengdfed19f2010-11-03 06:34:55 +0000858 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
859
Bob Wilson5bafff32009-06-22 23:27:02 +0000860 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000861 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000862 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000863 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
864 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000865 case ARMISD::VCGEU: return "ARMISD::VCGEU";
866 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000867 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
868 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000869 case ARMISD::VCGTU: return "ARMISD::VCGTU";
870 case ARMISD::VTST: return "ARMISD::VTST";
871
872 case ARMISD::VSHL: return "ARMISD::VSHL";
873 case ARMISD::VSHRs: return "ARMISD::VSHRs";
874 case ARMISD::VSHRu: return "ARMISD::VSHRu";
875 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
876 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
877 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
878 case ARMISD::VSHRN: return "ARMISD::VSHRN";
879 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
880 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
881 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
882 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
883 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
884 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
885 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
886 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
887 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
888 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
889 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
890 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
891 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
892 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000893 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000894 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000895 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000896 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000897 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000898 case ARMISD::VREV64: return "ARMISD::VREV64";
899 case ARMISD::VREV32: return "ARMISD::VREV32";
900 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000901 case ARMISD::VZIP: return "ARMISD::VZIP";
902 case ARMISD::VUZP: return "ARMISD::VUZP";
903 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendling69a05a72011-03-14 23:02:38 +0000904 case ARMISD::VTBL1: return "ARMISD::VTBL1";
905 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000906 case ARMISD::VMULLs: return "ARMISD::VMULLs";
907 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000908 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000909 case ARMISD::FMAX: return "ARMISD::FMAX";
910 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000911 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +0000912 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
913 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000914 case ARMISD::VBSL: return "ARMISD::VBSL";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000915 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
916 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
917 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson1c3ef902011-02-07 17:43:21 +0000918 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
919 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
920 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
921 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
922 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
923 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
924 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
925 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
926 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
927 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
928 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
929 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
930 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
931 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
932 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
933 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
934 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Chenga8e29892007-01-19 07:51:42 +0000935 }
936}
937
Duncan Sands28b77e92011-09-06 19:07:46 +0000938EVT ARMTargetLowering::getSetCCResultType(EVT VT) const {
939 if (!VT.isVector()) return getPointerTy();
940 return VT.changeVectorElementTypeToInteger();
941}
942
Evan Cheng06b666c2010-05-15 02:18:07 +0000943/// getRegClassFor - Return the register class that should be used for the
944/// specified value type.
945TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
946 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
947 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
948 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000949 if (Subtarget->hasNEON()) {
950 if (VT == MVT::v4i64)
951 return ARM::QQPRRegisterClass;
952 else if (VT == MVT::v8i64)
953 return ARM::QQQQPRRegisterClass;
954 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000955 return TargetLowering::getRegClassFor(VT);
956}
957
Eric Christopherab695882010-07-21 22:26:11 +0000958// Create a fast isel object.
959FastISel *
960ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
961 return ARM::createFastISel(funcInfo);
962}
963
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000964/// getMaximalGlobalOffset - Returns the maximal possible offset which can
965/// be used for loads / stores from the global.
966unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
967 return (Subtarget->isThumb1Only() ? 127 : 4095);
968}
969
Evan Cheng1cc39842010-05-20 23:26:43 +0000970Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000971 unsigned NumVals = N->getNumValues();
972 if (!NumVals)
973 return Sched::RegPressure;
974
975 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000976 EVT VT = N->getValueType(i);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000977 if (VT == MVT::Glue || VT == MVT::Other)
Evan Chengd7e473c2010-10-29 18:07:31 +0000978 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000979 if (VT.isFloatingPoint() || VT.isVector())
980 return Sched::Latency;
981 }
Evan Chengc10f5432010-05-28 23:25:23 +0000982
983 if (!N->isMachineOpcode())
984 return Sched::RegPressure;
985
986 // Load are scheduled for latency even if there instruction itinerary
987 // is not available.
988 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Chenge837dea2011-06-28 19:10:37 +0000989 const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000990
Evan Chenge837dea2011-06-28 19:10:37 +0000991 if (MCID.getNumDefs() == 0)
Evan Chengd7e473c2010-10-29 18:07:31 +0000992 return Sched::RegPressure;
993 if (!Itins->isEmpty() &&
Evan Chenge837dea2011-06-28 19:10:37 +0000994 Itins->getOperandCycle(MCID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000995 return Sched::Latency;
996
Evan Cheng1cc39842010-05-20 23:26:43 +0000997 return Sched::RegPressure;
998}
999
Evan Chenga8e29892007-01-19 07:51:42 +00001000//===----------------------------------------------------------------------===//
1001// Lowering Code
1002//===----------------------------------------------------------------------===//
1003
Evan Chenga8e29892007-01-19 07:51:42 +00001004/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
1005static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
1006 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001007 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +00001008 case ISD::SETNE: return ARMCC::NE;
1009 case ISD::SETEQ: return ARMCC::EQ;
1010 case ISD::SETGT: return ARMCC::GT;
1011 case ISD::SETGE: return ARMCC::GE;
1012 case ISD::SETLT: return ARMCC::LT;
1013 case ISD::SETLE: return ARMCC::LE;
1014 case ISD::SETUGT: return ARMCC::HI;
1015 case ISD::SETUGE: return ARMCC::HS;
1016 case ISD::SETULT: return ARMCC::LO;
1017 case ISD::SETULE: return ARMCC::LS;
1018 }
1019}
1020
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001021/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
1022static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +00001023 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +00001024 CondCode2 = ARMCC::AL;
1025 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001026 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +00001027 case ISD::SETEQ:
1028 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
1029 case ISD::SETGT:
1030 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1031 case ISD::SETGE:
1032 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1033 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001034 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +00001035 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1036 case ISD::SETO: CondCode = ARMCC::VC; break;
1037 case ISD::SETUO: CondCode = ARMCC::VS; break;
1038 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1039 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1040 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1041 case ISD::SETLT:
1042 case ISD::SETULT: CondCode = ARMCC::LT; break;
1043 case ISD::SETLE:
1044 case ISD::SETULE: CondCode = ARMCC::LE; break;
1045 case ISD::SETNE:
1046 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1047 }
Evan Chenga8e29892007-01-19 07:51:42 +00001048}
1049
Bob Wilson1f595bb2009-04-17 19:07:39 +00001050//===----------------------------------------------------------------------===//
1051// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +00001052//===----------------------------------------------------------------------===//
1053
1054#include "ARMGenCallingConv.inc"
1055
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001056/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1057/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001058CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001059 bool Return,
1060 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001061 switch (CC) {
1062 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001063 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001064 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +00001065 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +00001066 if (!Subtarget->isAAPCS_ABI())
1067 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1068 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1069 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1070 }
1071 // Fallthrough
1072 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001073 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +00001074 if (!Subtarget->isAAPCS_ABI())
1075 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1076 else if (Subtarget->hasVFP2() &&
1077 FloatABIType == FloatABI::Hard && !isVarArg)
1078 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1079 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1080 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001081 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +00001082 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001083 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001084 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001085 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001086 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001087 }
1088}
1089
Dan Gohman98ca4f22009-08-05 01:29:28 +00001090/// LowerCallResult - Lower the result values of a call into the
1091/// appropriate copies out of appropriate physical registers.
1092SDValue
1093ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001094 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001095 const SmallVectorImpl<ISD::InputArg> &Ins,
1096 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001097 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001098
Bob Wilson1f595bb2009-04-17 19:07:39 +00001099 // Assign locations to each value returned by this call.
1100 SmallVector<CCValAssign, 16> RVLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001101 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1102 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001103 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001104 CCAssignFnForNode(CallConv, /* Return*/ true,
1105 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001106
1107 // Copy all of the result registers out of their specified physreg.
1108 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1109 CCValAssign VA = RVLocs[i];
1110
Bob Wilson80915242009-04-25 00:33:20 +00001111 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001112 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001113 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001114 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001115 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001116 Chain = Lo.getValue(1);
1117 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001118 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001119 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001120 InFlag);
1121 Chain = Hi.getValue(1);
1122 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001123 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001124
Owen Anderson825b72b2009-08-11 20:47:22 +00001125 if (VA.getLocVT() == MVT::v2f64) {
1126 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1127 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1128 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001129
1130 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001131 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001132 Chain = Lo.getValue(1);
1133 InFlag = Lo.getValue(2);
1134 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001135 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001136 Chain = Hi.getValue(1);
1137 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001138 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001139 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1140 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001141 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001142 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001143 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1144 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001145 Chain = Val.getValue(1);
1146 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001147 }
Bob Wilson80915242009-04-25 00:33:20 +00001148
1149 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001150 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001151 case CCValAssign::Full: break;
1152 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001153 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001154 break;
1155 }
1156
Dan Gohman98ca4f22009-08-05 01:29:28 +00001157 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001158 }
1159
Dan Gohman98ca4f22009-08-05 01:29:28 +00001160 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001161}
1162
Bob Wilsondee46d72009-04-17 20:35:10 +00001163/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001164SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001165ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1166 SDValue StackPtr, SDValue Arg,
1167 DebugLoc dl, SelectionDAG &DAG,
1168 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001169 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001170 unsigned LocMemOffset = VA.getLocMemOffset();
1171 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1172 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001173 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001174 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001175 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001176}
1177
Dan Gohman98ca4f22009-08-05 01:29:28 +00001178void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001179 SDValue Chain, SDValue &Arg,
1180 RegsToPassVector &RegsToPass,
1181 CCValAssign &VA, CCValAssign &NextVA,
1182 SDValue &StackPtr,
1183 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001184 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001185
Jim Grosbache5165492009-11-09 00:11:35 +00001186 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001187 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001188 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1189
1190 if (NextVA.isRegLoc())
1191 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1192 else {
1193 assert(NextVA.isMemLoc());
1194 if (StackPtr.getNode() == 0)
1195 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1196
Dan Gohman98ca4f22009-08-05 01:29:28 +00001197 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1198 dl, DAG, NextVA,
1199 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001200 }
1201}
1202
Dan Gohman98ca4f22009-08-05 01:29:28 +00001203/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001204/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1205/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001206SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001207ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001208 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001209 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001210 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001211 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001212 const SmallVectorImpl<ISD::InputArg> &Ins,
1213 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001214 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001215 MachineFunction &MF = DAG.getMachineFunction();
1216 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1217 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001218 // Temporarily disable tail calls so things don't break.
Evan Cheng0b655992011-05-20 17:38:48 +00001219 if (!EnableARMTailCalls)
Bob Wilson703af3a2010-08-13 22:43:33 +00001220 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001221 if (isTailCall) {
1222 // Check if it's really possible to do a tail call.
1223 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1224 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001225 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001226 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1227 // detected sibcalls.
1228 if (isTailCall) {
1229 ++NumTailCalls;
1230 IsSibCall = true;
1231 }
1232 }
Evan Chenga8e29892007-01-19 07:51:42 +00001233
Bob Wilson1f595bb2009-04-17 19:07:39 +00001234 // Analyze operands of the call, assigning locations to each operand.
1235 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001236 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1237 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001238 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001239 CCAssignFnForNode(CallConv, /* Return*/ false,
1240 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001241
Bob Wilson1f595bb2009-04-17 19:07:39 +00001242 // Get a count of how many bytes are to be pushed on the stack.
1243 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001244
Dale Johannesen51e28e62010-06-03 21:09:53 +00001245 // For tail calls, memory operands are available in our caller's stack.
1246 if (IsSibCall)
1247 NumBytes = 0;
1248
Evan Chenga8e29892007-01-19 07:51:42 +00001249 // Adjust the stack pointer for the new arguments...
1250 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001251 if (!IsSibCall)
1252 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001253
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001254 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001255
Bob Wilson5bafff32009-06-22 23:27:02 +00001256 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001257 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001258
Bob Wilson1f595bb2009-04-17 19:07:39 +00001259 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001260 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001261 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1262 i != e;
1263 ++i, ++realArgIdx) {
1264 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001265 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001266 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001267 bool isByVal = Flags.isByVal();
Evan Chenga8e29892007-01-19 07:51:42 +00001268
Bob Wilson1f595bb2009-04-17 19:07:39 +00001269 // Promote the value if needed.
1270 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001271 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001272 case CCValAssign::Full: break;
1273 case CCValAssign::SExt:
1274 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1275 break;
1276 case CCValAssign::ZExt:
1277 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1278 break;
1279 case CCValAssign::AExt:
1280 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1281 break;
1282 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001283 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001284 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001285 }
1286
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001287 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001288 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001289 if (VA.getLocVT() == MVT::v2f64) {
1290 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1291 DAG.getConstant(0, MVT::i32));
1292 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1293 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001294
Dan Gohman98ca4f22009-08-05 01:29:28 +00001295 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001296 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1297
1298 VA = ArgLocs[++i]; // skip ahead to next loc
1299 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001300 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001301 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1302 } else {
1303 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001304
Dan Gohman98ca4f22009-08-05 01:29:28 +00001305 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1306 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001307 }
1308 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001309 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001310 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001311 }
1312 } else if (VA.isRegLoc()) {
1313 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastingsc7315872011-04-20 16:47:52 +00001314 } else if (isByVal) {
1315 assert(VA.isMemLoc());
1316 unsigned offset = 0;
1317
1318 // True if this byval aggregate will be split between registers
1319 // and memory.
1320 if (CCInfo.isFirstByValRegValid()) {
1321 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1322 unsigned int i, j;
1323 for (i = 0, j = CCInfo.getFirstByValReg(); j < ARM::R4; i++, j++) {
1324 SDValue Const = DAG.getConstant(4*i, MVT::i32);
1325 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
1326 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
1327 MachinePointerInfo(),
1328 false, false, 0);
1329 MemOpChains.push_back(Load.getValue(1));
1330 RegsToPass.push_back(std::make_pair(j, Load));
1331 }
1332 offset = ARM::R4 - CCInfo.getFirstByValReg();
1333 CCInfo.clearFirstByValReg();
1334 }
1335
1336 unsigned LocMemOffset = VA.getLocMemOffset();
1337 SDValue StkPtrOff = DAG.getIntPtrConstant(LocMemOffset);
1338 SDValue Dst = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
1339 StkPtrOff);
1340 SDValue SrcOffset = DAG.getIntPtrConstant(4*offset);
1341 SDValue Src = DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg, SrcOffset);
1342 SDValue SizeNode = DAG.getConstant(Flags.getByValSize() - 4*offset,
1343 MVT::i32);
David Meyer8f418b12011-09-26 06:13:20 +00001344 // TODO: Disable AlwaysInline when it becomes possible
1345 // to emit a nested call sequence.
Stuart Hastingsc7315872011-04-20 16:47:52 +00001346 MemOpChains.push_back(DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode,
1347 Flags.getByValAlign(),
1348 /*isVolatile=*/false,
David Meyer8f418b12011-09-26 06:13:20 +00001349 /*AlwaysInline=*/true,
Stuart Hastingsc7315872011-04-20 16:47:52 +00001350 MachinePointerInfo(0),
1351 MachinePointerInfo(0)));
1352
1353 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001354 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001355
Dan Gohman98ca4f22009-08-05 01:29:28 +00001356 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1357 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001358 }
Evan Chenga8e29892007-01-19 07:51:42 +00001359 }
1360
1361 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001362 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001363 &MemOpChains[0], MemOpChains.size());
1364
1365 // Build a sequence of copy-to-reg nodes chained together with token chain
1366 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001367 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001368 // Tail call byval lowering might overwrite argument registers so in case of
1369 // tail call optimization the copies to registers are lowered later.
1370 if (!isTailCall)
1371 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1372 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1373 RegsToPass[i].second, InFlag);
1374 InFlag = Chain.getValue(1);
1375 }
Evan Chenga8e29892007-01-19 07:51:42 +00001376
Dale Johannesen51e28e62010-06-03 21:09:53 +00001377 // For tail calls lower the arguments to the 'real' stack slot.
1378 if (isTailCall) {
1379 // Force all the incoming stack arguments to be loaded from the stack
1380 // before any new outgoing arguments are stored to the stack, because the
1381 // outgoing stack slots may alias the incoming argument stack slots, and
1382 // the alias isn't otherwise explicit. This is slightly more conservative
1383 // than necessary, because it means that each store effectively depends
1384 // on every argument instead of just those arguments it would clobber.
1385
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001386 // Do not flag preceding copytoreg stuff together with the following stuff.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001387 InFlag = SDValue();
1388 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1389 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1390 RegsToPass[i].second, InFlag);
1391 InFlag = Chain.getValue(1);
1392 }
1393 InFlag =SDValue();
1394 }
1395
Bill Wendling056292f2008-09-16 21:48:12 +00001396 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1397 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1398 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001399 bool isDirect = false;
1400 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001401 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001402 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001403
1404 if (EnableARMLongCalls) {
1405 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1406 && "long-calls with non-static relocation model!");
1407 // Handle a global address or an external symbol. If it's not one of
1408 // those, the target's already in a register, so we don't need to do
1409 // anything extra.
1410 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001411 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001412 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001413 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001414 ARMConstantPoolValue *CPV =
1415 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 0);
1416
Jim Grosbache7b52522010-04-14 22:28:31 +00001417 // Get the address of the callee into a register
1418 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1419 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1420 Callee = DAG.getLoad(getPointerTy(), dl,
1421 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001422 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001423 false, false, 0);
1424 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1425 const char *Sym = S->getSymbol();
1426
1427 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001428 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingfe31e672011-10-01 08:58:29 +00001429 ARMConstantPoolValue *CPV =
1430 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1431 ARMPCLabelIndex, 0);
Jim Grosbache7b52522010-04-14 22:28:31 +00001432 // Get the address of the callee into a register
1433 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1434 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1435 Callee = DAG.getLoad(getPointerTy(), dl,
1436 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001437 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001438 false, false, 0);
1439 }
1440 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001441 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001442 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001443 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001444 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001445 getTargetMachine().getRelocationModel() != Reloc::Static;
1446 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001447 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001448 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001449 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001450 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001451 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001452 ARMConstantPoolValue *CPV =
1453 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001454 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001455 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001456 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001457 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001458 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001459 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001460 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001461 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001462 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001463 } else {
1464 // On ELF targets for PIC code, direct calls should go through the PLT
1465 unsigned OpFlags = 0;
1466 if (Subtarget->isTargetELF() &&
1467 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1468 OpFlags = ARMII::MO_PLT;
1469 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1470 }
Bill Wendling056292f2008-09-16 21:48:12 +00001471 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001472 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001473 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001474 getTargetMachine().getRelocationModel() != Reloc::Static;
1475 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001476 // tBX takes a register source operand.
1477 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001478 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001479 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingfe31e672011-10-01 08:58:29 +00001480 ARMConstantPoolValue *CPV =
1481 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1482 ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001483 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001484 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001485 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001486 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001487 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001488 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001489 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001490 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001491 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001492 } else {
1493 unsigned OpFlags = 0;
1494 // On ELF targets for PIC code, direct calls should go through the PLT
1495 if (Subtarget->isTargetELF() &&
1496 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1497 OpFlags = ARMII::MO_PLT;
1498 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1499 }
Evan Chenga8e29892007-01-19 07:51:42 +00001500 }
1501
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001502 // FIXME: handle tail calls differently.
1503 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001504 if (Subtarget->isThumb()) {
1505 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001506 CallOpc = ARMISD::CALL_NOLINK;
1507 else
1508 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1509 } else {
1510 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001511 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1512 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001513 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001514
Dan Gohman475871a2008-07-27 21:46:04 +00001515 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001516 Ops.push_back(Chain);
1517 Ops.push_back(Callee);
1518
1519 // Add argument registers to the end of the list so that they are known live
1520 // into the call.
1521 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1522 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1523 RegsToPass[i].second.getValueType()));
1524
Gabor Greifba36cb52008-08-28 21:40:38 +00001525 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001526 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001527
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001528 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001529 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001530 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001531
Duncan Sands4bdcb612008-07-02 17:40:58 +00001532 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001533 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001534 InFlag = Chain.getValue(1);
1535
Chris Lattnere563bbc2008-10-11 22:08:30 +00001536 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1537 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001538 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001539 InFlag = Chain.getValue(1);
1540
Bob Wilson1f595bb2009-04-17 19:07:39 +00001541 // Handle result values, copying them out of physregs into vregs that we
1542 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001543 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1544 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001545}
1546
Stuart Hastingsf222e592011-02-28 17:17:53 +00001547/// HandleByVal - Every parameter *after* a byval parameter is passed
Stuart Hastingsc7315872011-04-20 16:47:52 +00001548/// on the stack. Remember the next parameter register to allocate,
1549/// and then confiscate the rest of the parameter registers to insure
Stuart Hastingsf222e592011-02-28 17:17:53 +00001550/// this.
1551void
Stuart Hastingsc7315872011-04-20 16:47:52 +00001552llvm::ARMTargetLowering::HandleByVal(CCState *State, unsigned &size) const {
1553 unsigned reg = State->AllocateReg(GPRArgRegs, 4);
1554 assert((State->getCallOrPrologue() == Prologue ||
1555 State->getCallOrPrologue() == Call) &&
1556 "unhandled ParmContext");
1557 if ((!State->isFirstByValRegValid()) &&
1558 (ARM::R0 <= reg) && (reg <= ARM::R3)) {
1559 State->setFirstByValReg(reg);
1560 // At a call site, a byval parameter that is split between
1561 // registers and memory needs its size truncated here. In a
1562 // function prologue, such byval parameters are reassembled in
1563 // memory, and are not truncated.
1564 if (State->getCallOrPrologue() == Call) {
1565 unsigned excess = 4 * (ARM::R4 - reg);
1566 assert(size >= excess && "expected larger existing stack allocation");
1567 size -= excess;
1568 }
1569 }
1570 // Confiscate any remaining parameter registers to preclude their
1571 // assignment to subsequent parameters.
1572 while (State->AllocateReg(GPRArgRegs, 4))
1573 ;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001574}
1575
Dale Johannesen51e28e62010-06-03 21:09:53 +00001576/// MatchingStackOffset - Return true if the given stack call argument is
1577/// already available in the same position (relatively) of the caller's
1578/// incoming argument stack.
1579static
1580bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1581 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1582 const ARMInstrInfo *TII) {
1583 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1584 int FI = INT_MAX;
1585 if (Arg.getOpcode() == ISD::CopyFromReg) {
1586 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001587 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesen51e28e62010-06-03 21:09:53 +00001588 return false;
1589 MachineInstr *Def = MRI->getVRegDef(VR);
1590 if (!Def)
1591 return false;
1592 if (!Flags.isByVal()) {
1593 if (!TII->isLoadFromStackSlot(Def, FI))
1594 return false;
1595 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001596 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001597 }
1598 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1599 if (Flags.isByVal())
1600 // ByVal argument is passed in as a pointer but it's now being
1601 // dereferenced. e.g.
1602 // define @foo(%struct.X* %A) {
1603 // tail call @bar(%struct.X* byval %A)
1604 // }
1605 return false;
1606 SDValue Ptr = Ld->getBasePtr();
1607 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1608 if (!FINode)
1609 return false;
1610 FI = FINode->getIndex();
1611 } else
1612 return false;
1613
1614 assert(FI != INT_MAX);
1615 if (!MFI->isFixedObjectIndex(FI))
1616 return false;
1617 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1618}
1619
1620/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1621/// for tail call optimization. Targets which want to do tail call
1622/// optimization should implement this function.
1623bool
1624ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1625 CallingConv::ID CalleeCC,
1626 bool isVarArg,
1627 bool isCalleeStructRet,
1628 bool isCallerStructRet,
1629 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001630 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001631 const SmallVectorImpl<ISD::InputArg> &Ins,
1632 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001633 const Function *CallerF = DAG.getMachineFunction().getFunction();
1634 CallingConv::ID CallerCC = CallerF->getCallingConv();
1635 bool CCMatch = CallerCC == CalleeCC;
1636
1637 // Look for obvious safe cases to perform tail call optimization that do not
1638 // require ABI changes. This is what gcc calls sibcall.
1639
Jim Grosbach7616b642010-06-16 23:45:49 +00001640 // Do not sibcall optimize vararg calls unless the call site is not passing
1641 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001642 if (isVarArg && !Outs.empty())
1643 return false;
1644
1645 // Also avoid sibcall optimization if either caller or callee uses struct
1646 // return semantics.
1647 if (isCalleeStructRet || isCallerStructRet)
1648 return false;
1649
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001650 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Jim Grosbach8dc41f32011-07-08 20:18:11 +00001651 // emitEpilogue is not ready for them. Thumb tail calls also use t2B, as
1652 // the Thumb1 16-bit unconditional branch doesn't have sufficient relocation
1653 // support in the assembler and linker to be used. This would need to be
1654 // fixed to fully support tail calls in Thumb1.
1655 //
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001656 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1657 // LR. This means if we need to reload LR, it takes an extra instructions,
1658 // which outweighs the value of the tail call; but here we don't know yet
1659 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001660 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001661 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001662
1663 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1664 // but we need to make sure there are enough registers; the only valid
1665 // registers are the 4 used for parameters. We don't currently do this
1666 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001667 if (Subtarget->isThumb1Only())
1668 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001669
Dale Johannesen51e28e62010-06-03 21:09:53 +00001670 // If the calling conventions do not match, then we'd better make sure the
1671 // results are returned in the same way as what the caller expects.
1672 if (!CCMatch) {
1673 SmallVector<CCValAssign, 16> RVLocs1;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001674 ARMCCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
1675 getTargetMachine(), RVLocs1, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001676 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1677
1678 SmallVector<CCValAssign, 16> RVLocs2;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001679 ARMCCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
1680 getTargetMachine(), RVLocs2, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001681 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1682
1683 if (RVLocs1.size() != RVLocs2.size())
1684 return false;
1685 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1686 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1687 return false;
1688 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1689 return false;
1690 if (RVLocs1[i].isRegLoc()) {
1691 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1692 return false;
1693 } else {
1694 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1695 return false;
1696 }
1697 }
1698 }
1699
1700 // If the callee takes no arguments then go on to check the results of the
1701 // call.
1702 if (!Outs.empty()) {
1703 // Check if stack adjustment is needed. For now, do not do this if any
1704 // argument is passed on the stack.
1705 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001706 ARMCCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
1707 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001708 CCInfo.AnalyzeCallOperands(Outs,
1709 CCAssignFnForNode(CalleeCC, false, isVarArg));
1710 if (CCInfo.getNextStackOffset()) {
1711 MachineFunction &MF = DAG.getMachineFunction();
1712
1713 // Check if the arguments are already laid out in the right way as
1714 // the caller's fixed stack objects.
1715 MachineFrameInfo *MFI = MF.getFrameInfo();
1716 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1717 const ARMInstrInfo *TII =
1718 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001719 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1720 i != e;
1721 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001722 CCValAssign &VA = ArgLocs[i];
1723 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001724 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001725 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001726 if (VA.getLocInfo() == CCValAssign::Indirect)
1727 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001728 if (VA.needsCustom()) {
1729 // f64 and vector types are split into multiple registers or
1730 // register/stack-slot combinations. The types will not match
1731 // the registers; give up on memory f64 refs until we figure
1732 // out what to do about this.
1733 if (!VA.isRegLoc())
1734 return false;
1735 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001736 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001737 if (RegVT == MVT::v2f64) {
1738 if (!ArgLocs[++i].isRegLoc())
1739 return false;
1740 if (!ArgLocs[++i].isRegLoc())
1741 return false;
1742 }
1743 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001744 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1745 MFI, MRI, TII))
1746 return false;
1747 }
1748 }
1749 }
1750 }
1751
1752 return true;
1753}
1754
Dan Gohman98ca4f22009-08-05 01:29:28 +00001755SDValue
1756ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001757 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001758 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001759 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001760 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001761
Bob Wilsondee46d72009-04-17 20:35:10 +00001762 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001763 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001764
Bob Wilsondee46d72009-04-17 20:35:10 +00001765 // CCState - Info about the registers and stack slots.
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001766 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1767 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001768
Dan Gohman98ca4f22009-08-05 01:29:28 +00001769 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001770 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1771 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001772
1773 // If this is the first return lowered for this function, add
1774 // the regs to the liveout set for the function.
1775 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1776 for (unsigned i = 0; i != RVLocs.size(); ++i)
1777 if (RVLocs[i].isRegLoc())
1778 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001779 }
1780
Bob Wilson1f595bb2009-04-17 19:07:39 +00001781 SDValue Flag;
1782
1783 // Copy the result values into the output registers.
1784 for (unsigned i = 0, realRVLocIdx = 0;
1785 i != RVLocs.size();
1786 ++i, ++realRVLocIdx) {
1787 CCValAssign &VA = RVLocs[i];
1788 assert(VA.isRegLoc() && "Can only return in registers!");
1789
Dan Gohmanc9403652010-07-07 15:54:55 +00001790 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001791
1792 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001793 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001794 case CCValAssign::Full: break;
1795 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001796 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001797 break;
1798 }
1799
Bob Wilson1f595bb2009-04-17 19:07:39 +00001800 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001801 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001802 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001803 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1804 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001805 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001806 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001807
1808 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1809 Flag = Chain.getValue(1);
1810 VA = RVLocs[++i]; // skip ahead to next loc
1811 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1812 HalfGPRs.getValue(1), Flag);
1813 Flag = Chain.getValue(1);
1814 VA = RVLocs[++i]; // skip ahead to next loc
1815
1816 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001817 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1818 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001819 }
1820 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1821 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001822 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001823 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001824 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001825 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001826 VA = RVLocs[++i]; // skip ahead to next loc
1827 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1828 Flag);
1829 } else
1830 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1831
Bob Wilsondee46d72009-04-17 20:35:10 +00001832 // Guarantee that all emitted copies are
1833 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001834 Flag = Chain.getValue(1);
1835 }
1836
1837 SDValue result;
1838 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001839 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001840 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001842
1843 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001844}
1845
Evan Cheng3d2125c2010-11-30 23:55:39 +00001846bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N) const {
1847 if (N->getNumValues() != 1)
1848 return false;
1849 if (!N->hasNUsesOfValue(1, 0))
1850 return false;
1851
1852 unsigned NumCopies = 0;
1853 SDNode* Copies[2];
1854 SDNode *Use = *N->use_begin();
1855 if (Use->getOpcode() == ISD::CopyToReg) {
1856 Copies[NumCopies++] = Use;
1857 } else if (Use->getOpcode() == ARMISD::VMOVRRD) {
1858 // f64 returned in a pair of GPRs.
1859 for (SDNode::use_iterator UI = Use->use_begin(), UE = Use->use_end();
1860 UI != UE; ++UI) {
1861 if (UI->getOpcode() != ISD::CopyToReg)
1862 return false;
1863 Copies[UI.getUse().getResNo()] = *UI;
1864 ++NumCopies;
1865 }
1866 } else if (Use->getOpcode() == ISD::BITCAST) {
1867 // f32 returned in a single GPR.
1868 if (!Use->hasNUsesOfValue(1, 0))
1869 return false;
1870 Use = *Use->use_begin();
1871 if (Use->getOpcode() != ISD::CopyToReg || !Use->hasNUsesOfValue(1, 0))
1872 return false;
1873 Copies[NumCopies++] = Use;
1874 } else {
1875 return false;
1876 }
1877
1878 if (NumCopies != 1 && NumCopies != 2)
1879 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001880
1881 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001882 for (unsigned i = 0; i < NumCopies; ++i) {
1883 SDNode *Copy = Copies[i];
1884 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
1885 UI != UE; ++UI) {
1886 if (UI->getOpcode() == ISD::CopyToReg) {
1887 SDNode *Use = *UI;
1888 if (Use == Copies[0] || Use == Copies[1])
1889 continue;
1890 return false;
1891 }
1892 if (UI->getOpcode() != ARMISD::RET_FLAG)
1893 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001894 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001895 }
1896 }
1897
Evan Cheng1bf891a2010-12-01 22:59:46 +00001898 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001899}
1900
Evan Cheng485fafc2011-03-21 01:19:09 +00001901bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1902 if (!EnableARMTailCalls)
1903 return false;
1904
1905 if (!CI->isTailCall())
1906 return false;
1907
1908 return !Subtarget->isThumb1Only();
1909}
1910
Bob Wilsonb62d2572009-11-03 00:02:05 +00001911// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1912// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1913// one of the above mentioned nodes. It has to be wrapped because otherwise
1914// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1915// be used to form addressing mode. These wrapped nodes will be selected
1916// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001917static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001918 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001919 // FIXME there is no actual debug info here
1920 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001921 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001922 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001923 if (CP->isMachineConstantPoolEntry())
1924 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1925 CP->getAlignment());
1926 else
1927 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1928 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001930}
1931
Jim Grosbache1102ca2010-07-19 17:20:38 +00001932unsigned ARMTargetLowering::getJumpTableEncoding() const {
1933 return MachineJumpTableInfo::EK_Inline;
1934}
1935
Dan Gohmand858e902010-04-17 15:26:15 +00001936SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1937 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001938 MachineFunction &MF = DAG.getMachineFunction();
1939 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1940 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001941 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001942 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001943 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001944 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1945 SDValue CPAddr;
1946 if (RelocM == Reloc::Static) {
1947 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1948 } else {
1949 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001950 ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001951 ARMConstantPoolValue *CPV =
1952 ARMConstantPoolConstant::Create(BA, ARMPCLabelIndex,
1953 ARMCP::CPBlockAddress, PCAdj);
Bob Wilson907eebd2009-11-02 20:59:23 +00001954 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1955 }
1956 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1957 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001958 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001959 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001960 if (RelocM == Reloc::Static)
1961 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001962 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001963 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001964}
1965
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001966// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001967SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001968ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001969 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001970 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001971 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001972 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001973 MachineFunction &MF = DAG.getMachineFunction();
1974 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001975 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001976 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00001977 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
1978 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001979 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001980 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001981 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001982 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001983 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001984 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001985
Evan Chenge7e0d622009-11-06 22:24:13 +00001986 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001987 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001988
1989 // call __tls_get_addr.
1990 ArgListTy Args;
1991 ArgListEntry Entry;
1992 Entry.Node = Argument;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001993 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001994 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001995 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001996 std::pair<SDValue, SDValue> CallResult =
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001997 LowerCallTo(Chain, (Type *) Type::getInt32Ty(*DAG.getContext()),
Evan Cheng59bc0602009-08-14 19:11:20 +00001998 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001999 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00002000 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002001 return CallResult.first;
2002}
2003
2004// Lower ISD::GlobalTLSAddress using the "initial exec" or
2005// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00002006SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002007ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00002008 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00002009 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002010 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002011 SDValue Offset;
2012 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00002013 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002014 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00002015 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002016
Chris Lattner4fb63d02009-07-15 04:12:33 +00002017 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002018 MachineFunction &MF = DAG.getMachineFunction();
2019 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002020 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge7e0d622009-11-06 22:24:13 +00002021 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002022 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
2023 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002024 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2025 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF,
2026 true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002027 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002028 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00002029 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002030 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002031 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002032 Chain = Offset.getValue(1);
2033
Evan Chenge7e0d622009-11-06 22:24:13 +00002034 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002035 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002036
Evan Cheng9eda6892009-10-31 03:39:36 +00002037 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002038 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002039 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002040 } else {
2041 // local exec model
Bill Wendling5bb77992011-10-01 08:00:54 +00002042 ARMConstantPoolValue *CPV =
2043 ARMConstantPoolConstant::Create(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002044 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002045 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00002046 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002047 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002048 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002049 }
2050
2051 // The address of the thread local variable is the add of the thread
2052 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002053 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002054}
2055
Dan Gohman475871a2008-07-27 21:46:04 +00002056SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002057ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002058 // TODO: implement the "local dynamic" model
2059 assert(Subtarget->isTargetELF() &&
2060 "TLS not implemented for non-ELF targets");
2061 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
2062 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
2063 // otherwise use the "Local Exec" TLS Model
2064 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
2065 return LowerToTLSGeneralDynamicModel(GA, DAG);
2066 else
2067 return LowerToTLSExecModels(GA, DAG);
2068}
2069
Dan Gohman475871a2008-07-27 21:46:04 +00002070SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002071 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002072 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002073 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002074 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002075 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2076 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00002077 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002078 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002079 ARMConstantPoolConstant::Create(GV,
2080 UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002081 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002082 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002083 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002084 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002085 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002086 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002087 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002088 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002089 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002090 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002091 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002092 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002093 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002094 }
2095
2096 // If we have T2 ops, we can materialize the address directly via movt/movw
2097 // pair. This is always cheaper.
2098 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002099 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002100 // FIXME: Once remat is capable of dealing with instructions with register
2101 // operands, expand this into two nodes.
2102 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2103 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002104 } else {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002105 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2106 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2107 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2108 MachinePointerInfo::getConstantPool(),
2109 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002110 }
2111}
2112
Dan Gohman475871a2008-07-27 21:46:04 +00002113SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002114 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002115 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002116 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002117 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00002118 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002119 MachineFunction &MF = DAG.getMachineFunction();
2120 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2121
Evan Cheng4abce0c2011-05-27 20:11:27 +00002122 // FIXME: Enable this for static codegen when tool issues are fixed.
2123 if (Subtarget->useMovt() && RelocM != Reloc::Static) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002124 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002125 // FIXME: Once remat is capable of dealing with instructions with register
2126 // operands, expand this into two nodes.
Evan Cheng53519f02011-01-21 18:55:51 +00002127 if (RelocM == Reloc::Static)
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002128 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2129 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
2130
Evan Cheng53519f02011-01-21 18:55:51 +00002131 unsigned Wrapper = (RelocM == Reloc::PIC_)
2132 ? ARMISD::WrapperPIC : ARMISD::WrapperDYN;
2133 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT,
Evan Cheng9fe20092011-01-20 08:34:58 +00002134 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Evan Chengfc8475b2011-01-19 02:16:49 +00002135 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
2136 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
2137 MachinePointerInfo::getGOT(), false, false, 0);
2138 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002139 }
2140
2141 unsigned ARMPCLabelIndex = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002142 SDValue CPAddr;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002143 if (RelocM == Reloc::Static) {
Evan Cheng1606e8e2009-03-13 07:51:59 +00002144 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002145 } else {
2146 ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00002147 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
2148 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002149 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue,
2150 PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002151 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00002152 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002153 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00002154
Evan Cheng9eda6892009-10-31 03:39:36 +00002155 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002156 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002157 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002158 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002159
2160 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002161 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002162 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00002163 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00002164
Evan Cheng63476a82009-09-03 07:04:02 +00002165 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002166 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00002167 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002168
2169 return Result;
2170}
2171
Dan Gohman475871a2008-07-27 21:46:04 +00002172SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002173 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002174 assert(Subtarget->isTargetELF() &&
2175 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002176 MachineFunction &MF = DAG.getMachineFunction();
2177 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002178 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002179 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002180 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002181 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Bill Wendlingfe31e672011-10-01 08:58:29 +00002182 ARMConstantPoolValue *CPV =
2183 ARMConstantPoolSymbol::Create(*DAG.getContext(), "_GLOBAL_OFFSET_TABLE_",
2184 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002185 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002186 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002187 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002188 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002189 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002190 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002191 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002192}
2193
Jim Grosbach0e0da732009-05-12 23:59:14 +00002194SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00002195ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
2196 const {
2197 DebugLoc dl = Op.getDebugLoc();
2198 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendling61512ba2011-05-11 01:11:55 +00002199 Op.getOperand(0), Op.getOperand(1));
Jim Grosbache4ad3872010-10-19 23:27:08 +00002200}
2201
2202SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002203ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2204 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002205 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002206 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
2207 Op.getOperand(1), Val);
2208}
2209
2210SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002211ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2212 DebugLoc dl = Op.getDebugLoc();
2213 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2214 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2215}
2216
2217SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002218ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002219 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002220 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002221 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002222 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002223 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002224 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002225 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002226 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2227 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002228 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002229 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002230 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002231 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002232 EVT PtrVT = getPointerTy();
2233 DebugLoc dl = Op.getDebugLoc();
2234 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2235 SDValue CPAddr;
2236 unsigned PCAdj = (RelocM != Reloc::PIC_)
2237 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002238 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002239 ARMConstantPoolConstant::Create(MF.getFunction(), ARMPCLabelIndex,
2240 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002241 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002242 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002243 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002244 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002245 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002246 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002247
2248 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002249 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002250 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2251 }
2252 return Result;
2253 }
Evan Cheng92e39162011-03-29 23:06:19 +00002254 case Intrinsic::arm_neon_vmulls:
2255 case Intrinsic::arm_neon_vmullu: {
2256 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmulls)
2257 ? ARMISD::VMULLs : ARMISD::VMULLu;
2258 return DAG.getNode(NewOpc, Op.getDebugLoc(), Op.getValueType(),
2259 Op.getOperand(1), Op.getOperand(2));
2260 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002261 }
2262}
2263
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002264static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002265 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002266 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002267 if (!Subtarget->hasDataBarrier()) {
2268 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2269 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2270 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002271 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002272 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002273 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002274 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002275 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002276
2277 SDValue Op5 = Op.getOperand(5);
2278 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2279 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2280 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2281 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2282
2283 ARM_MB::MemBOpt DMBOpt;
2284 if (isDeviceBarrier)
2285 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2286 else
2287 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2288 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2289 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002290}
2291
Eli Friedman26689ac2011-08-03 21:06:02 +00002292
2293static SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG &DAG,
2294 const ARMSubtarget *Subtarget) {
2295 // FIXME: handle "fence singlethread" more efficiently.
2296 DebugLoc dl = Op.getDebugLoc();
Eli Friedman14648462011-07-27 22:21:52 +00002297 if (!Subtarget->hasDataBarrier()) {
2298 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2299 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2300 // here.
2301 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
2302 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Eli Friedman26689ac2011-08-03 21:06:02 +00002303 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00002304 DAG.getConstant(0, MVT::i32));
2305 }
2306
Eli Friedman26689ac2011-08-03 21:06:02 +00002307 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
Eli Friedman989f61e2011-08-02 22:44:16 +00002308 DAG.getConstant(ARM_MB::ISH, MVT::i32));
Eli Friedman14648462011-07-27 22:21:52 +00002309}
2310
Evan Chengdfed19f2010-11-03 06:34:55 +00002311static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2312 const ARMSubtarget *Subtarget) {
2313 // ARM pre v5TE and Thumb1 does not have preload instructions.
2314 if (!(Subtarget->isThumb2() ||
2315 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2316 // Just preserve the chain.
2317 return Op.getOperand(0);
2318
2319 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002320 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2321 if (!isRead &&
2322 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2323 // ARMv7 with MP extension has PLDW.
2324 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002325
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00002326 unsigned isData = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
2327 if (Subtarget->isThumb()) {
Evan Chengdfed19f2010-11-03 06:34:55 +00002328 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002329 isRead = ~isRead & 1;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00002330 isData = ~isData & 1;
2331 }
Evan Chengdfed19f2010-11-03 06:34:55 +00002332
2333 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002334 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2335 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002336}
2337
Dan Gohman1e93df62010-04-17 14:41:14 +00002338static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2339 MachineFunction &MF = DAG.getMachineFunction();
2340 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2341
Evan Chenga8e29892007-01-19 07:51:42 +00002342 // vastart just stores the address of the VarArgsFrameIndex slot into the
2343 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002344 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002345 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002346 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002347 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002348 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2349 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002350}
2351
Dan Gohman475871a2008-07-27 21:46:04 +00002352SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002353ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2354 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002355 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002356 MachineFunction &MF = DAG.getMachineFunction();
2357 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2358
2359 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002360 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002361 RC = ARM::tGPRRegisterClass;
2362 else
2363 RC = ARM::GPRRegisterClass;
2364
2365 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002366 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002367 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002368
2369 SDValue ArgValue2;
2370 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002371 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002372 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002373
2374 // Create load node to retrieve arguments from the stack.
2375 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002376 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002377 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002378 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002379 } else {
Devang Patel68e6bee2011-02-21 23:21:26 +00002380 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002381 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002382 }
2383
Jim Grosbache5165492009-11-09 00:11:35 +00002384 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002385}
2386
Stuart Hastingsc7315872011-04-20 16:47:52 +00002387void
2388ARMTargetLowering::computeRegArea(CCState &CCInfo, MachineFunction &MF,
2389 unsigned &VARegSize, unsigned &VARegSaveSize)
2390 const {
2391 unsigned NumGPRs;
2392 if (CCInfo.isFirstByValRegValid())
2393 NumGPRs = ARM::R4 - CCInfo.getFirstByValReg();
2394 else {
2395 unsigned int firstUnalloced;
2396 firstUnalloced = CCInfo.getFirstUnallocated(GPRArgRegs,
2397 sizeof(GPRArgRegs) /
2398 sizeof(GPRArgRegs[0]));
2399 NumGPRs = (firstUnalloced <= 3) ? (4 - firstUnalloced) : 0;
2400 }
2401
2402 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
2403 VARegSize = NumGPRs * 4;
2404 VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
2405}
2406
2407// The remaining GPRs hold either the beginning of variable-argument
2408// data, or the beginning of an aggregate passed by value (usuall
2409// byval). Either way, we allocate stack slots adjacent to the data
2410// provided by our caller, and store the unallocated registers there.
2411// If this is a variadic function, the va_list pointer will begin with
2412// these values; otherwise, this reassembles a (byval) structure that
2413// was split between registers and memory.
2414void
2415ARMTargetLowering::VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
2416 DebugLoc dl, SDValue &Chain,
2417 unsigned ArgOffset) const {
2418 MachineFunction &MF = DAG.getMachineFunction();
2419 MachineFrameInfo *MFI = MF.getFrameInfo();
2420 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2421 unsigned firstRegToSaveIndex;
2422 if (CCInfo.isFirstByValRegValid())
2423 firstRegToSaveIndex = CCInfo.getFirstByValReg() - ARM::R0;
2424 else {
2425 firstRegToSaveIndex = CCInfo.getFirstUnallocated
2426 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
2427 }
2428
2429 unsigned VARegSize, VARegSaveSize;
2430 computeRegArea(CCInfo, MF, VARegSize, VARegSaveSize);
2431 if (VARegSaveSize) {
2432 // If this function is vararg, store any remaining integer argument regs
2433 // to their spots on the stack so that they may be loaded by deferencing
2434 // the result of va_next.
2435 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Eric Christopher5ac179c2011-04-29 23:12:01 +00002436 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(VARegSaveSize,
2437 ArgOffset + VARegSaveSize
2438 - VARegSize,
Stuart Hastingsc7315872011-04-20 16:47:52 +00002439 false));
2440 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2441 getPointerTy());
2442
2443 SmallVector<SDValue, 4> MemOps;
2444 for (; firstRegToSaveIndex < 4; ++firstRegToSaveIndex) {
2445 TargetRegisterClass *RC;
2446 if (AFI->isThumb1OnlyFunction())
2447 RC = ARM::tGPRRegisterClass;
2448 else
2449 RC = ARM::GPRRegisterClass;
2450
2451 unsigned VReg = MF.addLiveIn(GPRArgRegs[firstRegToSaveIndex], RC);
2452 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
2453 SDValue Store =
2454 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Eric Christopher5ac179c2011-04-29 23:12:01 +00002455 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
Stuart Hastingsc7315872011-04-20 16:47:52 +00002456 false, false, 0);
2457 MemOps.push_back(Store);
2458 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
2459 DAG.getConstant(4, getPointerTy()));
2460 }
2461 if (!MemOps.empty())
2462 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2463 &MemOps[0], MemOps.size());
2464 } else
2465 // This will point to the next argument passed via stack.
2466 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
2467}
2468
Bob Wilson5bafff32009-06-22 23:27:02 +00002469SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002470ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002471 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002472 const SmallVectorImpl<ISD::InputArg>
2473 &Ins,
2474 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002475 SmallVectorImpl<SDValue> &InVals)
2476 const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002477 MachineFunction &MF = DAG.getMachineFunction();
2478 MachineFrameInfo *MFI = MF.getFrameInfo();
2479
Bob Wilson1f595bb2009-04-17 19:07:39 +00002480 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2481
2482 // Assign locations to all of the incoming arguments.
2483 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00002484 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2485 getTargetMachine(), ArgLocs, *DAG.getContext(), Prologue);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002486 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002487 CCAssignFnForNode(CallConv, /* Return*/ false,
2488 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002489
2490 SmallVector<SDValue, 16> ArgValues;
Stuart Hastingsf222e592011-02-28 17:17:53 +00002491 int lastInsIndex = -1;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002492
Stuart Hastingsf222e592011-02-28 17:17:53 +00002493 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002494 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2495 CCValAssign &VA = ArgLocs[i];
2496
Bob Wilsondee46d72009-04-17 20:35:10 +00002497 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002498 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002499 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002500
Bob Wilson1f595bb2009-04-17 19:07:39 +00002501 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002502 // f64 and vector types are split up into multiple registers or
2503 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002504 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002505 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002506 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002507 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002508 SDValue ArgValue2;
2509 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002510 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002511 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2512 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002513 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002514 false, false, 0);
2515 } else {
2516 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2517 Chain, DAG, dl);
2518 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002519 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2520 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002521 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002522 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002523 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2524 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002525 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002526
Bob Wilson5bafff32009-06-22 23:27:02 +00002527 } else {
2528 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002529
Owen Anderson825b72b2009-08-11 20:47:22 +00002530 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002531 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002532 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002533 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002534 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002535 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002536 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002537 RC = (AFI->isThumb1OnlyFunction() ?
2538 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002539 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002540 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002541
2542 // Transform the arguments in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002543 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002544 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002545 }
2546
2547 // If this is an 8 or 16-bit value, it is really passed promoted
2548 // to 32 bits. Insert an assert[sz]ext to capture this, then
2549 // truncate to the right size.
2550 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002551 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002552 case CCValAssign::Full: break;
2553 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002554 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002555 break;
2556 case CCValAssign::SExt:
2557 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2558 DAG.getValueType(VA.getValVT()));
2559 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2560 break;
2561 case CCValAssign::ZExt:
2562 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2563 DAG.getValueType(VA.getValVT()));
2564 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2565 break;
2566 }
2567
Dan Gohman98ca4f22009-08-05 01:29:28 +00002568 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002569
2570 } else { // VA.isRegLoc()
2571
2572 // sanity check
2573 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002574 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002575
Stuart Hastingsf222e592011-02-28 17:17:53 +00002576 int index = ArgLocs[i].getValNo();
Owen Anderson76706012011-04-05 21:48:57 +00002577
Stuart Hastingsf222e592011-02-28 17:17:53 +00002578 // Some Ins[] entries become multiple ArgLoc[] entries.
2579 // Process them only once.
2580 if (index != lastInsIndex)
2581 {
2582 ISD::ArgFlagsTy Flags = Ins[index].Flags;
Eric Christopher471e4222011-06-08 23:55:35 +00002583 // FIXME: For now, all byval parameter objects are marked mutable.
Eric Christopher5ac179c2011-04-29 23:12:01 +00002584 // This can be changed with more analysis.
2585 // In case of tail call optimization mark all arguments mutable.
2586 // Since they could be overwritten by lowering of arguments in case of
2587 // a tail call.
Stuart Hastingsf222e592011-02-28 17:17:53 +00002588 if (Flags.isByVal()) {
Stuart Hastingsc7315872011-04-20 16:47:52 +00002589 unsigned VARegSize, VARegSaveSize;
2590 computeRegArea(CCInfo, MF, VARegSize, VARegSaveSize);
2591 VarArgStyleRegisters(CCInfo, DAG, dl, Chain, 0);
2592 unsigned Bytes = Flags.getByValSize() - VARegSize;
Evan Chengee2e0e32011-03-30 23:44:13 +00002593 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
Stuart Hastingsc7315872011-04-20 16:47:52 +00002594 int FI = MFI->CreateFixedObject(Bytes,
2595 VA.getLocMemOffset(), false);
Stuart Hastingsf222e592011-02-28 17:17:53 +00002596 InVals.push_back(DAG.getFrameIndex(FI, getPointerTy()));
2597 } else {
2598 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
2599 VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002600
Stuart Hastingsf222e592011-02-28 17:17:53 +00002601 // Create load nodes to retrieve arguments from the stack.
2602 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2603 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2604 MachinePointerInfo::getFixedStack(FI),
2605 false, false, 0));
2606 }
2607 lastInsIndex = index;
2608 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00002609 }
2610 }
2611
2612 // varargs
Stuart Hastingsc7315872011-04-20 16:47:52 +00002613 if (isVarArg)
2614 VarArgStyleRegisters(CCInfo, DAG, dl, Chain, CCInfo.getNextStackOffset());
Evan Chenga8e29892007-01-19 07:51:42 +00002615
Dan Gohman98ca4f22009-08-05 01:29:28 +00002616 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002617}
2618
2619/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002620static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002621 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002622 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002623 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002624 // Maybe this has already been legalized into the constant pool?
2625 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002626 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002627 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002628 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002629 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002630 }
2631 }
2632 return false;
2633}
2634
Evan Chenga8e29892007-01-19 07:51:42 +00002635/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2636/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002637SDValue
2638ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002639 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002640 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002641 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002642 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002643 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002644 // Constant does not fit, try adjusting it by one?
2645 switch (CC) {
2646 default: break;
2647 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002648 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002649 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002650 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002651 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002652 }
2653 break;
2654 case ISD::SETULT:
2655 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002656 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002657 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002658 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002659 }
2660 break;
2661 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002662 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002663 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002664 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002665 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002666 }
2667 break;
2668 case ISD::SETULE:
2669 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002670 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002671 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002672 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002673 }
2674 break;
2675 }
2676 }
2677 }
2678
2679 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002680 ARMISD::NodeType CompareType;
2681 switch (CondCode) {
2682 default:
2683 CompareType = ARMISD::CMP;
2684 break;
2685 case ARMCC::EQ:
2686 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002687 // Uses only Z Flag
2688 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002689 break;
2690 }
Evan Cheng218977b2010-07-13 19:27:42 +00002691 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002692 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002693}
2694
2695/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002696SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002697ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002698 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002699 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002700 if (!isFloatingPointZero(RHS))
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002701 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002702 else
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002703 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
2704 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002705}
2706
Bob Wilson79f56c92011-03-08 01:17:20 +00002707/// duplicateCmp - Glue values can have only one use, so this function
2708/// duplicates a comparison node.
2709SDValue
2710ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
2711 unsigned Opc = Cmp.getOpcode();
2712 DebugLoc DL = Cmp.getDebugLoc();
2713 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
2714 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2715
2716 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
2717 Cmp = Cmp.getOperand(0);
2718 Opc = Cmp.getOpcode();
2719 if (Opc == ARMISD::CMPFP)
2720 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2721 else {
2722 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
2723 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
2724 }
2725 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
2726}
2727
Bill Wendlingde2b1512010-08-11 08:43:16 +00002728SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2729 SDValue Cond = Op.getOperand(0);
2730 SDValue SelectTrue = Op.getOperand(1);
2731 SDValue SelectFalse = Op.getOperand(2);
2732 DebugLoc dl = Op.getDebugLoc();
2733
2734 // Convert:
2735 //
2736 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2737 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2738 //
2739 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2740 const ConstantSDNode *CMOVTrue =
2741 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2742 const ConstantSDNode *CMOVFalse =
2743 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2744
2745 if (CMOVTrue && CMOVFalse) {
2746 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2747 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2748
2749 SDValue True;
2750 SDValue False;
2751 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2752 True = SelectTrue;
2753 False = SelectFalse;
2754 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2755 True = SelectFalse;
2756 False = SelectTrue;
2757 }
2758
2759 if (True.getNode() && False.getNode()) {
Evan Chengb936e302011-05-18 18:59:17 +00002760 EVT VT = Op.getValueType();
Bill Wendlingde2b1512010-08-11 08:43:16 +00002761 SDValue ARMcc = Cond.getOperand(2);
2762 SDValue CCR = Cond.getOperand(3);
Bob Wilson79f56c92011-03-08 01:17:20 +00002763 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Evan Chengb936e302011-05-18 18:59:17 +00002764 assert(True.getValueType() == VT);
2765 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
Bill Wendlingde2b1512010-08-11 08:43:16 +00002766 }
2767 }
2768 }
2769
2770 return DAG.getSelectCC(dl, Cond,
2771 DAG.getConstant(0, Cond.getValueType()),
2772 SelectTrue, SelectFalse, ISD::SETNE);
2773}
2774
Dan Gohmand858e902010-04-17 15:26:15 +00002775SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002776 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002777 SDValue LHS = Op.getOperand(0);
2778 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002779 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002780 SDValue TrueVal = Op.getOperand(2);
2781 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002782 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002783
Owen Anderson825b72b2009-08-11 20:47:22 +00002784 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002785 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002786 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002787 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Jim Grosbachb04546f2011-09-13 20:30:37 +00002788 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002789 }
2790
2791 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002792 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002793
Evan Cheng218977b2010-07-13 19:27:42 +00002794 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2795 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002796 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002797 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002798 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002799 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002800 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002801 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002802 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002803 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002804 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002805 }
2806 return Result;
2807}
2808
Evan Cheng218977b2010-07-13 19:27:42 +00002809/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2810/// to morph to an integer compare sequence.
2811static bool canChangeToInt(SDValue Op, bool &SeenZero,
2812 const ARMSubtarget *Subtarget) {
2813 SDNode *N = Op.getNode();
2814 if (!N->hasOneUse())
2815 // Otherwise it requires moving the value from fp to integer registers.
2816 return false;
2817 if (!N->getNumValues())
2818 return false;
2819 EVT VT = Op.getValueType();
2820 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2821 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2822 // vmrs are very slow, e.g. cortex-a8.
2823 return false;
2824
2825 if (isFloatingPointZero(Op)) {
2826 SeenZero = true;
2827 return true;
2828 }
2829 return ISD::isNormalLoad(N);
2830}
2831
2832static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2833 if (isFloatingPointZero(Op))
2834 return DAG.getConstant(0, MVT::i32);
2835
2836 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2837 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002838 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002839 Ld->isVolatile(), Ld->isNonTemporal(),
2840 Ld->getAlignment());
2841
2842 llvm_unreachable("Unknown VFP cmp argument!");
2843}
2844
2845static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2846 SDValue &RetVal1, SDValue &RetVal2) {
2847 if (isFloatingPointZero(Op)) {
2848 RetVal1 = DAG.getConstant(0, MVT::i32);
2849 RetVal2 = DAG.getConstant(0, MVT::i32);
2850 return;
2851 }
2852
2853 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2854 SDValue Ptr = Ld->getBasePtr();
2855 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2856 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002857 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002858 Ld->isVolatile(), Ld->isNonTemporal(),
2859 Ld->getAlignment());
2860
2861 EVT PtrType = Ptr.getValueType();
2862 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2863 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2864 PtrType, Ptr, DAG.getConstant(4, PtrType));
2865 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2866 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002867 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002868 Ld->isVolatile(), Ld->isNonTemporal(),
2869 NewAlign);
2870 return;
2871 }
2872
2873 llvm_unreachable("Unknown VFP cmp argument!");
2874}
2875
2876/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2877/// f32 and even f64 comparisons to integer ones.
2878SDValue
2879ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2880 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002881 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002882 SDValue LHS = Op.getOperand(2);
2883 SDValue RHS = Op.getOperand(3);
2884 SDValue Dest = Op.getOperand(4);
2885 DebugLoc dl = Op.getDebugLoc();
2886
2887 bool SeenZero = false;
2888 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2889 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002890 // If one of the operand is zero, it's safe to ignore the NaN case since
2891 // we only care about equality comparisons.
2892 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Bob Wilson1b772f92011-03-08 01:17:16 +00002893 // If unsafe fp math optimization is enabled and there are no other uses of
2894 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng218977b2010-07-13 19:27:42 +00002895 // to an integer comparison.
2896 if (CC == ISD::SETOEQ)
2897 CC = ISD::SETEQ;
2898 else if (CC == ISD::SETUNE)
2899 CC = ISD::SETNE;
2900
2901 SDValue ARMcc;
2902 if (LHS.getValueType() == MVT::f32) {
2903 LHS = bitcastf32Toi32(LHS, DAG);
2904 RHS = bitcastf32Toi32(RHS, DAG);
2905 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2906 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2907 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2908 Chain, Dest, ARMcc, CCR, Cmp);
2909 }
2910
2911 SDValue LHS1, LHS2;
2912 SDValue RHS1, RHS2;
2913 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2914 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2915 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2916 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002917 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002918 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2919 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2920 }
2921
2922 return SDValue();
2923}
2924
2925SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2926 SDValue Chain = Op.getOperand(0);
2927 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2928 SDValue LHS = Op.getOperand(2);
2929 SDValue RHS = Op.getOperand(3);
2930 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002931 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002932
Owen Anderson825b72b2009-08-11 20:47:22 +00002933 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002934 SDValue ARMcc;
2935 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002936 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002937 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002938 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002939 }
2940
Owen Anderson825b72b2009-08-11 20:47:22 +00002941 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002942
2943 if (UnsafeFPMath &&
2944 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2945 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2946 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2947 if (Result.getNode())
2948 return Result;
2949 }
2950
Evan Chenga8e29892007-01-19 07:51:42 +00002951 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002952 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002953
Evan Cheng218977b2010-07-13 19:27:42 +00002954 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2955 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002956 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002957 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002958 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002959 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002960 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002961 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2962 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002963 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002964 }
2965 return Res;
2966}
2967
Dan Gohmand858e902010-04-17 15:26:15 +00002968SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002969 SDValue Chain = Op.getOperand(0);
2970 SDValue Table = Op.getOperand(1);
2971 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002972 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002973
Owen Andersone50ed302009-08-10 22:56:29 +00002974 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002975 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2976 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002977 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002978 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002979 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002980 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2981 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002982 if (Subtarget->isThumb2()) {
2983 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2984 // which does another jump to the destination. This also makes it easier
2985 // to translate it to TBB / TBH later.
2986 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002987 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002988 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002989 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002990 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002991 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002992 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002993 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002994 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002995 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002996 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002997 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002998 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002999 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00003000 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00003001 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00003002 }
Evan Chenga8e29892007-01-19 07:51:42 +00003003}
3004
Bob Wilson76a312b2010-03-19 22:51:32 +00003005static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
3006 DebugLoc dl = Op.getDebugLoc();
3007 unsigned Opc;
3008
3009 switch (Op.getOpcode()) {
3010 default:
3011 assert(0 && "Invalid opcode!");
3012 case ISD::FP_TO_SINT:
3013 Opc = ARMISD::FTOSI;
3014 break;
3015 case ISD::FP_TO_UINT:
3016 Opc = ARMISD::FTOUI;
3017 break;
3018 }
3019 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003020 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00003021}
3022
Cameron Zwarich3007d332011-03-29 21:41:55 +00003023static SDValue LowerVectorINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3024 EVT VT = Op.getValueType();
3025 DebugLoc dl = Op.getDebugLoc();
3026
Duncan Sands1f6a3292011-08-12 14:54:45 +00003027 assert(Op.getOperand(0).getValueType() == MVT::v4i16 &&
3028 "Invalid type for custom lowering!");
Cameron Zwarich3007d332011-03-29 21:41:55 +00003029 if (VT != MVT::v4f32)
3030 return DAG.UnrollVectorOp(Op.getNode());
3031
3032 unsigned CastOpc;
3033 unsigned Opc;
3034 switch (Op.getOpcode()) {
3035 default:
3036 assert(0 && "Invalid opcode!");
3037 case ISD::SINT_TO_FP:
3038 CastOpc = ISD::SIGN_EXTEND;
3039 Opc = ISD::SINT_TO_FP;
3040 break;
3041 case ISD::UINT_TO_FP:
3042 CastOpc = ISD::ZERO_EXTEND;
3043 Opc = ISD::UINT_TO_FP;
3044 break;
3045 }
3046
3047 Op = DAG.getNode(CastOpc, dl, MVT::v4i32, Op.getOperand(0));
3048 return DAG.getNode(Opc, dl, VT, Op);
3049}
3050
Bob Wilson76a312b2010-03-19 22:51:32 +00003051static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3052 EVT VT = Op.getValueType();
Cameron Zwarich3007d332011-03-29 21:41:55 +00003053 if (VT.isVector())
3054 return LowerVectorINT_TO_FP(Op, DAG);
3055
Bob Wilson76a312b2010-03-19 22:51:32 +00003056 DebugLoc dl = Op.getDebugLoc();
3057 unsigned Opc;
3058
3059 switch (Op.getOpcode()) {
3060 default:
3061 assert(0 && "Invalid opcode!");
3062 case ISD::SINT_TO_FP:
3063 Opc = ARMISD::SITOF;
3064 break;
3065 case ISD::UINT_TO_FP:
3066 Opc = ARMISD::UITOF;
3067 break;
3068 }
3069
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003070 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00003071 return DAG.getNode(Opc, dl, VT, Op);
3072}
3073
Evan Cheng515fe3a2010-07-08 02:08:50 +00003074SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003075 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00003076 SDValue Tmp0 = Op.getOperand(0);
3077 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00003078 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003079 EVT VT = Op.getValueType();
3080 EVT SrcVT = Tmp1.getValueType();
Evan Chenge573fb32011-02-23 02:24:55 +00003081 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
3082 Tmp0.getOpcode() == ARMISD::VMOVDRR;
3083 bool UseNEON = !InGPR && Subtarget->hasNEON();
3084
3085 if (UseNEON) {
3086 // Use VBSL to copy the sign bit.
3087 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
3088 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
3089 DAG.getTargetConstant(EncodedVal, MVT::i32));
3090 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
3091 if (VT == MVT::f64)
3092 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3093 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
3094 DAG.getConstant(32, MVT::i32));
3095 else /*if (VT == MVT::f32)*/
3096 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
3097 if (SrcVT == MVT::f32) {
3098 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
3099 if (VT == MVT::f64)
3100 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3101 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
3102 DAG.getConstant(32, MVT::i32));
Evan Cheng9eec66e2011-04-15 01:31:00 +00003103 } else if (VT == MVT::f32)
3104 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64,
3105 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1),
3106 DAG.getConstant(32, MVT::i32));
Evan Chenge573fb32011-02-23 02:24:55 +00003107 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
3108 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
3109
3110 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
3111 MVT::i32);
3112 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
3113 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
3114 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
Owen Anderson76706012011-04-05 21:48:57 +00003115
Evan Chenge573fb32011-02-23 02:24:55 +00003116 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
3117 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
3118 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Chengc24ab5c2011-02-28 18:45:27 +00003119 if (VT == MVT::f32) {
Evan Chenge573fb32011-02-23 02:24:55 +00003120 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
3121 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
3122 DAG.getConstant(0, MVT::i32));
3123 } else {
3124 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
3125 }
3126
3127 return Res;
3128 }
Evan Chengc143dd42011-02-11 02:28:55 +00003129
3130 // Bitcast operand 1 to i32.
3131 if (SrcVT == MVT::f64)
3132 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3133 &Tmp1, 1).getValue(1);
3134 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
3135
Evan Chenge573fb32011-02-23 02:24:55 +00003136 // Or in the signbit with integer operations.
3137 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
3138 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
3139 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
3140 if (VT == MVT::f32) {
3141 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
3142 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
3143 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3144 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Chengc143dd42011-02-11 02:28:55 +00003145 }
3146
Evan Chenge573fb32011-02-23 02:24:55 +00003147 // f64: Or the high part with signbit and then combine two parts.
3148 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3149 &Tmp0, 1);
3150 SDValue Lo = Tmp0.getValue(0);
3151 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
3152 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
3153 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chenga8e29892007-01-19 07:51:42 +00003154}
3155
Evan Cheng2457f2c2010-05-22 01:47:14 +00003156SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
3157 MachineFunction &MF = DAG.getMachineFunction();
3158 MachineFrameInfo *MFI = MF.getFrameInfo();
3159 MFI->setReturnAddressIsTaken(true);
3160
3161 EVT VT = Op.getValueType();
3162 DebugLoc dl = Op.getDebugLoc();
3163 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
3164 if (Depth) {
3165 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
3166 SDValue Offset = DAG.getConstant(4, MVT::i32);
3167 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
3168 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003169 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003170 }
3171
3172 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patel68e6bee2011-02-21 23:21:26 +00003173 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00003174 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
3175}
3176
Dan Gohmand858e902010-04-17 15:26:15 +00003177SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00003178 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3179 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003180
Owen Andersone50ed302009-08-10 22:56:29 +00003181 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00003182 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
3183 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00003184 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00003185 ? ARM::R7 : ARM::R11;
3186 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
3187 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003188 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
3189 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00003190 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003191 return FrameAddr;
3192}
3193
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003194/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00003195/// expand a bit convert where either the source or destination type is i64 to
3196/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
3197/// operand type is illegal (e.g., v2f32 for a target that doesn't support
3198/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003199static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00003200 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3201 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003202 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00003203
Bob Wilson9f3f0612010-04-17 05:30:19 +00003204 // This function is only supposed to be called for i64 types, either as the
3205 // source or destination of the bit convert.
3206 EVT SrcVT = Op.getValueType();
3207 EVT DstVT = N->getValueType(0);
3208 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003209 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003210
Bob Wilson9f3f0612010-04-17 05:30:19 +00003211 // Turn i64->f64 into VMOVDRR.
3212 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003213 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3214 DAG.getConstant(0, MVT::i32));
3215 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3216 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003217 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00003218 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00003219 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003220
Jim Grosbache5165492009-11-09 00:11:35 +00003221 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00003222 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
3223 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
3224 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
3225 // Merge the pieces into a single i64 value.
3226 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
3227 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003228
Bob Wilson9f3f0612010-04-17 05:30:19 +00003229 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00003230}
3231
Bob Wilson5bafff32009-06-22 23:27:02 +00003232/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003233/// Zero vectors are used to represent vector negation and in those cases
3234/// will be implemented with the NEON VNEG instruction. However, VNEG does
3235/// not support i64 elements, so sometimes the zero vectors will need to be
3236/// explicitly constructed. Regardless, use a canonical VMOV to create the
3237/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003238static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003239 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00003240 // The canonical modified immediate encoding of a zero vector is....0!
3241 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
3242 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
3243 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003244 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00003245}
3246
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003247/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
3248/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003249SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
3250 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003251 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3252 EVT VT = Op.getValueType();
3253 unsigned VTBits = VT.getSizeInBits();
3254 DebugLoc dl = Op.getDebugLoc();
3255 SDValue ShOpLo = Op.getOperand(0);
3256 SDValue ShOpHi = Op.getOperand(1);
3257 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003258 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003259 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003260
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003261 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
3262
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003263 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3264 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3265 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
3266 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3267 DAG.getConstant(VTBits, MVT::i32));
3268 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
3269 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003270 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003271
3272 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3273 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003274 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003275 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003276 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003277 CCR, Cmp);
3278
3279 SDValue Ops[2] = { Lo, Hi };
3280 return DAG.getMergeValues(Ops, 2, dl);
3281}
3282
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003283/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
3284/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003285SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
3286 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003287 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3288 EVT VT = Op.getValueType();
3289 unsigned VTBits = VT.getSizeInBits();
3290 DebugLoc dl = Op.getDebugLoc();
3291 SDValue ShOpLo = Op.getOperand(0);
3292 SDValue ShOpHi = Op.getOperand(1);
3293 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003294 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003295
3296 assert(Op.getOpcode() == ISD::SHL_PARTS);
3297 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3298 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3299 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
3300 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3301 DAG.getConstant(VTBits, MVT::i32));
3302 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
3303 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
3304
3305 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
3306 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3307 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003308 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003309 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003310 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003311 CCR, Cmp);
3312
3313 SDValue Ops[2] = { Lo, Hi };
3314 return DAG.getMergeValues(Ops, 2, dl);
3315}
3316
Jim Grosbach4725ca72010-09-08 03:54:02 +00003317SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00003318 SelectionDAG &DAG) const {
3319 // The rounding mode is in bits 23:22 of the FPSCR.
3320 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
3321 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
3322 // so that the shift + and get folded into a bitfield extract.
3323 DebugLoc dl = Op.getDebugLoc();
3324 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
3325 DAG.getConstant(Intrinsic::arm_get_fpscr,
3326 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003327 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00003328 DAG.getConstant(1U << 22, MVT::i32));
3329 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
3330 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003331 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00003332 DAG.getConstant(3, MVT::i32));
3333}
3334
Jim Grosbach3482c802010-01-18 19:58:49 +00003335static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3336 const ARMSubtarget *ST) {
3337 EVT VT = N->getValueType(0);
3338 DebugLoc dl = N->getDebugLoc();
3339
3340 if (!ST->hasV6T2Ops())
3341 return SDValue();
3342
3343 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3344 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3345}
3346
Bob Wilson5bafff32009-06-22 23:27:02 +00003347static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
3348 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003349 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003350 DebugLoc dl = N->getDebugLoc();
3351
Bob Wilsond5448bb2010-11-18 21:16:28 +00003352 if (!VT.isVector())
3353 return SDValue();
3354
Bob Wilson5bafff32009-06-22 23:27:02 +00003355 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00003356 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003357
Bob Wilsond5448bb2010-11-18 21:16:28 +00003358 // Left shifts translate directly to the vshiftu intrinsic.
3359 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00003360 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00003361 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
3362 N->getOperand(0), N->getOperand(1));
3363
3364 assert((N->getOpcode() == ISD::SRA ||
3365 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
3366
3367 // NEON uses the same intrinsics for both left and right shifts. For
3368 // right shifts, the shift amounts are negative, so negate the vector of
3369 // shift amounts.
3370 EVT ShiftVT = N->getOperand(1).getValueType();
3371 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
3372 getZeroVector(ShiftVT, DAG, dl),
3373 N->getOperand(1));
3374 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
3375 Intrinsic::arm_neon_vshifts :
3376 Intrinsic::arm_neon_vshiftu);
3377 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
3378 DAG.getConstant(vshiftInt, MVT::i32),
3379 N->getOperand(0), NegatedCount);
3380}
3381
3382static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3383 const ARMSubtarget *ST) {
3384 EVT VT = N->getValueType(0);
3385 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003386
Eli Friedmance392eb2009-08-22 03:13:10 +00003387 // We can get here for a node like i32 = ISD::SHL i32, i64
3388 if (VT != MVT::i64)
3389 return SDValue();
3390
3391 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003392 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003393
Chris Lattner27a6c732007-11-24 07:07:01 +00003394 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3395 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003396 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003397 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003398
Chris Lattner27a6c732007-11-24 07:07:01 +00003399 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003400 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003401
Chris Lattner27a6c732007-11-24 07:07:01 +00003402 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003403 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003404 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003405 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003406 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003407
Chris Lattner27a6c732007-11-24 07:07:01 +00003408 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3409 // captures the result into a carry flag.
3410 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003411 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003412
Chris Lattner27a6c732007-11-24 07:07:01 +00003413 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003414 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003415
Chris Lattner27a6c732007-11-24 07:07:01 +00003416 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003417 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003418}
3419
Bob Wilson5bafff32009-06-22 23:27:02 +00003420static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3421 SDValue TmpOp0, TmpOp1;
3422 bool Invert = false;
3423 bool Swap = false;
3424 unsigned Opc = 0;
3425
3426 SDValue Op0 = Op.getOperand(0);
3427 SDValue Op1 = Op.getOperand(1);
3428 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003429 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003430 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3431 DebugLoc dl = Op.getDebugLoc();
3432
3433 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3434 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003435 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003436 case ISD::SETUNE:
3437 case ISD::SETNE: Invert = true; // Fallthrough
3438 case ISD::SETOEQ:
3439 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3440 case ISD::SETOLT:
3441 case ISD::SETLT: Swap = true; // Fallthrough
3442 case ISD::SETOGT:
3443 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3444 case ISD::SETOLE:
3445 case ISD::SETLE: Swap = true; // Fallthrough
3446 case ISD::SETOGE:
3447 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3448 case ISD::SETUGE: Swap = true; // Fallthrough
3449 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3450 case ISD::SETUGT: Swap = true; // Fallthrough
3451 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3452 case ISD::SETUEQ: Invert = true; // Fallthrough
3453 case ISD::SETONE:
3454 // Expand this to (OLT | OGT).
3455 TmpOp0 = Op0;
3456 TmpOp1 = Op1;
3457 Opc = ISD::OR;
3458 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3459 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3460 break;
3461 case ISD::SETUO: Invert = true; // Fallthrough
3462 case ISD::SETO:
3463 // Expand this to (OLT | OGE).
3464 TmpOp0 = Op0;
3465 TmpOp1 = Op1;
3466 Opc = ISD::OR;
3467 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3468 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3469 break;
3470 }
3471 } else {
3472 // Integer comparisons.
3473 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003474 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003475 case ISD::SETNE: Invert = true;
3476 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3477 case ISD::SETLT: Swap = true;
3478 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3479 case ISD::SETLE: Swap = true;
3480 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3481 case ISD::SETULT: Swap = true;
3482 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3483 case ISD::SETULE: Swap = true;
3484 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3485 }
3486
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003487 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003488 if (Opc == ARMISD::VCEQ) {
3489
3490 SDValue AndOp;
3491 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3492 AndOp = Op0;
3493 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3494 AndOp = Op1;
3495
3496 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003497 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003498 AndOp = AndOp.getOperand(0);
3499
3500 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3501 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003502 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3503 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003504 Invert = !Invert;
3505 }
3506 }
3507 }
3508
3509 if (Swap)
3510 std::swap(Op0, Op1);
3511
Owen Andersonc24cb352010-11-08 23:21:22 +00003512 // If one of the operands is a constant vector zero, attempt to fold the
3513 // comparison to a specialized compare-against-zero form.
3514 SDValue SingleOp;
3515 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3516 SingleOp = Op0;
3517 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3518 if (Opc == ARMISD::VCGE)
3519 Opc = ARMISD::VCLEZ;
3520 else if (Opc == ARMISD::VCGT)
3521 Opc = ARMISD::VCLTZ;
3522 SingleOp = Op1;
3523 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003524
Owen Andersonc24cb352010-11-08 23:21:22 +00003525 SDValue Result;
3526 if (SingleOp.getNode()) {
3527 switch (Opc) {
3528 case ARMISD::VCEQ:
3529 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3530 case ARMISD::VCGE:
3531 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3532 case ARMISD::VCLEZ:
3533 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3534 case ARMISD::VCGT:
3535 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3536 case ARMISD::VCLTZ:
3537 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3538 default:
3539 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3540 }
3541 } else {
3542 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3543 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003544
3545 if (Invert)
3546 Result = DAG.getNOT(dl, Result, VT);
3547
3548 return Result;
3549}
3550
Bob Wilsond3c42842010-06-14 22:19:57 +00003551/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3552/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003553/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003554static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3555 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003556 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003557 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003558
Bob Wilson827b2102010-06-15 19:05:35 +00003559 // SplatBitSize is set to the smallest size that splats the vector, so a
3560 // zero vector will always have SplatBitSize == 8. However, NEON modified
3561 // immediate instructions others than VMOV do not support the 8-bit encoding
3562 // of a zero vector, and the default encoding of zero is supposed to be the
3563 // 32-bit version.
3564 if (SplatBits == 0)
3565 SplatBitSize = 32;
3566
Bob Wilson5bafff32009-06-22 23:27:02 +00003567 switch (SplatBitSize) {
3568 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003569 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003570 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003571 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003572 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003573 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003574 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003575 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003576 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003577
3578 case 16:
3579 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003580 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003581 if ((SplatBits & ~0xff) == 0) {
3582 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003583 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003584 Imm = SplatBits;
3585 break;
3586 }
3587 if ((SplatBits & ~0xff00) == 0) {
3588 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003589 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003590 Imm = SplatBits >> 8;
3591 break;
3592 }
3593 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003594
3595 case 32:
3596 // NEON's 32-bit VMOV supports splat values where:
3597 // * only one byte is nonzero, or
3598 // * the least significant byte is 0xff and the second byte is nonzero, or
3599 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003600 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003601 if ((SplatBits & ~0xff) == 0) {
3602 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003603 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003604 Imm = SplatBits;
3605 break;
3606 }
3607 if ((SplatBits & ~0xff00) == 0) {
3608 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003609 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003610 Imm = SplatBits >> 8;
3611 break;
3612 }
3613 if ((SplatBits & ~0xff0000) == 0) {
3614 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003615 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003616 Imm = SplatBits >> 16;
3617 break;
3618 }
3619 if ((SplatBits & ~0xff000000) == 0) {
3620 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003621 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003622 Imm = SplatBits >> 24;
3623 break;
3624 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003625
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003626 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3627 if (type == OtherModImm) return SDValue();
3628
Bob Wilson5bafff32009-06-22 23:27:02 +00003629 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003630 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3631 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003632 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003633 Imm = SplatBits >> 8;
3634 SplatBits |= 0xff;
3635 break;
3636 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003637
3638 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003639 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3640 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003641 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003642 Imm = SplatBits >> 16;
3643 SplatBits |= 0xffff;
3644 break;
3645 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003646
3647 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3648 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3649 // VMOV.I32. A (very) minor optimization would be to replicate the value
3650 // and fall through here to test for a valid 64-bit splat. But, then the
3651 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003652 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003653
3654 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003655 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003656 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003657 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003658 uint64_t BitMask = 0xff;
3659 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003660 unsigned ImmMask = 1;
3661 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003662 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003663 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003664 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003665 Imm |= ImmMask;
3666 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003667 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003668 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003669 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003670 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003671 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003672 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003673 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003674 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003675 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003676 break;
3677 }
3678
Bob Wilson1a913ed2010-06-11 21:34:50 +00003679 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003680 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003681 return SDValue();
3682 }
3683
Bob Wilsoncba270d2010-07-13 21:16:48 +00003684 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3685 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003686}
3687
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003688static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3689 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003690 unsigned NumElts = VT.getVectorNumElements();
3691 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003692
3693 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3694 if (M[0] < 0)
3695 return false;
3696
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003697 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003698
3699 // If this is a VEXT shuffle, the immediate value is the index of the first
3700 // element. The other shuffle indices must be the successive elements after
3701 // the first one.
3702 unsigned ExpectedElt = Imm;
3703 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003704 // Increment the expected index. If it wraps around, it may still be
3705 // a VEXT but the source vectors must be swapped.
3706 ExpectedElt += 1;
3707 if (ExpectedElt == NumElts * 2) {
3708 ExpectedElt = 0;
3709 ReverseVEXT = true;
3710 }
3711
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003712 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003713 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003714 return false;
3715 }
3716
3717 // Adjust the index value if the source operands will be swapped.
3718 if (ReverseVEXT)
3719 Imm -= NumElts;
3720
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003721 return true;
3722}
3723
Bob Wilson8bb9e482009-07-26 00:39:34 +00003724/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3725/// instruction with the specified blocksize. (The order of the elements
3726/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003727static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3728 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003729 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3730 "Only possible block sizes for VREV are: 16, 32, 64");
3731
Bob Wilson8bb9e482009-07-26 00:39:34 +00003732 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003733 if (EltSz == 64)
3734 return false;
3735
3736 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003737 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003738 // If the first shuffle index is UNDEF, be optimistic.
3739 if (M[0] < 0)
3740 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003741
3742 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3743 return false;
3744
3745 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003746 if (M[i] < 0) continue; // ignore UNDEF indices
3747 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003748 return false;
3749 }
3750
3751 return true;
3752}
3753
Bill Wendling0d4c9d92011-03-15 21:15:20 +00003754static bool isVTBLMask(const SmallVectorImpl<int> &M, EVT VT) {
3755 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
3756 // range, then 0 is placed into the resulting vector. So pretty much any mask
3757 // of 8 elements can work here.
3758 return VT == MVT::v8i8 && M.size() == 8;
3759}
3760
Bob Wilsonc692cb72009-08-21 20:54:19 +00003761static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3762 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003763 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3764 if (EltSz == 64)
3765 return false;
3766
Bob Wilsonc692cb72009-08-21 20:54:19 +00003767 unsigned NumElts = VT.getVectorNumElements();
3768 WhichResult = (M[0] == 0 ? 0 : 1);
3769 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003770 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3771 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003772 return false;
3773 }
3774 return true;
3775}
3776
Bob Wilson324f4f12009-12-03 06:40:55 +00003777/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3778/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3779/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3780static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3781 unsigned &WhichResult) {
3782 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3783 if (EltSz == 64)
3784 return false;
3785
3786 unsigned NumElts = VT.getVectorNumElements();
3787 WhichResult = (M[0] == 0 ? 0 : 1);
3788 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003789 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3790 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003791 return false;
3792 }
3793 return true;
3794}
3795
Bob Wilsonc692cb72009-08-21 20:54:19 +00003796static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3797 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003798 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3799 if (EltSz == 64)
3800 return false;
3801
Bob Wilsonc692cb72009-08-21 20:54:19 +00003802 unsigned NumElts = VT.getVectorNumElements();
3803 WhichResult = (M[0] == 0 ? 0 : 1);
3804 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003805 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003806 if ((unsigned) M[i] != 2 * i + WhichResult)
3807 return false;
3808 }
3809
3810 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003811 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003812 return false;
3813
3814 return true;
3815}
3816
Bob Wilson324f4f12009-12-03 06:40:55 +00003817/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3818/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3819/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3820static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3821 unsigned &WhichResult) {
3822 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3823 if (EltSz == 64)
3824 return false;
3825
3826 unsigned Half = VT.getVectorNumElements() / 2;
3827 WhichResult = (M[0] == 0 ? 0 : 1);
3828 for (unsigned j = 0; j != 2; ++j) {
3829 unsigned Idx = WhichResult;
3830 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003831 int MIdx = M[i + j * Half];
3832 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003833 return false;
3834 Idx += 2;
3835 }
3836 }
3837
3838 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3839 if (VT.is64BitVector() && EltSz == 32)
3840 return false;
3841
3842 return true;
3843}
3844
Bob Wilsonc692cb72009-08-21 20:54:19 +00003845static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3846 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003847 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3848 if (EltSz == 64)
3849 return false;
3850
Bob Wilsonc692cb72009-08-21 20:54:19 +00003851 unsigned NumElts = VT.getVectorNumElements();
3852 WhichResult = (M[0] == 0 ? 0 : 1);
3853 unsigned Idx = WhichResult * NumElts / 2;
3854 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003855 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3856 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003857 return false;
3858 Idx += 1;
3859 }
3860
3861 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003862 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003863 return false;
3864
3865 return true;
3866}
3867
Bob Wilson324f4f12009-12-03 06:40:55 +00003868/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3869/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3870/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3871static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3872 unsigned &WhichResult) {
3873 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3874 if (EltSz == 64)
3875 return false;
3876
3877 unsigned NumElts = VT.getVectorNumElements();
3878 WhichResult = (M[0] == 0 ? 0 : 1);
3879 unsigned Idx = WhichResult * NumElts / 2;
3880 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003881 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3882 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003883 return false;
3884 Idx += 1;
3885 }
3886
3887 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3888 if (VT.is64BitVector() && EltSz == 32)
3889 return false;
3890
3891 return true;
3892}
3893
Dale Johannesenf630c712010-07-29 20:10:08 +00003894// If N is an integer constant that can be moved into a register in one
3895// instruction, return an SDValue of such a constant (will become a MOV
3896// instruction). Otherwise return null.
3897static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3898 const ARMSubtarget *ST, DebugLoc dl) {
3899 uint64_t Val;
3900 if (!isa<ConstantSDNode>(N))
3901 return SDValue();
3902 Val = cast<ConstantSDNode>(N)->getZExtValue();
3903
3904 if (ST->isThumb1Only()) {
3905 if (Val <= 255 || ~Val <= 255)
3906 return DAG.getConstant(Val, MVT::i32);
3907 } else {
3908 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3909 return DAG.getConstant(Val, MVT::i32);
3910 }
3911 return SDValue();
3912}
3913
Bob Wilson5bafff32009-06-22 23:27:02 +00003914// If this is a case we can't handle, return null and let the default
3915// expansion code take care of it.
Bob Wilson11a1dff2011-01-07 21:37:30 +00003916SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
3917 const ARMSubtarget *ST) const {
Bob Wilsond06791f2009-08-13 01:57:47 +00003918 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003919 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003920 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003921
3922 APInt SplatBits, SplatUndef;
3923 unsigned SplatBitSize;
3924 bool HasAnyUndefs;
3925 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003926 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003927 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003928 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003929 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003930 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003931 DAG, VmovVT, VT.is128BitVector(),
3932 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003933 if (Val.getNode()) {
3934 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003935 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003936 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003937
3938 // Try an immediate VMVN.
3939 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3940 ((1LL << SplatBitSize) - 1));
3941 Val = isNEONModifiedImm(NegatedImm,
3942 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003943 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003944 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003945 if (Val.getNode()) {
3946 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003947 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003948 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003949 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003950 }
3951
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003952 // Scan through the operands to see if only one value is used.
3953 unsigned NumElts = VT.getVectorNumElements();
3954 bool isOnlyLowElement = true;
3955 bool usesOnlyOneValue = true;
3956 bool isConstant = true;
3957 SDValue Value;
3958 for (unsigned i = 0; i < NumElts; ++i) {
3959 SDValue V = Op.getOperand(i);
3960 if (V.getOpcode() == ISD::UNDEF)
3961 continue;
3962 if (i > 0)
3963 isOnlyLowElement = false;
3964 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3965 isConstant = false;
3966
3967 if (!Value.getNode())
3968 Value = V;
3969 else if (V != Value)
3970 usesOnlyOneValue = false;
3971 }
3972
3973 if (!Value.getNode())
3974 return DAG.getUNDEF(VT);
3975
3976 if (isOnlyLowElement)
3977 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3978
Dale Johannesenf630c712010-07-29 20:10:08 +00003979 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3980
Dale Johannesen575cd142010-10-19 20:00:17 +00003981 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3982 // i32 and try again.
3983 if (usesOnlyOneValue && EltSize <= 32) {
3984 if (!isConstant)
3985 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3986 if (VT.getVectorElementType().isFloatingPoint()) {
3987 SmallVector<SDValue, 8> Ops;
3988 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003989 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00003990 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00003991 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
3992 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003993 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3994 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003995 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003996 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003997 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3998 if (Val.getNode())
3999 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00004000 }
4001
4002 // If all elements are constants and the case above didn't get hit, fall back
4003 // to the default expansion, which will generate a load from the constant
4004 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004005 if (isConstant)
4006 return SDValue();
4007
Bob Wilson11a1dff2011-01-07 21:37:30 +00004008 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
4009 if (NumElts >= 4) {
4010 SDValue shuffle = ReconstructShuffle(Op, DAG);
4011 if (shuffle != SDValue())
4012 return shuffle;
4013 }
4014
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004015 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004016 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
4017 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004018 if (EltSize >= 32) {
4019 // Do the expansion with floating-point types, since that is what the VFP
4020 // registers are defined to use, and since i64 is not legal.
4021 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4022 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004023 SmallVector<SDValue, 8> Ops;
4024 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004025 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004026 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004027 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004028 }
4029
4030 return SDValue();
4031}
4032
Bob Wilson11a1dff2011-01-07 21:37:30 +00004033// Gather data to see if the operation can be modelled as a
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004034// shuffle in combination with VEXTs.
Eric Christopher41262da2011-01-14 23:50:53 +00004035SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
4036 SelectionDAG &DAG) const {
Bob Wilson11a1dff2011-01-07 21:37:30 +00004037 DebugLoc dl = Op.getDebugLoc();
4038 EVT VT = Op.getValueType();
4039 unsigned NumElts = VT.getVectorNumElements();
4040
4041 SmallVector<SDValue, 2> SourceVecs;
4042 SmallVector<unsigned, 2> MinElts;
4043 SmallVector<unsigned, 2> MaxElts;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004044
Bob Wilson11a1dff2011-01-07 21:37:30 +00004045 for (unsigned i = 0; i < NumElts; ++i) {
4046 SDValue V = Op.getOperand(i);
4047 if (V.getOpcode() == ISD::UNDEF)
4048 continue;
4049 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
4050 // A shuffle can only come from building a vector from various
4051 // elements of other vectors.
4052 return SDValue();
4053 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004054
Bob Wilson11a1dff2011-01-07 21:37:30 +00004055 // Record this extraction against the appropriate vector if possible...
4056 SDValue SourceVec = V.getOperand(0);
4057 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
4058 bool FoundSource = false;
4059 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
4060 if (SourceVecs[j] == SourceVec) {
4061 if (MinElts[j] > EltNo)
4062 MinElts[j] = EltNo;
4063 if (MaxElts[j] < EltNo)
4064 MaxElts[j] = EltNo;
4065 FoundSource = true;
4066 break;
4067 }
4068 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004069
Bob Wilson11a1dff2011-01-07 21:37:30 +00004070 // Or record a new source if not...
4071 if (!FoundSource) {
4072 SourceVecs.push_back(SourceVec);
4073 MinElts.push_back(EltNo);
4074 MaxElts.push_back(EltNo);
4075 }
4076 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004077
Bob Wilson11a1dff2011-01-07 21:37:30 +00004078 // Currently only do something sane when at most two source vectors
4079 // involved.
4080 if (SourceVecs.size() > 2)
4081 return SDValue();
4082
4083 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
4084 int VEXTOffsets[2] = {0, 0};
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004085
Bob Wilson11a1dff2011-01-07 21:37:30 +00004086 // This loop extracts the usage patterns of the source vectors
4087 // and prepares appropriate SDValues for a shuffle if possible.
4088 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
4089 if (SourceVecs[i].getValueType() == VT) {
4090 // No VEXT necessary
4091 ShuffleSrcs[i] = SourceVecs[i];
4092 VEXTOffsets[i] = 0;
4093 continue;
4094 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
4095 // It probably isn't worth padding out a smaller vector just to
4096 // break it down again in a shuffle.
4097 return SDValue();
4098 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004099
Bob Wilson11a1dff2011-01-07 21:37:30 +00004100 // Since only 64-bit and 128-bit vectors are legal on ARM and
4101 // we've eliminated the other cases...
Bob Wilson70f85732011-01-07 23:40:46 +00004102 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
4103 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004104
Bob Wilson11a1dff2011-01-07 21:37:30 +00004105 if (MaxElts[i] - MinElts[i] >= NumElts) {
4106 // Span too large for a VEXT to cope
4107 return SDValue();
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004108 }
4109
Bob Wilson11a1dff2011-01-07 21:37:30 +00004110 if (MinElts[i] >= NumElts) {
4111 // The extraction can just take the second half
4112 VEXTOffsets[i] = NumElts;
Eric Christopher41262da2011-01-14 23:50:53 +00004113 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4114 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004115 DAG.getIntPtrConstant(NumElts));
4116 } else if (MaxElts[i] < NumElts) {
4117 // The extraction can just take the first half
4118 VEXTOffsets[i] = 0;
Eric Christopher41262da2011-01-14 23:50:53 +00004119 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4120 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004121 DAG.getIntPtrConstant(0));
4122 } else {
4123 // An actual VEXT is needed
4124 VEXTOffsets[i] = MinElts[i];
Eric Christopher41262da2011-01-14 23:50:53 +00004125 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4126 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004127 DAG.getIntPtrConstant(0));
Eric Christopher41262da2011-01-14 23:50:53 +00004128 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4129 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004130 DAG.getIntPtrConstant(NumElts));
4131 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
4132 DAG.getConstant(VEXTOffsets[i], MVT::i32));
4133 }
4134 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004135
Bob Wilson11a1dff2011-01-07 21:37:30 +00004136 SmallVector<int, 8> Mask;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004137
Bob Wilson11a1dff2011-01-07 21:37:30 +00004138 for (unsigned i = 0; i < NumElts; ++i) {
4139 SDValue Entry = Op.getOperand(i);
4140 if (Entry.getOpcode() == ISD::UNDEF) {
4141 Mask.push_back(-1);
4142 continue;
4143 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004144
Bob Wilson11a1dff2011-01-07 21:37:30 +00004145 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher41262da2011-01-14 23:50:53 +00004146 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
4147 .getOperand(1))->getSExtValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004148 if (ExtractVec == SourceVecs[0]) {
4149 Mask.push_back(ExtractElt - VEXTOffsets[0]);
4150 } else {
4151 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
4152 }
4153 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004154
Bob Wilson11a1dff2011-01-07 21:37:30 +00004155 // Final check before we try to produce nonsense...
4156 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher41262da2011-01-14 23:50:53 +00004157 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
4158 &Mask[0]);
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004159
Bob Wilson11a1dff2011-01-07 21:37:30 +00004160 return SDValue();
4161}
4162
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004163/// isShuffleMaskLegal - Targets can use this to indicate that they only
4164/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4165/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4166/// are assumed to be legal.
4167bool
4168ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
4169 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004170 if (VT.getVectorNumElements() == 4 &&
4171 (VT.is128BitVector() || VT.is64BitVector())) {
4172 unsigned PFIndexes[4];
4173 for (unsigned i = 0; i != 4; ++i) {
4174 if (M[i] < 0)
4175 PFIndexes[i] = 8;
4176 else
4177 PFIndexes[i] = M[i];
4178 }
4179
4180 // Compute the index in the perfect shuffle table.
4181 unsigned PFTableIndex =
4182 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
4183 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4184 unsigned Cost = (PFEntry >> 30);
4185
4186 if (Cost <= 4)
4187 return true;
4188 }
4189
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004190 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00004191 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004192
Bob Wilson53dd2452010-06-07 23:53:38 +00004193 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4194 return (EltSize >= 32 ||
4195 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004196 isVREVMask(M, VT, 64) ||
4197 isVREVMask(M, VT, 32) ||
4198 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004199 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling0d4c9d92011-03-15 21:15:20 +00004200 isVTBLMask(M, VT) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004201 isVTRNMask(M, VT, WhichResult) ||
4202 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00004203 isVZIPMask(M, VT, WhichResult) ||
4204 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
4205 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
4206 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004207}
4208
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004209/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4210/// the specified operations to build the shuffle.
4211static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
4212 SDValue RHS, SelectionDAG &DAG,
4213 DebugLoc dl) {
4214 unsigned OpNum = (PFEntry >> 26) & 0x0F;
4215 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
4216 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
4217
4218 enum {
4219 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
4220 OP_VREV,
4221 OP_VDUP0,
4222 OP_VDUP1,
4223 OP_VDUP2,
4224 OP_VDUP3,
4225 OP_VEXT1,
4226 OP_VEXT2,
4227 OP_VEXT3,
4228 OP_VUZPL, // VUZP, left result
4229 OP_VUZPR, // VUZP, right result
4230 OP_VZIPL, // VZIP, left result
4231 OP_VZIPR, // VZIP, right result
4232 OP_VTRNL, // VTRN, left result
4233 OP_VTRNR // VTRN, right result
4234 };
4235
4236 if (OpNum == OP_COPY) {
4237 if (LHSID == (1*9+2)*9+3) return LHS;
4238 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4239 return RHS;
4240 }
4241
4242 SDValue OpLHS, OpRHS;
4243 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4244 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
4245 EVT VT = OpLHS.getValueType();
4246
4247 switch (OpNum) {
4248 default: llvm_unreachable("Unknown shuffle opcode!");
4249 case OP_VREV:
Tanya Lattner2a8eb722011-05-18 06:42:21 +00004250 // VREV divides the vector in half and swaps within the half.
Tanya Lattnerdb282472011-05-18 21:44:54 +00004251 if (VT.getVectorElementType() == MVT::i32 ||
4252 VT.getVectorElementType() == MVT::f32)
Tanya Lattner2a8eb722011-05-18 06:42:21 +00004253 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
4254 // vrev <4 x i16> -> VREV32
4255 if (VT.getVectorElementType() == MVT::i16)
4256 return DAG.getNode(ARMISD::VREV32, dl, VT, OpLHS);
4257 // vrev <4 x i8> -> VREV16
4258 assert(VT.getVectorElementType() == MVT::i8);
4259 return DAG.getNode(ARMISD::VREV16, dl, VT, OpLHS);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004260 case OP_VDUP0:
4261 case OP_VDUP1:
4262 case OP_VDUP2:
4263 case OP_VDUP3:
4264 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004265 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004266 case OP_VEXT1:
4267 case OP_VEXT2:
4268 case OP_VEXT3:
4269 return DAG.getNode(ARMISD::VEXT, dl, VT,
4270 OpLHS, OpRHS,
4271 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
4272 case OP_VUZPL:
4273 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004274 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004275 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
4276 case OP_VZIPL:
4277 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004278 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004279 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
4280 case OP_VTRNL:
4281 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004282 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4283 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004284 }
4285}
4286
Bill Wendling69a05a72011-03-14 23:02:38 +00004287static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
4288 SmallVectorImpl<int> &ShuffleMask,
4289 SelectionDAG &DAG) {
4290 // Check to see if we can use the VTBL instruction.
4291 SDValue V1 = Op.getOperand(0);
4292 SDValue V2 = Op.getOperand(1);
4293 DebugLoc DL = Op.getDebugLoc();
4294
4295 SmallVector<SDValue, 8> VTBLMask;
4296 for (SmallVectorImpl<int>::iterator
4297 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
4298 VTBLMask.push_back(DAG.getConstant(*I, MVT::i32));
4299
4300 if (V2.getNode()->getOpcode() == ISD::UNDEF)
4301 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
4302 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4303 &VTBLMask[0], 8));
Bill Wendlinga24cb402011-03-15 20:47:26 +00004304
Owen Anderson76706012011-04-05 21:48:57 +00004305 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
Bill Wendlinga24cb402011-03-15 20:47:26 +00004306 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4307 &VTBLMask[0], 8));
Bill Wendling69a05a72011-03-14 23:02:38 +00004308}
4309
Bob Wilson5bafff32009-06-22 23:27:02 +00004310static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004311 SDValue V1 = Op.getOperand(0);
4312 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00004313 DebugLoc dl = Op.getDebugLoc();
4314 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004315 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004316 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00004317
Bob Wilson28865062009-08-13 02:13:04 +00004318 // Convert shuffles that are directly supported on NEON to target-specific
4319 // DAG nodes, instead of keeping them as shuffles and matching them again
4320 // during code selection. This is more efficient and avoids the possibility
4321 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00004322 // FIXME: floating-point vectors should be canonicalized to integer vectors
4323 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004324 SVN->getMask(ShuffleMask);
4325
Bob Wilson53dd2452010-06-07 23:53:38 +00004326 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4327 if (EltSize <= 32) {
4328 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
4329 int Lane = SVN->getSplatIndex();
4330 // If this is undef splat, generate it via "just" vdup, if possible.
4331 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00004332
Bob Wilson53dd2452010-06-07 23:53:38 +00004333 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4334 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
4335 }
4336 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
4337 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004338 }
Bob Wilson53dd2452010-06-07 23:53:38 +00004339
4340 bool ReverseVEXT;
4341 unsigned Imm;
4342 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
4343 if (ReverseVEXT)
4344 std::swap(V1, V2);
4345 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
4346 DAG.getConstant(Imm, MVT::i32));
4347 }
4348
4349 if (isVREVMask(ShuffleMask, VT, 64))
4350 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
4351 if (isVREVMask(ShuffleMask, VT, 32))
4352 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
4353 if (isVREVMask(ShuffleMask, VT, 16))
4354 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
4355
4356 // Check for Neon shuffles that modify both input vectors in place.
4357 // If both results are used, i.e., if there are two shuffles with the same
4358 // source operands and with masks corresponding to both results of one of
4359 // these operations, DAG memoization will ensure that a single node is
4360 // used for both shuffles.
4361 unsigned WhichResult;
4362 if (isVTRNMask(ShuffleMask, VT, WhichResult))
4363 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4364 V1, V2).getValue(WhichResult);
4365 if (isVUZPMask(ShuffleMask, VT, WhichResult))
4366 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4367 V1, V2).getValue(WhichResult);
4368 if (isVZIPMask(ShuffleMask, VT, WhichResult))
4369 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4370 V1, V2).getValue(WhichResult);
4371
4372 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
4373 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4374 V1, V1).getValue(WhichResult);
4375 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4376 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4377 V1, V1).getValue(WhichResult);
4378 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4379 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4380 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00004381 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004382
Bob Wilsonc692cb72009-08-21 20:54:19 +00004383 // If the shuffle is not directly supported and it has 4 elements, use
4384 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004385 unsigned NumElts = VT.getVectorNumElements();
4386 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004387 unsigned PFIndexes[4];
4388 for (unsigned i = 0; i != 4; ++i) {
4389 if (ShuffleMask[i] < 0)
4390 PFIndexes[i] = 8;
4391 else
4392 PFIndexes[i] = ShuffleMask[i];
4393 }
4394
4395 // Compute the index in the perfect shuffle table.
4396 unsigned PFTableIndex =
4397 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004398 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4399 unsigned Cost = (PFEntry >> 30);
4400
4401 if (Cost <= 4)
4402 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
4403 }
Bob Wilsond8e17572009-08-12 22:31:50 +00004404
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004405 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004406 if (EltSize >= 32) {
4407 // Do the expansion with floating-point types, since that is what the VFP
4408 // registers are defined to use, and since i64 is not legal.
4409 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4410 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004411 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
4412 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004413 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004414 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00004415 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004416 Ops.push_back(DAG.getUNDEF(EltVT));
4417 else
4418 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
4419 ShuffleMask[i] < (int)NumElts ? V1 : V2,
4420 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
4421 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00004422 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004423 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004424 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00004425 }
4426
Bill Wendling69a05a72011-03-14 23:02:38 +00004427 if (VT == MVT::v8i8) {
4428 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
4429 if (NewOp.getNode())
4430 return NewOp;
4431 }
4432
Bob Wilson22cac0d2009-08-14 05:16:33 +00004433 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004434}
4435
Bob Wilson5bafff32009-06-22 23:27:02 +00004436static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00004437 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00004438 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00004439 if (!isa<ConstantSDNode>(Lane))
4440 return SDValue();
4441
4442 SDValue Vec = Op.getOperand(0);
4443 if (Op.getValueType() == MVT::i32 &&
4444 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
4445 DebugLoc dl = Op.getDebugLoc();
4446 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
4447 }
4448
4449 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00004450}
4451
Bob Wilsona6d65862009-08-03 20:36:38 +00004452static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
4453 // The only time a CONCAT_VECTORS operation can have legal types is when
4454 // two 64-bit vectors are concatenated to a 128-bit vector.
4455 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
4456 "unexpected CONCAT_VECTORS");
4457 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004458 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00004459 SDValue Op0 = Op.getOperand(0);
4460 SDValue Op1 = Op.getOperand(1);
4461 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004462 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004463 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00004464 DAG.getIntPtrConstant(0));
4465 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004466 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004467 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00004468 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004469 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004470}
4471
Bob Wilson626613d2010-11-23 19:38:38 +00004472/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
4473/// element has been zero/sign-extended, depending on the isSigned parameter,
4474/// from an integer type half its size.
4475static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
4476 bool isSigned) {
4477 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
4478 EVT VT = N->getValueType(0);
4479 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
4480 SDNode *BVN = N->getOperand(0).getNode();
4481 if (BVN->getValueType(0) != MVT::v4i32 ||
4482 BVN->getOpcode() != ISD::BUILD_VECTOR)
4483 return false;
4484 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4485 unsigned HiElt = 1 - LoElt;
4486 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
4487 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
4488 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
4489 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
4490 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
4491 return false;
4492 if (isSigned) {
4493 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
4494 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
4495 return true;
4496 } else {
4497 if (Hi0->isNullValue() && Hi1->isNullValue())
4498 return true;
4499 }
4500 return false;
4501 }
4502
4503 if (N->getOpcode() != ISD::BUILD_VECTOR)
4504 return false;
4505
4506 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
4507 SDNode *Elt = N->getOperand(i).getNode();
4508 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
4509 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4510 unsigned HalfSize = EltSize / 2;
4511 if (isSigned) {
4512 int64_t SExtVal = C->getSExtValue();
4513 if ((SExtVal >> HalfSize) != (SExtVal >> EltSize))
4514 return false;
4515 } else {
4516 if ((C->getZExtValue() >> HalfSize) != 0)
4517 return false;
4518 }
4519 continue;
4520 }
4521 return false;
4522 }
4523
4524 return true;
4525}
4526
4527/// isSignExtended - Check if a node is a vector value that is sign-extended
4528/// or a constant BUILD_VECTOR with sign-extended elements.
4529static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
4530 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
4531 return true;
4532 if (isExtendedBUILD_VECTOR(N, DAG, true))
4533 return true;
4534 return false;
4535}
4536
4537/// isZeroExtended - Check if a node is a vector value that is zero-extended
4538/// or a constant BUILD_VECTOR with zero-extended elements.
4539static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
4540 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
4541 return true;
4542 if (isExtendedBUILD_VECTOR(N, DAG, false))
4543 return true;
4544 return false;
4545}
4546
4547/// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending
4548/// load, or BUILD_VECTOR with extended elements, return the unextended value.
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004549static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
4550 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
4551 return N->getOperand(0);
Bob Wilson626613d2010-11-23 19:38:38 +00004552 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
4553 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
4554 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
4555 LD->isNonTemporal(), LD->getAlignment());
4556 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
4557 // have been legalized as a BITCAST from v4i32.
4558 if (N->getOpcode() == ISD::BITCAST) {
4559 SDNode *BVN = N->getOperand(0).getNode();
4560 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
4561 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
4562 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4563 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
4564 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
4565 }
4566 // Construct a new BUILD_VECTOR with elements truncated to half the size.
4567 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
4568 EVT VT = N->getValueType(0);
4569 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
4570 unsigned NumElts = VT.getVectorNumElements();
4571 MVT TruncVT = MVT::getIntegerVT(EltSize);
4572 SmallVector<SDValue, 8> Ops;
4573 for (unsigned i = 0; i != NumElts; ++i) {
4574 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
4575 const APInt &CInt = C->getAPIntValue();
Jay Foad40f8f622010-12-07 08:25:19 +00004576 Ops.push_back(DAG.getConstant(CInt.trunc(EltSize), TruncVT));
Bob Wilson626613d2010-11-23 19:38:38 +00004577 }
4578 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
4579 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004580}
4581
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004582static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
4583 unsigned Opcode = N->getOpcode();
4584 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
4585 SDNode *N0 = N->getOperand(0).getNode();
4586 SDNode *N1 = N->getOperand(1).getNode();
4587 return N0->hasOneUse() && N1->hasOneUse() &&
4588 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
4589 }
4590 return false;
4591}
4592
4593static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
4594 unsigned Opcode = N->getOpcode();
4595 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
4596 SDNode *N0 = N->getOperand(0).getNode();
4597 SDNode *N1 = N->getOperand(1).getNode();
4598 return N0->hasOneUse() && N1->hasOneUse() &&
4599 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
4600 }
4601 return false;
4602}
4603
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004604static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
4605 // Multiplications are only custom-lowered for 128-bit vectors so that
4606 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
4607 EVT VT = Op.getValueType();
4608 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
4609 SDNode *N0 = Op.getOperand(0).getNode();
4610 SDNode *N1 = Op.getOperand(1).getNode();
4611 unsigned NewOpc = 0;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004612 bool isMLA = false;
4613 bool isN0SExt = isSignExtended(N0, DAG);
4614 bool isN1SExt = isSignExtended(N1, DAG);
4615 if (isN0SExt && isN1SExt)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004616 NewOpc = ARMISD::VMULLs;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004617 else {
4618 bool isN0ZExt = isZeroExtended(N0, DAG);
4619 bool isN1ZExt = isZeroExtended(N1, DAG);
4620 if (isN0ZExt && isN1ZExt)
4621 NewOpc = ARMISD::VMULLu;
4622 else if (isN1SExt || isN1ZExt) {
4623 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
4624 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
4625 if (isN1SExt && isAddSubSExt(N0, DAG)) {
4626 NewOpc = ARMISD::VMULLs;
4627 isMLA = true;
4628 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
4629 NewOpc = ARMISD::VMULLu;
4630 isMLA = true;
4631 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
4632 std::swap(N0, N1);
4633 NewOpc = ARMISD::VMULLu;
4634 isMLA = true;
4635 }
4636 }
4637
4638 if (!NewOpc) {
4639 if (VT == MVT::v2i64)
4640 // Fall through to expand this. It is not legal.
4641 return SDValue();
4642 else
4643 // Other vector multiplications are legal.
4644 return Op;
4645 }
4646 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004647
4648 // Legalize to a VMULL instruction.
4649 DebugLoc DL = Op.getDebugLoc();
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004650 SDValue Op0;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004651 SDValue Op1 = SkipExtension(N1, DAG);
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004652 if (!isMLA) {
4653 Op0 = SkipExtension(N0, DAG);
4654 assert(Op0.getValueType().is64BitVector() &&
4655 Op1.getValueType().is64BitVector() &&
4656 "unexpected types for extended operands to VMULL");
4657 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
4658 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004659
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004660 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
4661 // isel lowering to take advantage of no-stall back to back vmul + vmla.
4662 // vmull q0, d4, d6
4663 // vmlal q0, d5, d6
4664 // is faster than
4665 // vaddl q0, d4, d5
4666 // vmovl q1, d6
4667 // vmul q0, q0, q1
4668 SDValue N00 = SkipExtension(N0->getOperand(0).getNode(), DAG);
4669 SDValue N01 = SkipExtension(N0->getOperand(1).getNode(), DAG);
4670 EVT Op1VT = Op1.getValueType();
4671 return DAG.getNode(N0->getOpcode(), DL, VT,
4672 DAG.getNode(NewOpc, DL, VT,
4673 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
4674 DAG.getNode(NewOpc, DL, VT,
4675 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004676}
4677
Owen Anderson76706012011-04-05 21:48:57 +00004678static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00004679LowerSDIV_v4i8(SDValue X, SDValue Y, DebugLoc dl, SelectionDAG &DAG) {
4680 // Convert to float
4681 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
4682 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
4683 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
4684 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
4685 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
4686 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
4687 // Get reciprocal estimate.
4688 // float4 recip = vrecpeq_f32(yf);
Owen Anderson76706012011-04-05 21:48:57 +00004689 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004690 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
4691 // Because char has a smaller range than uchar, we can actually get away
4692 // without any newton steps. This requires that we use a weird bias
4693 // of 0xb000, however (again, this has been exhaustively tested).
4694 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
4695 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
4696 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
4697 Y = DAG.getConstant(0xb000, MVT::i32);
4698 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
4699 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
4700 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
4701 // Convert back to short.
4702 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
4703 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
4704 return X;
4705}
4706
Owen Anderson76706012011-04-05 21:48:57 +00004707static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00004708LowerSDIV_v4i16(SDValue N0, SDValue N1, DebugLoc dl, SelectionDAG &DAG) {
4709 SDValue N2;
4710 // Convert to float.
4711 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
4712 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
4713 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
4714 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
4715 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
4716 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004717
Nate Begeman7973f352011-02-11 20:53:29 +00004718 // Use reciprocal estimate and one refinement step.
4719 // float4 recip = vrecpeq_f32(yf);
4720 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00004721 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004722 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
Owen Anderson76706012011-04-05 21:48:57 +00004723 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004724 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4725 N1, N2);
4726 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4727 // Because short has a smaller range than ushort, we can actually get away
4728 // with only a single newton step. This requires that we use a weird bias
4729 // of 89, however (again, this has been exhaustively tested).
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004730 // float4 result = as_float4(as_int4(xf*recip) + 0x89);
Nate Begeman7973f352011-02-11 20:53:29 +00004731 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4732 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004733 N1 = DAG.getConstant(0x89, MVT::i32);
Nate Begeman7973f352011-02-11 20:53:29 +00004734 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4735 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4736 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4737 // Convert back to integer and return.
4738 // return vmovn_s32(vcvt_s32_f32(result));
4739 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4740 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4741 return N0;
4742}
4743
4744static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
4745 EVT VT = Op.getValueType();
4746 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4747 "unexpected type for custom-lowering ISD::SDIV");
4748
4749 DebugLoc dl = Op.getDebugLoc();
4750 SDValue N0 = Op.getOperand(0);
4751 SDValue N1 = Op.getOperand(1);
4752 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00004753
Nate Begeman7973f352011-02-11 20:53:29 +00004754 if (VT == MVT::v8i8) {
4755 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
4756 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004757
Nate Begeman7973f352011-02-11 20:53:29 +00004758 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4759 DAG.getIntPtrConstant(4));
4760 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00004761 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00004762 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4763 DAG.getIntPtrConstant(0));
4764 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4765 DAG.getIntPtrConstant(0));
4766
4767 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
4768 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
4769
4770 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4771 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00004772
Nate Begeman7973f352011-02-11 20:53:29 +00004773 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
4774 return N0;
4775 }
4776 return LowerSDIV_v4i16(N0, N1, dl, DAG);
4777}
4778
4779static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
4780 EVT VT = Op.getValueType();
4781 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4782 "unexpected type for custom-lowering ISD::UDIV");
4783
4784 DebugLoc dl = Op.getDebugLoc();
4785 SDValue N0 = Op.getOperand(0);
4786 SDValue N1 = Op.getOperand(1);
4787 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00004788
Nate Begeman7973f352011-02-11 20:53:29 +00004789 if (VT == MVT::v8i8) {
4790 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
4791 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004792
Nate Begeman7973f352011-02-11 20:53:29 +00004793 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4794 DAG.getIntPtrConstant(4));
4795 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00004796 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00004797 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4798 DAG.getIntPtrConstant(0));
4799 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4800 DAG.getIntPtrConstant(0));
Owen Anderson76706012011-04-05 21:48:57 +00004801
Nate Begeman7973f352011-02-11 20:53:29 +00004802 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
4803 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
Owen Anderson76706012011-04-05 21:48:57 +00004804
Nate Begeman7973f352011-02-11 20:53:29 +00004805 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4806 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00004807
4808 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
Nate Begeman7973f352011-02-11 20:53:29 +00004809 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
4810 N0);
4811 return N0;
4812 }
Owen Anderson76706012011-04-05 21:48:57 +00004813
Nate Begeman7973f352011-02-11 20:53:29 +00004814 // v4i16 sdiv ... Convert to float.
4815 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
4816 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
4817 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
4818 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
4819 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004820 SDValue BN1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Nate Begeman7973f352011-02-11 20:53:29 +00004821
4822 // Use reciprocal estimate and two refinement steps.
4823 // float4 recip = vrecpeq_f32(yf);
4824 // recip *= vrecpsq_f32(yf, recip);
4825 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00004826 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004827 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), BN1);
Owen Anderson76706012011-04-05 21:48:57 +00004828 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004829 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004830 BN1, N2);
Nate Begeman7973f352011-02-11 20:53:29 +00004831 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
Owen Anderson76706012011-04-05 21:48:57 +00004832 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004833 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004834 BN1, N2);
Nate Begeman7973f352011-02-11 20:53:29 +00004835 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4836 // Simply multiplying by the reciprocal estimate can leave us a few ulps
4837 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
4838 // and that it will never cause us to return an answer too large).
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004839 // float4 result = as_float4(as_int4(xf*recip) + 2);
Nate Begeman7973f352011-02-11 20:53:29 +00004840 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4841 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
4842 N1 = DAG.getConstant(2, MVT::i32);
4843 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4844 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4845 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4846 // Convert back to integer and return.
4847 // return vmovn_u32(vcvt_s32_f32(result));
4848 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4849 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4850 return N0;
4851}
4852
Evan Cheng342e3162011-08-30 01:34:54 +00004853static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
4854 EVT VT = Op.getNode()->getValueType(0);
4855 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
4856
4857 unsigned Opc;
4858 bool ExtraOp = false;
4859 switch (Op.getOpcode()) {
4860 default: assert(0 && "Invalid code");
4861 case ISD::ADDC: Opc = ARMISD::ADDC; break;
4862 case ISD::ADDE: Opc = ARMISD::ADDE; ExtraOp = true; break;
4863 case ISD::SUBC: Opc = ARMISD::SUBC; break;
4864 case ISD::SUBE: Opc = ARMISD::SUBE; ExtraOp = true; break;
4865 }
4866
4867 if (!ExtraOp)
4868 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
4869 Op.getOperand(1));
4870 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
4871 Op.getOperand(1), Op.getOperand(2));
4872}
4873
Eli Friedman74bf18c2011-09-15 22:26:18 +00004874static SDValue LowerAtomicLoadStore(SDValue Op, SelectionDAG &DAG) {
Eli Friedman7cc15662011-09-15 22:18:49 +00004875 // Monotonic load/store is legal for all targets
4876 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
4877 return Op;
4878
4879 // Aquire/Release load/store is not legal for targets without a
4880 // dmb or equivalent available.
4881 return SDValue();
4882}
4883
4884
Eli Friedman2bdffe42011-08-31 00:31:29 +00004885static void
Eli Friedman4d3f3292011-08-31 17:52:22 +00004886ReplaceATOMIC_OP_64(SDNode *Node, SmallVectorImpl<SDValue>& Results,
4887 SelectionDAG &DAG, unsigned NewOp) {
Eli Friedman2bdffe42011-08-31 00:31:29 +00004888 EVT T = Node->getValueType(0);
4889 DebugLoc dl = Node->getDebugLoc();
4890 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
4891
Eli Friedman4d3f3292011-08-31 17:52:22 +00004892 SmallVector<SDValue, 6> Ops;
4893 Ops.push_back(Node->getOperand(0)); // Chain
4894 Ops.push_back(Node->getOperand(1)); // Ptr
4895 // Low part of Val1
4896 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
4897 Node->getOperand(2), DAG.getIntPtrConstant(0)));
4898 // High part of Val1
4899 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
4900 Node->getOperand(2), DAG.getIntPtrConstant(1)));
Andrew Trick3af7a672011-09-20 03:06:13 +00004901 if (NewOp == ARMISD::ATOMCMPXCHG64_DAG) {
Eli Friedman4d3f3292011-08-31 17:52:22 +00004902 // High part of Val1
4903 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
4904 Node->getOperand(3), DAG.getIntPtrConstant(0)));
4905 // High part of Val2
4906 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
4907 Node->getOperand(3), DAG.getIntPtrConstant(1)));
4908 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00004909 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4910 SDValue Result =
Eli Friedman4d3f3292011-08-31 17:52:22 +00004911 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops.data(), Ops.size(), MVT::i64,
Eli Friedman2bdffe42011-08-31 00:31:29 +00004912 cast<MemSDNode>(Node)->getMemOperand());
Eli Friedman4d3f3292011-08-31 17:52:22 +00004913 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1) };
Eli Friedman2bdffe42011-08-31 00:31:29 +00004914 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
4915 Results.push_back(Result.getValue(2));
4916}
4917
Dan Gohmand858e902010-04-17 15:26:15 +00004918SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004919 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004920 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00004921 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00004922 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004923 case ISD::GlobalAddress:
4924 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
4925 LowerGlobalAddressELF(Op, DAG);
Bill Wendling69a05a72011-03-14 23:02:38 +00004926 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00004927 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00004928 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
4929 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004930 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00004931 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00004932 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Eli Friedman14648462011-07-27 22:21:52 +00004933 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00004934 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00004935 case ISD::SINT_TO_FP:
4936 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
4937 case ISD::FP_TO_SINT:
4938 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004939 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00004940 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00004941 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004942 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004943 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00004944 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00004945 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00004946 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
4947 Subtarget);
Evan Cheng21a61792011-03-14 18:02:30 +00004948 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004949 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00004950 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00004951 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00004952 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00004953 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00004954 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00004955 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Duncan Sands28b77e92011-09-06 19:07:46 +00004956 case ISD::SETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00004957 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004958 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004959 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00004960 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004961 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004962 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begeman7973f352011-02-11 20:53:29 +00004963 case ISD::SDIV: return LowerSDIV(Op, DAG);
4964 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Cheng342e3162011-08-30 01:34:54 +00004965 case ISD::ADDC:
4966 case ISD::ADDE:
4967 case ISD::SUBC:
4968 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Eli Friedman7cc15662011-09-15 22:18:49 +00004969 case ISD::ATOMIC_LOAD:
Eli Friedman74bf18c2011-09-15 22:26:18 +00004970 case ISD::ATOMIC_STORE: return LowerAtomicLoadStore(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004971 }
Dan Gohman475871a2008-07-27 21:46:04 +00004972 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004973}
4974
Duncan Sands1607f052008-12-01 11:39:25 +00004975/// ReplaceNodeResults - Replace the results of node with an illegal result
4976/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00004977void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
4978 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004979 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00004980 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00004981 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00004982 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004983 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00004984 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004985 case ISD::BITCAST:
4986 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004987 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00004988 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00004989 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00004990 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004991 break;
Eli Friedman2bdffe42011-08-31 00:31:29 +00004992 case ISD::ATOMIC_LOAD_ADD:
Eli Friedman4d3f3292011-08-31 17:52:22 +00004993 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMADD64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00004994 return;
4995 case ISD::ATOMIC_LOAD_AND:
Eli Friedman4d3f3292011-08-31 17:52:22 +00004996 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMAND64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00004997 return;
4998 case ISD::ATOMIC_LOAD_NAND:
Eli Friedman4d3f3292011-08-31 17:52:22 +00004999 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMNAND64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005000 return;
5001 case ISD::ATOMIC_LOAD_OR:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005002 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMOR64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005003 return;
5004 case ISD::ATOMIC_LOAD_SUB:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005005 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMSUB64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005006 return;
5007 case ISD::ATOMIC_LOAD_XOR:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005008 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMXOR64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005009 return;
5010 case ISD::ATOMIC_SWAP:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005011 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMSWAP64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005012 return;
Eli Friedman4d3f3292011-08-31 17:52:22 +00005013 case ISD::ATOMIC_CMP_SWAP:
5014 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMCMPXCHG64_DAG);
5015 return;
Duncan Sands1607f052008-12-01 11:39:25 +00005016 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00005017 if (Res.getNode())
5018 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00005019}
Chris Lattner27a6c732007-11-24 07:07:01 +00005020
Evan Chenga8e29892007-01-19 07:51:42 +00005021//===----------------------------------------------------------------------===//
5022// ARM Scheduler Hooks
5023//===----------------------------------------------------------------------===//
5024
5025MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00005026ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
5027 MachineBasicBlock *BB,
5028 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00005029 unsigned dest = MI->getOperand(0).getReg();
5030 unsigned ptr = MI->getOperand(1).getReg();
5031 unsigned oldval = MI->getOperand(2).getReg();
5032 unsigned newval = MI->getOperand(3).getReg();
Jim Grosbach5278eb82009-12-11 01:42:04 +00005033 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5034 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005035 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00005036
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005037 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5038 unsigned scratch =
Cameron Zwarich141ec632011-05-18 02:29:50 +00005039 MRI.createVirtualRegister(isThumb2 ? ARM::rGPRRegisterClass
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005040 : ARM::GPRRegisterClass);
5041
5042 if (isThumb2) {
Cameron Zwarich141ec632011-05-18 02:29:50 +00005043 MRI.constrainRegClass(dest, ARM::rGPRRegisterClass);
5044 MRI.constrainRegClass(oldval, ARM::rGPRRegisterClass);
5045 MRI.constrainRegClass(newval, ARM::rGPRRegisterClass);
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005046 }
5047
Jim Grosbach5278eb82009-12-11 01:42:04 +00005048 unsigned ldrOpc, strOpc;
5049 switch (Size) {
5050 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005051 case 1:
5052 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Evan Chengaa261022011-02-07 18:50:47 +00005053 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005054 break;
5055 case 2:
5056 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5057 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
5058 break;
5059 case 4:
5060 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5061 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5062 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00005063 }
5064
5065 MachineFunction *MF = BB->getParent();
5066 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5067 MachineFunction::iterator It = BB;
5068 ++It; // insert the new blocks after the current block
5069
5070 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
5071 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
5072 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5073 MF->insert(It, loop1MBB);
5074 MF->insert(It, loop2MBB);
5075 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005076
5077 // Transfer the remainder of BB and its successor edges to exitMBB.
5078 exitMBB->splice(exitMBB->begin(), BB,
5079 llvm::next(MachineBasicBlock::iterator(MI)),
5080 BB->end());
5081 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005082
5083 // thisMBB:
5084 // ...
5085 // fallthrough --> loop1MBB
5086 BB->addSuccessor(loop1MBB);
5087
5088 // loop1MBB:
5089 // ldrex dest, [ptr]
5090 // cmp dest, oldval
5091 // bne exitMBB
5092 BB = loop1MBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005093 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5094 if (ldrOpc == ARM::t2LDREX)
5095 MIB.addImm(0);
5096 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005097 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00005098 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005099 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5100 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005101 BB->addSuccessor(loop2MBB);
5102 BB->addSuccessor(exitMBB);
5103
5104 // loop2MBB:
5105 // strex scratch, newval, [ptr]
5106 // cmp scratch, #0
5107 // bne loop1MBB
5108 BB = loop2MBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005109 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval).addReg(ptr);
5110 if (strOpc == ARM::t2STREX)
5111 MIB.addImm(0);
5112 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005113 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00005114 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005115 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5116 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005117 BB->addSuccessor(loop1MBB);
5118 BB->addSuccessor(exitMBB);
5119
5120 // exitMBB:
5121 // ...
5122 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00005123
Dan Gohman14152b42010-07-06 20:24:04 +00005124 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00005125
Jim Grosbach5278eb82009-12-11 01:42:04 +00005126 return BB;
5127}
5128
5129MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00005130ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
5131 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00005132 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
5133 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5134
5135 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00005136 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00005137 MachineFunction::iterator It = BB;
5138 ++It;
5139
5140 unsigned dest = MI->getOperand(0).getReg();
5141 unsigned ptr = MI->getOperand(1).getReg();
5142 unsigned incr = MI->getOperand(2).getReg();
5143 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005144 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005145
5146 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5147 if (isThumb2) {
5148 MRI.constrainRegClass(dest, ARM::rGPRRegisterClass);
5149 MRI.constrainRegClass(ptr, ARM::rGPRRegisterClass);
5150 }
5151
Jim Grosbachc3c23542009-12-14 04:22:04 +00005152 unsigned ldrOpc, strOpc;
5153 switch (Size) {
5154 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005155 case 1:
5156 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00005157 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005158 break;
5159 case 2:
5160 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5161 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
5162 break;
5163 case 4:
5164 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5165 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5166 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00005167 }
5168
Jim Grosbach867bbbf2010-01-15 00:22:18 +00005169 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5170 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5171 MF->insert(It, loopMBB);
5172 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005173
5174 // Transfer the remainder of BB and its successor edges to exitMBB.
5175 exitMBB->splice(exitMBB->begin(), BB,
5176 llvm::next(MachineBasicBlock::iterator(MI)),
5177 BB->end());
5178 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005179
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005180 TargetRegisterClass *TRC =
5181 isThumb2 ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5182 unsigned scratch = MRI.createVirtualRegister(TRC);
5183 unsigned scratch2 = (!BinOpcode) ? incr : MRI.createVirtualRegister(TRC);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005184
5185 // thisMBB:
5186 // ...
5187 // fallthrough --> loopMBB
5188 BB->addSuccessor(loopMBB);
5189
5190 // loopMBB:
5191 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005192 // <binop> scratch2, dest, incr
5193 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00005194 // cmp scratch, #0
5195 // bne- loopMBB
5196 // fallthrough --> exitMBB
5197 BB = loopMBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005198 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5199 if (ldrOpc == ARM::t2LDREX)
5200 MIB.addImm(0);
5201 AddDefaultPred(MIB);
Jim Grosbachc67b5562009-12-15 00:12:35 +00005202 if (BinOpcode) {
5203 // operand order needs to go the other way for NAND
5204 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
5205 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5206 addReg(incr).addReg(dest)).addReg(0);
5207 else
5208 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5209 addReg(dest).addReg(incr)).addReg(0);
5210 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00005211
Jim Grosbachb6aed502011-09-09 18:37:27 +00005212 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
5213 if (strOpc == ARM::t2STREX)
5214 MIB.addImm(0);
5215 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005216 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00005217 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005218 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5219 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005220
5221 BB->addSuccessor(loopMBB);
5222 BB->addSuccessor(exitMBB);
5223
5224 // exitMBB:
5225 // ...
5226 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00005227
Dan Gohman14152b42010-07-06 20:24:04 +00005228 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00005229
Jim Grosbachc3c23542009-12-14 04:22:04 +00005230 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00005231}
5232
Jim Grosbachf7da8822011-04-26 19:44:18 +00005233MachineBasicBlock *
5234ARMTargetLowering::EmitAtomicBinaryMinMax(MachineInstr *MI,
5235 MachineBasicBlock *BB,
5236 unsigned Size,
5237 bool signExtend,
5238 ARMCC::CondCodes Cond) const {
5239 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5240
5241 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5242 MachineFunction *MF = BB->getParent();
5243 MachineFunction::iterator It = BB;
5244 ++It;
5245
5246 unsigned dest = MI->getOperand(0).getReg();
5247 unsigned ptr = MI->getOperand(1).getReg();
5248 unsigned incr = MI->getOperand(2).getReg();
5249 unsigned oldval = dest;
5250 DebugLoc dl = MI->getDebugLoc();
Jim Grosbachf7da8822011-04-26 19:44:18 +00005251 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005252
5253 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5254 if (isThumb2) {
5255 MRI.constrainRegClass(dest, ARM::rGPRRegisterClass);
5256 MRI.constrainRegClass(ptr, ARM::rGPRRegisterClass);
5257 }
5258
Jim Grosbachf7da8822011-04-26 19:44:18 +00005259 unsigned ldrOpc, strOpc, extendOpc;
5260 switch (Size) {
5261 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
5262 case 1:
5263 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
5264 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005265 extendOpc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Jim Grosbachf7da8822011-04-26 19:44:18 +00005266 break;
5267 case 2:
5268 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5269 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005270 extendOpc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Jim Grosbachf7da8822011-04-26 19:44:18 +00005271 break;
5272 case 4:
5273 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5274 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5275 extendOpc = 0;
5276 break;
5277 }
5278
5279 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5280 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5281 MF->insert(It, loopMBB);
5282 MF->insert(It, exitMBB);
5283
5284 // Transfer the remainder of BB and its successor edges to exitMBB.
5285 exitMBB->splice(exitMBB->begin(), BB,
5286 llvm::next(MachineBasicBlock::iterator(MI)),
5287 BB->end());
5288 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
5289
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005290 TargetRegisterClass *TRC =
5291 isThumb2 ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5292 unsigned scratch = MRI.createVirtualRegister(TRC);
5293 unsigned scratch2 = MRI.createVirtualRegister(TRC);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005294
5295 // thisMBB:
5296 // ...
5297 // fallthrough --> loopMBB
5298 BB->addSuccessor(loopMBB);
5299
5300 // loopMBB:
5301 // ldrex dest, ptr
5302 // (sign extend dest, if required)
5303 // cmp dest, incr
5304 // cmov.cond scratch2, dest, incr
5305 // strex scratch, scratch2, ptr
5306 // cmp scratch, #0
5307 // bne- loopMBB
5308 // fallthrough --> exitMBB
5309 BB = loopMBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005310 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5311 if (ldrOpc == ARM::t2LDREX)
5312 MIB.addImm(0);
5313 AddDefaultPred(MIB);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005314
5315 // Sign extend the value, if necessary.
5316 if (signExtend && extendOpc) {
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005317 oldval = MRI.createVirtualRegister(ARM::GPRRegisterClass);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005318 AddDefaultPred(BuildMI(BB, dl, TII->get(extendOpc), oldval)
5319 .addReg(dest)
5320 .addImm(0));
Jim Grosbachf7da8822011-04-26 19:44:18 +00005321 }
5322
5323 // Build compare and cmov instructions.
5324 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5325 .addReg(oldval).addReg(incr));
5326 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr), scratch2)
5327 .addReg(oldval).addReg(incr).addImm(Cond).addReg(ARM::CPSR);
5328
Jim Grosbachb6aed502011-09-09 18:37:27 +00005329 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
5330 if (strOpc == ARM::t2STREX)
5331 MIB.addImm(0);
5332 AddDefaultPred(MIB);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005333 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5334 .addReg(scratch).addImm(0));
5335 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5336 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5337
5338 BB->addSuccessor(loopMBB);
5339 BB->addSuccessor(exitMBB);
5340
5341 // exitMBB:
5342 // ...
5343 BB = exitMBB;
5344
5345 MI->eraseFromParent(); // The instruction is gone now.
5346
5347 return BB;
5348}
5349
Eli Friedman2bdffe42011-08-31 00:31:29 +00005350MachineBasicBlock *
5351ARMTargetLowering::EmitAtomicBinary64(MachineInstr *MI, MachineBasicBlock *BB,
5352 unsigned Op1, unsigned Op2,
Eli Friedman4d3f3292011-08-31 17:52:22 +00005353 bool NeedsCarry, bool IsCmpxchg) const {
Eli Friedman2bdffe42011-08-31 00:31:29 +00005354 // This also handles ATOMIC_SWAP, indicated by Op1==0.
5355 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5356
5357 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5358 MachineFunction *MF = BB->getParent();
5359 MachineFunction::iterator It = BB;
5360 ++It;
5361
5362 unsigned destlo = MI->getOperand(0).getReg();
5363 unsigned desthi = MI->getOperand(1).getReg();
5364 unsigned ptr = MI->getOperand(2).getReg();
5365 unsigned vallo = MI->getOperand(3).getReg();
5366 unsigned valhi = MI->getOperand(4).getReg();
5367 DebugLoc dl = MI->getDebugLoc();
5368 bool isThumb2 = Subtarget->isThumb2();
5369
5370 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5371 if (isThumb2) {
5372 MRI.constrainRegClass(destlo, ARM::rGPRRegisterClass);
5373 MRI.constrainRegClass(desthi, ARM::rGPRRegisterClass);
5374 MRI.constrainRegClass(ptr, ARM::rGPRRegisterClass);
5375 }
5376
5377 unsigned ldrOpc = isThumb2 ? ARM::t2LDREXD : ARM::LDREXD;
5378 unsigned strOpc = isThumb2 ? ARM::t2STREXD : ARM::STREXD;
5379
5380 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Eli Friedman7df496d2011-09-01 22:27:41 +00005381 MachineBasicBlock *contBB = 0, *cont2BB = 0;
Eli Friedman4d3f3292011-08-31 17:52:22 +00005382 if (IsCmpxchg) {
5383 contBB = MF->CreateMachineBasicBlock(LLVM_BB);
5384 cont2BB = MF->CreateMachineBasicBlock(LLVM_BB);
5385 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00005386 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5387 MF->insert(It, loopMBB);
Eli Friedman4d3f3292011-08-31 17:52:22 +00005388 if (IsCmpxchg) {
5389 MF->insert(It, contBB);
5390 MF->insert(It, cont2BB);
5391 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00005392 MF->insert(It, exitMBB);
5393
5394 // Transfer the remainder of BB and its successor edges to exitMBB.
5395 exitMBB->splice(exitMBB->begin(), BB,
5396 llvm::next(MachineBasicBlock::iterator(MI)),
5397 BB->end());
5398 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
5399
5400 TargetRegisterClass *TRC =
5401 isThumb2 ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5402 unsigned storesuccess = MRI.createVirtualRegister(TRC);
5403
5404 // thisMBB:
5405 // ...
5406 // fallthrough --> loopMBB
5407 BB->addSuccessor(loopMBB);
5408
5409 // loopMBB:
5410 // ldrexd r2, r3, ptr
5411 // <binopa> r0, r2, incr
5412 // <binopb> r1, r3, incr
5413 // strexd storesuccess, r0, r1, ptr
5414 // cmp storesuccess, #0
5415 // bne- loopMBB
5416 // fallthrough --> exitMBB
5417 //
5418 // Note that the registers are explicitly specified because there is not any
5419 // way to force the register allocator to allocate a register pair.
5420 //
Andrew Trick3af7a672011-09-20 03:06:13 +00005421 // FIXME: The hardcoded registers are not necessary for Thumb2, but we
Eli Friedman2bdffe42011-08-31 00:31:29 +00005422 // need to properly enforce the restriction that the two output registers
5423 // for ldrexd must be different.
5424 BB = loopMBB;
5425 // Load
5426 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc))
5427 .addReg(ARM::R2, RegState::Define)
5428 .addReg(ARM::R3, RegState::Define).addReg(ptr));
5429 // Copy r2/r3 into dest. (This copy will normally be coalesced.)
5430 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), destlo).addReg(ARM::R2);
5431 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), desthi).addReg(ARM::R3);
Eli Friedman4d3f3292011-08-31 17:52:22 +00005432
5433 if (IsCmpxchg) {
5434 // Add early exit
5435 for (unsigned i = 0; i < 2; i++) {
5436 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr :
5437 ARM::CMPrr))
5438 .addReg(i == 0 ? destlo : desthi)
5439 .addReg(i == 0 ? vallo : valhi));
5440 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5441 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5442 BB->addSuccessor(exitMBB);
5443 BB->addSuccessor(i == 0 ? contBB : cont2BB);
5444 BB = (i == 0 ? contBB : cont2BB);
5445 }
5446
5447 // Copy to physregs for strexd
5448 unsigned setlo = MI->getOperand(5).getReg();
5449 unsigned sethi = MI->getOperand(6).getReg();
5450 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R0).addReg(setlo);
5451 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R1).addReg(sethi);
5452 } else if (Op1) {
Eli Friedman2bdffe42011-08-31 00:31:29 +00005453 // Perform binary operation
5454 AddDefaultPred(BuildMI(BB, dl, TII->get(Op1), ARM::R0)
5455 .addReg(destlo).addReg(vallo))
5456 .addReg(NeedsCarry ? ARM::CPSR : 0, getDefRegState(NeedsCarry));
5457 AddDefaultPred(BuildMI(BB, dl, TII->get(Op2), ARM::R1)
5458 .addReg(desthi).addReg(valhi)).addReg(0);
5459 } else {
5460 // Copy to physregs for strexd
5461 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R0).addReg(vallo);
5462 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R1).addReg(valhi);
5463 }
5464
5465 // Store
5466 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), storesuccess)
5467 .addReg(ARM::R0).addReg(ARM::R1).addReg(ptr));
5468 // Cmp+jump
5469 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5470 .addReg(storesuccess).addImm(0));
5471 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5472 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5473
5474 BB->addSuccessor(loopMBB);
5475 BB->addSuccessor(exitMBB);
5476
5477 // exitMBB:
5478 // ...
5479 BB = exitMBB;
5480
5481 MI->eraseFromParent(); // The instruction is gone now.
5482
5483 return BB;
5484}
5485
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005486MachineBasicBlock *ARMTargetLowering::
5487EmitSjLjDispatchBlock(MachineInstr *MI, MachineBasicBlock *MBB) const {
5488 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5489 DebugLoc dl = MI->getDebugLoc();
5490 MachineFunction *MF = MBB->getParent();
5491 MachineRegisterInfo *MRI = &MF->getRegInfo();
5492 MachineConstantPool *MCP = MF->getConstantPool();
5493 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
5494 const Function *F = MF->getFunction();
5495 MachineFrameInfo *MFI = MF->getFrameInfo();
5496 MachineBasicBlock *DispatchBB = MF->CreateMachineBasicBlock();
5497 int FI = MFI->getFunctionContextIndex();
5498 MachineBasicBlock *Last = &MF->back();
5499 MF->insert(MF->end(), DispatchBB);
5500 MF->RenumberBlocks(Last);
5501
5502 // Shove the dispatch's address into the return slot in the function context.
5503 DispatchBB->setIsLandingPad();
5504 MBB->addSuccessor(DispatchBB);
5505
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005506 bool isThumb = Subtarget->isThumb();
Bill Wendlingff4216a2011-10-03 22:44:15 +00005507 bool isThumb2 = Subtarget->isThumb2();
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005508 unsigned PCLabelId = AFI->createPICLabelUId();
Bill Wendlingff4216a2011-10-03 22:44:15 +00005509 unsigned PCAdj = (isThumb || isThumb2) ? 4 : 8;
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005510 ARMConstantPoolValue *CPV =
5511 ARMConstantPoolMBB::Create(F->getContext(), DispatchBB, PCLabelId, PCAdj);
5512 unsigned CPI = MCP->getConstantPoolIndex(CPV, 4);
5513
5514 const TargetRegisterClass *TRC =
5515 isThumb ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5516
5517 MachineMemOperand *CPMMO =
5518 MF->getMachineMemOperand(MachinePointerInfo::getConstantPool(),
5519 MachineMemOperand::MOLoad, 4, 4);
5520
5521 MachineMemOperand *FIMMO =
5522 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
5523 MachineMemOperand::MOStore, 4, 4);
5524
5525 // Load the address of the dispatch MBB into the jump buffer.
Bill Wendlingff4216a2011-10-03 22:44:15 +00005526 if (isThumb2) {
Bill Wendling2a850152011-10-05 00:02:33 +00005527 // Incoming value: jbuf
5528 // ldr.n r1, LCPI1_4
5529 // add r1, pc
5530 // str r5, [$jbuf, #+4] ; &jbuf[1]
Bill Wendlingff4216a2011-10-03 22:44:15 +00005531 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5532 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2LDRpci), NewVReg1)
5533 .addConstantPoolIndex(CPI)
5534 .addMemOperand(CPMMO));
5535 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
5536 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg2)
5537 .addReg(NewVReg1, RegState::Kill)
5538 .addImm(PCLabelId);
5539 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2STRi12))
5540 .addReg(NewVReg2, RegState::Kill)
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005541 .addFrameIndex(FI)
5542 .addImm(36) // &jbuf[1] :: pc
5543 .addMemOperand(FIMMO));
Bill Wendlingff4216a2011-10-03 22:44:15 +00005544 } else if (isThumb) {
5545 // Incoming value: jbuf
5546 // ldr.n r1, LCPI1_4
5547 // add r1, pc
Bill Wendling2a850152011-10-05 00:02:33 +00005548 // add r2, $jbuf, #+4 ; &jbuf[1]
Bill Wendlingff4216a2011-10-03 22:44:15 +00005549 // str r1, [r2]
5550 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5551 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tLDRpci), NewVReg1)
5552 .addConstantPoolIndex(CPI)
5553 .addMemOperand(CPMMO));
5554 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
5555 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg2)
5556 .addReg(NewVReg1)
5557 .addImm(PCLabelId);
5558 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
5559 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tADDrSPi), NewVReg3)
5560 .addFrameIndex(FI)
5561 .addImm(36)); // &jbuf[1] :: pc
5562 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tSTRi))
5563 .addReg(NewVReg2, RegState::Kill)
5564 .addReg(NewVReg3, RegState::Kill)
5565 .addImm(0)
5566 .addMemOperand(FIMMO));
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005567 } else {
Bill Wendlingff4216a2011-10-03 22:44:15 +00005568 // Incoming value: jbuf
5569 // ldr r1, LCPI1_1
5570 // add r1, pc, r1
5571 // str r1, [$jbuf, #+4] ; &jbuf[1]
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005572 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5573 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::LDRi12), NewVReg1)
5574 .addConstantPoolIndex(CPI)
5575 .addImm(0)
5576 .addMemOperand(CPMMO));
5577 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
5578 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::PICADD), NewVReg2)
5579 .addReg(NewVReg1, RegState::Kill)
Bill Wendlingff4216a2011-10-03 22:44:15 +00005580 .addImm(PCLabelId));
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005581 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::STRi12))
5582 .addReg(NewVReg2, RegState::Kill)
5583 .addFrameIndex(FI)
5584 .addImm(36) // &jbuf[1] :: pc
5585 .addMemOperand(FIMMO));
5586 }
5587
5588 MI->eraseFromParent(); // The instruction is gone now.
5589
Bill Wendling2a850152011-10-05 00:02:33 +00005590 // Now get a mapping of the call site numbers to all of the landing pads
5591 // they're associated with.
5592 DenseMap<unsigned, SmallVector<MachineBasicBlock*, 2> > CallSiteNumToLPad;
5593 unsigned MaxCSNum = 0;
5594 MachineModuleInfo &MMI = MF->getMMI();
5595 for (MachineFunction::iterator BB = MF->begin(), E = MF->end(); BB != E; ++BB) {
5596 if (!BB->isLandingPad()) continue;
5597
5598 // FIXME: We should assert that the EH_LABEL is the first MI in the landing
5599 // pad.
5600 for (MachineBasicBlock::iterator
5601 II = BB->begin(), IE = BB->end(); II != IE; ++II) {
5602 if (!II->isEHLabel()) continue;
5603
5604 MCSymbol *Sym = II->getOperand(0).getMCSymbol();
5605 if (!MMI.hasCallSiteBeginLabel(Sym)) continue;
5606
5607 unsigned CallSiteNum = MMI.getCallSiteBeginLabel(Sym);
5608 CallSiteNumToLPad[CallSiteNum].push_back(BB);
5609 MaxCSNum = std::max(MaxCSNum, CallSiteNum);
5610 break;
5611 }
5612 }
5613
5614 // Get an ordered list of the machine basic blocks for the jump table.
5615 std::vector<MachineBasicBlock*> LPadList;
5616 LPadList.reserve(CallSiteNumToLPad.size());
5617 for (unsigned I = 1; I <= MaxCSNum; ++I) {
5618 SmallVectorImpl<MachineBasicBlock*> &MBBList = CallSiteNumToLPad[I];
5619 for (SmallVectorImpl<MachineBasicBlock*>::iterator
5620 II = MBBList.begin(), IE = MBBList.end(); II != IE; ++II) {
5621 LPadList.push_back(*II);
5622 DispatchBB->addSuccessor(*II);
5623 }
5624 }
5625
5626 MachineJumpTableInfo *JTI =
5627 MF->getOrCreateJumpTableInfo(MachineJumpTableInfo::EK_Inline);
5628 unsigned MJTI = JTI->createJumpTableIndex(LPadList);
5629 unsigned UId = AFI->createJumpTableUId();
5630
5631 FIMMO = MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
5632 MachineMemOperand::MOLoad, 4, 4);
5633
5634 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5635 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2LDRi12), NewVReg1)
5636 .addFrameIndex(FI)
5637 .addImm(4)
5638 .addMemOperand(FIMMO));
5639
5640 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
5641 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2LEApcrelJT), NewVReg2)
5642 .addJumpTableIndex(MJTI)
5643 .addImm(UId));
5644
5645 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
5646 AddDefaultCC(
5647 AddDefaultPred(
5648 BuildMI(DispatchBB, dl, TII->get(ARM::t2ADDrs), NewVReg3)
5649 .addReg(NewVReg2, RegState::Kill)
5650 .addReg(NewVReg1)
5651 .addImm(18)));
5652
5653 BuildMI(DispatchBB, dl, TII->get(ARM::t2BR_JT))
5654 .addReg(NewVReg3, RegState::Kill)
5655 .addReg(NewVReg1)
5656 .addJumpTableIndex(MJTI)
5657 .addImm(UId);
5658
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005659 return MBB;
5660}
5661
Evan Cheng218977b2010-07-13 19:27:42 +00005662static
5663MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
5664 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
5665 E = MBB->succ_end(); I != E; ++I)
5666 if (*I != Succ)
5667 return *I;
5668 llvm_unreachable("Expecting a BB with two successors!");
5669}
5670
Jim Grosbache801dc42009-12-12 01:40:06 +00005671MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005672ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005673 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005674 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00005675 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005676 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00005677 switch (MI->getOpcode()) {
Andrew Trick1c3af772011-04-23 03:55:32 +00005678 default: {
Jim Grosbach5278eb82009-12-11 01:42:04 +00005679 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00005680 llvm_unreachable("Unexpected instr type to insert");
Andrew Trick1c3af772011-04-23 03:55:32 +00005681 }
Jim Grosbachee2c2a42011-09-16 21:55:56 +00005682 // The Thumb2 pre-indexed stores have the same MI operands, they just
5683 // define them differently in the .td files from the isel patterns, so
5684 // they need pseudos.
5685 case ARM::t2STR_preidx:
5686 MI->setDesc(TII->get(ARM::t2STR_PRE));
5687 return BB;
5688 case ARM::t2STRB_preidx:
5689 MI->setDesc(TII->get(ARM::t2STRB_PRE));
5690 return BB;
5691 case ARM::t2STRH_preidx:
5692 MI->setDesc(TII->get(ARM::t2STRH_PRE));
5693 return BB;
5694
Jim Grosbach19dec202011-08-05 20:35:44 +00005695 case ARM::STRi_preidx:
5696 case ARM::STRBi_preidx: {
Jim Grosbach6cd57162011-08-09 21:22:41 +00005697 unsigned NewOpc = MI->getOpcode() == ARM::STRi_preidx ?
Jim Grosbach19dec202011-08-05 20:35:44 +00005698 ARM::STR_PRE_IMM : ARM::STRB_PRE_IMM;
5699 // Decode the offset.
5700 unsigned Offset = MI->getOperand(4).getImm();
5701 bool isSub = ARM_AM::getAM2Op(Offset) == ARM_AM::sub;
5702 Offset = ARM_AM::getAM2Offset(Offset);
5703 if (isSub)
5704 Offset = -Offset;
5705
Jim Grosbach4dfe2202011-08-12 21:02:34 +00005706 MachineMemOperand *MMO = *MI->memoperands_begin();
Benjamin Kramer2753ae32011-08-27 17:36:14 +00005707 BuildMI(*BB, MI, dl, TII->get(NewOpc))
Jim Grosbach19dec202011-08-05 20:35:44 +00005708 .addOperand(MI->getOperand(0)) // Rn_wb
5709 .addOperand(MI->getOperand(1)) // Rt
5710 .addOperand(MI->getOperand(2)) // Rn
5711 .addImm(Offset) // offset (skip GPR==zero_reg)
5712 .addOperand(MI->getOperand(5)) // pred
Jim Grosbach4dfe2202011-08-12 21:02:34 +00005713 .addOperand(MI->getOperand(6))
5714 .addMemOperand(MMO);
Jim Grosbach19dec202011-08-05 20:35:44 +00005715 MI->eraseFromParent();
5716 return BB;
5717 }
5718 case ARM::STRr_preidx:
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00005719 case ARM::STRBr_preidx:
5720 case ARM::STRH_preidx: {
5721 unsigned NewOpc;
5722 switch (MI->getOpcode()) {
5723 default: llvm_unreachable("unexpected opcode!");
5724 case ARM::STRr_preidx: NewOpc = ARM::STR_PRE_REG; break;
5725 case ARM::STRBr_preidx: NewOpc = ARM::STRB_PRE_REG; break;
5726 case ARM::STRH_preidx: NewOpc = ARM::STRH_PRE; break;
5727 }
Jim Grosbach19dec202011-08-05 20:35:44 +00005728 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(NewOpc));
5729 for (unsigned i = 0; i < MI->getNumOperands(); ++i)
5730 MIB.addOperand(MI->getOperand(i));
5731 MI->eraseFromParent();
5732 return BB;
5733 }
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005734 case ARM::ATOMIC_LOAD_ADD_I8:
5735 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
5736 case ARM::ATOMIC_LOAD_ADD_I16:
5737 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
5738 case ARM::ATOMIC_LOAD_ADD_I32:
5739 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005740
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005741 case ARM::ATOMIC_LOAD_AND_I8:
5742 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
5743 case ARM::ATOMIC_LOAD_AND_I16:
5744 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
5745 case ARM::ATOMIC_LOAD_AND_I32:
5746 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005747
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005748 case ARM::ATOMIC_LOAD_OR_I8:
5749 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
5750 case ARM::ATOMIC_LOAD_OR_I16:
5751 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
5752 case ARM::ATOMIC_LOAD_OR_I32:
5753 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005754
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005755 case ARM::ATOMIC_LOAD_XOR_I8:
5756 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
5757 case ARM::ATOMIC_LOAD_XOR_I16:
5758 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
5759 case ARM::ATOMIC_LOAD_XOR_I32:
5760 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00005761
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005762 case ARM::ATOMIC_LOAD_NAND_I8:
5763 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
5764 case ARM::ATOMIC_LOAD_NAND_I16:
5765 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
5766 case ARM::ATOMIC_LOAD_NAND_I32:
5767 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00005768
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005769 case ARM::ATOMIC_LOAD_SUB_I8:
5770 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
5771 case ARM::ATOMIC_LOAD_SUB_I16:
5772 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
5773 case ARM::ATOMIC_LOAD_SUB_I32:
5774 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00005775
Jim Grosbachf7da8822011-04-26 19:44:18 +00005776 case ARM::ATOMIC_LOAD_MIN_I8:
5777 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::LT);
5778 case ARM::ATOMIC_LOAD_MIN_I16:
5779 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::LT);
5780 case ARM::ATOMIC_LOAD_MIN_I32:
5781 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::LT);
5782
5783 case ARM::ATOMIC_LOAD_MAX_I8:
5784 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::GT);
5785 case ARM::ATOMIC_LOAD_MAX_I16:
5786 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::GT);
5787 case ARM::ATOMIC_LOAD_MAX_I32:
5788 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::GT);
5789
5790 case ARM::ATOMIC_LOAD_UMIN_I8:
5791 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::LO);
5792 case ARM::ATOMIC_LOAD_UMIN_I16:
5793 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::LO);
5794 case ARM::ATOMIC_LOAD_UMIN_I32:
5795 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::LO);
5796
5797 case ARM::ATOMIC_LOAD_UMAX_I8:
5798 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::HI);
5799 case ARM::ATOMIC_LOAD_UMAX_I16:
5800 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::HI);
5801 case ARM::ATOMIC_LOAD_UMAX_I32:
5802 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::HI);
5803
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005804 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
5805 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
5806 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00005807
5808 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
5809 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
5810 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005811
Eli Friedman2bdffe42011-08-31 00:31:29 +00005812
5813 case ARM::ATOMADD6432:
5814 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00005815 isThumb2 ? ARM::t2ADCrr : ARM::ADCrr,
5816 /*NeedsCarry*/ true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005817 case ARM::ATOMSUB6432:
5818 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00005819 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
5820 /*NeedsCarry*/ true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005821 case ARM::ATOMOR6432:
5822 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00005823 isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005824 case ARM::ATOMXOR6432:
5825 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2EORrr : ARM::EORrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00005826 isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005827 case ARM::ATOMAND6432:
5828 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00005829 isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005830 case ARM::ATOMSWAP6432:
5831 return EmitAtomicBinary64(MI, BB, 0, 0, false);
Eli Friedman4d3f3292011-08-31 17:52:22 +00005832 case ARM::ATOMCMPXCHG6432:
5833 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
5834 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
5835 /*NeedsCarry*/ false, /*IsCmpxchg*/true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005836
Evan Cheng007ea272009-08-12 05:17:19 +00005837 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00005838 // To "insert" a SELECT_CC instruction, we actually have to insert the
5839 // diamond control-flow pattern. The incoming instruction knows the
5840 // destination vreg to set, the condition code register to branch on, the
5841 // true/false values to select between, and a branch opcode to use.
5842 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005843 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00005844 ++It;
5845
5846 // thisMBB:
5847 // ...
5848 // TrueVal = ...
5849 // cmpTY ccX, r1, r2
5850 // bCC copy1MBB
5851 // fallthrough --> copy0MBB
5852 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005853 MachineFunction *F = BB->getParent();
5854 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5855 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00005856 F->insert(It, copy0MBB);
5857 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005858
5859 // Transfer the remainder of BB and its successor edges to sinkMBB.
5860 sinkMBB->splice(sinkMBB->begin(), BB,
5861 llvm::next(MachineBasicBlock::iterator(MI)),
5862 BB->end());
5863 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5864
Dan Gohman258c58c2010-07-06 15:49:48 +00005865 BB->addSuccessor(copy0MBB);
5866 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00005867
Dan Gohman14152b42010-07-06 20:24:04 +00005868 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
5869 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
5870
Evan Chenga8e29892007-01-19 07:51:42 +00005871 // copy0MBB:
5872 // %FalseValue = ...
5873 // # fallthrough to sinkMBB
5874 BB = copy0MBB;
5875
5876 // Update machine-CFG edges
5877 BB->addSuccessor(sinkMBB);
5878
5879 // sinkMBB:
5880 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5881 // ...
5882 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005883 BuildMI(*BB, BB->begin(), dl,
5884 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00005885 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
5886 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5887
Dan Gohman14152b42010-07-06 20:24:04 +00005888 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00005889 return BB;
5890 }
Evan Cheng86198642009-08-07 00:34:42 +00005891
Evan Cheng218977b2010-07-13 19:27:42 +00005892 case ARM::BCCi64:
5893 case ARM::BCCZi64: {
Bob Wilson3c904692010-12-23 22:45:49 +00005894 // If there is an unconditional branch to the other successor, remove it.
5895 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick7fa75ce2011-01-19 02:26:13 +00005896
Evan Cheng218977b2010-07-13 19:27:42 +00005897 // Compare both parts that make up the double comparison separately for
5898 // equality.
5899 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
5900
5901 unsigned LHS1 = MI->getOperand(1).getReg();
5902 unsigned LHS2 = MI->getOperand(2).getReg();
5903 if (RHSisZero) {
5904 AddDefaultPred(BuildMI(BB, dl,
5905 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5906 .addReg(LHS1).addImm(0));
5907 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5908 .addReg(LHS2).addImm(0)
5909 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
5910 } else {
5911 unsigned RHS1 = MI->getOperand(3).getReg();
5912 unsigned RHS2 = MI->getOperand(4).getReg();
5913 AddDefaultPred(BuildMI(BB, dl,
5914 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5915 .addReg(LHS1).addReg(RHS1));
5916 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5917 .addReg(LHS2).addReg(RHS2)
5918 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
5919 }
5920
5921 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
5922 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
5923 if (MI->getOperand(0).getImm() == ARMCC::NE)
5924 std::swap(destMBB, exitMBB);
5925
5926 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5927 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Owen Anderson51f6a7a2011-09-09 21:48:23 +00005928 if (isThumb2)
5929 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2B)).addMBB(exitMBB));
5930 else
5931 BuildMI(BB, dl, TII->get(ARM::B)) .addMBB(exitMBB);
Evan Cheng218977b2010-07-13 19:27:42 +00005932
5933 MI->eraseFromParent(); // The pseudo instruction is gone now.
5934 return BB;
5935 }
Evan Chenga8e29892007-01-19 07:51:42 +00005936 }
5937}
5938
Evan Cheng37fefc22011-08-30 19:09:48 +00005939void ARMTargetLowering::AdjustInstrPostInstrSelection(MachineInstr *MI,
5940 SDNode *Node) const {
Andrew Trick3be654f2011-09-21 02:20:46 +00005941 const MCInstrDesc &MCID = MI->getDesc();
5942 if (!MCID.hasPostISelHook()) {
5943 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
5944 "Pseudo flag-setting opcodes must be marked with 'hasPostISelHook'");
5945 return;
5946 }
5947
Andrew Trick4815d562011-09-20 03:17:40 +00005948 // Adjust potentially 's' setting instructions after isel, i.e. ADC, SBC, RSB,
5949 // RSC. Coming out of isel, they have an implicit CPSR def, but the optional
5950 // operand is still set to noreg. If needed, set the optional operand's
5951 // register to CPSR, and remove the redundant implicit def.
Andrew Trick3be654f2011-09-21 02:20:46 +00005952 //
5953 // e.g. ADCS (...opt:%noreg, CPSR<imp-def>) -> ADC (... opt:CPSR<def>).
Andrew Trick4815d562011-09-20 03:17:40 +00005954
Andrew Trick3be654f2011-09-21 02:20:46 +00005955 // Rename pseudo opcodes.
5956 unsigned NewOpc = convertAddSubFlagsOpcode(MI->getOpcode());
5957 if (NewOpc) {
5958 const ARMBaseInstrInfo *TII =
5959 static_cast<const ARMBaseInstrInfo*>(getTargetMachine().getInstrInfo());
5960 MI->setDesc(TII->get(NewOpc));
5961 }
Andrew Trick4815d562011-09-20 03:17:40 +00005962 unsigned ccOutIdx = MCID.getNumOperands() - 1;
Andrew Trick4815d562011-09-20 03:17:40 +00005963
5964 // Any ARM instruction that sets the 's' bit should specify an optional
5965 // "cc_out" operand in the last operand position.
5966 if (!MCID.hasOptionalDef() || !MCID.OpInfo[ccOutIdx].isOptionalDef()) {
Andrew Trick3be654f2011-09-21 02:20:46 +00005967 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick4815d562011-09-20 03:17:40 +00005968 return;
5969 }
Andrew Trick3be654f2011-09-21 02:20:46 +00005970 // Look for an implicit def of CPSR added by MachineInstr ctor. Remove it
5971 // since we already have an optional CPSR def.
Andrew Trick4815d562011-09-20 03:17:40 +00005972 bool definesCPSR = false;
5973 bool deadCPSR = false;
5974 for (unsigned i = MCID.getNumOperands(), e = MI->getNumOperands();
5975 i != e; ++i) {
5976 const MachineOperand &MO = MI->getOperand(i);
5977 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR) {
5978 definesCPSR = true;
5979 if (MO.isDead())
5980 deadCPSR = true;
5981 MI->RemoveOperand(i);
5982 break;
Evan Cheng37fefc22011-08-30 19:09:48 +00005983 }
5984 }
Andrew Trick4815d562011-09-20 03:17:40 +00005985 if (!definesCPSR) {
Andrew Trick3be654f2011-09-21 02:20:46 +00005986 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick4815d562011-09-20 03:17:40 +00005987 return;
5988 }
5989 assert(deadCPSR == !Node->hasAnyUseOfValue(1) && "inconsistent dead flag");
Andrew Trick3be654f2011-09-21 02:20:46 +00005990 if (deadCPSR) {
5991 assert(!MI->getOperand(ccOutIdx).getReg() &&
5992 "expect uninitialized optional cc_out operand");
Andrew Trick4815d562011-09-20 03:17:40 +00005993 return;
Andrew Trick3be654f2011-09-21 02:20:46 +00005994 }
Andrew Trick4815d562011-09-20 03:17:40 +00005995
Andrew Trick3be654f2011-09-21 02:20:46 +00005996 // If this instruction was defined with an optional CPSR def and its dag node
5997 // had a live implicit CPSR def, then activate the optional CPSR def.
Andrew Trick4815d562011-09-20 03:17:40 +00005998 MachineOperand &MO = MI->getOperand(ccOutIdx);
5999 MO.setReg(ARM::CPSR);
6000 MO.setIsDef(true);
Evan Cheng37fefc22011-08-30 19:09:48 +00006001}
6002
Evan Chenga8e29892007-01-19 07:51:42 +00006003//===----------------------------------------------------------------------===//
6004// ARM Optimization Hooks
6005//===----------------------------------------------------------------------===//
6006
Chris Lattnerd1980a52009-03-12 06:52:53 +00006007static
6008SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
6009 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00006010 SelectionDAG &DAG = DCI.DAG;
6011 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00006012 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00006013 unsigned Opc = N->getOpcode();
6014 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
6015 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
6016 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
6017 ISD::CondCode CC = ISD::SETCC_INVALID;
6018
6019 if (isSlctCC) {
6020 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
6021 } else {
6022 SDValue CCOp = Slct.getOperand(0);
6023 if (CCOp.getOpcode() == ISD::SETCC)
6024 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
6025 }
6026
6027 bool DoXform = false;
6028 bool InvCC = false;
6029 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
6030 "Bad input!");
6031
6032 if (LHS.getOpcode() == ISD::Constant &&
6033 cast<ConstantSDNode>(LHS)->isNullValue()) {
6034 DoXform = true;
6035 } else if (CC != ISD::SETCC_INVALID &&
6036 RHS.getOpcode() == ISD::Constant &&
6037 cast<ConstantSDNode>(RHS)->isNullValue()) {
6038 std::swap(LHS, RHS);
6039 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00006040 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00006041 Op0.getOperand(0).getValueType();
6042 bool isInt = OpVT.isInteger();
6043 CC = ISD::getSetCCInverse(CC, isInt);
6044
6045 if (!TLI.isCondCodeLegal(CC, OpVT))
6046 return SDValue(); // Inverse operator isn't legal.
6047
6048 DoXform = true;
6049 InvCC = true;
6050 }
6051
6052 if (DoXform) {
6053 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
6054 if (isSlctCC)
6055 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
6056 Slct.getOperand(0), Slct.getOperand(1), CC);
6057 SDValue CCOp = Slct.getOperand(0);
6058 if (InvCC)
6059 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
6060 CCOp.getOperand(0), CCOp.getOperand(1), CC);
6061 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
6062 CCOp, OtherOp, Result);
6063 }
6064 return SDValue();
6065}
6066
Eric Christopherfa6f5912011-06-29 21:10:36 +00006067// AddCombineToVPADDL- For pair-wise add on neon, use the vpaddl instruction
Tanya Lattner189531f2011-06-14 23:48:48 +00006068// (only after legalization).
6069static SDValue AddCombineToVPADDL(SDNode *N, SDValue N0, SDValue N1,
6070 TargetLowering::DAGCombinerInfo &DCI,
6071 const ARMSubtarget *Subtarget) {
6072
6073 // Only perform optimization if after legalize, and if NEON is available. We
6074 // also expected both operands to be BUILD_VECTORs.
6075 if (DCI.isBeforeLegalize() || !Subtarget->hasNEON()
6076 || N0.getOpcode() != ISD::BUILD_VECTOR
6077 || N1.getOpcode() != ISD::BUILD_VECTOR)
6078 return SDValue();
6079
6080 // Check output type since VPADDL operand elements can only be 8, 16, or 32.
6081 EVT VT = N->getValueType(0);
6082 if (!VT.isInteger() || VT.getVectorElementType() == MVT::i64)
6083 return SDValue();
6084
6085 // Check that the vector operands are of the right form.
6086 // N0 and N1 are BUILD_VECTOR nodes with N number of EXTRACT_VECTOR
6087 // operands, where N is the size of the formed vector.
6088 // Each EXTRACT_VECTOR should have the same input vector and odd or even
6089 // index such that we have a pair wise add pattern.
Tanya Lattner189531f2011-06-14 23:48:48 +00006090
6091 // Grab the vector that all EXTRACT_VECTOR nodes should be referencing.
Bob Wilson7a10ab72011-06-15 06:04:34 +00006092 if (N0->getOperand(0)->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
Tanya Lattner189531f2011-06-14 23:48:48 +00006093 return SDValue();
Bob Wilson7a10ab72011-06-15 06:04:34 +00006094 SDValue Vec = N0->getOperand(0)->getOperand(0);
6095 SDNode *V = Vec.getNode();
6096 unsigned nextIndex = 0;
Tanya Lattner189531f2011-06-14 23:48:48 +00006097
Eric Christopherfa6f5912011-06-29 21:10:36 +00006098 // For each operands to the ADD which are BUILD_VECTORs,
Tanya Lattner189531f2011-06-14 23:48:48 +00006099 // check to see if each of their operands are an EXTRACT_VECTOR with
6100 // the same vector and appropriate index.
6101 for (unsigned i = 0, e = N0->getNumOperands(); i != e; ++i) {
6102 if (N0->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT
6103 && N1->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
Eric Christopherfa6f5912011-06-29 21:10:36 +00006104
Tanya Lattner189531f2011-06-14 23:48:48 +00006105 SDValue ExtVec0 = N0->getOperand(i);
6106 SDValue ExtVec1 = N1->getOperand(i);
Eric Christopherfa6f5912011-06-29 21:10:36 +00006107
Tanya Lattner189531f2011-06-14 23:48:48 +00006108 // First operand is the vector, verify its the same.
6109 if (V != ExtVec0->getOperand(0).getNode() ||
6110 V != ExtVec1->getOperand(0).getNode())
6111 return SDValue();
Eric Christopherfa6f5912011-06-29 21:10:36 +00006112
Tanya Lattner189531f2011-06-14 23:48:48 +00006113 // Second is the constant, verify its correct.
6114 ConstantSDNode *C0 = dyn_cast<ConstantSDNode>(ExtVec0->getOperand(1));
6115 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(ExtVec1->getOperand(1));
Eric Christopherfa6f5912011-06-29 21:10:36 +00006116
Tanya Lattner189531f2011-06-14 23:48:48 +00006117 // For the constant, we want to see all the even or all the odd.
6118 if (!C0 || !C1 || C0->getZExtValue() != nextIndex
6119 || C1->getZExtValue() != nextIndex+1)
6120 return SDValue();
6121
6122 // Increment index.
6123 nextIndex+=2;
Eric Christopherfa6f5912011-06-29 21:10:36 +00006124 } else
Tanya Lattner189531f2011-06-14 23:48:48 +00006125 return SDValue();
6126 }
6127
6128 // Create VPADDL node.
6129 SelectionDAG &DAG = DCI.DAG;
6130 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Tanya Lattner189531f2011-06-14 23:48:48 +00006131
6132 // Build operand list.
6133 SmallVector<SDValue, 8> Ops;
6134 Ops.push_back(DAG.getConstant(Intrinsic::arm_neon_vpaddls,
6135 TLI.getPointerTy()));
6136
6137 // Input is the vector.
6138 Ops.push_back(Vec);
Eric Christopherfa6f5912011-06-29 21:10:36 +00006139
Tanya Lattner189531f2011-06-14 23:48:48 +00006140 // Get widened type and narrowed type.
6141 MVT widenType;
6142 unsigned numElem = VT.getVectorNumElements();
6143 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
6144 case MVT::i8: widenType = MVT::getVectorVT(MVT::i16, numElem); break;
6145 case MVT::i16: widenType = MVT::getVectorVT(MVT::i32, numElem); break;
6146 case MVT::i32: widenType = MVT::getVectorVT(MVT::i64, numElem); break;
6147 default:
6148 assert(0 && "Invalid vector element type for padd optimization.");
6149 }
6150
6151 SDValue tmp = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
6152 widenType, &Ops[0], Ops.size());
6153 return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, tmp);
6154}
6155
Bob Wilson3d5792a2010-07-29 20:34:14 +00006156/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
6157/// operands N0 and N1. This is a helper for PerformADDCombine that is
6158/// called with the default operands, and if that fails, with commuted
6159/// operands.
6160static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
Tanya Lattner189531f2011-06-14 23:48:48 +00006161 TargetLowering::DAGCombinerInfo &DCI,
6162 const ARMSubtarget *Subtarget){
6163
6164 // Attempt to create vpaddl for this add.
6165 SDValue Result = AddCombineToVPADDL(N, N0, N1, DCI, Subtarget);
6166 if (Result.getNode())
6167 return Result;
Eric Christopherfa6f5912011-06-29 21:10:36 +00006168
Chris Lattnerd1980a52009-03-12 06:52:53 +00006169 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
6170 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
6171 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
6172 if (Result.getNode()) return Result;
6173 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00006174 return SDValue();
6175}
6176
Bob Wilson3d5792a2010-07-29 20:34:14 +00006177/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
6178///
6179static SDValue PerformADDCombine(SDNode *N,
Tanya Lattner189531f2011-06-14 23:48:48 +00006180 TargetLowering::DAGCombinerInfo &DCI,
6181 const ARMSubtarget *Subtarget) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00006182 SDValue N0 = N->getOperand(0);
6183 SDValue N1 = N->getOperand(1);
6184
6185 // First try with the default operand order.
Tanya Lattner189531f2011-06-14 23:48:48 +00006186 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget);
Bob Wilson3d5792a2010-07-29 20:34:14 +00006187 if (Result.getNode())
6188 return Result;
6189
6190 // If that didn't work, try again with the operands commuted.
Tanya Lattner189531f2011-06-14 23:48:48 +00006191 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget);
Bob Wilson3d5792a2010-07-29 20:34:14 +00006192}
6193
Chris Lattnerd1980a52009-03-12 06:52:53 +00006194/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00006195///
Chris Lattnerd1980a52009-03-12 06:52:53 +00006196static SDValue PerformSUBCombine(SDNode *N,
6197 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00006198 SDValue N0 = N->getOperand(0);
6199 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00006200
Chris Lattnerd1980a52009-03-12 06:52:53 +00006201 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
6202 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
6203 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
6204 if (Result.getNode()) return Result;
6205 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00006206
Chris Lattnerd1980a52009-03-12 06:52:53 +00006207 return SDValue();
6208}
6209
Evan Cheng463d3582011-03-31 19:38:48 +00006210/// PerformVMULCombine
6211/// Distribute (A + B) * C to (A * C) + (B * C) to take advantage of the
6212/// special multiplier accumulator forwarding.
6213/// vmul d3, d0, d2
6214/// vmla d3, d1, d2
6215/// is faster than
6216/// vadd d3, d0, d1
6217/// vmul d3, d3, d2
6218static SDValue PerformVMULCombine(SDNode *N,
6219 TargetLowering::DAGCombinerInfo &DCI,
6220 const ARMSubtarget *Subtarget) {
6221 if (!Subtarget->hasVMLxForwarding())
6222 return SDValue();
6223
6224 SelectionDAG &DAG = DCI.DAG;
6225 SDValue N0 = N->getOperand(0);
6226 SDValue N1 = N->getOperand(1);
6227 unsigned Opcode = N0.getOpcode();
6228 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
6229 Opcode != ISD::FADD && Opcode != ISD::FSUB) {
Chad Rosier689edc82011-06-16 01:21:54 +00006230 Opcode = N1.getOpcode();
Evan Cheng463d3582011-03-31 19:38:48 +00006231 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
6232 Opcode != ISD::FADD && Opcode != ISD::FSUB)
6233 return SDValue();
6234 std::swap(N0, N1);
6235 }
6236
6237 EVT VT = N->getValueType(0);
6238 DebugLoc DL = N->getDebugLoc();
6239 SDValue N00 = N0->getOperand(0);
6240 SDValue N01 = N0->getOperand(1);
6241 return DAG.getNode(Opcode, DL, VT,
6242 DAG.getNode(ISD::MUL, DL, VT, N00, N1),
6243 DAG.getNode(ISD::MUL, DL, VT, N01, N1));
6244}
6245
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006246static SDValue PerformMULCombine(SDNode *N,
6247 TargetLowering::DAGCombinerInfo &DCI,
6248 const ARMSubtarget *Subtarget) {
6249 SelectionDAG &DAG = DCI.DAG;
6250
6251 if (Subtarget->isThumb1Only())
6252 return SDValue();
6253
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006254 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
6255 return SDValue();
6256
6257 EVT VT = N->getValueType(0);
Evan Cheng463d3582011-03-31 19:38:48 +00006258 if (VT.is64BitVector() || VT.is128BitVector())
6259 return PerformVMULCombine(N, DCI, Subtarget);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006260 if (VT != MVT::i32)
6261 return SDValue();
6262
6263 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
6264 if (!C)
6265 return SDValue();
6266
6267 uint64_t MulAmt = C->getZExtValue();
6268 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
6269 ShiftAmt = ShiftAmt & (32 - 1);
6270 SDValue V = N->getOperand(0);
6271 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006272
Anton Korobeynikov4878b842010-05-16 08:54:20 +00006273 SDValue Res;
6274 MulAmt >>= ShiftAmt;
6275 if (isPowerOf2_32(MulAmt - 1)) {
6276 // (mul x, 2^N + 1) => (add (shl x, N), x)
6277 Res = DAG.getNode(ISD::ADD, DL, VT,
6278 V, DAG.getNode(ISD::SHL, DL, VT,
6279 V, DAG.getConstant(Log2_32(MulAmt-1),
6280 MVT::i32)));
6281 } else if (isPowerOf2_32(MulAmt + 1)) {
6282 // (mul x, 2^N - 1) => (sub (shl x, N), x)
6283 Res = DAG.getNode(ISD::SUB, DL, VT,
6284 DAG.getNode(ISD::SHL, DL, VT,
6285 V, DAG.getConstant(Log2_32(MulAmt+1),
6286 MVT::i32)),
6287 V);
6288 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006289 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00006290
6291 if (ShiftAmt != 0)
6292 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
6293 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006294
6295 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00006296 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006297 return SDValue();
6298}
6299
Owen Anderson080c0922010-11-05 19:27:46 +00006300static SDValue PerformANDCombine(SDNode *N,
6301 TargetLowering::DAGCombinerInfo &DCI) {
Owen Anderson76706012011-04-05 21:48:57 +00006302
Owen Anderson080c0922010-11-05 19:27:46 +00006303 // Attempt to use immediate-form VBIC
6304 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
6305 DebugLoc dl = N->getDebugLoc();
6306 EVT VT = N->getValueType(0);
6307 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006308
Tanya Lattner0433b212011-04-07 15:24:20 +00006309 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
6310 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00006311
Owen Anderson080c0922010-11-05 19:27:46 +00006312 APInt SplatBits, SplatUndef;
6313 unsigned SplatBitSize;
6314 bool HasAnyUndefs;
6315 if (BVN &&
6316 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
6317 if (SplatBitSize <= 64) {
6318 EVT VbicVT;
6319 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
6320 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006321 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00006322 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00006323 if (Val.getNode()) {
6324 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006325 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00006326 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006327 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00006328 }
6329 }
6330 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006331
Owen Anderson080c0922010-11-05 19:27:46 +00006332 return SDValue();
6333}
6334
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006335/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
6336static SDValue PerformORCombine(SDNode *N,
6337 TargetLowering::DAGCombinerInfo &DCI,
6338 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00006339 // Attempt to use immediate-form VORR
6340 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
6341 DebugLoc dl = N->getDebugLoc();
6342 EVT VT = N->getValueType(0);
6343 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006344
Tanya Lattner0433b212011-04-07 15:24:20 +00006345 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
6346 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00006347
Owen Anderson60f48702010-11-03 23:15:26 +00006348 APInt SplatBits, SplatUndef;
6349 unsigned SplatBitSize;
6350 bool HasAnyUndefs;
6351 if (BVN && Subtarget->hasNEON() &&
6352 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
6353 if (SplatBitSize <= 64) {
6354 EVT VorrVT;
6355 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
6356 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00006357 DAG, VorrVT, VT.is128BitVector(),
6358 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00006359 if (Val.getNode()) {
6360 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006361 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00006362 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006363 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00006364 }
6365 }
6366 }
6367
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00006368 SDValue N0 = N->getOperand(0);
6369 if (N0.getOpcode() != ISD::AND)
6370 return SDValue();
6371 SDValue N1 = N->getOperand(1);
6372
6373 // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
6374 if (Subtarget->hasNEON() && N1.getOpcode() == ISD::AND && VT.isVector() &&
6375 DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
6376 APInt SplatUndef;
6377 unsigned SplatBitSize;
6378 bool HasAnyUndefs;
6379
6380 BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
6381 APInt SplatBits0;
6382 if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
6383 HasAnyUndefs) && !HasAnyUndefs) {
6384 BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
6385 APInt SplatBits1;
6386 if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
6387 HasAnyUndefs) && !HasAnyUndefs &&
6388 SplatBits0 == ~SplatBits1) {
6389 // Canonicalize the vector type to make instruction selection simpler.
6390 EVT CanonicalVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
6391 SDValue Result = DAG.getNode(ARMISD::VBSL, dl, CanonicalVT,
6392 N0->getOperand(1), N0->getOperand(0),
Cameron Zwarich5af60ce2011-04-13 21:01:19 +00006393 N1->getOperand(0));
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00006394 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
6395 }
6396 }
6397 }
6398
Jim Grosbach54238562010-07-17 03:30:54 +00006399 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
6400 // reasonable.
6401
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006402 // BFI is only available on V6T2+
6403 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
6404 return SDValue();
6405
Jim Grosbach54238562010-07-17 03:30:54 +00006406 DebugLoc DL = N->getDebugLoc();
6407 // 1) or (and A, mask), val => ARMbfi A, val, mask
6408 // iff (val & mask) == val
6409 //
6410 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
6411 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00006412 // && mask == ~mask2
Jim Grosbach54238562010-07-17 03:30:54 +00006413 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00006414 // && ~mask == mask2
Jim Grosbach54238562010-07-17 03:30:54 +00006415 // (i.e., copy a bitfield value into another bitfield of the same width)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006416
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006417 if (VT != MVT::i32)
6418 return SDValue();
6419
Evan Cheng30fb13f2010-12-13 20:32:54 +00006420 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00006421
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006422 // The value and the mask need to be constants so we can verify this is
6423 // actually a bitfield set. If the mask is 0xffff, we can do better
6424 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00006425 SDValue MaskOp = N0.getOperand(1);
6426 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
6427 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006428 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00006429 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006430 if (Mask == 0xffff)
6431 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00006432 SDValue Res;
6433 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00006434 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
6435 if (N1C) {
6436 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00006437 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00006438 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006439
Evan Chenga9688c42010-12-11 04:11:38 +00006440 if (ARM::isBitFieldInvertedMask(Mask)) {
6441 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006442
Evan Cheng30fb13f2010-12-13 20:32:54 +00006443 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00006444 DAG.getConstant(Val, MVT::i32),
6445 DAG.getConstant(Mask, MVT::i32));
6446
6447 // Do not add new nodes to DAG combiner worklist.
6448 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00006449 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00006450 }
Jim Grosbach54238562010-07-17 03:30:54 +00006451 } else if (N1.getOpcode() == ISD::AND) {
6452 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00006453 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
6454 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00006455 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00006456 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00006457
Eric Christopher29aeed12011-03-26 01:21:03 +00006458 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
6459 // as is to match.
Jim Grosbach54238562010-07-17 03:30:54 +00006460 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00006461 (Mask == ~Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00006462 // The pack halfword instruction works better for masks that fit it,
6463 // so use that when it's available.
6464 if (Subtarget->hasT2ExtractPack() &&
6465 (Mask == 0xffff || Mask == 0xffff0000))
6466 return SDValue();
6467 // 2a
Eric Christopher29aeed12011-03-26 01:21:03 +00006468 unsigned amt = CountTrailingZeros_32(Mask2);
Jim Grosbach54238562010-07-17 03:30:54 +00006469 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Eric Christopher29aeed12011-03-26 01:21:03 +00006470 DAG.getConstant(amt, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00006471 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00006472 DAG.getConstant(Mask, MVT::i32));
6473 // Do not add new nodes to DAG combiner worklist.
6474 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00006475 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00006476 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00006477 (~Mask == Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00006478 // The pack halfword instruction works better for masks that fit it,
6479 // so use that when it's available.
6480 if (Subtarget->hasT2ExtractPack() &&
6481 (Mask2 == 0xffff || Mask2 == 0xffff0000))
6482 return SDValue();
6483 // 2b
6484 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00006485 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00006486 DAG.getConstant(lsb, MVT::i32));
6487 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Eric Christopher29aeed12011-03-26 01:21:03 +00006488 DAG.getConstant(Mask2, MVT::i32));
Jim Grosbach54238562010-07-17 03:30:54 +00006489 // Do not add new nodes to DAG combiner worklist.
6490 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00006491 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00006492 }
6493 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006494
Evan Cheng30fb13f2010-12-13 20:32:54 +00006495 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
6496 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
6497 ARM::isBitFieldInvertedMask(~Mask)) {
6498 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
6499 // where lsb(mask) == #shamt and masked bits of B are known zero.
6500 SDValue ShAmt = N00.getOperand(1);
6501 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
6502 unsigned LSB = CountTrailingZeros_32(Mask);
6503 if (ShAmtC != LSB)
6504 return SDValue();
6505
6506 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
6507 DAG.getConstant(~Mask, MVT::i32));
6508
6509 // Do not add new nodes to DAG combiner worklist.
6510 DCI.CombineTo(N, Res, false);
6511 }
6512
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006513 return SDValue();
6514}
6515
Evan Chengbf188ae2011-06-15 01:12:31 +00006516/// PerformBFICombine - (bfi A, (and B, Mask1), Mask2) -> (bfi A, B, Mask2) iff
6517/// the bits being cleared by the AND are not demanded by the BFI.
Evan Cheng0c1aec12010-12-14 03:22:07 +00006518static SDValue PerformBFICombine(SDNode *N,
6519 TargetLowering::DAGCombinerInfo &DCI) {
6520 SDValue N1 = N->getOperand(1);
6521 if (N1.getOpcode() == ISD::AND) {
6522 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
6523 if (!N11C)
6524 return SDValue();
Evan Chengbf188ae2011-06-15 01:12:31 +00006525 unsigned InvMask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
6526 unsigned LSB = CountTrailingZeros_32(~InvMask);
6527 unsigned Width = (32 - CountLeadingZeros_32(~InvMask)) - LSB;
6528 unsigned Mask = (1 << Width)-1;
Evan Cheng0c1aec12010-12-14 03:22:07 +00006529 unsigned Mask2 = N11C->getZExtValue();
Evan Chengbf188ae2011-06-15 01:12:31 +00006530 if ((Mask & (~Mask2)) == 0)
Evan Cheng0c1aec12010-12-14 03:22:07 +00006531 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
6532 N->getOperand(0), N1.getOperand(0),
6533 N->getOperand(2));
6534 }
6535 return SDValue();
6536}
6537
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006538/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
6539/// ARMISD::VMOVRRD.
6540static SDValue PerformVMOVRRDCombine(SDNode *N,
6541 TargetLowering::DAGCombinerInfo &DCI) {
6542 // vmovrrd(vmovdrr x, y) -> x,y
6543 SDValue InDouble = N->getOperand(0);
6544 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
6545 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Cameron Zwarich4071a712011-04-02 02:40:43 +00006546
6547 // vmovrrd(load f64) -> (load i32), (load i32)
6548 SDNode *InNode = InDouble.getNode();
6549 if (ISD::isNormalLoad(InNode) && InNode->hasOneUse() &&
6550 InNode->getValueType(0) == MVT::f64 &&
6551 InNode->getOperand(1).getOpcode() == ISD::FrameIndex &&
6552 !cast<LoadSDNode>(InNode)->isVolatile()) {
6553 // TODO: Should this be done for non-FrameIndex operands?
6554 LoadSDNode *LD = cast<LoadSDNode>(InNode);
6555
6556 SelectionDAG &DAG = DCI.DAG;
6557 DebugLoc DL = LD->getDebugLoc();
6558 SDValue BasePtr = LD->getBasePtr();
6559 SDValue NewLD1 = DAG.getLoad(MVT::i32, DL, LD->getChain(), BasePtr,
6560 LD->getPointerInfo(), LD->isVolatile(),
6561 LD->isNonTemporal(), LD->getAlignment());
6562
6563 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
6564 DAG.getConstant(4, MVT::i32));
6565 SDValue NewLD2 = DAG.getLoad(MVT::i32, DL, NewLD1.getValue(1), OffsetPtr,
6566 LD->getPointerInfo(), LD->isVolatile(),
6567 LD->isNonTemporal(),
6568 std::min(4U, LD->getAlignment() / 2));
6569
6570 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLD2.getValue(1));
6571 SDValue Result = DCI.CombineTo(N, NewLD1, NewLD2);
6572 DCI.RemoveFromWorklist(LD);
6573 DAG.DeleteNode(LD);
6574 return Result;
6575 }
6576
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006577 return SDValue();
6578}
6579
6580/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
6581/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
6582static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
6583 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
6584 SDValue Op0 = N->getOperand(0);
6585 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006586 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006587 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006588 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006589 Op1 = Op1.getOperand(0);
6590 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
6591 Op0.getNode() == Op1.getNode() &&
6592 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006593 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006594 N->getValueType(0), Op0.getOperand(0));
6595 return SDValue();
6596}
6597
Bob Wilson31600902010-12-21 06:43:19 +00006598/// PerformSTORECombine - Target-specific dag combine xforms for
6599/// ISD::STORE.
6600static SDValue PerformSTORECombine(SDNode *N,
6601 TargetLowering::DAGCombinerInfo &DCI) {
6602 // Bitcast an i64 store extracted from a vector to f64.
6603 // Otherwise, the i64 value will be legalized to a pair of i32 values.
6604 StoreSDNode *St = cast<StoreSDNode>(N);
6605 SDValue StVal = St->getValue();
Cameron Zwarichd0aacbc2011-04-12 02:24:17 +00006606 if (!ISD::isNormalStore(St) || St->isVolatile())
6607 return SDValue();
6608
6609 if (StVal.getNode()->getOpcode() == ARMISD::VMOVDRR &&
6610 StVal.getNode()->hasOneUse() && !St->isVolatile()) {
6611 SelectionDAG &DAG = DCI.DAG;
6612 DebugLoc DL = St->getDebugLoc();
6613 SDValue BasePtr = St->getBasePtr();
6614 SDValue NewST1 = DAG.getStore(St->getChain(), DL,
6615 StVal.getNode()->getOperand(0), BasePtr,
6616 St->getPointerInfo(), St->isVolatile(),
6617 St->isNonTemporal(), St->getAlignment());
6618
6619 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
6620 DAG.getConstant(4, MVT::i32));
6621 return DAG.getStore(NewST1.getValue(0), DL, StVal.getNode()->getOperand(1),
6622 OffsetPtr, St->getPointerInfo(), St->isVolatile(),
6623 St->isNonTemporal(),
6624 std::min(4U, St->getAlignment() / 2));
6625 }
6626
6627 if (StVal.getValueType() != MVT::i64 ||
Bob Wilson31600902010-12-21 06:43:19 +00006628 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6629 return SDValue();
6630
6631 SelectionDAG &DAG = DCI.DAG;
6632 DebugLoc dl = StVal.getDebugLoc();
6633 SDValue IntVec = StVal.getOperand(0);
6634 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
6635 IntVec.getValueType().getVectorNumElements());
6636 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
6637 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6638 Vec, StVal.getOperand(1));
6639 dl = N->getDebugLoc();
6640 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
6641 // Make the DAGCombiner fold the bitcasts.
6642 DCI.AddToWorklist(Vec.getNode());
6643 DCI.AddToWorklist(ExtElt.getNode());
6644 DCI.AddToWorklist(V.getNode());
6645 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
6646 St->getPointerInfo(), St->isVolatile(),
6647 St->isNonTemporal(), St->getAlignment(),
6648 St->getTBAAInfo());
6649}
6650
6651/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
6652/// are normal, non-volatile loads. If so, it is profitable to bitcast an
6653/// i64 vector to have f64 elements, since the value can then be loaded
6654/// directly into a VFP register.
6655static bool hasNormalLoadOperand(SDNode *N) {
6656 unsigned NumElts = N->getValueType(0).getVectorNumElements();
6657 for (unsigned i = 0; i < NumElts; ++i) {
6658 SDNode *Elt = N->getOperand(i).getNode();
6659 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
6660 return true;
6661 }
6662 return false;
6663}
6664
Bob Wilson75f02882010-09-17 22:59:05 +00006665/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
6666/// ISD::BUILD_VECTOR.
Bob Wilson31600902010-12-21 06:43:19 +00006667static SDValue PerformBUILD_VECTORCombine(SDNode *N,
6668 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilson75f02882010-09-17 22:59:05 +00006669 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
6670 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
6671 // into a pair of GPRs, which is fine when the value is used as a scalar,
6672 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson31600902010-12-21 06:43:19 +00006673 SelectionDAG &DAG = DCI.DAG;
6674 if (N->getNumOperands() == 2) {
6675 SDValue RV = PerformVMOVDRRCombine(N, DAG);
6676 if (RV.getNode())
6677 return RV;
6678 }
Bob Wilson75f02882010-09-17 22:59:05 +00006679
Bob Wilson31600902010-12-21 06:43:19 +00006680 // Load i64 elements as f64 values so that type legalization does not split
6681 // them up into i32 values.
6682 EVT VT = N->getValueType(0);
6683 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
6684 return SDValue();
6685 DebugLoc dl = N->getDebugLoc();
6686 SmallVector<SDValue, 8> Ops;
6687 unsigned NumElts = VT.getVectorNumElements();
6688 for (unsigned i = 0; i < NumElts; ++i) {
6689 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
6690 Ops.push_back(V);
6691 // Make the DAGCombiner fold the bitcast.
6692 DCI.AddToWorklist(V.getNode());
6693 }
6694 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
6695 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
6696 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
6697}
6698
6699/// PerformInsertEltCombine - Target-specific dag combine xforms for
6700/// ISD::INSERT_VECTOR_ELT.
6701static SDValue PerformInsertEltCombine(SDNode *N,
6702 TargetLowering::DAGCombinerInfo &DCI) {
6703 // Bitcast an i64 load inserted into a vector to f64.
6704 // Otherwise, the i64 value will be legalized to a pair of i32 values.
6705 EVT VT = N->getValueType(0);
6706 SDNode *Elt = N->getOperand(1).getNode();
6707 if (VT.getVectorElementType() != MVT::i64 ||
6708 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
6709 return SDValue();
6710
6711 SelectionDAG &DAG = DCI.DAG;
6712 DebugLoc dl = N->getDebugLoc();
6713 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
6714 VT.getVectorNumElements());
6715 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
6716 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
6717 // Make the DAGCombiner fold the bitcasts.
6718 DCI.AddToWorklist(Vec.getNode());
6719 DCI.AddToWorklist(V.getNode());
6720 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
6721 Vec, V, N->getOperand(2));
6722 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilson75f02882010-09-17 22:59:05 +00006723}
6724
Bob Wilsonf20700c2010-10-27 20:38:28 +00006725/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
6726/// ISD::VECTOR_SHUFFLE.
6727static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
6728 // The LLVM shufflevector instruction does not require the shuffle mask
6729 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
6730 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
6731 // operands do not match the mask length, they are extended by concatenating
6732 // them with undef vectors. That is probably the right thing for other
6733 // targets, but for NEON it is better to concatenate two double-register
6734 // size vector operands into a single quad-register size vector. Do that
6735 // transformation here:
6736 // shuffle(concat(v1, undef), concat(v2, undef)) ->
6737 // shuffle(concat(v1, v2), undef)
6738 SDValue Op0 = N->getOperand(0);
6739 SDValue Op1 = N->getOperand(1);
6740 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
6741 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
6742 Op0.getNumOperands() != 2 ||
6743 Op1.getNumOperands() != 2)
6744 return SDValue();
6745 SDValue Concat0Op1 = Op0.getOperand(1);
6746 SDValue Concat1Op1 = Op1.getOperand(1);
6747 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
6748 Concat1Op1.getOpcode() != ISD::UNDEF)
6749 return SDValue();
6750 // Skip the transformation if any of the types are illegal.
6751 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6752 EVT VT = N->getValueType(0);
6753 if (!TLI.isTypeLegal(VT) ||
6754 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
6755 !TLI.isTypeLegal(Concat1Op1.getValueType()))
6756 return SDValue();
6757
6758 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
6759 Op0.getOperand(0), Op1.getOperand(0));
6760 // Translate the shuffle mask.
6761 SmallVector<int, 16> NewMask;
6762 unsigned NumElts = VT.getVectorNumElements();
6763 unsigned HalfElts = NumElts/2;
6764 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
6765 for (unsigned n = 0; n < NumElts; ++n) {
6766 int MaskElt = SVN->getMaskElt(n);
6767 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00006768 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00006769 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00006770 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00006771 NewElt = HalfElts + MaskElt - NumElts;
6772 NewMask.push_back(NewElt);
6773 }
6774 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
6775 DAG.getUNDEF(VT), NewMask.data());
6776}
6777
Bob Wilson1c3ef902011-02-07 17:43:21 +00006778/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
6779/// NEON load/store intrinsics to merge base address updates.
6780static SDValue CombineBaseUpdate(SDNode *N,
6781 TargetLowering::DAGCombinerInfo &DCI) {
6782 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
6783 return SDValue();
6784
6785 SelectionDAG &DAG = DCI.DAG;
6786 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
6787 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
6788 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
6789 SDValue Addr = N->getOperand(AddrOpIdx);
6790
6791 // Search for a use of the address operand that is an increment.
6792 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
6793 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
6794 SDNode *User = *UI;
6795 if (User->getOpcode() != ISD::ADD ||
6796 UI.getUse().getResNo() != Addr.getResNo())
6797 continue;
6798
6799 // Check that the add is independent of the load/store. Otherwise, folding
6800 // it would create a cycle.
6801 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
6802 continue;
6803
6804 // Find the new opcode for the updating load/store.
6805 bool isLoad = true;
6806 bool isLaneOp = false;
6807 unsigned NewOpc = 0;
6808 unsigned NumVecs = 0;
6809 if (isIntrinsic) {
6810 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
6811 switch (IntNo) {
6812 default: assert(0 && "unexpected intrinsic for Neon base update");
6813 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
6814 NumVecs = 1; break;
6815 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
6816 NumVecs = 2; break;
6817 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
6818 NumVecs = 3; break;
6819 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
6820 NumVecs = 4; break;
6821 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
6822 NumVecs = 2; isLaneOp = true; break;
6823 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
6824 NumVecs = 3; isLaneOp = true; break;
6825 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
6826 NumVecs = 4; isLaneOp = true; break;
6827 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
6828 NumVecs = 1; isLoad = false; break;
6829 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
6830 NumVecs = 2; isLoad = false; break;
6831 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
6832 NumVecs = 3; isLoad = false; break;
6833 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
6834 NumVecs = 4; isLoad = false; break;
6835 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
6836 NumVecs = 2; isLoad = false; isLaneOp = true; break;
6837 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
6838 NumVecs = 3; isLoad = false; isLaneOp = true; break;
6839 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
6840 NumVecs = 4; isLoad = false; isLaneOp = true; break;
6841 }
6842 } else {
6843 isLaneOp = true;
6844 switch (N->getOpcode()) {
6845 default: assert(0 && "unexpected opcode for Neon base update");
6846 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
6847 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
6848 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
6849 }
6850 }
6851
6852 // Find the size of memory referenced by the load/store.
6853 EVT VecTy;
6854 if (isLoad)
6855 VecTy = N->getValueType(0);
Owen Anderson76706012011-04-05 21:48:57 +00006856 else
Bob Wilson1c3ef902011-02-07 17:43:21 +00006857 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
6858 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
6859 if (isLaneOp)
6860 NumBytes /= VecTy.getVectorNumElements();
6861
6862 // If the increment is a constant, it must match the memory ref size.
6863 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
6864 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
6865 uint64_t IncVal = CInc->getZExtValue();
6866 if (IncVal != NumBytes)
6867 continue;
6868 } else if (NumBytes >= 3 * 16) {
6869 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
6870 // separate instructions that make it harder to use a non-constant update.
6871 continue;
6872 }
6873
6874 // Create the new updating load/store node.
6875 EVT Tys[6];
6876 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
6877 unsigned n;
6878 for (n = 0; n < NumResultVecs; ++n)
6879 Tys[n] = VecTy;
6880 Tys[n++] = MVT::i32;
6881 Tys[n] = MVT::Other;
6882 SDVTList SDTys = DAG.getVTList(Tys, NumResultVecs+2);
6883 SmallVector<SDValue, 8> Ops;
6884 Ops.push_back(N->getOperand(0)); // incoming chain
6885 Ops.push_back(N->getOperand(AddrOpIdx));
6886 Ops.push_back(Inc);
6887 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
6888 Ops.push_back(N->getOperand(i));
6889 }
6890 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
6891 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, N->getDebugLoc(), SDTys,
6892 Ops.data(), Ops.size(),
6893 MemInt->getMemoryVT(),
6894 MemInt->getMemOperand());
6895
6896 // Update the uses.
6897 std::vector<SDValue> NewResults;
6898 for (unsigned i = 0; i < NumResultVecs; ++i) {
6899 NewResults.push_back(SDValue(UpdN.getNode(), i));
6900 }
6901 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
6902 DCI.CombineTo(N, NewResults);
6903 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
6904
6905 break;
Owen Anderson76706012011-04-05 21:48:57 +00006906 }
Bob Wilson1c3ef902011-02-07 17:43:21 +00006907 return SDValue();
6908}
6909
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006910/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
6911/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
6912/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
6913/// return true.
6914static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
6915 SelectionDAG &DAG = DCI.DAG;
6916 EVT VT = N->getValueType(0);
6917 // vldN-dup instructions only support 64-bit vectors for N > 1.
6918 if (!VT.is64BitVector())
6919 return false;
6920
6921 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
6922 SDNode *VLD = N->getOperand(0).getNode();
6923 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
6924 return false;
6925 unsigned NumVecs = 0;
6926 unsigned NewOpc = 0;
6927 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
6928 if (IntNo == Intrinsic::arm_neon_vld2lane) {
6929 NumVecs = 2;
6930 NewOpc = ARMISD::VLD2DUP;
6931 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
6932 NumVecs = 3;
6933 NewOpc = ARMISD::VLD3DUP;
6934 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
6935 NumVecs = 4;
6936 NewOpc = ARMISD::VLD4DUP;
6937 } else {
6938 return false;
6939 }
6940
6941 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
6942 // numbers match the load.
6943 unsigned VLDLaneNo =
6944 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
6945 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
6946 UI != UE; ++UI) {
6947 // Ignore uses of the chain result.
6948 if (UI.getUse().getResNo() == NumVecs)
6949 continue;
6950 SDNode *User = *UI;
6951 if (User->getOpcode() != ARMISD::VDUPLANE ||
6952 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
6953 return false;
6954 }
6955
6956 // Create the vldN-dup node.
6957 EVT Tys[5];
6958 unsigned n;
6959 for (n = 0; n < NumVecs; ++n)
6960 Tys[n] = VT;
6961 Tys[n] = MVT::Other;
6962 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
6963 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
6964 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
6965 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
6966 Ops, 2, VLDMemInt->getMemoryVT(),
6967 VLDMemInt->getMemOperand());
6968
6969 // Update the uses.
6970 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
6971 UI != UE; ++UI) {
6972 unsigned ResNo = UI.getUse().getResNo();
6973 // Ignore uses of the chain result.
6974 if (ResNo == NumVecs)
6975 continue;
6976 SDNode *User = *UI;
6977 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
6978 }
6979
6980 // Now the vldN-lane intrinsic is dead except for its chain result.
6981 // Update uses of the chain.
6982 std::vector<SDValue> VLDDupResults;
6983 for (unsigned n = 0; n < NumVecs; ++n)
6984 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
6985 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
6986 DCI.CombineTo(VLD, VLDDupResults);
6987
6988 return true;
6989}
6990
Bob Wilson9e82bf12010-07-14 01:22:12 +00006991/// PerformVDUPLANECombine - Target-specific dag combine xforms for
6992/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006993static SDValue PerformVDUPLANECombine(SDNode *N,
6994 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00006995 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00006996
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006997 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
6998 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
6999 if (CombineVLDDUP(N, DCI))
7000 return SDValue(N, 0);
7001
7002 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
7003 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007004 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00007005 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00007006 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00007007 return SDValue();
7008
7009 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
7010 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
7011 // The canonical VMOV for a zero vector uses a 32-bit element size.
7012 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7013 unsigned EltBits;
7014 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
7015 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00007016 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00007017 if (EltSize > VT.getVectorElementType().getSizeInBits())
7018 return SDValue();
7019
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00007020 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00007021}
7022
Eric Christopherfa6f5912011-06-29 21:10:36 +00007023// isConstVecPow2 - Return true if each vector element is a power of 2, all
Chad Rosieref01edf2011-06-24 19:23:04 +00007024// elements are the same constant, C, and Log2(C) ranges from 1 to 32.
7025static bool isConstVecPow2(SDValue ConstVec, bool isSigned, uint64_t &C)
7026{
Chad Rosier118c9a02011-06-28 17:26:57 +00007027 integerPart cN;
7028 integerPart c0 = 0;
Chad Rosieref01edf2011-06-24 19:23:04 +00007029 for (unsigned I = 0, E = ConstVec.getValueType().getVectorNumElements();
7030 I != E; I++) {
7031 ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(ConstVec.getOperand(I));
7032 if (!C)
7033 return false;
7034
Eric Christopherfa6f5912011-06-29 21:10:36 +00007035 bool isExact;
Chad Rosieref01edf2011-06-24 19:23:04 +00007036 APFloat APF = C->getValueAPF();
7037 if (APF.convertToInteger(&cN, 64, isSigned, APFloat::rmTowardZero, &isExact)
7038 != APFloat::opOK || !isExact)
7039 return false;
7040
7041 c0 = (I == 0) ? cN : c0;
7042 if (!isPowerOf2_64(cN) || c0 != cN || Log2_64(c0) < 1 || Log2_64(c0) > 32)
7043 return false;
7044 }
7045 C = c0;
7046 return true;
7047}
7048
7049/// PerformVCVTCombine - VCVT (floating-point to fixed-point, Advanced SIMD)
7050/// can replace combinations of VMUL and VCVT (floating-point to integer)
7051/// when the VMUL has a constant operand that is a power of 2.
7052///
7053/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
7054/// vmul.f32 d16, d17, d16
7055/// vcvt.s32.f32 d16, d16
7056/// becomes:
7057/// vcvt.s32.f32 d16, d16, #3
7058static SDValue PerformVCVTCombine(SDNode *N,
7059 TargetLowering::DAGCombinerInfo &DCI,
7060 const ARMSubtarget *Subtarget) {
7061 SelectionDAG &DAG = DCI.DAG;
7062 SDValue Op = N->getOperand(0);
7063
7064 if (!Subtarget->hasNEON() || !Op.getValueType().isVector() ||
7065 Op.getOpcode() != ISD::FMUL)
7066 return SDValue();
7067
7068 uint64_t C;
7069 SDValue N0 = Op->getOperand(0);
7070 SDValue ConstVec = Op->getOperand(1);
7071 bool isSigned = N->getOpcode() == ISD::FP_TO_SINT;
7072
Eric Christopherfa6f5912011-06-29 21:10:36 +00007073 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
Chad Rosieref01edf2011-06-24 19:23:04 +00007074 !isConstVecPow2(ConstVec, isSigned, C))
7075 return SDValue();
7076
7077 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfp2fxs :
7078 Intrinsic::arm_neon_vcvtfp2fxu;
7079 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
7080 N->getValueType(0),
Eric Christopherfa6f5912011-06-29 21:10:36 +00007081 DAG.getConstant(IntrinsicOpcode, MVT::i32), N0,
Chad Rosieref01edf2011-06-24 19:23:04 +00007082 DAG.getConstant(Log2_64(C), MVT::i32));
7083}
7084
7085/// PerformVDIVCombine - VCVT (fixed-point to floating-point, Advanced SIMD)
7086/// can replace combinations of VCVT (integer to floating-point) and VDIV
7087/// when the VDIV has a constant operand that is a power of 2.
7088///
7089/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
7090/// vcvt.f32.s32 d16, d16
7091/// vdiv.f32 d16, d17, d16
7092/// becomes:
7093/// vcvt.f32.s32 d16, d16, #3
7094static SDValue PerformVDIVCombine(SDNode *N,
7095 TargetLowering::DAGCombinerInfo &DCI,
7096 const ARMSubtarget *Subtarget) {
7097 SelectionDAG &DAG = DCI.DAG;
7098 SDValue Op = N->getOperand(0);
7099 unsigned OpOpcode = Op.getNode()->getOpcode();
7100
7101 if (!Subtarget->hasNEON() || !N->getValueType(0).isVector() ||
7102 (OpOpcode != ISD::SINT_TO_FP && OpOpcode != ISD::UINT_TO_FP))
7103 return SDValue();
7104
7105 uint64_t C;
7106 SDValue ConstVec = N->getOperand(1);
7107 bool isSigned = OpOpcode == ISD::SINT_TO_FP;
7108
7109 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
7110 !isConstVecPow2(ConstVec, isSigned, C))
7111 return SDValue();
7112
Eric Christopherfa6f5912011-06-29 21:10:36 +00007113 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfxs2fp :
Chad Rosieref01edf2011-06-24 19:23:04 +00007114 Intrinsic::arm_neon_vcvtfxu2fp;
7115 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
7116 Op.getValueType(),
Eric Christopherfa6f5912011-06-29 21:10:36 +00007117 DAG.getConstant(IntrinsicOpcode, MVT::i32),
Chad Rosieref01edf2011-06-24 19:23:04 +00007118 Op.getOperand(0), DAG.getConstant(Log2_64(C), MVT::i32));
7119}
7120
7121/// Getvshiftimm - Check if this is a valid build_vector for the immediate
Bob Wilson5bafff32009-06-22 23:27:02 +00007122/// operand of a vector shift operation, where all the elements of the
7123/// build_vector must have the same constant integer value.
7124static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
7125 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007126 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00007127 Op = Op.getOperand(0);
7128 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
7129 APInt SplatBits, SplatUndef;
7130 unsigned SplatBitSize;
7131 bool HasAnyUndefs;
7132 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
7133 HasAnyUndefs, ElementBits) ||
7134 SplatBitSize > ElementBits)
7135 return false;
7136 Cnt = SplatBits.getSExtValue();
7137 return true;
7138}
7139
7140/// isVShiftLImm - Check if this is a valid build_vector for the immediate
7141/// operand of a vector shift left operation. That value must be in the range:
7142/// 0 <= Value < ElementBits for a left shift; or
7143/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00007144static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00007145 assert(VT.isVector() && "vector shift count is not a vector type");
7146 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
7147 if (! getVShiftImm(Op, ElementBits, Cnt))
7148 return false;
7149 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
7150}
7151
7152/// isVShiftRImm - Check if this is a valid build_vector for the immediate
7153/// operand of a vector shift right operation. For a shift opcode, the value
7154/// is positive, but for an intrinsic the value count must be negative. The
7155/// absolute value must be in the range:
7156/// 1 <= |Value| <= ElementBits for a right shift; or
7157/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00007158static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00007159 int64_t &Cnt) {
7160 assert(VT.isVector() && "vector shift count is not a vector type");
7161 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
7162 if (! getVShiftImm(Op, ElementBits, Cnt))
7163 return false;
7164 if (isIntrinsic)
7165 Cnt = -Cnt;
7166 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
7167}
7168
7169/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
7170static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
7171 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
7172 switch (IntNo) {
7173 default:
7174 // Don't do anything for most intrinsics.
7175 break;
7176
7177 // Vector shifts: check for immediate versions and lower them.
7178 // Note: This is done during DAG combining instead of DAG legalizing because
7179 // the build_vectors for 64-bit vector element shift counts are generally
7180 // not legal, and it is hard to see their values after they get legalized to
7181 // loads from a constant pool.
7182 case Intrinsic::arm_neon_vshifts:
7183 case Intrinsic::arm_neon_vshiftu:
7184 case Intrinsic::arm_neon_vshiftls:
7185 case Intrinsic::arm_neon_vshiftlu:
7186 case Intrinsic::arm_neon_vshiftn:
7187 case Intrinsic::arm_neon_vrshifts:
7188 case Intrinsic::arm_neon_vrshiftu:
7189 case Intrinsic::arm_neon_vrshiftn:
7190 case Intrinsic::arm_neon_vqshifts:
7191 case Intrinsic::arm_neon_vqshiftu:
7192 case Intrinsic::arm_neon_vqshiftsu:
7193 case Intrinsic::arm_neon_vqshiftns:
7194 case Intrinsic::arm_neon_vqshiftnu:
7195 case Intrinsic::arm_neon_vqshiftnsu:
7196 case Intrinsic::arm_neon_vqrshiftns:
7197 case Intrinsic::arm_neon_vqrshiftnu:
7198 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00007199 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00007200 int64_t Cnt;
7201 unsigned VShiftOpc = 0;
7202
7203 switch (IntNo) {
7204 case Intrinsic::arm_neon_vshifts:
7205 case Intrinsic::arm_neon_vshiftu:
7206 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
7207 VShiftOpc = ARMISD::VSHL;
7208 break;
7209 }
7210 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
7211 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
7212 ARMISD::VSHRs : ARMISD::VSHRu);
7213 break;
7214 }
7215 return SDValue();
7216
7217 case Intrinsic::arm_neon_vshiftls:
7218 case Intrinsic::arm_neon_vshiftlu:
7219 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
7220 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007221 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00007222
7223 case Intrinsic::arm_neon_vrshifts:
7224 case Intrinsic::arm_neon_vrshiftu:
7225 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
7226 break;
7227 return SDValue();
7228
7229 case Intrinsic::arm_neon_vqshifts:
7230 case Intrinsic::arm_neon_vqshiftu:
7231 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
7232 break;
7233 return SDValue();
7234
7235 case Intrinsic::arm_neon_vqshiftsu:
7236 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
7237 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007238 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00007239
7240 case Intrinsic::arm_neon_vshiftn:
7241 case Intrinsic::arm_neon_vrshiftn:
7242 case Intrinsic::arm_neon_vqshiftns:
7243 case Intrinsic::arm_neon_vqshiftnu:
7244 case Intrinsic::arm_neon_vqshiftnsu:
7245 case Intrinsic::arm_neon_vqrshiftns:
7246 case Intrinsic::arm_neon_vqrshiftnu:
7247 case Intrinsic::arm_neon_vqrshiftnsu:
7248 // Narrowing shifts require an immediate right shift.
7249 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
7250 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00007251 llvm_unreachable("invalid shift count for narrowing vector shift "
7252 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00007253
7254 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007255 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00007256 }
7257
7258 switch (IntNo) {
7259 case Intrinsic::arm_neon_vshifts:
7260 case Intrinsic::arm_neon_vshiftu:
7261 // Opcode already set above.
7262 break;
7263 case Intrinsic::arm_neon_vshiftls:
7264 case Intrinsic::arm_neon_vshiftlu:
7265 if (Cnt == VT.getVectorElementType().getSizeInBits())
7266 VShiftOpc = ARMISD::VSHLLi;
7267 else
7268 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
7269 ARMISD::VSHLLs : ARMISD::VSHLLu);
7270 break;
7271 case Intrinsic::arm_neon_vshiftn:
7272 VShiftOpc = ARMISD::VSHRN; break;
7273 case Intrinsic::arm_neon_vrshifts:
7274 VShiftOpc = ARMISD::VRSHRs; break;
7275 case Intrinsic::arm_neon_vrshiftu:
7276 VShiftOpc = ARMISD::VRSHRu; break;
7277 case Intrinsic::arm_neon_vrshiftn:
7278 VShiftOpc = ARMISD::VRSHRN; break;
7279 case Intrinsic::arm_neon_vqshifts:
7280 VShiftOpc = ARMISD::VQSHLs; break;
7281 case Intrinsic::arm_neon_vqshiftu:
7282 VShiftOpc = ARMISD::VQSHLu; break;
7283 case Intrinsic::arm_neon_vqshiftsu:
7284 VShiftOpc = ARMISD::VQSHLsu; break;
7285 case Intrinsic::arm_neon_vqshiftns:
7286 VShiftOpc = ARMISD::VQSHRNs; break;
7287 case Intrinsic::arm_neon_vqshiftnu:
7288 VShiftOpc = ARMISD::VQSHRNu; break;
7289 case Intrinsic::arm_neon_vqshiftnsu:
7290 VShiftOpc = ARMISD::VQSHRNsu; break;
7291 case Intrinsic::arm_neon_vqrshiftns:
7292 VShiftOpc = ARMISD::VQRSHRNs; break;
7293 case Intrinsic::arm_neon_vqrshiftnu:
7294 VShiftOpc = ARMISD::VQRSHRNu; break;
7295 case Intrinsic::arm_neon_vqrshiftnsu:
7296 VShiftOpc = ARMISD::VQRSHRNsu; break;
7297 }
7298
7299 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00007300 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00007301 }
7302
7303 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00007304 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00007305 int64_t Cnt;
7306 unsigned VShiftOpc = 0;
7307
7308 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
7309 VShiftOpc = ARMISD::VSLI;
7310 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
7311 VShiftOpc = ARMISD::VSRI;
7312 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00007313 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00007314 }
7315
7316 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
7317 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00007318 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00007319 }
7320
7321 case Intrinsic::arm_neon_vqrshifts:
7322 case Intrinsic::arm_neon_vqrshiftu:
7323 // No immediate versions of these to check for.
7324 break;
7325 }
7326
7327 return SDValue();
7328}
7329
7330/// PerformShiftCombine - Checks for immediate versions of vector shifts and
7331/// lowers them. As with the vector shift intrinsics, this is done during DAG
7332/// combining instead of DAG legalizing because the build_vectors for 64-bit
7333/// vector element shift counts are generally not legal, and it is hard to see
7334/// their values after they get legalized to loads from a constant pool.
7335static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
7336 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00007337 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00007338
7339 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00007340 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7341 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00007342 return SDValue();
7343
7344 assert(ST->hasNEON() && "unexpected vector shift");
7345 int64_t Cnt;
7346
7347 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007348 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00007349
7350 case ISD::SHL:
7351 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
7352 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00007353 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00007354 break;
7355
7356 case ISD::SRA:
7357 case ISD::SRL:
7358 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
7359 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
7360 ARMISD::VSHRs : ARMISD::VSHRu);
7361 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00007362 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00007363 }
7364 }
7365 return SDValue();
7366}
7367
7368/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
7369/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
7370static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
7371 const ARMSubtarget *ST) {
7372 SDValue N0 = N->getOperand(0);
7373
7374 // Check for sign- and zero-extensions of vector extract operations of 8-
7375 // and 16-bit vector elements. NEON supports these directly. They are
7376 // handled during DAG combining because type legalization will promote them
7377 // to 32-bit types and it is messy to recognize the operations after that.
7378 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
7379 SDValue Vec = N0.getOperand(0);
7380 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00007381 EVT VT = N->getValueType(0);
7382 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00007383 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7384
Owen Anderson825b72b2009-08-11 20:47:22 +00007385 if (VT == MVT::i32 &&
7386 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00007387 TLI.isTypeLegal(Vec.getValueType()) &&
7388 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00007389
7390 unsigned Opc = 0;
7391 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007392 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00007393 case ISD::SIGN_EXTEND:
7394 Opc = ARMISD::VGETLANEs;
7395 break;
7396 case ISD::ZERO_EXTEND:
7397 case ISD::ANY_EXTEND:
7398 Opc = ARMISD::VGETLANEu;
7399 break;
7400 }
7401 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
7402 }
7403 }
7404
7405 return SDValue();
7406}
7407
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007408/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
7409/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
7410static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
7411 const ARMSubtarget *ST) {
7412 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00007413 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007414 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
7415 // a NaN; only do the transformation when it matches that behavior.
7416
7417 // For now only do this when using NEON for FP operations; if using VFP, it
7418 // is not obvious that the benefit outweighs the cost of switching to the
7419 // NEON pipeline.
7420 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
7421 N->getValueType(0) != MVT::f32)
7422 return SDValue();
7423
7424 SDValue CondLHS = N->getOperand(0);
7425 SDValue CondRHS = N->getOperand(1);
7426 SDValue LHS = N->getOperand(2);
7427 SDValue RHS = N->getOperand(3);
7428 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
7429
7430 unsigned Opcode = 0;
7431 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00007432 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007433 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00007434 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007435 IsReversed = true ; // x CC y ? y : x
7436 } else {
7437 return SDValue();
7438 }
7439
Bob Wilsone742bb52010-02-24 22:15:53 +00007440 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007441 switch (CC) {
7442 default: break;
7443 case ISD::SETOLT:
7444 case ISD::SETOLE:
7445 case ISD::SETLT:
7446 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007447 case ISD::SETULT:
7448 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00007449 // If LHS is NaN, an ordered comparison will be false and the result will
7450 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
7451 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
7452 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
7453 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
7454 break;
7455 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
7456 // will return -0, so vmin can only be used for unsafe math or if one of
7457 // the operands is known to be nonzero.
7458 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
7459 !UnsafeFPMath &&
7460 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
7461 break;
7462 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007463 break;
7464
7465 case ISD::SETOGT:
7466 case ISD::SETOGE:
7467 case ISD::SETGT:
7468 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007469 case ISD::SETUGT:
7470 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00007471 // If LHS is NaN, an ordered comparison will be false and the result will
7472 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
7473 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
7474 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
7475 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
7476 break;
7477 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
7478 // will return +0, so vmax can only be used for unsafe math or if one of
7479 // the operands is known to be nonzero.
7480 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
7481 !UnsafeFPMath &&
7482 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
7483 break;
7484 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007485 break;
7486 }
7487
7488 if (!Opcode)
7489 return SDValue();
7490 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
7491}
7492
Evan Chenge721f5c2011-07-13 00:42:17 +00007493/// PerformCMOVCombine - Target-specific DAG combining for ARMISD::CMOV.
7494SDValue
7495ARMTargetLowering::PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const {
7496 SDValue Cmp = N->getOperand(4);
7497 if (Cmp.getOpcode() != ARMISD::CMPZ)
7498 // Only looking at EQ and NE cases.
7499 return SDValue();
7500
7501 EVT VT = N->getValueType(0);
7502 DebugLoc dl = N->getDebugLoc();
7503 SDValue LHS = Cmp.getOperand(0);
7504 SDValue RHS = Cmp.getOperand(1);
7505 SDValue FalseVal = N->getOperand(0);
7506 SDValue TrueVal = N->getOperand(1);
7507 SDValue ARMcc = N->getOperand(2);
Jim Grosbachb04546f2011-09-13 20:30:37 +00007508 ARMCC::CondCodes CC =
7509 (ARMCC::CondCodes)cast<ConstantSDNode>(ARMcc)->getZExtValue();
Evan Chenge721f5c2011-07-13 00:42:17 +00007510
7511 // Simplify
7512 // mov r1, r0
7513 // cmp r1, x
7514 // mov r0, y
7515 // moveq r0, x
7516 // to
7517 // cmp r0, x
7518 // movne r0, y
7519 //
7520 // mov r1, r0
7521 // cmp r1, x
7522 // mov r0, x
7523 // movne r0, y
7524 // to
7525 // cmp r0, x
7526 // movne r0, y
7527 /// FIXME: Turn this into a target neutral optimization?
7528 SDValue Res;
Evan Cheng9b88d2d2011-09-28 23:16:31 +00007529 if (CC == ARMCC::NE && FalseVal == RHS && FalseVal != LHS) {
Evan Chenge721f5c2011-07-13 00:42:17 +00007530 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, TrueVal, ARMcc,
7531 N->getOperand(3), Cmp);
7532 } else if (CC == ARMCC::EQ && TrueVal == RHS) {
7533 SDValue ARMcc;
7534 SDValue NewCmp = getARMCmp(LHS, RHS, ISD::SETNE, ARMcc, DAG, dl);
7535 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, FalseVal, ARMcc,
7536 N->getOperand(3), NewCmp);
7537 }
7538
7539 if (Res.getNode()) {
7540 APInt KnownZero, KnownOne;
7541 APInt Mask = APInt::getAllOnesValue(VT.getScalarType().getSizeInBits());
7542 DAG.ComputeMaskedBits(SDValue(N,0), Mask, KnownZero, KnownOne);
7543 // Capture demanded bits information that would be otherwise lost.
7544 if (KnownZero == 0xfffffffe)
7545 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
7546 DAG.getValueType(MVT::i1));
7547 else if (KnownZero == 0xffffff00)
7548 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
7549 DAG.getValueType(MVT::i8));
7550 else if (KnownZero == 0xffff0000)
7551 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
7552 DAG.getValueType(MVT::i16));
7553 }
7554
7555 return Res;
7556}
7557
Dan Gohman475871a2008-07-27 21:46:04 +00007558SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00007559 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00007560 switch (N->getOpcode()) {
7561 default: break;
Tanya Lattner189531f2011-06-14 23:48:48 +00007562 case ISD::ADD: return PerformADDCombine(N, DCI, Subtarget);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007563 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00007564 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00007565 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00007566 case ISD::AND: return PerformANDCombine(N, DCI);
Evan Cheng0c1aec12010-12-14 03:22:07 +00007567 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00007568 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00007569 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson31600902010-12-21 06:43:19 +00007570 case ISD::STORE: return PerformSTORECombine(N, DCI);
7571 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
7572 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonf20700c2010-10-27 20:38:28 +00007573 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00007574 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Chad Rosieref01edf2011-06-24 19:23:04 +00007575 case ISD::FP_TO_SINT:
7576 case ISD::FP_TO_UINT: return PerformVCVTCombine(N, DCI, Subtarget);
7577 case ISD::FDIV: return PerformVDIVCombine(N, DCI, Subtarget);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007578 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00007579 case ISD::SHL:
7580 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007581 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00007582 case ISD::SIGN_EXTEND:
7583 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007584 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
7585 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Evan Chenge721f5c2011-07-13 00:42:17 +00007586 case ARMISD::CMOV: return PerformCMOVCombine(N, DCI.DAG);
Bob Wilson1c3ef902011-02-07 17:43:21 +00007587 case ARMISD::VLD2DUP:
7588 case ARMISD::VLD3DUP:
7589 case ARMISD::VLD4DUP:
7590 return CombineBaseUpdate(N, DCI);
7591 case ISD::INTRINSIC_VOID:
7592 case ISD::INTRINSIC_W_CHAIN:
7593 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7594 case Intrinsic::arm_neon_vld1:
7595 case Intrinsic::arm_neon_vld2:
7596 case Intrinsic::arm_neon_vld3:
7597 case Intrinsic::arm_neon_vld4:
7598 case Intrinsic::arm_neon_vld2lane:
7599 case Intrinsic::arm_neon_vld3lane:
7600 case Intrinsic::arm_neon_vld4lane:
7601 case Intrinsic::arm_neon_vst1:
7602 case Intrinsic::arm_neon_vst2:
7603 case Intrinsic::arm_neon_vst3:
7604 case Intrinsic::arm_neon_vst4:
7605 case Intrinsic::arm_neon_vst2lane:
7606 case Intrinsic::arm_neon_vst3lane:
7607 case Intrinsic::arm_neon_vst4lane:
7608 return CombineBaseUpdate(N, DCI);
7609 default: break;
7610 }
7611 break;
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00007612 }
Dan Gohman475871a2008-07-27 21:46:04 +00007613 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00007614}
7615
Evan Cheng31959b12011-02-02 01:06:55 +00007616bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
7617 EVT VT) const {
7618 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
7619}
7620
Bill Wendlingaf566342009-08-15 21:21:19 +00007621bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00007622 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00007623 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00007624
7625 switch (VT.getSimpleVT().SimpleTy) {
7626 default:
7627 return false;
7628 case MVT::i8:
7629 case MVT::i16:
7630 case MVT::i32:
7631 return true;
7632 // FIXME: VLD1 etc with standard alignment is legal.
7633 }
7634}
7635
Evan Chenge6c835f2009-08-14 20:09:37 +00007636static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
7637 if (V < 0)
7638 return false;
7639
7640 unsigned Scale = 1;
7641 switch (VT.getSimpleVT().SimpleTy) {
7642 default: return false;
7643 case MVT::i1:
7644 case MVT::i8:
7645 // Scale == 1;
7646 break;
7647 case MVT::i16:
7648 // Scale == 2;
7649 Scale = 2;
7650 break;
7651 case MVT::i32:
7652 // Scale == 4;
7653 Scale = 4;
7654 break;
7655 }
7656
7657 if ((V & (Scale - 1)) != 0)
7658 return false;
7659 V /= Scale;
7660 return V == (V & ((1LL << 5) - 1));
7661}
7662
7663static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
7664 const ARMSubtarget *Subtarget) {
7665 bool isNeg = false;
7666 if (V < 0) {
7667 isNeg = true;
7668 V = - V;
7669 }
7670
7671 switch (VT.getSimpleVT().SimpleTy) {
7672 default: return false;
7673 case MVT::i1:
7674 case MVT::i8:
7675 case MVT::i16:
7676 case MVT::i32:
7677 // + imm12 or - imm8
7678 if (isNeg)
7679 return V == (V & ((1LL << 8) - 1));
7680 return V == (V & ((1LL << 12) - 1));
7681 case MVT::f32:
7682 case MVT::f64:
7683 // Same as ARM mode. FIXME: NEON?
7684 if (!Subtarget->hasVFP2())
7685 return false;
7686 if ((V & 3) != 0)
7687 return false;
7688 V >>= 2;
7689 return V == (V & ((1LL << 8) - 1));
7690 }
7691}
7692
Evan Chengb01fad62007-03-12 23:30:29 +00007693/// isLegalAddressImmediate - Return true if the integer value can be used
7694/// as the offset of the target addressing mode for load / store of the
7695/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00007696static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00007697 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00007698 if (V == 0)
7699 return true;
7700
Evan Cheng65011532009-03-09 19:15:00 +00007701 if (!VT.isSimple())
7702 return false;
7703
Evan Chenge6c835f2009-08-14 20:09:37 +00007704 if (Subtarget->isThumb1Only())
7705 return isLegalT1AddressImmediate(V, VT);
7706 else if (Subtarget->isThumb2())
7707 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00007708
Evan Chenge6c835f2009-08-14 20:09:37 +00007709 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00007710 if (V < 0)
7711 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00007712 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00007713 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00007714 case MVT::i1:
7715 case MVT::i8:
7716 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00007717 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00007718 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007719 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00007720 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00007721 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007722 case MVT::f32:
7723 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00007724 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00007725 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00007726 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00007727 return false;
7728 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00007729 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00007730 }
Evan Chenga8e29892007-01-19 07:51:42 +00007731}
7732
Evan Chenge6c835f2009-08-14 20:09:37 +00007733bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
7734 EVT VT) const {
7735 int Scale = AM.Scale;
7736 if (Scale < 0)
7737 return false;
7738
7739 switch (VT.getSimpleVT().SimpleTy) {
7740 default: return false;
7741 case MVT::i1:
7742 case MVT::i8:
7743 case MVT::i16:
7744 case MVT::i32:
7745 if (Scale == 1)
7746 return true;
7747 // r + r << imm
7748 Scale = Scale & ~1;
7749 return Scale == 2 || Scale == 4 || Scale == 8;
7750 case MVT::i64:
7751 // r + r
7752 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
7753 return true;
7754 return false;
7755 case MVT::isVoid:
7756 // Note, we allow "void" uses (basically, uses that aren't loads or
7757 // stores), because arm allows folding a scale into many arithmetic
7758 // operations. This should be made more precise and revisited later.
7759
7760 // Allow r << imm, but the imm has to be a multiple of two.
7761 if (Scale & 1) return false;
7762 return isPowerOf2_32(Scale);
7763 }
7764}
7765
Chris Lattner37caf8c2007-04-09 23:33:39 +00007766/// isLegalAddressingMode - Return true if the addressing mode represented
7767/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00007768bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007769 Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007770 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00007771 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00007772 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00007773
Chris Lattner37caf8c2007-04-09 23:33:39 +00007774 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00007775 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00007776 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00007777
Chris Lattner37caf8c2007-04-09 23:33:39 +00007778 switch (AM.Scale) {
7779 case 0: // no scale reg, must be "r+i" or "r", or "i".
7780 break;
7781 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00007782 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00007783 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00007784 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00007785 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00007786 // ARM doesn't support any R+R*scale+imm addr modes.
7787 if (AM.BaseOffs)
7788 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00007789
Bob Wilson2c7dab12009-04-08 17:55:28 +00007790 if (!VT.isSimple())
7791 return false;
7792
Evan Chenge6c835f2009-08-14 20:09:37 +00007793 if (Subtarget->isThumb2())
7794 return isLegalT2ScaledAddressingMode(AM, VT);
7795
Chris Lattnereb13d1b2007-04-10 03:48:29 +00007796 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00007797 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00007798 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00007799 case MVT::i1:
7800 case MVT::i8:
7801 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00007802 if (Scale < 0) Scale = -Scale;
7803 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00007804 return true;
7805 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00007806 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007807 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00007808 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00007809 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00007810 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00007811 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00007812 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00007813
Owen Anderson825b72b2009-08-11 20:47:22 +00007814 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00007815 // Note, we allow "void" uses (basically, uses that aren't loads or
7816 // stores), because arm allows folding a scale into many arithmetic
7817 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00007818
Chris Lattner37caf8c2007-04-09 23:33:39 +00007819 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00007820 if (Scale & 1) return false;
7821 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00007822 }
7823 break;
Evan Chengb01fad62007-03-12 23:30:29 +00007824 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00007825 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00007826}
7827
Evan Cheng77e47512009-11-11 19:05:52 +00007828/// isLegalICmpImmediate - Return true if the specified immediate is legal
7829/// icmp immediate, that is the target has icmp instructions which can compare
7830/// a register against the immediate without having to materialize the
7831/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00007832bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00007833 if (!Subtarget->isThumb())
7834 return ARM_AM::getSOImmVal(Imm) != -1;
7835 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00007836 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00007837 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00007838}
7839
Dan Gohmancca82142011-05-03 00:46:49 +00007840/// isLegalAddImmediate - Return true if the specified immediate is legal
7841/// add immediate, that is the target has add instructions which can add
7842/// a register with the immediate without having to materialize the
7843/// immediate into a register.
7844bool ARMTargetLowering::isLegalAddImmediate(int64_t Imm) const {
7845 return ARM_AM::getSOImmVal(Imm) != -1;
7846}
7847
Owen Andersone50ed302009-08-10 22:56:29 +00007848static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00007849 bool isSEXTLoad, SDValue &Base,
7850 SDValue &Offset, bool &isInc,
7851 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00007852 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
7853 return false;
7854
Owen Anderson825b72b2009-08-11 20:47:22 +00007855 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00007856 // AddressingMode 3
7857 Base = Ptr->getOperand(0);
7858 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007859 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00007860 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00007861 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00007862 isInc = false;
7863 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
7864 return true;
7865 }
7866 }
7867 isInc = (Ptr->getOpcode() == ISD::ADD);
7868 Offset = Ptr->getOperand(1);
7869 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00007870 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00007871 // AddressingMode 2
7872 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007873 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00007874 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00007875 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00007876 isInc = false;
7877 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
7878 Base = Ptr->getOperand(0);
7879 return true;
7880 }
7881 }
7882
7883 if (Ptr->getOpcode() == ISD::ADD) {
7884 isInc = true;
Evan Chengee04a6d2011-07-20 23:34:39 +00007885 ARM_AM::ShiftOpc ShOpcVal=
7886 ARM_AM::getShiftOpcForNode(Ptr->getOperand(0).getOpcode());
Evan Chenga8e29892007-01-19 07:51:42 +00007887 if (ShOpcVal != ARM_AM::no_shift) {
7888 Base = Ptr->getOperand(1);
7889 Offset = Ptr->getOperand(0);
7890 } else {
7891 Base = Ptr->getOperand(0);
7892 Offset = Ptr->getOperand(1);
7893 }
7894 return true;
7895 }
7896
7897 isInc = (Ptr->getOpcode() == ISD::ADD);
7898 Base = Ptr->getOperand(0);
7899 Offset = Ptr->getOperand(1);
7900 return true;
7901 }
7902
Jim Grosbache5165492009-11-09 00:11:35 +00007903 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00007904 return false;
7905}
7906
Owen Andersone50ed302009-08-10 22:56:29 +00007907static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00007908 bool isSEXTLoad, SDValue &Base,
7909 SDValue &Offset, bool &isInc,
7910 SelectionDAG &DAG) {
7911 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
7912 return false;
7913
7914 Base = Ptr->getOperand(0);
7915 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
7916 int RHSC = (int)RHS->getZExtValue();
7917 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
7918 assert(Ptr->getOpcode() == ISD::ADD);
7919 isInc = false;
7920 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
7921 return true;
7922 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
7923 isInc = Ptr->getOpcode() == ISD::ADD;
7924 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
7925 return true;
7926 }
7927 }
7928
7929 return false;
7930}
7931
Evan Chenga8e29892007-01-19 07:51:42 +00007932/// getPreIndexedAddressParts - returns true by value, base pointer and
7933/// offset pointer and addressing mode by reference if the node's address
7934/// can be legally represented as pre-indexed load / store address.
7935bool
Dan Gohman475871a2008-07-27 21:46:04 +00007936ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
7937 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00007938 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00007939 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00007940 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00007941 return false;
7942
Owen Andersone50ed302009-08-10 22:56:29 +00007943 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00007944 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00007945 bool isSEXTLoad = false;
7946 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
7947 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00007948 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00007949 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
7950 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
7951 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00007952 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00007953 } else
7954 return false;
7955
7956 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00007957 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00007958 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00007959 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
7960 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00007961 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00007962 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00007963 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00007964 if (!isLegal)
7965 return false;
7966
7967 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
7968 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00007969}
7970
7971/// getPostIndexedAddressParts - returns true by value, base pointer and
7972/// offset pointer and addressing mode by reference if this node can be
7973/// combined with a load / store to form a post-indexed load / store.
7974bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00007975 SDValue &Base,
7976 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00007977 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00007978 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00007979 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00007980 return false;
7981
Owen Andersone50ed302009-08-10 22:56:29 +00007982 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00007983 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00007984 bool isSEXTLoad = false;
7985 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00007986 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00007987 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00007988 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
7989 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00007990 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00007991 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00007992 } else
7993 return false;
7994
7995 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00007996 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00007997 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00007998 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00007999 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00008000 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00008001 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
8002 isInc, DAG);
8003 if (!isLegal)
8004 return false;
8005
Evan Cheng28dad2a2010-05-18 21:31:17 +00008006 if (Ptr != Base) {
8007 // Swap base ptr and offset to catch more post-index load / store when
8008 // it's legal. In Thumb2 mode, offset must be an immediate.
8009 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
8010 !Subtarget->isThumb2())
8011 std::swap(Base, Offset);
8012
8013 // Post-indexed load / store update the base pointer.
8014 if (Ptr != Base)
8015 return false;
8016 }
8017
Evan Chenge88d5ce2009-07-02 07:28:31 +00008018 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
8019 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00008020}
8021
Dan Gohman475871a2008-07-27 21:46:04 +00008022void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008023 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00008024 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008025 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008026 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00008027 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008028 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00008029 switch (Op.getOpcode()) {
8030 default: break;
8031 case ARMISD::CMOV: {
8032 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00008033 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00008034 if (KnownZero == 0 && KnownOne == 0) return;
8035
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008036 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00008037 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
8038 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00008039 KnownZero &= KnownZeroRHS;
8040 KnownOne &= KnownOneRHS;
8041 return;
8042 }
8043 }
8044}
8045
8046//===----------------------------------------------------------------------===//
8047// ARM Inline Assembly Support
8048//===----------------------------------------------------------------------===//
8049
Evan Cheng55d42002011-01-08 01:24:27 +00008050bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
8051 // Looking for "rev" which is V6+.
8052 if (!Subtarget->hasV6Ops())
8053 return false;
8054
8055 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
8056 std::string AsmStr = IA->getAsmString();
8057 SmallVector<StringRef, 4> AsmPieces;
8058 SplitString(AsmStr, AsmPieces, ";\n");
8059
8060 switch (AsmPieces.size()) {
8061 default: return false;
8062 case 1:
8063 AsmStr = AsmPieces[0];
8064 AsmPieces.clear();
8065 SplitString(AsmStr, AsmPieces, " \t,");
8066
8067 // rev $0, $1
8068 if (AsmPieces.size() == 3 &&
8069 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
8070 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008071 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +00008072 if (Ty && Ty->getBitWidth() == 32)
8073 return IntrinsicLowering::LowerToByteSwap(CI);
8074 }
8075 break;
8076 }
8077
8078 return false;
8079}
8080
Evan Chenga8e29892007-01-19 07:51:42 +00008081/// getConstraintType - Given a constraint letter, return the type of
8082/// constraint it is for this target.
8083ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008084ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
8085 if (Constraint.size() == 1) {
8086 switch (Constraint[0]) {
8087 default: break;
8088 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00008089 case 'w': return C_RegisterClass;
Eric Christopher73744df2011-06-30 23:23:01 +00008090 case 'h': return C_RegisterClass;
Eric Christopher89bd71f2011-07-01 00:14:47 +00008091 case 'x': return C_RegisterClass;
Eric Christopherd5dc9ec2011-07-01 00:30:46 +00008092 case 't': return C_RegisterClass;
Eric Christopher5e653c92011-07-01 01:00:07 +00008093 case 'j': return C_Other; // Constant for movw.
Eric Christopheref7f1e72011-07-29 21:18:58 +00008094 // An address with a single base register. Due to the way we
8095 // currently handle addresses it is the same as an 'r' memory constraint.
8096 case 'Q': return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00008097 }
Eric Christopher1312ca82011-06-21 22:10:57 +00008098 } else if (Constraint.size() == 2) {
8099 switch (Constraint[0]) {
8100 default: break;
8101 // All 'U+' constraints are addresses.
8102 case 'U': return C_Memory;
8103 }
Evan Chenga8e29892007-01-19 07:51:42 +00008104 }
Chris Lattner4234f572007-03-25 02:14:49 +00008105 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00008106}
8107
John Thompson44ab89e2010-10-29 17:29:13 +00008108/// Examine constraint type and operand type and determine a weight value.
8109/// This object must already have been set up with the operand type
8110/// and the current alternative constraint selected.
8111TargetLowering::ConstraintWeight
8112ARMTargetLowering::getSingleConstraintMatchWeight(
8113 AsmOperandInfo &info, const char *constraint) const {
8114 ConstraintWeight weight = CW_Invalid;
8115 Value *CallOperandVal = info.CallOperandVal;
8116 // If we don't have a value, we can't do a match,
8117 // but allow it at the lowest weight.
8118 if (CallOperandVal == NULL)
8119 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008120 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00008121 // Look at the constraint type.
8122 switch (*constraint) {
8123 default:
8124 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
8125 break;
8126 case 'l':
8127 if (type->isIntegerTy()) {
8128 if (Subtarget->isThumb())
8129 weight = CW_SpecificReg;
8130 else
8131 weight = CW_Register;
8132 }
8133 break;
8134 case 'w':
8135 if (type->isFloatingPointTy())
8136 weight = CW_Register;
8137 break;
8138 }
8139 return weight;
8140}
8141
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008142typedef std::pair<unsigned, const TargetRegisterClass*> RCPair;
8143RCPair
Evan Chenga8e29892007-01-19 07:51:42 +00008144ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00008145 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00008146 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00008147 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00008148 switch (Constraint[0]) {
Eric Christopher73744df2011-06-30 23:23:01 +00008149 case 'l': // Low regs or general regs.
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00008150 if (Subtarget->isThumb())
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008151 return RCPair(0U, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +00008152 else
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008153 return RCPair(0U, ARM::GPRRegisterClass);
Eric Christopher73744df2011-06-30 23:23:01 +00008154 case 'h': // High regs or no regs.
8155 if (Subtarget->isThumb())
Andrew Trick3af7a672011-09-20 03:06:13 +00008156 return RCPair(0U, ARM::hGPRRegisterClass);
Eric Christopher1070f822011-07-01 00:19:27 +00008157 break;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00008158 case 'r':
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008159 return RCPair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00008160 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00008161 if (VT == MVT::f32)
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008162 return RCPair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00008163 if (VT.getSizeInBits() == 64)
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008164 return RCPair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00008165 if (VT.getSizeInBits() == 128)
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008166 return RCPair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00008167 break;
Eric Christopher89bd71f2011-07-01 00:14:47 +00008168 case 'x':
8169 if (VT == MVT::f32)
Andrew Trick3af7a672011-09-20 03:06:13 +00008170 return RCPair(0U, ARM::SPR_8RegisterClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +00008171 if (VT.getSizeInBits() == 64)
Andrew Trick3af7a672011-09-20 03:06:13 +00008172 return RCPair(0U, ARM::DPR_8RegisterClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +00008173 if (VT.getSizeInBits() == 128)
Andrew Trick3af7a672011-09-20 03:06:13 +00008174 return RCPair(0U, ARM::QPR_8RegisterClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +00008175 break;
Eric Christopherd5dc9ec2011-07-01 00:30:46 +00008176 case 't':
8177 if (VT == MVT::f32)
Andrew Trick3af7a672011-09-20 03:06:13 +00008178 return RCPair(0U, ARM::SPRRegisterClass);
Eric Christopherd5dc9ec2011-07-01 00:30:46 +00008179 break;
Evan Chenga8e29892007-01-19 07:51:42 +00008180 }
8181 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00008182 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00008183 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00008184
Evan Chenga8e29892007-01-19 07:51:42 +00008185 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
8186}
8187
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008188/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8189/// vector. If it is invalid, don't add anything to Ops.
8190void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00008191 std::string &Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008192 std::vector<SDValue>&Ops,
8193 SelectionDAG &DAG) const {
8194 SDValue Result(0, 0);
8195
Eric Christopher100c8332011-06-02 23:16:42 +00008196 // Currently only support length 1 constraints.
8197 if (Constraint.length() != 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00008198
Eric Christopher100c8332011-06-02 23:16:42 +00008199 char ConstraintLetter = Constraint[0];
8200 switch (ConstraintLetter) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008201 default: break;
Eric Christopher5e653c92011-07-01 01:00:07 +00008202 case 'j':
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008203 case 'I': case 'J': case 'K': case 'L':
8204 case 'M': case 'N': case 'O':
8205 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
8206 if (!C)
8207 return;
8208
8209 int64_t CVal64 = C->getSExtValue();
8210 int CVal = (int) CVal64;
8211 // None of these constraints allow values larger than 32 bits. Check
8212 // that the value fits in an int.
8213 if (CVal != CVal64)
8214 return;
8215
Eric Christopher100c8332011-06-02 23:16:42 +00008216 switch (ConstraintLetter) {
Eric Christopher5e653c92011-07-01 01:00:07 +00008217 case 'j':
Andrew Trick3af7a672011-09-20 03:06:13 +00008218 // Constant suitable for movw, must be between 0 and
8219 // 65535.
8220 if (Subtarget->hasV6T2Ops())
8221 if (CVal >= 0 && CVal <= 65535)
8222 break;
8223 return;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008224 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008225 if (Subtarget->isThumb1Only()) {
8226 // This must be a constant between 0 and 255, for ADD
8227 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008228 if (CVal >= 0 && CVal <= 255)
8229 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00008230 } else if (Subtarget->isThumb2()) {
8231 // A constant that can be used as an immediate value in a
8232 // data-processing instruction.
8233 if (ARM_AM::getT2SOImmVal(CVal) != -1)
8234 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008235 } else {
8236 // A constant that can be used as an immediate value in a
8237 // data-processing instruction.
8238 if (ARM_AM::getSOImmVal(CVal) != -1)
8239 break;
8240 }
8241 return;
8242
8243 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008244 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008245 // This must be a constant between -255 and -1, for negated ADD
8246 // immediates. This can be used in GCC with an "n" modifier that
8247 // prints the negated value, for use with SUB instructions. It is
8248 // not useful otherwise but is implemented for compatibility.
8249 if (CVal >= -255 && CVal <= -1)
8250 break;
8251 } else {
8252 // This must be a constant between -4095 and 4095. It is not clear
8253 // what this constraint is intended for. Implemented for
8254 // compatibility with GCC.
8255 if (CVal >= -4095 && CVal <= 4095)
8256 break;
8257 }
8258 return;
8259
8260 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008261 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008262 // A 32-bit value where only one byte has a nonzero value. Exclude
8263 // zero to match GCC. This constraint is used by GCC internally for
8264 // constants that can be loaded with a move/shift combination.
8265 // It is not useful otherwise but is implemented for compatibility.
8266 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
8267 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00008268 } else if (Subtarget->isThumb2()) {
8269 // A constant whose bitwise inverse can be used as an immediate
8270 // value in a data-processing instruction. This can be used in GCC
8271 // with a "B" modifier that prints the inverted value, for use with
8272 // BIC and MVN instructions. It is not useful otherwise but is
8273 // implemented for compatibility.
8274 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
8275 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008276 } else {
8277 // A constant whose bitwise inverse can be used as an immediate
8278 // value in a data-processing instruction. This can be used in GCC
8279 // with a "B" modifier that prints the inverted value, for use with
8280 // BIC and MVN instructions. It is not useful otherwise but is
8281 // implemented for compatibility.
8282 if (ARM_AM::getSOImmVal(~CVal) != -1)
8283 break;
8284 }
8285 return;
8286
8287 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008288 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008289 // This must be a constant between -7 and 7,
8290 // for 3-operand ADD/SUB immediate instructions.
8291 if (CVal >= -7 && CVal < 7)
8292 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00008293 } else if (Subtarget->isThumb2()) {
8294 // A constant whose negation can be used as an immediate value in a
8295 // data-processing instruction. This can be used in GCC with an "n"
8296 // modifier that prints the negated value, for use with SUB
8297 // instructions. It is not useful otherwise but is implemented for
8298 // compatibility.
8299 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
8300 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008301 } else {
8302 // A constant whose negation can be used as an immediate value in a
8303 // data-processing instruction. This can be used in GCC with an "n"
8304 // modifier that prints the negated value, for use with SUB
8305 // instructions. It is not useful otherwise but is implemented for
8306 // compatibility.
8307 if (ARM_AM::getSOImmVal(-CVal) != -1)
8308 break;
8309 }
8310 return;
8311
8312 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008313 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008314 // This must be a multiple of 4 between 0 and 1020, for
8315 // ADD sp + immediate.
8316 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
8317 break;
8318 } else {
8319 // A power of two or a constant between 0 and 32. This is used in
8320 // GCC for the shift amount on shifted register operands, but it is
8321 // useful in general for any shift amounts.
8322 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
8323 break;
8324 }
8325 return;
8326
8327 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008328 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008329 // This must be a constant between 0 and 31, for shift amounts.
8330 if (CVal >= 0 && CVal <= 31)
8331 break;
8332 }
8333 return;
8334
8335 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008336 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008337 // This must be a multiple of 4 between -508 and 508, for
8338 // ADD/SUB sp = sp + immediate.
8339 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
8340 break;
8341 }
8342 return;
8343 }
8344 Result = DAG.getTargetConstant(CVal, Op.getValueType());
8345 break;
8346 }
8347
8348 if (Result.getNode()) {
8349 Ops.push_back(Result);
8350 return;
8351 }
Dale Johannesen1784d162010-06-25 21:55:36 +00008352 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008353}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00008354
8355bool
8356ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
8357 // The ARM target isn't yet aware of offsets.
8358 return false;
8359}
Evan Cheng39382422009-10-28 01:44:26 +00008360
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008361bool ARM::isBitFieldInvertedMask(unsigned v) {
8362 if (v == 0xffffffff)
8363 return 0;
8364 // there can be 1's on either or both "outsides", all the "inside"
8365 // bits must be 0's
8366 unsigned int lsb = 0, msb = 31;
8367 while (v & (1 << msb)) --msb;
8368 while (v & (1 << lsb)) ++lsb;
8369 for (unsigned int i = lsb; i <= msb; ++i) {
8370 if (v & (1 << i))
8371 return 0;
8372 }
8373 return 1;
8374}
8375
Evan Cheng39382422009-10-28 01:44:26 +00008376/// isFPImmLegal - Returns true if the target can instruction select the
8377/// specified FP immediate natively. If false, the legalizer will
8378/// materialize the FP immediate as a load from a constant pool.
8379bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
8380 if (!Subtarget->hasVFP3())
8381 return false;
8382 if (VT == MVT::f32)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00008383 return ARM_AM::getFP32Imm(Imm) != -1;
Evan Cheng39382422009-10-28 01:44:26 +00008384 if (VT == MVT::f64)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00008385 return ARM_AM::getFP64Imm(Imm) != -1;
Evan Cheng39382422009-10-28 01:44:26 +00008386 return false;
8387}
Bob Wilson65ffec42010-09-21 17:56:22 +00008388
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008389/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00008390/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
8391/// specified in the intrinsic calls.
8392bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
8393 const CallInst &I,
8394 unsigned Intrinsic) const {
8395 switch (Intrinsic) {
8396 case Intrinsic::arm_neon_vld1:
8397 case Intrinsic::arm_neon_vld2:
8398 case Intrinsic::arm_neon_vld3:
8399 case Intrinsic::arm_neon_vld4:
8400 case Intrinsic::arm_neon_vld2lane:
8401 case Intrinsic::arm_neon_vld3lane:
8402 case Intrinsic::arm_neon_vld4lane: {
8403 Info.opc = ISD::INTRINSIC_W_CHAIN;
8404 // Conservatively set memVT to the entire set of vectors loaded.
8405 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
8406 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
8407 Info.ptrVal = I.getArgOperand(0);
8408 Info.offset = 0;
8409 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
8410 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
8411 Info.vol = false; // volatile loads with NEON intrinsics not supported
8412 Info.readMem = true;
8413 Info.writeMem = false;
8414 return true;
8415 }
8416 case Intrinsic::arm_neon_vst1:
8417 case Intrinsic::arm_neon_vst2:
8418 case Intrinsic::arm_neon_vst3:
8419 case Intrinsic::arm_neon_vst4:
8420 case Intrinsic::arm_neon_vst2lane:
8421 case Intrinsic::arm_neon_vst3lane:
8422 case Intrinsic::arm_neon_vst4lane: {
8423 Info.opc = ISD::INTRINSIC_VOID;
8424 // Conservatively set memVT to the entire set of vectors stored.
8425 unsigned NumElts = 0;
8426 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008427 Type *ArgTy = I.getArgOperand(ArgI)->getType();
Bob Wilson65ffec42010-09-21 17:56:22 +00008428 if (!ArgTy->isVectorTy())
8429 break;
8430 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
8431 }
8432 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
8433 Info.ptrVal = I.getArgOperand(0);
8434 Info.offset = 0;
8435 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
8436 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
8437 Info.vol = false; // volatile stores with NEON intrinsics not supported
8438 Info.readMem = false;
8439 Info.writeMem = true;
8440 return true;
8441 }
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00008442 case Intrinsic::arm_strexd: {
8443 Info.opc = ISD::INTRINSIC_W_CHAIN;
8444 Info.memVT = MVT::i64;
8445 Info.ptrVal = I.getArgOperand(2);
8446 Info.offset = 0;
8447 Info.align = 8;
Bruno Cardoso Lopesc75448c2011-06-16 18:11:32 +00008448 Info.vol = true;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00008449 Info.readMem = false;
8450 Info.writeMem = true;
8451 return true;
8452 }
8453 case Intrinsic::arm_ldrexd: {
8454 Info.opc = ISD::INTRINSIC_W_CHAIN;
8455 Info.memVT = MVT::i64;
8456 Info.ptrVal = I.getArgOperand(0);
8457 Info.offset = 0;
8458 Info.align = 8;
Bruno Cardoso Lopesc75448c2011-06-16 18:11:32 +00008459 Info.vol = true;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00008460 Info.readMem = true;
8461 Info.writeMem = false;
8462 return true;
8463 }
Bob Wilson65ffec42010-09-21 17:56:22 +00008464 default:
8465 break;
8466 }
8467
8468 return false;
8469}