blob: 682af2f6b8178631895469aa2a87267c1edbb40e [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng55d42002011-01-08 01:24:27 +000036#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/MachineBasicBlock.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineFunction.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000041#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000042#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000044#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000045#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng55d42002011-01-08 01:24:27 +000047#include "llvm/ADT/StringExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000048#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000049#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000050#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000051#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000052#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000053#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000054using namespace llvm;
55
Dale Johannesen51e28e62010-06-03 21:09:53 +000056STATISTIC(NumTailCalls, "Number of tail calls");
Evan Chengfc8475b2011-01-19 02:16:49 +000057STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Dale Johannesen51e28e62010-06-03 21:09:53 +000058
Bob Wilson703af3a2010-08-13 22:43:33 +000059// This option should go away when tail calls fully work.
60static cl::opt<bool>
61EnableARMTailCalls("arm-tail-calls", cl::Hidden,
62 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
63 cl::init(false));
64
Eric Christopher836c6242010-12-15 23:47:29 +000065cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000066EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000067 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000068 cl::init(false));
69
Evan Cheng46df4eb2010-06-16 07:35:02 +000070static cl::opt<bool>
71ARMInterworking("arm-interworking", cl::Hidden,
72 cl::desc("Enable / disable ARM interworking (for debugging only)"),
73 cl::init(true));
74
Stuart Hastingsc7315872011-04-20 16:47:52 +000075// The APCS parameter registers.
76static const unsigned GPRArgRegs[] = {
77 ARM::R0, ARM::R1, ARM::R2, ARM::R3
78};
79
Owen Andersone50ed302009-08-10 22:56:29 +000080void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
81 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000082 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000083 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000084 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
85 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000086
Owen Anderson70671842009-08-10 20:18:46 +000087 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000088 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000089 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000090 }
91
Owen Andersone50ed302009-08-10 22:56:29 +000092 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000093 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000094 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +000095 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000096 if (ElemTy != MVT::i32) {
97 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
98 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
99 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
100 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
101 }
Owen Anderson70671842009-08-10 20:18:46 +0000102 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
103 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000104 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Bob Wilson5e8b8332011-01-07 04:59:04 +0000105 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Legal);
Bob Wilsond0910c42010-04-06 22:02:24 +0000106 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
107 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000108 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000109 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
110 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
111 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000112 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
113 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000114 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
115 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
116 setTruncStoreAction(VT.getSimpleVT(),
117 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000118 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000119 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000120
121 // Promote all bit-wise operations.
122 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000123 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000124 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
125 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000126 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000127 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000128 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000129 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000130 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000131 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000132 }
Bob Wilson16330762009-09-16 00:17:28 +0000133
134 // Neon does not support vector divide/remainder operations.
135 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
136 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
137 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
138 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
139 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
140 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000141}
142
Owen Andersone50ed302009-08-10 22:56:29 +0000143void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000144 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000146}
147
Owen Andersone50ed302009-08-10 22:56:29 +0000148void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000149 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000151}
152
Chris Lattnerf0144122009-07-28 03:13:23 +0000153static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
154 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000155 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000156
Chris Lattner80ec2792009-08-02 00:34:36 +0000157 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000158}
159
Evan Chenga8e29892007-01-19 07:51:42 +0000160ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000161 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000162 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000163 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000164 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000165
Evan Chengb1df8f22007-04-27 08:15:43 +0000166 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000167 // Uses VFP for Thumb libfuncs if available.
168 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
169 // Single-precision floating-point arithmetic.
170 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
171 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
172 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
173 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Evan Chengb1df8f22007-04-27 08:15:43 +0000175 // Double-precision floating-point arithmetic.
176 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
177 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
178 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
179 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000180
Evan Chengb1df8f22007-04-27 08:15:43 +0000181 // Single-precision comparisons.
182 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
183 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
184 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
185 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
186 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
187 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
188 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
189 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000190
Evan Chengb1df8f22007-04-27 08:15:43 +0000191 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
194 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
195 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000199
Evan Chengb1df8f22007-04-27 08:15:43 +0000200 // Double-precision comparisons.
201 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
202 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
203 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
204 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
205 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
206 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
207 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
208 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000209
Evan Chengb1df8f22007-04-27 08:15:43 +0000210 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
213 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
214 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chengb1df8f22007-04-27 08:15:43 +0000219 // Floating-point to integer conversions.
220 // i64 conversions are done via library routines even when generating VFP
221 // instructions, so use the same ones.
222 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
223 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
224 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
225 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000226
Evan Chengb1df8f22007-04-27 08:15:43 +0000227 // Conversions between floating types.
228 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
229 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
230
231 // Integer to floating-point conversions.
232 // i64 conversions are done via library routines even when generating VFP
233 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000234 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
235 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000236 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
237 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
238 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
239 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
240 }
Evan Chenga8e29892007-01-19 07:51:42 +0000241 }
242
Bob Wilson2f954612009-05-22 17:38:41 +0000243 // These libcalls are not available in 32-bit.
244 setLibcallName(RTLIB::SHL_I128, 0);
245 setLibcallName(RTLIB::SRL_I128, 0);
246 setLibcallName(RTLIB::SRA_I128, 0);
247
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000248 if (Subtarget->isAAPCS_ABI()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000249 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000250 // RTABI chapter 4.1.2, Table 2
251 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
252 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
253 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
254 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
255 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
256 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
257 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
258 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
259
260 // Double-precision floating-point comparison helper functions
261 // RTABI chapter 4.1.2, Table 3
262 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
263 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
264 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
265 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
266 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
267 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
268 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
269 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
270 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
271 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
272 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
273 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
274 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
275 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
276 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
277 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
278 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
279 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
280 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
281 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
282 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
283 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
284 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
285 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
286
287 // Single-precision floating-point arithmetic helper functions
288 // RTABI chapter 4.1.2, Table 4
289 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
290 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
291 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
292 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
293 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
294 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
295 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
296 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
297
298 // Single-precision floating-point comparison helper functions
299 // RTABI chapter 4.1.2, Table 5
300 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
301 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
302 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
303 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
304 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
305 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
306 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
307 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
308 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
309 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
310 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
311 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
312 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
313 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
314 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
315 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
316 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
317 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
318 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
319 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
320 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
321 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
322 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
323 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
324
325 // Floating-point to integer conversions.
326 // RTABI chapter 4.1.2, Table 6
327 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
328 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
329 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
330 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
331 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
332 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
333 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
334 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
335 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
336 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
337 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
338 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
339 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
340 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
341 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
342 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
343
344 // Conversions between floating types.
345 // RTABI chapter 4.1.2, Table 7
346 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
347 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
348 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000349 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000350
351 // Integer to floating-point conversions.
352 // RTABI chapter 4.1.2, Table 8
353 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
354 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
355 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
356 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
357 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
358 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
359 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
360 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
361 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
362 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
363 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
364 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
365 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
366 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
367 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
368 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
369
370 // Long long helper functions
371 // RTABI chapter 4.2, Table 9
372 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
373 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
374 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
375 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
376 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
377 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
378 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
379 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
380 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
381 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
382 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
383 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
384
385 // Integer division functions
386 // RTABI chapter 4.3.1
387 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
388 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
389 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
390 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
391 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
392 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
393 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
394 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
395 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
396 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
397 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000398 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Renato Golin1ec11fb2011-05-22 21:41:23 +0000399
400 // Memory operations
401 // RTABI chapter 4.3.4
402 setLibcallName(RTLIB::MEMCPY, "__aeabi_memcpy");
403 setLibcallName(RTLIB::MEMMOVE, "__aeabi_memmove");
404 setLibcallName(RTLIB::MEMSET, "__aeabi_memset");
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000405 }
406
David Goodwinf1daf7d2009-07-08 23:10:31 +0000407 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000409 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000411 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000413 if (!Subtarget->isFPOnlySP())
414 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000415
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000417 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000418
419 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 addDRTypeForNEON(MVT::v2f32);
421 addDRTypeForNEON(MVT::v8i8);
422 addDRTypeForNEON(MVT::v4i16);
423 addDRTypeForNEON(MVT::v2i32);
424 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000425
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 addQRTypeForNEON(MVT::v4f32);
427 addQRTypeForNEON(MVT::v2f64);
428 addQRTypeForNEON(MVT::v16i8);
429 addQRTypeForNEON(MVT::v8i16);
430 addQRTypeForNEON(MVT::v4i32);
431 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000432
Bob Wilson74dc72e2009-09-15 23:55:57 +0000433 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
434 // neither Neon nor VFP support any arithmetic operations on it.
435 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
436 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
437 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
438 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
439 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
440 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
441 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
442 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
443 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
444 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
445 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
446 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
447 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
448 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
449 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
450 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
451 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
452 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
453 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
454 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
455 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
456 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
457 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
458 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
459
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000460 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
461
Bob Wilson642b3292009-09-16 00:32:15 +0000462 // Neon does not support some operations on v1i64 and v2i64 types.
463 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000464 // Custom handling for some quad-vector types to detect VMULL.
465 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
466 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
467 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begeman7973f352011-02-11 20:53:29 +0000468 // Custom handling for some vector types to avoid expensive expansions
469 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
470 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
471 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
472 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000473 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
474 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
Cameron Zwarich3007d332011-03-29 21:41:55 +0000475 // Neon does not have single instruction SINT_TO_FP and UINT_TO_FP with
476 // a destination type that is wider than the source.
477 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
478 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000479
Bob Wilson1c3ef902011-02-07 17:43:21 +0000480 setTargetDAGCombine(ISD::INTRINSIC_VOID);
481 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson5bafff32009-06-22 23:27:02 +0000482 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
483 setTargetDAGCombine(ISD::SHL);
484 setTargetDAGCombine(ISD::SRL);
485 setTargetDAGCombine(ISD::SRA);
486 setTargetDAGCombine(ISD::SIGN_EXTEND);
487 setTargetDAGCombine(ISD::ZERO_EXTEND);
488 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000489 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000490 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000491 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson31600902010-12-21 06:43:19 +0000492 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
493 setTargetDAGCombine(ISD::STORE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000494 }
495
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000496 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000497
498 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000500
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000501 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000503
Evan Chenga8e29892007-01-19 07:51:42 +0000504 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000505 if (!Subtarget->isThumb1Only()) {
506 for (unsigned im = (unsigned)ISD::PRE_INC;
507 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setIndexedLoadAction(im, MVT::i1, Legal);
509 setIndexedLoadAction(im, MVT::i8, Legal);
510 setIndexedLoadAction(im, MVT::i16, Legal);
511 setIndexedLoadAction(im, MVT::i32, Legal);
512 setIndexedStoreAction(im, MVT::i1, Legal);
513 setIndexedStoreAction(im, MVT::i8, Legal);
514 setIndexedStoreAction(im, MVT::i16, Legal);
515 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000516 }
Evan Chenga8e29892007-01-19 07:51:42 +0000517 }
518
519 // i64 operation support.
Eric Christopher2cc40132011-04-19 18:49:19 +0000520 setOperationAction(ISD::MUL, MVT::i64, Expand);
521 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000522 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000523 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
524 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000525 }
Eric Christopher2cc40132011-04-19 18:49:19 +0000526 if (Subtarget->isThumb1Only() || !Subtarget->hasV6Ops())
527 setOperationAction(ISD::MULHS, MVT::i32, Expand);
528
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000529 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000530 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000531 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000532 setOperationAction(ISD::SRL, MVT::i64, Custom);
533 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000534
535 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000537 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000539 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000541
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000542 // Only ARMv6 has BSWAP.
543 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000545
Evan Chenga8e29892007-01-19 07:51:42 +0000546 // These are expanded into libcalls.
Evan Cheng1f190c82010-11-19 06:28:11 +0000547 if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000548 // v7M has a hardware divider
549 setOperationAction(ISD::SDIV, MVT::i32, Expand);
550 setOperationAction(ISD::UDIV, MVT::i32, Expand);
551 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 setOperationAction(ISD::SREM, MVT::i32, Expand);
553 setOperationAction(ISD::UREM, MVT::i32, Expand);
554 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
555 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000556
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
558 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
559 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
560 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000561 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000562
Evan Cheng4da0c7c2011-04-08 21:37:21 +0000563 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Evan Chengfb3611d2010-05-11 07:26:32 +0000564
Evan Chenga8e29892007-01-19 07:51:42 +0000565 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000566 setOperationAction(ISD::VASTART, MVT::Other, Custom);
567 setOperationAction(ISD::VAARG, MVT::Other, Expand);
568 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
569 setOperationAction(ISD::VAEND, MVT::Other, Expand);
570 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
571 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000572 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikov5899a602011-01-24 22:38:45 +0000573 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
574 setExceptionPointerRegister(ARM::R0);
575 setExceptionSelectorRegister(ARM::R1);
576
Evan Cheng3a1588a2010-04-15 22:20:34 +0000577 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000578 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
579 // the default expansion.
580 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000581 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000582 // membarrier needs custom lowering; the rest are legal and handled
583 // normally.
584 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
585 } else {
586 // Set them all for expansion, which will force libcalls.
587 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
588 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
589 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
590 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000591 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
592 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
593 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000594 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
595 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
596 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
599 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
600 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
601 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
602 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
603 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
604 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
605 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
606 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
607 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
608 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
609 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
610 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
611 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000612 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i8, Expand);
613 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i16, Expand);
614 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
615 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i8, Expand);
616 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i16, Expand);
617 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
618 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i8, Expand);
619 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i16, Expand);
620 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
621 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i8, Expand);
622 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i16, Expand);
623 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000624 // Since the libcalls include locking, fold in the fences
625 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000626 }
627 // 64-bit versions are always libcalls (for now)
628 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000629 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000630 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
631 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
632 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
633 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
634 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
635 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000636
Evan Cheng416941d2010-11-04 05:19:35 +0000637 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000638
Eli Friedmana2c6f452010-06-26 04:36:50 +0000639 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
640 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
642 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000643 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000645
Nate Begemand1fb5832010-08-03 21:31:55 +0000646 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000647 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
648 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000649 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000650 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
651 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000652
653 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000655 if (Subtarget->isTargetDarwin()) {
656 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
657 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000658 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000659 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000660
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::SETCC, MVT::i32, Expand);
662 setOperationAction(ISD::SETCC, MVT::f32, Expand);
663 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000664 setOperationAction(ISD::SELECT, MVT::i32, Custom);
665 setOperationAction(ISD::SELECT, MVT::f32, Custom);
666 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
668 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
669 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000670
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
672 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
673 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
674 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
675 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000676
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000677 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 setOperationAction(ISD::FSIN, MVT::f64, Expand);
679 setOperationAction(ISD::FSIN, MVT::f32, Expand);
680 setOperationAction(ISD::FCOS, MVT::f32, Expand);
681 setOperationAction(ISD::FCOS, MVT::f64, Expand);
682 setOperationAction(ISD::FREM, MVT::f64, Expand);
683 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000684 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
686 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000687 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::FPOW, MVT::f64, Expand);
689 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000690
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000691 // Various VFP goodness
692 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000693 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
694 if (Subtarget->hasVFP2()) {
695 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
696 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
697 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
698 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
699 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000700 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000701 if (!Subtarget->hasFP16()) {
702 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
703 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000704 }
Evan Cheng110cf482008-04-01 01:50:16 +0000705 }
Evan Chenga8e29892007-01-19 07:51:42 +0000706
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000707 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000708 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000709 setTargetDAGCombine(ISD::ADD);
710 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000711 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000712
Owen Anderson080c0922010-11-05 19:27:46 +0000713 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000714 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000715 if (Subtarget->hasNEON())
716 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000717
Evan Chenga8e29892007-01-19 07:51:42 +0000718 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000719
Evan Chengf7d87ee2010-05-21 00:43:17 +0000720 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
721 setSchedulingPreference(Sched::RegPressure);
722 else
723 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000724
Evan Cheng05219282011-01-06 06:52:41 +0000725 //// temporary - rewrite interface to use type
726 maxStoresPerMemcpy = maxStoresPerMemcpyOptSize = 1;
Evan Chengf6799392010-06-26 01:52:05 +0000727
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000728 // On ARM arguments smaller than 4 bytes are extended, so all arguments
729 // are at least 4 bytes aligned.
730 setMinStackArgumentAlignment(4);
731
Evan Chengfff606d2010-09-24 19:07:23 +0000732 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000733
734 setMinFunctionAlignment(Subtarget->isThumb() ? 1 : 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000735}
736
Andrew Trick32cec0a2011-01-19 02:35:27 +0000737// FIXME: It might make sense to define the representative register class as the
738// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
739// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
740// SPR's representative would be DPR_VFP2. This should work well if register
741// pressure tracking were modified such that a register use would increment the
742// pressure of the register class's representative and all of it's super
743// classes' representatives transitively. We have not implemented this because
744// of the difficulty prior to coalescing of modeling operand register classes
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000745// due to the common occurrence of cross class copies and subregister insertions
Andrew Trick32cec0a2011-01-19 02:35:27 +0000746// and extractions.
Evan Cheng4f6b4672010-07-21 06:09:07 +0000747std::pair<const TargetRegisterClass*, uint8_t>
748ARMTargetLowering::findRepresentativeClass(EVT VT) const{
749 const TargetRegisterClass *RRC = 0;
750 uint8_t Cost = 1;
751 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000752 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000753 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000754 // Use DPR as representative register class for all floating point
755 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
756 // the cost is 1 for both f32 and f64.
757 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000758 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000759 RRC = ARM::DPRRegisterClass;
Andrew Trick32cec0a2011-01-19 02:35:27 +0000760 // When NEON is used for SP, only half of the register file is available
761 // because operations that define both SP and DP results will be constrained
762 // to the VFP2 class (D0-D15). We currently model this constraint prior to
763 // coalescing by double-counting the SP regs. See the FIXME above.
764 if (Subtarget->useNEONForSinglePrecisionFP())
765 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000766 break;
767 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
768 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000769 RRC = ARM::DPRRegisterClass;
770 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000771 break;
772 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000773 RRC = ARM::DPRRegisterClass;
774 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000775 break;
776 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000777 RRC = ARM::DPRRegisterClass;
778 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000779 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000780 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000781 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000782}
783
Evan Chenga8e29892007-01-19 07:51:42 +0000784const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
785 switch (Opcode) {
786 default: return 0;
787 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Cheng53519f02011-01-21 18:55:51 +0000788 case ARMISD::WrapperDYN: return "ARMISD::WrapperDYN";
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000789 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Chenga8e29892007-01-19 07:51:42 +0000790 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
791 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000792 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000793 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
794 case ARMISD::tCALL: return "ARMISD::tCALL";
795 case ARMISD::BRCOND: return "ARMISD::BRCOND";
796 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000797 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000798 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
799 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
800 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000801 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000802 case ARMISD::CMPFP: return "ARMISD::CMPFP";
803 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000804 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000805 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
806 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000807
Jim Grosbach3482c802010-01-18 19:58:49 +0000808 case ARMISD::RBIT: return "ARMISD::RBIT";
809
Bob Wilson76a312b2010-03-19 22:51:32 +0000810 case ARMISD::FTOSI: return "ARMISD::FTOSI";
811 case ARMISD::FTOUI: return "ARMISD::FTOUI";
812 case ARMISD::SITOF: return "ARMISD::SITOF";
813 case ARMISD::UITOF: return "ARMISD::UITOF";
814
Evan Chenga8e29892007-01-19 07:51:42 +0000815 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
816 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
817 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000818
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000819 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
820 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000821
Evan Chengc5942082009-10-28 06:55:03 +0000822 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
823 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000824 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000825
Dale Johannesen51e28e62010-06-03 21:09:53 +0000826 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000827
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000828 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000829
Evan Cheng86198642009-08-07 00:34:42 +0000830 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
831
Jim Grosbach3728e962009-12-10 00:11:09 +0000832 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000833 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000834
Evan Chengdfed19f2010-11-03 06:34:55 +0000835 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
836
Bob Wilson5bafff32009-06-22 23:27:02 +0000837 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000838 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000839 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000840 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
841 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000842 case ARMISD::VCGEU: return "ARMISD::VCGEU";
843 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000844 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
845 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000846 case ARMISD::VCGTU: return "ARMISD::VCGTU";
847 case ARMISD::VTST: return "ARMISD::VTST";
848
849 case ARMISD::VSHL: return "ARMISD::VSHL";
850 case ARMISD::VSHRs: return "ARMISD::VSHRs";
851 case ARMISD::VSHRu: return "ARMISD::VSHRu";
852 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
853 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
854 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
855 case ARMISD::VSHRN: return "ARMISD::VSHRN";
856 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
857 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
858 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
859 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
860 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
861 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
862 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
863 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
864 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
865 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
866 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
867 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
868 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
869 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000870 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000871 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000872 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000873 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000874 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000875 case ARMISD::VREV64: return "ARMISD::VREV64";
876 case ARMISD::VREV32: return "ARMISD::VREV32";
877 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000878 case ARMISD::VZIP: return "ARMISD::VZIP";
879 case ARMISD::VUZP: return "ARMISD::VUZP";
880 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendling69a05a72011-03-14 23:02:38 +0000881 case ARMISD::VTBL1: return "ARMISD::VTBL1";
882 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000883 case ARMISD::VMULLs: return "ARMISD::VMULLs";
884 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000885 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000886 case ARMISD::FMAX: return "ARMISD::FMAX";
887 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000888 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +0000889 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
890 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000891 case ARMISD::VBSL: return "ARMISD::VBSL";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000892 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
893 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
894 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson1c3ef902011-02-07 17:43:21 +0000895 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
896 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
897 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
898 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
899 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
900 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
901 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
902 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
903 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
904 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
905 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
906 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
907 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
908 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
909 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
910 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
911 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Chenga8e29892007-01-19 07:51:42 +0000912 }
913}
914
Evan Cheng06b666c2010-05-15 02:18:07 +0000915/// getRegClassFor - Return the register class that should be used for the
916/// specified value type.
917TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
918 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
919 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
920 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000921 if (Subtarget->hasNEON()) {
922 if (VT == MVT::v4i64)
923 return ARM::QQPRRegisterClass;
924 else if (VT == MVT::v8i64)
925 return ARM::QQQQPRRegisterClass;
926 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000927 return TargetLowering::getRegClassFor(VT);
928}
929
Eric Christopherab695882010-07-21 22:26:11 +0000930// Create a fast isel object.
931FastISel *
932ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
933 return ARM::createFastISel(funcInfo);
934}
935
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000936/// getMaximalGlobalOffset - Returns the maximal possible offset which can
937/// be used for loads / stores from the global.
938unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
939 return (Subtarget->isThumb1Only() ? 127 : 4095);
940}
941
Evan Cheng1cc39842010-05-20 23:26:43 +0000942Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000943 unsigned NumVals = N->getNumValues();
944 if (!NumVals)
945 return Sched::RegPressure;
946
947 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000948 EVT VT = N->getValueType(i);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000949 if (VT == MVT::Glue || VT == MVT::Other)
Evan Chengd7e473c2010-10-29 18:07:31 +0000950 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000951 if (VT.isFloatingPoint() || VT.isVector())
952 return Sched::Latency;
953 }
Evan Chengc10f5432010-05-28 23:25:23 +0000954
955 if (!N->isMachineOpcode())
956 return Sched::RegPressure;
957
958 // Load are scheduled for latency even if there instruction itinerary
959 // is not available.
960 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
961 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000962
963 if (TID.getNumDefs() == 0)
964 return Sched::RegPressure;
965 if (!Itins->isEmpty() &&
966 Itins->getOperandCycle(TID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000967 return Sched::Latency;
968
Evan Cheng1cc39842010-05-20 23:26:43 +0000969 return Sched::RegPressure;
970}
971
Evan Chenga8e29892007-01-19 07:51:42 +0000972//===----------------------------------------------------------------------===//
973// Lowering Code
974//===----------------------------------------------------------------------===//
975
Evan Chenga8e29892007-01-19 07:51:42 +0000976/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
977static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
978 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000979 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000980 case ISD::SETNE: return ARMCC::NE;
981 case ISD::SETEQ: return ARMCC::EQ;
982 case ISD::SETGT: return ARMCC::GT;
983 case ISD::SETGE: return ARMCC::GE;
984 case ISD::SETLT: return ARMCC::LT;
985 case ISD::SETLE: return ARMCC::LE;
986 case ISD::SETUGT: return ARMCC::HI;
987 case ISD::SETUGE: return ARMCC::HS;
988 case ISD::SETULT: return ARMCC::LO;
989 case ISD::SETULE: return ARMCC::LS;
990 }
991}
992
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000993/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
994static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000995 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000996 CondCode2 = ARMCC::AL;
997 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000998 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000999 case ISD::SETEQ:
1000 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
1001 case ISD::SETGT:
1002 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1003 case ISD::SETGE:
1004 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1005 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001006 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +00001007 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1008 case ISD::SETO: CondCode = ARMCC::VC; break;
1009 case ISD::SETUO: CondCode = ARMCC::VS; break;
1010 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1011 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1012 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1013 case ISD::SETLT:
1014 case ISD::SETULT: CondCode = ARMCC::LT; break;
1015 case ISD::SETLE:
1016 case ISD::SETULE: CondCode = ARMCC::LE; break;
1017 case ISD::SETNE:
1018 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1019 }
Evan Chenga8e29892007-01-19 07:51:42 +00001020}
1021
Bob Wilson1f595bb2009-04-17 19:07:39 +00001022//===----------------------------------------------------------------------===//
1023// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +00001024//===----------------------------------------------------------------------===//
1025
1026#include "ARMGenCallingConv.inc"
1027
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001028/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1029/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001030CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001031 bool Return,
1032 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001033 switch (CC) {
1034 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001035 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001036 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +00001037 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +00001038 if (!Subtarget->isAAPCS_ABI())
1039 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1040 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1041 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1042 }
1043 // Fallthrough
1044 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001045 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +00001046 if (!Subtarget->isAAPCS_ABI())
1047 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1048 else if (Subtarget->hasVFP2() &&
1049 FloatABIType == FloatABI::Hard && !isVarArg)
1050 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1051 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1052 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001053 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +00001054 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001055 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001056 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001057 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001058 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001059 }
1060}
1061
Dan Gohman98ca4f22009-08-05 01:29:28 +00001062/// LowerCallResult - Lower the result values of a call into the
1063/// appropriate copies out of appropriate physical registers.
1064SDValue
1065ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001066 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001067 const SmallVectorImpl<ISD::InputArg> &Ins,
1068 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001069 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001070
Bob Wilson1f595bb2009-04-17 19:07:39 +00001071 // Assign locations to each value returned by this call.
1072 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001073 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001074 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001075 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001076 CCAssignFnForNode(CallConv, /* Return*/ true,
1077 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001078
1079 // Copy all of the result registers out of their specified physreg.
1080 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1081 CCValAssign VA = RVLocs[i];
1082
Bob Wilson80915242009-04-25 00:33:20 +00001083 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001084 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001085 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001086 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001087 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001088 Chain = Lo.getValue(1);
1089 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001090 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001091 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001092 InFlag);
1093 Chain = Hi.getValue(1);
1094 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001095 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001096
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 if (VA.getLocVT() == MVT::v2f64) {
1098 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1099 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1100 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001101
1102 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001103 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001104 Chain = Lo.getValue(1);
1105 InFlag = Lo.getValue(2);
1106 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001107 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001108 Chain = Hi.getValue(1);
1109 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001110 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001111 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1112 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001113 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001114 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001115 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1116 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001117 Chain = Val.getValue(1);
1118 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001119 }
Bob Wilson80915242009-04-25 00:33:20 +00001120
1121 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001122 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001123 case CCValAssign::Full: break;
1124 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001125 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001126 break;
1127 }
1128
Dan Gohman98ca4f22009-08-05 01:29:28 +00001129 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001130 }
1131
Dan Gohman98ca4f22009-08-05 01:29:28 +00001132 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001133}
1134
Bob Wilsondee46d72009-04-17 20:35:10 +00001135/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001136SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001137ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1138 SDValue StackPtr, SDValue Arg,
1139 DebugLoc dl, SelectionDAG &DAG,
1140 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001141 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001142 unsigned LocMemOffset = VA.getLocMemOffset();
1143 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1144 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001145 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001146 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001147 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001148}
1149
Dan Gohman98ca4f22009-08-05 01:29:28 +00001150void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001151 SDValue Chain, SDValue &Arg,
1152 RegsToPassVector &RegsToPass,
1153 CCValAssign &VA, CCValAssign &NextVA,
1154 SDValue &StackPtr,
1155 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001156 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001157
Jim Grosbache5165492009-11-09 00:11:35 +00001158 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001159 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001160 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1161
1162 if (NextVA.isRegLoc())
1163 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1164 else {
1165 assert(NextVA.isMemLoc());
1166 if (StackPtr.getNode() == 0)
1167 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1168
Dan Gohman98ca4f22009-08-05 01:29:28 +00001169 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1170 dl, DAG, NextVA,
1171 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001172 }
1173}
1174
Dan Gohman98ca4f22009-08-05 01:29:28 +00001175/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001176/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1177/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001178SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001179ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001180 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001181 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001182 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001183 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001184 const SmallVectorImpl<ISD::InputArg> &Ins,
1185 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001186 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001187 MachineFunction &MF = DAG.getMachineFunction();
1188 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1189 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001190 // Temporarily disable tail calls so things don't break.
Evan Cheng0b655992011-05-20 17:38:48 +00001191 if (!EnableARMTailCalls)
Bob Wilson703af3a2010-08-13 22:43:33 +00001192 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001193 if (isTailCall) {
1194 // Check if it's really possible to do a tail call.
1195 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1196 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001197 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001198 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1199 // detected sibcalls.
1200 if (isTailCall) {
1201 ++NumTailCalls;
1202 IsSibCall = true;
1203 }
1204 }
Evan Chenga8e29892007-01-19 07:51:42 +00001205
Bob Wilson1f595bb2009-04-17 19:07:39 +00001206 // Analyze operands of the call, assigning locations to each operand.
1207 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001208 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1209 *DAG.getContext());
Stuart Hastingsc7315872011-04-20 16:47:52 +00001210 CCInfo.setCallOrPrologue(Call);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001211 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001212 CCAssignFnForNode(CallConv, /* Return*/ false,
1213 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001214
Bob Wilson1f595bb2009-04-17 19:07:39 +00001215 // Get a count of how many bytes are to be pushed on the stack.
1216 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001217
Dale Johannesen51e28e62010-06-03 21:09:53 +00001218 // For tail calls, memory operands are available in our caller's stack.
1219 if (IsSibCall)
1220 NumBytes = 0;
1221
Evan Chenga8e29892007-01-19 07:51:42 +00001222 // Adjust the stack pointer for the new arguments...
1223 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001224 if (!IsSibCall)
1225 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001226
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001227 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001228
Bob Wilson5bafff32009-06-22 23:27:02 +00001229 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001230 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001231
Bob Wilson1f595bb2009-04-17 19:07:39 +00001232 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001233 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001234 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1235 i != e;
1236 ++i, ++realArgIdx) {
1237 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001238 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001239 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001240 bool isByVal = Flags.isByVal();
Evan Chenga8e29892007-01-19 07:51:42 +00001241
Bob Wilson1f595bb2009-04-17 19:07:39 +00001242 // Promote the value if needed.
1243 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001244 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001245 case CCValAssign::Full: break;
1246 case CCValAssign::SExt:
1247 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1248 break;
1249 case CCValAssign::ZExt:
1250 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1251 break;
1252 case CCValAssign::AExt:
1253 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1254 break;
1255 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001256 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001257 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001258 }
1259
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001260 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001261 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001262 if (VA.getLocVT() == MVT::v2f64) {
1263 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1264 DAG.getConstant(0, MVT::i32));
1265 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1266 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001267
Dan Gohman98ca4f22009-08-05 01:29:28 +00001268 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001269 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1270
1271 VA = ArgLocs[++i]; // skip ahead to next loc
1272 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001273 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001274 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1275 } else {
1276 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001277
Dan Gohman98ca4f22009-08-05 01:29:28 +00001278 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1279 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001280 }
1281 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001282 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001283 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001284 }
1285 } else if (VA.isRegLoc()) {
1286 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastingsc7315872011-04-20 16:47:52 +00001287 } else if (isByVal) {
1288 assert(VA.isMemLoc());
1289 unsigned offset = 0;
1290
1291 // True if this byval aggregate will be split between registers
1292 // and memory.
1293 if (CCInfo.isFirstByValRegValid()) {
1294 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1295 unsigned int i, j;
1296 for (i = 0, j = CCInfo.getFirstByValReg(); j < ARM::R4; i++, j++) {
1297 SDValue Const = DAG.getConstant(4*i, MVT::i32);
1298 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
1299 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
1300 MachinePointerInfo(),
1301 false, false, 0);
1302 MemOpChains.push_back(Load.getValue(1));
1303 RegsToPass.push_back(std::make_pair(j, Load));
1304 }
1305 offset = ARM::R4 - CCInfo.getFirstByValReg();
1306 CCInfo.clearFirstByValReg();
1307 }
1308
1309 unsigned LocMemOffset = VA.getLocMemOffset();
1310 SDValue StkPtrOff = DAG.getIntPtrConstant(LocMemOffset);
1311 SDValue Dst = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
1312 StkPtrOff);
1313 SDValue SrcOffset = DAG.getIntPtrConstant(4*offset);
1314 SDValue Src = DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg, SrcOffset);
1315 SDValue SizeNode = DAG.getConstant(Flags.getByValSize() - 4*offset,
1316 MVT::i32);
1317 MemOpChains.push_back(DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode,
1318 Flags.getByValAlign(),
1319 /*isVolatile=*/false,
1320 /*AlwaysInline=*/false,
1321 MachinePointerInfo(0),
1322 MachinePointerInfo(0)));
1323
1324 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001325 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001326
Dan Gohman98ca4f22009-08-05 01:29:28 +00001327 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1328 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001329 }
Evan Chenga8e29892007-01-19 07:51:42 +00001330 }
1331
1332 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001333 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001334 &MemOpChains[0], MemOpChains.size());
1335
1336 // Build a sequence of copy-to-reg nodes chained together with token chain
1337 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001338 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001339 // Tail call byval lowering might overwrite argument registers so in case of
1340 // tail call optimization the copies to registers are lowered later.
1341 if (!isTailCall)
1342 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1343 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1344 RegsToPass[i].second, InFlag);
1345 InFlag = Chain.getValue(1);
1346 }
Evan Chenga8e29892007-01-19 07:51:42 +00001347
Dale Johannesen51e28e62010-06-03 21:09:53 +00001348 // For tail calls lower the arguments to the 'real' stack slot.
1349 if (isTailCall) {
1350 // Force all the incoming stack arguments to be loaded from the stack
1351 // before any new outgoing arguments are stored to the stack, because the
1352 // outgoing stack slots may alias the incoming argument stack slots, and
1353 // the alias isn't otherwise explicit. This is slightly more conservative
1354 // than necessary, because it means that each store effectively depends
1355 // on every argument instead of just those arguments it would clobber.
1356
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001357 // Do not flag preceding copytoreg stuff together with the following stuff.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001358 InFlag = SDValue();
1359 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1360 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1361 RegsToPass[i].second, InFlag);
1362 InFlag = Chain.getValue(1);
1363 }
1364 InFlag =SDValue();
1365 }
1366
Bill Wendling056292f2008-09-16 21:48:12 +00001367 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1368 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1369 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001370 bool isDirect = false;
1371 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001372 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001373 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001374
1375 if (EnableARMLongCalls) {
1376 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1377 && "long-calls with non-static relocation model!");
1378 // Handle a global address or an external symbol. If it's not one of
1379 // those, the target's already in a register, so we don't need to do
1380 // anything extra.
1381 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001382 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001383 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001384 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbache7b52522010-04-14 22:28:31 +00001385 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1386 ARMPCLabelIndex,
1387 ARMCP::CPValue, 0);
1388 // Get the address of the callee into a register
1389 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1390 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1391 Callee = DAG.getLoad(getPointerTy(), dl,
1392 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001393 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001394 false, false, 0);
1395 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1396 const char *Sym = S->getSymbol();
1397
1398 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001399 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbache7b52522010-04-14 22:28:31 +00001400 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1401 Sym, ARMPCLabelIndex, 0);
1402 // Get the address of the callee into a register
1403 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1404 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1405 Callee = DAG.getLoad(getPointerTy(), dl,
1406 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001407 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001408 false, false, 0);
1409 }
1410 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001411 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001412 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001413 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001414 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001415 getTargetMachine().getRelocationModel() != Reloc::Static;
1416 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001417 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001418 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001419 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001420 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001421 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001422 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001423 ARMPCLabelIndex,
1424 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001425 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001426 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001427 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001428 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001429 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001430 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001431 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001432 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001433 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001434 } else {
1435 // On ELF targets for PIC code, direct calls should go through the PLT
1436 unsigned OpFlags = 0;
1437 if (Subtarget->isTargetELF() &&
1438 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1439 OpFlags = ARMII::MO_PLT;
1440 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1441 }
Bill Wendling056292f2008-09-16 21:48:12 +00001442 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001443 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001444 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001445 getTargetMachine().getRelocationModel() != Reloc::Static;
1446 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001447 // tBX takes a register source operand.
1448 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001449 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001450 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001451 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001452 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001453 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001454 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001455 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001456 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001457 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001458 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001459 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001460 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001461 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001462 } else {
1463 unsigned OpFlags = 0;
1464 // On ELF targets for PIC code, direct calls should go through the PLT
1465 if (Subtarget->isTargetELF() &&
1466 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1467 OpFlags = ARMII::MO_PLT;
1468 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1469 }
Evan Chenga8e29892007-01-19 07:51:42 +00001470 }
1471
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001472 // FIXME: handle tail calls differently.
1473 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001474 if (Subtarget->isThumb()) {
1475 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001476 CallOpc = ARMISD::CALL_NOLINK;
1477 else
1478 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1479 } else {
1480 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001481 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1482 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001483 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001484
Dan Gohman475871a2008-07-27 21:46:04 +00001485 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001486 Ops.push_back(Chain);
1487 Ops.push_back(Callee);
1488
1489 // Add argument registers to the end of the list so that they are known live
1490 // into the call.
1491 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1492 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1493 RegsToPass[i].second.getValueType()));
1494
Gabor Greifba36cb52008-08-28 21:40:38 +00001495 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001496 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001497
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001498 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001499 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001500 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001501
Duncan Sands4bdcb612008-07-02 17:40:58 +00001502 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001503 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001504 InFlag = Chain.getValue(1);
1505
Chris Lattnere563bbc2008-10-11 22:08:30 +00001506 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1507 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001508 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001509 InFlag = Chain.getValue(1);
1510
Bob Wilson1f595bb2009-04-17 19:07:39 +00001511 // Handle result values, copying them out of physregs into vregs that we
1512 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001513 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1514 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001515}
1516
Stuart Hastingsf222e592011-02-28 17:17:53 +00001517/// HandleByVal - Every parameter *after* a byval parameter is passed
Stuart Hastingsc7315872011-04-20 16:47:52 +00001518/// on the stack. Remember the next parameter register to allocate,
1519/// and then confiscate the rest of the parameter registers to insure
Stuart Hastingsf222e592011-02-28 17:17:53 +00001520/// this.
1521void
Stuart Hastingsc7315872011-04-20 16:47:52 +00001522llvm::ARMTargetLowering::HandleByVal(CCState *State, unsigned &size) const {
1523 unsigned reg = State->AllocateReg(GPRArgRegs, 4);
1524 assert((State->getCallOrPrologue() == Prologue ||
1525 State->getCallOrPrologue() == Call) &&
1526 "unhandled ParmContext");
1527 if ((!State->isFirstByValRegValid()) &&
1528 (ARM::R0 <= reg) && (reg <= ARM::R3)) {
1529 State->setFirstByValReg(reg);
1530 // At a call site, a byval parameter that is split between
1531 // registers and memory needs its size truncated here. In a
1532 // function prologue, such byval parameters are reassembled in
1533 // memory, and are not truncated.
1534 if (State->getCallOrPrologue() == Call) {
1535 unsigned excess = 4 * (ARM::R4 - reg);
1536 assert(size >= excess && "expected larger existing stack allocation");
1537 size -= excess;
1538 }
1539 }
1540 // Confiscate any remaining parameter registers to preclude their
1541 // assignment to subsequent parameters.
1542 while (State->AllocateReg(GPRArgRegs, 4))
1543 ;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001544}
1545
Dale Johannesen51e28e62010-06-03 21:09:53 +00001546/// MatchingStackOffset - Return true if the given stack call argument is
1547/// already available in the same position (relatively) of the caller's
1548/// incoming argument stack.
1549static
1550bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1551 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1552 const ARMInstrInfo *TII) {
1553 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1554 int FI = INT_MAX;
1555 if (Arg.getOpcode() == ISD::CopyFromReg) {
1556 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001557 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesen51e28e62010-06-03 21:09:53 +00001558 return false;
1559 MachineInstr *Def = MRI->getVRegDef(VR);
1560 if (!Def)
1561 return false;
1562 if (!Flags.isByVal()) {
1563 if (!TII->isLoadFromStackSlot(Def, FI))
1564 return false;
1565 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001566 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001567 }
1568 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1569 if (Flags.isByVal())
1570 // ByVal argument is passed in as a pointer but it's now being
1571 // dereferenced. e.g.
1572 // define @foo(%struct.X* %A) {
1573 // tail call @bar(%struct.X* byval %A)
1574 // }
1575 return false;
1576 SDValue Ptr = Ld->getBasePtr();
1577 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1578 if (!FINode)
1579 return false;
1580 FI = FINode->getIndex();
1581 } else
1582 return false;
1583
1584 assert(FI != INT_MAX);
1585 if (!MFI->isFixedObjectIndex(FI))
1586 return false;
1587 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1588}
1589
1590/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1591/// for tail call optimization. Targets which want to do tail call
1592/// optimization should implement this function.
1593bool
1594ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1595 CallingConv::ID CalleeCC,
1596 bool isVarArg,
1597 bool isCalleeStructRet,
1598 bool isCallerStructRet,
1599 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001600 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001601 const SmallVectorImpl<ISD::InputArg> &Ins,
1602 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001603 const Function *CallerF = DAG.getMachineFunction().getFunction();
1604 CallingConv::ID CallerCC = CallerF->getCallingConv();
1605 bool CCMatch = CallerCC == CalleeCC;
1606
1607 // Look for obvious safe cases to perform tail call optimization that do not
1608 // require ABI changes. This is what gcc calls sibcall.
1609
Jim Grosbach7616b642010-06-16 23:45:49 +00001610 // Do not sibcall optimize vararg calls unless the call site is not passing
1611 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001612 if (isVarArg && !Outs.empty())
1613 return false;
1614
1615 // Also avoid sibcall optimization if either caller or callee uses struct
1616 // return semantics.
1617 if (isCalleeStructRet || isCallerStructRet)
1618 return false;
1619
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001620 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001621 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001622 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1623 // LR. This means if we need to reload LR, it takes an extra instructions,
1624 // which outweighs the value of the tail call; but here we don't know yet
1625 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001626 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001627 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001628
1629 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1630 // but we need to make sure there are enough registers; the only valid
1631 // registers are the 4 used for parameters. We don't currently do this
1632 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001633 if (Subtarget->isThumb1Only())
1634 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001635
Dale Johannesen51e28e62010-06-03 21:09:53 +00001636 // If the calling conventions do not match, then we'd better make sure the
1637 // results are returned in the same way as what the caller expects.
1638 if (!CCMatch) {
1639 SmallVector<CCValAssign, 16> RVLocs1;
1640 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1641 RVLocs1, *DAG.getContext());
1642 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1643
1644 SmallVector<CCValAssign, 16> RVLocs2;
1645 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1646 RVLocs2, *DAG.getContext());
1647 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1648
1649 if (RVLocs1.size() != RVLocs2.size())
1650 return false;
1651 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1652 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1653 return false;
1654 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1655 return false;
1656 if (RVLocs1[i].isRegLoc()) {
1657 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1658 return false;
1659 } else {
1660 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1661 return false;
1662 }
1663 }
1664 }
1665
1666 // If the callee takes no arguments then go on to check the results of the
1667 // call.
1668 if (!Outs.empty()) {
1669 // Check if stack adjustment is needed. For now, do not do this if any
1670 // argument is passed on the stack.
1671 SmallVector<CCValAssign, 16> ArgLocs;
1672 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1673 ArgLocs, *DAG.getContext());
1674 CCInfo.AnalyzeCallOperands(Outs,
1675 CCAssignFnForNode(CalleeCC, false, isVarArg));
1676 if (CCInfo.getNextStackOffset()) {
1677 MachineFunction &MF = DAG.getMachineFunction();
1678
1679 // Check if the arguments are already laid out in the right way as
1680 // the caller's fixed stack objects.
1681 MachineFrameInfo *MFI = MF.getFrameInfo();
1682 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1683 const ARMInstrInfo *TII =
1684 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001685 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1686 i != e;
1687 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001688 CCValAssign &VA = ArgLocs[i];
1689 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001690 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001691 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001692 if (VA.getLocInfo() == CCValAssign::Indirect)
1693 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001694 if (VA.needsCustom()) {
1695 // f64 and vector types are split into multiple registers or
1696 // register/stack-slot combinations. The types will not match
1697 // the registers; give up on memory f64 refs until we figure
1698 // out what to do about this.
1699 if (!VA.isRegLoc())
1700 return false;
1701 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001702 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001703 if (RegVT == MVT::v2f64) {
1704 if (!ArgLocs[++i].isRegLoc())
1705 return false;
1706 if (!ArgLocs[++i].isRegLoc())
1707 return false;
1708 }
1709 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001710 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1711 MFI, MRI, TII))
1712 return false;
1713 }
1714 }
1715 }
1716 }
1717
1718 return true;
1719}
1720
Dan Gohman98ca4f22009-08-05 01:29:28 +00001721SDValue
1722ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001723 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001724 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001725 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001726 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001727
Bob Wilsondee46d72009-04-17 20:35:10 +00001728 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001729 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001730
Bob Wilsondee46d72009-04-17 20:35:10 +00001731 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001732 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1733 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001734
Dan Gohman98ca4f22009-08-05 01:29:28 +00001735 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001736 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1737 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001738
1739 // If this is the first return lowered for this function, add
1740 // the regs to the liveout set for the function.
1741 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1742 for (unsigned i = 0; i != RVLocs.size(); ++i)
1743 if (RVLocs[i].isRegLoc())
1744 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001745 }
1746
Bob Wilson1f595bb2009-04-17 19:07:39 +00001747 SDValue Flag;
1748
1749 // Copy the result values into the output registers.
1750 for (unsigned i = 0, realRVLocIdx = 0;
1751 i != RVLocs.size();
1752 ++i, ++realRVLocIdx) {
1753 CCValAssign &VA = RVLocs[i];
1754 assert(VA.isRegLoc() && "Can only return in registers!");
1755
Dan Gohmanc9403652010-07-07 15:54:55 +00001756 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001757
1758 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001759 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001760 case CCValAssign::Full: break;
1761 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001762 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001763 break;
1764 }
1765
Bob Wilson1f595bb2009-04-17 19:07:39 +00001766 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001767 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001768 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001769 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1770 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001771 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001772 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001773
1774 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1775 Flag = Chain.getValue(1);
1776 VA = RVLocs[++i]; // skip ahead to next loc
1777 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1778 HalfGPRs.getValue(1), Flag);
1779 Flag = Chain.getValue(1);
1780 VA = RVLocs[++i]; // skip ahead to next loc
1781
1782 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001783 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1784 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001785 }
1786 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1787 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001788 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001789 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001790 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001791 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001792 VA = RVLocs[++i]; // skip ahead to next loc
1793 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1794 Flag);
1795 } else
1796 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1797
Bob Wilsondee46d72009-04-17 20:35:10 +00001798 // Guarantee that all emitted copies are
1799 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001800 Flag = Chain.getValue(1);
1801 }
1802
1803 SDValue result;
1804 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001805 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001806 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001808
1809 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001810}
1811
Evan Cheng3d2125c2010-11-30 23:55:39 +00001812bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N) const {
1813 if (N->getNumValues() != 1)
1814 return false;
1815 if (!N->hasNUsesOfValue(1, 0))
1816 return false;
1817
1818 unsigned NumCopies = 0;
1819 SDNode* Copies[2];
1820 SDNode *Use = *N->use_begin();
1821 if (Use->getOpcode() == ISD::CopyToReg) {
1822 Copies[NumCopies++] = Use;
1823 } else if (Use->getOpcode() == ARMISD::VMOVRRD) {
1824 // f64 returned in a pair of GPRs.
1825 for (SDNode::use_iterator UI = Use->use_begin(), UE = Use->use_end();
1826 UI != UE; ++UI) {
1827 if (UI->getOpcode() != ISD::CopyToReg)
1828 return false;
1829 Copies[UI.getUse().getResNo()] = *UI;
1830 ++NumCopies;
1831 }
1832 } else if (Use->getOpcode() == ISD::BITCAST) {
1833 // f32 returned in a single GPR.
1834 if (!Use->hasNUsesOfValue(1, 0))
1835 return false;
1836 Use = *Use->use_begin();
1837 if (Use->getOpcode() != ISD::CopyToReg || !Use->hasNUsesOfValue(1, 0))
1838 return false;
1839 Copies[NumCopies++] = Use;
1840 } else {
1841 return false;
1842 }
1843
1844 if (NumCopies != 1 && NumCopies != 2)
1845 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001846
1847 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001848 for (unsigned i = 0; i < NumCopies; ++i) {
1849 SDNode *Copy = Copies[i];
1850 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
1851 UI != UE; ++UI) {
1852 if (UI->getOpcode() == ISD::CopyToReg) {
1853 SDNode *Use = *UI;
1854 if (Use == Copies[0] || Use == Copies[1])
1855 continue;
1856 return false;
1857 }
1858 if (UI->getOpcode() != ARMISD::RET_FLAG)
1859 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001860 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001861 }
1862 }
1863
Evan Cheng1bf891a2010-12-01 22:59:46 +00001864 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001865}
1866
Evan Cheng485fafc2011-03-21 01:19:09 +00001867bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1868 if (!EnableARMTailCalls)
1869 return false;
1870
1871 if (!CI->isTailCall())
1872 return false;
1873
1874 return !Subtarget->isThumb1Only();
1875}
1876
Bob Wilsonb62d2572009-11-03 00:02:05 +00001877// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1878// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1879// one of the above mentioned nodes. It has to be wrapped because otherwise
1880// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1881// be used to form addressing mode. These wrapped nodes will be selected
1882// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001883static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001884 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001885 // FIXME there is no actual debug info here
1886 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001887 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001888 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001889 if (CP->isMachineConstantPoolEntry())
1890 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1891 CP->getAlignment());
1892 else
1893 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1894 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001895 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001896}
1897
Jim Grosbache1102ca2010-07-19 17:20:38 +00001898unsigned ARMTargetLowering::getJumpTableEncoding() const {
1899 return MachineJumpTableInfo::EK_Inline;
1900}
1901
Dan Gohmand858e902010-04-17 15:26:15 +00001902SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1903 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001904 MachineFunction &MF = DAG.getMachineFunction();
1905 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1906 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001907 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001908 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001909 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001910 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1911 SDValue CPAddr;
1912 if (RelocM == Reloc::Static) {
1913 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1914 } else {
1915 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001916 ARMPCLabelIndex = AFI->createPICLabelUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001917 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1918 ARMCP::CPBlockAddress,
1919 PCAdj);
1920 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1921 }
1922 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1923 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001924 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001925 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001926 if (RelocM == Reloc::Static)
1927 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001928 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001929 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001930}
1931
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001932// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001933SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001934ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001935 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001936 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001937 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001938 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001939 MachineFunction &MF = DAG.getMachineFunction();
1940 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001941 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001942 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001943 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001944 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001945 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001946 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001947 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001948 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001949 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001950 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001951
Evan Chenge7e0d622009-11-06 22:24:13 +00001952 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001953 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001954
1955 // call __tls_get_addr.
1956 ArgListTy Args;
1957 ArgListEntry Entry;
1958 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001959 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001960 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001961 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001962 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001963 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1964 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001965 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001966 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001967 return CallResult.first;
1968}
1969
1970// Lower ISD::GlobalTLSAddress using the "initial exec" or
1971// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001972SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001973ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001974 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001975 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001976 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001977 SDValue Offset;
1978 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001979 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001980 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001981 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001982
Chris Lattner4fb63d02009-07-15 04:12:33 +00001983 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001984 MachineFunction &MF = DAG.getMachineFunction();
1985 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001986 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge7e0d622009-11-06 22:24:13 +00001987 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001988 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1989 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001990 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001991 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001992 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001993 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001994 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001995 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001996 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001997 Chain = Offset.getValue(1);
1998
Evan Chenge7e0d622009-11-06 22:24:13 +00001999 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002000 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002001
Evan Cheng9eda6892009-10-31 03:39:36 +00002002 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002003 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002004 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002005 } else {
2006 // local exec model
Jim Grosbach3a2429a2010-11-09 21:36:17 +00002007 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002008 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002009 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00002010 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002011 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002012 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002013 }
2014
2015 // The address of the thread local variable is the add of the thread
2016 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002017 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002018}
2019
Dan Gohman475871a2008-07-27 21:46:04 +00002020SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002021ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002022 // TODO: implement the "local dynamic" model
2023 assert(Subtarget->isTargetELF() &&
2024 "TLS not implemented for non-ELF targets");
2025 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
2026 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
2027 // otherwise use the "Local Exec" TLS Model
2028 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
2029 return LowerToTLSGeneralDynamicModel(GA, DAG);
2030 else
2031 return LowerToTLSExecModels(GA, DAG);
2032}
2033
Dan Gohman475871a2008-07-27 21:46:04 +00002034SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002035 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002036 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002037 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002038 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002039 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2040 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00002041 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002042 ARMConstantPoolValue *CPV =
Jim Grosbach3a2429a2010-11-09 21:36:17 +00002043 new ARMConstantPoolValue(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002044 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002045 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002046 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002047 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002048 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002049 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002050 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002051 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002052 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002053 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002054 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002055 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002056 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002057 }
2058
2059 // If we have T2 ops, we can materialize the address directly via movt/movw
2060 // pair. This is always cheaper.
2061 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002062 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002063 // FIXME: Once remat is capable of dealing with instructions with register
2064 // operands, expand this into two nodes.
2065 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2066 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002067 } else {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002068 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2069 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2070 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2071 MachinePointerInfo::getConstantPool(),
2072 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002073 }
2074}
2075
Dan Gohman475871a2008-07-27 21:46:04 +00002076SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002077 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002078 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002079 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002080 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00002081 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002082 MachineFunction &MF = DAG.getMachineFunction();
2083 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2084
Evan Cheng4abce0c2011-05-27 20:11:27 +00002085 // FIXME: Enable this for static codegen when tool issues are fixed.
2086 if (Subtarget->useMovt() && RelocM != Reloc::Static) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002087 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002088 // FIXME: Once remat is capable of dealing with instructions with register
2089 // operands, expand this into two nodes.
Evan Cheng53519f02011-01-21 18:55:51 +00002090 if (RelocM == Reloc::Static)
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002091 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2092 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
2093
Evan Cheng53519f02011-01-21 18:55:51 +00002094 unsigned Wrapper = (RelocM == Reloc::PIC_)
2095 ? ARMISD::WrapperPIC : ARMISD::WrapperDYN;
2096 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT,
Evan Cheng9fe20092011-01-20 08:34:58 +00002097 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Evan Chengfc8475b2011-01-19 02:16:49 +00002098 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
2099 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
2100 MachinePointerInfo::getGOT(), false, false, 0);
2101 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002102 }
2103
2104 unsigned ARMPCLabelIndex = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002105 SDValue CPAddr;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002106 if (RelocM == Reloc::Static) {
Evan Cheng1606e8e2009-03-13 07:51:59 +00002107 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002108 } else {
2109 ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00002110 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
2111 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002112 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002113 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00002114 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002115 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00002116
Evan Cheng9eda6892009-10-31 03:39:36 +00002117 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002118 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002119 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002120 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002121
2122 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002123 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002124 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00002125 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00002126
Evan Cheng63476a82009-09-03 07:04:02 +00002127 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002128 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00002129 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002130
2131 return Result;
2132}
2133
Dan Gohman475871a2008-07-27 21:46:04 +00002134SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002135 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002136 assert(Subtarget->isTargetELF() &&
2137 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002138 MachineFunction &MF = DAG.getMachineFunction();
2139 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002140 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002141 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002142 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002143 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00002144 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
2145 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00002146 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002147 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002148 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002149 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002150 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002151 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002152 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002153 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002154}
2155
Jim Grosbach0e0da732009-05-12 23:59:14 +00002156SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00002157ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
2158 const {
2159 DebugLoc dl = Op.getDebugLoc();
2160 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendling61512ba2011-05-11 01:11:55 +00002161 Op.getOperand(0), Op.getOperand(1));
Jim Grosbache4ad3872010-10-19 23:27:08 +00002162}
2163
2164SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002165ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2166 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002167 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002168 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
2169 Op.getOperand(1), Val);
2170}
2171
2172SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002173ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2174 DebugLoc dl = Op.getDebugLoc();
2175 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2176 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2177}
2178
2179SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002180ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002181 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002182 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002183 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002184 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002185 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002186 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002187 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002188 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2189 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002190 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002191 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002192 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002193 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002194 EVT PtrVT = getPointerTy();
2195 DebugLoc dl = Op.getDebugLoc();
2196 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2197 SDValue CPAddr;
2198 unsigned PCAdj = (RelocM != Reloc::PIC_)
2199 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002200 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002201 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2202 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002203 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002204 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002205 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002206 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002207 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002208 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002209
2210 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002211 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002212 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2213 }
2214 return Result;
2215 }
Evan Cheng92e39162011-03-29 23:06:19 +00002216 case Intrinsic::arm_neon_vmulls:
2217 case Intrinsic::arm_neon_vmullu: {
2218 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmulls)
2219 ? ARMISD::VMULLs : ARMISD::VMULLu;
2220 return DAG.getNode(NewOpc, Op.getDebugLoc(), Op.getValueType(),
2221 Op.getOperand(1), Op.getOperand(2));
2222 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002223 }
2224}
2225
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002226static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002227 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002228 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002229 if (!Subtarget->hasDataBarrier()) {
2230 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2231 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2232 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002233 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002234 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002235 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002236 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002237 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002238
2239 SDValue Op5 = Op.getOperand(5);
2240 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2241 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2242 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2243 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2244
2245 ARM_MB::MemBOpt DMBOpt;
2246 if (isDeviceBarrier)
2247 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2248 else
2249 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2250 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2251 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002252}
2253
Evan Chengdfed19f2010-11-03 06:34:55 +00002254static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2255 const ARMSubtarget *Subtarget) {
2256 // ARM pre v5TE and Thumb1 does not have preload instructions.
2257 if (!(Subtarget->isThumb2() ||
2258 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2259 // Just preserve the chain.
2260 return Op.getOperand(0);
2261
2262 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002263 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2264 if (!isRead &&
2265 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2266 // ARMv7 with MP extension has PLDW.
2267 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002268
2269 if (Subtarget->isThumb())
2270 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002271 isRead = ~isRead & 1;
2272 unsigned isData = Subtarget->isThumb() ? 0 : 1;
Evan Chengdfed19f2010-11-03 06:34:55 +00002273
Evan Cheng416941d2010-11-04 05:19:35 +00002274 // Currently there is no intrinsic that matches pli.
Evan Chengdfed19f2010-11-03 06:34:55 +00002275 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002276 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2277 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002278}
2279
Dan Gohman1e93df62010-04-17 14:41:14 +00002280static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2281 MachineFunction &MF = DAG.getMachineFunction();
2282 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2283
Evan Chenga8e29892007-01-19 07:51:42 +00002284 // vastart just stores the address of the VarArgsFrameIndex slot into the
2285 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002286 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002287 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002288 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002289 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002290 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2291 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002292}
2293
Dan Gohman475871a2008-07-27 21:46:04 +00002294SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002295ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2296 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002297 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002298 MachineFunction &MF = DAG.getMachineFunction();
2299 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2300
2301 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002302 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002303 RC = ARM::tGPRRegisterClass;
2304 else
2305 RC = ARM::GPRRegisterClass;
2306
2307 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002308 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002309 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002310
2311 SDValue ArgValue2;
2312 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002313 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002314 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002315
2316 // Create load node to retrieve arguments from the stack.
2317 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002318 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002319 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002320 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002321 } else {
Devang Patel68e6bee2011-02-21 23:21:26 +00002322 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002323 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002324 }
2325
Jim Grosbache5165492009-11-09 00:11:35 +00002326 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002327}
2328
Stuart Hastingsc7315872011-04-20 16:47:52 +00002329void
2330ARMTargetLowering::computeRegArea(CCState &CCInfo, MachineFunction &MF,
2331 unsigned &VARegSize, unsigned &VARegSaveSize)
2332 const {
2333 unsigned NumGPRs;
2334 if (CCInfo.isFirstByValRegValid())
2335 NumGPRs = ARM::R4 - CCInfo.getFirstByValReg();
2336 else {
2337 unsigned int firstUnalloced;
2338 firstUnalloced = CCInfo.getFirstUnallocated(GPRArgRegs,
2339 sizeof(GPRArgRegs) /
2340 sizeof(GPRArgRegs[0]));
2341 NumGPRs = (firstUnalloced <= 3) ? (4 - firstUnalloced) : 0;
2342 }
2343
2344 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
2345 VARegSize = NumGPRs * 4;
2346 VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
2347}
2348
2349// The remaining GPRs hold either the beginning of variable-argument
2350// data, or the beginning of an aggregate passed by value (usuall
2351// byval). Either way, we allocate stack slots adjacent to the data
2352// provided by our caller, and store the unallocated registers there.
2353// If this is a variadic function, the va_list pointer will begin with
2354// these values; otherwise, this reassembles a (byval) structure that
2355// was split between registers and memory.
2356void
2357ARMTargetLowering::VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
2358 DebugLoc dl, SDValue &Chain,
2359 unsigned ArgOffset) const {
2360 MachineFunction &MF = DAG.getMachineFunction();
2361 MachineFrameInfo *MFI = MF.getFrameInfo();
2362 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2363 unsigned firstRegToSaveIndex;
2364 if (CCInfo.isFirstByValRegValid())
2365 firstRegToSaveIndex = CCInfo.getFirstByValReg() - ARM::R0;
2366 else {
2367 firstRegToSaveIndex = CCInfo.getFirstUnallocated
2368 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
2369 }
2370
2371 unsigned VARegSize, VARegSaveSize;
2372 computeRegArea(CCInfo, MF, VARegSize, VARegSaveSize);
2373 if (VARegSaveSize) {
2374 // If this function is vararg, store any remaining integer argument regs
2375 // to their spots on the stack so that they may be loaded by deferencing
2376 // the result of va_next.
2377 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Eric Christopher5ac179c2011-04-29 23:12:01 +00002378 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(VARegSaveSize,
2379 ArgOffset + VARegSaveSize
2380 - VARegSize,
Stuart Hastingsc7315872011-04-20 16:47:52 +00002381 false));
2382 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2383 getPointerTy());
2384
2385 SmallVector<SDValue, 4> MemOps;
2386 for (; firstRegToSaveIndex < 4; ++firstRegToSaveIndex) {
2387 TargetRegisterClass *RC;
2388 if (AFI->isThumb1OnlyFunction())
2389 RC = ARM::tGPRRegisterClass;
2390 else
2391 RC = ARM::GPRRegisterClass;
2392
2393 unsigned VReg = MF.addLiveIn(GPRArgRegs[firstRegToSaveIndex], RC);
2394 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
2395 SDValue Store =
2396 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Eric Christopher5ac179c2011-04-29 23:12:01 +00002397 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
Stuart Hastingsc7315872011-04-20 16:47:52 +00002398 false, false, 0);
2399 MemOps.push_back(Store);
2400 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
2401 DAG.getConstant(4, getPointerTy()));
2402 }
2403 if (!MemOps.empty())
2404 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2405 &MemOps[0], MemOps.size());
2406 } else
2407 // This will point to the next argument passed via stack.
2408 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
2409}
2410
Bob Wilson5bafff32009-06-22 23:27:02 +00002411SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002412ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002413 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002414 const SmallVectorImpl<ISD::InputArg>
2415 &Ins,
2416 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002417 SmallVectorImpl<SDValue> &InVals)
2418 const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002419 MachineFunction &MF = DAG.getMachineFunction();
2420 MachineFrameInfo *MFI = MF.getFrameInfo();
2421
Bob Wilson1f595bb2009-04-17 19:07:39 +00002422 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2423
2424 // Assign locations to all of the incoming arguments.
2425 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002426 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2427 *DAG.getContext());
Stuart Hastingsc7315872011-04-20 16:47:52 +00002428 CCInfo.setCallOrPrologue(Prologue);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002429 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002430 CCAssignFnForNode(CallConv, /* Return*/ false,
2431 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002432
2433 SmallVector<SDValue, 16> ArgValues;
Stuart Hastingsf222e592011-02-28 17:17:53 +00002434 int lastInsIndex = -1;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002435
Stuart Hastingsf222e592011-02-28 17:17:53 +00002436 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002437 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2438 CCValAssign &VA = ArgLocs[i];
2439
Bob Wilsondee46d72009-04-17 20:35:10 +00002440 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002441 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002442 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002443
Bob Wilson1f595bb2009-04-17 19:07:39 +00002444 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002445 // f64 and vector types are split up into multiple registers or
2446 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002447 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002448 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002449 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002450 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002451 SDValue ArgValue2;
2452 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002453 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002454 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2455 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002456 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002457 false, false, 0);
2458 } else {
2459 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2460 Chain, DAG, dl);
2461 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002462 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2463 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002464 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002465 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002466 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2467 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002468 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002469
Bob Wilson5bafff32009-06-22 23:27:02 +00002470 } else {
2471 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002472
Owen Anderson825b72b2009-08-11 20:47:22 +00002473 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002474 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002475 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002476 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002477 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002478 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002479 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002480 RC = (AFI->isThumb1OnlyFunction() ?
2481 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002482 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002483 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002484
2485 // Transform the arguments in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002486 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002487 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002488 }
2489
2490 // If this is an 8 or 16-bit value, it is really passed promoted
2491 // to 32 bits. Insert an assert[sz]ext to capture this, then
2492 // truncate to the right size.
2493 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002494 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002495 case CCValAssign::Full: break;
2496 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002497 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002498 break;
2499 case CCValAssign::SExt:
2500 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2501 DAG.getValueType(VA.getValVT()));
2502 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2503 break;
2504 case CCValAssign::ZExt:
2505 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2506 DAG.getValueType(VA.getValVT()));
2507 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2508 break;
2509 }
2510
Dan Gohman98ca4f22009-08-05 01:29:28 +00002511 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002512
2513 } else { // VA.isRegLoc()
2514
2515 // sanity check
2516 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002518
Stuart Hastingsf222e592011-02-28 17:17:53 +00002519 int index = ArgLocs[i].getValNo();
Owen Anderson76706012011-04-05 21:48:57 +00002520
Stuart Hastingsf222e592011-02-28 17:17:53 +00002521 // Some Ins[] entries become multiple ArgLoc[] entries.
2522 // Process them only once.
2523 if (index != lastInsIndex)
2524 {
2525 ISD::ArgFlagsTy Flags = Ins[index].Flags;
Eric Christopher5ac179c2011-04-29 23:12:01 +00002526 // FIXME: For now, all byval parameter objects are marked mutable.
2527 // This can be changed with more analysis.
2528 // In case of tail call optimization mark all arguments mutable.
2529 // Since they could be overwritten by lowering of arguments in case of
2530 // a tail call.
Stuart Hastingsf222e592011-02-28 17:17:53 +00002531 if (Flags.isByVal()) {
Stuart Hastingsc7315872011-04-20 16:47:52 +00002532 unsigned VARegSize, VARegSaveSize;
2533 computeRegArea(CCInfo, MF, VARegSize, VARegSaveSize);
2534 VarArgStyleRegisters(CCInfo, DAG, dl, Chain, 0);
2535 unsigned Bytes = Flags.getByValSize() - VARegSize;
Evan Chengee2e0e32011-03-30 23:44:13 +00002536 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
Stuart Hastingsc7315872011-04-20 16:47:52 +00002537 int FI = MFI->CreateFixedObject(Bytes,
2538 VA.getLocMemOffset(), false);
Stuart Hastingsf222e592011-02-28 17:17:53 +00002539 InVals.push_back(DAG.getFrameIndex(FI, getPointerTy()));
2540 } else {
2541 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
2542 VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002543
Stuart Hastingsf222e592011-02-28 17:17:53 +00002544 // Create load nodes to retrieve arguments from the stack.
2545 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2546 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2547 MachinePointerInfo::getFixedStack(FI),
2548 false, false, 0));
2549 }
2550 lastInsIndex = index;
2551 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00002552 }
2553 }
2554
2555 // varargs
Stuart Hastingsc7315872011-04-20 16:47:52 +00002556 if (isVarArg)
2557 VarArgStyleRegisters(CCInfo, DAG, dl, Chain, CCInfo.getNextStackOffset());
Evan Chenga8e29892007-01-19 07:51:42 +00002558
Dan Gohman98ca4f22009-08-05 01:29:28 +00002559 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002560}
2561
2562/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002563static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002564 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002565 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002566 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002567 // Maybe this has already been legalized into the constant pool?
2568 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002569 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002570 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002571 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002572 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002573 }
2574 }
2575 return false;
2576}
2577
Evan Chenga8e29892007-01-19 07:51:42 +00002578/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2579/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002580SDValue
2581ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002582 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002583 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002584 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002585 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002586 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002587 // Constant does not fit, try adjusting it by one?
2588 switch (CC) {
2589 default: break;
2590 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002591 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002592 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002593 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002594 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002595 }
2596 break;
2597 case ISD::SETULT:
2598 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002599 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002600 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002601 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002602 }
2603 break;
2604 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002605 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002606 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002607 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002608 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002609 }
2610 break;
2611 case ISD::SETULE:
2612 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002613 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002614 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002615 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002616 }
2617 break;
2618 }
2619 }
2620 }
2621
2622 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002623 ARMISD::NodeType CompareType;
2624 switch (CondCode) {
2625 default:
2626 CompareType = ARMISD::CMP;
2627 break;
2628 case ARMCC::EQ:
2629 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002630 // Uses only Z Flag
2631 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002632 break;
2633 }
Evan Cheng218977b2010-07-13 19:27:42 +00002634 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002635 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002636}
2637
2638/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002639SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002640ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002641 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002642 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002643 if (!isFloatingPointZero(RHS))
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002644 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002645 else
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002646 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
2647 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002648}
2649
Bob Wilson79f56c92011-03-08 01:17:20 +00002650/// duplicateCmp - Glue values can have only one use, so this function
2651/// duplicates a comparison node.
2652SDValue
2653ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
2654 unsigned Opc = Cmp.getOpcode();
2655 DebugLoc DL = Cmp.getDebugLoc();
2656 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
2657 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2658
2659 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
2660 Cmp = Cmp.getOperand(0);
2661 Opc = Cmp.getOpcode();
2662 if (Opc == ARMISD::CMPFP)
2663 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2664 else {
2665 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
2666 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
2667 }
2668 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
2669}
2670
Bill Wendlingde2b1512010-08-11 08:43:16 +00002671SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2672 SDValue Cond = Op.getOperand(0);
2673 SDValue SelectTrue = Op.getOperand(1);
2674 SDValue SelectFalse = Op.getOperand(2);
2675 DebugLoc dl = Op.getDebugLoc();
2676
2677 // Convert:
2678 //
2679 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2680 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2681 //
2682 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2683 const ConstantSDNode *CMOVTrue =
2684 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2685 const ConstantSDNode *CMOVFalse =
2686 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2687
2688 if (CMOVTrue && CMOVFalse) {
2689 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2690 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2691
2692 SDValue True;
2693 SDValue False;
2694 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2695 True = SelectTrue;
2696 False = SelectFalse;
2697 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2698 True = SelectFalse;
2699 False = SelectTrue;
2700 }
2701
2702 if (True.getNode() && False.getNode()) {
Evan Chengb936e302011-05-18 18:59:17 +00002703 EVT VT = Op.getValueType();
Bill Wendlingde2b1512010-08-11 08:43:16 +00002704 SDValue ARMcc = Cond.getOperand(2);
2705 SDValue CCR = Cond.getOperand(3);
Bob Wilson79f56c92011-03-08 01:17:20 +00002706 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Evan Chengb936e302011-05-18 18:59:17 +00002707 assert(True.getValueType() == VT);
2708 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
Bill Wendlingde2b1512010-08-11 08:43:16 +00002709 }
2710 }
2711 }
2712
2713 return DAG.getSelectCC(dl, Cond,
2714 DAG.getConstant(0, Cond.getValueType()),
2715 SelectTrue, SelectFalse, ISD::SETNE);
2716}
2717
Dan Gohmand858e902010-04-17 15:26:15 +00002718SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002719 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002720 SDValue LHS = Op.getOperand(0);
2721 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002722 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002723 SDValue TrueVal = Op.getOperand(2);
2724 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002725 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002726
Owen Anderson825b72b2009-08-11 20:47:22 +00002727 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002728 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002729 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002730 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2731 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002732 }
2733
2734 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002735 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002736
Evan Cheng218977b2010-07-13 19:27:42 +00002737 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2738 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002739 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002740 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002741 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002742 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002743 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002744 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002745 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002746 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002747 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002748 }
2749 return Result;
2750}
2751
Evan Cheng218977b2010-07-13 19:27:42 +00002752/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2753/// to morph to an integer compare sequence.
2754static bool canChangeToInt(SDValue Op, bool &SeenZero,
2755 const ARMSubtarget *Subtarget) {
2756 SDNode *N = Op.getNode();
2757 if (!N->hasOneUse())
2758 // Otherwise it requires moving the value from fp to integer registers.
2759 return false;
2760 if (!N->getNumValues())
2761 return false;
2762 EVT VT = Op.getValueType();
2763 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2764 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2765 // vmrs are very slow, e.g. cortex-a8.
2766 return false;
2767
2768 if (isFloatingPointZero(Op)) {
2769 SeenZero = true;
2770 return true;
2771 }
2772 return ISD::isNormalLoad(N);
2773}
2774
2775static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2776 if (isFloatingPointZero(Op))
2777 return DAG.getConstant(0, MVT::i32);
2778
2779 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2780 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002781 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002782 Ld->isVolatile(), Ld->isNonTemporal(),
2783 Ld->getAlignment());
2784
2785 llvm_unreachable("Unknown VFP cmp argument!");
2786}
2787
2788static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2789 SDValue &RetVal1, SDValue &RetVal2) {
2790 if (isFloatingPointZero(Op)) {
2791 RetVal1 = DAG.getConstant(0, MVT::i32);
2792 RetVal2 = DAG.getConstant(0, MVT::i32);
2793 return;
2794 }
2795
2796 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2797 SDValue Ptr = Ld->getBasePtr();
2798 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2799 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002800 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002801 Ld->isVolatile(), Ld->isNonTemporal(),
2802 Ld->getAlignment());
2803
2804 EVT PtrType = Ptr.getValueType();
2805 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2806 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2807 PtrType, Ptr, DAG.getConstant(4, PtrType));
2808 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2809 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002810 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002811 Ld->isVolatile(), Ld->isNonTemporal(),
2812 NewAlign);
2813 return;
2814 }
2815
2816 llvm_unreachable("Unknown VFP cmp argument!");
2817}
2818
2819/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2820/// f32 and even f64 comparisons to integer ones.
2821SDValue
2822ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2823 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002824 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002825 SDValue LHS = Op.getOperand(2);
2826 SDValue RHS = Op.getOperand(3);
2827 SDValue Dest = Op.getOperand(4);
2828 DebugLoc dl = Op.getDebugLoc();
2829
2830 bool SeenZero = false;
2831 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2832 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002833 // If one of the operand is zero, it's safe to ignore the NaN case since
2834 // we only care about equality comparisons.
2835 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Bob Wilson1b772f92011-03-08 01:17:16 +00002836 // If unsafe fp math optimization is enabled and there are no other uses of
2837 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng218977b2010-07-13 19:27:42 +00002838 // to an integer comparison.
2839 if (CC == ISD::SETOEQ)
2840 CC = ISD::SETEQ;
2841 else if (CC == ISD::SETUNE)
2842 CC = ISD::SETNE;
2843
2844 SDValue ARMcc;
2845 if (LHS.getValueType() == MVT::f32) {
2846 LHS = bitcastf32Toi32(LHS, DAG);
2847 RHS = bitcastf32Toi32(RHS, DAG);
2848 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2849 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2850 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2851 Chain, Dest, ARMcc, CCR, Cmp);
2852 }
2853
2854 SDValue LHS1, LHS2;
2855 SDValue RHS1, RHS2;
2856 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2857 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2858 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2859 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002860 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002861 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2862 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2863 }
2864
2865 return SDValue();
2866}
2867
2868SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2869 SDValue Chain = Op.getOperand(0);
2870 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2871 SDValue LHS = Op.getOperand(2);
2872 SDValue RHS = Op.getOperand(3);
2873 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002874 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002875
Owen Anderson825b72b2009-08-11 20:47:22 +00002876 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002877 SDValue ARMcc;
2878 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002879 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002880 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002881 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002882 }
2883
Owen Anderson825b72b2009-08-11 20:47:22 +00002884 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002885
2886 if (UnsafeFPMath &&
2887 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2888 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2889 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2890 if (Result.getNode())
2891 return Result;
2892 }
2893
Evan Chenga8e29892007-01-19 07:51:42 +00002894 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002895 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002896
Evan Cheng218977b2010-07-13 19:27:42 +00002897 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2898 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002899 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002900 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002901 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002902 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002903 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002904 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2905 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002906 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002907 }
2908 return Res;
2909}
2910
Dan Gohmand858e902010-04-17 15:26:15 +00002911SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002912 SDValue Chain = Op.getOperand(0);
2913 SDValue Table = Op.getOperand(1);
2914 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002915 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002916
Owen Andersone50ed302009-08-10 22:56:29 +00002917 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002918 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2919 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002920 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002921 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002922 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002923 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2924 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002925 if (Subtarget->isThumb2()) {
2926 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2927 // which does another jump to the destination. This also makes it easier
2928 // to translate it to TBB / TBH later.
2929 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002930 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002931 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002932 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002933 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002934 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002935 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002936 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002937 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002938 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002939 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002940 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002941 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002942 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002943 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002944 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002945 }
Evan Chenga8e29892007-01-19 07:51:42 +00002946}
2947
Bob Wilson76a312b2010-03-19 22:51:32 +00002948static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2949 DebugLoc dl = Op.getDebugLoc();
2950 unsigned Opc;
2951
2952 switch (Op.getOpcode()) {
2953 default:
2954 assert(0 && "Invalid opcode!");
2955 case ISD::FP_TO_SINT:
2956 Opc = ARMISD::FTOSI;
2957 break;
2958 case ISD::FP_TO_UINT:
2959 Opc = ARMISD::FTOUI;
2960 break;
2961 }
2962 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002963 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00002964}
2965
Cameron Zwarich3007d332011-03-29 21:41:55 +00002966static SDValue LowerVectorINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2967 EVT VT = Op.getValueType();
2968 DebugLoc dl = Op.getDebugLoc();
2969
2970 EVT OperandVT = Op.getOperand(0).getValueType();
2971 assert(OperandVT == MVT::v4i16 && "Invalid type for custom lowering!");
2972 if (VT != MVT::v4f32)
2973 return DAG.UnrollVectorOp(Op.getNode());
2974
2975 unsigned CastOpc;
2976 unsigned Opc;
2977 switch (Op.getOpcode()) {
2978 default:
2979 assert(0 && "Invalid opcode!");
2980 case ISD::SINT_TO_FP:
2981 CastOpc = ISD::SIGN_EXTEND;
2982 Opc = ISD::SINT_TO_FP;
2983 break;
2984 case ISD::UINT_TO_FP:
2985 CastOpc = ISD::ZERO_EXTEND;
2986 Opc = ISD::UINT_TO_FP;
2987 break;
2988 }
2989
2990 Op = DAG.getNode(CastOpc, dl, MVT::v4i32, Op.getOperand(0));
2991 return DAG.getNode(Opc, dl, VT, Op);
2992}
2993
Bob Wilson76a312b2010-03-19 22:51:32 +00002994static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2995 EVT VT = Op.getValueType();
Cameron Zwarich3007d332011-03-29 21:41:55 +00002996 if (VT.isVector())
2997 return LowerVectorINT_TO_FP(Op, DAG);
2998
Bob Wilson76a312b2010-03-19 22:51:32 +00002999 DebugLoc dl = Op.getDebugLoc();
3000 unsigned Opc;
3001
3002 switch (Op.getOpcode()) {
3003 default:
3004 assert(0 && "Invalid opcode!");
3005 case ISD::SINT_TO_FP:
3006 Opc = ARMISD::SITOF;
3007 break;
3008 case ISD::UINT_TO_FP:
3009 Opc = ARMISD::UITOF;
3010 break;
3011 }
3012
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003013 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00003014 return DAG.getNode(Opc, dl, VT, Op);
3015}
3016
Evan Cheng515fe3a2010-07-08 02:08:50 +00003017SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003018 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00003019 SDValue Tmp0 = Op.getOperand(0);
3020 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00003021 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003022 EVT VT = Op.getValueType();
3023 EVT SrcVT = Tmp1.getValueType();
Evan Chenge573fb32011-02-23 02:24:55 +00003024 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
3025 Tmp0.getOpcode() == ARMISD::VMOVDRR;
3026 bool UseNEON = !InGPR && Subtarget->hasNEON();
3027
3028 if (UseNEON) {
3029 // Use VBSL to copy the sign bit.
3030 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
3031 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
3032 DAG.getTargetConstant(EncodedVal, MVT::i32));
3033 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
3034 if (VT == MVT::f64)
3035 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3036 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
3037 DAG.getConstant(32, MVT::i32));
3038 else /*if (VT == MVT::f32)*/
3039 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
3040 if (SrcVT == MVT::f32) {
3041 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
3042 if (VT == MVT::f64)
3043 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3044 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
3045 DAG.getConstant(32, MVT::i32));
Evan Cheng9eec66e2011-04-15 01:31:00 +00003046 } else if (VT == MVT::f32)
3047 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64,
3048 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1),
3049 DAG.getConstant(32, MVT::i32));
Evan Chenge573fb32011-02-23 02:24:55 +00003050 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
3051 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
3052
3053 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
3054 MVT::i32);
3055 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
3056 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
3057 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
Owen Anderson76706012011-04-05 21:48:57 +00003058
Evan Chenge573fb32011-02-23 02:24:55 +00003059 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
3060 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
3061 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Chengc24ab5c2011-02-28 18:45:27 +00003062 if (VT == MVT::f32) {
Evan Chenge573fb32011-02-23 02:24:55 +00003063 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
3064 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
3065 DAG.getConstant(0, MVT::i32));
3066 } else {
3067 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
3068 }
3069
3070 return Res;
3071 }
Evan Chengc143dd42011-02-11 02:28:55 +00003072
3073 // Bitcast operand 1 to i32.
3074 if (SrcVT == MVT::f64)
3075 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3076 &Tmp1, 1).getValue(1);
3077 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
3078
Evan Chenge573fb32011-02-23 02:24:55 +00003079 // Or in the signbit with integer operations.
3080 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
3081 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
3082 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
3083 if (VT == MVT::f32) {
3084 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
3085 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
3086 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3087 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Chengc143dd42011-02-11 02:28:55 +00003088 }
3089
Evan Chenge573fb32011-02-23 02:24:55 +00003090 // f64: Or the high part with signbit and then combine two parts.
3091 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3092 &Tmp0, 1);
3093 SDValue Lo = Tmp0.getValue(0);
3094 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
3095 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
3096 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chenga8e29892007-01-19 07:51:42 +00003097}
3098
Evan Cheng2457f2c2010-05-22 01:47:14 +00003099SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
3100 MachineFunction &MF = DAG.getMachineFunction();
3101 MachineFrameInfo *MFI = MF.getFrameInfo();
3102 MFI->setReturnAddressIsTaken(true);
3103
3104 EVT VT = Op.getValueType();
3105 DebugLoc dl = Op.getDebugLoc();
3106 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
3107 if (Depth) {
3108 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
3109 SDValue Offset = DAG.getConstant(4, MVT::i32);
3110 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
3111 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003112 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003113 }
3114
3115 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patel68e6bee2011-02-21 23:21:26 +00003116 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00003117 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
3118}
3119
Dan Gohmand858e902010-04-17 15:26:15 +00003120SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00003121 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3122 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003123
Owen Andersone50ed302009-08-10 22:56:29 +00003124 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00003125 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
3126 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00003127 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00003128 ? ARM::R7 : ARM::R11;
3129 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
3130 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003131 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
3132 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00003133 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003134 return FrameAddr;
3135}
3136
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003137/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00003138/// expand a bit convert where either the source or destination type is i64 to
3139/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
3140/// operand type is illegal (e.g., v2f32 for a target that doesn't support
3141/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003142static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00003143 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3144 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003145 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00003146
Bob Wilson9f3f0612010-04-17 05:30:19 +00003147 // This function is only supposed to be called for i64 types, either as the
3148 // source or destination of the bit convert.
3149 EVT SrcVT = Op.getValueType();
3150 EVT DstVT = N->getValueType(0);
3151 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003152 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003153
Bob Wilson9f3f0612010-04-17 05:30:19 +00003154 // Turn i64->f64 into VMOVDRR.
3155 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003156 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3157 DAG.getConstant(0, MVT::i32));
3158 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3159 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003160 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00003161 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00003162 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003163
Jim Grosbache5165492009-11-09 00:11:35 +00003164 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00003165 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
3166 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
3167 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
3168 // Merge the pieces into a single i64 value.
3169 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
3170 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003171
Bob Wilson9f3f0612010-04-17 05:30:19 +00003172 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00003173}
3174
Bob Wilson5bafff32009-06-22 23:27:02 +00003175/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003176/// Zero vectors are used to represent vector negation and in those cases
3177/// will be implemented with the NEON VNEG instruction. However, VNEG does
3178/// not support i64 elements, so sometimes the zero vectors will need to be
3179/// explicitly constructed. Regardless, use a canonical VMOV to create the
3180/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003181static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003182 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00003183 // The canonical modified immediate encoding of a zero vector is....0!
3184 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
3185 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
3186 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003187 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00003188}
3189
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003190/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
3191/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003192SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
3193 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003194 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3195 EVT VT = Op.getValueType();
3196 unsigned VTBits = VT.getSizeInBits();
3197 DebugLoc dl = Op.getDebugLoc();
3198 SDValue ShOpLo = Op.getOperand(0);
3199 SDValue ShOpHi = Op.getOperand(1);
3200 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003201 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003202 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003203
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003204 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
3205
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003206 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3207 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3208 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
3209 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3210 DAG.getConstant(VTBits, MVT::i32));
3211 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
3212 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003213 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003214
3215 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3216 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003217 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003218 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003219 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003220 CCR, Cmp);
3221
3222 SDValue Ops[2] = { Lo, Hi };
3223 return DAG.getMergeValues(Ops, 2, dl);
3224}
3225
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003226/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
3227/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003228SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
3229 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003230 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3231 EVT VT = Op.getValueType();
3232 unsigned VTBits = VT.getSizeInBits();
3233 DebugLoc dl = Op.getDebugLoc();
3234 SDValue ShOpLo = Op.getOperand(0);
3235 SDValue ShOpHi = Op.getOperand(1);
3236 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003237 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003238
3239 assert(Op.getOpcode() == ISD::SHL_PARTS);
3240 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3241 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3242 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
3243 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3244 DAG.getConstant(VTBits, MVT::i32));
3245 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
3246 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
3247
3248 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
3249 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3250 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003251 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003252 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003253 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003254 CCR, Cmp);
3255
3256 SDValue Ops[2] = { Lo, Hi };
3257 return DAG.getMergeValues(Ops, 2, dl);
3258}
3259
Jim Grosbach4725ca72010-09-08 03:54:02 +00003260SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00003261 SelectionDAG &DAG) const {
3262 // The rounding mode is in bits 23:22 of the FPSCR.
3263 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
3264 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
3265 // so that the shift + and get folded into a bitfield extract.
3266 DebugLoc dl = Op.getDebugLoc();
3267 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
3268 DAG.getConstant(Intrinsic::arm_get_fpscr,
3269 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003270 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00003271 DAG.getConstant(1U << 22, MVT::i32));
3272 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
3273 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003274 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00003275 DAG.getConstant(3, MVT::i32));
3276}
3277
Jim Grosbach3482c802010-01-18 19:58:49 +00003278static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3279 const ARMSubtarget *ST) {
3280 EVT VT = N->getValueType(0);
3281 DebugLoc dl = N->getDebugLoc();
3282
3283 if (!ST->hasV6T2Ops())
3284 return SDValue();
3285
3286 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3287 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3288}
3289
Bob Wilson5bafff32009-06-22 23:27:02 +00003290static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
3291 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003292 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003293 DebugLoc dl = N->getDebugLoc();
3294
Bob Wilsond5448bb2010-11-18 21:16:28 +00003295 if (!VT.isVector())
3296 return SDValue();
3297
Bob Wilson5bafff32009-06-22 23:27:02 +00003298 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00003299 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003300
Bob Wilsond5448bb2010-11-18 21:16:28 +00003301 // Left shifts translate directly to the vshiftu intrinsic.
3302 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00003303 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00003304 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
3305 N->getOperand(0), N->getOperand(1));
3306
3307 assert((N->getOpcode() == ISD::SRA ||
3308 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
3309
3310 // NEON uses the same intrinsics for both left and right shifts. For
3311 // right shifts, the shift amounts are negative, so negate the vector of
3312 // shift amounts.
3313 EVT ShiftVT = N->getOperand(1).getValueType();
3314 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
3315 getZeroVector(ShiftVT, DAG, dl),
3316 N->getOperand(1));
3317 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
3318 Intrinsic::arm_neon_vshifts :
3319 Intrinsic::arm_neon_vshiftu);
3320 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
3321 DAG.getConstant(vshiftInt, MVT::i32),
3322 N->getOperand(0), NegatedCount);
3323}
3324
3325static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3326 const ARMSubtarget *ST) {
3327 EVT VT = N->getValueType(0);
3328 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003329
Eli Friedmance392eb2009-08-22 03:13:10 +00003330 // We can get here for a node like i32 = ISD::SHL i32, i64
3331 if (VT != MVT::i64)
3332 return SDValue();
3333
3334 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003335 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003336
Chris Lattner27a6c732007-11-24 07:07:01 +00003337 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3338 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003339 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003340 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003341
Chris Lattner27a6c732007-11-24 07:07:01 +00003342 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003343 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003344
Chris Lattner27a6c732007-11-24 07:07:01 +00003345 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003346 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003347 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003348 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003349 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003350
Chris Lattner27a6c732007-11-24 07:07:01 +00003351 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3352 // captures the result into a carry flag.
3353 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003354 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003355
Chris Lattner27a6c732007-11-24 07:07:01 +00003356 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003358
Chris Lattner27a6c732007-11-24 07:07:01 +00003359 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003360 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003361}
3362
Bob Wilson5bafff32009-06-22 23:27:02 +00003363static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3364 SDValue TmpOp0, TmpOp1;
3365 bool Invert = false;
3366 bool Swap = false;
3367 unsigned Opc = 0;
3368
3369 SDValue Op0 = Op.getOperand(0);
3370 SDValue Op1 = Op.getOperand(1);
3371 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003372 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003373 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3374 DebugLoc dl = Op.getDebugLoc();
3375
3376 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3377 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003378 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003379 case ISD::SETUNE:
3380 case ISD::SETNE: Invert = true; // Fallthrough
3381 case ISD::SETOEQ:
3382 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3383 case ISD::SETOLT:
3384 case ISD::SETLT: Swap = true; // Fallthrough
3385 case ISD::SETOGT:
3386 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3387 case ISD::SETOLE:
3388 case ISD::SETLE: Swap = true; // Fallthrough
3389 case ISD::SETOGE:
3390 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3391 case ISD::SETUGE: Swap = true; // Fallthrough
3392 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3393 case ISD::SETUGT: Swap = true; // Fallthrough
3394 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3395 case ISD::SETUEQ: Invert = true; // Fallthrough
3396 case ISD::SETONE:
3397 // Expand this to (OLT | OGT).
3398 TmpOp0 = Op0;
3399 TmpOp1 = Op1;
3400 Opc = ISD::OR;
3401 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3402 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3403 break;
3404 case ISD::SETUO: Invert = true; // Fallthrough
3405 case ISD::SETO:
3406 // Expand this to (OLT | OGE).
3407 TmpOp0 = Op0;
3408 TmpOp1 = Op1;
3409 Opc = ISD::OR;
3410 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3411 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3412 break;
3413 }
3414 } else {
3415 // Integer comparisons.
3416 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003417 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003418 case ISD::SETNE: Invert = true;
3419 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3420 case ISD::SETLT: Swap = true;
3421 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3422 case ISD::SETLE: Swap = true;
3423 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3424 case ISD::SETULT: Swap = true;
3425 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3426 case ISD::SETULE: Swap = true;
3427 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3428 }
3429
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003430 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003431 if (Opc == ARMISD::VCEQ) {
3432
3433 SDValue AndOp;
3434 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3435 AndOp = Op0;
3436 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3437 AndOp = Op1;
3438
3439 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003440 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003441 AndOp = AndOp.getOperand(0);
3442
3443 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3444 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003445 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3446 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003447 Invert = !Invert;
3448 }
3449 }
3450 }
3451
3452 if (Swap)
3453 std::swap(Op0, Op1);
3454
Owen Andersonc24cb352010-11-08 23:21:22 +00003455 // If one of the operands is a constant vector zero, attempt to fold the
3456 // comparison to a specialized compare-against-zero form.
3457 SDValue SingleOp;
3458 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3459 SingleOp = Op0;
3460 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3461 if (Opc == ARMISD::VCGE)
3462 Opc = ARMISD::VCLEZ;
3463 else if (Opc == ARMISD::VCGT)
3464 Opc = ARMISD::VCLTZ;
3465 SingleOp = Op1;
3466 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003467
Owen Andersonc24cb352010-11-08 23:21:22 +00003468 SDValue Result;
3469 if (SingleOp.getNode()) {
3470 switch (Opc) {
3471 case ARMISD::VCEQ:
3472 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3473 case ARMISD::VCGE:
3474 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3475 case ARMISD::VCLEZ:
3476 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3477 case ARMISD::VCGT:
3478 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3479 case ARMISD::VCLTZ:
3480 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3481 default:
3482 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3483 }
3484 } else {
3485 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3486 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003487
3488 if (Invert)
3489 Result = DAG.getNOT(dl, Result, VT);
3490
3491 return Result;
3492}
3493
Bob Wilsond3c42842010-06-14 22:19:57 +00003494/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3495/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003496/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003497static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3498 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003499 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003500 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003501
Bob Wilson827b2102010-06-15 19:05:35 +00003502 // SplatBitSize is set to the smallest size that splats the vector, so a
3503 // zero vector will always have SplatBitSize == 8. However, NEON modified
3504 // immediate instructions others than VMOV do not support the 8-bit encoding
3505 // of a zero vector, and the default encoding of zero is supposed to be the
3506 // 32-bit version.
3507 if (SplatBits == 0)
3508 SplatBitSize = 32;
3509
Bob Wilson5bafff32009-06-22 23:27:02 +00003510 switch (SplatBitSize) {
3511 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003512 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003513 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003514 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003515 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003516 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003517 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003518 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003519 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003520
3521 case 16:
3522 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003523 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003524 if ((SplatBits & ~0xff) == 0) {
3525 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003526 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003527 Imm = SplatBits;
3528 break;
3529 }
3530 if ((SplatBits & ~0xff00) == 0) {
3531 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003532 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003533 Imm = SplatBits >> 8;
3534 break;
3535 }
3536 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003537
3538 case 32:
3539 // NEON's 32-bit VMOV supports splat values where:
3540 // * only one byte is nonzero, or
3541 // * the least significant byte is 0xff and the second byte is nonzero, or
3542 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003543 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003544 if ((SplatBits & ~0xff) == 0) {
3545 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003546 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003547 Imm = SplatBits;
3548 break;
3549 }
3550 if ((SplatBits & ~0xff00) == 0) {
3551 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003552 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003553 Imm = SplatBits >> 8;
3554 break;
3555 }
3556 if ((SplatBits & ~0xff0000) == 0) {
3557 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003558 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003559 Imm = SplatBits >> 16;
3560 break;
3561 }
3562 if ((SplatBits & ~0xff000000) == 0) {
3563 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003564 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003565 Imm = SplatBits >> 24;
3566 break;
3567 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003568
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003569 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3570 if (type == OtherModImm) return SDValue();
3571
Bob Wilson5bafff32009-06-22 23:27:02 +00003572 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003573 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3574 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003575 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003576 Imm = SplatBits >> 8;
3577 SplatBits |= 0xff;
3578 break;
3579 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003580
3581 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003582 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3583 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003584 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003585 Imm = SplatBits >> 16;
3586 SplatBits |= 0xffff;
3587 break;
3588 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003589
3590 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3591 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3592 // VMOV.I32. A (very) minor optimization would be to replicate the value
3593 // and fall through here to test for a valid 64-bit splat. But, then the
3594 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003595 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003596
3597 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003598 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003599 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003600 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003601 uint64_t BitMask = 0xff;
3602 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003603 unsigned ImmMask = 1;
3604 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003605 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003606 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003607 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003608 Imm |= ImmMask;
3609 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003610 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003611 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003612 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003613 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003614 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003615 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003616 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003617 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003618 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003619 break;
3620 }
3621
Bob Wilson1a913ed2010-06-11 21:34:50 +00003622 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003623 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003624 return SDValue();
3625 }
3626
Bob Wilsoncba270d2010-07-13 21:16:48 +00003627 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3628 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003629}
3630
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003631static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3632 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003633 unsigned NumElts = VT.getVectorNumElements();
3634 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003635
3636 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3637 if (M[0] < 0)
3638 return false;
3639
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003640 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003641
3642 // If this is a VEXT shuffle, the immediate value is the index of the first
3643 // element. The other shuffle indices must be the successive elements after
3644 // the first one.
3645 unsigned ExpectedElt = Imm;
3646 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003647 // Increment the expected index. If it wraps around, it may still be
3648 // a VEXT but the source vectors must be swapped.
3649 ExpectedElt += 1;
3650 if (ExpectedElt == NumElts * 2) {
3651 ExpectedElt = 0;
3652 ReverseVEXT = true;
3653 }
3654
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003655 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003656 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003657 return false;
3658 }
3659
3660 // Adjust the index value if the source operands will be swapped.
3661 if (ReverseVEXT)
3662 Imm -= NumElts;
3663
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003664 return true;
3665}
3666
Bob Wilson8bb9e482009-07-26 00:39:34 +00003667/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3668/// instruction with the specified blocksize. (The order of the elements
3669/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003670static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3671 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003672 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3673 "Only possible block sizes for VREV are: 16, 32, 64");
3674
Bob Wilson8bb9e482009-07-26 00:39:34 +00003675 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003676 if (EltSz == 64)
3677 return false;
3678
3679 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003680 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003681 // If the first shuffle index is UNDEF, be optimistic.
3682 if (M[0] < 0)
3683 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003684
3685 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3686 return false;
3687
3688 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003689 if (M[i] < 0) continue; // ignore UNDEF indices
3690 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003691 return false;
3692 }
3693
3694 return true;
3695}
3696
Bill Wendling0d4c9d92011-03-15 21:15:20 +00003697static bool isVTBLMask(const SmallVectorImpl<int> &M, EVT VT) {
3698 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
3699 // range, then 0 is placed into the resulting vector. So pretty much any mask
3700 // of 8 elements can work here.
3701 return VT == MVT::v8i8 && M.size() == 8;
3702}
3703
Bob Wilsonc692cb72009-08-21 20:54:19 +00003704static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3705 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003706 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3707 if (EltSz == 64)
3708 return false;
3709
Bob Wilsonc692cb72009-08-21 20:54:19 +00003710 unsigned NumElts = VT.getVectorNumElements();
3711 WhichResult = (M[0] == 0 ? 0 : 1);
3712 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003713 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3714 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003715 return false;
3716 }
3717 return true;
3718}
3719
Bob Wilson324f4f12009-12-03 06:40:55 +00003720/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3721/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3722/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3723static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3724 unsigned &WhichResult) {
3725 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3726 if (EltSz == 64)
3727 return false;
3728
3729 unsigned NumElts = VT.getVectorNumElements();
3730 WhichResult = (M[0] == 0 ? 0 : 1);
3731 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003732 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3733 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003734 return false;
3735 }
3736 return true;
3737}
3738
Bob Wilsonc692cb72009-08-21 20:54:19 +00003739static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3740 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003741 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3742 if (EltSz == 64)
3743 return false;
3744
Bob Wilsonc692cb72009-08-21 20:54:19 +00003745 unsigned NumElts = VT.getVectorNumElements();
3746 WhichResult = (M[0] == 0 ? 0 : 1);
3747 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003748 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003749 if ((unsigned) M[i] != 2 * i + WhichResult)
3750 return false;
3751 }
3752
3753 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003754 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003755 return false;
3756
3757 return true;
3758}
3759
Bob Wilson324f4f12009-12-03 06:40:55 +00003760/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3761/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3762/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3763static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3764 unsigned &WhichResult) {
3765 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3766 if (EltSz == 64)
3767 return false;
3768
3769 unsigned Half = VT.getVectorNumElements() / 2;
3770 WhichResult = (M[0] == 0 ? 0 : 1);
3771 for (unsigned j = 0; j != 2; ++j) {
3772 unsigned Idx = WhichResult;
3773 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003774 int MIdx = M[i + j * Half];
3775 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003776 return false;
3777 Idx += 2;
3778 }
3779 }
3780
3781 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3782 if (VT.is64BitVector() && EltSz == 32)
3783 return false;
3784
3785 return true;
3786}
3787
Bob Wilsonc692cb72009-08-21 20:54:19 +00003788static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3789 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003790 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3791 if (EltSz == 64)
3792 return false;
3793
Bob Wilsonc692cb72009-08-21 20:54:19 +00003794 unsigned NumElts = VT.getVectorNumElements();
3795 WhichResult = (M[0] == 0 ? 0 : 1);
3796 unsigned Idx = WhichResult * NumElts / 2;
3797 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003798 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3799 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003800 return false;
3801 Idx += 1;
3802 }
3803
3804 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003805 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003806 return false;
3807
3808 return true;
3809}
3810
Bob Wilson324f4f12009-12-03 06:40:55 +00003811/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3812/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3813/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3814static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3815 unsigned &WhichResult) {
3816 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3817 if (EltSz == 64)
3818 return false;
3819
3820 unsigned NumElts = VT.getVectorNumElements();
3821 WhichResult = (M[0] == 0 ? 0 : 1);
3822 unsigned Idx = WhichResult * NumElts / 2;
3823 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003824 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3825 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003826 return false;
3827 Idx += 1;
3828 }
3829
3830 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3831 if (VT.is64BitVector() && EltSz == 32)
3832 return false;
3833
3834 return true;
3835}
3836
Dale Johannesenf630c712010-07-29 20:10:08 +00003837// If N is an integer constant that can be moved into a register in one
3838// instruction, return an SDValue of such a constant (will become a MOV
3839// instruction). Otherwise return null.
3840static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3841 const ARMSubtarget *ST, DebugLoc dl) {
3842 uint64_t Val;
3843 if (!isa<ConstantSDNode>(N))
3844 return SDValue();
3845 Val = cast<ConstantSDNode>(N)->getZExtValue();
3846
3847 if (ST->isThumb1Only()) {
3848 if (Val <= 255 || ~Val <= 255)
3849 return DAG.getConstant(Val, MVT::i32);
3850 } else {
3851 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3852 return DAG.getConstant(Val, MVT::i32);
3853 }
3854 return SDValue();
3855}
3856
Bob Wilson5bafff32009-06-22 23:27:02 +00003857// If this is a case we can't handle, return null and let the default
3858// expansion code take care of it.
Bob Wilson11a1dff2011-01-07 21:37:30 +00003859SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
3860 const ARMSubtarget *ST) const {
Bob Wilsond06791f2009-08-13 01:57:47 +00003861 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003862 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003863 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003864
3865 APInt SplatBits, SplatUndef;
3866 unsigned SplatBitSize;
3867 bool HasAnyUndefs;
3868 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003869 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003870 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003871 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003872 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003873 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003874 DAG, VmovVT, VT.is128BitVector(),
3875 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003876 if (Val.getNode()) {
3877 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003878 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003879 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003880
3881 // Try an immediate VMVN.
3882 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3883 ((1LL << SplatBitSize) - 1));
3884 Val = isNEONModifiedImm(NegatedImm,
3885 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003886 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003887 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003888 if (Val.getNode()) {
3889 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003890 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003891 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003892 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003893 }
3894
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003895 // Scan through the operands to see if only one value is used.
3896 unsigned NumElts = VT.getVectorNumElements();
3897 bool isOnlyLowElement = true;
3898 bool usesOnlyOneValue = true;
3899 bool isConstant = true;
3900 SDValue Value;
3901 for (unsigned i = 0; i < NumElts; ++i) {
3902 SDValue V = Op.getOperand(i);
3903 if (V.getOpcode() == ISD::UNDEF)
3904 continue;
3905 if (i > 0)
3906 isOnlyLowElement = false;
3907 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3908 isConstant = false;
3909
3910 if (!Value.getNode())
3911 Value = V;
3912 else if (V != Value)
3913 usesOnlyOneValue = false;
3914 }
3915
3916 if (!Value.getNode())
3917 return DAG.getUNDEF(VT);
3918
3919 if (isOnlyLowElement)
3920 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3921
Dale Johannesenf630c712010-07-29 20:10:08 +00003922 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3923
Dale Johannesen575cd142010-10-19 20:00:17 +00003924 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3925 // i32 and try again.
3926 if (usesOnlyOneValue && EltSize <= 32) {
3927 if (!isConstant)
3928 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3929 if (VT.getVectorElementType().isFloatingPoint()) {
3930 SmallVector<SDValue, 8> Ops;
3931 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003932 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00003933 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00003934 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
3935 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003936 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3937 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003938 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003939 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003940 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3941 if (Val.getNode())
3942 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003943 }
3944
3945 // If all elements are constants and the case above didn't get hit, fall back
3946 // to the default expansion, which will generate a load from the constant
3947 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003948 if (isConstant)
3949 return SDValue();
3950
Bob Wilson11a1dff2011-01-07 21:37:30 +00003951 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
3952 if (NumElts >= 4) {
3953 SDValue shuffle = ReconstructShuffle(Op, DAG);
3954 if (shuffle != SDValue())
3955 return shuffle;
3956 }
3957
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003958 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003959 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3960 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003961 if (EltSize >= 32) {
3962 // Do the expansion with floating-point types, since that is what the VFP
3963 // registers are defined to use, and since i64 is not legal.
3964 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3965 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003966 SmallVector<SDValue, 8> Ops;
3967 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003968 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003969 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003970 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003971 }
3972
3973 return SDValue();
3974}
3975
Bob Wilson11a1dff2011-01-07 21:37:30 +00003976// Gather data to see if the operation can be modelled as a
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003977// shuffle in combination with VEXTs.
Eric Christopher41262da2011-01-14 23:50:53 +00003978SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
3979 SelectionDAG &DAG) const {
Bob Wilson11a1dff2011-01-07 21:37:30 +00003980 DebugLoc dl = Op.getDebugLoc();
3981 EVT VT = Op.getValueType();
3982 unsigned NumElts = VT.getVectorNumElements();
3983
3984 SmallVector<SDValue, 2> SourceVecs;
3985 SmallVector<unsigned, 2> MinElts;
3986 SmallVector<unsigned, 2> MaxElts;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003987
Bob Wilson11a1dff2011-01-07 21:37:30 +00003988 for (unsigned i = 0; i < NumElts; ++i) {
3989 SDValue V = Op.getOperand(i);
3990 if (V.getOpcode() == ISD::UNDEF)
3991 continue;
3992 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
3993 // A shuffle can only come from building a vector from various
3994 // elements of other vectors.
3995 return SDValue();
3996 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003997
Bob Wilson11a1dff2011-01-07 21:37:30 +00003998 // Record this extraction against the appropriate vector if possible...
3999 SDValue SourceVec = V.getOperand(0);
4000 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
4001 bool FoundSource = false;
4002 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
4003 if (SourceVecs[j] == SourceVec) {
4004 if (MinElts[j] > EltNo)
4005 MinElts[j] = EltNo;
4006 if (MaxElts[j] < EltNo)
4007 MaxElts[j] = EltNo;
4008 FoundSource = true;
4009 break;
4010 }
4011 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004012
Bob Wilson11a1dff2011-01-07 21:37:30 +00004013 // Or record a new source if not...
4014 if (!FoundSource) {
4015 SourceVecs.push_back(SourceVec);
4016 MinElts.push_back(EltNo);
4017 MaxElts.push_back(EltNo);
4018 }
4019 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004020
Bob Wilson11a1dff2011-01-07 21:37:30 +00004021 // Currently only do something sane when at most two source vectors
4022 // involved.
4023 if (SourceVecs.size() > 2)
4024 return SDValue();
4025
4026 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
4027 int VEXTOffsets[2] = {0, 0};
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004028
Bob Wilson11a1dff2011-01-07 21:37:30 +00004029 // This loop extracts the usage patterns of the source vectors
4030 // and prepares appropriate SDValues for a shuffle if possible.
4031 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
4032 if (SourceVecs[i].getValueType() == VT) {
4033 // No VEXT necessary
4034 ShuffleSrcs[i] = SourceVecs[i];
4035 VEXTOffsets[i] = 0;
4036 continue;
4037 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
4038 // It probably isn't worth padding out a smaller vector just to
4039 // break it down again in a shuffle.
4040 return SDValue();
4041 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004042
Bob Wilson11a1dff2011-01-07 21:37:30 +00004043 // Since only 64-bit and 128-bit vectors are legal on ARM and
4044 // we've eliminated the other cases...
Bob Wilson70f85732011-01-07 23:40:46 +00004045 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
4046 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004047
Bob Wilson11a1dff2011-01-07 21:37:30 +00004048 if (MaxElts[i] - MinElts[i] >= NumElts) {
4049 // Span too large for a VEXT to cope
4050 return SDValue();
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004051 }
4052
Bob Wilson11a1dff2011-01-07 21:37:30 +00004053 if (MinElts[i] >= NumElts) {
4054 // The extraction can just take the second half
4055 VEXTOffsets[i] = NumElts;
Eric Christopher41262da2011-01-14 23:50:53 +00004056 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4057 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004058 DAG.getIntPtrConstant(NumElts));
4059 } else if (MaxElts[i] < NumElts) {
4060 // The extraction can just take the first half
4061 VEXTOffsets[i] = 0;
Eric Christopher41262da2011-01-14 23:50:53 +00004062 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4063 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004064 DAG.getIntPtrConstant(0));
4065 } else {
4066 // An actual VEXT is needed
4067 VEXTOffsets[i] = MinElts[i];
Eric Christopher41262da2011-01-14 23:50:53 +00004068 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4069 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004070 DAG.getIntPtrConstant(0));
Eric Christopher41262da2011-01-14 23:50:53 +00004071 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4072 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004073 DAG.getIntPtrConstant(NumElts));
4074 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
4075 DAG.getConstant(VEXTOffsets[i], MVT::i32));
4076 }
4077 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004078
Bob Wilson11a1dff2011-01-07 21:37:30 +00004079 SmallVector<int, 8> Mask;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004080
Bob Wilson11a1dff2011-01-07 21:37:30 +00004081 for (unsigned i = 0; i < NumElts; ++i) {
4082 SDValue Entry = Op.getOperand(i);
4083 if (Entry.getOpcode() == ISD::UNDEF) {
4084 Mask.push_back(-1);
4085 continue;
4086 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004087
Bob Wilson11a1dff2011-01-07 21:37:30 +00004088 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher41262da2011-01-14 23:50:53 +00004089 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
4090 .getOperand(1))->getSExtValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004091 if (ExtractVec == SourceVecs[0]) {
4092 Mask.push_back(ExtractElt - VEXTOffsets[0]);
4093 } else {
4094 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
4095 }
4096 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004097
Bob Wilson11a1dff2011-01-07 21:37:30 +00004098 // Final check before we try to produce nonsense...
4099 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher41262da2011-01-14 23:50:53 +00004100 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
4101 &Mask[0]);
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004102
Bob Wilson11a1dff2011-01-07 21:37:30 +00004103 return SDValue();
4104}
4105
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004106/// isShuffleMaskLegal - Targets can use this to indicate that they only
4107/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4108/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4109/// are assumed to be legal.
4110bool
4111ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
4112 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004113 if (VT.getVectorNumElements() == 4 &&
4114 (VT.is128BitVector() || VT.is64BitVector())) {
4115 unsigned PFIndexes[4];
4116 for (unsigned i = 0; i != 4; ++i) {
4117 if (M[i] < 0)
4118 PFIndexes[i] = 8;
4119 else
4120 PFIndexes[i] = M[i];
4121 }
4122
4123 // Compute the index in the perfect shuffle table.
4124 unsigned PFTableIndex =
4125 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
4126 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4127 unsigned Cost = (PFEntry >> 30);
4128
4129 if (Cost <= 4)
4130 return true;
4131 }
4132
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004133 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00004134 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004135
Bob Wilson53dd2452010-06-07 23:53:38 +00004136 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4137 return (EltSize >= 32 ||
4138 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004139 isVREVMask(M, VT, 64) ||
4140 isVREVMask(M, VT, 32) ||
4141 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004142 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling0d4c9d92011-03-15 21:15:20 +00004143 isVTBLMask(M, VT) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004144 isVTRNMask(M, VT, WhichResult) ||
4145 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00004146 isVZIPMask(M, VT, WhichResult) ||
4147 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
4148 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
4149 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004150}
4151
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004152/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4153/// the specified operations to build the shuffle.
4154static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
4155 SDValue RHS, SelectionDAG &DAG,
4156 DebugLoc dl) {
4157 unsigned OpNum = (PFEntry >> 26) & 0x0F;
4158 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
4159 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
4160
4161 enum {
4162 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
4163 OP_VREV,
4164 OP_VDUP0,
4165 OP_VDUP1,
4166 OP_VDUP2,
4167 OP_VDUP3,
4168 OP_VEXT1,
4169 OP_VEXT2,
4170 OP_VEXT3,
4171 OP_VUZPL, // VUZP, left result
4172 OP_VUZPR, // VUZP, right result
4173 OP_VZIPL, // VZIP, left result
4174 OP_VZIPR, // VZIP, right result
4175 OP_VTRNL, // VTRN, left result
4176 OP_VTRNR // VTRN, right result
4177 };
4178
4179 if (OpNum == OP_COPY) {
4180 if (LHSID == (1*9+2)*9+3) return LHS;
4181 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4182 return RHS;
4183 }
4184
4185 SDValue OpLHS, OpRHS;
4186 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4187 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
4188 EVT VT = OpLHS.getValueType();
4189
4190 switch (OpNum) {
4191 default: llvm_unreachable("Unknown shuffle opcode!");
4192 case OP_VREV:
Tanya Lattner2a8eb722011-05-18 06:42:21 +00004193 // VREV divides the vector in half and swaps within the half.
Tanya Lattnerdb282472011-05-18 21:44:54 +00004194 if (VT.getVectorElementType() == MVT::i32 ||
4195 VT.getVectorElementType() == MVT::f32)
Tanya Lattner2a8eb722011-05-18 06:42:21 +00004196 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
4197 // vrev <4 x i16> -> VREV32
4198 if (VT.getVectorElementType() == MVT::i16)
4199 return DAG.getNode(ARMISD::VREV32, dl, VT, OpLHS);
4200 // vrev <4 x i8> -> VREV16
4201 assert(VT.getVectorElementType() == MVT::i8);
4202 return DAG.getNode(ARMISD::VREV16, dl, VT, OpLHS);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004203 case OP_VDUP0:
4204 case OP_VDUP1:
4205 case OP_VDUP2:
4206 case OP_VDUP3:
4207 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004208 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004209 case OP_VEXT1:
4210 case OP_VEXT2:
4211 case OP_VEXT3:
4212 return DAG.getNode(ARMISD::VEXT, dl, VT,
4213 OpLHS, OpRHS,
4214 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
4215 case OP_VUZPL:
4216 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004217 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004218 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
4219 case OP_VZIPL:
4220 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004221 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004222 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
4223 case OP_VTRNL:
4224 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004225 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4226 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004227 }
4228}
4229
Bill Wendling69a05a72011-03-14 23:02:38 +00004230static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
4231 SmallVectorImpl<int> &ShuffleMask,
4232 SelectionDAG &DAG) {
4233 // Check to see if we can use the VTBL instruction.
4234 SDValue V1 = Op.getOperand(0);
4235 SDValue V2 = Op.getOperand(1);
4236 DebugLoc DL = Op.getDebugLoc();
4237
4238 SmallVector<SDValue, 8> VTBLMask;
4239 for (SmallVectorImpl<int>::iterator
4240 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
4241 VTBLMask.push_back(DAG.getConstant(*I, MVT::i32));
4242
4243 if (V2.getNode()->getOpcode() == ISD::UNDEF)
4244 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
4245 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4246 &VTBLMask[0], 8));
Bill Wendlinga24cb402011-03-15 20:47:26 +00004247
Owen Anderson76706012011-04-05 21:48:57 +00004248 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
Bill Wendlinga24cb402011-03-15 20:47:26 +00004249 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4250 &VTBLMask[0], 8));
Bill Wendling69a05a72011-03-14 23:02:38 +00004251}
4252
Bob Wilson5bafff32009-06-22 23:27:02 +00004253static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004254 SDValue V1 = Op.getOperand(0);
4255 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00004256 DebugLoc dl = Op.getDebugLoc();
4257 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004258 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004259 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00004260
Bob Wilson28865062009-08-13 02:13:04 +00004261 // Convert shuffles that are directly supported on NEON to target-specific
4262 // DAG nodes, instead of keeping them as shuffles and matching them again
4263 // during code selection. This is more efficient and avoids the possibility
4264 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00004265 // FIXME: floating-point vectors should be canonicalized to integer vectors
4266 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004267 SVN->getMask(ShuffleMask);
4268
Bob Wilson53dd2452010-06-07 23:53:38 +00004269 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4270 if (EltSize <= 32) {
4271 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
4272 int Lane = SVN->getSplatIndex();
4273 // If this is undef splat, generate it via "just" vdup, if possible.
4274 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00004275
Bob Wilson53dd2452010-06-07 23:53:38 +00004276 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4277 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
4278 }
4279 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
4280 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004281 }
Bob Wilson53dd2452010-06-07 23:53:38 +00004282
4283 bool ReverseVEXT;
4284 unsigned Imm;
4285 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
4286 if (ReverseVEXT)
4287 std::swap(V1, V2);
4288 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
4289 DAG.getConstant(Imm, MVT::i32));
4290 }
4291
4292 if (isVREVMask(ShuffleMask, VT, 64))
4293 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
4294 if (isVREVMask(ShuffleMask, VT, 32))
4295 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
4296 if (isVREVMask(ShuffleMask, VT, 16))
4297 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
4298
4299 // Check for Neon shuffles that modify both input vectors in place.
4300 // If both results are used, i.e., if there are two shuffles with the same
4301 // source operands and with masks corresponding to both results of one of
4302 // these operations, DAG memoization will ensure that a single node is
4303 // used for both shuffles.
4304 unsigned WhichResult;
4305 if (isVTRNMask(ShuffleMask, VT, WhichResult))
4306 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4307 V1, V2).getValue(WhichResult);
4308 if (isVUZPMask(ShuffleMask, VT, WhichResult))
4309 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4310 V1, V2).getValue(WhichResult);
4311 if (isVZIPMask(ShuffleMask, VT, WhichResult))
4312 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4313 V1, V2).getValue(WhichResult);
4314
4315 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
4316 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4317 V1, V1).getValue(WhichResult);
4318 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4319 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4320 V1, V1).getValue(WhichResult);
4321 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4322 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4323 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00004324 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004325
Bob Wilsonc692cb72009-08-21 20:54:19 +00004326 // If the shuffle is not directly supported and it has 4 elements, use
4327 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004328 unsigned NumElts = VT.getVectorNumElements();
4329 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004330 unsigned PFIndexes[4];
4331 for (unsigned i = 0; i != 4; ++i) {
4332 if (ShuffleMask[i] < 0)
4333 PFIndexes[i] = 8;
4334 else
4335 PFIndexes[i] = ShuffleMask[i];
4336 }
4337
4338 // Compute the index in the perfect shuffle table.
4339 unsigned PFTableIndex =
4340 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004341 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4342 unsigned Cost = (PFEntry >> 30);
4343
4344 if (Cost <= 4)
4345 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
4346 }
Bob Wilsond8e17572009-08-12 22:31:50 +00004347
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004348 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004349 if (EltSize >= 32) {
4350 // Do the expansion with floating-point types, since that is what the VFP
4351 // registers are defined to use, and since i64 is not legal.
4352 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4353 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004354 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
4355 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004356 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004357 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00004358 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004359 Ops.push_back(DAG.getUNDEF(EltVT));
4360 else
4361 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
4362 ShuffleMask[i] < (int)NumElts ? V1 : V2,
4363 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
4364 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00004365 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004366 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004367 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00004368 }
4369
Bill Wendling69a05a72011-03-14 23:02:38 +00004370 if (VT == MVT::v8i8) {
4371 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
4372 if (NewOp.getNode())
4373 return NewOp;
4374 }
4375
Bob Wilson22cac0d2009-08-14 05:16:33 +00004376 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004377}
4378
Bob Wilson5bafff32009-06-22 23:27:02 +00004379static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00004380 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00004381 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00004382 if (!isa<ConstantSDNode>(Lane))
4383 return SDValue();
4384
4385 SDValue Vec = Op.getOperand(0);
4386 if (Op.getValueType() == MVT::i32 &&
4387 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
4388 DebugLoc dl = Op.getDebugLoc();
4389 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
4390 }
4391
4392 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00004393}
4394
Bob Wilsona6d65862009-08-03 20:36:38 +00004395static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
4396 // The only time a CONCAT_VECTORS operation can have legal types is when
4397 // two 64-bit vectors are concatenated to a 128-bit vector.
4398 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
4399 "unexpected CONCAT_VECTORS");
4400 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004401 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00004402 SDValue Op0 = Op.getOperand(0);
4403 SDValue Op1 = Op.getOperand(1);
4404 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004405 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004406 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00004407 DAG.getIntPtrConstant(0));
4408 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004409 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004410 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00004411 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004412 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004413}
4414
Bob Wilson626613d2010-11-23 19:38:38 +00004415/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
4416/// element has been zero/sign-extended, depending on the isSigned parameter,
4417/// from an integer type half its size.
4418static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
4419 bool isSigned) {
4420 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
4421 EVT VT = N->getValueType(0);
4422 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
4423 SDNode *BVN = N->getOperand(0).getNode();
4424 if (BVN->getValueType(0) != MVT::v4i32 ||
4425 BVN->getOpcode() != ISD::BUILD_VECTOR)
4426 return false;
4427 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4428 unsigned HiElt = 1 - LoElt;
4429 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
4430 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
4431 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
4432 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
4433 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
4434 return false;
4435 if (isSigned) {
4436 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
4437 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
4438 return true;
4439 } else {
4440 if (Hi0->isNullValue() && Hi1->isNullValue())
4441 return true;
4442 }
4443 return false;
4444 }
4445
4446 if (N->getOpcode() != ISD::BUILD_VECTOR)
4447 return false;
4448
4449 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
4450 SDNode *Elt = N->getOperand(i).getNode();
4451 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
4452 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4453 unsigned HalfSize = EltSize / 2;
4454 if (isSigned) {
4455 int64_t SExtVal = C->getSExtValue();
4456 if ((SExtVal >> HalfSize) != (SExtVal >> EltSize))
4457 return false;
4458 } else {
4459 if ((C->getZExtValue() >> HalfSize) != 0)
4460 return false;
4461 }
4462 continue;
4463 }
4464 return false;
4465 }
4466
4467 return true;
4468}
4469
4470/// isSignExtended - Check if a node is a vector value that is sign-extended
4471/// or a constant BUILD_VECTOR with sign-extended elements.
4472static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
4473 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
4474 return true;
4475 if (isExtendedBUILD_VECTOR(N, DAG, true))
4476 return true;
4477 return false;
4478}
4479
4480/// isZeroExtended - Check if a node is a vector value that is zero-extended
4481/// or a constant BUILD_VECTOR with zero-extended elements.
4482static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
4483 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
4484 return true;
4485 if (isExtendedBUILD_VECTOR(N, DAG, false))
4486 return true;
4487 return false;
4488}
4489
4490/// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending
4491/// load, or BUILD_VECTOR with extended elements, return the unextended value.
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004492static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
4493 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
4494 return N->getOperand(0);
Bob Wilson626613d2010-11-23 19:38:38 +00004495 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
4496 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
4497 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
4498 LD->isNonTemporal(), LD->getAlignment());
4499 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
4500 // have been legalized as a BITCAST from v4i32.
4501 if (N->getOpcode() == ISD::BITCAST) {
4502 SDNode *BVN = N->getOperand(0).getNode();
4503 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
4504 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
4505 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4506 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
4507 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
4508 }
4509 // Construct a new BUILD_VECTOR with elements truncated to half the size.
4510 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
4511 EVT VT = N->getValueType(0);
4512 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
4513 unsigned NumElts = VT.getVectorNumElements();
4514 MVT TruncVT = MVT::getIntegerVT(EltSize);
4515 SmallVector<SDValue, 8> Ops;
4516 for (unsigned i = 0; i != NumElts; ++i) {
4517 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
4518 const APInt &CInt = C->getAPIntValue();
Jay Foad40f8f622010-12-07 08:25:19 +00004519 Ops.push_back(DAG.getConstant(CInt.trunc(EltSize), TruncVT));
Bob Wilson626613d2010-11-23 19:38:38 +00004520 }
4521 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
4522 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004523}
4524
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004525static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
4526 unsigned Opcode = N->getOpcode();
4527 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
4528 SDNode *N0 = N->getOperand(0).getNode();
4529 SDNode *N1 = N->getOperand(1).getNode();
4530 return N0->hasOneUse() && N1->hasOneUse() &&
4531 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
4532 }
4533 return false;
4534}
4535
4536static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
4537 unsigned Opcode = N->getOpcode();
4538 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
4539 SDNode *N0 = N->getOperand(0).getNode();
4540 SDNode *N1 = N->getOperand(1).getNode();
4541 return N0->hasOneUse() && N1->hasOneUse() &&
4542 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
4543 }
4544 return false;
4545}
4546
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004547static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
4548 // Multiplications are only custom-lowered for 128-bit vectors so that
4549 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
4550 EVT VT = Op.getValueType();
4551 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
4552 SDNode *N0 = Op.getOperand(0).getNode();
4553 SDNode *N1 = Op.getOperand(1).getNode();
4554 unsigned NewOpc = 0;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004555 bool isMLA = false;
4556 bool isN0SExt = isSignExtended(N0, DAG);
4557 bool isN1SExt = isSignExtended(N1, DAG);
4558 if (isN0SExt && isN1SExt)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004559 NewOpc = ARMISD::VMULLs;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004560 else {
4561 bool isN0ZExt = isZeroExtended(N0, DAG);
4562 bool isN1ZExt = isZeroExtended(N1, DAG);
4563 if (isN0ZExt && isN1ZExt)
4564 NewOpc = ARMISD::VMULLu;
4565 else if (isN1SExt || isN1ZExt) {
4566 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
4567 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
4568 if (isN1SExt && isAddSubSExt(N0, DAG)) {
4569 NewOpc = ARMISD::VMULLs;
4570 isMLA = true;
4571 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
4572 NewOpc = ARMISD::VMULLu;
4573 isMLA = true;
4574 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
4575 std::swap(N0, N1);
4576 NewOpc = ARMISD::VMULLu;
4577 isMLA = true;
4578 }
4579 }
4580
4581 if (!NewOpc) {
4582 if (VT == MVT::v2i64)
4583 // Fall through to expand this. It is not legal.
4584 return SDValue();
4585 else
4586 // Other vector multiplications are legal.
4587 return Op;
4588 }
4589 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004590
4591 // Legalize to a VMULL instruction.
4592 DebugLoc DL = Op.getDebugLoc();
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004593 SDValue Op0;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004594 SDValue Op1 = SkipExtension(N1, DAG);
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004595 if (!isMLA) {
4596 Op0 = SkipExtension(N0, DAG);
4597 assert(Op0.getValueType().is64BitVector() &&
4598 Op1.getValueType().is64BitVector() &&
4599 "unexpected types for extended operands to VMULL");
4600 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
4601 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004602
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004603 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
4604 // isel lowering to take advantage of no-stall back to back vmul + vmla.
4605 // vmull q0, d4, d6
4606 // vmlal q0, d5, d6
4607 // is faster than
4608 // vaddl q0, d4, d5
4609 // vmovl q1, d6
4610 // vmul q0, q0, q1
4611 SDValue N00 = SkipExtension(N0->getOperand(0).getNode(), DAG);
4612 SDValue N01 = SkipExtension(N0->getOperand(1).getNode(), DAG);
4613 EVT Op1VT = Op1.getValueType();
4614 return DAG.getNode(N0->getOpcode(), DL, VT,
4615 DAG.getNode(NewOpc, DL, VT,
4616 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
4617 DAG.getNode(NewOpc, DL, VT,
4618 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004619}
4620
Owen Anderson76706012011-04-05 21:48:57 +00004621static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00004622LowerSDIV_v4i8(SDValue X, SDValue Y, DebugLoc dl, SelectionDAG &DAG) {
4623 // Convert to float
4624 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
4625 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
4626 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
4627 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
4628 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
4629 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
4630 // Get reciprocal estimate.
4631 // float4 recip = vrecpeq_f32(yf);
Owen Anderson76706012011-04-05 21:48:57 +00004632 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004633 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
4634 // Because char has a smaller range than uchar, we can actually get away
4635 // without any newton steps. This requires that we use a weird bias
4636 // of 0xb000, however (again, this has been exhaustively tested).
4637 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
4638 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
4639 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
4640 Y = DAG.getConstant(0xb000, MVT::i32);
4641 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
4642 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
4643 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
4644 // Convert back to short.
4645 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
4646 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
4647 return X;
4648}
4649
Owen Anderson76706012011-04-05 21:48:57 +00004650static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00004651LowerSDIV_v4i16(SDValue N0, SDValue N1, DebugLoc dl, SelectionDAG &DAG) {
4652 SDValue N2;
4653 // Convert to float.
4654 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
4655 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
4656 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
4657 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
4658 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
4659 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004660
Nate Begeman7973f352011-02-11 20:53:29 +00004661 // Use reciprocal estimate and one refinement step.
4662 // float4 recip = vrecpeq_f32(yf);
4663 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00004664 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004665 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
Owen Anderson76706012011-04-05 21:48:57 +00004666 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004667 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4668 N1, N2);
4669 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4670 // Because short has a smaller range than ushort, we can actually get away
4671 // with only a single newton step. This requires that we use a weird bias
4672 // of 89, however (again, this has been exhaustively tested).
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004673 // float4 result = as_float4(as_int4(xf*recip) + 0x89);
Nate Begeman7973f352011-02-11 20:53:29 +00004674 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4675 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004676 N1 = DAG.getConstant(0x89, MVT::i32);
Nate Begeman7973f352011-02-11 20:53:29 +00004677 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4678 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4679 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4680 // Convert back to integer and return.
4681 // return vmovn_s32(vcvt_s32_f32(result));
4682 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4683 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4684 return N0;
4685}
4686
4687static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
4688 EVT VT = Op.getValueType();
4689 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4690 "unexpected type for custom-lowering ISD::SDIV");
4691
4692 DebugLoc dl = Op.getDebugLoc();
4693 SDValue N0 = Op.getOperand(0);
4694 SDValue N1 = Op.getOperand(1);
4695 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00004696
Nate Begeman7973f352011-02-11 20:53:29 +00004697 if (VT == MVT::v8i8) {
4698 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
4699 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004700
Nate Begeman7973f352011-02-11 20:53:29 +00004701 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4702 DAG.getIntPtrConstant(4));
4703 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00004704 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00004705 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4706 DAG.getIntPtrConstant(0));
4707 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4708 DAG.getIntPtrConstant(0));
4709
4710 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
4711 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
4712
4713 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4714 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00004715
Nate Begeman7973f352011-02-11 20:53:29 +00004716 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
4717 return N0;
4718 }
4719 return LowerSDIV_v4i16(N0, N1, dl, DAG);
4720}
4721
4722static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
4723 EVT VT = Op.getValueType();
4724 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4725 "unexpected type for custom-lowering ISD::UDIV");
4726
4727 DebugLoc dl = Op.getDebugLoc();
4728 SDValue N0 = Op.getOperand(0);
4729 SDValue N1 = Op.getOperand(1);
4730 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00004731
Nate Begeman7973f352011-02-11 20:53:29 +00004732 if (VT == MVT::v8i8) {
4733 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
4734 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004735
Nate Begeman7973f352011-02-11 20:53:29 +00004736 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4737 DAG.getIntPtrConstant(4));
4738 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00004739 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00004740 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4741 DAG.getIntPtrConstant(0));
4742 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4743 DAG.getIntPtrConstant(0));
Owen Anderson76706012011-04-05 21:48:57 +00004744
Nate Begeman7973f352011-02-11 20:53:29 +00004745 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
4746 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
Owen Anderson76706012011-04-05 21:48:57 +00004747
Nate Begeman7973f352011-02-11 20:53:29 +00004748 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4749 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00004750
4751 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
Nate Begeman7973f352011-02-11 20:53:29 +00004752 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
4753 N0);
4754 return N0;
4755 }
Owen Anderson76706012011-04-05 21:48:57 +00004756
Nate Begeman7973f352011-02-11 20:53:29 +00004757 // v4i16 sdiv ... Convert to float.
4758 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
4759 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
4760 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
4761 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
4762 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004763 SDValue BN1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Nate Begeman7973f352011-02-11 20:53:29 +00004764
4765 // Use reciprocal estimate and two refinement steps.
4766 // float4 recip = vrecpeq_f32(yf);
4767 // recip *= vrecpsq_f32(yf, recip);
4768 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00004769 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004770 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), BN1);
Owen Anderson76706012011-04-05 21:48:57 +00004771 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004772 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004773 BN1, N2);
Nate Begeman7973f352011-02-11 20:53:29 +00004774 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
Owen Anderson76706012011-04-05 21:48:57 +00004775 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004776 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004777 BN1, N2);
Nate Begeman7973f352011-02-11 20:53:29 +00004778 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4779 // Simply multiplying by the reciprocal estimate can leave us a few ulps
4780 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
4781 // and that it will never cause us to return an answer too large).
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004782 // float4 result = as_float4(as_int4(xf*recip) + 2);
Nate Begeman7973f352011-02-11 20:53:29 +00004783 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4784 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
4785 N1 = DAG.getConstant(2, MVT::i32);
4786 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4787 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4788 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4789 // Convert back to integer and return.
4790 // return vmovn_u32(vcvt_s32_f32(result));
4791 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4792 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4793 return N0;
4794}
4795
Dan Gohmand858e902010-04-17 15:26:15 +00004796SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004797 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004798 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00004799 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00004800 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004801 case ISD::GlobalAddress:
4802 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
4803 LowerGlobalAddressELF(Op, DAG);
Bill Wendling69a05a72011-03-14 23:02:38 +00004804 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00004805 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00004806 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
4807 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004808 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00004809 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00004810 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00004811 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00004812 case ISD::SINT_TO_FP:
4813 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
4814 case ISD::FP_TO_SINT:
4815 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004816 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00004817 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00004818 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004819 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004820 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00004821 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00004822 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00004823 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
4824 Subtarget);
Evan Cheng21a61792011-03-14 18:02:30 +00004825 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004826 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00004827 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00004828 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00004829 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00004830 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00004831 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00004832 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004833 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00004834 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004835 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004836 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00004837 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004838 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004839 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begeman7973f352011-02-11 20:53:29 +00004840 case ISD::SDIV: return LowerSDIV(Op, DAG);
4841 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004842 }
Dan Gohman475871a2008-07-27 21:46:04 +00004843 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004844}
4845
Duncan Sands1607f052008-12-01 11:39:25 +00004846/// ReplaceNodeResults - Replace the results of node with an illegal result
4847/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00004848void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
4849 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004850 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00004851 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00004852 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00004853 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004854 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00004855 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004856 case ISD::BITCAST:
4857 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004858 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00004859 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00004860 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00004861 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004862 break;
Duncan Sands1607f052008-12-01 11:39:25 +00004863 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00004864 if (Res.getNode())
4865 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00004866}
Chris Lattner27a6c732007-11-24 07:07:01 +00004867
Evan Chenga8e29892007-01-19 07:51:42 +00004868//===----------------------------------------------------------------------===//
4869// ARM Scheduler Hooks
4870//===----------------------------------------------------------------------===//
4871
4872MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004873ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
4874 MachineBasicBlock *BB,
4875 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00004876 unsigned dest = MI->getOperand(0).getReg();
4877 unsigned ptr = MI->getOperand(1).getReg();
4878 unsigned oldval = MI->getOperand(2).getReg();
4879 unsigned newval = MI->getOperand(3).getReg();
Jim Grosbach5278eb82009-12-11 01:42:04 +00004880 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4881 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004882 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00004883
Cameron Zwarich7d336c02011-05-18 02:20:07 +00004884 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
4885 unsigned scratch =
Cameron Zwarich141ec632011-05-18 02:29:50 +00004886 MRI.createVirtualRegister(isThumb2 ? ARM::rGPRRegisterClass
Cameron Zwarich7d336c02011-05-18 02:20:07 +00004887 : ARM::GPRRegisterClass);
4888
4889 if (isThumb2) {
Cameron Zwarich141ec632011-05-18 02:29:50 +00004890 MRI.constrainRegClass(dest, ARM::rGPRRegisterClass);
4891 MRI.constrainRegClass(oldval, ARM::rGPRRegisterClass);
4892 MRI.constrainRegClass(newval, ARM::rGPRRegisterClass);
Cameron Zwarich7d336c02011-05-18 02:20:07 +00004893 }
4894
Jim Grosbach5278eb82009-12-11 01:42:04 +00004895 unsigned ldrOpc, strOpc;
4896 switch (Size) {
4897 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004898 case 1:
4899 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Evan Chengaa261022011-02-07 18:50:47 +00004900 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004901 break;
4902 case 2:
4903 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4904 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4905 break;
4906 case 4:
4907 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4908 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4909 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00004910 }
4911
4912 MachineFunction *MF = BB->getParent();
4913 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4914 MachineFunction::iterator It = BB;
4915 ++It; // insert the new blocks after the current block
4916
4917 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4918 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4919 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4920 MF->insert(It, loop1MBB);
4921 MF->insert(It, loop2MBB);
4922 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004923
4924 // Transfer the remainder of BB and its successor edges to exitMBB.
4925 exitMBB->splice(exitMBB->begin(), BB,
4926 llvm::next(MachineBasicBlock::iterator(MI)),
4927 BB->end());
4928 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004929
4930 // thisMBB:
4931 // ...
4932 // fallthrough --> loop1MBB
4933 BB->addSuccessor(loop1MBB);
4934
4935 // loop1MBB:
4936 // ldrex dest, [ptr]
4937 // cmp dest, oldval
4938 // bne exitMBB
4939 BB = loop1MBB;
4940 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004941 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004942 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004943 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4944 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004945 BB->addSuccessor(loop2MBB);
4946 BB->addSuccessor(exitMBB);
4947
4948 // loop2MBB:
4949 // strex scratch, newval, [ptr]
4950 // cmp scratch, #0
4951 // bne loop1MBB
4952 BB = loop2MBB;
4953 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
4954 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004955 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004956 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004957 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4958 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004959 BB->addSuccessor(loop1MBB);
4960 BB->addSuccessor(exitMBB);
4961
4962 // exitMBB:
4963 // ...
4964 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00004965
Dan Gohman14152b42010-07-06 20:24:04 +00004966 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00004967
Jim Grosbach5278eb82009-12-11 01:42:04 +00004968 return BB;
4969}
4970
4971MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004972ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
4973 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00004974 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
4975 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4976
4977 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004978 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004979 MachineFunction::iterator It = BB;
4980 ++It;
4981
4982 unsigned dest = MI->getOperand(0).getReg();
4983 unsigned ptr = MI->getOperand(1).getReg();
4984 unsigned incr = MI->getOperand(2).getReg();
4985 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00004986
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004987 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004988 unsigned ldrOpc, strOpc;
4989 switch (Size) {
4990 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004991 case 1:
4992 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00004993 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004994 break;
4995 case 2:
4996 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4997 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4998 break;
4999 case 4:
5000 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5001 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5002 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00005003 }
5004
Jim Grosbach867bbbf2010-01-15 00:22:18 +00005005 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5006 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5007 MF->insert(It, loopMBB);
5008 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005009
5010 // Transfer the remainder of BB and its successor edges to exitMBB.
5011 exitMBB->splice(exitMBB->begin(), BB,
5012 llvm::next(MachineBasicBlock::iterator(MI)),
5013 BB->end());
5014 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005015
Jim Grosbach867bbbf2010-01-15 00:22:18 +00005016 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00005017 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
5018 unsigned scratch2 = (!BinOpcode) ? incr :
5019 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
5020
5021 // thisMBB:
5022 // ...
5023 // fallthrough --> loopMBB
5024 BB->addSuccessor(loopMBB);
5025
5026 // loopMBB:
5027 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005028 // <binop> scratch2, dest, incr
5029 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00005030 // cmp scratch, #0
5031 // bne- loopMBB
5032 // fallthrough --> exitMBB
5033 BB = loopMBB;
5034 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00005035 if (BinOpcode) {
5036 // operand order needs to go the other way for NAND
5037 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
5038 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5039 addReg(incr).addReg(dest)).addReg(0);
5040 else
5041 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5042 addReg(dest).addReg(incr)).addReg(0);
5043 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00005044
5045 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
5046 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005047 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00005048 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005049 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5050 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005051
5052 BB->addSuccessor(loopMBB);
5053 BB->addSuccessor(exitMBB);
5054
5055 // exitMBB:
5056 // ...
5057 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00005058
Dan Gohman14152b42010-07-06 20:24:04 +00005059 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00005060
Jim Grosbachc3c23542009-12-14 04:22:04 +00005061 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00005062}
5063
Jim Grosbachf7da8822011-04-26 19:44:18 +00005064MachineBasicBlock *
5065ARMTargetLowering::EmitAtomicBinaryMinMax(MachineInstr *MI,
5066 MachineBasicBlock *BB,
5067 unsigned Size,
5068 bool signExtend,
5069 ARMCC::CondCodes Cond) const {
5070 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5071
5072 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5073 MachineFunction *MF = BB->getParent();
5074 MachineFunction::iterator It = BB;
5075 ++It;
5076
5077 unsigned dest = MI->getOperand(0).getReg();
5078 unsigned ptr = MI->getOperand(1).getReg();
5079 unsigned incr = MI->getOperand(2).getReg();
5080 unsigned oldval = dest;
5081 DebugLoc dl = MI->getDebugLoc();
5082
5083 bool isThumb2 = Subtarget->isThumb2();
5084 unsigned ldrOpc, strOpc, extendOpc;
5085 switch (Size) {
5086 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
5087 case 1:
5088 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
5089 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
5090 extendOpc = isThumb2 ? ARM::t2SXTBr : ARM::SXTBr;
5091 break;
5092 case 2:
5093 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5094 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
5095 extendOpc = isThumb2 ? ARM::t2SXTHr : ARM::SXTHr;
5096 break;
5097 case 4:
5098 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5099 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5100 extendOpc = 0;
5101 break;
5102 }
5103
5104 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5105 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5106 MF->insert(It, loopMBB);
5107 MF->insert(It, exitMBB);
5108
5109 // Transfer the remainder of BB and its successor edges to exitMBB.
5110 exitMBB->splice(exitMBB->begin(), BB,
5111 llvm::next(MachineBasicBlock::iterator(MI)),
5112 BB->end());
5113 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
5114
5115 MachineRegisterInfo &RegInfo = MF->getRegInfo();
5116 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
5117 unsigned scratch2 = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
5118
5119 // thisMBB:
5120 // ...
5121 // fallthrough --> loopMBB
5122 BB->addSuccessor(loopMBB);
5123
5124 // loopMBB:
5125 // ldrex dest, ptr
5126 // (sign extend dest, if required)
5127 // cmp dest, incr
5128 // cmov.cond scratch2, dest, incr
5129 // strex scratch, scratch2, ptr
5130 // cmp scratch, #0
5131 // bne- loopMBB
5132 // fallthrough --> exitMBB
5133 BB = loopMBB;
5134 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
5135
5136 // Sign extend the value, if necessary.
5137 if (signExtend && extendOpc) {
5138 oldval = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
5139 AddDefaultPred(BuildMI(BB, dl, TII->get(extendOpc), oldval).addReg(dest));
5140 }
5141
5142 // Build compare and cmov instructions.
5143 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5144 .addReg(oldval).addReg(incr));
5145 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr), scratch2)
5146 .addReg(oldval).addReg(incr).addImm(Cond).addReg(ARM::CPSR);
5147
5148 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
5149 .addReg(ptr));
5150 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5151 .addReg(scratch).addImm(0));
5152 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5153 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5154
5155 BB->addSuccessor(loopMBB);
5156 BB->addSuccessor(exitMBB);
5157
5158 // exitMBB:
5159 // ...
5160 BB = exitMBB;
5161
5162 MI->eraseFromParent(); // The instruction is gone now.
5163
5164 return BB;
5165}
5166
Evan Cheng218977b2010-07-13 19:27:42 +00005167static
5168MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
5169 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
5170 E = MBB->succ_end(); I != E; ++I)
5171 if (*I != Succ)
5172 return *I;
5173 llvm_unreachable("Expecting a BB with two successors!");
5174}
5175
Andrew Trick1c3af772011-04-23 03:55:32 +00005176// FIXME: This opcode table should obviously be expressed in the target
5177// description. We probably just need a "machine opcode" value in the pseudo
5178// instruction. But the ideal solution maybe to simply remove the "S" version
5179// of the opcode altogether.
5180struct AddSubFlagsOpcodePair {
5181 unsigned PseudoOpc;
5182 unsigned MachineOpc;
5183};
5184
5185static AddSubFlagsOpcodePair AddSubFlagsOpcodeMap[] = {
5186 {ARM::ADCSri, ARM::ADCri},
5187 {ARM::ADCSrr, ARM::ADCrr},
5188 {ARM::ADCSrs, ARM::ADCrs},
5189 {ARM::SBCSri, ARM::SBCri},
5190 {ARM::SBCSrr, ARM::SBCrr},
5191 {ARM::SBCSrs, ARM::SBCrs},
5192 {ARM::RSBSri, ARM::RSBri},
5193 {ARM::RSBSrr, ARM::RSBrr},
5194 {ARM::RSBSrs, ARM::RSBrs},
5195 {ARM::RSCSri, ARM::RSCri},
5196 {ARM::RSCSrs, ARM::RSCrs},
5197 {ARM::t2ADCSri, ARM::t2ADCri},
5198 {ARM::t2ADCSrr, ARM::t2ADCrr},
5199 {ARM::t2ADCSrs, ARM::t2ADCrs},
5200 {ARM::t2SBCSri, ARM::t2SBCri},
5201 {ARM::t2SBCSrr, ARM::t2SBCrr},
5202 {ARM::t2SBCSrs, ARM::t2SBCrs},
5203 {ARM::t2RSBSri, ARM::t2RSBri},
5204 {ARM::t2RSBSrs, ARM::t2RSBrs},
5205};
5206
5207// Convert and Add or Subtract with Carry and Flags to a generic opcode with
5208// CPSR<def> operand. e.g. ADCS (...) -> ADC (... CPSR<def>).
5209//
5210// FIXME: Somewhere we should assert that CPSR<def> is in the correct
5211// position to be recognized by the target descrition as the 'S' bit.
5212bool ARMTargetLowering::RemapAddSubWithFlags(MachineInstr *MI,
5213 MachineBasicBlock *BB) const {
5214 unsigned OldOpc = MI->getOpcode();
5215 unsigned NewOpc = 0;
5216
5217 // This is only called for instructions that need remapping, so iterating over
5218 // the tiny opcode table is not costly.
5219 static const int NPairs =
5220 sizeof(AddSubFlagsOpcodeMap) / sizeof(AddSubFlagsOpcodePair);
5221 for (AddSubFlagsOpcodePair *Pair = &AddSubFlagsOpcodeMap[0],
5222 *End = &AddSubFlagsOpcodeMap[NPairs]; Pair != End; ++Pair) {
5223 if (OldOpc == Pair->PseudoOpc) {
5224 NewOpc = Pair->MachineOpc;
5225 break;
5226 }
5227 }
5228 if (!NewOpc)
5229 return false;
5230
5231 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5232 DebugLoc dl = MI->getDebugLoc();
5233 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(NewOpc));
5234 for (unsigned i = 0; i < MI->getNumOperands(); ++i)
5235 MIB.addOperand(MI->getOperand(i));
5236 AddDefaultPred(MIB);
5237 MIB.addReg(ARM::CPSR, RegState::Define); // S bit
5238 MI->eraseFromParent();
5239 return true;
5240}
5241
Jim Grosbache801dc42009-12-12 01:40:06 +00005242MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005243ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005244 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005245 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00005246 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005247 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00005248 switch (MI->getOpcode()) {
Andrew Trick1c3af772011-04-23 03:55:32 +00005249 default: {
5250 if (RemapAddSubWithFlags(MI, BB))
5251 return BB;
5252
Jim Grosbach5278eb82009-12-11 01:42:04 +00005253 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00005254 llvm_unreachable("Unexpected instr type to insert");
Andrew Trick1c3af772011-04-23 03:55:32 +00005255 }
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005256 case ARM::ATOMIC_LOAD_ADD_I8:
5257 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
5258 case ARM::ATOMIC_LOAD_ADD_I16:
5259 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
5260 case ARM::ATOMIC_LOAD_ADD_I32:
5261 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005262
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005263 case ARM::ATOMIC_LOAD_AND_I8:
5264 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
5265 case ARM::ATOMIC_LOAD_AND_I16:
5266 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
5267 case ARM::ATOMIC_LOAD_AND_I32:
5268 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005269
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005270 case ARM::ATOMIC_LOAD_OR_I8:
5271 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
5272 case ARM::ATOMIC_LOAD_OR_I16:
5273 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
5274 case ARM::ATOMIC_LOAD_OR_I32:
5275 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005276
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005277 case ARM::ATOMIC_LOAD_XOR_I8:
5278 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
5279 case ARM::ATOMIC_LOAD_XOR_I16:
5280 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
5281 case ARM::ATOMIC_LOAD_XOR_I32:
5282 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00005283
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005284 case ARM::ATOMIC_LOAD_NAND_I8:
5285 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
5286 case ARM::ATOMIC_LOAD_NAND_I16:
5287 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
5288 case ARM::ATOMIC_LOAD_NAND_I32:
5289 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00005290
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005291 case ARM::ATOMIC_LOAD_SUB_I8:
5292 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
5293 case ARM::ATOMIC_LOAD_SUB_I16:
5294 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
5295 case ARM::ATOMIC_LOAD_SUB_I32:
5296 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00005297
Jim Grosbachf7da8822011-04-26 19:44:18 +00005298 case ARM::ATOMIC_LOAD_MIN_I8:
5299 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::LT);
5300 case ARM::ATOMIC_LOAD_MIN_I16:
5301 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::LT);
5302 case ARM::ATOMIC_LOAD_MIN_I32:
5303 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::LT);
5304
5305 case ARM::ATOMIC_LOAD_MAX_I8:
5306 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::GT);
5307 case ARM::ATOMIC_LOAD_MAX_I16:
5308 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::GT);
5309 case ARM::ATOMIC_LOAD_MAX_I32:
5310 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::GT);
5311
5312 case ARM::ATOMIC_LOAD_UMIN_I8:
5313 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::LO);
5314 case ARM::ATOMIC_LOAD_UMIN_I16:
5315 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::LO);
5316 case ARM::ATOMIC_LOAD_UMIN_I32:
5317 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::LO);
5318
5319 case ARM::ATOMIC_LOAD_UMAX_I8:
5320 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::HI);
5321 case ARM::ATOMIC_LOAD_UMAX_I16:
5322 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::HI);
5323 case ARM::ATOMIC_LOAD_UMAX_I32:
5324 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::HI);
5325
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005326 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
5327 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
5328 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00005329
5330 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
5331 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
5332 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005333
Evan Cheng007ea272009-08-12 05:17:19 +00005334 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00005335 // To "insert" a SELECT_CC instruction, we actually have to insert the
5336 // diamond control-flow pattern. The incoming instruction knows the
5337 // destination vreg to set, the condition code register to branch on, the
5338 // true/false values to select between, and a branch opcode to use.
5339 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005340 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00005341 ++It;
5342
5343 // thisMBB:
5344 // ...
5345 // TrueVal = ...
5346 // cmpTY ccX, r1, r2
5347 // bCC copy1MBB
5348 // fallthrough --> copy0MBB
5349 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005350 MachineFunction *F = BB->getParent();
5351 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5352 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00005353 F->insert(It, copy0MBB);
5354 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005355
5356 // Transfer the remainder of BB and its successor edges to sinkMBB.
5357 sinkMBB->splice(sinkMBB->begin(), BB,
5358 llvm::next(MachineBasicBlock::iterator(MI)),
5359 BB->end());
5360 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5361
Dan Gohman258c58c2010-07-06 15:49:48 +00005362 BB->addSuccessor(copy0MBB);
5363 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00005364
Dan Gohman14152b42010-07-06 20:24:04 +00005365 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
5366 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
5367
Evan Chenga8e29892007-01-19 07:51:42 +00005368 // copy0MBB:
5369 // %FalseValue = ...
5370 // # fallthrough to sinkMBB
5371 BB = copy0MBB;
5372
5373 // Update machine-CFG edges
5374 BB->addSuccessor(sinkMBB);
5375
5376 // sinkMBB:
5377 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5378 // ...
5379 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005380 BuildMI(*BB, BB->begin(), dl,
5381 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00005382 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
5383 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5384
Dan Gohman14152b42010-07-06 20:24:04 +00005385 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00005386 return BB;
5387 }
Evan Cheng86198642009-08-07 00:34:42 +00005388
Evan Cheng218977b2010-07-13 19:27:42 +00005389 case ARM::BCCi64:
5390 case ARM::BCCZi64: {
Bob Wilson3c904692010-12-23 22:45:49 +00005391 // If there is an unconditional branch to the other successor, remove it.
5392 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick7fa75ce2011-01-19 02:26:13 +00005393
Evan Cheng218977b2010-07-13 19:27:42 +00005394 // Compare both parts that make up the double comparison separately for
5395 // equality.
5396 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
5397
5398 unsigned LHS1 = MI->getOperand(1).getReg();
5399 unsigned LHS2 = MI->getOperand(2).getReg();
5400 if (RHSisZero) {
5401 AddDefaultPred(BuildMI(BB, dl,
5402 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5403 .addReg(LHS1).addImm(0));
5404 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5405 .addReg(LHS2).addImm(0)
5406 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
5407 } else {
5408 unsigned RHS1 = MI->getOperand(3).getReg();
5409 unsigned RHS2 = MI->getOperand(4).getReg();
5410 AddDefaultPred(BuildMI(BB, dl,
5411 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5412 .addReg(LHS1).addReg(RHS1));
5413 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5414 .addReg(LHS2).addReg(RHS2)
5415 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
5416 }
5417
5418 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
5419 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
5420 if (MI->getOperand(0).getImm() == ARMCC::NE)
5421 std::swap(destMBB, exitMBB);
5422
5423 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5424 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
5425 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
5426 .addMBB(exitMBB);
5427
5428 MI->eraseFromParent(); // The pseudo instruction is gone now.
5429 return BB;
5430 }
Evan Chenga8e29892007-01-19 07:51:42 +00005431 }
5432}
5433
5434//===----------------------------------------------------------------------===//
5435// ARM Optimization Hooks
5436//===----------------------------------------------------------------------===//
5437
Chris Lattnerd1980a52009-03-12 06:52:53 +00005438static
5439SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
5440 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00005441 SelectionDAG &DAG = DCI.DAG;
5442 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00005443 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00005444 unsigned Opc = N->getOpcode();
5445 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
5446 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
5447 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
5448 ISD::CondCode CC = ISD::SETCC_INVALID;
5449
5450 if (isSlctCC) {
5451 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
5452 } else {
5453 SDValue CCOp = Slct.getOperand(0);
5454 if (CCOp.getOpcode() == ISD::SETCC)
5455 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
5456 }
5457
5458 bool DoXform = false;
5459 bool InvCC = false;
5460 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
5461 "Bad input!");
5462
5463 if (LHS.getOpcode() == ISD::Constant &&
5464 cast<ConstantSDNode>(LHS)->isNullValue()) {
5465 DoXform = true;
5466 } else if (CC != ISD::SETCC_INVALID &&
5467 RHS.getOpcode() == ISD::Constant &&
5468 cast<ConstantSDNode>(RHS)->isNullValue()) {
5469 std::swap(LHS, RHS);
5470 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00005471 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00005472 Op0.getOperand(0).getValueType();
5473 bool isInt = OpVT.isInteger();
5474 CC = ISD::getSetCCInverse(CC, isInt);
5475
5476 if (!TLI.isCondCodeLegal(CC, OpVT))
5477 return SDValue(); // Inverse operator isn't legal.
5478
5479 DoXform = true;
5480 InvCC = true;
5481 }
5482
5483 if (DoXform) {
5484 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
5485 if (isSlctCC)
5486 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
5487 Slct.getOperand(0), Slct.getOperand(1), CC);
5488 SDValue CCOp = Slct.getOperand(0);
5489 if (InvCC)
5490 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
5491 CCOp.getOperand(0), CCOp.getOperand(1), CC);
5492 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
5493 CCOp, OtherOp, Result);
5494 }
5495 return SDValue();
5496}
5497
Bob Wilson3d5792a2010-07-29 20:34:14 +00005498/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
5499/// operands N0 and N1. This is a helper for PerformADDCombine that is
5500/// called with the default operands, and if that fails, with commuted
5501/// operands.
5502static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
5503 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00005504 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
5505 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
5506 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
5507 if (Result.getNode()) return Result;
5508 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00005509 return SDValue();
5510}
5511
Bob Wilson3d5792a2010-07-29 20:34:14 +00005512/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
5513///
5514static SDValue PerformADDCombine(SDNode *N,
5515 TargetLowering::DAGCombinerInfo &DCI) {
5516 SDValue N0 = N->getOperand(0);
5517 SDValue N1 = N->getOperand(1);
5518
5519 // First try with the default operand order.
5520 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
5521 if (Result.getNode())
5522 return Result;
5523
5524 // If that didn't work, try again with the operands commuted.
5525 return PerformADDCombineWithOperands(N, N1, N0, DCI);
5526}
5527
Chris Lattnerd1980a52009-03-12 06:52:53 +00005528/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00005529///
Chris Lattnerd1980a52009-03-12 06:52:53 +00005530static SDValue PerformSUBCombine(SDNode *N,
5531 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00005532 SDValue N0 = N->getOperand(0);
5533 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00005534
Chris Lattnerd1980a52009-03-12 06:52:53 +00005535 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
5536 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
5537 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
5538 if (Result.getNode()) return Result;
5539 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00005540
Chris Lattnerd1980a52009-03-12 06:52:53 +00005541 return SDValue();
5542}
5543
Evan Cheng463d3582011-03-31 19:38:48 +00005544/// PerformVMULCombine
5545/// Distribute (A + B) * C to (A * C) + (B * C) to take advantage of the
5546/// special multiplier accumulator forwarding.
5547/// vmul d3, d0, d2
5548/// vmla d3, d1, d2
5549/// is faster than
5550/// vadd d3, d0, d1
5551/// vmul d3, d3, d2
5552static SDValue PerformVMULCombine(SDNode *N,
5553 TargetLowering::DAGCombinerInfo &DCI,
5554 const ARMSubtarget *Subtarget) {
5555 if (!Subtarget->hasVMLxForwarding())
5556 return SDValue();
5557
5558 SelectionDAG &DAG = DCI.DAG;
5559 SDValue N0 = N->getOperand(0);
5560 SDValue N1 = N->getOperand(1);
5561 unsigned Opcode = N0.getOpcode();
5562 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
5563 Opcode != ISD::FADD && Opcode != ISD::FSUB) {
5564 Opcode = N0.getOpcode();
5565 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
5566 Opcode != ISD::FADD && Opcode != ISD::FSUB)
5567 return SDValue();
5568 std::swap(N0, N1);
5569 }
5570
5571 EVT VT = N->getValueType(0);
5572 DebugLoc DL = N->getDebugLoc();
5573 SDValue N00 = N0->getOperand(0);
5574 SDValue N01 = N0->getOperand(1);
5575 return DAG.getNode(Opcode, DL, VT,
5576 DAG.getNode(ISD::MUL, DL, VT, N00, N1),
5577 DAG.getNode(ISD::MUL, DL, VT, N01, N1));
5578}
5579
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005580static SDValue PerformMULCombine(SDNode *N,
5581 TargetLowering::DAGCombinerInfo &DCI,
5582 const ARMSubtarget *Subtarget) {
5583 SelectionDAG &DAG = DCI.DAG;
5584
5585 if (Subtarget->isThumb1Only())
5586 return SDValue();
5587
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005588 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
5589 return SDValue();
5590
5591 EVT VT = N->getValueType(0);
Evan Cheng463d3582011-03-31 19:38:48 +00005592 if (VT.is64BitVector() || VT.is128BitVector())
5593 return PerformVMULCombine(N, DCI, Subtarget);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005594 if (VT != MVT::i32)
5595 return SDValue();
5596
5597 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
5598 if (!C)
5599 return SDValue();
5600
5601 uint64_t MulAmt = C->getZExtValue();
5602 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
5603 ShiftAmt = ShiftAmt & (32 - 1);
5604 SDValue V = N->getOperand(0);
5605 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005606
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005607 SDValue Res;
5608 MulAmt >>= ShiftAmt;
5609 if (isPowerOf2_32(MulAmt - 1)) {
5610 // (mul x, 2^N + 1) => (add (shl x, N), x)
5611 Res = DAG.getNode(ISD::ADD, DL, VT,
5612 V, DAG.getNode(ISD::SHL, DL, VT,
5613 V, DAG.getConstant(Log2_32(MulAmt-1),
5614 MVT::i32)));
5615 } else if (isPowerOf2_32(MulAmt + 1)) {
5616 // (mul x, 2^N - 1) => (sub (shl x, N), x)
5617 Res = DAG.getNode(ISD::SUB, DL, VT,
5618 DAG.getNode(ISD::SHL, DL, VT,
5619 V, DAG.getConstant(Log2_32(MulAmt+1),
5620 MVT::i32)),
5621 V);
5622 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005623 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005624
5625 if (ShiftAmt != 0)
5626 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
5627 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005628
5629 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005630 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005631 return SDValue();
5632}
5633
Owen Anderson080c0922010-11-05 19:27:46 +00005634static SDValue PerformANDCombine(SDNode *N,
5635 TargetLowering::DAGCombinerInfo &DCI) {
Owen Anderson76706012011-04-05 21:48:57 +00005636
Owen Anderson080c0922010-11-05 19:27:46 +00005637 // Attempt to use immediate-form VBIC
5638 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
5639 DebugLoc dl = N->getDebugLoc();
5640 EVT VT = N->getValueType(0);
5641 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005642
Tanya Lattner0433b212011-04-07 15:24:20 +00005643 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
5644 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00005645
Owen Anderson080c0922010-11-05 19:27:46 +00005646 APInt SplatBits, SplatUndef;
5647 unsigned SplatBitSize;
5648 bool HasAnyUndefs;
5649 if (BVN &&
5650 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
5651 if (SplatBitSize <= 64) {
5652 EVT VbicVT;
5653 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
5654 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005655 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00005656 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00005657 if (Val.getNode()) {
5658 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005659 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00005660 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005661 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00005662 }
5663 }
5664 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005665
Owen Anderson080c0922010-11-05 19:27:46 +00005666 return SDValue();
5667}
5668
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005669/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
5670static SDValue PerformORCombine(SDNode *N,
5671 TargetLowering::DAGCombinerInfo &DCI,
5672 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00005673 // Attempt to use immediate-form VORR
5674 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
5675 DebugLoc dl = N->getDebugLoc();
5676 EVT VT = N->getValueType(0);
5677 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005678
Tanya Lattner0433b212011-04-07 15:24:20 +00005679 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
5680 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00005681
Owen Anderson60f48702010-11-03 23:15:26 +00005682 APInt SplatBits, SplatUndef;
5683 unsigned SplatBitSize;
5684 bool HasAnyUndefs;
5685 if (BVN && Subtarget->hasNEON() &&
5686 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
5687 if (SplatBitSize <= 64) {
5688 EVT VorrVT;
5689 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
5690 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00005691 DAG, VorrVT, VT.is128BitVector(),
5692 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00005693 if (Val.getNode()) {
5694 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005695 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00005696 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005697 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00005698 }
5699 }
5700 }
5701
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00005702 SDValue N0 = N->getOperand(0);
5703 if (N0.getOpcode() != ISD::AND)
5704 return SDValue();
5705 SDValue N1 = N->getOperand(1);
5706
5707 // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
5708 if (Subtarget->hasNEON() && N1.getOpcode() == ISD::AND && VT.isVector() &&
5709 DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
5710 APInt SplatUndef;
5711 unsigned SplatBitSize;
5712 bool HasAnyUndefs;
5713
5714 BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
5715 APInt SplatBits0;
5716 if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
5717 HasAnyUndefs) && !HasAnyUndefs) {
5718 BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
5719 APInt SplatBits1;
5720 if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
5721 HasAnyUndefs) && !HasAnyUndefs &&
5722 SplatBits0 == ~SplatBits1) {
5723 // Canonicalize the vector type to make instruction selection simpler.
5724 EVT CanonicalVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
5725 SDValue Result = DAG.getNode(ARMISD::VBSL, dl, CanonicalVT,
5726 N0->getOperand(1), N0->getOperand(0),
Cameron Zwarich5af60ce2011-04-13 21:01:19 +00005727 N1->getOperand(0));
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00005728 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
5729 }
5730 }
5731 }
5732
Jim Grosbach54238562010-07-17 03:30:54 +00005733 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
5734 // reasonable.
5735
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005736 // BFI is only available on V6T2+
5737 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
5738 return SDValue();
5739
Jim Grosbach54238562010-07-17 03:30:54 +00005740 DebugLoc DL = N->getDebugLoc();
5741 // 1) or (and A, mask), val => ARMbfi A, val, mask
5742 // iff (val & mask) == val
5743 //
5744 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
5745 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00005746 // && mask == ~mask2
Jim Grosbach54238562010-07-17 03:30:54 +00005747 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00005748 // && ~mask == mask2
Jim Grosbach54238562010-07-17 03:30:54 +00005749 // (i.e., copy a bitfield value into another bitfield of the same width)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005750
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005751 if (VT != MVT::i32)
5752 return SDValue();
5753
Evan Cheng30fb13f2010-12-13 20:32:54 +00005754 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00005755
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005756 // The value and the mask need to be constants so we can verify this is
5757 // actually a bitfield set. If the mask is 0xffff, we can do better
5758 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00005759 SDValue MaskOp = N0.getOperand(1);
5760 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
5761 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005762 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00005763 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005764 if (Mask == 0xffff)
5765 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005766 SDValue Res;
5767 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00005768 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
5769 if (N1C) {
5770 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00005771 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00005772 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005773
Evan Chenga9688c42010-12-11 04:11:38 +00005774 if (ARM::isBitFieldInvertedMask(Mask)) {
5775 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005776
Evan Cheng30fb13f2010-12-13 20:32:54 +00005777 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00005778 DAG.getConstant(Val, MVT::i32),
5779 DAG.getConstant(Mask, MVT::i32));
5780
5781 // Do not add new nodes to DAG combiner worklist.
5782 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005783 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00005784 }
Jim Grosbach54238562010-07-17 03:30:54 +00005785 } else if (N1.getOpcode() == ISD::AND) {
5786 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00005787 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
5788 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00005789 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00005790 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005791
Eric Christopher29aeed12011-03-26 01:21:03 +00005792 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
5793 // as is to match.
Jim Grosbach54238562010-07-17 03:30:54 +00005794 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00005795 (Mask == ~Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00005796 // The pack halfword instruction works better for masks that fit it,
5797 // so use that when it's available.
5798 if (Subtarget->hasT2ExtractPack() &&
5799 (Mask == 0xffff || Mask == 0xffff0000))
5800 return SDValue();
5801 // 2a
Eric Christopher29aeed12011-03-26 01:21:03 +00005802 unsigned amt = CountTrailingZeros_32(Mask2);
Jim Grosbach54238562010-07-17 03:30:54 +00005803 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Eric Christopher29aeed12011-03-26 01:21:03 +00005804 DAG.getConstant(amt, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00005805 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00005806 DAG.getConstant(Mask, MVT::i32));
5807 // Do not add new nodes to DAG combiner worklist.
5808 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005809 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005810 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00005811 (~Mask == Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00005812 // The pack halfword instruction works better for masks that fit it,
5813 // so use that when it's available.
5814 if (Subtarget->hasT2ExtractPack() &&
5815 (Mask2 == 0xffff || Mask2 == 0xffff0000))
5816 return SDValue();
5817 // 2b
5818 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005819 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00005820 DAG.getConstant(lsb, MVT::i32));
5821 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Eric Christopher29aeed12011-03-26 01:21:03 +00005822 DAG.getConstant(Mask2, MVT::i32));
Jim Grosbach54238562010-07-17 03:30:54 +00005823 // Do not add new nodes to DAG combiner worklist.
5824 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005825 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005826 }
5827 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005828
Evan Cheng30fb13f2010-12-13 20:32:54 +00005829 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
5830 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
5831 ARM::isBitFieldInvertedMask(~Mask)) {
5832 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
5833 // where lsb(mask) == #shamt and masked bits of B are known zero.
5834 SDValue ShAmt = N00.getOperand(1);
5835 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
5836 unsigned LSB = CountTrailingZeros_32(Mask);
5837 if (ShAmtC != LSB)
5838 return SDValue();
5839
5840 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
5841 DAG.getConstant(~Mask, MVT::i32));
5842
5843 // Do not add new nodes to DAG combiner worklist.
5844 DCI.CombineTo(N, Res, false);
5845 }
5846
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005847 return SDValue();
5848}
5849
Evan Cheng0c1aec12010-12-14 03:22:07 +00005850/// PerformBFICombine - (bfi A, (and B, C1), C2) -> (bfi A, B, C2) iff
5851/// C1 & C2 == C1.
5852static SDValue PerformBFICombine(SDNode *N,
5853 TargetLowering::DAGCombinerInfo &DCI) {
5854 SDValue N1 = N->getOperand(1);
5855 if (N1.getOpcode() == ISD::AND) {
5856 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
5857 if (!N11C)
5858 return SDValue();
5859 unsigned Mask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
5860 unsigned Mask2 = N11C->getZExtValue();
5861 if ((Mask & Mask2) == Mask2)
5862 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
5863 N->getOperand(0), N1.getOperand(0),
5864 N->getOperand(2));
5865 }
5866 return SDValue();
5867}
5868
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005869/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
5870/// ARMISD::VMOVRRD.
5871static SDValue PerformVMOVRRDCombine(SDNode *N,
5872 TargetLowering::DAGCombinerInfo &DCI) {
5873 // vmovrrd(vmovdrr x, y) -> x,y
5874 SDValue InDouble = N->getOperand(0);
5875 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
5876 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Cameron Zwarich4071a712011-04-02 02:40:43 +00005877
5878 // vmovrrd(load f64) -> (load i32), (load i32)
5879 SDNode *InNode = InDouble.getNode();
5880 if (ISD::isNormalLoad(InNode) && InNode->hasOneUse() &&
5881 InNode->getValueType(0) == MVT::f64 &&
5882 InNode->getOperand(1).getOpcode() == ISD::FrameIndex &&
5883 !cast<LoadSDNode>(InNode)->isVolatile()) {
5884 // TODO: Should this be done for non-FrameIndex operands?
5885 LoadSDNode *LD = cast<LoadSDNode>(InNode);
5886
5887 SelectionDAG &DAG = DCI.DAG;
5888 DebugLoc DL = LD->getDebugLoc();
5889 SDValue BasePtr = LD->getBasePtr();
5890 SDValue NewLD1 = DAG.getLoad(MVT::i32, DL, LD->getChain(), BasePtr,
5891 LD->getPointerInfo(), LD->isVolatile(),
5892 LD->isNonTemporal(), LD->getAlignment());
5893
5894 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
5895 DAG.getConstant(4, MVT::i32));
5896 SDValue NewLD2 = DAG.getLoad(MVT::i32, DL, NewLD1.getValue(1), OffsetPtr,
5897 LD->getPointerInfo(), LD->isVolatile(),
5898 LD->isNonTemporal(),
5899 std::min(4U, LD->getAlignment() / 2));
5900
5901 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLD2.getValue(1));
5902 SDValue Result = DCI.CombineTo(N, NewLD1, NewLD2);
5903 DCI.RemoveFromWorklist(LD);
5904 DAG.DeleteNode(LD);
5905 return Result;
5906 }
5907
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005908 return SDValue();
5909}
5910
5911/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
5912/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
5913static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
5914 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
5915 SDValue Op0 = N->getOperand(0);
5916 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005917 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005918 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005919 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005920 Op1 = Op1.getOperand(0);
5921 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
5922 Op0.getNode() == Op1.getNode() &&
5923 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005924 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005925 N->getValueType(0), Op0.getOperand(0));
5926 return SDValue();
5927}
5928
Bob Wilson31600902010-12-21 06:43:19 +00005929/// PerformSTORECombine - Target-specific dag combine xforms for
5930/// ISD::STORE.
5931static SDValue PerformSTORECombine(SDNode *N,
5932 TargetLowering::DAGCombinerInfo &DCI) {
5933 // Bitcast an i64 store extracted from a vector to f64.
5934 // Otherwise, the i64 value will be legalized to a pair of i32 values.
5935 StoreSDNode *St = cast<StoreSDNode>(N);
5936 SDValue StVal = St->getValue();
Cameron Zwarichd0aacbc2011-04-12 02:24:17 +00005937 if (!ISD::isNormalStore(St) || St->isVolatile())
5938 return SDValue();
5939
5940 if (StVal.getNode()->getOpcode() == ARMISD::VMOVDRR &&
5941 StVal.getNode()->hasOneUse() && !St->isVolatile()) {
5942 SelectionDAG &DAG = DCI.DAG;
5943 DebugLoc DL = St->getDebugLoc();
5944 SDValue BasePtr = St->getBasePtr();
5945 SDValue NewST1 = DAG.getStore(St->getChain(), DL,
5946 StVal.getNode()->getOperand(0), BasePtr,
5947 St->getPointerInfo(), St->isVolatile(),
5948 St->isNonTemporal(), St->getAlignment());
5949
5950 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
5951 DAG.getConstant(4, MVT::i32));
5952 return DAG.getStore(NewST1.getValue(0), DL, StVal.getNode()->getOperand(1),
5953 OffsetPtr, St->getPointerInfo(), St->isVolatile(),
5954 St->isNonTemporal(),
5955 std::min(4U, St->getAlignment() / 2));
5956 }
5957
5958 if (StVal.getValueType() != MVT::i64 ||
Bob Wilson31600902010-12-21 06:43:19 +00005959 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5960 return SDValue();
5961
5962 SelectionDAG &DAG = DCI.DAG;
5963 DebugLoc dl = StVal.getDebugLoc();
5964 SDValue IntVec = StVal.getOperand(0);
5965 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
5966 IntVec.getValueType().getVectorNumElements());
5967 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
5968 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5969 Vec, StVal.getOperand(1));
5970 dl = N->getDebugLoc();
5971 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
5972 // Make the DAGCombiner fold the bitcasts.
5973 DCI.AddToWorklist(Vec.getNode());
5974 DCI.AddToWorklist(ExtElt.getNode());
5975 DCI.AddToWorklist(V.getNode());
5976 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
5977 St->getPointerInfo(), St->isVolatile(),
5978 St->isNonTemporal(), St->getAlignment(),
5979 St->getTBAAInfo());
5980}
5981
5982/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
5983/// are normal, non-volatile loads. If so, it is profitable to bitcast an
5984/// i64 vector to have f64 elements, since the value can then be loaded
5985/// directly into a VFP register.
5986static bool hasNormalLoadOperand(SDNode *N) {
5987 unsigned NumElts = N->getValueType(0).getVectorNumElements();
5988 for (unsigned i = 0; i < NumElts; ++i) {
5989 SDNode *Elt = N->getOperand(i).getNode();
5990 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
5991 return true;
5992 }
5993 return false;
5994}
5995
Bob Wilson75f02882010-09-17 22:59:05 +00005996/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
5997/// ISD::BUILD_VECTOR.
Bob Wilson31600902010-12-21 06:43:19 +00005998static SDValue PerformBUILD_VECTORCombine(SDNode *N,
5999 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilson75f02882010-09-17 22:59:05 +00006000 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
6001 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
6002 // into a pair of GPRs, which is fine when the value is used as a scalar,
6003 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson31600902010-12-21 06:43:19 +00006004 SelectionDAG &DAG = DCI.DAG;
6005 if (N->getNumOperands() == 2) {
6006 SDValue RV = PerformVMOVDRRCombine(N, DAG);
6007 if (RV.getNode())
6008 return RV;
6009 }
Bob Wilson75f02882010-09-17 22:59:05 +00006010
Bob Wilson31600902010-12-21 06:43:19 +00006011 // Load i64 elements as f64 values so that type legalization does not split
6012 // them up into i32 values.
6013 EVT VT = N->getValueType(0);
6014 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
6015 return SDValue();
6016 DebugLoc dl = N->getDebugLoc();
6017 SmallVector<SDValue, 8> Ops;
6018 unsigned NumElts = VT.getVectorNumElements();
6019 for (unsigned i = 0; i < NumElts; ++i) {
6020 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
6021 Ops.push_back(V);
6022 // Make the DAGCombiner fold the bitcast.
6023 DCI.AddToWorklist(V.getNode());
6024 }
6025 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
6026 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
6027 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
6028}
6029
6030/// PerformInsertEltCombine - Target-specific dag combine xforms for
6031/// ISD::INSERT_VECTOR_ELT.
6032static SDValue PerformInsertEltCombine(SDNode *N,
6033 TargetLowering::DAGCombinerInfo &DCI) {
6034 // Bitcast an i64 load inserted into a vector to f64.
6035 // Otherwise, the i64 value will be legalized to a pair of i32 values.
6036 EVT VT = N->getValueType(0);
6037 SDNode *Elt = N->getOperand(1).getNode();
6038 if (VT.getVectorElementType() != MVT::i64 ||
6039 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
6040 return SDValue();
6041
6042 SelectionDAG &DAG = DCI.DAG;
6043 DebugLoc dl = N->getDebugLoc();
6044 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
6045 VT.getVectorNumElements());
6046 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
6047 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
6048 // Make the DAGCombiner fold the bitcasts.
6049 DCI.AddToWorklist(Vec.getNode());
6050 DCI.AddToWorklist(V.getNode());
6051 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
6052 Vec, V, N->getOperand(2));
6053 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilson75f02882010-09-17 22:59:05 +00006054}
6055
Bob Wilsonf20700c2010-10-27 20:38:28 +00006056/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
6057/// ISD::VECTOR_SHUFFLE.
6058static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
6059 // The LLVM shufflevector instruction does not require the shuffle mask
6060 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
6061 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
6062 // operands do not match the mask length, they are extended by concatenating
6063 // them with undef vectors. That is probably the right thing for other
6064 // targets, but for NEON it is better to concatenate two double-register
6065 // size vector operands into a single quad-register size vector. Do that
6066 // transformation here:
6067 // shuffle(concat(v1, undef), concat(v2, undef)) ->
6068 // shuffle(concat(v1, v2), undef)
6069 SDValue Op0 = N->getOperand(0);
6070 SDValue Op1 = N->getOperand(1);
6071 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
6072 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
6073 Op0.getNumOperands() != 2 ||
6074 Op1.getNumOperands() != 2)
6075 return SDValue();
6076 SDValue Concat0Op1 = Op0.getOperand(1);
6077 SDValue Concat1Op1 = Op1.getOperand(1);
6078 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
6079 Concat1Op1.getOpcode() != ISD::UNDEF)
6080 return SDValue();
6081 // Skip the transformation if any of the types are illegal.
6082 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6083 EVT VT = N->getValueType(0);
6084 if (!TLI.isTypeLegal(VT) ||
6085 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
6086 !TLI.isTypeLegal(Concat1Op1.getValueType()))
6087 return SDValue();
6088
6089 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
6090 Op0.getOperand(0), Op1.getOperand(0));
6091 // Translate the shuffle mask.
6092 SmallVector<int, 16> NewMask;
6093 unsigned NumElts = VT.getVectorNumElements();
6094 unsigned HalfElts = NumElts/2;
6095 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
6096 for (unsigned n = 0; n < NumElts; ++n) {
6097 int MaskElt = SVN->getMaskElt(n);
6098 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00006099 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00006100 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00006101 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00006102 NewElt = HalfElts + MaskElt - NumElts;
6103 NewMask.push_back(NewElt);
6104 }
6105 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
6106 DAG.getUNDEF(VT), NewMask.data());
6107}
6108
Bob Wilson1c3ef902011-02-07 17:43:21 +00006109/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
6110/// NEON load/store intrinsics to merge base address updates.
6111static SDValue CombineBaseUpdate(SDNode *N,
6112 TargetLowering::DAGCombinerInfo &DCI) {
6113 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
6114 return SDValue();
6115
6116 SelectionDAG &DAG = DCI.DAG;
6117 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
6118 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
6119 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
6120 SDValue Addr = N->getOperand(AddrOpIdx);
6121
6122 // Search for a use of the address operand that is an increment.
6123 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
6124 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
6125 SDNode *User = *UI;
6126 if (User->getOpcode() != ISD::ADD ||
6127 UI.getUse().getResNo() != Addr.getResNo())
6128 continue;
6129
6130 // Check that the add is independent of the load/store. Otherwise, folding
6131 // it would create a cycle.
6132 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
6133 continue;
6134
6135 // Find the new opcode for the updating load/store.
6136 bool isLoad = true;
6137 bool isLaneOp = false;
6138 unsigned NewOpc = 0;
6139 unsigned NumVecs = 0;
6140 if (isIntrinsic) {
6141 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
6142 switch (IntNo) {
6143 default: assert(0 && "unexpected intrinsic for Neon base update");
6144 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
6145 NumVecs = 1; break;
6146 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
6147 NumVecs = 2; break;
6148 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
6149 NumVecs = 3; break;
6150 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
6151 NumVecs = 4; break;
6152 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
6153 NumVecs = 2; isLaneOp = true; break;
6154 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
6155 NumVecs = 3; isLaneOp = true; break;
6156 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
6157 NumVecs = 4; isLaneOp = true; break;
6158 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
6159 NumVecs = 1; isLoad = false; break;
6160 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
6161 NumVecs = 2; isLoad = false; break;
6162 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
6163 NumVecs = 3; isLoad = false; break;
6164 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
6165 NumVecs = 4; isLoad = false; break;
6166 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
6167 NumVecs = 2; isLoad = false; isLaneOp = true; break;
6168 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
6169 NumVecs = 3; isLoad = false; isLaneOp = true; break;
6170 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
6171 NumVecs = 4; isLoad = false; isLaneOp = true; break;
6172 }
6173 } else {
6174 isLaneOp = true;
6175 switch (N->getOpcode()) {
6176 default: assert(0 && "unexpected opcode for Neon base update");
6177 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
6178 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
6179 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
6180 }
6181 }
6182
6183 // Find the size of memory referenced by the load/store.
6184 EVT VecTy;
6185 if (isLoad)
6186 VecTy = N->getValueType(0);
Owen Anderson76706012011-04-05 21:48:57 +00006187 else
Bob Wilson1c3ef902011-02-07 17:43:21 +00006188 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
6189 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
6190 if (isLaneOp)
6191 NumBytes /= VecTy.getVectorNumElements();
6192
6193 // If the increment is a constant, it must match the memory ref size.
6194 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
6195 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
6196 uint64_t IncVal = CInc->getZExtValue();
6197 if (IncVal != NumBytes)
6198 continue;
6199 } else if (NumBytes >= 3 * 16) {
6200 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
6201 // separate instructions that make it harder to use a non-constant update.
6202 continue;
6203 }
6204
6205 // Create the new updating load/store node.
6206 EVT Tys[6];
6207 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
6208 unsigned n;
6209 for (n = 0; n < NumResultVecs; ++n)
6210 Tys[n] = VecTy;
6211 Tys[n++] = MVT::i32;
6212 Tys[n] = MVT::Other;
6213 SDVTList SDTys = DAG.getVTList(Tys, NumResultVecs+2);
6214 SmallVector<SDValue, 8> Ops;
6215 Ops.push_back(N->getOperand(0)); // incoming chain
6216 Ops.push_back(N->getOperand(AddrOpIdx));
6217 Ops.push_back(Inc);
6218 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
6219 Ops.push_back(N->getOperand(i));
6220 }
6221 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
6222 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, N->getDebugLoc(), SDTys,
6223 Ops.data(), Ops.size(),
6224 MemInt->getMemoryVT(),
6225 MemInt->getMemOperand());
6226
6227 // Update the uses.
6228 std::vector<SDValue> NewResults;
6229 for (unsigned i = 0; i < NumResultVecs; ++i) {
6230 NewResults.push_back(SDValue(UpdN.getNode(), i));
6231 }
6232 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
6233 DCI.CombineTo(N, NewResults);
6234 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
6235
6236 break;
Owen Anderson76706012011-04-05 21:48:57 +00006237 }
Bob Wilson1c3ef902011-02-07 17:43:21 +00006238 return SDValue();
6239}
6240
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006241/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
6242/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
6243/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
6244/// return true.
6245static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
6246 SelectionDAG &DAG = DCI.DAG;
6247 EVT VT = N->getValueType(0);
6248 // vldN-dup instructions only support 64-bit vectors for N > 1.
6249 if (!VT.is64BitVector())
6250 return false;
6251
6252 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
6253 SDNode *VLD = N->getOperand(0).getNode();
6254 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
6255 return false;
6256 unsigned NumVecs = 0;
6257 unsigned NewOpc = 0;
6258 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
6259 if (IntNo == Intrinsic::arm_neon_vld2lane) {
6260 NumVecs = 2;
6261 NewOpc = ARMISD::VLD2DUP;
6262 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
6263 NumVecs = 3;
6264 NewOpc = ARMISD::VLD3DUP;
6265 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
6266 NumVecs = 4;
6267 NewOpc = ARMISD::VLD4DUP;
6268 } else {
6269 return false;
6270 }
6271
6272 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
6273 // numbers match the load.
6274 unsigned VLDLaneNo =
6275 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
6276 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
6277 UI != UE; ++UI) {
6278 // Ignore uses of the chain result.
6279 if (UI.getUse().getResNo() == NumVecs)
6280 continue;
6281 SDNode *User = *UI;
6282 if (User->getOpcode() != ARMISD::VDUPLANE ||
6283 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
6284 return false;
6285 }
6286
6287 // Create the vldN-dup node.
6288 EVT Tys[5];
6289 unsigned n;
6290 for (n = 0; n < NumVecs; ++n)
6291 Tys[n] = VT;
6292 Tys[n] = MVT::Other;
6293 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
6294 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
6295 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
6296 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
6297 Ops, 2, VLDMemInt->getMemoryVT(),
6298 VLDMemInt->getMemOperand());
6299
6300 // Update the uses.
6301 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
6302 UI != UE; ++UI) {
6303 unsigned ResNo = UI.getUse().getResNo();
6304 // Ignore uses of the chain result.
6305 if (ResNo == NumVecs)
6306 continue;
6307 SDNode *User = *UI;
6308 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
6309 }
6310
6311 // Now the vldN-lane intrinsic is dead except for its chain result.
6312 // Update uses of the chain.
6313 std::vector<SDValue> VLDDupResults;
6314 for (unsigned n = 0; n < NumVecs; ++n)
6315 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
6316 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
6317 DCI.CombineTo(VLD, VLDDupResults);
6318
6319 return true;
6320}
6321
Bob Wilson9e82bf12010-07-14 01:22:12 +00006322/// PerformVDUPLANECombine - Target-specific dag combine xforms for
6323/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006324static SDValue PerformVDUPLANECombine(SDNode *N,
6325 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00006326 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00006327
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006328 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
6329 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
6330 if (CombineVLDDUP(N, DCI))
6331 return SDValue(N, 0);
6332
6333 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
6334 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006335 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00006336 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00006337 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00006338 return SDValue();
6339
6340 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
6341 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
6342 // The canonical VMOV for a zero vector uses a 32-bit element size.
6343 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6344 unsigned EltBits;
6345 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
6346 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006347 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00006348 if (EltSize > VT.getVectorElementType().getSizeInBits())
6349 return SDValue();
6350
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006351 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00006352}
6353
Bob Wilson5bafff32009-06-22 23:27:02 +00006354/// getVShiftImm - Check if this is a valid build_vector for the immediate
6355/// operand of a vector shift operation, where all the elements of the
6356/// build_vector must have the same constant integer value.
6357static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
6358 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006359 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00006360 Op = Op.getOperand(0);
6361 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
6362 APInt SplatBits, SplatUndef;
6363 unsigned SplatBitSize;
6364 bool HasAnyUndefs;
6365 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
6366 HasAnyUndefs, ElementBits) ||
6367 SplatBitSize > ElementBits)
6368 return false;
6369 Cnt = SplatBits.getSExtValue();
6370 return true;
6371}
6372
6373/// isVShiftLImm - Check if this is a valid build_vector for the immediate
6374/// operand of a vector shift left operation. That value must be in the range:
6375/// 0 <= Value < ElementBits for a left shift; or
6376/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00006377static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00006378 assert(VT.isVector() && "vector shift count is not a vector type");
6379 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
6380 if (! getVShiftImm(Op, ElementBits, Cnt))
6381 return false;
6382 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
6383}
6384
6385/// isVShiftRImm - Check if this is a valid build_vector for the immediate
6386/// operand of a vector shift right operation. For a shift opcode, the value
6387/// is positive, but for an intrinsic the value count must be negative. The
6388/// absolute value must be in the range:
6389/// 1 <= |Value| <= ElementBits for a right shift; or
6390/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00006391static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00006392 int64_t &Cnt) {
6393 assert(VT.isVector() && "vector shift count is not a vector type");
6394 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
6395 if (! getVShiftImm(Op, ElementBits, Cnt))
6396 return false;
6397 if (isIntrinsic)
6398 Cnt = -Cnt;
6399 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
6400}
6401
6402/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
6403static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
6404 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
6405 switch (IntNo) {
6406 default:
6407 // Don't do anything for most intrinsics.
6408 break;
6409
6410 // Vector shifts: check for immediate versions and lower them.
6411 // Note: This is done during DAG combining instead of DAG legalizing because
6412 // the build_vectors for 64-bit vector element shift counts are generally
6413 // not legal, and it is hard to see their values after they get legalized to
6414 // loads from a constant pool.
6415 case Intrinsic::arm_neon_vshifts:
6416 case Intrinsic::arm_neon_vshiftu:
6417 case Intrinsic::arm_neon_vshiftls:
6418 case Intrinsic::arm_neon_vshiftlu:
6419 case Intrinsic::arm_neon_vshiftn:
6420 case Intrinsic::arm_neon_vrshifts:
6421 case Intrinsic::arm_neon_vrshiftu:
6422 case Intrinsic::arm_neon_vrshiftn:
6423 case Intrinsic::arm_neon_vqshifts:
6424 case Intrinsic::arm_neon_vqshiftu:
6425 case Intrinsic::arm_neon_vqshiftsu:
6426 case Intrinsic::arm_neon_vqshiftns:
6427 case Intrinsic::arm_neon_vqshiftnu:
6428 case Intrinsic::arm_neon_vqshiftnsu:
6429 case Intrinsic::arm_neon_vqrshiftns:
6430 case Intrinsic::arm_neon_vqrshiftnu:
6431 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00006432 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00006433 int64_t Cnt;
6434 unsigned VShiftOpc = 0;
6435
6436 switch (IntNo) {
6437 case Intrinsic::arm_neon_vshifts:
6438 case Intrinsic::arm_neon_vshiftu:
6439 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
6440 VShiftOpc = ARMISD::VSHL;
6441 break;
6442 }
6443 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
6444 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
6445 ARMISD::VSHRs : ARMISD::VSHRu);
6446 break;
6447 }
6448 return SDValue();
6449
6450 case Intrinsic::arm_neon_vshiftls:
6451 case Intrinsic::arm_neon_vshiftlu:
6452 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
6453 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006454 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00006455
6456 case Intrinsic::arm_neon_vrshifts:
6457 case Intrinsic::arm_neon_vrshiftu:
6458 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
6459 break;
6460 return SDValue();
6461
6462 case Intrinsic::arm_neon_vqshifts:
6463 case Intrinsic::arm_neon_vqshiftu:
6464 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
6465 break;
6466 return SDValue();
6467
6468 case Intrinsic::arm_neon_vqshiftsu:
6469 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
6470 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006471 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00006472
6473 case Intrinsic::arm_neon_vshiftn:
6474 case Intrinsic::arm_neon_vrshiftn:
6475 case Intrinsic::arm_neon_vqshiftns:
6476 case Intrinsic::arm_neon_vqshiftnu:
6477 case Intrinsic::arm_neon_vqshiftnsu:
6478 case Intrinsic::arm_neon_vqrshiftns:
6479 case Intrinsic::arm_neon_vqrshiftnu:
6480 case Intrinsic::arm_neon_vqrshiftnsu:
6481 // Narrowing shifts require an immediate right shift.
6482 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
6483 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00006484 llvm_unreachable("invalid shift count for narrowing vector shift "
6485 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00006486
6487 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006488 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00006489 }
6490
6491 switch (IntNo) {
6492 case Intrinsic::arm_neon_vshifts:
6493 case Intrinsic::arm_neon_vshiftu:
6494 // Opcode already set above.
6495 break;
6496 case Intrinsic::arm_neon_vshiftls:
6497 case Intrinsic::arm_neon_vshiftlu:
6498 if (Cnt == VT.getVectorElementType().getSizeInBits())
6499 VShiftOpc = ARMISD::VSHLLi;
6500 else
6501 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
6502 ARMISD::VSHLLs : ARMISD::VSHLLu);
6503 break;
6504 case Intrinsic::arm_neon_vshiftn:
6505 VShiftOpc = ARMISD::VSHRN; break;
6506 case Intrinsic::arm_neon_vrshifts:
6507 VShiftOpc = ARMISD::VRSHRs; break;
6508 case Intrinsic::arm_neon_vrshiftu:
6509 VShiftOpc = ARMISD::VRSHRu; break;
6510 case Intrinsic::arm_neon_vrshiftn:
6511 VShiftOpc = ARMISD::VRSHRN; break;
6512 case Intrinsic::arm_neon_vqshifts:
6513 VShiftOpc = ARMISD::VQSHLs; break;
6514 case Intrinsic::arm_neon_vqshiftu:
6515 VShiftOpc = ARMISD::VQSHLu; break;
6516 case Intrinsic::arm_neon_vqshiftsu:
6517 VShiftOpc = ARMISD::VQSHLsu; break;
6518 case Intrinsic::arm_neon_vqshiftns:
6519 VShiftOpc = ARMISD::VQSHRNs; break;
6520 case Intrinsic::arm_neon_vqshiftnu:
6521 VShiftOpc = ARMISD::VQSHRNu; break;
6522 case Intrinsic::arm_neon_vqshiftnsu:
6523 VShiftOpc = ARMISD::VQSHRNsu; break;
6524 case Intrinsic::arm_neon_vqrshiftns:
6525 VShiftOpc = ARMISD::VQRSHRNs; break;
6526 case Intrinsic::arm_neon_vqrshiftnu:
6527 VShiftOpc = ARMISD::VQRSHRNu; break;
6528 case Intrinsic::arm_neon_vqrshiftnsu:
6529 VShiftOpc = ARMISD::VQRSHRNsu; break;
6530 }
6531
6532 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00006533 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00006534 }
6535
6536 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00006537 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00006538 int64_t Cnt;
6539 unsigned VShiftOpc = 0;
6540
6541 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
6542 VShiftOpc = ARMISD::VSLI;
6543 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
6544 VShiftOpc = ARMISD::VSRI;
6545 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006546 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00006547 }
6548
6549 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
6550 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00006551 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00006552 }
6553
6554 case Intrinsic::arm_neon_vqrshifts:
6555 case Intrinsic::arm_neon_vqrshiftu:
6556 // No immediate versions of these to check for.
6557 break;
6558 }
6559
6560 return SDValue();
6561}
6562
6563/// PerformShiftCombine - Checks for immediate versions of vector shifts and
6564/// lowers them. As with the vector shift intrinsics, this is done during DAG
6565/// combining instead of DAG legalizing because the build_vectors for 64-bit
6566/// vector element shift counts are generally not legal, and it is hard to see
6567/// their values after they get legalized to loads from a constant pool.
6568static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
6569 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00006570 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00006571
6572 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00006573 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6574 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00006575 return SDValue();
6576
6577 assert(ST->hasNEON() && "unexpected vector shift");
6578 int64_t Cnt;
6579
6580 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006581 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00006582
6583 case ISD::SHL:
6584 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
6585 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00006586 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00006587 break;
6588
6589 case ISD::SRA:
6590 case ISD::SRL:
6591 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
6592 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
6593 ARMISD::VSHRs : ARMISD::VSHRu);
6594 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00006595 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00006596 }
6597 }
6598 return SDValue();
6599}
6600
6601/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
6602/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
6603static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
6604 const ARMSubtarget *ST) {
6605 SDValue N0 = N->getOperand(0);
6606
6607 // Check for sign- and zero-extensions of vector extract operations of 8-
6608 // and 16-bit vector elements. NEON supports these directly. They are
6609 // handled during DAG combining because type legalization will promote them
6610 // to 32-bit types and it is messy to recognize the operations after that.
6611 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
6612 SDValue Vec = N0.getOperand(0);
6613 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006614 EVT VT = N->getValueType(0);
6615 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00006616 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6617
Owen Anderson825b72b2009-08-11 20:47:22 +00006618 if (VT == MVT::i32 &&
6619 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00006620 TLI.isTypeLegal(Vec.getValueType()) &&
6621 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00006622
6623 unsigned Opc = 0;
6624 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006625 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00006626 case ISD::SIGN_EXTEND:
6627 Opc = ARMISD::VGETLANEs;
6628 break;
6629 case ISD::ZERO_EXTEND:
6630 case ISD::ANY_EXTEND:
6631 Opc = ARMISD::VGETLANEu;
6632 break;
6633 }
6634 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
6635 }
6636 }
6637
6638 return SDValue();
6639}
6640
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006641/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
6642/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
6643static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
6644 const ARMSubtarget *ST) {
6645 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00006646 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006647 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
6648 // a NaN; only do the transformation when it matches that behavior.
6649
6650 // For now only do this when using NEON for FP operations; if using VFP, it
6651 // is not obvious that the benefit outweighs the cost of switching to the
6652 // NEON pipeline.
6653 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
6654 N->getValueType(0) != MVT::f32)
6655 return SDValue();
6656
6657 SDValue CondLHS = N->getOperand(0);
6658 SDValue CondRHS = N->getOperand(1);
6659 SDValue LHS = N->getOperand(2);
6660 SDValue RHS = N->getOperand(3);
6661 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
6662
6663 unsigned Opcode = 0;
6664 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00006665 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006666 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00006667 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006668 IsReversed = true ; // x CC y ? y : x
6669 } else {
6670 return SDValue();
6671 }
6672
Bob Wilsone742bb52010-02-24 22:15:53 +00006673 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006674 switch (CC) {
6675 default: break;
6676 case ISD::SETOLT:
6677 case ISD::SETOLE:
6678 case ISD::SETLT:
6679 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006680 case ISD::SETULT:
6681 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00006682 // If LHS is NaN, an ordered comparison will be false and the result will
6683 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
6684 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
6685 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
6686 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
6687 break;
6688 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
6689 // will return -0, so vmin can only be used for unsafe math or if one of
6690 // the operands is known to be nonzero.
6691 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
6692 !UnsafeFPMath &&
6693 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
6694 break;
6695 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006696 break;
6697
6698 case ISD::SETOGT:
6699 case ISD::SETOGE:
6700 case ISD::SETGT:
6701 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006702 case ISD::SETUGT:
6703 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00006704 // If LHS is NaN, an ordered comparison will be false and the result will
6705 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
6706 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
6707 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
6708 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
6709 break;
6710 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
6711 // will return +0, so vmax can only be used for unsafe math or if one of
6712 // the operands is known to be nonzero.
6713 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
6714 !UnsafeFPMath &&
6715 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
6716 break;
6717 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006718 break;
6719 }
6720
6721 if (!Opcode)
6722 return SDValue();
6723 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
6724}
6725
Dan Gohman475871a2008-07-27 21:46:04 +00006726SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00006727 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006728 switch (N->getOpcode()) {
6729 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006730 case ISD::ADD: return PerformADDCombine(N, DCI);
6731 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006732 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006733 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00006734 case ISD::AND: return PerformANDCombine(N, DCI);
Evan Cheng0c1aec12010-12-14 03:22:07 +00006735 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00006736 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006737 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson31600902010-12-21 06:43:19 +00006738 case ISD::STORE: return PerformSTORECombine(N, DCI);
6739 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
6740 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonf20700c2010-10-27 20:38:28 +00006741 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006742 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006743 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00006744 case ISD::SHL:
6745 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006746 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00006747 case ISD::SIGN_EXTEND:
6748 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006749 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
6750 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Bob Wilson1c3ef902011-02-07 17:43:21 +00006751 case ARMISD::VLD2DUP:
6752 case ARMISD::VLD3DUP:
6753 case ARMISD::VLD4DUP:
6754 return CombineBaseUpdate(N, DCI);
6755 case ISD::INTRINSIC_VOID:
6756 case ISD::INTRINSIC_W_CHAIN:
6757 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
6758 case Intrinsic::arm_neon_vld1:
6759 case Intrinsic::arm_neon_vld2:
6760 case Intrinsic::arm_neon_vld3:
6761 case Intrinsic::arm_neon_vld4:
6762 case Intrinsic::arm_neon_vld2lane:
6763 case Intrinsic::arm_neon_vld3lane:
6764 case Intrinsic::arm_neon_vld4lane:
6765 case Intrinsic::arm_neon_vst1:
6766 case Intrinsic::arm_neon_vst2:
6767 case Intrinsic::arm_neon_vst3:
6768 case Intrinsic::arm_neon_vst4:
6769 case Intrinsic::arm_neon_vst2lane:
6770 case Intrinsic::arm_neon_vst3lane:
6771 case Intrinsic::arm_neon_vst4lane:
6772 return CombineBaseUpdate(N, DCI);
6773 default: break;
6774 }
6775 break;
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006776 }
Dan Gohman475871a2008-07-27 21:46:04 +00006777 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006778}
6779
Evan Cheng31959b12011-02-02 01:06:55 +00006780bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
6781 EVT VT) const {
6782 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
6783}
6784
Bill Wendlingaf566342009-08-15 21:21:19 +00006785bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00006786 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00006787 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00006788
6789 switch (VT.getSimpleVT().SimpleTy) {
6790 default:
6791 return false;
6792 case MVT::i8:
6793 case MVT::i16:
6794 case MVT::i32:
6795 return true;
6796 // FIXME: VLD1 etc with standard alignment is legal.
6797 }
6798}
6799
Evan Chenge6c835f2009-08-14 20:09:37 +00006800static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
6801 if (V < 0)
6802 return false;
6803
6804 unsigned Scale = 1;
6805 switch (VT.getSimpleVT().SimpleTy) {
6806 default: return false;
6807 case MVT::i1:
6808 case MVT::i8:
6809 // Scale == 1;
6810 break;
6811 case MVT::i16:
6812 // Scale == 2;
6813 Scale = 2;
6814 break;
6815 case MVT::i32:
6816 // Scale == 4;
6817 Scale = 4;
6818 break;
6819 }
6820
6821 if ((V & (Scale - 1)) != 0)
6822 return false;
6823 V /= Scale;
6824 return V == (V & ((1LL << 5) - 1));
6825}
6826
6827static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
6828 const ARMSubtarget *Subtarget) {
6829 bool isNeg = false;
6830 if (V < 0) {
6831 isNeg = true;
6832 V = - V;
6833 }
6834
6835 switch (VT.getSimpleVT().SimpleTy) {
6836 default: return false;
6837 case MVT::i1:
6838 case MVT::i8:
6839 case MVT::i16:
6840 case MVT::i32:
6841 // + imm12 or - imm8
6842 if (isNeg)
6843 return V == (V & ((1LL << 8) - 1));
6844 return V == (V & ((1LL << 12) - 1));
6845 case MVT::f32:
6846 case MVT::f64:
6847 // Same as ARM mode. FIXME: NEON?
6848 if (!Subtarget->hasVFP2())
6849 return false;
6850 if ((V & 3) != 0)
6851 return false;
6852 V >>= 2;
6853 return V == (V & ((1LL << 8) - 1));
6854 }
6855}
6856
Evan Chengb01fad62007-03-12 23:30:29 +00006857/// isLegalAddressImmediate - Return true if the integer value can be used
6858/// as the offset of the target addressing mode for load / store of the
6859/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00006860static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00006861 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00006862 if (V == 0)
6863 return true;
6864
Evan Cheng65011532009-03-09 19:15:00 +00006865 if (!VT.isSimple())
6866 return false;
6867
Evan Chenge6c835f2009-08-14 20:09:37 +00006868 if (Subtarget->isThumb1Only())
6869 return isLegalT1AddressImmediate(V, VT);
6870 else if (Subtarget->isThumb2())
6871 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00006872
Evan Chenge6c835f2009-08-14 20:09:37 +00006873 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00006874 if (V < 0)
6875 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00006876 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00006877 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00006878 case MVT::i1:
6879 case MVT::i8:
6880 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00006881 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006882 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006883 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00006884 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006885 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006886 case MVT::f32:
6887 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00006888 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00006889 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00006890 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00006891 return false;
6892 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006893 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00006894 }
Evan Chenga8e29892007-01-19 07:51:42 +00006895}
6896
Evan Chenge6c835f2009-08-14 20:09:37 +00006897bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
6898 EVT VT) const {
6899 int Scale = AM.Scale;
6900 if (Scale < 0)
6901 return false;
6902
6903 switch (VT.getSimpleVT().SimpleTy) {
6904 default: return false;
6905 case MVT::i1:
6906 case MVT::i8:
6907 case MVT::i16:
6908 case MVT::i32:
6909 if (Scale == 1)
6910 return true;
6911 // r + r << imm
6912 Scale = Scale & ~1;
6913 return Scale == 2 || Scale == 4 || Scale == 8;
6914 case MVT::i64:
6915 // r + r
6916 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
6917 return true;
6918 return false;
6919 case MVT::isVoid:
6920 // Note, we allow "void" uses (basically, uses that aren't loads or
6921 // stores), because arm allows folding a scale into many arithmetic
6922 // operations. This should be made more precise and revisited later.
6923
6924 // Allow r << imm, but the imm has to be a multiple of two.
6925 if (Scale & 1) return false;
6926 return isPowerOf2_32(Scale);
6927 }
6928}
6929
Chris Lattner37caf8c2007-04-09 23:33:39 +00006930/// isLegalAddressingMode - Return true if the addressing mode represented
6931/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006932bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00006933 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006934 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00006935 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00006936 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006937
Chris Lattner37caf8c2007-04-09 23:33:39 +00006938 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006939 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006940 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006941
Chris Lattner37caf8c2007-04-09 23:33:39 +00006942 switch (AM.Scale) {
6943 case 0: // no scale reg, must be "r+i" or "r", or "i".
6944 break;
6945 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00006946 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00006947 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00006948 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00006949 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00006950 // ARM doesn't support any R+R*scale+imm addr modes.
6951 if (AM.BaseOffs)
6952 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006953
Bob Wilson2c7dab12009-04-08 17:55:28 +00006954 if (!VT.isSimple())
6955 return false;
6956
Evan Chenge6c835f2009-08-14 20:09:37 +00006957 if (Subtarget->isThumb2())
6958 return isLegalT2ScaledAddressingMode(AM, VT);
6959
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006960 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00006961 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00006962 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00006963 case MVT::i1:
6964 case MVT::i8:
6965 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006966 if (Scale < 0) Scale = -Scale;
6967 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006968 return true;
6969 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00006970 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006971 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00006972 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00006973 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006974 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006975 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00006976 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006977
Owen Anderson825b72b2009-08-11 20:47:22 +00006978 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00006979 // Note, we allow "void" uses (basically, uses that aren't loads or
6980 // stores), because arm allows folding a scale into many arithmetic
6981 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006982
Chris Lattner37caf8c2007-04-09 23:33:39 +00006983 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00006984 if (Scale & 1) return false;
6985 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00006986 }
6987 break;
Evan Chengb01fad62007-03-12 23:30:29 +00006988 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00006989 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00006990}
6991
Evan Cheng77e47512009-11-11 19:05:52 +00006992/// isLegalICmpImmediate - Return true if the specified immediate is legal
6993/// icmp immediate, that is the target has icmp instructions which can compare
6994/// a register against the immediate without having to materialize the
6995/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00006996bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00006997 if (!Subtarget->isThumb())
6998 return ARM_AM::getSOImmVal(Imm) != -1;
6999 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00007000 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00007001 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00007002}
7003
Dan Gohmancca82142011-05-03 00:46:49 +00007004/// isLegalAddImmediate - Return true if the specified immediate is legal
7005/// add immediate, that is the target has add instructions which can add
7006/// a register with the immediate without having to materialize the
7007/// immediate into a register.
7008bool ARMTargetLowering::isLegalAddImmediate(int64_t Imm) const {
7009 return ARM_AM::getSOImmVal(Imm) != -1;
7010}
7011
Owen Andersone50ed302009-08-10 22:56:29 +00007012static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00007013 bool isSEXTLoad, SDValue &Base,
7014 SDValue &Offset, bool &isInc,
7015 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00007016 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
7017 return false;
7018
Owen Anderson825b72b2009-08-11 20:47:22 +00007019 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00007020 // AddressingMode 3
7021 Base = Ptr->getOperand(0);
7022 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007023 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00007024 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00007025 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00007026 isInc = false;
7027 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
7028 return true;
7029 }
7030 }
7031 isInc = (Ptr->getOpcode() == ISD::ADD);
7032 Offset = Ptr->getOperand(1);
7033 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00007034 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00007035 // AddressingMode 2
7036 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007037 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00007038 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00007039 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00007040 isInc = false;
7041 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
7042 Base = Ptr->getOperand(0);
7043 return true;
7044 }
7045 }
7046
7047 if (Ptr->getOpcode() == ISD::ADD) {
7048 isInc = true;
7049 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
7050 if (ShOpcVal != ARM_AM::no_shift) {
7051 Base = Ptr->getOperand(1);
7052 Offset = Ptr->getOperand(0);
7053 } else {
7054 Base = Ptr->getOperand(0);
7055 Offset = Ptr->getOperand(1);
7056 }
7057 return true;
7058 }
7059
7060 isInc = (Ptr->getOpcode() == ISD::ADD);
7061 Base = Ptr->getOperand(0);
7062 Offset = Ptr->getOperand(1);
7063 return true;
7064 }
7065
Jim Grosbache5165492009-11-09 00:11:35 +00007066 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00007067 return false;
7068}
7069
Owen Andersone50ed302009-08-10 22:56:29 +00007070static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00007071 bool isSEXTLoad, SDValue &Base,
7072 SDValue &Offset, bool &isInc,
7073 SelectionDAG &DAG) {
7074 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
7075 return false;
7076
7077 Base = Ptr->getOperand(0);
7078 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
7079 int RHSC = (int)RHS->getZExtValue();
7080 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
7081 assert(Ptr->getOpcode() == ISD::ADD);
7082 isInc = false;
7083 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
7084 return true;
7085 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
7086 isInc = Ptr->getOpcode() == ISD::ADD;
7087 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
7088 return true;
7089 }
7090 }
7091
7092 return false;
7093}
7094
Evan Chenga8e29892007-01-19 07:51:42 +00007095/// getPreIndexedAddressParts - returns true by value, base pointer and
7096/// offset pointer and addressing mode by reference if the node's address
7097/// can be legally represented as pre-indexed load / store address.
7098bool
Dan Gohman475871a2008-07-27 21:46:04 +00007099ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
7100 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00007101 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00007102 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00007103 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00007104 return false;
7105
Owen Andersone50ed302009-08-10 22:56:29 +00007106 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00007107 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00007108 bool isSEXTLoad = false;
7109 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
7110 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00007111 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00007112 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
7113 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
7114 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00007115 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00007116 } else
7117 return false;
7118
7119 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00007120 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00007121 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00007122 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
7123 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00007124 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00007125 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00007126 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00007127 if (!isLegal)
7128 return false;
7129
7130 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
7131 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00007132}
7133
7134/// getPostIndexedAddressParts - returns true by value, base pointer and
7135/// offset pointer and addressing mode by reference if this node can be
7136/// combined with a load / store to form a post-indexed load / store.
7137bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00007138 SDValue &Base,
7139 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00007140 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00007141 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00007142 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00007143 return false;
7144
Owen Andersone50ed302009-08-10 22:56:29 +00007145 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00007146 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00007147 bool isSEXTLoad = false;
7148 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00007149 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00007150 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00007151 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
7152 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00007153 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00007154 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00007155 } else
7156 return false;
7157
7158 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00007159 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00007160 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00007161 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00007162 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00007163 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00007164 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
7165 isInc, DAG);
7166 if (!isLegal)
7167 return false;
7168
Evan Cheng28dad2a2010-05-18 21:31:17 +00007169 if (Ptr != Base) {
7170 // Swap base ptr and offset to catch more post-index load / store when
7171 // it's legal. In Thumb2 mode, offset must be an immediate.
7172 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
7173 !Subtarget->isThumb2())
7174 std::swap(Base, Offset);
7175
7176 // Post-indexed load / store update the base pointer.
7177 if (Ptr != Base)
7178 return false;
7179 }
7180
Evan Chenge88d5ce2009-07-02 07:28:31 +00007181 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
7182 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00007183}
7184
Dan Gohman475871a2008-07-27 21:46:04 +00007185void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007186 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00007187 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007188 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007189 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00007190 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007191 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00007192 switch (Op.getOpcode()) {
7193 default: break;
7194 case ARMISD::CMOV: {
7195 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00007196 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00007197 if (KnownZero == 0 && KnownOne == 0) return;
7198
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007199 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00007200 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
7201 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00007202 KnownZero &= KnownZeroRHS;
7203 KnownOne &= KnownOneRHS;
7204 return;
7205 }
7206 }
7207}
7208
7209//===----------------------------------------------------------------------===//
7210// ARM Inline Assembly Support
7211//===----------------------------------------------------------------------===//
7212
Evan Cheng55d42002011-01-08 01:24:27 +00007213bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
7214 // Looking for "rev" which is V6+.
7215 if (!Subtarget->hasV6Ops())
7216 return false;
7217
7218 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
7219 std::string AsmStr = IA->getAsmString();
7220 SmallVector<StringRef, 4> AsmPieces;
7221 SplitString(AsmStr, AsmPieces, ";\n");
7222
7223 switch (AsmPieces.size()) {
7224 default: return false;
7225 case 1:
7226 AsmStr = AsmPieces[0];
7227 AsmPieces.clear();
7228 SplitString(AsmStr, AsmPieces, " \t,");
7229
7230 // rev $0, $1
7231 if (AsmPieces.size() == 3 &&
7232 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
7233 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
7234 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
7235 if (Ty && Ty->getBitWidth() == 32)
7236 return IntrinsicLowering::LowerToByteSwap(CI);
7237 }
7238 break;
7239 }
7240
7241 return false;
7242}
7243
Evan Chenga8e29892007-01-19 07:51:42 +00007244/// getConstraintType - Given a constraint letter, return the type of
7245/// constraint it is for this target.
7246ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00007247ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
7248 if (Constraint.size() == 1) {
7249 switch (Constraint[0]) {
7250 default: break;
7251 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007252 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00007253 }
Evan Chenga8e29892007-01-19 07:51:42 +00007254 }
Chris Lattner4234f572007-03-25 02:14:49 +00007255 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00007256}
7257
John Thompson44ab89e2010-10-29 17:29:13 +00007258/// Examine constraint type and operand type and determine a weight value.
7259/// This object must already have been set up with the operand type
7260/// and the current alternative constraint selected.
7261TargetLowering::ConstraintWeight
7262ARMTargetLowering::getSingleConstraintMatchWeight(
7263 AsmOperandInfo &info, const char *constraint) const {
7264 ConstraintWeight weight = CW_Invalid;
7265 Value *CallOperandVal = info.CallOperandVal;
7266 // If we don't have a value, we can't do a match,
7267 // but allow it at the lowest weight.
7268 if (CallOperandVal == NULL)
7269 return CW_Default;
7270 const Type *type = CallOperandVal->getType();
7271 // Look at the constraint type.
7272 switch (*constraint) {
7273 default:
7274 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
7275 break;
7276 case 'l':
7277 if (type->isIntegerTy()) {
7278 if (Subtarget->isThumb())
7279 weight = CW_SpecificReg;
7280 else
7281 weight = CW_Register;
7282 }
7283 break;
7284 case 'w':
7285 if (type->isFloatingPointTy())
7286 weight = CW_Register;
7287 break;
7288 }
7289 return weight;
7290}
7291
Bob Wilson2dc4f542009-03-20 22:42:55 +00007292std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00007293ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00007294 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00007295 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00007296 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00007297 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007298 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00007299 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00007300 return std::make_pair(0U, ARM::tGPRRegisterClass);
7301 else
7302 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007303 case 'r':
7304 return std::make_pair(0U, ARM::GPRRegisterClass);
7305 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00007306 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007307 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00007308 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007309 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00007310 if (VT.getSizeInBits() == 128)
7311 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007312 break;
Evan Chenga8e29892007-01-19 07:51:42 +00007313 }
7314 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00007315 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00007316 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00007317
Evan Chenga8e29892007-01-19 07:51:42 +00007318 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
7319}
7320
7321std::vector<unsigned> ARMTargetLowering::
7322getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00007323 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00007324 if (Constraint.size() != 1)
7325 return std::vector<unsigned>();
7326
7327 switch (Constraint[0]) { // GCC ARM Constraint Letters
7328 default: break;
7329 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00007330 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
7331 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
7332 0);
Evan Chenga8e29892007-01-19 07:51:42 +00007333 case 'r':
7334 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
7335 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
7336 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
7337 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007338 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00007339 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007340 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
7341 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
7342 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
7343 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
7344 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
7345 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
7346 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
7347 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00007348 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007349 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
7350 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
7351 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
7352 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00007353 if (VT.getSizeInBits() == 128)
7354 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
7355 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007356 break;
Evan Chenga8e29892007-01-19 07:51:42 +00007357 }
7358
7359 return std::vector<unsigned>();
7360}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007361
7362/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
7363/// vector. If it is invalid, don't add anything to Ops.
7364void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
7365 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007366 std::vector<SDValue>&Ops,
7367 SelectionDAG &DAG) const {
7368 SDValue Result(0, 0);
7369
7370 switch (Constraint) {
7371 default: break;
7372 case 'I': case 'J': case 'K': case 'L':
7373 case 'M': case 'N': case 'O':
7374 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
7375 if (!C)
7376 return;
7377
7378 int64_t CVal64 = C->getSExtValue();
7379 int CVal = (int) CVal64;
7380 // None of these constraints allow values larger than 32 bits. Check
7381 // that the value fits in an int.
7382 if (CVal != CVal64)
7383 return;
7384
7385 switch (Constraint) {
7386 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007387 if (Subtarget->isThumb1Only()) {
7388 // This must be a constant between 0 and 255, for ADD
7389 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007390 if (CVal >= 0 && CVal <= 255)
7391 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00007392 } else if (Subtarget->isThumb2()) {
7393 // A constant that can be used as an immediate value in a
7394 // data-processing instruction.
7395 if (ARM_AM::getT2SOImmVal(CVal) != -1)
7396 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007397 } else {
7398 // A constant that can be used as an immediate value in a
7399 // data-processing instruction.
7400 if (ARM_AM::getSOImmVal(CVal) != -1)
7401 break;
7402 }
7403 return;
7404
7405 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007406 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007407 // This must be a constant between -255 and -1, for negated ADD
7408 // immediates. This can be used in GCC with an "n" modifier that
7409 // prints the negated value, for use with SUB instructions. It is
7410 // not useful otherwise but is implemented for compatibility.
7411 if (CVal >= -255 && CVal <= -1)
7412 break;
7413 } else {
7414 // This must be a constant between -4095 and 4095. It is not clear
7415 // what this constraint is intended for. Implemented for
7416 // compatibility with GCC.
7417 if (CVal >= -4095 && CVal <= 4095)
7418 break;
7419 }
7420 return;
7421
7422 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007423 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007424 // A 32-bit value where only one byte has a nonzero value. Exclude
7425 // zero to match GCC. This constraint is used by GCC internally for
7426 // constants that can be loaded with a move/shift combination.
7427 // It is not useful otherwise but is implemented for compatibility.
7428 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
7429 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00007430 } else if (Subtarget->isThumb2()) {
7431 // A constant whose bitwise inverse can be used as an immediate
7432 // value in a data-processing instruction. This can be used in GCC
7433 // with a "B" modifier that prints the inverted value, for use with
7434 // BIC and MVN instructions. It is not useful otherwise but is
7435 // implemented for compatibility.
7436 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
7437 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007438 } else {
7439 // A constant whose bitwise inverse can be used as an immediate
7440 // value in a data-processing instruction. This can be used in GCC
7441 // with a "B" modifier that prints the inverted value, for use with
7442 // BIC and MVN instructions. It is not useful otherwise but is
7443 // implemented for compatibility.
7444 if (ARM_AM::getSOImmVal(~CVal) != -1)
7445 break;
7446 }
7447 return;
7448
7449 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007450 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007451 // This must be a constant between -7 and 7,
7452 // for 3-operand ADD/SUB immediate instructions.
7453 if (CVal >= -7 && CVal < 7)
7454 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00007455 } else if (Subtarget->isThumb2()) {
7456 // A constant whose negation can be used as an immediate value in a
7457 // data-processing instruction. This can be used in GCC with an "n"
7458 // modifier that prints the negated value, for use with SUB
7459 // instructions. It is not useful otherwise but is implemented for
7460 // compatibility.
7461 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
7462 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007463 } else {
7464 // A constant whose negation can be used as an immediate value in a
7465 // data-processing instruction. This can be used in GCC with an "n"
7466 // modifier that prints the negated value, for use with SUB
7467 // instructions. It is not useful otherwise but is implemented for
7468 // compatibility.
7469 if (ARM_AM::getSOImmVal(-CVal) != -1)
7470 break;
7471 }
7472 return;
7473
7474 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007475 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007476 // This must be a multiple of 4 between 0 and 1020, for
7477 // ADD sp + immediate.
7478 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
7479 break;
7480 } else {
7481 // A power of two or a constant between 0 and 32. This is used in
7482 // GCC for the shift amount on shifted register operands, but it is
7483 // useful in general for any shift amounts.
7484 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
7485 break;
7486 }
7487 return;
7488
7489 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007490 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007491 // This must be a constant between 0 and 31, for shift amounts.
7492 if (CVal >= 0 && CVal <= 31)
7493 break;
7494 }
7495 return;
7496
7497 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007498 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007499 // This must be a multiple of 4 between -508 and 508, for
7500 // ADD/SUB sp = sp + immediate.
7501 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
7502 break;
7503 }
7504 return;
7505 }
7506 Result = DAG.getTargetConstant(CVal, Op.getValueType());
7507 break;
7508 }
7509
7510 if (Result.getNode()) {
7511 Ops.push_back(Result);
7512 return;
7513 }
Dale Johannesen1784d162010-06-25 21:55:36 +00007514 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007515}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00007516
7517bool
7518ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7519 // The ARM target isn't yet aware of offsets.
7520 return false;
7521}
Evan Cheng39382422009-10-28 01:44:26 +00007522
7523int ARM::getVFPf32Imm(const APFloat &FPImm) {
7524 APInt Imm = FPImm.bitcastToAPInt();
7525 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
7526 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
7527 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
7528
7529 // We can handle 4 bits of mantissa.
7530 // mantissa = (16+UInt(e:f:g:h))/16.
7531 if (Mantissa & 0x7ffff)
7532 return -1;
7533 Mantissa >>= 19;
7534 if ((Mantissa & 0xf) != Mantissa)
7535 return -1;
7536
7537 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
7538 if (Exp < -3 || Exp > 4)
7539 return -1;
7540 Exp = ((Exp+3) & 0x7) ^ 4;
7541
7542 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
7543}
7544
7545int ARM::getVFPf64Imm(const APFloat &FPImm) {
7546 APInt Imm = FPImm.bitcastToAPInt();
7547 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
7548 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
7549 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
7550
7551 // We can handle 4 bits of mantissa.
7552 // mantissa = (16+UInt(e:f:g:h))/16.
7553 if (Mantissa & 0xffffffffffffLL)
7554 return -1;
7555 Mantissa >>= 48;
7556 if ((Mantissa & 0xf) != Mantissa)
7557 return -1;
7558
7559 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
7560 if (Exp < -3 || Exp > 4)
7561 return -1;
7562 Exp = ((Exp+3) & 0x7) ^ 4;
7563
7564 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
7565}
7566
Jim Grosbach469bbdb2010-07-16 23:05:05 +00007567bool ARM::isBitFieldInvertedMask(unsigned v) {
7568 if (v == 0xffffffff)
7569 return 0;
7570 // there can be 1's on either or both "outsides", all the "inside"
7571 // bits must be 0's
7572 unsigned int lsb = 0, msb = 31;
7573 while (v & (1 << msb)) --msb;
7574 while (v & (1 << lsb)) ++lsb;
7575 for (unsigned int i = lsb; i <= msb; ++i) {
7576 if (v & (1 << i))
7577 return 0;
7578 }
7579 return 1;
7580}
7581
Evan Cheng39382422009-10-28 01:44:26 +00007582/// isFPImmLegal - Returns true if the target can instruction select the
7583/// specified FP immediate natively. If false, the legalizer will
7584/// materialize the FP immediate as a load from a constant pool.
7585bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
7586 if (!Subtarget->hasVFP3())
7587 return false;
7588 if (VT == MVT::f32)
7589 return ARM::getVFPf32Imm(Imm) != -1;
7590 if (VT == MVT::f64)
7591 return ARM::getVFPf64Imm(Imm) != -1;
7592 return false;
7593}
Bob Wilson65ffec42010-09-21 17:56:22 +00007594
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007595/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00007596/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
7597/// specified in the intrinsic calls.
7598bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
7599 const CallInst &I,
7600 unsigned Intrinsic) const {
7601 switch (Intrinsic) {
7602 case Intrinsic::arm_neon_vld1:
7603 case Intrinsic::arm_neon_vld2:
7604 case Intrinsic::arm_neon_vld3:
7605 case Intrinsic::arm_neon_vld4:
7606 case Intrinsic::arm_neon_vld2lane:
7607 case Intrinsic::arm_neon_vld3lane:
7608 case Intrinsic::arm_neon_vld4lane: {
7609 Info.opc = ISD::INTRINSIC_W_CHAIN;
7610 // Conservatively set memVT to the entire set of vectors loaded.
7611 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
7612 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
7613 Info.ptrVal = I.getArgOperand(0);
7614 Info.offset = 0;
7615 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
7616 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
7617 Info.vol = false; // volatile loads with NEON intrinsics not supported
7618 Info.readMem = true;
7619 Info.writeMem = false;
7620 return true;
7621 }
7622 case Intrinsic::arm_neon_vst1:
7623 case Intrinsic::arm_neon_vst2:
7624 case Intrinsic::arm_neon_vst3:
7625 case Intrinsic::arm_neon_vst4:
7626 case Intrinsic::arm_neon_vst2lane:
7627 case Intrinsic::arm_neon_vst3lane:
7628 case Intrinsic::arm_neon_vst4lane: {
7629 Info.opc = ISD::INTRINSIC_VOID;
7630 // Conservatively set memVT to the entire set of vectors stored.
7631 unsigned NumElts = 0;
7632 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
7633 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
7634 if (!ArgTy->isVectorTy())
7635 break;
7636 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
7637 }
7638 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
7639 Info.ptrVal = I.getArgOperand(0);
7640 Info.offset = 0;
7641 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
7642 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
7643 Info.vol = false; // volatile stores with NEON intrinsics not supported
7644 Info.readMem = false;
7645 Info.writeMem = true;
7646 return true;
7647 }
7648 default:
7649 break;
7650 }
7651
7652 return false;
7653}