blob: 3267ea88f39317d11b5292d3b5145802025b6ae4 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng55d42002011-01-08 01:24:27 +000036#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/MachineBasicBlock.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineFunction.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000041#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000042#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000044#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000045#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng55d42002011-01-08 01:24:27 +000047#include "llvm/ADT/StringExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000048#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000049#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000050#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000051#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000052#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000053#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000054using namespace llvm;
55
Dale Johannesen51e28e62010-06-03 21:09:53 +000056STATISTIC(NumTailCalls, "Number of tail calls");
Evan Chengfc8475b2011-01-19 02:16:49 +000057STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Dale Johannesen51e28e62010-06-03 21:09:53 +000058
Bob Wilson703af3a2010-08-13 22:43:33 +000059// This option should go away when tail calls fully work.
60static cl::opt<bool>
61EnableARMTailCalls("arm-tail-calls", cl::Hidden,
62 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
63 cl::init(false));
64
Eric Christopher836c6242010-12-15 23:47:29 +000065cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000066EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000067 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000068 cl::init(false));
69
Evan Cheng46df4eb2010-06-16 07:35:02 +000070static cl::opt<bool>
71ARMInterworking("arm-interworking", cl::Hidden,
72 cl::desc("Enable / disable ARM interworking (for debugging only)"),
73 cl::init(true));
74
Owen Andersone50ed302009-08-10 22:56:29 +000075void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
76 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000077 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000078 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000079 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
80 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000081
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000083 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000084 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000085 }
86
Owen Andersone50ed302009-08-10 22:56:29 +000087 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000088 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000089 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +000090 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000091 if (ElemTy != MVT::i32) {
92 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
93 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
94 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
95 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
96 }
Owen Anderson70671842009-08-10 20:18:46 +000097 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
98 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +000099 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Bob Wilson5e8b8332011-01-07 04:59:04 +0000100 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Legal);
Bob Wilsond0910c42010-04-06 22:02:24 +0000101 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
102 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000103 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000104 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
105 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
106 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000107 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
108 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000109 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
110 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
111 setTruncStoreAction(VT.getSimpleVT(),
112 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000113 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000114 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000115
116 // Promote all bit-wise operations.
117 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000119 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
120 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000121 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000122 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000123 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000124 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000125 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000126 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000127 }
Bob Wilson16330762009-09-16 00:17:28 +0000128
129 // Neon does not support vector divide/remainder operations.
130 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
131 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
133 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
134 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
135 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000136}
137
Owen Andersone50ed302009-08-10 22:56:29 +0000138void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000139 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000141}
142
Owen Andersone50ed302009-08-10 22:56:29 +0000143void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000144 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000146}
147
Chris Lattnerf0144122009-07-28 03:13:23 +0000148static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
149 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000150 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000151
Chris Lattner80ec2792009-08-02 00:34:36 +0000152 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000153}
154
Evan Chenga8e29892007-01-19 07:51:42 +0000155ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000156 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000157 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000158 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000159 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000160
Evan Chengb1df8f22007-04-27 08:15:43 +0000161 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000162 // Uses VFP for Thumb libfuncs if available.
163 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
164 // Single-precision floating-point arithmetic.
165 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
166 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
167 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
168 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 // Double-precision floating-point arithmetic.
171 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
172 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
173 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
174 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000175
Evan Chengb1df8f22007-04-27 08:15:43 +0000176 // Single-precision comparisons.
177 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
178 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
179 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
180 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
181 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
182 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
183 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
184 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000185
Evan Chengb1df8f22007-04-27 08:15:43 +0000186 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000194
Evan Chengb1df8f22007-04-27 08:15:43 +0000195 // Double-precision comparisons.
196 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
197 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
198 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
199 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
200 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
201 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
202 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
203 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000204
Evan Chengb1df8f22007-04-27 08:15:43 +0000205 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 // Floating-point to integer conversions.
215 // i64 conversions are done via library routines even when generating VFP
216 // instructions, so use the same ones.
217 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
218 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
219 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
220 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000221
Evan Chengb1df8f22007-04-27 08:15:43 +0000222 // Conversions between floating types.
223 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
224 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
225
226 // Integer to floating-point conversions.
227 // i64 conversions are done via library routines even when generating VFP
228 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000229 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
230 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000231 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
232 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
233 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
234 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
235 }
Evan Chenga8e29892007-01-19 07:51:42 +0000236 }
237
Bob Wilson2f954612009-05-22 17:38:41 +0000238 // These libcalls are not available in 32-bit.
239 setLibcallName(RTLIB::SHL_I128, 0);
240 setLibcallName(RTLIB::SRL_I128, 0);
241 setLibcallName(RTLIB::SRA_I128, 0);
242
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000243 if (Subtarget->isAAPCS_ABI()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000244 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000245 // RTABI chapter 4.1.2, Table 2
246 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
247 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
248 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
249 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
250 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
251 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
252 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
253 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
254
255 // Double-precision floating-point comparison helper functions
256 // RTABI chapter 4.1.2, Table 3
257 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
258 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
259 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
260 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
261 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
262 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
263 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
264 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
265 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
266 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
267 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
268 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
269 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
270 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
271 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
272 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
273 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
278 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
279 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
280 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
281
282 // Single-precision floating-point arithmetic helper functions
283 // RTABI chapter 4.1.2, Table 4
284 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
285 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
286 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
287 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
288 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
289 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
290 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
291 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
292
293 // Single-precision floating-point comparison helper functions
294 // RTABI chapter 4.1.2, Table 5
295 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
296 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
297 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
298 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
299 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
300 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
301 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
302 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
303 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
304 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
305 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
306 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
307 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
308 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
309 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
310 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
311 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
316 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
317 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
318 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
319
320 // Floating-point to integer conversions.
321 // RTABI chapter 4.1.2, Table 6
322 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
323 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
324 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
325 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
326 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
327 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
328 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
329 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
330 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
335 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
336 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
337 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
338
339 // Conversions between floating types.
340 // RTABI chapter 4.1.2, Table 7
341 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
342 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
343 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000344 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000345
346 // Integer to floating-point conversions.
347 // RTABI chapter 4.1.2, Table 8
348 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
349 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
350 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
351 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
352 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
353 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
354 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
355 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
356 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
361 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
362 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
363 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
364
365 // Long long helper functions
366 // RTABI chapter 4.2, Table 9
367 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
368 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
369 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
370 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
371 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
372 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
373 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
376 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
377 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
378 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
379
380 // Integer division functions
381 // RTABI chapter 4.3.1
382 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
383 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
384 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
385 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
386 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
387 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
388 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
391 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
392 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000393 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000394 }
395
David Goodwinf1daf7d2009-07-08 23:10:31 +0000396 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000398 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000400 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000402 if (!Subtarget->isFPOnlySP())
403 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000406 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000407
408 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 addDRTypeForNEON(MVT::v2f32);
410 addDRTypeForNEON(MVT::v8i8);
411 addDRTypeForNEON(MVT::v4i16);
412 addDRTypeForNEON(MVT::v2i32);
413 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000414
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 addQRTypeForNEON(MVT::v4f32);
416 addQRTypeForNEON(MVT::v2f64);
417 addQRTypeForNEON(MVT::v16i8);
418 addQRTypeForNEON(MVT::v8i16);
419 addQRTypeForNEON(MVT::v4i32);
420 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000421
Bob Wilson74dc72e2009-09-15 23:55:57 +0000422 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
423 // neither Neon nor VFP support any arithmetic operations on it.
424 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
425 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
426 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
427 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
428 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
429 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
430 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
431 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
432 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
433 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
434 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
435 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
436 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
437 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
438 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
439 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
440 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
441 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
442 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
443 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
444 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
445 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
446 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
447 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
448
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000449 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
450
Bob Wilson642b3292009-09-16 00:32:15 +0000451 // Neon does not support some operations on v1i64 and v2i64 types.
452 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000453 // Custom handling for some quad-vector types to detect VMULL.
454 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
455 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
456 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begeman7973f352011-02-11 20:53:29 +0000457 // Custom handling for some vector types to avoid expensive expansions
458 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
459 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
460 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
461 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000462 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
463 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
464
Bob Wilson1c3ef902011-02-07 17:43:21 +0000465 setTargetDAGCombine(ISD::INTRINSIC_VOID);
466 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson5bafff32009-06-22 23:27:02 +0000467 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
468 setTargetDAGCombine(ISD::SHL);
469 setTargetDAGCombine(ISD::SRL);
470 setTargetDAGCombine(ISD::SRA);
471 setTargetDAGCombine(ISD::SIGN_EXTEND);
472 setTargetDAGCombine(ISD::ZERO_EXTEND);
473 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000474 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000475 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000476 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson31600902010-12-21 06:43:19 +0000477 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
478 setTargetDAGCombine(ISD::STORE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000479 }
480
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000481 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000482
483 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000485
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000486 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000488
Evan Chenga8e29892007-01-19 07:51:42 +0000489 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000490 if (!Subtarget->isThumb1Only()) {
491 for (unsigned im = (unsigned)ISD::PRE_INC;
492 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 setIndexedLoadAction(im, MVT::i1, Legal);
494 setIndexedLoadAction(im, MVT::i8, Legal);
495 setIndexedLoadAction(im, MVT::i16, Legal);
496 setIndexedLoadAction(im, MVT::i32, Legal);
497 setIndexedStoreAction(im, MVT::i1, Legal);
498 setIndexedStoreAction(im, MVT::i8, Legal);
499 setIndexedStoreAction(im, MVT::i16, Legal);
500 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000501 }
Evan Chenga8e29892007-01-19 07:51:42 +0000502 }
503
504 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000505 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::MUL, MVT::i64, Expand);
507 setOperationAction(ISD::MULHU, MVT::i32, Expand);
508 setOperationAction(ISD::MULHS, MVT::i32, Expand);
509 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
510 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000511 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::MUL, MVT::i64, Expand);
513 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000514 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000516 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000517 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000518 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000519 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::SRL, MVT::i64, Custom);
521 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000522
523 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000525 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000527 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000528 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000529
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000530 // Only ARMv6 has BSWAP.
531 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000532 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000533
Evan Chenga8e29892007-01-19 07:51:42 +0000534 // These are expanded into libcalls.
Evan Cheng1f190c82010-11-19 06:28:11 +0000535 if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000536 // v7M has a hardware divider
537 setOperationAction(ISD::SDIV, MVT::i32, Expand);
538 setOperationAction(ISD::UDIV, MVT::i32, Expand);
539 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::SREM, MVT::i32, Expand);
541 setOperationAction(ISD::UREM, MVT::i32, Expand);
542 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
543 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000544
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
546 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
547 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
548 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000549 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000550
Evan Chengfb3611d2010-05-11 07:26:32 +0000551 setOperationAction(ISD::TRAP, MVT::Other, Legal);
552
Evan Chenga8e29892007-01-19 07:51:42 +0000553 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::VASTART, MVT::Other, Custom);
555 setOperationAction(ISD::VAARG, MVT::Other, Expand);
556 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
557 setOperationAction(ISD::VAEND, MVT::Other, Expand);
558 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
559 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000560 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikov5899a602011-01-24 22:38:45 +0000561 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
562 setExceptionPointerRegister(ARM::R0);
563 setExceptionSelectorRegister(ARM::R1);
564
Evan Cheng3a1588a2010-04-15 22:20:34 +0000565 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000566 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
567 // the default expansion.
568 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000569 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000570 // membarrier needs custom lowering; the rest are legal and handled
571 // normally.
572 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
573 } else {
574 // Set them all for expansion, which will force libcalls.
575 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
576 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
577 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
578 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000579 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
580 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
581 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000582 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
584 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
585 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
586 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
587 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
588 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
589 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
590 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
591 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
592 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
593 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
594 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
595 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
596 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
599 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000600 // Since the libcalls include locking, fold in the fences
601 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000602 }
603 // 64-bit versions are always libcalls (for now)
604 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000605 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000606 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
607 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
608 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
609 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
610 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
611 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000612
Evan Cheng416941d2010-11-04 05:19:35 +0000613 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000614
Eli Friedmana2c6f452010-06-26 04:36:50 +0000615 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
616 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
618 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000619 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000621
Nate Begemand1fb5832010-08-03 21:31:55 +0000622 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000623 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
624 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000625 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000626 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
627 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000628
629 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000631 if (Subtarget->isTargetDarwin()) {
632 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
633 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000634 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000635 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setOperationAction(ISD::SETCC, MVT::i32, Expand);
638 setOperationAction(ISD::SETCC, MVT::f32, Expand);
639 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000640 setOperationAction(ISD::SELECT, MVT::i32, Custom);
641 setOperationAction(ISD::SELECT, MVT::f32, Custom);
642 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
644 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
645 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000646
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
648 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
649 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
650 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
651 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000652
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000653 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 setOperationAction(ISD::FSIN, MVT::f64, Expand);
655 setOperationAction(ISD::FSIN, MVT::f32, Expand);
656 setOperationAction(ISD::FCOS, MVT::f32, Expand);
657 setOperationAction(ISD::FCOS, MVT::f64, Expand);
658 setOperationAction(ISD::FREM, MVT::f64, Expand);
659 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000660 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
662 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000663 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::FPOW, MVT::f64, Expand);
665 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000666
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000667 // Various VFP goodness
668 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000669 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
670 if (Subtarget->hasVFP2()) {
671 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
672 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
673 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
674 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
675 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000676 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000677 if (!Subtarget->hasFP16()) {
678 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
679 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000680 }
Evan Cheng110cf482008-04-01 01:50:16 +0000681 }
Evan Chenga8e29892007-01-19 07:51:42 +0000682
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000683 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000684 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000685 setTargetDAGCombine(ISD::ADD);
686 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000687 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000688
Owen Anderson080c0922010-11-05 19:27:46 +0000689 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000690 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000691 if (Subtarget->hasNEON())
692 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000693
Evan Chenga8e29892007-01-19 07:51:42 +0000694 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000695
Evan Chengf7d87ee2010-05-21 00:43:17 +0000696 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
697 setSchedulingPreference(Sched::RegPressure);
698 else
699 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000700
Evan Cheng05219282011-01-06 06:52:41 +0000701 //// temporary - rewrite interface to use type
702 maxStoresPerMemcpy = maxStoresPerMemcpyOptSize = 1;
Evan Chengf6799392010-06-26 01:52:05 +0000703
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000704 // On ARM arguments smaller than 4 bytes are extended, so all arguments
705 // are at least 4 bytes aligned.
706 setMinStackArgumentAlignment(4);
707
Evan Chengfff606d2010-09-24 19:07:23 +0000708 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000709}
710
Andrew Trick32cec0a2011-01-19 02:35:27 +0000711// FIXME: It might make sense to define the representative register class as the
712// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
713// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
714// SPR's representative would be DPR_VFP2. This should work well if register
715// pressure tracking were modified such that a register use would increment the
716// pressure of the register class's representative and all of it's super
717// classes' representatives transitively. We have not implemented this because
718// of the difficulty prior to coalescing of modeling operand register classes
719// due to the common occurence of cross class copies and subregister insertions
720// and extractions.
Evan Cheng4f6b4672010-07-21 06:09:07 +0000721std::pair<const TargetRegisterClass*, uint8_t>
722ARMTargetLowering::findRepresentativeClass(EVT VT) const{
723 const TargetRegisterClass *RRC = 0;
724 uint8_t Cost = 1;
725 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000726 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000727 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000728 // Use DPR as representative register class for all floating point
729 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
730 // the cost is 1 for both f32 and f64.
731 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000732 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000733 RRC = ARM::DPRRegisterClass;
Andrew Trick32cec0a2011-01-19 02:35:27 +0000734 // When NEON is used for SP, only half of the register file is available
735 // because operations that define both SP and DP results will be constrained
736 // to the VFP2 class (D0-D15). We currently model this constraint prior to
737 // coalescing by double-counting the SP regs. See the FIXME above.
738 if (Subtarget->useNEONForSinglePrecisionFP())
739 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000740 break;
741 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
742 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000743 RRC = ARM::DPRRegisterClass;
744 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000745 break;
746 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000747 RRC = ARM::DPRRegisterClass;
748 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000749 break;
750 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000751 RRC = ARM::DPRRegisterClass;
752 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000753 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000754 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000755 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000756}
757
Evan Chenga8e29892007-01-19 07:51:42 +0000758const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
759 switch (Opcode) {
760 default: return 0;
761 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Cheng53519f02011-01-21 18:55:51 +0000762 case ARMISD::WrapperDYN: return "ARMISD::WrapperDYN";
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000763 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Chenga8e29892007-01-19 07:51:42 +0000764 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
765 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000766 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000767 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
768 case ARMISD::tCALL: return "ARMISD::tCALL";
769 case ARMISD::BRCOND: return "ARMISD::BRCOND";
770 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000771 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000772 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
773 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
774 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000775 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000776 case ARMISD::CMPFP: return "ARMISD::CMPFP";
777 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000778 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000779 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
780 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000781
Jim Grosbach3482c802010-01-18 19:58:49 +0000782 case ARMISD::RBIT: return "ARMISD::RBIT";
783
Bob Wilson76a312b2010-03-19 22:51:32 +0000784 case ARMISD::FTOSI: return "ARMISD::FTOSI";
785 case ARMISD::FTOUI: return "ARMISD::FTOUI";
786 case ARMISD::SITOF: return "ARMISD::SITOF";
787 case ARMISD::UITOF: return "ARMISD::UITOF";
788
Evan Chenga8e29892007-01-19 07:51:42 +0000789 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
790 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
791 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000792
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000793 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
794 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000795
Evan Chengc5942082009-10-28 06:55:03 +0000796 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
797 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000798 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000799
Dale Johannesen51e28e62010-06-03 21:09:53 +0000800 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000801
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000802 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000803
Evan Cheng86198642009-08-07 00:34:42 +0000804 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
805
Jim Grosbach3728e962009-12-10 00:11:09 +0000806 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000807 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000808
Evan Chengdfed19f2010-11-03 06:34:55 +0000809 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
810
Bob Wilson5bafff32009-06-22 23:27:02 +0000811 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000812 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000813 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000814 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
815 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000816 case ARMISD::VCGEU: return "ARMISD::VCGEU";
817 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000818 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
819 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000820 case ARMISD::VCGTU: return "ARMISD::VCGTU";
821 case ARMISD::VTST: return "ARMISD::VTST";
822
823 case ARMISD::VSHL: return "ARMISD::VSHL";
824 case ARMISD::VSHRs: return "ARMISD::VSHRs";
825 case ARMISD::VSHRu: return "ARMISD::VSHRu";
826 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
827 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
828 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
829 case ARMISD::VSHRN: return "ARMISD::VSHRN";
830 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
831 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
832 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
833 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
834 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
835 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
836 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
837 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
838 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
839 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
840 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
841 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
842 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
843 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000844 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000845 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000846 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000847 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000848 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000849 case ARMISD::VREV64: return "ARMISD::VREV64";
850 case ARMISD::VREV32: return "ARMISD::VREV32";
851 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000852 case ARMISD::VZIP: return "ARMISD::VZIP";
853 case ARMISD::VUZP: return "ARMISD::VUZP";
854 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendling69a05a72011-03-14 23:02:38 +0000855 case ARMISD::VTBL1: return "ARMISD::VTBL1";
856 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000857 case ARMISD::VMULLs: return "ARMISD::VMULLs";
858 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000859 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000860 case ARMISD::FMAX: return "ARMISD::FMAX";
861 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000862 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +0000863 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
864 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000865 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
866 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
867 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson1c3ef902011-02-07 17:43:21 +0000868 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
869 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
870 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
871 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
872 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
873 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
874 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
875 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
876 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
877 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
878 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
879 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
880 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
881 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
882 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
883 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
884 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Chenga8e29892007-01-19 07:51:42 +0000885 }
886}
887
Evan Cheng06b666c2010-05-15 02:18:07 +0000888/// getRegClassFor - Return the register class that should be used for the
889/// specified value type.
890TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
891 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
892 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
893 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000894 if (Subtarget->hasNEON()) {
895 if (VT == MVT::v4i64)
896 return ARM::QQPRRegisterClass;
897 else if (VT == MVT::v8i64)
898 return ARM::QQQQPRRegisterClass;
899 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000900 return TargetLowering::getRegClassFor(VT);
901}
902
Eric Christopherab695882010-07-21 22:26:11 +0000903// Create a fast isel object.
904FastISel *
905ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
906 return ARM::createFastISel(funcInfo);
907}
908
Bill Wendlingb4202b82009-07-01 18:50:55 +0000909/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000910unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000911 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000912}
913
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000914/// getMaximalGlobalOffset - Returns the maximal possible offset which can
915/// be used for loads / stores from the global.
916unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
917 return (Subtarget->isThumb1Only() ? 127 : 4095);
918}
919
Evan Cheng1cc39842010-05-20 23:26:43 +0000920Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000921 unsigned NumVals = N->getNumValues();
922 if (!NumVals)
923 return Sched::RegPressure;
924
925 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000926 EVT VT = N->getValueType(i);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000927 if (VT == MVT::Glue || VT == MVT::Other)
Evan Chengd7e473c2010-10-29 18:07:31 +0000928 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000929 if (VT.isFloatingPoint() || VT.isVector())
930 return Sched::Latency;
931 }
Evan Chengc10f5432010-05-28 23:25:23 +0000932
933 if (!N->isMachineOpcode())
934 return Sched::RegPressure;
935
936 // Load are scheduled for latency even if there instruction itinerary
937 // is not available.
938 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
939 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000940
941 if (TID.getNumDefs() == 0)
942 return Sched::RegPressure;
943 if (!Itins->isEmpty() &&
944 Itins->getOperandCycle(TID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000945 return Sched::Latency;
946
Evan Cheng1cc39842010-05-20 23:26:43 +0000947 return Sched::RegPressure;
948}
949
Evan Chenga8e29892007-01-19 07:51:42 +0000950//===----------------------------------------------------------------------===//
951// Lowering Code
952//===----------------------------------------------------------------------===//
953
Evan Chenga8e29892007-01-19 07:51:42 +0000954/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
955static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
956 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000957 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000958 case ISD::SETNE: return ARMCC::NE;
959 case ISD::SETEQ: return ARMCC::EQ;
960 case ISD::SETGT: return ARMCC::GT;
961 case ISD::SETGE: return ARMCC::GE;
962 case ISD::SETLT: return ARMCC::LT;
963 case ISD::SETLE: return ARMCC::LE;
964 case ISD::SETUGT: return ARMCC::HI;
965 case ISD::SETUGE: return ARMCC::HS;
966 case ISD::SETULT: return ARMCC::LO;
967 case ISD::SETULE: return ARMCC::LS;
968 }
969}
970
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000971/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
972static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000973 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000974 CondCode2 = ARMCC::AL;
975 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000976 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000977 case ISD::SETEQ:
978 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
979 case ISD::SETGT:
980 case ISD::SETOGT: CondCode = ARMCC::GT; break;
981 case ISD::SETGE:
982 case ISD::SETOGE: CondCode = ARMCC::GE; break;
983 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000984 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000985 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
986 case ISD::SETO: CondCode = ARMCC::VC; break;
987 case ISD::SETUO: CondCode = ARMCC::VS; break;
988 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
989 case ISD::SETUGT: CondCode = ARMCC::HI; break;
990 case ISD::SETUGE: CondCode = ARMCC::PL; break;
991 case ISD::SETLT:
992 case ISD::SETULT: CondCode = ARMCC::LT; break;
993 case ISD::SETLE:
994 case ISD::SETULE: CondCode = ARMCC::LE; break;
995 case ISD::SETNE:
996 case ISD::SETUNE: CondCode = ARMCC::NE; break;
997 }
Evan Chenga8e29892007-01-19 07:51:42 +0000998}
999
Bob Wilson1f595bb2009-04-17 19:07:39 +00001000//===----------------------------------------------------------------------===//
1001// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +00001002//===----------------------------------------------------------------------===//
1003
1004#include "ARMGenCallingConv.inc"
1005
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001006/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1007/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001008CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001009 bool Return,
1010 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001011 switch (CC) {
1012 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001013 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001014 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +00001015 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +00001016 if (!Subtarget->isAAPCS_ABI())
1017 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1018 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1019 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1020 }
1021 // Fallthrough
1022 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001023 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +00001024 if (!Subtarget->isAAPCS_ABI())
1025 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1026 else if (Subtarget->hasVFP2() &&
1027 FloatABIType == FloatABI::Hard && !isVarArg)
1028 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1029 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1030 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001031 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +00001032 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001033 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001034 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001035 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001036 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001037 }
1038}
1039
Dan Gohman98ca4f22009-08-05 01:29:28 +00001040/// LowerCallResult - Lower the result values of a call into the
1041/// appropriate copies out of appropriate physical registers.
1042SDValue
1043ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001044 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001045 const SmallVectorImpl<ISD::InputArg> &Ins,
1046 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001047 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001048
Bob Wilson1f595bb2009-04-17 19:07:39 +00001049 // Assign locations to each value returned by this call.
1050 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001051 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001052 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001053 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001054 CCAssignFnForNode(CallConv, /* Return*/ true,
1055 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001056
1057 // Copy all of the result registers out of their specified physreg.
1058 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1059 CCValAssign VA = RVLocs[i];
1060
Bob Wilson80915242009-04-25 00:33:20 +00001061 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001062 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001063 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001064 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001065 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001066 Chain = Lo.getValue(1);
1067 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001068 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001069 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001070 InFlag);
1071 Chain = Hi.getValue(1);
1072 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001073 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001074
Owen Anderson825b72b2009-08-11 20:47:22 +00001075 if (VA.getLocVT() == MVT::v2f64) {
1076 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1077 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1078 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001079
1080 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001081 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001082 Chain = Lo.getValue(1);
1083 InFlag = Lo.getValue(2);
1084 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001085 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001086 Chain = Hi.getValue(1);
1087 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001088 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001089 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1090 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001091 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001092 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001093 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1094 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001095 Chain = Val.getValue(1);
1096 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001097 }
Bob Wilson80915242009-04-25 00:33:20 +00001098
1099 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001100 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001101 case CCValAssign::Full: break;
1102 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001103 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001104 break;
1105 }
1106
Dan Gohman98ca4f22009-08-05 01:29:28 +00001107 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001108 }
1109
Dan Gohman98ca4f22009-08-05 01:29:28 +00001110 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001111}
1112
1113/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1114/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001115/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001116/// a byval function parameter.
1117/// Sometimes what we are copying is the end of a larger object, the part that
1118/// does not fit in registers.
1119static SDValue
1120CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1121 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1122 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001123 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001124 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001125 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001126 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001127}
1128
Bob Wilsondee46d72009-04-17 20:35:10 +00001129/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001130SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001131ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1132 SDValue StackPtr, SDValue Arg,
1133 DebugLoc dl, SelectionDAG &DAG,
1134 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001135 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001136 unsigned LocMemOffset = VA.getLocMemOffset();
1137 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1138 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001139 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001140 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001141
Bob Wilson1f595bb2009-04-17 19:07:39 +00001142 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001143 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001144 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001145}
1146
Dan Gohman98ca4f22009-08-05 01:29:28 +00001147void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001148 SDValue Chain, SDValue &Arg,
1149 RegsToPassVector &RegsToPass,
1150 CCValAssign &VA, CCValAssign &NextVA,
1151 SDValue &StackPtr,
1152 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001153 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001154
Jim Grosbache5165492009-11-09 00:11:35 +00001155 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001156 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001157 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1158
1159 if (NextVA.isRegLoc())
1160 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1161 else {
1162 assert(NextVA.isMemLoc());
1163 if (StackPtr.getNode() == 0)
1164 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1165
Dan Gohman98ca4f22009-08-05 01:29:28 +00001166 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1167 dl, DAG, NextVA,
1168 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001169 }
1170}
1171
Dan Gohman98ca4f22009-08-05 01:29:28 +00001172/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001173/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1174/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001175SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001176ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001177 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001178 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001179 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001180 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001181 const SmallVectorImpl<ISD::InputArg> &Ins,
1182 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001183 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001184 MachineFunction &MF = DAG.getMachineFunction();
1185 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1186 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001187 // Temporarily disable tail calls so things don't break.
1188 if (!EnableARMTailCalls)
1189 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001190 if (isTailCall) {
1191 // Check if it's really possible to do a tail call.
1192 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1193 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001194 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001195 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1196 // detected sibcalls.
1197 if (isTailCall) {
1198 ++NumTailCalls;
1199 IsSibCall = true;
1200 }
1201 }
Evan Chenga8e29892007-01-19 07:51:42 +00001202
Bob Wilson1f595bb2009-04-17 19:07:39 +00001203 // Analyze operands of the call, assigning locations to each operand.
1204 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001205 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1206 *DAG.getContext());
1207 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001208 CCAssignFnForNode(CallConv, /* Return*/ false,
1209 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001210
Bob Wilson1f595bb2009-04-17 19:07:39 +00001211 // Get a count of how many bytes are to be pushed on the stack.
1212 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001213
Dale Johannesen51e28e62010-06-03 21:09:53 +00001214 // For tail calls, memory operands are available in our caller's stack.
1215 if (IsSibCall)
1216 NumBytes = 0;
1217
Evan Chenga8e29892007-01-19 07:51:42 +00001218 // Adjust the stack pointer for the new arguments...
1219 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001220 if (!IsSibCall)
1221 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001222
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001223 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001224
Bob Wilson5bafff32009-06-22 23:27:02 +00001225 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001226 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001227
Bob Wilson1f595bb2009-04-17 19:07:39 +00001228 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001229 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001230 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1231 i != e;
1232 ++i, ++realArgIdx) {
1233 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001234 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001235 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001236 bool isByVal = Flags.isByVal();
Evan Chenga8e29892007-01-19 07:51:42 +00001237
Bob Wilson1f595bb2009-04-17 19:07:39 +00001238 // Promote the value if needed.
1239 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001240 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001241 case CCValAssign::Full: break;
1242 case CCValAssign::SExt:
1243 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1244 break;
1245 case CCValAssign::ZExt:
1246 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1247 break;
1248 case CCValAssign::AExt:
1249 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1250 break;
1251 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001252 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001253 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001254 }
1255
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001256 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001257 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001258 if (VA.getLocVT() == MVT::v2f64) {
1259 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1260 DAG.getConstant(0, MVT::i32));
1261 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1262 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001263
Dan Gohman98ca4f22009-08-05 01:29:28 +00001264 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001265 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1266
1267 VA = ArgLocs[++i]; // skip ahead to next loc
1268 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001269 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001270 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1271 } else {
1272 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001273
Dan Gohman98ca4f22009-08-05 01:29:28 +00001274 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1275 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001276 }
1277 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001278 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001279 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001280 }
1281 } else if (VA.isRegLoc()) {
1282 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastingsf222e592011-02-28 17:17:53 +00001283 } else if (!IsSibCall || isByVal) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001284 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001285
Dan Gohman98ca4f22009-08-05 01:29:28 +00001286 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1287 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001288 }
Evan Chenga8e29892007-01-19 07:51:42 +00001289 }
1290
1291 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001292 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001293 &MemOpChains[0], MemOpChains.size());
1294
1295 // Build a sequence of copy-to-reg nodes chained together with token chain
1296 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001297 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001298 // Tail call byval lowering might overwrite argument registers so in case of
1299 // tail call optimization the copies to registers are lowered later.
1300 if (!isTailCall)
1301 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1302 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1303 RegsToPass[i].second, InFlag);
1304 InFlag = Chain.getValue(1);
1305 }
Evan Chenga8e29892007-01-19 07:51:42 +00001306
Dale Johannesen51e28e62010-06-03 21:09:53 +00001307 // For tail calls lower the arguments to the 'real' stack slot.
1308 if (isTailCall) {
1309 // Force all the incoming stack arguments to be loaded from the stack
1310 // before any new outgoing arguments are stored to the stack, because the
1311 // outgoing stack slots may alias the incoming argument stack slots, and
1312 // the alias isn't otherwise explicit. This is slightly more conservative
1313 // than necessary, because it means that each store effectively depends
1314 // on every argument instead of just those arguments it would clobber.
1315
1316 // Do not flag preceeding copytoreg stuff together with the following stuff.
1317 InFlag = SDValue();
1318 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1319 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1320 RegsToPass[i].second, InFlag);
1321 InFlag = Chain.getValue(1);
1322 }
1323 InFlag =SDValue();
1324 }
1325
Bill Wendling056292f2008-09-16 21:48:12 +00001326 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1327 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1328 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001329 bool isDirect = false;
1330 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001331 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001332 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001333
1334 if (EnableARMLongCalls) {
1335 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1336 && "long-calls with non-static relocation model!");
1337 // Handle a global address or an external symbol. If it's not one of
1338 // those, the target's already in a register, so we don't need to do
1339 // anything extra.
1340 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001341 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001342 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001343 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbache7b52522010-04-14 22:28:31 +00001344 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1345 ARMPCLabelIndex,
1346 ARMCP::CPValue, 0);
1347 // Get the address of the callee into a register
1348 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1349 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1350 Callee = DAG.getLoad(getPointerTy(), dl,
1351 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001352 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001353 false, false, 0);
1354 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1355 const char *Sym = S->getSymbol();
1356
1357 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001358 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbache7b52522010-04-14 22:28:31 +00001359 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1360 Sym, ARMPCLabelIndex, 0);
1361 // Get the address of the callee into a register
1362 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1363 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1364 Callee = DAG.getLoad(getPointerTy(), dl,
1365 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001366 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001367 false, false, 0);
1368 }
1369 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001370 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001371 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001372 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001373 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001374 getTargetMachine().getRelocationModel() != Reloc::Static;
1375 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001376 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001377 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001378 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001379 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001380 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001381 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001382 ARMPCLabelIndex,
1383 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001384 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001385 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001386 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001387 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001388 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001389 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001390 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001391 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001392 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001393 } else {
1394 // On ELF targets for PIC code, direct calls should go through the PLT
1395 unsigned OpFlags = 0;
1396 if (Subtarget->isTargetELF() &&
1397 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1398 OpFlags = ARMII::MO_PLT;
1399 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1400 }
Bill Wendling056292f2008-09-16 21:48:12 +00001401 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001402 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001403 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001404 getTargetMachine().getRelocationModel() != Reloc::Static;
1405 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001406 // tBX takes a register source operand.
1407 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001408 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001409 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001410 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001411 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001412 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001413 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001414 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001415 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001416 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001417 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001418 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001419 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001420 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001421 } else {
1422 unsigned OpFlags = 0;
1423 // On ELF targets for PIC code, direct calls should go through the PLT
1424 if (Subtarget->isTargetELF() &&
1425 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1426 OpFlags = ARMII::MO_PLT;
1427 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1428 }
Evan Chenga8e29892007-01-19 07:51:42 +00001429 }
1430
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001431 // FIXME: handle tail calls differently.
1432 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001433 if (Subtarget->isThumb()) {
1434 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001435 CallOpc = ARMISD::CALL_NOLINK;
1436 else
1437 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1438 } else {
1439 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001440 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1441 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001442 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001443
Dan Gohman475871a2008-07-27 21:46:04 +00001444 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001445 Ops.push_back(Chain);
1446 Ops.push_back(Callee);
1447
1448 // Add argument registers to the end of the list so that they are known live
1449 // into the call.
1450 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1451 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1452 RegsToPass[i].second.getValueType()));
1453
Gabor Greifba36cb52008-08-28 21:40:38 +00001454 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001455 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001456
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001457 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001458 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001459 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001460
Duncan Sands4bdcb612008-07-02 17:40:58 +00001461 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001462 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001463 InFlag = Chain.getValue(1);
1464
Chris Lattnere563bbc2008-10-11 22:08:30 +00001465 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1466 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001468 InFlag = Chain.getValue(1);
1469
Bob Wilson1f595bb2009-04-17 19:07:39 +00001470 // Handle result values, copying them out of physregs into vregs that we
1471 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1473 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001474}
1475
Stuart Hastingsf222e592011-02-28 17:17:53 +00001476/// HandleByVal - Every parameter *after* a byval parameter is passed
1477/// on the stack. Confiscate all the parameter registers to insure
1478/// this.
1479void
1480llvm::ARMTargetLowering::HandleByVal(CCState *State) const {
1481 static const unsigned RegList1[] = {
1482 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1483 };
1484 do {} while (State->AllocateReg(RegList1, 4));
1485}
1486
Dale Johannesen51e28e62010-06-03 21:09:53 +00001487/// MatchingStackOffset - Return true if the given stack call argument is
1488/// already available in the same position (relatively) of the caller's
1489/// incoming argument stack.
1490static
1491bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1492 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1493 const ARMInstrInfo *TII) {
1494 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1495 int FI = INT_MAX;
1496 if (Arg.getOpcode() == ISD::CopyFromReg) {
1497 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001498 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesen51e28e62010-06-03 21:09:53 +00001499 return false;
1500 MachineInstr *Def = MRI->getVRegDef(VR);
1501 if (!Def)
1502 return false;
1503 if (!Flags.isByVal()) {
1504 if (!TII->isLoadFromStackSlot(Def, FI))
1505 return false;
1506 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001507 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001508 }
1509 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1510 if (Flags.isByVal())
1511 // ByVal argument is passed in as a pointer but it's now being
1512 // dereferenced. e.g.
1513 // define @foo(%struct.X* %A) {
1514 // tail call @bar(%struct.X* byval %A)
1515 // }
1516 return false;
1517 SDValue Ptr = Ld->getBasePtr();
1518 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1519 if (!FINode)
1520 return false;
1521 FI = FINode->getIndex();
1522 } else
1523 return false;
1524
1525 assert(FI != INT_MAX);
1526 if (!MFI->isFixedObjectIndex(FI))
1527 return false;
1528 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1529}
1530
1531/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1532/// for tail call optimization. Targets which want to do tail call
1533/// optimization should implement this function.
1534bool
1535ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1536 CallingConv::ID CalleeCC,
1537 bool isVarArg,
1538 bool isCalleeStructRet,
1539 bool isCallerStructRet,
1540 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001541 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001542 const SmallVectorImpl<ISD::InputArg> &Ins,
1543 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001544 const Function *CallerF = DAG.getMachineFunction().getFunction();
1545 CallingConv::ID CallerCC = CallerF->getCallingConv();
1546 bool CCMatch = CallerCC == CalleeCC;
1547
1548 // Look for obvious safe cases to perform tail call optimization that do not
1549 // require ABI changes. This is what gcc calls sibcall.
1550
Jim Grosbach7616b642010-06-16 23:45:49 +00001551 // Do not sibcall optimize vararg calls unless the call site is not passing
1552 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001553 if (isVarArg && !Outs.empty())
1554 return false;
1555
1556 // Also avoid sibcall optimization if either caller or callee uses struct
1557 // return semantics.
1558 if (isCalleeStructRet || isCallerStructRet)
1559 return false;
1560
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001561 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001562 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001563 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1564 // LR. This means if we need to reload LR, it takes an extra instructions,
1565 // which outweighs the value of the tail call; but here we don't know yet
1566 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001567 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001568 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001569
1570 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1571 // but we need to make sure there are enough registers; the only valid
1572 // registers are the 4 used for parameters. We don't currently do this
1573 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001574 if (Subtarget->isThumb1Only())
1575 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001576
Dale Johannesen51e28e62010-06-03 21:09:53 +00001577 // If the calling conventions do not match, then we'd better make sure the
1578 // results are returned in the same way as what the caller expects.
1579 if (!CCMatch) {
1580 SmallVector<CCValAssign, 16> RVLocs1;
1581 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1582 RVLocs1, *DAG.getContext());
1583 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1584
1585 SmallVector<CCValAssign, 16> RVLocs2;
1586 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1587 RVLocs2, *DAG.getContext());
1588 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1589
1590 if (RVLocs1.size() != RVLocs2.size())
1591 return false;
1592 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1593 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1594 return false;
1595 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1596 return false;
1597 if (RVLocs1[i].isRegLoc()) {
1598 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1599 return false;
1600 } else {
1601 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1602 return false;
1603 }
1604 }
1605 }
1606
1607 // If the callee takes no arguments then go on to check the results of the
1608 // call.
1609 if (!Outs.empty()) {
1610 // Check if stack adjustment is needed. For now, do not do this if any
1611 // argument is passed on the stack.
1612 SmallVector<CCValAssign, 16> ArgLocs;
1613 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1614 ArgLocs, *DAG.getContext());
1615 CCInfo.AnalyzeCallOperands(Outs,
1616 CCAssignFnForNode(CalleeCC, false, isVarArg));
1617 if (CCInfo.getNextStackOffset()) {
1618 MachineFunction &MF = DAG.getMachineFunction();
1619
1620 // Check if the arguments are already laid out in the right way as
1621 // the caller's fixed stack objects.
1622 MachineFrameInfo *MFI = MF.getFrameInfo();
1623 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1624 const ARMInstrInfo *TII =
1625 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001626 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1627 i != e;
1628 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001629 CCValAssign &VA = ArgLocs[i];
1630 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001631 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001632 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001633 if (VA.getLocInfo() == CCValAssign::Indirect)
1634 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001635 if (VA.needsCustom()) {
1636 // f64 and vector types are split into multiple registers or
1637 // register/stack-slot combinations. The types will not match
1638 // the registers; give up on memory f64 refs until we figure
1639 // out what to do about this.
1640 if (!VA.isRegLoc())
1641 return false;
1642 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001643 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001644 if (RegVT == MVT::v2f64) {
1645 if (!ArgLocs[++i].isRegLoc())
1646 return false;
1647 if (!ArgLocs[++i].isRegLoc())
1648 return false;
1649 }
1650 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001651 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1652 MFI, MRI, TII))
1653 return false;
1654 }
1655 }
1656 }
1657 }
1658
1659 return true;
1660}
1661
Dan Gohman98ca4f22009-08-05 01:29:28 +00001662SDValue
1663ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001664 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001665 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001666 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001667 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001668
Bob Wilsondee46d72009-04-17 20:35:10 +00001669 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001670 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001671
Bob Wilsondee46d72009-04-17 20:35:10 +00001672 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001673 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1674 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001675
Dan Gohman98ca4f22009-08-05 01:29:28 +00001676 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001677 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1678 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001679
1680 // If this is the first return lowered for this function, add
1681 // the regs to the liveout set for the function.
1682 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1683 for (unsigned i = 0; i != RVLocs.size(); ++i)
1684 if (RVLocs[i].isRegLoc())
1685 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001686 }
1687
Bob Wilson1f595bb2009-04-17 19:07:39 +00001688 SDValue Flag;
1689
1690 // Copy the result values into the output registers.
1691 for (unsigned i = 0, realRVLocIdx = 0;
1692 i != RVLocs.size();
1693 ++i, ++realRVLocIdx) {
1694 CCValAssign &VA = RVLocs[i];
1695 assert(VA.isRegLoc() && "Can only return in registers!");
1696
Dan Gohmanc9403652010-07-07 15:54:55 +00001697 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001698
1699 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001700 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001701 case CCValAssign::Full: break;
1702 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001703 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001704 break;
1705 }
1706
Bob Wilson1f595bb2009-04-17 19:07:39 +00001707 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001708 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001709 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001710 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1711 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001712 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001713 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001714
1715 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1716 Flag = Chain.getValue(1);
1717 VA = RVLocs[++i]; // skip ahead to next loc
1718 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1719 HalfGPRs.getValue(1), Flag);
1720 Flag = Chain.getValue(1);
1721 VA = RVLocs[++i]; // skip ahead to next loc
1722
1723 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001724 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1725 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001726 }
1727 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1728 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001729 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001730 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001731 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001732 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001733 VA = RVLocs[++i]; // skip ahead to next loc
1734 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1735 Flag);
1736 } else
1737 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1738
Bob Wilsondee46d72009-04-17 20:35:10 +00001739 // Guarantee that all emitted copies are
1740 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001741 Flag = Chain.getValue(1);
1742 }
1743
1744 SDValue result;
1745 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001746 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001747 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001748 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001749
1750 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001751}
1752
Evan Cheng3d2125c2010-11-30 23:55:39 +00001753bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N) const {
1754 if (N->getNumValues() != 1)
1755 return false;
1756 if (!N->hasNUsesOfValue(1, 0))
1757 return false;
1758
1759 unsigned NumCopies = 0;
1760 SDNode* Copies[2];
1761 SDNode *Use = *N->use_begin();
1762 if (Use->getOpcode() == ISD::CopyToReg) {
1763 Copies[NumCopies++] = Use;
1764 } else if (Use->getOpcode() == ARMISD::VMOVRRD) {
1765 // f64 returned in a pair of GPRs.
1766 for (SDNode::use_iterator UI = Use->use_begin(), UE = Use->use_end();
1767 UI != UE; ++UI) {
1768 if (UI->getOpcode() != ISD::CopyToReg)
1769 return false;
1770 Copies[UI.getUse().getResNo()] = *UI;
1771 ++NumCopies;
1772 }
1773 } else if (Use->getOpcode() == ISD::BITCAST) {
1774 // f32 returned in a single GPR.
1775 if (!Use->hasNUsesOfValue(1, 0))
1776 return false;
1777 Use = *Use->use_begin();
1778 if (Use->getOpcode() != ISD::CopyToReg || !Use->hasNUsesOfValue(1, 0))
1779 return false;
1780 Copies[NumCopies++] = Use;
1781 } else {
1782 return false;
1783 }
1784
1785 if (NumCopies != 1 && NumCopies != 2)
1786 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001787
1788 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001789 for (unsigned i = 0; i < NumCopies; ++i) {
1790 SDNode *Copy = Copies[i];
1791 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
1792 UI != UE; ++UI) {
1793 if (UI->getOpcode() == ISD::CopyToReg) {
1794 SDNode *Use = *UI;
1795 if (Use == Copies[0] || Use == Copies[1])
1796 continue;
1797 return false;
1798 }
1799 if (UI->getOpcode() != ARMISD::RET_FLAG)
1800 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001801 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001802 }
1803 }
1804
Evan Cheng1bf891a2010-12-01 22:59:46 +00001805 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001806}
1807
Evan Cheng485fafc2011-03-21 01:19:09 +00001808bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1809 if (!EnableARMTailCalls)
1810 return false;
1811
1812 if (!CI->isTailCall())
1813 return false;
1814
1815 return !Subtarget->isThumb1Only();
1816}
1817
Bob Wilsonb62d2572009-11-03 00:02:05 +00001818// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1819// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1820// one of the above mentioned nodes. It has to be wrapped because otherwise
1821// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1822// be used to form addressing mode. These wrapped nodes will be selected
1823// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001824static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001825 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001826 // FIXME there is no actual debug info here
1827 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001828 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001829 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001830 if (CP->isMachineConstantPoolEntry())
1831 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1832 CP->getAlignment());
1833 else
1834 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1835 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001836 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001837}
1838
Jim Grosbache1102ca2010-07-19 17:20:38 +00001839unsigned ARMTargetLowering::getJumpTableEncoding() const {
1840 return MachineJumpTableInfo::EK_Inline;
1841}
1842
Dan Gohmand858e902010-04-17 15:26:15 +00001843SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1844 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001845 MachineFunction &MF = DAG.getMachineFunction();
1846 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1847 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001848 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001849 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001850 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001851 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1852 SDValue CPAddr;
1853 if (RelocM == Reloc::Static) {
1854 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1855 } else {
1856 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001857 ARMPCLabelIndex = AFI->createPICLabelUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001858 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1859 ARMCP::CPBlockAddress,
1860 PCAdj);
1861 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1862 }
1863 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1864 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001865 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001866 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001867 if (RelocM == Reloc::Static)
1868 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001869 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001870 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001871}
1872
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001873// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001874SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001875ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001876 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001877 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001878 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001879 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001880 MachineFunction &MF = DAG.getMachineFunction();
1881 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001882 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001883 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001884 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001885 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001886 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001887 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001888 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001889 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001890 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001891 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001892
Evan Chenge7e0d622009-11-06 22:24:13 +00001893 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001894 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001895
1896 // call __tls_get_addr.
1897 ArgListTy Args;
1898 ArgListEntry Entry;
1899 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001900 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001901 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001902 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001903 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001904 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1905 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001906 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001907 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001908 return CallResult.first;
1909}
1910
1911// Lower ISD::GlobalTLSAddress using the "initial exec" or
1912// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001913SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001914ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001915 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001916 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001917 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001918 SDValue Offset;
1919 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001920 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001921 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001922 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001923
Chris Lattner4fb63d02009-07-15 04:12:33 +00001924 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001925 MachineFunction &MF = DAG.getMachineFunction();
1926 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001927 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge7e0d622009-11-06 22:24:13 +00001928 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001929 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1930 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001931 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001932 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001933 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001935 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001936 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001937 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001938 Chain = Offset.getValue(1);
1939
Evan Chenge7e0d622009-11-06 22:24:13 +00001940 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001941 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001942
Evan Cheng9eda6892009-10-31 03:39:36 +00001943 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001944 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001945 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001946 } else {
1947 // local exec model
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001948 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001949 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001951 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001952 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001953 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001954 }
1955
1956 // The address of the thread local variable is the add of the thread
1957 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001958 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001959}
1960
Dan Gohman475871a2008-07-27 21:46:04 +00001961SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001962ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001963 // TODO: implement the "local dynamic" model
1964 assert(Subtarget->isTargetELF() &&
1965 "TLS not implemented for non-ELF targets");
1966 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1967 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1968 // otherwise use the "Local Exec" TLS Model
1969 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1970 return LowerToTLSGeneralDynamicModel(GA, DAG);
1971 else
1972 return LowerToTLSExecModels(GA, DAG);
1973}
1974
Dan Gohman475871a2008-07-27 21:46:04 +00001975SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001976 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001977 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001978 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001979 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001980 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1981 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001982 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001983 ARMConstantPoolValue *CPV =
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001984 new ARMConstantPoolValue(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001985 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001986 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001987 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001988 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001989 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001990 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001991 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001992 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001993 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001994 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001995 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001996 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001997 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001998 }
1999
2000 // If we have T2 ops, we can materialize the address directly via movt/movw
2001 // pair. This is always cheaper.
2002 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002003 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002004 // FIXME: Once remat is capable of dealing with instructions with register
2005 // operands, expand this into two nodes.
2006 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2007 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002008 } else {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002009 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2010 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2011 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2012 MachinePointerInfo::getConstantPool(),
2013 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002014 }
2015}
2016
Dan Gohman475871a2008-07-27 21:46:04 +00002017SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002018 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002019 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002020 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002021 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00002022 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002023 MachineFunction &MF = DAG.getMachineFunction();
2024 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2025
2026 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002027 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002028 // FIXME: Once remat is capable of dealing with instructions with register
2029 // operands, expand this into two nodes.
Evan Cheng53519f02011-01-21 18:55:51 +00002030 if (RelocM == Reloc::Static)
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002031 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2032 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
2033
Evan Cheng53519f02011-01-21 18:55:51 +00002034 unsigned Wrapper = (RelocM == Reloc::PIC_)
2035 ? ARMISD::WrapperPIC : ARMISD::WrapperDYN;
2036 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT,
Evan Cheng9fe20092011-01-20 08:34:58 +00002037 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Evan Chengfc8475b2011-01-19 02:16:49 +00002038 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
2039 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
2040 MachinePointerInfo::getGOT(), false, false, 0);
2041 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002042 }
2043
2044 unsigned ARMPCLabelIndex = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002045 SDValue CPAddr;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002046 if (RelocM == Reloc::Static) {
Evan Cheng1606e8e2009-03-13 07:51:59 +00002047 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002048 } else {
2049 ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00002050 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
2051 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002052 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002053 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00002054 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002055 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00002056
Evan Cheng9eda6892009-10-31 03:39:36 +00002057 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002058 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002059 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002060 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002061
2062 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002063 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002064 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00002065 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00002066
Evan Cheng63476a82009-09-03 07:04:02 +00002067 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002068 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00002069 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002070
2071 return Result;
2072}
2073
Dan Gohman475871a2008-07-27 21:46:04 +00002074SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002075 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002076 assert(Subtarget->isTargetELF() &&
2077 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002078 MachineFunction &MF = DAG.getMachineFunction();
2079 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002080 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002081 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002082 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002083 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00002084 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
2085 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00002086 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002087 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002088 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002089 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002090 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002091 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002092 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002093 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002094}
2095
Jim Grosbach0e0da732009-05-12 23:59:14 +00002096SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00002097ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
2098 const {
2099 DebugLoc dl = Op.getDebugLoc();
2100 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
2101 Op.getOperand(0), Op.getOperand(1));
2102}
2103
2104SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002105ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2106 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002107 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002108 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
2109 Op.getOperand(1), Val);
2110}
2111
2112SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002113ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2114 DebugLoc dl = Op.getDebugLoc();
2115 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2116 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2117}
2118
2119SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002120ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002121 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002122 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002123 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002124 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002125 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002126 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002127 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002128 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2129 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002130 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002131 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002132 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002133 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002134 EVT PtrVT = getPointerTy();
2135 DebugLoc dl = Op.getDebugLoc();
2136 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2137 SDValue CPAddr;
2138 unsigned PCAdj = (RelocM != Reloc::PIC_)
2139 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002140 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002141 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2142 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002143 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002144 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002145 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002146 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002147 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002148 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002149
2150 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002151 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002152 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2153 }
2154 return Result;
2155 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002156 }
2157}
2158
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002159static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002160 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002161 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002162 if (!Subtarget->hasDataBarrier()) {
2163 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2164 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2165 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002166 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002167 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002168 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002169 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002170 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002171
2172 SDValue Op5 = Op.getOperand(5);
2173 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2174 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2175 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2176 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2177
2178 ARM_MB::MemBOpt DMBOpt;
2179 if (isDeviceBarrier)
2180 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2181 else
2182 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2183 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2184 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002185}
2186
Evan Chengdfed19f2010-11-03 06:34:55 +00002187static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2188 const ARMSubtarget *Subtarget) {
2189 // ARM pre v5TE and Thumb1 does not have preload instructions.
2190 if (!(Subtarget->isThumb2() ||
2191 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2192 // Just preserve the chain.
2193 return Op.getOperand(0);
2194
2195 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002196 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2197 if (!isRead &&
2198 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2199 // ARMv7 with MP extension has PLDW.
2200 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002201
2202 if (Subtarget->isThumb())
2203 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002204 isRead = ~isRead & 1;
2205 unsigned isData = Subtarget->isThumb() ? 0 : 1;
Evan Chengdfed19f2010-11-03 06:34:55 +00002206
Evan Cheng416941d2010-11-04 05:19:35 +00002207 // Currently there is no intrinsic that matches pli.
Evan Chengdfed19f2010-11-03 06:34:55 +00002208 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002209 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2210 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002211}
2212
Dan Gohman1e93df62010-04-17 14:41:14 +00002213static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2214 MachineFunction &MF = DAG.getMachineFunction();
2215 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2216
Evan Chenga8e29892007-01-19 07:51:42 +00002217 // vastart just stores the address of the VarArgsFrameIndex slot into the
2218 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002219 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002220 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002221 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002222 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002223 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2224 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002225}
2226
Dan Gohman475871a2008-07-27 21:46:04 +00002227SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002228ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2229 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002230 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002231 MachineFunction &MF = DAG.getMachineFunction();
2232 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2233
2234 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002235 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002236 RC = ARM::tGPRRegisterClass;
2237 else
2238 RC = ARM::GPRRegisterClass;
2239
2240 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002241 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002242 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002243
2244 SDValue ArgValue2;
2245 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002246 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002247 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002248
2249 // Create load node to retrieve arguments from the stack.
2250 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002251 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002252 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002253 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002254 } else {
Devang Patel68e6bee2011-02-21 23:21:26 +00002255 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002256 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002257 }
2258
Jim Grosbache5165492009-11-09 00:11:35 +00002259 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002260}
2261
2262SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002263ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002264 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002265 const SmallVectorImpl<ISD::InputArg>
2266 &Ins,
2267 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002268 SmallVectorImpl<SDValue> &InVals)
2269 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002270
Bob Wilson1f595bb2009-04-17 19:07:39 +00002271 MachineFunction &MF = DAG.getMachineFunction();
2272 MachineFrameInfo *MFI = MF.getFrameInfo();
2273
Bob Wilson1f595bb2009-04-17 19:07:39 +00002274 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2275
2276 // Assign locations to all of the incoming arguments.
2277 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002278 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2279 *DAG.getContext());
2280 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002281 CCAssignFnForNode(CallConv, /* Return*/ false,
2282 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002283
2284 SmallVector<SDValue, 16> ArgValues;
Stuart Hastingsf222e592011-02-28 17:17:53 +00002285 int lastInsIndex = -1;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002286
Stuart Hastingsf222e592011-02-28 17:17:53 +00002287 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002288 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2289 CCValAssign &VA = ArgLocs[i];
2290
Bob Wilsondee46d72009-04-17 20:35:10 +00002291 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002292 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002293 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002294
Bob Wilson1f595bb2009-04-17 19:07:39 +00002295 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002296 // f64 and vector types are split up into multiple registers or
2297 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002298 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002299 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002300 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002301 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002302 SDValue ArgValue2;
2303 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002304 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002305 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2306 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002307 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002308 false, false, 0);
2309 } else {
2310 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2311 Chain, DAG, dl);
2312 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002313 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2314 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002315 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002316 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002317 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2318 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002319 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002320
Bob Wilson5bafff32009-06-22 23:27:02 +00002321 } else {
2322 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002323
Owen Anderson825b72b2009-08-11 20:47:22 +00002324 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002325 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002326 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002327 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002328 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002329 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002330 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002331 RC = (AFI->isThumb1OnlyFunction() ?
2332 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002333 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002334 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002335
2336 // Transform the arguments in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002337 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002338 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002339 }
2340
2341 // If this is an 8 or 16-bit value, it is really passed promoted
2342 // to 32 bits. Insert an assert[sz]ext to capture this, then
2343 // truncate to the right size.
2344 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002345 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002346 case CCValAssign::Full: break;
2347 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002348 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002349 break;
2350 case CCValAssign::SExt:
2351 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2352 DAG.getValueType(VA.getValVT()));
2353 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2354 break;
2355 case CCValAssign::ZExt:
2356 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2357 DAG.getValueType(VA.getValVT()));
2358 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2359 break;
2360 }
2361
Dan Gohman98ca4f22009-08-05 01:29:28 +00002362 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002363
2364 } else { // VA.isRegLoc()
2365
2366 // sanity check
2367 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002368 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002369
Stuart Hastingsf222e592011-02-28 17:17:53 +00002370 int index = ArgLocs[i].getValNo();
2371
2372 // Some Ins[] entries become multiple ArgLoc[] entries.
2373 // Process them only once.
2374 if (index != lastInsIndex)
2375 {
2376 ISD::ArgFlagsTy Flags = Ins[index].Flags;
2377 // FIXME: For now, all byval parameter objects are marked mutable. This can be
2378 // changed with more analysis.
2379 // In case of tail call optimization mark all arguments mutable. Since they
2380 // could be overwritten by lowering of arguments in case of a tail call.
2381 if (Flags.isByVal()) {
2382 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
2383 VA.getLocMemOffset(), false);
2384 InVals.push_back(DAG.getFrameIndex(FI, getPointerTy()));
2385 } else {
2386 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
2387 VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002388
Stuart Hastingsf222e592011-02-28 17:17:53 +00002389 // Create load nodes to retrieve arguments from the stack.
2390 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2391 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2392 MachinePointerInfo::getFixedStack(FI),
2393 false, false, 0));
2394 }
2395 lastInsIndex = index;
2396 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00002397 }
2398 }
2399
2400 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002401 if (isVarArg) {
2402 static const unsigned GPRArgRegs[] = {
2403 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2404 };
2405
Bob Wilsondee46d72009-04-17 20:35:10 +00002406 unsigned NumGPRs = CCInfo.getFirstUnallocated
2407 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002408
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002409 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002410 unsigned VARegSize = (4 - NumGPRs) * 4;
2411 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002412 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002413 if (VARegSaveSize) {
2414 // If this function is vararg, store any remaining integer argument regs
2415 // to their spots on the stack so that they may be loaded by deferencing
2416 // the result of va_next.
2417 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002418 AFI->setVarArgsFrameIndex(
2419 MFI->CreateFixedObject(VARegSaveSize,
2420 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002421 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002422 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2423 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002424
Dan Gohman475871a2008-07-27 21:46:04 +00002425 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002426 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002427 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002428 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002429 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002430 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002431 RC = ARM::GPRRegisterClass;
2432
Devang Patel68e6bee2011-02-21 23:21:26 +00002433 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002434 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002435 SDValue Store =
2436 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002437 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2438 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002439 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002440 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002441 DAG.getConstant(4, getPointerTy()));
2442 }
2443 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002444 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002445 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002446 } else
2447 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002448 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002449 }
2450
Dan Gohman98ca4f22009-08-05 01:29:28 +00002451 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002452}
2453
2454/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002455static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002456 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002457 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002458 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002459 // Maybe this has already been legalized into the constant pool?
2460 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002461 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002462 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002463 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002464 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002465 }
2466 }
2467 return false;
2468}
2469
Evan Chenga8e29892007-01-19 07:51:42 +00002470/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2471/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002472SDValue
2473ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002474 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002475 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002476 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002477 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002478 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002479 // Constant does not fit, try adjusting it by one?
2480 switch (CC) {
2481 default: break;
2482 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002483 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002484 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002485 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002486 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002487 }
2488 break;
2489 case ISD::SETULT:
2490 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002491 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002492 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002493 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002494 }
2495 break;
2496 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002497 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002498 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002499 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002500 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002501 }
2502 break;
2503 case ISD::SETULE:
2504 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002505 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002506 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002507 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002508 }
2509 break;
2510 }
2511 }
2512 }
2513
2514 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002515 ARMISD::NodeType CompareType;
2516 switch (CondCode) {
2517 default:
2518 CompareType = ARMISD::CMP;
2519 break;
2520 case ARMCC::EQ:
2521 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002522 // Uses only Z Flag
2523 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002524 break;
2525 }
Evan Cheng218977b2010-07-13 19:27:42 +00002526 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002527 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002528}
2529
2530/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002531SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002532ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002533 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002534 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002535 if (!isFloatingPointZero(RHS))
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002536 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002537 else
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002538 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
2539 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002540}
2541
Bob Wilson79f56c92011-03-08 01:17:20 +00002542/// duplicateCmp - Glue values can have only one use, so this function
2543/// duplicates a comparison node.
2544SDValue
2545ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
2546 unsigned Opc = Cmp.getOpcode();
2547 DebugLoc DL = Cmp.getDebugLoc();
2548 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
2549 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2550
2551 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
2552 Cmp = Cmp.getOperand(0);
2553 Opc = Cmp.getOpcode();
2554 if (Opc == ARMISD::CMPFP)
2555 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2556 else {
2557 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
2558 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
2559 }
2560 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
2561}
2562
Bill Wendlingde2b1512010-08-11 08:43:16 +00002563SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2564 SDValue Cond = Op.getOperand(0);
2565 SDValue SelectTrue = Op.getOperand(1);
2566 SDValue SelectFalse = Op.getOperand(2);
2567 DebugLoc dl = Op.getDebugLoc();
2568
2569 // Convert:
2570 //
2571 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2572 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2573 //
2574 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2575 const ConstantSDNode *CMOVTrue =
2576 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2577 const ConstantSDNode *CMOVFalse =
2578 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2579
2580 if (CMOVTrue && CMOVFalse) {
2581 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2582 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2583
2584 SDValue True;
2585 SDValue False;
2586 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2587 True = SelectTrue;
2588 False = SelectFalse;
2589 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2590 True = SelectFalse;
2591 False = SelectTrue;
2592 }
2593
2594 if (True.getNode() && False.getNode()) {
2595 EVT VT = Cond.getValueType();
2596 SDValue ARMcc = Cond.getOperand(2);
2597 SDValue CCR = Cond.getOperand(3);
Bob Wilson79f56c92011-03-08 01:17:20 +00002598 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00002599 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2600 }
2601 }
2602 }
2603
2604 return DAG.getSelectCC(dl, Cond,
2605 DAG.getConstant(0, Cond.getValueType()),
2606 SelectTrue, SelectFalse, ISD::SETNE);
2607}
2608
Dan Gohmand858e902010-04-17 15:26:15 +00002609SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002610 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002611 SDValue LHS = Op.getOperand(0);
2612 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002613 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002614 SDValue TrueVal = Op.getOperand(2);
2615 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002616 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002617
Owen Anderson825b72b2009-08-11 20:47:22 +00002618 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002619 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002620 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002621 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2622 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002623 }
2624
2625 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002626 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002627
Evan Cheng218977b2010-07-13 19:27:42 +00002628 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2629 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002630 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002631 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002632 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002633 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002634 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002635 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002636 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002637 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002638 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002639 }
2640 return Result;
2641}
2642
Evan Cheng218977b2010-07-13 19:27:42 +00002643/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2644/// to morph to an integer compare sequence.
2645static bool canChangeToInt(SDValue Op, bool &SeenZero,
2646 const ARMSubtarget *Subtarget) {
2647 SDNode *N = Op.getNode();
2648 if (!N->hasOneUse())
2649 // Otherwise it requires moving the value from fp to integer registers.
2650 return false;
2651 if (!N->getNumValues())
2652 return false;
2653 EVT VT = Op.getValueType();
2654 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2655 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2656 // vmrs are very slow, e.g. cortex-a8.
2657 return false;
2658
2659 if (isFloatingPointZero(Op)) {
2660 SeenZero = true;
2661 return true;
2662 }
2663 return ISD::isNormalLoad(N);
2664}
2665
2666static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2667 if (isFloatingPointZero(Op))
2668 return DAG.getConstant(0, MVT::i32);
2669
2670 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2671 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002672 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002673 Ld->isVolatile(), Ld->isNonTemporal(),
2674 Ld->getAlignment());
2675
2676 llvm_unreachable("Unknown VFP cmp argument!");
2677}
2678
2679static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2680 SDValue &RetVal1, SDValue &RetVal2) {
2681 if (isFloatingPointZero(Op)) {
2682 RetVal1 = DAG.getConstant(0, MVT::i32);
2683 RetVal2 = DAG.getConstant(0, MVT::i32);
2684 return;
2685 }
2686
2687 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2688 SDValue Ptr = Ld->getBasePtr();
2689 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2690 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002691 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002692 Ld->isVolatile(), Ld->isNonTemporal(),
2693 Ld->getAlignment());
2694
2695 EVT PtrType = Ptr.getValueType();
2696 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2697 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2698 PtrType, Ptr, DAG.getConstant(4, PtrType));
2699 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2700 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002701 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002702 Ld->isVolatile(), Ld->isNonTemporal(),
2703 NewAlign);
2704 return;
2705 }
2706
2707 llvm_unreachable("Unknown VFP cmp argument!");
2708}
2709
2710/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2711/// f32 and even f64 comparisons to integer ones.
2712SDValue
2713ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2714 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002715 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002716 SDValue LHS = Op.getOperand(2);
2717 SDValue RHS = Op.getOperand(3);
2718 SDValue Dest = Op.getOperand(4);
2719 DebugLoc dl = Op.getDebugLoc();
2720
2721 bool SeenZero = false;
2722 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2723 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002724 // If one of the operand is zero, it's safe to ignore the NaN case since
2725 // we only care about equality comparisons.
2726 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Bob Wilson1b772f92011-03-08 01:17:16 +00002727 // If unsafe fp math optimization is enabled and there are no other uses of
2728 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng218977b2010-07-13 19:27:42 +00002729 // to an integer comparison.
2730 if (CC == ISD::SETOEQ)
2731 CC = ISD::SETEQ;
2732 else if (CC == ISD::SETUNE)
2733 CC = ISD::SETNE;
2734
2735 SDValue ARMcc;
2736 if (LHS.getValueType() == MVT::f32) {
2737 LHS = bitcastf32Toi32(LHS, DAG);
2738 RHS = bitcastf32Toi32(RHS, DAG);
2739 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2740 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2741 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2742 Chain, Dest, ARMcc, CCR, Cmp);
2743 }
2744
2745 SDValue LHS1, LHS2;
2746 SDValue RHS1, RHS2;
2747 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2748 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2749 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2750 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002751 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002752 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2753 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2754 }
2755
2756 return SDValue();
2757}
2758
2759SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2760 SDValue Chain = Op.getOperand(0);
2761 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2762 SDValue LHS = Op.getOperand(2);
2763 SDValue RHS = Op.getOperand(3);
2764 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002765 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002766
Owen Anderson825b72b2009-08-11 20:47:22 +00002767 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002768 SDValue ARMcc;
2769 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002770 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002771 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002772 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002773 }
2774
Owen Anderson825b72b2009-08-11 20:47:22 +00002775 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002776
2777 if (UnsafeFPMath &&
2778 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2779 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2780 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2781 if (Result.getNode())
2782 return Result;
2783 }
2784
Evan Chenga8e29892007-01-19 07:51:42 +00002785 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002786 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002787
Evan Cheng218977b2010-07-13 19:27:42 +00002788 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2789 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002790 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002791 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002792 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002793 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002794 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002795 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2796 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002797 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002798 }
2799 return Res;
2800}
2801
Dan Gohmand858e902010-04-17 15:26:15 +00002802SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002803 SDValue Chain = Op.getOperand(0);
2804 SDValue Table = Op.getOperand(1);
2805 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002806 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002807
Owen Andersone50ed302009-08-10 22:56:29 +00002808 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002809 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2810 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002811 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002812 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002813 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002814 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2815 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002816 if (Subtarget->isThumb2()) {
2817 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2818 // which does another jump to the destination. This also makes it easier
2819 // to translate it to TBB / TBH later.
2820 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002821 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002822 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002823 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002824 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002825 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002826 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002827 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002828 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002829 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002830 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002831 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002832 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002833 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002834 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002835 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002836 }
Evan Chenga8e29892007-01-19 07:51:42 +00002837}
2838
Bob Wilson76a312b2010-03-19 22:51:32 +00002839static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2840 DebugLoc dl = Op.getDebugLoc();
2841 unsigned Opc;
2842
2843 switch (Op.getOpcode()) {
2844 default:
2845 assert(0 && "Invalid opcode!");
2846 case ISD::FP_TO_SINT:
2847 Opc = ARMISD::FTOSI;
2848 break;
2849 case ISD::FP_TO_UINT:
2850 Opc = ARMISD::FTOUI;
2851 break;
2852 }
2853 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002854 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00002855}
2856
2857static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2858 EVT VT = Op.getValueType();
2859 DebugLoc dl = Op.getDebugLoc();
2860 unsigned Opc;
2861
2862 switch (Op.getOpcode()) {
2863 default:
2864 assert(0 && "Invalid opcode!");
2865 case ISD::SINT_TO_FP:
2866 Opc = ARMISD::SITOF;
2867 break;
2868 case ISD::UINT_TO_FP:
2869 Opc = ARMISD::UITOF;
2870 break;
2871 }
2872
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002873 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00002874 return DAG.getNode(Opc, dl, VT, Op);
2875}
2876
Evan Cheng515fe3a2010-07-08 02:08:50 +00002877SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002878 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002879 SDValue Tmp0 = Op.getOperand(0);
2880 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002881 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002882 EVT VT = Op.getValueType();
2883 EVT SrcVT = Tmp1.getValueType();
Evan Chenge573fb32011-02-23 02:24:55 +00002884 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
2885 Tmp0.getOpcode() == ARMISD::VMOVDRR;
2886 bool UseNEON = !InGPR && Subtarget->hasNEON();
2887
2888 if (UseNEON) {
2889 // Use VBSL to copy the sign bit.
2890 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
2891 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
2892 DAG.getTargetConstant(EncodedVal, MVT::i32));
2893 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
2894 if (VT == MVT::f64)
2895 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
2896 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
2897 DAG.getConstant(32, MVT::i32));
2898 else /*if (VT == MVT::f32)*/
2899 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
2900 if (SrcVT == MVT::f32) {
2901 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
2902 if (VT == MVT::f64)
2903 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
2904 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
2905 DAG.getConstant(32, MVT::i32));
2906 }
2907 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
2908 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
2909
2910 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
2911 MVT::i32);
2912 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
2913 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
2914 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
2915
2916 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
2917 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
2918 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Chengc24ab5c2011-02-28 18:45:27 +00002919 if (VT == MVT::f32) {
Evan Chenge573fb32011-02-23 02:24:55 +00002920 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
2921 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
2922 DAG.getConstant(0, MVT::i32));
2923 } else {
2924 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
2925 }
2926
2927 return Res;
2928 }
Evan Chengc143dd42011-02-11 02:28:55 +00002929
2930 // Bitcast operand 1 to i32.
2931 if (SrcVT == MVT::f64)
2932 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
2933 &Tmp1, 1).getValue(1);
2934 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
2935
Evan Chenge573fb32011-02-23 02:24:55 +00002936 // Or in the signbit with integer operations.
2937 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
2938 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
2939 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
2940 if (VT == MVT::f32) {
2941 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
2942 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
2943 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
2944 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Chengc143dd42011-02-11 02:28:55 +00002945 }
2946
Evan Chenge573fb32011-02-23 02:24:55 +00002947 // f64: Or the high part with signbit and then combine two parts.
2948 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
2949 &Tmp0, 1);
2950 SDValue Lo = Tmp0.getValue(0);
2951 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
2952 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
2953 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chenga8e29892007-01-19 07:51:42 +00002954}
2955
Evan Cheng2457f2c2010-05-22 01:47:14 +00002956SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2957 MachineFunction &MF = DAG.getMachineFunction();
2958 MachineFrameInfo *MFI = MF.getFrameInfo();
2959 MFI->setReturnAddressIsTaken(true);
2960
2961 EVT VT = Op.getValueType();
2962 DebugLoc dl = Op.getDebugLoc();
2963 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2964 if (Depth) {
2965 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2966 SDValue Offset = DAG.getConstant(4, MVT::i32);
2967 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2968 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002969 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002970 }
2971
2972 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patel68e6bee2011-02-21 23:21:26 +00002973 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002974 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2975}
2976
Dan Gohmand858e902010-04-17 15:26:15 +00002977SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002978 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2979 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002980
Owen Andersone50ed302009-08-10 22:56:29 +00002981 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002982 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2983 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002984 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002985 ? ARM::R7 : ARM::R11;
2986 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2987 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002988 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2989 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002990 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002991 return FrameAddr;
2992}
2993
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002994/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00002995/// expand a bit convert where either the source or destination type is i64 to
2996/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2997/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2998/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002999static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00003000 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3001 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003002 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00003003
Bob Wilson9f3f0612010-04-17 05:30:19 +00003004 // This function is only supposed to be called for i64 types, either as the
3005 // source or destination of the bit convert.
3006 EVT SrcVT = Op.getValueType();
3007 EVT DstVT = N->getValueType(0);
3008 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003009 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003010
Bob Wilson9f3f0612010-04-17 05:30:19 +00003011 // Turn i64->f64 into VMOVDRR.
3012 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003013 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3014 DAG.getConstant(0, MVT::i32));
3015 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3016 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003017 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00003018 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00003019 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003020
Jim Grosbache5165492009-11-09 00:11:35 +00003021 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00003022 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
3023 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
3024 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
3025 // Merge the pieces into a single i64 value.
3026 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
3027 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003028
Bob Wilson9f3f0612010-04-17 05:30:19 +00003029 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00003030}
3031
Bob Wilson5bafff32009-06-22 23:27:02 +00003032/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003033/// Zero vectors are used to represent vector negation and in those cases
3034/// will be implemented with the NEON VNEG instruction. However, VNEG does
3035/// not support i64 elements, so sometimes the zero vectors will need to be
3036/// explicitly constructed. Regardless, use a canonical VMOV to create the
3037/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003038static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003039 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00003040 // The canonical modified immediate encoding of a zero vector is....0!
3041 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
3042 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
3043 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003044 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00003045}
3046
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003047/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
3048/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003049SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
3050 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003051 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3052 EVT VT = Op.getValueType();
3053 unsigned VTBits = VT.getSizeInBits();
3054 DebugLoc dl = Op.getDebugLoc();
3055 SDValue ShOpLo = Op.getOperand(0);
3056 SDValue ShOpHi = Op.getOperand(1);
3057 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003058 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003059 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003060
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003061 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
3062
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003063 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3064 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3065 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
3066 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3067 DAG.getConstant(VTBits, MVT::i32));
3068 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
3069 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003070 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003071
3072 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3073 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003074 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003075 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003076 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003077 CCR, Cmp);
3078
3079 SDValue Ops[2] = { Lo, Hi };
3080 return DAG.getMergeValues(Ops, 2, dl);
3081}
3082
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003083/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
3084/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003085SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
3086 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003087 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3088 EVT VT = Op.getValueType();
3089 unsigned VTBits = VT.getSizeInBits();
3090 DebugLoc dl = Op.getDebugLoc();
3091 SDValue ShOpLo = Op.getOperand(0);
3092 SDValue ShOpHi = Op.getOperand(1);
3093 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003094 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003095
3096 assert(Op.getOpcode() == ISD::SHL_PARTS);
3097 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3098 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3099 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
3100 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3101 DAG.getConstant(VTBits, MVT::i32));
3102 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
3103 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
3104
3105 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
3106 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3107 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003108 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003109 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003110 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003111 CCR, Cmp);
3112
3113 SDValue Ops[2] = { Lo, Hi };
3114 return DAG.getMergeValues(Ops, 2, dl);
3115}
3116
Jim Grosbach4725ca72010-09-08 03:54:02 +00003117SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00003118 SelectionDAG &DAG) const {
3119 // The rounding mode is in bits 23:22 of the FPSCR.
3120 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
3121 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
3122 // so that the shift + and get folded into a bitfield extract.
3123 DebugLoc dl = Op.getDebugLoc();
3124 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
3125 DAG.getConstant(Intrinsic::arm_get_fpscr,
3126 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003127 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00003128 DAG.getConstant(1U << 22, MVT::i32));
3129 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
3130 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003131 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00003132 DAG.getConstant(3, MVT::i32));
3133}
3134
Jim Grosbach3482c802010-01-18 19:58:49 +00003135static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3136 const ARMSubtarget *ST) {
3137 EVT VT = N->getValueType(0);
3138 DebugLoc dl = N->getDebugLoc();
3139
3140 if (!ST->hasV6T2Ops())
3141 return SDValue();
3142
3143 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3144 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3145}
3146
Bob Wilson5bafff32009-06-22 23:27:02 +00003147static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
3148 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003149 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003150 DebugLoc dl = N->getDebugLoc();
3151
Bob Wilsond5448bb2010-11-18 21:16:28 +00003152 if (!VT.isVector())
3153 return SDValue();
3154
Bob Wilson5bafff32009-06-22 23:27:02 +00003155 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00003156 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003157
Bob Wilsond5448bb2010-11-18 21:16:28 +00003158 // Left shifts translate directly to the vshiftu intrinsic.
3159 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00003160 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00003161 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
3162 N->getOperand(0), N->getOperand(1));
3163
3164 assert((N->getOpcode() == ISD::SRA ||
3165 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
3166
3167 // NEON uses the same intrinsics for both left and right shifts. For
3168 // right shifts, the shift amounts are negative, so negate the vector of
3169 // shift amounts.
3170 EVT ShiftVT = N->getOperand(1).getValueType();
3171 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
3172 getZeroVector(ShiftVT, DAG, dl),
3173 N->getOperand(1));
3174 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
3175 Intrinsic::arm_neon_vshifts :
3176 Intrinsic::arm_neon_vshiftu);
3177 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
3178 DAG.getConstant(vshiftInt, MVT::i32),
3179 N->getOperand(0), NegatedCount);
3180}
3181
3182static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3183 const ARMSubtarget *ST) {
3184 EVT VT = N->getValueType(0);
3185 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003186
Eli Friedmance392eb2009-08-22 03:13:10 +00003187 // We can get here for a node like i32 = ISD::SHL i32, i64
3188 if (VT != MVT::i64)
3189 return SDValue();
3190
3191 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003192 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003193
Chris Lattner27a6c732007-11-24 07:07:01 +00003194 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3195 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003196 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003197 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003198
Chris Lattner27a6c732007-11-24 07:07:01 +00003199 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003200 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003201
Chris Lattner27a6c732007-11-24 07:07:01 +00003202 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003203 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003204 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003205 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003206 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003207
Chris Lattner27a6c732007-11-24 07:07:01 +00003208 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3209 // captures the result into a carry flag.
3210 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003211 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003212
Chris Lattner27a6c732007-11-24 07:07:01 +00003213 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003214 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003215
Chris Lattner27a6c732007-11-24 07:07:01 +00003216 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003217 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003218}
3219
Bob Wilson5bafff32009-06-22 23:27:02 +00003220static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3221 SDValue TmpOp0, TmpOp1;
3222 bool Invert = false;
3223 bool Swap = false;
3224 unsigned Opc = 0;
3225
3226 SDValue Op0 = Op.getOperand(0);
3227 SDValue Op1 = Op.getOperand(1);
3228 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003229 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003230 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3231 DebugLoc dl = Op.getDebugLoc();
3232
3233 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3234 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003235 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003236 case ISD::SETUNE:
3237 case ISD::SETNE: Invert = true; // Fallthrough
3238 case ISD::SETOEQ:
3239 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3240 case ISD::SETOLT:
3241 case ISD::SETLT: Swap = true; // Fallthrough
3242 case ISD::SETOGT:
3243 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3244 case ISD::SETOLE:
3245 case ISD::SETLE: Swap = true; // Fallthrough
3246 case ISD::SETOGE:
3247 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3248 case ISD::SETUGE: Swap = true; // Fallthrough
3249 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3250 case ISD::SETUGT: Swap = true; // Fallthrough
3251 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3252 case ISD::SETUEQ: Invert = true; // Fallthrough
3253 case ISD::SETONE:
3254 // Expand this to (OLT | OGT).
3255 TmpOp0 = Op0;
3256 TmpOp1 = Op1;
3257 Opc = ISD::OR;
3258 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3259 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3260 break;
3261 case ISD::SETUO: Invert = true; // Fallthrough
3262 case ISD::SETO:
3263 // Expand this to (OLT | OGE).
3264 TmpOp0 = Op0;
3265 TmpOp1 = Op1;
3266 Opc = ISD::OR;
3267 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3268 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3269 break;
3270 }
3271 } else {
3272 // Integer comparisons.
3273 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003274 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003275 case ISD::SETNE: Invert = true;
3276 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3277 case ISD::SETLT: Swap = true;
3278 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3279 case ISD::SETLE: Swap = true;
3280 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3281 case ISD::SETULT: Swap = true;
3282 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3283 case ISD::SETULE: Swap = true;
3284 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3285 }
3286
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003287 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003288 if (Opc == ARMISD::VCEQ) {
3289
3290 SDValue AndOp;
3291 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3292 AndOp = Op0;
3293 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3294 AndOp = Op1;
3295
3296 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003297 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003298 AndOp = AndOp.getOperand(0);
3299
3300 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3301 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003302 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3303 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003304 Invert = !Invert;
3305 }
3306 }
3307 }
3308
3309 if (Swap)
3310 std::swap(Op0, Op1);
3311
Owen Andersonc24cb352010-11-08 23:21:22 +00003312 // If one of the operands is a constant vector zero, attempt to fold the
3313 // comparison to a specialized compare-against-zero form.
3314 SDValue SingleOp;
3315 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3316 SingleOp = Op0;
3317 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3318 if (Opc == ARMISD::VCGE)
3319 Opc = ARMISD::VCLEZ;
3320 else if (Opc == ARMISD::VCGT)
3321 Opc = ARMISD::VCLTZ;
3322 SingleOp = Op1;
3323 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003324
Owen Andersonc24cb352010-11-08 23:21:22 +00003325 SDValue Result;
3326 if (SingleOp.getNode()) {
3327 switch (Opc) {
3328 case ARMISD::VCEQ:
3329 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3330 case ARMISD::VCGE:
3331 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3332 case ARMISD::VCLEZ:
3333 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3334 case ARMISD::VCGT:
3335 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3336 case ARMISD::VCLTZ:
3337 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3338 default:
3339 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3340 }
3341 } else {
3342 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3343 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003344
3345 if (Invert)
3346 Result = DAG.getNOT(dl, Result, VT);
3347
3348 return Result;
3349}
3350
Bob Wilsond3c42842010-06-14 22:19:57 +00003351/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3352/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003353/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003354static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3355 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003356 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003357 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003358
Bob Wilson827b2102010-06-15 19:05:35 +00003359 // SplatBitSize is set to the smallest size that splats the vector, so a
3360 // zero vector will always have SplatBitSize == 8. However, NEON modified
3361 // immediate instructions others than VMOV do not support the 8-bit encoding
3362 // of a zero vector, and the default encoding of zero is supposed to be the
3363 // 32-bit version.
3364 if (SplatBits == 0)
3365 SplatBitSize = 32;
3366
Bob Wilson5bafff32009-06-22 23:27:02 +00003367 switch (SplatBitSize) {
3368 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003369 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003370 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003371 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003372 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003373 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003374 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003375 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003376 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003377
3378 case 16:
3379 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003380 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003381 if ((SplatBits & ~0xff) == 0) {
3382 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003383 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003384 Imm = SplatBits;
3385 break;
3386 }
3387 if ((SplatBits & ~0xff00) == 0) {
3388 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003389 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003390 Imm = SplatBits >> 8;
3391 break;
3392 }
3393 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003394
3395 case 32:
3396 // NEON's 32-bit VMOV supports splat values where:
3397 // * only one byte is nonzero, or
3398 // * the least significant byte is 0xff and the second byte is nonzero, or
3399 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003400 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003401 if ((SplatBits & ~0xff) == 0) {
3402 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003403 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003404 Imm = SplatBits;
3405 break;
3406 }
3407 if ((SplatBits & ~0xff00) == 0) {
3408 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003409 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003410 Imm = SplatBits >> 8;
3411 break;
3412 }
3413 if ((SplatBits & ~0xff0000) == 0) {
3414 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003415 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003416 Imm = SplatBits >> 16;
3417 break;
3418 }
3419 if ((SplatBits & ~0xff000000) == 0) {
3420 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003421 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003422 Imm = SplatBits >> 24;
3423 break;
3424 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003425
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003426 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3427 if (type == OtherModImm) return SDValue();
3428
Bob Wilson5bafff32009-06-22 23:27:02 +00003429 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003430 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3431 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003432 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003433 Imm = SplatBits >> 8;
3434 SplatBits |= 0xff;
3435 break;
3436 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003437
3438 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003439 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3440 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003441 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003442 Imm = SplatBits >> 16;
3443 SplatBits |= 0xffff;
3444 break;
3445 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003446
3447 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3448 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3449 // VMOV.I32. A (very) minor optimization would be to replicate the value
3450 // and fall through here to test for a valid 64-bit splat. But, then the
3451 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003452 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003453
3454 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003455 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003456 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003457 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003458 uint64_t BitMask = 0xff;
3459 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003460 unsigned ImmMask = 1;
3461 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003462 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003463 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003464 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003465 Imm |= ImmMask;
3466 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003467 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003468 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003469 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003470 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003471 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003472 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003473 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003474 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003475 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003476 break;
3477 }
3478
Bob Wilson1a913ed2010-06-11 21:34:50 +00003479 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003480 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003481 return SDValue();
3482 }
3483
Bob Wilsoncba270d2010-07-13 21:16:48 +00003484 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3485 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003486}
3487
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003488static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3489 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003490 unsigned NumElts = VT.getVectorNumElements();
3491 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003492
3493 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3494 if (M[0] < 0)
3495 return false;
3496
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003497 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003498
3499 // If this is a VEXT shuffle, the immediate value is the index of the first
3500 // element. The other shuffle indices must be the successive elements after
3501 // the first one.
3502 unsigned ExpectedElt = Imm;
3503 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003504 // Increment the expected index. If it wraps around, it may still be
3505 // a VEXT but the source vectors must be swapped.
3506 ExpectedElt += 1;
3507 if (ExpectedElt == NumElts * 2) {
3508 ExpectedElt = 0;
3509 ReverseVEXT = true;
3510 }
3511
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003512 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003513 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003514 return false;
3515 }
3516
3517 // Adjust the index value if the source operands will be swapped.
3518 if (ReverseVEXT)
3519 Imm -= NumElts;
3520
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003521 return true;
3522}
3523
Bob Wilson8bb9e482009-07-26 00:39:34 +00003524/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3525/// instruction with the specified blocksize. (The order of the elements
3526/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003527static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3528 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003529 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3530 "Only possible block sizes for VREV are: 16, 32, 64");
3531
Bob Wilson8bb9e482009-07-26 00:39:34 +00003532 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003533 if (EltSz == 64)
3534 return false;
3535
3536 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003537 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003538 // If the first shuffle index is UNDEF, be optimistic.
3539 if (M[0] < 0)
3540 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003541
3542 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3543 return false;
3544
3545 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003546 if (M[i] < 0) continue; // ignore UNDEF indices
3547 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003548 return false;
3549 }
3550
3551 return true;
3552}
3553
Bill Wendling0d4c9d92011-03-15 21:15:20 +00003554static bool isVTBLMask(const SmallVectorImpl<int> &M, EVT VT) {
3555 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
3556 // range, then 0 is placed into the resulting vector. So pretty much any mask
3557 // of 8 elements can work here.
3558 return VT == MVT::v8i8 && M.size() == 8;
3559}
3560
Bob Wilsonc692cb72009-08-21 20:54:19 +00003561static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3562 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003563 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3564 if (EltSz == 64)
3565 return false;
3566
Bob Wilsonc692cb72009-08-21 20:54:19 +00003567 unsigned NumElts = VT.getVectorNumElements();
3568 WhichResult = (M[0] == 0 ? 0 : 1);
3569 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003570 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3571 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003572 return false;
3573 }
3574 return true;
3575}
3576
Bob Wilson324f4f12009-12-03 06:40:55 +00003577/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3578/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3579/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3580static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3581 unsigned &WhichResult) {
3582 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3583 if (EltSz == 64)
3584 return false;
3585
3586 unsigned NumElts = VT.getVectorNumElements();
3587 WhichResult = (M[0] == 0 ? 0 : 1);
3588 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003589 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3590 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003591 return false;
3592 }
3593 return true;
3594}
3595
Bob Wilsonc692cb72009-08-21 20:54:19 +00003596static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3597 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003598 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3599 if (EltSz == 64)
3600 return false;
3601
Bob Wilsonc692cb72009-08-21 20:54:19 +00003602 unsigned NumElts = VT.getVectorNumElements();
3603 WhichResult = (M[0] == 0 ? 0 : 1);
3604 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003605 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003606 if ((unsigned) M[i] != 2 * i + WhichResult)
3607 return false;
3608 }
3609
3610 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003611 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003612 return false;
3613
3614 return true;
3615}
3616
Bob Wilson324f4f12009-12-03 06:40:55 +00003617/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3618/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3619/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3620static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3621 unsigned &WhichResult) {
3622 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3623 if (EltSz == 64)
3624 return false;
3625
3626 unsigned Half = VT.getVectorNumElements() / 2;
3627 WhichResult = (M[0] == 0 ? 0 : 1);
3628 for (unsigned j = 0; j != 2; ++j) {
3629 unsigned Idx = WhichResult;
3630 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003631 int MIdx = M[i + j * Half];
3632 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003633 return false;
3634 Idx += 2;
3635 }
3636 }
3637
3638 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3639 if (VT.is64BitVector() && EltSz == 32)
3640 return false;
3641
3642 return true;
3643}
3644
Bob Wilsonc692cb72009-08-21 20:54:19 +00003645static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3646 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003647 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3648 if (EltSz == 64)
3649 return false;
3650
Bob Wilsonc692cb72009-08-21 20:54:19 +00003651 unsigned NumElts = VT.getVectorNumElements();
3652 WhichResult = (M[0] == 0 ? 0 : 1);
3653 unsigned Idx = WhichResult * NumElts / 2;
3654 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003655 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3656 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003657 return false;
3658 Idx += 1;
3659 }
3660
3661 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003662 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003663 return false;
3664
3665 return true;
3666}
3667
Bob Wilson324f4f12009-12-03 06:40:55 +00003668/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3669/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3670/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3671static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3672 unsigned &WhichResult) {
3673 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3674 if (EltSz == 64)
3675 return false;
3676
3677 unsigned NumElts = VT.getVectorNumElements();
3678 WhichResult = (M[0] == 0 ? 0 : 1);
3679 unsigned Idx = WhichResult * NumElts / 2;
3680 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003681 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3682 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003683 return false;
3684 Idx += 1;
3685 }
3686
3687 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3688 if (VT.is64BitVector() && EltSz == 32)
3689 return false;
3690
3691 return true;
3692}
3693
Dale Johannesenf630c712010-07-29 20:10:08 +00003694// If N is an integer constant that can be moved into a register in one
3695// instruction, return an SDValue of such a constant (will become a MOV
3696// instruction). Otherwise return null.
3697static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3698 const ARMSubtarget *ST, DebugLoc dl) {
3699 uint64_t Val;
3700 if (!isa<ConstantSDNode>(N))
3701 return SDValue();
3702 Val = cast<ConstantSDNode>(N)->getZExtValue();
3703
3704 if (ST->isThumb1Only()) {
3705 if (Val <= 255 || ~Val <= 255)
3706 return DAG.getConstant(Val, MVT::i32);
3707 } else {
3708 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3709 return DAG.getConstant(Val, MVT::i32);
3710 }
3711 return SDValue();
3712}
3713
Bob Wilson5bafff32009-06-22 23:27:02 +00003714// If this is a case we can't handle, return null and let the default
3715// expansion code take care of it.
Bob Wilson11a1dff2011-01-07 21:37:30 +00003716SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
3717 const ARMSubtarget *ST) const {
Bob Wilsond06791f2009-08-13 01:57:47 +00003718 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003719 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003720 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003721
3722 APInt SplatBits, SplatUndef;
3723 unsigned SplatBitSize;
3724 bool HasAnyUndefs;
3725 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003726 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003727 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003728 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003729 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003730 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003731 DAG, VmovVT, VT.is128BitVector(),
3732 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003733 if (Val.getNode()) {
3734 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003735 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003736 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003737
3738 // Try an immediate VMVN.
3739 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3740 ((1LL << SplatBitSize) - 1));
3741 Val = isNEONModifiedImm(NegatedImm,
3742 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003743 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003744 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003745 if (Val.getNode()) {
3746 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003747 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003748 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003749 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003750 }
3751
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003752 // Scan through the operands to see if only one value is used.
3753 unsigned NumElts = VT.getVectorNumElements();
3754 bool isOnlyLowElement = true;
3755 bool usesOnlyOneValue = true;
3756 bool isConstant = true;
3757 SDValue Value;
3758 for (unsigned i = 0; i < NumElts; ++i) {
3759 SDValue V = Op.getOperand(i);
3760 if (V.getOpcode() == ISD::UNDEF)
3761 continue;
3762 if (i > 0)
3763 isOnlyLowElement = false;
3764 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3765 isConstant = false;
3766
3767 if (!Value.getNode())
3768 Value = V;
3769 else if (V != Value)
3770 usesOnlyOneValue = false;
3771 }
3772
3773 if (!Value.getNode())
3774 return DAG.getUNDEF(VT);
3775
3776 if (isOnlyLowElement)
3777 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3778
Dale Johannesenf630c712010-07-29 20:10:08 +00003779 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3780
Dale Johannesen575cd142010-10-19 20:00:17 +00003781 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3782 // i32 and try again.
3783 if (usesOnlyOneValue && EltSize <= 32) {
3784 if (!isConstant)
3785 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3786 if (VT.getVectorElementType().isFloatingPoint()) {
3787 SmallVector<SDValue, 8> Ops;
3788 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003789 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00003790 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00003791 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
3792 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003793 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3794 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003795 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003796 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003797 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3798 if (Val.getNode())
3799 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003800 }
3801
3802 // If all elements are constants and the case above didn't get hit, fall back
3803 // to the default expansion, which will generate a load from the constant
3804 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003805 if (isConstant)
3806 return SDValue();
3807
Bob Wilson11a1dff2011-01-07 21:37:30 +00003808 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
3809 if (NumElts >= 4) {
3810 SDValue shuffle = ReconstructShuffle(Op, DAG);
3811 if (shuffle != SDValue())
3812 return shuffle;
3813 }
3814
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003815 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003816 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3817 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003818 if (EltSize >= 32) {
3819 // Do the expansion with floating-point types, since that is what the VFP
3820 // registers are defined to use, and since i64 is not legal.
3821 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3822 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003823 SmallVector<SDValue, 8> Ops;
3824 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003825 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003826 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003827 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003828 }
3829
3830 return SDValue();
3831}
3832
Bob Wilson11a1dff2011-01-07 21:37:30 +00003833// Gather data to see if the operation can be modelled as a
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003834// shuffle in combination with VEXTs.
Eric Christopher41262da2011-01-14 23:50:53 +00003835SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
3836 SelectionDAG &DAG) const {
Bob Wilson11a1dff2011-01-07 21:37:30 +00003837 DebugLoc dl = Op.getDebugLoc();
3838 EVT VT = Op.getValueType();
3839 unsigned NumElts = VT.getVectorNumElements();
3840
3841 SmallVector<SDValue, 2> SourceVecs;
3842 SmallVector<unsigned, 2> MinElts;
3843 SmallVector<unsigned, 2> MaxElts;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003844
Bob Wilson11a1dff2011-01-07 21:37:30 +00003845 for (unsigned i = 0; i < NumElts; ++i) {
3846 SDValue V = Op.getOperand(i);
3847 if (V.getOpcode() == ISD::UNDEF)
3848 continue;
3849 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
3850 // A shuffle can only come from building a vector from various
3851 // elements of other vectors.
3852 return SDValue();
3853 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003854
Bob Wilson11a1dff2011-01-07 21:37:30 +00003855 // Record this extraction against the appropriate vector if possible...
3856 SDValue SourceVec = V.getOperand(0);
3857 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
3858 bool FoundSource = false;
3859 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
3860 if (SourceVecs[j] == SourceVec) {
3861 if (MinElts[j] > EltNo)
3862 MinElts[j] = EltNo;
3863 if (MaxElts[j] < EltNo)
3864 MaxElts[j] = EltNo;
3865 FoundSource = true;
3866 break;
3867 }
3868 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003869
Bob Wilson11a1dff2011-01-07 21:37:30 +00003870 // Or record a new source if not...
3871 if (!FoundSource) {
3872 SourceVecs.push_back(SourceVec);
3873 MinElts.push_back(EltNo);
3874 MaxElts.push_back(EltNo);
3875 }
3876 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003877
Bob Wilson11a1dff2011-01-07 21:37:30 +00003878 // Currently only do something sane when at most two source vectors
3879 // involved.
3880 if (SourceVecs.size() > 2)
3881 return SDValue();
3882
3883 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
3884 int VEXTOffsets[2] = {0, 0};
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003885
Bob Wilson11a1dff2011-01-07 21:37:30 +00003886 // This loop extracts the usage patterns of the source vectors
3887 // and prepares appropriate SDValues for a shuffle if possible.
3888 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
3889 if (SourceVecs[i].getValueType() == VT) {
3890 // No VEXT necessary
3891 ShuffleSrcs[i] = SourceVecs[i];
3892 VEXTOffsets[i] = 0;
3893 continue;
3894 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
3895 // It probably isn't worth padding out a smaller vector just to
3896 // break it down again in a shuffle.
3897 return SDValue();
3898 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003899
Bob Wilson11a1dff2011-01-07 21:37:30 +00003900 // Since only 64-bit and 128-bit vectors are legal on ARM and
3901 // we've eliminated the other cases...
Bob Wilson70f85732011-01-07 23:40:46 +00003902 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
3903 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003904
Bob Wilson11a1dff2011-01-07 21:37:30 +00003905 if (MaxElts[i] - MinElts[i] >= NumElts) {
3906 // Span too large for a VEXT to cope
3907 return SDValue();
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003908 }
3909
Bob Wilson11a1dff2011-01-07 21:37:30 +00003910 if (MinElts[i] >= NumElts) {
3911 // The extraction can just take the second half
3912 VEXTOffsets[i] = NumElts;
Eric Christopher41262da2011-01-14 23:50:53 +00003913 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3914 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003915 DAG.getIntPtrConstant(NumElts));
3916 } else if (MaxElts[i] < NumElts) {
3917 // The extraction can just take the first half
3918 VEXTOffsets[i] = 0;
Eric Christopher41262da2011-01-14 23:50:53 +00003919 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3920 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003921 DAG.getIntPtrConstant(0));
3922 } else {
3923 // An actual VEXT is needed
3924 VEXTOffsets[i] = MinElts[i];
Eric Christopher41262da2011-01-14 23:50:53 +00003925 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3926 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003927 DAG.getIntPtrConstant(0));
Eric Christopher41262da2011-01-14 23:50:53 +00003928 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
3929 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00003930 DAG.getIntPtrConstant(NumElts));
3931 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
3932 DAG.getConstant(VEXTOffsets[i], MVT::i32));
3933 }
3934 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003935
Bob Wilson11a1dff2011-01-07 21:37:30 +00003936 SmallVector<int, 8> Mask;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003937
Bob Wilson11a1dff2011-01-07 21:37:30 +00003938 for (unsigned i = 0; i < NumElts; ++i) {
3939 SDValue Entry = Op.getOperand(i);
3940 if (Entry.getOpcode() == ISD::UNDEF) {
3941 Mask.push_back(-1);
3942 continue;
3943 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003944
Bob Wilson11a1dff2011-01-07 21:37:30 +00003945 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher41262da2011-01-14 23:50:53 +00003946 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
3947 .getOperand(1))->getSExtValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00003948 if (ExtractVec == SourceVecs[0]) {
3949 Mask.push_back(ExtractElt - VEXTOffsets[0]);
3950 } else {
3951 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
3952 }
3953 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003954
Bob Wilson11a1dff2011-01-07 21:37:30 +00003955 // Final check before we try to produce nonsense...
3956 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher41262da2011-01-14 23:50:53 +00003957 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
3958 &Mask[0]);
Andrew Trick7fa75ce2011-01-19 02:26:13 +00003959
Bob Wilson11a1dff2011-01-07 21:37:30 +00003960 return SDValue();
3961}
3962
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003963/// isShuffleMaskLegal - Targets can use this to indicate that they only
3964/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3965/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3966/// are assumed to be legal.
3967bool
3968ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3969 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003970 if (VT.getVectorNumElements() == 4 &&
3971 (VT.is128BitVector() || VT.is64BitVector())) {
3972 unsigned PFIndexes[4];
3973 for (unsigned i = 0; i != 4; ++i) {
3974 if (M[i] < 0)
3975 PFIndexes[i] = 8;
3976 else
3977 PFIndexes[i] = M[i];
3978 }
3979
3980 // Compute the index in the perfect shuffle table.
3981 unsigned PFTableIndex =
3982 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3983 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3984 unsigned Cost = (PFEntry >> 30);
3985
3986 if (Cost <= 4)
3987 return true;
3988 }
3989
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003990 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003991 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003992
Bob Wilson53dd2452010-06-07 23:53:38 +00003993 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3994 return (EltSize >= 32 ||
3995 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003996 isVREVMask(M, VT, 64) ||
3997 isVREVMask(M, VT, 32) ||
3998 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003999 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling0d4c9d92011-03-15 21:15:20 +00004000 isVTBLMask(M, VT) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004001 isVTRNMask(M, VT, WhichResult) ||
4002 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00004003 isVZIPMask(M, VT, WhichResult) ||
4004 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
4005 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
4006 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004007}
4008
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004009/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4010/// the specified operations to build the shuffle.
4011static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
4012 SDValue RHS, SelectionDAG &DAG,
4013 DebugLoc dl) {
4014 unsigned OpNum = (PFEntry >> 26) & 0x0F;
4015 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
4016 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
4017
4018 enum {
4019 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
4020 OP_VREV,
4021 OP_VDUP0,
4022 OP_VDUP1,
4023 OP_VDUP2,
4024 OP_VDUP3,
4025 OP_VEXT1,
4026 OP_VEXT2,
4027 OP_VEXT3,
4028 OP_VUZPL, // VUZP, left result
4029 OP_VUZPR, // VUZP, right result
4030 OP_VZIPL, // VZIP, left result
4031 OP_VZIPR, // VZIP, right result
4032 OP_VTRNL, // VTRN, left result
4033 OP_VTRNR // VTRN, right result
4034 };
4035
4036 if (OpNum == OP_COPY) {
4037 if (LHSID == (1*9+2)*9+3) return LHS;
4038 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4039 return RHS;
4040 }
4041
4042 SDValue OpLHS, OpRHS;
4043 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4044 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
4045 EVT VT = OpLHS.getValueType();
4046
4047 switch (OpNum) {
4048 default: llvm_unreachable("Unknown shuffle opcode!");
4049 case OP_VREV:
4050 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
4051 case OP_VDUP0:
4052 case OP_VDUP1:
4053 case OP_VDUP2:
4054 case OP_VDUP3:
4055 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004056 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004057 case OP_VEXT1:
4058 case OP_VEXT2:
4059 case OP_VEXT3:
4060 return DAG.getNode(ARMISD::VEXT, dl, VT,
4061 OpLHS, OpRHS,
4062 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
4063 case OP_VUZPL:
4064 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004065 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004066 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
4067 case OP_VZIPL:
4068 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004069 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004070 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
4071 case OP_VTRNL:
4072 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004073 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4074 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004075 }
4076}
4077
Bill Wendling69a05a72011-03-14 23:02:38 +00004078static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
4079 SmallVectorImpl<int> &ShuffleMask,
4080 SelectionDAG &DAG) {
4081 // Check to see if we can use the VTBL instruction.
4082 SDValue V1 = Op.getOperand(0);
4083 SDValue V2 = Op.getOperand(1);
4084 DebugLoc DL = Op.getDebugLoc();
4085
4086 SmallVector<SDValue, 8> VTBLMask;
4087 for (SmallVectorImpl<int>::iterator
4088 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
4089 VTBLMask.push_back(DAG.getConstant(*I, MVT::i32));
4090
4091 if (V2.getNode()->getOpcode() == ISD::UNDEF)
4092 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
4093 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4094 &VTBLMask[0], 8));
Bill Wendlinga24cb402011-03-15 20:47:26 +00004095
4096 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
4097 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4098 &VTBLMask[0], 8));
Bill Wendling69a05a72011-03-14 23:02:38 +00004099}
4100
Bob Wilson5bafff32009-06-22 23:27:02 +00004101static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004102 SDValue V1 = Op.getOperand(0);
4103 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00004104 DebugLoc dl = Op.getDebugLoc();
4105 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004106 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004107 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00004108
Bob Wilson28865062009-08-13 02:13:04 +00004109 // Convert shuffles that are directly supported on NEON to target-specific
4110 // DAG nodes, instead of keeping them as shuffles and matching them again
4111 // during code selection. This is more efficient and avoids the possibility
4112 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00004113 // FIXME: floating-point vectors should be canonicalized to integer vectors
4114 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004115 SVN->getMask(ShuffleMask);
4116
Bob Wilson53dd2452010-06-07 23:53:38 +00004117 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4118 if (EltSize <= 32) {
4119 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
4120 int Lane = SVN->getSplatIndex();
4121 // If this is undef splat, generate it via "just" vdup, if possible.
4122 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00004123
Bob Wilson53dd2452010-06-07 23:53:38 +00004124 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4125 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
4126 }
4127 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
4128 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004129 }
Bob Wilson53dd2452010-06-07 23:53:38 +00004130
4131 bool ReverseVEXT;
4132 unsigned Imm;
4133 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
4134 if (ReverseVEXT)
4135 std::swap(V1, V2);
4136 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
4137 DAG.getConstant(Imm, MVT::i32));
4138 }
4139
4140 if (isVREVMask(ShuffleMask, VT, 64))
4141 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
4142 if (isVREVMask(ShuffleMask, VT, 32))
4143 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
4144 if (isVREVMask(ShuffleMask, VT, 16))
4145 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
4146
4147 // Check for Neon shuffles that modify both input vectors in place.
4148 // If both results are used, i.e., if there are two shuffles with the same
4149 // source operands and with masks corresponding to both results of one of
4150 // these operations, DAG memoization will ensure that a single node is
4151 // used for both shuffles.
4152 unsigned WhichResult;
4153 if (isVTRNMask(ShuffleMask, VT, WhichResult))
4154 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4155 V1, V2).getValue(WhichResult);
4156 if (isVUZPMask(ShuffleMask, VT, WhichResult))
4157 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4158 V1, V2).getValue(WhichResult);
4159 if (isVZIPMask(ShuffleMask, VT, WhichResult))
4160 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4161 V1, V2).getValue(WhichResult);
4162
4163 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
4164 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4165 V1, V1).getValue(WhichResult);
4166 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4167 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4168 V1, V1).getValue(WhichResult);
4169 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4170 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4171 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00004172 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004173
Bob Wilsonc692cb72009-08-21 20:54:19 +00004174 // If the shuffle is not directly supported and it has 4 elements, use
4175 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004176 unsigned NumElts = VT.getVectorNumElements();
4177 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004178 unsigned PFIndexes[4];
4179 for (unsigned i = 0; i != 4; ++i) {
4180 if (ShuffleMask[i] < 0)
4181 PFIndexes[i] = 8;
4182 else
4183 PFIndexes[i] = ShuffleMask[i];
4184 }
4185
4186 // Compute the index in the perfect shuffle table.
4187 unsigned PFTableIndex =
4188 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004189 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4190 unsigned Cost = (PFEntry >> 30);
4191
4192 if (Cost <= 4)
4193 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
4194 }
Bob Wilsond8e17572009-08-12 22:31:50 +00004195
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004196 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004197 if (EltSize >= 32) {
4198 // Do the expansion with floating-point types, since that is what the VFP
4199 // registers are defined to use, and since i64 is not legal.
4200 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4201 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004202 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
4203 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004204 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004205 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00004206 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004207 Ops.push_back(DAG.getUNDEF(EltVT));
4208 else
4209 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
4210 ShuffleMask[i] < (int)NumElts ? V1 : V2,
4211 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
4212 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00004213 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004214 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004215 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00004216 }
4217
Bill Wendling69a05a72011-03-14 23:02:38 +00004218 if (VT == MVT::v8i8) {
4219 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
4220 if (NewOp.getNode())
4221 return NewOp;
4222 }
4223
Bob Wilson22cac0d2009-08-14 05:16:33 +00004224 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004225}
4226
Bob Wilson5bafff32009-06-22 23:27:02 +00004227static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00004228 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00004229 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00004230 if (!isa<ConstantSDNode>(Lane))
4231 return SDValue();
4232
4233 SDValue Vec = Op.getOperand(0);
4234 if (Op.getValueType() == MVT::i32 &&
4235 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
4236 DebugLoc dl = Op.getDebugLoc();
4237 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
4238 }
4239
4240 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00004241}
4242
Bob Wilsona6d65862009-08-03 20:36:38 +00004243static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
4244 // The only time a CONCAT_VECTORS operation can have legal types is when
4245 // two 64-bit vectors are concatenated to a 128-bit vector.
4246 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
4247 "unexpected CONCAT_VECTORS");
4248 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004249 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00004250 SDValue Op0 = Op.getOperand(0);
4251 SDValue Op1 = Op.getOperand(1);
4252 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004253 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004254 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00004255 DAG.getIntPtrConstant(0));
4256 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004258 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00004259 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004260 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004261}
4262
Bob Wilson626613d2010-11-23 19:38:38 +00004263/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
4264/// element has been zero/sign-extended, depending on the isSigned parameter,
4265/// from an integer type half its size.
4266static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
4267 bool isSigned) {
4268 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
4269 EVT VT = N->getValueType(0);
4270 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
4271 SDNode *BVN = N->getOperand(0).getNode();
4272 if (BVN->getValueType(0) != MVT::v4i32 ||
4273 BVN->getOpcode() != ISD::BUILD_VECTOR)
4274 return false;
4275 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4276 unsigned HiElt = 1 - LoElt;
4277 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
4278 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
4279 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
4280 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
4281 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
4282 return false;
4283 if (isSigned) {
4284 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
4285 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
4286 return true;
4287 } else {
4288 if (Hi0->isNullValue() && Hi1->isNullValue())
4289 return true;
4290 }
4291 return false;
4292 }
4293
4294 if (N->getOpcode() != ISD::BUILD_VECTOR)
4295 return false;
4296
4297 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
4298 SDNode *Elt = N->getOperand(i).getNode();
4299 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
4300 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4301 unsigned HalfSize = EltSize / 2;
4302 if (isSigned) {
4303 int64_t SExtVal = C->getSExtValue();
4304 if ((SExtVal >> HalfSize) != (SExtVal >> EltSize))
4305 return false;
4306 } else {
4307 if ((C->getZExtValue() >> HalfSize) != 0)
4308 return false;
4309 }
4310 continue;
4311 }
4312 return false;
4313 }
4314
4315 return true;
4316}
4317
4318/// isSignExtended - Check if a node is a vector value that is sign-extended
4319/// or a constant BUILD_VECTOR with sign-extended elements.
4320static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
4321 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
4322 return true;
4323 if (isExtendedBUILD_VECTOR(N, DAG, true))
4324 return true;
4325 return false;
4326}
4327
4328/// isZeroExtended - Check if a node is a vector value that is zero-extended
4329/// or a constant BUILD_VECTOR with zero-extended elements.
4330static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
4331 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
4332 return true;
4333 if (isExtendedBUILD_VECTOR(N, DAG, false))
4334 return true;
4335 return false;
4336}
4337
4338/// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending
4339/// load, or BUILD_VECTOR with extended elements, return the unextended value.
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004340static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
4341 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
4342 return N->getOperand(0);
Bob Wilson626613d2010-11-23 19:38:38 +00004343 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
4344 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
4345 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
4346 LD->isNonTemporal(), LD->getAlignment());
4347 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
4348 // have been legalized as a BITCAST from v4i32.
4349 if (N->getOpcode() == ISD::BITCAST) {
4350 SDNode *BVN = N->getOperand(0).getNode();
4351 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
4352 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
4353 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4354 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
4355 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
4356 }
4357 // Construct a new BUILD_VECTOR with elements truncated to half the size.
4358 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
4359 EVT VT = N->getValueType(0);
4360 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
4361 unsigned NumElts = VT.getVectorNumElements();
4362 MVT TruncVT = MVT::getIntegerVT(EltSize);
4363 SmallVector<SDValue, 8> Ops;
4364 for (unsigned i = 0; i != NumElts; ++i) {
4365 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
4366 const APInt &CInt = C->getAPIntValue();
Jay Foad40f8f622010-12-07 08:25:19 +00004367 Ops.push_back(DAG.getConstant(CInt.trunc(EltSize), TruncVT));
Bob Wilson626613d2010-11-23 19:38:38 +00004368 }
4369 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
4370 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004371}
4372
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004373static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
4374 unsigned Opcode = N->getOpcode();
4375 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
4376 SDNode *N0 = N->getOperand(0).getNode();
4377 SDNode *N1 = N->getOperand(1).getNode();
4378 return N0->hasOneUse() && N1->hasOneUse() &&
4379 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
4380 }
4381 return false;
4382}
4383
4384static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
4385 unsigned Opcode = N->getOpcode();
4386 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
4387 SDNode *N0 = N->getOperand(0).getNode();
4388 SDNode *N1 = N->getOperand(1).getNode();
4389 return N0->hasOneUse() && N1->hasOneUse() &&
4390 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
4391 }
4392 return false;
4393}
4394
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004395static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
4396 // Multiplications are only custom-lowered for 128-bit vectors so that
4397 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
4398 EVT VT = Op.getValueType();
4399 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
4400 SDNode *N0 = Op.getOperand(0).getNode();
4401 SDNode *N1 = Op.getOperand(1).getNode();
4402 unsigned NewOpc = 0;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004403 bool isMLA = false;
4404 bool isN0SExt = isSignExtended(N0, DAG);
4405 bool isN1SExt = isSignExtended(N1, DAG);
4406 if (isN0SExt && isN1SExt)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004407 NewOpc = ARMISD::VMULLs;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004408 else {
4409 bool isN0ZExt = isZeroExtended(N0, DAG);
4410 bool isN1ZExt = isZeroExtended(N1, DAG);
4411 if (isN0ZExt && isN1ZExt)
4412 NewOpc = ARMISD::VMULLu;
4413 else if (isN1SExt || isN1ZExt) {
4414 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
4415 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
4416 if (isN1SExt && isAddSubSExt(N0, DAG)) {
4417 NewOpc = ARMISD::VMULLs;
4418 isMLA = true;
4419 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
4420 NewOpc = ARMISD::VMULLu;
4421 isMLA = true;
4422 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
4423 std::swap(N0, N1);
4424 NewOpc = ARMISD::VMULLu;
4425 isMLA = true;
4426 }
4427 }
4428
4429 if (!NewOpc) {
4430 if (VT == MVT::v2i64)
4431 // Fall through to expand this. It is not legal.
4432 return SDValue();
4433 else
4434 // Other vector multiplications are legal.
4435 return Op;
4436 }
4437 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004438
4439 // Legalize to a VMULL instruction.
4440 DebugLoc DL = Op.getDebugLoc();
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004441 SDValue Op0;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004442 SDValue Op1 = SkipExtension(N1, DAG);
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004443 if (!isMLA) {
4444 Op0 = SkipExtension(N0, DAG);
4445 assert(Op0.getValueType().is64BitVector() &&
4446 Op1.getValueType().is64BitVector() &&
4447 "unexpected types for extended operands to VMULL");
4448 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
4449 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004450
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004451 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
4452 // isel lowering to take advantage of no-stall back to back vmul + vmla.
4453 // vmull q0, d4, d6
4454 // vmlal q0, d5, d6
4455 // is faster than
4456 // vaddl q0, d4, d5
4457 // vmovl q1, d6
4458 // vmul q0, q0, q1
4459 SDValue N00 = SkipExtension(N0->getOperand(0).getNode(), DAG);
4460 SDValue N01 = SkipExtension(N0->getOperand(1).getNode(), DAG);
4461 EVT Op1VT = Op1.getValueType();
4462 return DAG.getNode(N0->getOpcode(), DL, VT,
4463 DAG.getNode(NewOpc, DL, VT,
4464 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
4465 DAG.getNode(NewOpc, DL, VT,
4466 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004467}
4468
Nate Begeman7973f352011-02-11 20:53:29 +00004469static SDValue
4470LowerSDIV_v4i8(SDValue X, SDValue Y, DebugLoc dl, SelectionDAG &DAG) {
4471 // Convert to float
4472 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
4473 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
4474 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
4475 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
4476 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
4477 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
4478 // Get reciprocal estimate.
4479 // float4 recip = vrecpeq_f32(yf);
4480 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4481 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
4482 // Because char has a smaller range than uchar, we can actually get away
4483 // without any newton steps. This requires that we use a weird bias
4484 // of 0xb000, however (again, this has been exhaustively tested).
4485 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
4486 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
4487 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
4488 Y = DAG.getConstant(0xb000, MVT::i32);
4489 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
4490 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
4491 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
4492 // Convert back to short.
4493 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
4494 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
4495 return X;
4496}
4497
4498static SDValue
4499LowerSDIV_v4i16(SDValue N0, SDValue N1, DebugLoc dl, SelectionDAG &DAG) {
4500 SDValue N2;
4501 // Convert to float.
4502 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
4503 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
4504 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
4505 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
4506 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
4507 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
4508
4509 // Use reciprocal estimate and one refinement step.
4510 // float4 recip = vrecpeq_f32(yf);
4511 // recip *= vrecpsq_f32(yf, recip);
4512 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4513 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
4514 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4515 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4516 N1, N2);
4517 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4518 // Because short has a smaller range than ushort, we can actually get away
4519 // with only a single newton step. This requires that we use a weird bias
4520 // of 89, however (again, this has been exhaustively tested).
4521 // float4 result = as_float4(as_int4(xf*recip) + 89);
4522 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4523 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
4524 N1 = DAG.getConstant(89, MVT::i32);
4525 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4526 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4527 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4528 // Convert back to integer and return.
4529 // return vmovn_s32(vcvt_s32_f32(result));
4530 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4531 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4532 return N0;
4533}
4534
4535static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
4536 EVT VT = Op.getValueType();
4537 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4538 "unexpected type for custom-lowering ISD::SDIV");
4539
4540 DebugLoc dl = Op.getDebugLoc();
4541 SDValue N0 = Op.getOperand(0);
4542 SDValue N1 = Op.getOperand(1);
4543 SDValue N2, N3;
4544
4545 if (VT == MVT::v8i8) {
4546 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
4547 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
4548
4549 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4550 DAG.getIntPtrConstant(4));
4551 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4552 DAG.getIntPtrConstant(4));
4553 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4554 DAG.getIntPtrConstant(0));
4555 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4556 DAG.getIntPtrConstant(0));
4557
4558 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
4559 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
4560
4561 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4562 N0 = LowerCONCAT_VECTORS(N0, DAG);
4563
4564 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
4565 return N0;
4566 }
4567 return LowerSDIV_v4i16(N0, N1, dl, DAG);
4568}
4569
4570static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
4571 EVT VT = Op.getValueType();
4572 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4573 "unexpected type for custom-lowering ISD::UDIV");
4574
4575 DebugLoc dl = Op.getDebugLoc();
4576 SDValue N0 = Op.getOperand(0);
4577 SDValue N1 = Op.getOperand(1);
4578 SDValue N2, N3;
4579
4580 if (VT == MVT::v8i8) {
4581 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
4582 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
4583
4584 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4585 DAG.getIntPtrConstant(4));
4586 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4587 DAG.getIntPtrConstant(4));
4588 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4589 DAG.getIntPtrConstant(0));
4590 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4591 DAG.getIntPtrConstant(0));
4592
4593 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
4594 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
4595
4596 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4597 N0 = LowerCONCAT_VECTORS(N0, DAG);
4598
4599 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
4600 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
4601 N0);
4602 return N0;
4603 }
4604
4605 // v4i16 sdiv ... Convert to float.
4606 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
4607 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
4608 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
4609 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
4610 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
4611 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
4612
4613 // Use reciprocal estimate and two refinement steps.
4614 // float4 recip = vrecpeq_f32(yf);
4615 // recip *= vrecpsq_f32(yf, recip);
4616 // recip *= vrecpsq_f32(yf, recip);
4617 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4618 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
4619 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4620 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4621 N1, N2);
4622 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4623 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
4624 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4625 N1, N2);
4626 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4627 // Simply multiplying by the reciprocal estimate can leave us a few ulps
4628 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
4629 // and that it will never cause us to return an answer too large).
4630 // float4 result = as_float4(as_int4(xf*recip) + 89);
4631 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4632 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
4633 N1 = DAG.getConstant(2, MVT::i32);
4634 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4635 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4636 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4637 // Convert back to integer and return.
4638 // return vmovn_u32(vcvt_s32_f32(result));
4639 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4640 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4641 return N0;
4642}
4643
Dan Gohmand858e902010-04-17 15:26:15 +00004644SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004645 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004646 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00004647 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00004648 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004649 case ISD::GlobalAddress:
4650 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
4651 LowerGlobalAddressELF(Op, DAG);
Bill Wendling69a05a72011-03-14 23:02:38 +00004652 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00004653 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00004654 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
4655 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004656 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00004657 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00004658 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00004659 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00004660 case ISD::SINT_TO_FP:
4661 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
4662 case ISD::FP_TO_SINT:
4663 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004664 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00004665 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00004666 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004667 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004668 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00004669 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00004670 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00004671 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
4672 Subtarget);
Evan Cheng21a61792011-03-14 18:02:30 +00004673 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004674 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00004675 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00004676 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00004677 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00004678 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00004679 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00004680 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004681 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00004682 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004683 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004684 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00004685 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004686 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004687 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begeman7973f352011-02-11 20:53:29 +00004688 case ISD::SDIV: return LowerSDIV(Op, DAG);
4689 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004690 }
Dan Gohman475871a2008-07-27 21:46:04 +00004691 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004692}
4693
Duncan Sands1607f052008-12-01 11:39:25 +00004694/// ReplaceNodeResults - Replace the results of node with an illegal result
4695/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00004696void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
4697 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004698 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00004699 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00004700 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00004701 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004702 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00004703 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004704 case ISD::BITCAST:
4705 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004706 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00004707 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00004708 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00004709 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004710 break;
Duncan Sands1607f052008-12-01 11:39:25 +00004711 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00004712 if (Res.getNode())
4713 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00004714}
Chris Lattner27a6c732007-11-24 07:07:01 +00004715
Evan Chenga8e29892007-01-19 07:51:42 +00004716//===----------------------------------------------------------------------===//
4717// ARM Scheduler Hooks
4718//===----------------------------------------------------------------------===//
4719
4720MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004721ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
4722 MachineBasicBlock *BB,
4723 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00004724 unsigned dest = MI->getOperand(0).getReg();
4725 unsigned ptr = MI->getOperand(1).getReg();
4726 unsigned oldval = MI->getOperand(2).getReg();
4727 unsigned newval = MI->getOperand(3).getReg();
4728 unsigned scratch = BB->getParent()->getRegInfo()
4729 .createVirtualRegister(ARM::GPRRegisterClass);
4730 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4731 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004732 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00004733
4734 unsigned ldrOpc, strOpc;
4735 switch (Size) {
4736 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004737 case 1:
4738 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Evan Chengaa261022011-02-07 18:50:47 +00004739 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004740 break;
4741 case 2:
4742 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4743 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4744 break;
4745 case 4:
4746 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4747 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4748 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00004749 }
4750
4751 MachineFunction *MF = BB->getParent();
4752 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4753 MachineFunction::iterator It = BB;
4754 ++It; // insert the new blocks after the current block
4755
4756 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4757 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4758 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4759 MF->insert(It, loop1MBB);
4760 MF->insert(It, loop2MBB);
4761 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004762
4763 // Transfer the remainder of BB and its successor edges to exitMBB.
4764 exitMBB->splice(exitMBB->begin(), BB,
4765 llvm::next(MachineBasicBlock::iterator(MI)),
4766 BB->end());
4767 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004768
4769 // thisMBB:
4770 // ...
4771 // fallthrough --> loop1MBB
4772 BB->addSuccessor(loop1MBB);
4773
4774 // loop1MBB:
4775 // ldrex dest, [ptr]
4776 // cmp dest, oldval
4777 // bne exitMBB
4778 BB = loop1MBB;
4779 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004780 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004781 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004782 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4783 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004784 BB->addSuccessor(loop2MBB);
4785 BB->addSuccessor(exitMBB);
4786
4787 // loop2MBB:
4788 // strex scratch, newval, [ptr]
4789 // cmp scratch, #0
4790 // bne loop1MBB
4791 BB = loop2MBB;
4792 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
4793 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004794 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004795 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004796 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4797 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004798 BB->addSuccessor(loop1MBB);
4799 BB->addSuccessor(exitMBB);
4800
4801 // exitMBB:
4802 // ...
4803 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00004804
Dan Gohman14152b42010-07-06 20:24:04 +00004805 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00004806
Jim Grosbach5278eb82009-12-11 01:42:04 +00004807 return BB;
4808}
4809
4810MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004811ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
4812 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00004813 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
4814 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4815
4816 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004817 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004818 MachineFunction::iterator It = BB;
4819 ++It;
4820
4821 unsigned dest = MI->getOperand(0).getReg();
4822 unsigned ptr = MI->getOperand(1).getReg();
4823 unsigned incr = MI->getOperand(2).getReg();
4824 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00004825
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004826 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004827 unsigned ldrOpc, strOpc;
4828 switch (Size) {
4829 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004830 case 1:
4831 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00004832 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004833 break;
4834 case 2:
4835 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4836 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4837 break;
4838 case 4:
4839 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4840 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4841 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004842 }
4843
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004844 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4845 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4846 MF->insert(It, loopMBB);
4847 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004848
4849 // Transfer the remainder of BB and its successor edges to exitMBB.
4850 exitMBB->splice(exitMBB->begin(), BB,
4851 llvm::next(MachineBasicBlock::iterator(MI)),
4852 BB->end());
4853 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004854
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004855 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004856 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4857 unsigned scratch2 = (!BinOpcode) ? incr :
4858 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4859
4860 // thisMBB:
4861 // ...
4862 // fallthrough --> loopMBB
4863 BB->addSuccessor(loopMBB);
4864
4865 // loopMBB:
4866 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004867 // <binop> scratch2, dest, incr
4868 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004869 // cmp scratch, #0
4870 // bne- loopMBB
4871 // fallthrough --> exitMBB
4872 BB = loopMBB;
4873 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004874 if (BinOpcode) {
4875 // operand order needs to go the other way for NAND
4876 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4877 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4878 addReg(incr).addReg(dest)).addReg(0);
4879 else
4880 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4881 addReg(dest).addReg(incr)).addReg(0);
4882 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004883
4884 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4885 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004886 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004887 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004888 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4889 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004890
4891 BB->addSuccessor(loopMBB);
4892 BB->addSuccessor(exitMBB);
4893
4894 // exitMBB:
4895 // ...
4896 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004897
Dan Gohman14152b42010-07-06 20:24:04 +00004898 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004899
Jim Grosbachc3c23542009-12-14 04:22:04 +00004900 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004901}
4902
Evan Cheng218977b2010-07-13 19:27:42 +00004903static
4904MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4905 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4906 E = MBB->succ_end(); I != E; ++I)
4907 if (*I != Succ)
4908 return *I;
4909 llvm_unreachable("Expecting a BB with two successors!");
4910}
4911
Jim Grosbache801dc42009-12-12 01:40:06 +00004912MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004913ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004914 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004915 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004916 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004917 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004918 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004919 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004920 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004921 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004922
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004923 case ARM::ATOMIC_LOAD_ADD_I8:
4924 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4925 case ARM::ATOMIC_LOAD_ADD_I16:
4926 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4927 case ARM::ATOMIC_LOAD_ADD_I32:
4928 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004929
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004930 case ARM::ATOMIC_LOAD_AND_I8:
4931 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4932 case ARM::ATOMIC_LOAD_AND_I16:
4933 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4934 case ARM::ATOMIC_LOAD_AND_I32:
4935 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004936
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004937 case ARM::ATOMIC_LOAD_OR_I8:
4938 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4939 case ARM::ATOMIC_LOAD_OR_I16:
4940 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4941 case ARM::ATOMIC_LOAD_OR_I32:
4942 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004943
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004944 case ARM::ATOMIC_LOAD_XOR_I8:
4945 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4946 case ARM::ATOMIC_LOAD_XOR_I16:
4947 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4948 case ARM::ATOMIC_LOAD_XOR_I32:
4949 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004950
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004951 case ARM::ATOMIC_LOAD_NAND_I8:
4952 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4953 case ARM::ATOMIC_LOAD_NAND_I16:
4954 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4955 case ARM::ATOMIC_LOAD_NAND_I32:
4956 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004957
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004958 case ARM::ATOMIC_LOAD_SUB_I8:
4959 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4960 case ARM::ATOMIC_LOAD_SUB_I16:
4961 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4962 case ARM::ATOMIC_LOAD_SUB_I32:
4963 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004964
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004965 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4966 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4967 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004968
4969 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4970 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4971 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004972
Evan Cheng007ea272009-08-12 05:17:19 +00004973 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004974 // To "insert" a SELECT_CC instruction, we actually have to insert the
4975 // diamond control-flow pattern. The incoming instruction knows the
4976 // destination vreg to set, the condition code register to branch on, the
4977 // true/false values to select between, and a branch opcode to use.
4978 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004979 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004980 ++It;
4981
4982 // thisMBB:
4983 // ...
4984 // TrueVal = ...
4985 // cmpTY ccX, r1, r2
4986 // bCC copy1MBB
4987 // fallthrough --> copy0MBB
4988 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004989 MachineFunction *F = BB->getParent();
4990 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4991 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004992 F->insert(It, copy0MBB);
4993 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004994
4995 // Transfer the remainder of BB and its successor edges to sinkMBB.
4996 sinkMBB->splice(sinkMBB->begin(), BB,
4997 llvm::next(MachineBasicBlock::iterator(MI)),
4998 BB->end());
4999 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5000
Dan Gohman258c58c2010-07-06 15:49:48 +00005001 BB->addSuccessor(copy0MBB);
5002 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00005003
Dan Gohman14152b42010-07-06 20:24:04 +00005004 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
5005 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
5006
Evan Chenga8e29892007-01-19 07:51:42 +00005007 // copy0MBB:
5008 // %FalseValue = ...
5009 // # fallthrough to sinkMBB
5010 BB = copy0MBB;
5011
5012 // Update machine-CFG edges
5013 BB->addSuccessor(sinkMBB);
5014
5015 // sinkMBB:
5016 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5017 // ...
5018 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005019 BuildMI(*BB, BB->begin(), dl,
5020 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00005021 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
5022 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5023
Dan Gohman14152b42010-07-06 20:24:04 +00005024 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00005025 return BB;
5026 }
Evan Cheng86198642009-08-07 00:34:42 +00005027
Evan Cheng218977b2010-07-13 19:27:42 +00005028 case ARM::BCCi64:
5029 case ARM::BCCZi64: {
Bob Wilson3c904692010-12-23 22:45:49 +00005030 // If there is an unconditional branch to the other successor, remove it.
5031 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick7fa75ce2011-01-19 02:26:13 +00005032
Evan Cheng218977b2010-07-13 19:27:42 +00005033 // Compare both parts that make up the double comparison separately for
5034 // equality.
5035 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
5036
5037 unsigned LHS1 = MI->getOperand(1).getReg();
5038 unsigned LHS2 = MI->getOperand(2).getReg();
5039 if (RHSisZero) {
5040 AddDefaultPred(BuildMI(BB, dl,
5041 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5042 .addReg(LHS1).addImm(0));
5043 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5044 .addReg(LHS2).addImm(0)
5045 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
5046 } else {
5047 unsigned RHS1 = MI->getOperand(3).getReg();
5048 unsigned RHS2 = MI->getOperand(4).getReg();
5049 AddDefaultPred(BuildMI(BB, dl,
5050 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5051 .addReg(LHS1).addReg(RHS1));
5052 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5053 .addReg(LHS2).addReg(RHS2)
5054 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
5055 }
5056
5057 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
5058 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
5059 if (MI->getOperand(0).getImm() == ARMCC::NE)
5060 std::swap(destMBB, exitMBB);
5061
5062 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5063 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
5064 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
5065 .addMBB(exitMBB);
5066
5067 MI->eraseFromParent(); // The pseudo instruction is gone now.
5068 return BB;
5069 }
Evan Chenga8e29892007-01-19 07:51:42 +00005070 }
5071}
5072
5073//===----------------------------------------------------------------------===//
5074// ARM Optimization Hooks
5075//===----------------------------------------------------------------------===//
5076
Chris Lattnerd1980a52009-03-12 06:52:53 +00005077static
5078SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
5079 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00005080 SelectionDAG &DAG = DCI.DAG;
5081 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00005082 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00005083 unsigned Opc = N->getOpcode();
5084 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
5085 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
5086 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
5087 ISD::CondCode CC = ISD::SETCC_INVALID;
5088
5089 if (isSlctCC) {
5090 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
5091 } else {
5092 SDValue CCOp = Slct.getOperand(0);
5093 if (CCOp.getOpcode() == ISD::SETCC)
5094 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
5095 }
5096
5097 bool DoXform = false;
5098 bool InvCC = false;
5099 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
5100 "Bad input!");
5101
5102 if (LHS.getOpcode() == ISD::Constant &&
5103 cast<ConstantSDNode>(LHS)->isNullValue()) {
5104 DoXform = true;
5105 } else if (CC != ISD::SETCC_INVALID &&
5106 RHS.getOpcode() == ISD::Constant &&
5107 cast<ConstantSDNode>(RHS)->isNullValue()) {
5108 std::swap(LHS, RHS);
5109 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00005110 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00005111 Op0.getOperand(0).getValueType();
5112 bool isInt = OpVT.isInteger();
5113 CC = ISD::getSetCCInverse(CC, isInt);
5114
5115 if (!TLI.isCondCodeLegal(CC, OpVT))
5116 return SDValue(); // Inverse operator isn't legal.
5117
5118 DoXform = true;
5119 InvCC = true;
5120 }
5121
5122 if (DoXform) {
5123 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
5124 if (isSlctCC)
5125 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
5126 Slct.getOperand(0), Slct.getOperand(1), CC);
5127 SDValue CCOp = Slct.getOperand(0);
5128 if (InvCC)
5129 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
5130 CCOp.getOperand(0), CCOp.getOperand(1), CC);
5131 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
5132 CCOp, OtherOp, Result);
5133 }
5134 return SDValue();
5135}
5136
Bob Wilson3d5792a2010-07-29 20:34:14 +00005137/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
5138/// operands N0 and N1. This is a helper for PerformADDCombine that is
5139/// called with the default operands, and if that fails, with commuted
5140/// operands.
5141static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
5142 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00005143 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
5144 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
5145 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
5146 if (Result.getNode()) return Result;
5147 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00005148 return SDValue();
5149}
5150
Bob Wilson3d5792a2010-07-29 20:34:14 +00005151/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
5152///
5153static SDValue PerformADDCombine(SDNode *N,
5154 TargetLowering::DAGCombinerInfo &DCI) {
5155 SDValue N0 = N->getOperand(0);
5156 SDValue N1 = N->getOperand(1);
5157
5158 // First try with the default operand order.
5159 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
5160 if (Result.getNode())
5161 return Result;
5162
5163 // If that didn't work, try again with the operands commuted.
5164 return PerformADDCombineWithOperands(N, N1, N0, DCI);
5165}
5166
Chris Lattnerd1980a52009-03-12 06:52:53 +00005167/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00005168///
Chris Lattnerd1980a52009-03-12 06:52:53 +00005169static SDValue PerformSUBCombine(SDNode *N,
5170 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00005171 SDValue N0 = N->getOperand(0);
5172 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00005173
Chris Lattnerd1980a52009-03-12 06:52:53 +00005174 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
5175 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
5176 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
5177 if (Result.getNode()) return Result;
5178 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00005179
Chris Lattnerd1980a52009-03-12 06:52:53 +00005180 return SDValue();
5181}
5182
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005183static SDValue PerformMULCombine(SDNode *N,
5184 TargetLowering::DAGCombinerInfo &DCI,
5185 const ARMSubtarget *Subtarget) {
5186 SelectionDAG &DAG = DCI.DAG;
5187
5188 if (Subtarget->isThumb1Only())
5189 return SDValue();
5190
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005191 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
5192 return SDValue();
5193
5194 EVT VT = N->getValueType(0);
5195 if (VT != MVT::i32)
5196 return SDValue();
5197
5198 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
5199 if (!C)
5200 return SDValue();
5201
5202 uint64_t MulAmt = C->getZExtValue();
5203 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
5204 ShiftAmt = ShiftAmt & (32 - 1);
5205 SDValue V = N->getOperand(0);
5206 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005207
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005208 SDValue Res;
5209 MulAmt >>= ShiftAmt;
5210 if (isPowerOf2_32(MulAmt - 1)) {
5211 // (mul x, 2^N + 1) => (add (shl x, N), x)
5212 Res = DAG.getNode(ISD::ADD, DL, VT,
5213 V, DAG.getNode(ISD::SHL, DL, VT,
5214 V, DAG.getConstant(Log2_32(MulAmt-1),
5215 MVT::i32)));
5216 } else if (isPowerOf2_32(MulAmt + 1)) {
5217 // (mul x, 2^N - 1) => (sub (shl x, N), x)
5218 Res = DAG.getNode(ISD::SUB, DL, VT,
5219 DAG.getNode(ISD::SHL, DL, VT,
5220 V, DAG.getConstant(Log2_32(MulAmt+1),
5221 MVT::i32)),
5222 V);
5223 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005224 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005225
5226 if (ShiftAmt != 0)
5227 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
5228 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005229
5230 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00005231 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005232 return SDValue();
5233}
5234
Owen Anderson080c0922010-11-05 19:27:46 +00005235static SDValue PerformANDCombine(SDNode *N,
5236 TargetLowering::DAGCombinerInfo &DCI) {
Eric Christopher29aeed12011-03-26 01:21:03 +00005237
Owen Anderson080c0922010-11-05 19:27:46 +00005238 // Attempt to use immediate-form VBIC
5239 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
5240 DebugLoc dl = N->getDebugLoc();
5241 EVT VT = N->getValueType(0);
5242 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005243
Owen Anderson080c0922010-11-05 19:27:46 +00005244 APInt SplatBits, SplatUndef;
5245 unsigned SplatBitSize;
5246 bool HasAnyUndefs;
5247 if (BVN &&
5248 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
5249 if (SplatBitSize <= 64) {
5250 EVT VbicVT;
5251 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
5252 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005253 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00005254 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00005255 if (Val.getNode()) {
5256 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005257 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00005258 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005259 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00005260 }
5261 }
5262 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005263
Owen Anderson080c0922010-11-05 19:27:46 +00005264 return SDValue();
5265}
5266
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005267/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
5268static SDValue PerformORCombine(SDNode *N,
5269 TargetLowering::DAGCombinerInfo &DCI,
5270 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00005271 // Attempt to use immediate-form VORR
5272 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
5273 DebugLoc dl = N->getDebugLoc();
5274 EVT VT = N->getValueType(0);
5275 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005276
Owen Anderson60f48702010-11-03 23:15:26 +00005277 APInt SplatBits, SplatUndef;
5278 unsigned SplatBitSize;
5279 bool HasAnyUndefs;
5280 if (BVN && Subtarget->hasNEON() &&
5281 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
5282 if (SplatBitSize <= 64) {
5283 EVT VorrVT;
5284 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
5285 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00005286 DAG, VorrVT, VT.is128BitVector(),
5287 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00005288 if (Val.getNode()) {
5289 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005290 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00005291 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005292 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00005293 }
5294 }
5295 }
5296
Jim Grosbach54238562010-07-17 03:30:54 +00005297 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
5298 // reasonable.
5299
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005300 // BFI is only available on V6T2+
5301 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
5302 return SDValue();
5303
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005304 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00005305 DebugLoc DL = N->getDebugLoc();
5306 // 1) or (and A, mask), val => ARMbfi A, val, mask
5307 // iff (val & mask) == val
5308 //
5309 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
5310 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00005311 // && mask == ~mask2
Jim Grosbach54238562010-07-17 03:30:54 +00005312 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00005313 // && ~mask == mask2
Jim Grosbach54238562010-07-17 03:30:54 +00005314 // (i.e., copy a bitfield value into another bitfield of the same width)
5315 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005316 return SDValue();
5317
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005318 if (VT != MVT::i32)
5319 return SDValue();
5320
Evan Cheng30fb13f2010-12-13 20:32:54 +00005321 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00005322
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005323 // The value and the mask need to be constants so we can verify this is
5324 // actually a bitfield set. If the mask is 0xffff, we can do better
5325 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00005326 SDValue MaskOp = N0.getOperand(1);
5327 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
5328 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005329 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00005330 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005331 if (Mask == 0xffff)
5332 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005333 SDValue Res;
5334 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00005335 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
5336 if (N1C) {
5337 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00005338 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00005339 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005340
Evan Chenga9688c42010-12-11 04:11:38 +00005341 if (ARM::isBitFieldInvertedMask(Mask)) {
5342 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005343
Evan Cheng30fb13f2010-12-13 20:32:54 +00005344 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00005345 DAG.getConstant(Val, MVT::i32),
5346 DAG.getConstant(Mask, MVT::i32));
5347
5348 // Do not add new nodes to DAG combiner worklist.
5349 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005350 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00005351 }
Jim Grosbach54238562010-07-17 03:30:54 +00005352 } else if (N1.getOpcode() == ISD::AND) {
5353 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00005354 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
5355 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00005356 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00005357 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005358
Eric Christopher29aeed12011-03-26 01:21:03 +00005359 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
5360 // as is to match.
Jim Grosbach54238562010-07-17 03:30:54 +00005361 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00005362 (Mask == ~Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00005363 // The pack halfword instruction works better for masks that fit it,
5364 // so use that when it's available.
5365 if (Subtarget->hasT2ExtractPack() &&
5366 (Mask == 0xffff || Mask == 0xffff0000))
5367 return SDValue();
5368 // 2a
Eric Christopher29aeed12011-03-26 01:21:03 +00005369 unsigned amt = CountTrailingZeros_32(Mask2);
Jim Grosbach54238562010-07-17 03:30:54 +00005370 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Eric Christopher29aeed12011-03-26 01:21:03 +00005371 DAG.getConstant(amt, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00005372 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00005373 DAG.getConstant(Mask, MVT::i32));
5374 // Do not add new nodes to DAG combiner worklist.
5375 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005376 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005377 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00005378 (~Mask == Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00005379 // The pack halfword instruction works better for masks that fit it,
5380 // so use that when it's available.
5381 if (Subtarget->hasT2ExtractPack() &&
5382 (Mask2 == 0xffff || Mask2 == 0xffff0000))
5383 return SDValue();
5384 // 2b
5385 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005386 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00005387 DAG.getConstant(lsb, MVT::i32));
5388 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Eric Christopher29aeed12011-03-26 01:21:03 +00005389 DAG.getConstant(Mask2, MVT::i32));
Jim Grosbach54238562010-07-17 03:30:54 +00005390 // Do not add new nodes to DAG combiner worklist.
5391 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00005392 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00005393 }
5394 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005395
Evan Cheng30fb13f2010-12-13 20:32:54 +00005396 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
5397 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
5398 ARM::isBitFieldInvertedMask(~Mask)) {
5399 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
5400 // where lsb(mask) == #shamt and masked bits of B are known zero.
5401 SDValue ShAmt = N00.getOperand(1);
5402 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
5403 unsigned LSB = CountTrailingZeros_32(Mask);
5404 if (ShAmtC != LSB)
5405 return SDValue();
5406
5407 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
5408 DAG.getConstant(~Mask, MVT::i32));
5409
5410 // Do not add new nodes to DAG combiner worklist.
5411 DCI.CombineTo(N, Res, false);
5412 }
5413
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005414 return SDValue();
5415}
5416
Evan Cheng0c1aec12010-12-14 03:22:07 +00005417/// PerformBFICombine - (bfi A, (and B, C1), C2) -> (bfi A, B, C2) iff
5418/// C1 & C2 == C1.
5419static SDValue PerformBFICombine(SDNode *N,
5420 TargetLowering::DAGCombinerInfo &DCI) {
5421 SDValue N1 = N->getOperand(1);
5422 if (N1.getOpcode() == ISD::AND) {
5423 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
5424 if (!N11C)
5425 return SDValue();
5426 unsigned Mask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
5427 unsigned Mask2 = N11C->getZExtValue();
5428 if ((Mask & Mask2) == Mask2)
5429 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
5430 N->getOperand(0), N1.getOperand(0),
5431 N->getOperand(2));
5432 }
5433 return SDValue();
5434}
5435
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005436/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
5437/// ARMISD::VMOVRRD.
5438static SDValue PerformVMOVRRDCombine(SDNode *N,
5439 TargetLowering::DAGCombinerInfo &DCI) {
5440 // vmovrrd(vmovdrr x, y) -> x,y
5441 SDValue InDouble = N->getOperand(0);
5442 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
5443 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
5444 return SDValue();
5445}
5446
5447/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
5448/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
5449static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
5450 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
5451 SDValue Op0 = N->getOperand(0);
5452 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005453 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005454 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005455 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005456 Op1 = Op1.getOperand(0);
5457 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
5458 Op0.getNode() == Op1.getNode() &&
5459 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005460 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005461 N->getValueType(0), Op0.getOperand(0));
5462 return SDValue();
5463}
5464
Bob Wilson31600902010-12-21 06:43:19 +00005465/// PerformSTORECombine - Target-specific dag combine xforms for
5466/// ISD::STORE.
5467static SDValue PerformSTORECombine(SDNode *N,
5468 TargetLowering::DAGCombinerInfo &DCI) {
5469 // Bitcast an i64 store extracted from a vector to f64.
5470 // Otherwise, the i64 value will be legalized to a pair of i32 values.
5471 StoreSDNode *St = cast<StoreSDNode>(N);
5472 SDValue StVal = St->getValue();
5473 if (!ISD::isNormalStore(St) || St->isVolatile() ||
5474 StVal.getValueType() != MVT::i64 ||
5475 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5476 return SDValue();
5477
5478 SelectionDAG &DAG = DCI.DAG;
5479 DebugLoc dl = StVal.getDebugLoc();
5480 SDValue IntVec = StVal.getOperand(0);
5481 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
5482 IntVec.getValueType().getVectorNumElements());
5483 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
5484 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5485 Vec, StVal.getOperand(1));
5486 dl = N->getDebugLoc();
5487 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
5488 // Make the DAGCombiner fold the bitcasts.
5489 DCI.AddToWorklist(Vec.getNode());
5490 DCI.AddToWorklist(ExtElt.getNode());
5491 DCI.AddToWorklist(V.getNode());
5492 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
5493 St->getPointerInfo(), St->isVolatile(),
5494 St->isNonTemporal(), St->getAlignment(),
5495 St->getTBAAInfo());
5496}
5497
5498/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
5499/// are normal, non-volatile loads. If so, it is profitable to bitcast an
5500/// i64 vector to have f64 elements, since the value can then be loaded
5501/// directly into a VFP register.
5502static bool hasNormalLoadOperand(SDNode *N) {
5503 unsigned NumElts = N->getValueType(0).getVectorNumElements();
5504 for (unsigned i = 0; i < NumElts; ++i) {
5505 SDNode *Elt = N->getOperand(i).getNode();
5506 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
5507 return true;
5508 }
5509 return false;
5510}
5511
Bob Wilson75f02882010-09-17 22:59:05 +00005512/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
5513/// ISD::BUILD_VECTOR.
Bob Wilson31600902010-12-21 06:43:19 +00005514static SDValue PerformBUILD_VECTORCombine(SDNode *N,
5515 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilson75f02882010-09-17 22:59:05 +00005516 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
5517 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
5518 // into a pair of GPRs, which is fine when the value is used as a scalar,
5519 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson31600902010-12-21 06:43:19 +00005520 SelectionDAG &DAG = DCI.DAG;
5521 if (N->getNumOperands() == 2) {
5522 SDValue RV = PerformVMOVDRRCombine(N, DAG);
5523 if (RV.getNode())
5524 return RV;
5525 }
Bob Wilson75f02882010-09-17 22:59:05 +00005526
Bob Wilson31600902010-12-21 06:43:19 +00005527 // Load i64 elements as f64 values so that type legalization does not split
5528 // them up into i32 values.
5529 EVT VT = N->getValueType(0);
5530 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
5531 return SDValue();
5532 DebugLoc dl = N->getDebugLoc();
5533 SmallVector<SDValue, 8> Ops;
5534 unsigned NumElts = VT.getVectorNumElements();
5535 for (unsigned i = 0; i < NumElts; ++i) {
5536 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
5537 Ops.push_back(V);
5538 // Make the DAGCombiner fold the bitcast.
5539 DCI.AddToWorklist(V.getNode());
5540 }
5541 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
5542 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
5543 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
5544}
5545
5546/// PerformInsertEltCombine - Target-specific dag combine xforms for
5547/// ISD::INSERT_VECTOR_ELT.
5548static SDValue PerformInsertEltCombine(SDNode *N,
5549 TargetLowering::DAGCombinerInfo &DCI) {
5550 // Bitcast an i64 load inserted into a vector to f64.
5551 // Otherwise, the i64 value will be legalized to a pair of i32 values.
5552 EVT VT = N->getValueType(0);
5553 SDNode *Elt = N->getOperand(1).getNode();
5554 if (VT.getVectorElementType() != MVT::i64 ||
5555 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
5556 return SDValue();
5557
5558 SelectionDAG &DAG = DCI.DAG;
5559 DebugLoc dl = N->getDebugLoc();
5560 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
5561 VT.getVectorNumElements());
5562 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
5563 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
5564 // Make the DAGCombiner fold the bitcasts.
5565 DCI.AddToWorklist(Vec.getNode());
5566 DCI.AddToWorklist(V.getNode());
5567 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
5568 Vec, V, N->getOperand(2));
5569 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilson75f02882010-09-17 22:59:05 +00005570}
5571
Bob Wilsonf20700c2010-10-27 20:38:28 +00005572/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
5573/// ISD::VECTOR_SHUFFLE.
5574static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
5575 // The LLVM shufflevector instruction does not require the shuffle mask
5576 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
5577 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
5578 // operands do not match the mask length, they are extended by concatenating
5579 // them with undef vectors. That is probably the right thing for other
5580 // targets, but for NEON it is better to concatenate two double-register
5581 // size vector operands into a single quad-register size vector. Do that
5582 // transformation here:
5583 // shuffle(concat(v1, undef), concat(v2, undef)) ->
5584 // shuffle(concat(v1, v2), undef)
5585 SDValue Op0 = N->getOperand(0);
5586 SDValue Op1 = N->getOperand(1);
5587 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
5588 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
5589 Op0.getNumOperands() != 2 ||
5590 Op1.getNumOperands() != 2)
5591 return SDValue();
5592 SDValue Concat0Op1 = Op0.getOperand(1);
5593 SDValue Concat1Op1 = Op1.getOperand(1);
5594 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
5595 Concat1Op1.getOpcode() != ISD::UNDEF)
5596 return SDValue();
5597 // Skip the transformation if any of the types are illegal.
5598 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5599 EVT VT = N->getValueType(0);
5600 if (!TLI.isTypeLegal(VT) ||
5601 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
5602 !TLI.isTypeLegal(Concat1Op1.getValueType()))
5603 return SDValue();
5604
5605 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
5606 Op0.getOperand(0), Op1.getOperand(0));
5607 // Translate the shuffle mask.
5608 SmallVector<int, 16> NewMask;
5609 unsigned NumElts = VT.getVectorNumElements();
5610 unsigned HalfElts = NumElts/2;
5611 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
5612 for (unsigned n = 0; n < NumElts; ++n) {
5613 int MaskElt = SVN->getMaskElt(n);
5614 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00005615 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00005616 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00005617 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00005618 NewElt = HalfElts + MaskElt - NumElts;
5619 NewMask.push_back(NewElt);
5620 }
5621 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
5622 DAG.getUNDEF(VT), NewMask.data());
5623}
5624
Bob Wilson1c3ef902011-02-07 17:43:21 +00005625/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
5626/// NEON load/store intrinsics to merge base address updates.
5627static SDValue CombineBaseUpdate(SDNode *N,
5628 TargetLowering::DAGCombinerInfo &DCI) {
5629 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
5630 return SDValue();
5631
5632 SelectionDAG &DAG = DCI.DAG;
5633 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
5634 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
5635 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
5636 SDValue Addr = N->getOperand(AddrOpIdx);
5637
5638 // Search for a use of the address operand that is an increment.
5639 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
5640 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
5641 SDNode *User = *UI;
5642 if (User->getOpcode() != ISD::ADD ||
5643 UI.getUse().getResNo() != Addr.getResNo())
5644 continue;
5645
5646 // Check that the add is independent of the load/store. Otherwise, folding
5647 // it would create a cycle.
5648 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
5649 continue;
5650
5651 // Find the new opcode for the updating load/store.
5652 bool isLoad = true;
5653 bool isLaneOp = false;
5654 unsigned NewOpc = 0;
5655 unsigned NumVecs = 0;
5656 if (isIntrinsic) {
5657 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
5658 switch (IntNo) {
5659 default: assert(0 && "unexpected intrinsic for Neon base update");
5660 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
5661 NumVecs = 1; break;
5662 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
5663 NumVecs = 2; break;
5664 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
5665 NumVecs = 3; break;
5666 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
5667 NumVecs = 4; break;
5668 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
5669 NumVecs = 2; isLaneOp = true; break;
5670 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
5671 NumVecs = 3; isLaneOp = true; break;
5672 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
5673 NumVecs = 4; isLaneOp = true; break;
5674 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
5675 NumVecs = 1; isLoad = false; break;
5676 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
5677 NumVecs = 2; isLoad = false; break;
5678 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
5679 NumVecs = 3; isLoad = false; break;
5680 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
5681 NumVecs = 4; isLoad = false; break;
5682 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
5683 NumVecs = 2; isLoad = false; isLaneOp = true; break;
5684 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
5685 NumVecs = 3; isLoad = false; isLaneOp = true; break;
5686 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
5687 NumVecs = 4; isLoad = false; isLaneOp = true; break;
5688 }
5689 } else {
5690 isLaneOp = true;
5691 switch (N->getOpcode()) {
5692 default: assert(0 && "unexpected opcode for Neon base update");
5693 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
5694 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
5695 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
5696 }
5697 }
5698
5699 // Find the size of memory referenced by the load/store.
5700 EVT VecTy;
5701 if (isLoad)
5702 VecTy = N->getValueType(0);
5703 else
5704 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
5705 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
5706 if (isLaneOp)
5707 NumBytes /= VecTy.getVectorNumElements();
5708
5709 // If the increment is a constant, it must match the memory ref size.
5710 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
5711 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
5712 uint64_t IncVal = CInc->getZExtValue();
5713 if (IncVal != NumBytes)
5714 continue;
5715 } else if (NumBytes >= 3 * 16) {
5716 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
5717 // separate instructions that make it harder to use a non-constant update.
5718 continue;
5719 }
5720
5721 // Create the new updating load/store node.
5722 EVT Tys[6];
5723 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
5724 unsigned n;
5725 for (n = 0; n < NumResultVecs; ++n)
5726 Tys[n] = VecTy;
5727 Tys[n++] = MVT::i32;
5728 Tys[n] = MVT::Other;
5729 SDVTList SDTys = DAG.getVTList(Tys, NumResultVecs+2);
5730 SmallVector<SDValue, 8> Ops;
5731 Ops.push_back(N->getOperand(0)); // incoming chain
5732 Ops.push_back(N->getOperand(AddrOpIdx));
5733 Ops.push_back(Inc);
5734 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
5735 Ops.push_back(N->getOperand(i));
5736 }
5737 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
5738 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, N->getDebugLoc(), SDTys,
5739 Ops.data(), Ops.size(),
5740 MemInt->getMemoryVT(),
5741 MemInt->getMemOperand());
5742
5743 // Update the uses.
5744 std::vector<SDValue> NewResults;
5745 for (unsigned i = 0; i < NumResultVecs; ++i) {
5746 NewResults.push_back(SDValue(UpdN.getNode(), i));
5747 }
5748 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
5749 DCI.CombineTo(N, NewResults);
5750 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
5751
5752 break;
5753 }
5754 return SDValue();
5755}
5756
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005757/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
5758/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
5759/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
5760/// return true.
5761static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
5762 SelectionDAG &DAG = DCI.DAG;
5763 EVT VT = N->getValueType(0);
5764 // vldN-dup instructions only support 64-bit vectors for N > 1.
5765 if (!VT.is64BitVector())
5766 return false;
5767
5768 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
5769 SDNode *VLD = N->getOperand(0).getNode();
5770 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
5771 return false;
5772 unsigned NumVecs = 0;
5773 unsigned NewOpc = 0;
5774 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
5775 if (IntNo == Intrinsic::arm_neon_vld2lane) {
5776 NumVecs = 2;
5777 NewOpc = ARMISD::VLD2DUP;
5778 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
5779 NumVecs = 3;
5780 NewOpc = ARMISD::VLD3DUP;
5781 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
5782 NumVecs = 4;
5783 NewOpc = ARMISD::VLD4DUP;
5784 } else {
5785 return false;
5786 }
5787
5788 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
5789 // numbers match the load.
5790 unsigned VLDLaneNo =
5791 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
5792 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
5793 UI != UE; ++UI) {
5794 // Ignore uses of the chain result.
5795 if (UI.getUse().getResNo() == NumVecs)
5796 continue;
5797 SDNode *User = *UI;
5798 if (User->getOpcode() != ARMISD::VDUPLANE ||
5799 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
5800 return false;
5801 }
5802
5803 // Create the vldN-dup node.
5804 EVT Tys[5];
5805 unsigned n;
5806 for (n = 0; n < NumVecs; ++n)
5807 Tys[n] = VT;
5808 Tys[n] = MVT::Other;
5809 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
5810 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
5811 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
5812 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
5813 Ops, 2, VLDMemInt->getMemoryVT(),
5814 VLDMemInt->getMemOperand());
5815
5816 // Update the uses.
5817 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
5818 UI != UE; ++UI) {
5819 unsigned ResNo = UI.getUse().getResNo();
5820 // Ignore uses of the chain result.
5821 if (ResNo == NumVecs)
5822 continue;
5823 SDNode *User = *UI;
5824 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
5825 }
5826
5827 // Now the vldN-lane intrinsic is dead except for its chain result.
5828 // Update uses of the chain.
5829 std::vector<SDValue> VLDDupResults;
5830 for (unsigned n = 0; n < NumVecs; ++n)
5831 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
5832 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
5833 DCI.CombineTo(VLD, VLDDupResults);
5834
5835 return true;
5836}
5837
Bob Wilson9e82bf12010-07-14 01:22:12 +00005838/// PerformVDUPLANECombine - Target-specific dag combine xforms for
5839/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005840static SDValue PerformVDUPLANECombine(SDNode *N,
5841 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00005842 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005843
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005844 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
5845 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
5846 if (CombineVLDDUP(N, DCI))
5847 return SDValue(N, 0);
5848
5849 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
5850 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005851 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00005852 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00005853 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00005854 return SDValue();
5855
5856 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
5857 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
5858 // The canonical VMOV for a zero vector uses a 32-bit element size.
5859 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
5860 unsigned EltBits;
5861 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
5862 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005863 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005864 if (EltSize > VT.getVectorElementType().getSizeInBits())
5865 return SDValue();
5866
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005867 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005868}
5869
Bob Wilson5bafff32009-06-22 23:27:02 +00005870/// getVShiftImm - Check if this is a valid build_vector for the immediate
5871/// operand of a vector shift operation, where all the elements of the
5872/// build_vector must have the same constant integer value.
5873static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
5874 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005875 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00005876 Op = Op.getOperand(0);
5877 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5878 APInt SplatBits, SplatUndef;
5879 unsigned SplatBitSize;
5880 bool HasAnyUndefs;
5881 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
5882 HasAnyUndefs, ElementBits) ||
5883 SplatBitSize > ElementBits)
5884 return false;
5885 Cnt = SplatBits.getSExtValue();
5886 return true;
5887}
5888
5889/// isVShiftLImm - Check if this is a valid build_vector for the immediate
5890/// operand of a vector shift left operation. That value must be in the range:
5891/// 0 <= Value < ElementBits for a left shift; or
5892/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005893static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00005894 assert(VT.isVector() && "vector shift count is not a vector type");
5895 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5896 if (! getVShiftImm(Op, ElementBits, Cnt))
5897 return false;
5898 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
5899}
5900
5901/// isVShiftRImm - Check if this is a valid build_vector for the immediate
5902/// operand of a vector shift right operation. For a shift opcode, the value
5903/// is positive, but for an intrinsic the value count must be negative. The
5904/// absolute value must be in the range:
5905/// 1 <= |Value| <= ElementBits for a right shift; or
5906/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005907static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00005908 int64_t &Cnt) {
5909 assert(VT.isVector() && "vector shift count is not a vector type");
5910 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5911 if (! getVShiftImm(Op, ElementBits, Cnt))
5912 return false;
5913 if (isIntrinsic)
5914 Cnt = -Cnt;
5915 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
5916}
5917
5918/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
5919static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
5920 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
5921 switch (IntNo) {
5922 default:
5923 // Don't do anything for most intrinsics.
5924 break;
5925
5926 // Vector shifts: check for immediate versions and lower them.
5927 // Note: This is done during DAG combining instead of DAG legalizing because
5928 // the build_vectors for 64-bit vector element shift counts are generally
5929 // not legal, and it is hard to see their values after they get legalized to
5930 // loads from a constant pool.
5931 case Intrinsic::arm_neon_vshifts:
5932 case Intrinsic::arm_neon_vshiftu:
5933 case Intrinsic::arm_neon_vshiftls:
5934 case Intrinsic::arm_neon_vshiftlu:
5935 case Intrinsic::arm_neon_vshiftn:
5936 case Intrinsic::arm_neon_vrshifts:
5937 case Intrinsic::arm_neon_vrshiftu:
5938 case Intrinsic::arm_neon_vrshiftn:
5939 case Intrinsic::arm_neon_vqshifts:
5940 case Intrinsic::arm_neon_vqshiftu:
5941 case Intrinsic::arm_neon_vqshiftsu:
5942 case Intrinsic::arm_neon_vqshiftns:
5943 case Intrinsic::arm_neon_vqshiftnu:
5944 case Intrinsic::arm_neon_vqshiftnsu:
5945 case Intrinsic::arm_neon_vqrshiftns:
5946 case Intrinsic::arm_neon_vqrshiftnu:
5947 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00005948 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005949 int64_t Cnt;
5950 unsigned VShiftOpc = 0;
5951
5952 switch (IntNo) {
5953 case Intrinsic::arm_neon_vshifts:
5954 case Intrinsic::arm_neon_vshiftu:
5955 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
5956 VShiftOpc = ARMISD::VSHL;
5957 break;
5958 }
5959 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
5960 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
5961 ARMISD::VSHRs : ARMISD::VSHRu);
5962 break;
5963 }
5964 return SDValue();
5965
5966 case Intrinsic::arm_neon_vshiftls:
5967 case Intrinsic::arm_neon_vshiftlu:
5968 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
5969 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005970 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005971
5972 case Intrinsic::arm_neon_vrshifts:
5973 case Intrinsic::arm_neon_vrshiftu:
5974 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
5975 break;
5976 return SDValue();
5977
5978 case Intrinsic::arm_neon_vqshifts:
5979 case Intrinsic::arm_neon_vqshiftu:
5980 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5981 break;
5982 return SDValue();
5983
5984 case Intrinsic::arm_neon_vqshiftsu:
5985 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5986 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005987 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005988
5989 case Intrinsic::arm_neon_vshiftn:
5990 case Intrinsic::arm_neon_vrshiftn:
5991 case Intrinsic::arm_neon_vqshiftns:
5992 case Intrinsic::arm_neon_vqshiftnu:
5993 case Intrinsic::arm_neon_vqshiftnsu:
5994 case Intrinsic::arm_neon_vqrshiftns:
5995 case Intrinsic::arm_neon_vqrshiftnu:
5996 case Intrinsic::arm_neon_vqrshiftnsu:
5997 // Narrowing shifts require an immediate right shift.
5998 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
5999 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00006000 llvm_unreachable("invalid shift count for narrowing vector shift "
6001 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00006002
6003 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006004 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00006005 }
6006
6007 switch (IntNo) {
6008 case Intrinsic::arm_neon_vshifts:
6009 case Intrinsic::arm_neon_vshiftu:
6010 // Opcode already set above.
6011 break;
6012 case Intrinsic::arm_neon_vshiftls:
6013 case Intrinsic::arm_neon_vshiftlu:
6014 if (Cnt == VT.getVectorElementType().getSizeInBits())
6015 VShiftOpc = ARMISD::VSHLLi;
6016 else
6017 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
6018 ARMISD::VSHLLs : ARMISD::VSHLLu);
6019 break;
6020 case Intrinsic::arm_neon_vshiftn:
6021 VShiftOpc = ARMISD::VSHRN; break;
6022 case Intrinsic::arm_neon_vrshifts:
6023 VShiftOpc = ARMISD::VRSHRs; break;
6024 case Intrinsic::arm_neon_vrshiftu:
6025 VShiftOpc = ARMISD::VRSHRu; break;
6026 case Intrinsic::arm_neon_vrshiftn:
6027 VShiftOpc = ARMISD::VRSHRN; break;
6028 case Intrinsic::arm_neon_vqshifts:
6029 VShiftOpc = ARMISD::VQSHLs; break;
6030 case Intrinsic::arm_neon_vqshiftu:
6031 VShiftOpc = ARMISD::VQSHLu; break;
6032 case Intrinsic::arm_neon_vqshiftsu:
6033 VShiftOpc = ARMISD::VQSHLsu; break;
6034 case Intrinsic::arm_neon_vqshiftns:
6035 VShiftOpc = ARMISD::VQSHRNs; break;
6036 case Intrinsic::arm_neon_vqshiftnu:
6037 VShiftOpc = ARMISD::VQSHRNu; break;
6038 case Intrinsic::arm_neon_vqshiftnsu:
6039 VShiftOpc = ARMISD::VQSHRNsu; break;
6040 case Intrinsic::arm_neon_vqrshiftns:
6041 VShiftOpc = ARMISD::VQRSHRNs; break;
6042 case Intrinsic::arm_neon_vqrshiftnu:
6043 VShiftOpc = ARMISD::VQRSHRNu; break;
6044 case Intrinsic::arm_neon_vqrshiftnsu:
6045 VShiftOpc = ARMISD::VQRSHRNsu; break;
6046 }
6047
6048 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00006049 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00006050 }
6051
6052 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00006053 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00006054 int64_t Cnt;
6055 unsigned VShiftOpc = 0;
6056
6057 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
6058 VShiftOpc = ARMISD::VSLI;
6059 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
6060 VShiftOpc = ARMISD::VSRI;
6061 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006062 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00006063 }
6064
6065 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
6066 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00006067 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00006068 }
6069
6070 case Intrinsic::arm_neon_vqrshifts:
6071 case Intrinsic::arm_neon_vqrshiftu:
6072 // No immediate versions of these to check for.
6073 break;
6074 }
6075
6076 return SDValue();
6077}
6078
6079/// PerformShiftCombine - Checks for immediate versions of vector shifts and
6080/// lowers them. As with the vector shift intrinsics, this is done during DAG
6081/// combining instead of DAG legalizing because the build_vectors for 64-bit
6082/// vector element shift counts are generally not legal, and it is hard to see
6083/// their values after they get legalized to loads from a constant pool.
6084static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
6085 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00006086 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00006087
6088 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00006089 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6090 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00006091 return SDValue();
6092
6093 assert(ST->hasNEON() && "unexpected vector shift");
6094 int64_t Cnt;
6095
6096 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006097 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00006098
6099 case ISD::SHL:
6100 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
6101 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00006102 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00006103 break;
6104
6105 case ISD::SRA:
6106 case ISD::SRL:
6107 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
6108 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
6109 ARMISD::VSHRs : ARMISD::VSHRu);
6110 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00006111 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00006112 }
6113 }
6114 return SDValue();
6115}
6116
6117/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
6118/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
6119static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
6120 const ARMSubtarget *ST) {
6121 SDValue N0 = N->getOperand(0);
6122
6123 // Check for sign- and zero-extensions of vector extract operations of 8-
6124 // and 16-bit vector elements. NEON supports these directly. They are
6125 // handled during DAG combining because type legalization will promote them
6126 // to 32-bit types and it is messy to recognize the operations after that.
6127 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
6128 SDValue Vec = N0.getOperand(0);
6129 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006130 EVT VT = N->getValueType(0);
6131 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00006132 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6133
Owen Anderson825b72b2009-08-11 20:47:22 +00006134 if (VT == MVT::i32 &&
6135 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00006136 TLI.isTypeLegal(Vec.getValueType()) &&
6137 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00006138
6139 unsigned Opc = 0;
6140 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006141 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00006142 case ISD::SIGN_EXTEND:
6143 Opc = ARMISD::VGETLANEs;
6144 break;
6145 case ISD::ZERO_EXTEND:
6146 case ISD::ANY_EXTEND:
6147 Opc = ARMISD::VGETLANEu;
6148 break;
6149 }
6150 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
6151 }
6152 }
6153
6154 return SDValue();
6155}
6156
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006157/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
6158/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
6159static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
6160 const ARMSubtarget *ST) {
6161 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00006162 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006163 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
6164 // a NaN; only do the transformation when it matches that behavior.
6165
6166 // For now only do this when using NEON for FP operations; if using VFP, it
6167 // is not obvious that the benefit outweighs the cost of switching to the
6168 // NEON pipeline.
6169 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
6170 N->getValueType(0) != MVT::f32)
6171 return SDValue();
6172
6173 SDValue CondLHS = N->getOperand(0);
6174 SDValue CondRHS = N->getOperand(1);
6175 SDValue LHS = N->getOperand(2);
6176 SDValue RHS = N->getOperand(3);
6177 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
6178
6179 unsigned Opcode = 0;
6180 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00006181 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006182 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00006183 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006184 IsReversed = true ; // x CC y ? y : x
6185 } else {
6186 return SDValue();
6187 }
6188
Bob Wilsone742bb52010-02-24 22:15:53 +00006189 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006190 switch (CC) {
6191 default: break;
6192 case ISD::SETOLT:
6193 case ISD::SETOLE:
6194 case ISD::SETLT:
6195 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006196 case ISD::SETULT:
6197 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00006198 // If LHS is NaN, an ordered comparison will be false and the result will
6199 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
6200 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
6201 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
6202 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
6203 break;
6204 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
6205 // will return -0, so vmin can only be used for unsafe math or if one of
6206 // the operands is known to be nonzero.
6207 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
6208 !UnsafeFPMath &&
6209 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
6210 break;
6211 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006212 break;
6213
6214 case ISD::SETOGT:
6215 case ISD::SETOGE:
6216 case ISD::SETGT:
6217 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006218 case ISD::SETUGT:
6219 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00006220 // If LHS is NaN, an ordered comparison will be false and the result will
6221 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
6222 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
6223 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
6224 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
6225 break;
6226 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
6227 // will return +0, so vmax can only be used for unsafe math or if one of
6228 // the operands is known to be nonzero.
6229 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
6230 !UnsafeFPMath &&
6231 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
6232 break;
6233 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006234 break;
6235 }
6236
6237 if (!Opcode)
6238 return SDValue();
6239 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
6240}
6241
Dan Gohman475871a2008-07-27 21:46:04 +00006242SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00006243 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006244 switch (N->getOpcode()) {
6245 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006246 case ISD::ADD: return PerformADDCombine(N, DCI);
6247 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006248 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006249 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00006250 case ISD::AND: return PerformANDCombine(N, DCI);
Evan Cheng0c1aec12010-12-14 03:22:07 +00006251 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00006252 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006253 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson31600902010-12-21 06:43:19 +00006254 case ISD::STORE: return PerformSTORECombine(N, DCI);
6255 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
6256 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonf20700c2010-10-27 20:38:28 +00006257 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006258 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006259 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00006260 case ISD::SHL:
6261 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006262 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00006263 case ISD::SIGN_EXTEND:
6264 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00006265 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
6266 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Bob Wilson1c3ef902011-02-07 17:43:21 +00006267 case ARMISD::VLD2DUP:
6268 case ARMISD::VLD3DUP:
6269 case ARMISD::VLD4DUP:
6270 return CombineBaseUpdate(N, DCI);
6271 case ISD::INTRINSIC_VOID:
6272 case ISD::INTRINSIC_W_CHAIN:
6273 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
6274 case Intrinsic::arm_neon_vld1:
6275 case Intrinsic::arm_neon_vld2:
6276 case Intrinsic::arm_neon_vld3:
6277 case Intrinsic::arm_neon_vld4:
6278 case Intrinsic::arm_neon_vld2lane:
6279 case Intrinsic::arm_neon_vld3lane:
6280 case Intrinsic::arm_neon_vld4lane:
6281 case Intrinsic::arm_neon_vst1:
6282 case Intrinsic::arm_neon_vst2:
6283 case Intrinsic::arm_neon_vst3:
6284 case Intrinsic::arm_neon_vst4:
6285 case Intrinsic::arm_neon_vst2lane:
6286 case Intrinsic::arm_neon_vst3lane:
6287 case Intrinsic::arm_neon_vst4lane:
6288 return CombineBaseUpdate(N, DCI);
6289 default: break;
6290 }
6291 break;
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006292 }
Dan Gohman475871a2008-07-27 21:46:04 +00006293 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00006294}
6295
Evan Cheng31959b12011-02-02 01:06:55 +00006296bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
6297 EVT VT) const {
6298 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
6299}
6300
Bill Wendlingaf566342009-08-15 21:21:19 +00006301bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00006302 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00006303 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00006304
6305 switch (VT.getSimpleVT().SimpleTy) {
6306 default:
6307 return false;
6308 case MVT::i8:
6309 case MVT::i16:
6310 case MVT::i32:
6311 return true;
6312 // FIXME: VLD1 etc with standard alignment is legal.
6313 }
6314}
6315
Evan Chenge6c835f2009-08-14 20:09:37 +00006316static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
6317 if (V < 0)
6318 return false;
6319
6320 unsigned Scale = 1;
6321 switch (VT.getSimpleVT().SimpleTy) {
6322 default: return false;
6323 case MVT::i1:
6324 case MVT::i8:
6325 // Scale == 1;
6326 break;
6327 case MVT::i16:
6328 // Scale == 2;
6329 Scale = 2;
6330 break;
6331 case MVT::i32:
6332 // Scale == 4;
6333 Scale = 4;
6334 break;
6335 }
6336
6337 if ((V & (Scale - 1)) != 0)
6338 return false;
6339 V /= Scale;
6340 return V == (V & ((1LL << 5) - 1));
6341}
6342
6343static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
6344 const ARMSubtarget *Subtarget) {
6345 bool isNeg = false;
6346 if (V < 0) {
6347 isNeg = true;
6348 V = - V;
6349 }
6350
6351 switch (VT.getSimpleVT().SimpleTy) {
6352 default: return false;
6353 case MVT::i1:
6354 case MVT::i8:
6355 case MVT::i16:
6356 case MVT::i32:
6357 // + imm12 or - imm8
6358 if (isNeg)
6359 return V == (V & ((1LL << 8) - 1));
6360 return V == (V & ((1LL << 12) - 1));
6361 case MVT::f32:
6362 case MVT::f64:
6363 // Same as ARM mode. FIXME: NEON?
6364 if (!Subtarget->hasVFP2())
6365 return false;
6366 if ((V & 3) != 0)
6367 return false;
6368 V >>= 2;
6369 return V == (V & ((1LL << 8) - 1));
6370 }
6371}
6372
Evan Chengb01fad62007-03-12 23:30:29 +00006373/// isLegalAddressImmediate - Return true if the integer value can be used
6374/// as the offset of the target addressing mode for load / store of the
6375/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00006376static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00006377 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00006378 if (V == 0)
6379 return true;
6380
Evan Cheng65011532009-03-09 19:15:00 +00006381 if (!VT.isSimple())
6382 return false;
6383
Evan Chenge6c835f2009-08-14 20:09:37 +00006384 if (Subtarget->isThumb1Only())
6385 return isLegalT1AddressImmediate(V, VT);
6386 else if (Subtarget->isThumb2())
6387 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00006388
Evan Chenge6c835f2009-08-14 20:09:37 +00006389 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00006390 if (V < 0)
6391 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00006392 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00006393 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00006394 case MVT::i1:
6395 case MVT::i8:
6396 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00006397 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006398 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006399 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00006400 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006401 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006402 case MVT::f32:
6403 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00006404 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00006405 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00006406 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00006407 return false;
6408 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00006409 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00006410 }
Evan Chenga8e29892007-01-19 07:51:42 +00006411}
6412
Evan Chenge6c835f2009-08-14 20:09:37 +00006413bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
6414 EVT VT) const {
6415 int Scale = AM.Scale;
6416 if (Scale < 0)
6417 return false;
6418
6419 switch (VT.getSimpleVT().SimpleTy) {
6420 default: return false;
6421 case MVT::i1:
6422 case MVT::i8:
6423 case MVT::i16:
6424 case MVT::i32:
6425 if (Scale == 1)
6426 return true;
6427 // r + r << imm
6428 Scale = Scale & ~1;
6429 return Scale == 2 || Scale == 4 || Scale == 8;
6430 case MVT::i64:
6431 // r + r
6432 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
6433 return true;
6434 return false;
6435 case MVT::isVoid:
6436 // Note, we allow "void" uses (basically, uses that aren't loads or
6437 // stores), because arm allows folding a scale into many arithmetic
6438 // operations. This should be made more precise and revisited later.
6439
6440 // Allow r << imm, but the imm has to be a multiple of two.
6441 if (Scale & 1) return false;
6442 return isPowerOf2_32(Scale);
6443 }
6444}
6445
Chris Lattner37caf8c2007-04-09 23:33:39 +00006446/// isLegalAddressingMode - Return true if the addressing mode represented
6447/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006448bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00006449 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006450 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00006451 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00006452 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006453
Chris Lattner37caf8c2007-04-09 23:33:39 +00006454 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006455 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006456 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006457
Chris Lattner37caf8c2007-04-09 23:33:39 +00006458 switch (AM.Scale) {
6459 case 0: // no scale reg, must be "r+i" or "r", or "i".
6460 break;
6461 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00006462 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00006463 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00006464 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00006465 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00006466 // ARM doesn't support any R+R*scale+imm addr modes.
6467 if (AM.BaseOffs)
6468 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006469
Bob Wilson2c7dab12009-04-08 17:55:28 +00006470 if (!VT.isSimple())
6471 return false;
6472
Evan Chenge6c835f2009-08-14 20:09:37 +00006473 if (Subtarget->isThumb2())
6474 return isLegalT2ScaledAddressingMode(AM, VT);
6475
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006476 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00006477 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00006478 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00006479 case MVT::i1:
6480 case MVT::i8:
6481 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006482 if (Scale < 0) Scale = -Scale;
6483 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006484 return true;
6485 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00006486 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006487 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00006488 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00006489 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00006490 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00006491 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00006492 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00006493
Owen Anderson825b72b2009-08-11 20:47:22 +00006494 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00006495 // Note, we allow "void" uses (basically, uses that aren't loads or
6496 // stores), because arm allows folding a scale into many arithmetic
6497 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00006498
Chris Lattner37caf8c2007-04-09 23:33:39 +00006499 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00006500 if (Scale & 1) return false;
6501 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00006502 }
6503 break;
Evan Chengb01fad62007-03-12 23:30:29 +00006504 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00006505 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00006506}
6507
Evan Cheng77e47512009-11-11 19:05:52 +00006508/// isLegalICmpImmediate - Return true if the specified immediate is legal
6509/// icmp immediate, that is the target has icmp instructions which can compare
6510/// a register against the immediate without having to materialize the
6511/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00006512bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00006513 if (!Subtarget->isThumb())
6514 return ARM_AM::getSOImmVal(Imm) != -1;
6515 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00006516 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00006517 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00006518}
6519
Owen Andersone50ed302009-08-10 22:56:29 +00006520static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00006521 bool isSEXTLoad, SDValue &Base,
6522 SDValue &Offset, bool &isInc,
6523 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00006524 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
6525 return false;
6526
Owen Anderson825b72b2009-08-11 20:47:22 +00006527 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00006528 // AddressingMode 3
6529 Base = Ptr->getOperand(0);
6530 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006531 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00006532 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006533 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00006534 isInc = false;
6535 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
6536 return true;
6537 }
6538 }
6539 isInc = (Ptr->getOpcode() == ISD::ADD);
6540 Offset = Ptr->getOperand(1);
6541 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00006542 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00006543 // AddressingMode 2
6544 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006545 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00006546 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006547 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00006548 isInc = false;
6549 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
6550 Base = Ptr->getOperand(0);
6551 return true;
6552 }
6553 }
6554
6555 if (Ptr->getOpcode() == ISD::ADD) {
6556 isInc = true;
6557 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
6558 if (ShOpcVal != ARM_AM::no_shift) {
6559 Base = Ptr->getOperand(1);
6560 Offset = Ptr->getOperand(0);
6561 } else {
6562 Base = Ptr->getOperand(0);
6563 Offset = Ptr->getOperand(1);
6564 }
6565 return true;
6566 }
6567
6568 isInc = (Ptr->getOpcode() == ISD::ADD);
6569 Base = Ptr->getOperand(0);
6570 Offset = Ptr->getOperand(1);
6571 return true;
6572 }
6573
Jim Grosbache5165492009-11-09 00:11:35 +00006574 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00006575 return false;
6576}
6577
Owen Andersone50ed302009-08-10 22:56:29 +00006578static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00006579 bool isSEXTLoad, SDValue &Base,
6580 SDValue &Offset, bool &isInc,
6581 SelectionDAG &DAG) {
6582 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
6583 return false;
6584
6585 Base = Ptr->getOperand(0);
6586 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
6587 int RHSC = (int)RHS->getZExtValue();
6588 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
6589 assert(Ptr->getOpcode() == ISD::ADD);
6590 isInc = false;
6591 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
6592 return true;
6593 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
6594 isInc = Ptr->getOpcode() == ISD::ADD;
6595 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
6596 return true;
6597 }
6598 }
6599
6600 return false;
6601}
6602
Evan Chenga8e29892007-01-19 07:51:42 +00006603/// getPreIndexedAddressParts - returns true by value, base pointer and
6604/// offset pointer and addressing mode by reference if the node's address
6605/// can be legally represented as pre-indexed load / store address.
6606bool
Dan Gohman475871a2008-07-27 21:46:04 +00006607ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
6608 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00006609 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00006610 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006611 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00006612 return false;
6613
Owen Andersone50ed302009-08-10 22:56:29 +00006614 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00006615 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00006616 bool isSEXTLoad = false;
6617 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
6618 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006619 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00006620 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
6621 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
6622 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006623 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00006624 } else
6625 return false;
6626
6627 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00006628 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00006629 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00006630 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
6631 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00006632 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00006633 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00006634 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00006635 if (!isLegal)
6636 return false;
6637
6638 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
6639 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00006640}
6641
6642/// getPostIndexedAddressParts - returns true by value, base pointer and
6643/// offset pointer and addressing mode by reference if this node can be
6644/// combined with a load / store to form a post-indexed load / store.
6645bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00006646 SDValue &Base,
6647 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00006648 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00006649 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00006650 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00006651 return false;
6652
Owen Andersone50ed302009-08-10 22:56:29 +00006653 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00006654 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00006655 bool isSEXTLoad = false;
6656 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006657 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00006658 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00006659 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
6660 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00006661 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00006662 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00006663 } else
6664 return false;
6665
6666 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00006667 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00006668 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00006669 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00006670 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00006671 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00006672 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
6673 isInc, DAG);
6674 if (!isLegal)
6675 return false;
6676
Evan Cheng28dad2a2010-05-18 21:31:17 +00006677 if (Ptr != Base) {
6678 // Swap base ptr and offset to catch more post-index load / store when
6679 // it's legal. In Thumb2 mode, offset must be an immediate.
6680 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
6681 !Subtarget->isThumb2())
6682 std::swap(Base, Offset);
6683
6684 // Post-indexed load / store update the base pointer.
6685 if (Ptr != Base)
6686 return false;
6687 }
6688
Evan Chenge88d5ce2009-07-02 07:28:31 +00006689 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
6690 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00006691}
6692
Dan Gohman475871a2008-07-27 21:46:04 +00006693void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00006694 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00006695 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006696 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006697 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00006698 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006699 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00006700 switch (Op.getOpcode()) {
6701 default: break;
6702 case ARMISD::CMOV: {
6703 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00006704 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00006705 if (KnownZero == 0 && KnownOne == 0) return;
6706
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006707 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00006708 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
6709 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00006710 KnownZero &= KnownZeroRHS;
6711 KnownOne &= KnownOneRHS;
6712 return;
6713 }
6714 }
6715}
6716
6717//===----------------------------------------------------------------------===//
6718// ARM Inline Assembly Support
6719//===----------------------------------------------------------------------===//
6720
Evan Cheng55d42002011-01-08 01:24:27 +00006721bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
6722 // Looking for "rev" which is V6+.
6723 if (!Subtarget->hasV6Ops())
6724 return false;
6725
6726 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
6727 std::string AsmStr = IA->getAsmString();
6728 SmallVector<StringRef, 4> AsmPieces;
6729 SplitString(AsmStr, AsmPieces, ";\n");
6730
6731 switch (AsmPieces.size()) {
6732 default: return false;
6733 case 1:
6734 AsmStr = AsmPieces[0];
6735 AsmPieces.clear();
6736 SplitString(AsmStr, AsmPieces, " \t,");
6737
6738 // rev $0, $1
6739 if (AsmPieces.size() == 3 &&
6740 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
6741 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
6742 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
6743 if (Ty && Ty->getBitWidth() == 32)
6744 return IntrinsicLowering::LowerToByteSwap(CI);
6745 }
6746 break;
6747 }
6748
6749 return false;
6750}
6751
Evan Chenga8e29892007-01-19 07:51:42 +00006752/// getConstraintType - Given a constraint letter, return the type of
6753/// constraint it is for this target.
6754ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006755ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
6756 if (Constraint.size() == 1) {
6757 switch (Constraint[0]) {
6758 default: break;
6759 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006760 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00006761 }
Evan Chenga8e29892007-01-19 07:51:42 +00006762 }
Chris Lattner4234f572007-03-25 02:14:49 +00006763 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00006764}
6765
John Thompson44ab89e2010-10-29 17:29:13 +00006766/// Examine constraint type and operand type and determine a weight value.
6767/// This object must already have been set up with the operand type
6768/// and the current alternative constraint selected.
6769TargetLowering::ConstraintWeight
6770ARMTargetLowering::getSingleConstraintMatchWeight(
6771 AsmOperandInfo &info, const char *constraint) const {
6772 ConstraintWeight weight = CW_Invalid;
6773 Value *CallOperandVal = info.CallOperandVal;
6774 // If we don't have a value, we can't do a match,
6775 // but allow it at the lowest weight.
6776 if (CallOperandVal == NULL)
6777 return CW_Default;
6778 const Type *type = CallOperandVal->getType();
6779 // Look at the constraint type.
6780 switch (*constraint) {
6781 default:
6782 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6783 break;
6784 case 'l':
6785 if (type->isIntegerTy()) {
6786 if (Subtarget->isThumb())
6787 weight = CW_SpecificReg;
6788 else
6789 weight = CW_Register;
6790 }
6791 break;
6792 case 'w':
6793 if (type->isFloatingPointTy())
6794 weight = CW_Register;
6795 break;
6796 }
6797 return weight;
6798}
6799
Bob Wilson2dc4f542009-03-20 22:42:55 +00006800std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00006801ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006802 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006803 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00006804 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00006805 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006806 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00006807 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00006808 return std::make_pair(0U, ARM::tGPRRegisterClass);
6809 else
6810 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006811 case 'r':
6812 return std::make_pair(0U, ARM::GPRRegisterClass);
6813 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00006814 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006815 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00006816 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006817 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00006818 if (VT.getSizeInBits() == 128)
6819 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006820 break;
Evan Chenga8e29892007-01-19 07:51:42 +00006821 }
6822 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00006823 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00006824 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00006825
Evan Chenga8e29892007-01-19 07:51:42 +00006826 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
6827}
6828
6829std::vector<unsigned> ARMTargetLowering::
6830getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006831 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006832 if (Constraint.size() != 1)
6833 return std::vector<unsigned>();
6834
6835 switch (Constraint[0]) { // GCC ARM Constraint Letters
6836 default: break;
6837 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00006838 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
6839 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
6840 0);
Evan Chenga8e29892007-01-19 07:51:42 +00006841 case 'r':
6842 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
6843 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
6844 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
6845 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006846 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00006847 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006848 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
6849 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
6850 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
6851 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
6852 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
6853 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
6854 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
6855 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00006856 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006857 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
6858 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
6859 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
6860 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00006861 if (VT.getSizeInBits() == 128)
6862 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
6863 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006864 break;
Evan Chenga8e29892007-01-19 07:51:42 +00006865 }
6866
6867 return std::vector<unsigned>();
6868}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006869
6870/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
6871/// vector. If it is invalid, don't add anything to Ops.
6872void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
6873 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006874 std::vector<SDValue>&Ops,
6875 SelectionDAG &DAG) const {
6876 SDValue Result(0, 0);
6877
6878 switch (Constraint) {
6879 default: break;
6880 case 'I': case 'J': case 'K': case 'L':
6881 case 'M': case 'N': case 'O':
6882 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
6883 if (!C)
6884 return;
6885
6886 int64_t CVal64 = C->getSExtValue();
6887 int CVal = (int) CVal64;
6888 // None of these constraints allow values larger than 32 bits. Check
6889 // that the value fits in an int.
6890 if (CVal != CVal64)
6891 return;
6892
6893 switch (Constraint) {
6894 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006895 if (Subtarget->isThumb1Only()) {
6896 // This must be a constant between 0 and 255, for ADD
6897 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006898 if (CVal >= 0 && CVal <= 255)
6899 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006900 } else if (Subtarget->isThumb2()) {
6901 // A constant that can be used as an immediate value in a
6902 // data-processing instruction.
6903 if (ARM_AM::getT2SOImmVal(CVal) != -1)
6904 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006905 } else {
6906 // A constant that can be used as an immediate value in a
6907 // data-processing instruction.
6908 if (ARM_AM::getSOImmVal(CVal) != -1)
6909 break;
6910 }
6911 return;
6912
6913 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006914 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006915 // This must be a constant between -255 and -1, for negated ADD
6916 // immediates. This can be used in GCC with an "n" modifier that
6917 // prints the negated value, for use with SUB instructions. It is
6918 // not useful otherwise but is implemented for compatibility.
6919 if (CVal >= -255 && CVal <= -1)
6920 break;
6921 } else {
6922 // This must be a constant between -4095 and 4095. It is not clear
6923 // what this constraint is intended for. Implemented for
6924 // compatibility with GCC.
6925 if (CVal >= -4095 && CVal <= 4095)
6926 break;
6927 }
6928 return;
6929
6930 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006931 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006932 // A 32-bit value where only one byte has a nonzero value. Exclude
6933 // zero to match GCC. This constraint is used by GCC internally for
6934 // constants that can be loaded with a move/shift combination.
6935 // It is not useful otherwise but is implemented for compatibility.
6936 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
6937 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006938 } else if (Subtarget->isThumb2()) {
6939 // A constant whose bitwise inverse can be used as an immediate
6940 // value in a data-processing instruction. This can be used in GCC
6941 // with a "B" modifier that prints the inverted value, for use with
6942 // BIC and MVN instructions. It is not useful otherwise but is
6943 // implemented for compatibility.
6944 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
6945 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006946 } else {
6947 // A constant whose bitwise inverse can be used as an immediate
6948 // value in a data-processing instruction. This can be used in GCC
6949 // with a "B" modifier that prints the inverted value, for use with
6950 // BIC and MVN instructions. It is not useful otherwise but is
6951 // implemented for compatibility.
6952 if (ARM_AM::getSOImmVal(~CVal) != -1)
6953 break;
6954 }
6955 return;
6956
6957 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006958 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006959 // This must be a constant between -7 and 7,
6960 // for 3-operand ADD/SUB immediate instructions.
6961 if (CVal >= -7 && CVal < 7)
6962 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006963 } else if (Subtarget->isThumb2()) {
6964 // A constant whose negation can be used as an immediate value in a
6965 // data-processing instruction. This can be used in GCC with an "n"
6966 // modifier that prints the negated value, for use with SUB
6967 // instructions. It is not useful otherwise but is implemented for
6968 // compatibility.
6969 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
6970 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006971 } else {
6972 // A constant whose negation can be used as an immediate value in a
6973 // data-processing instruction. This can be used in GCC with an "n"
6974 // modifier that prints the negated value, for use with SUB
6975 // instructions. It is not useful otherwise but is implemented for
6976 // compatibility.
6977 if (ARM_AM::getSOImmVal(-CVal) != -1)
6978 break;
6979 }
6980 return;
6981
6982 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006983 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006984 // This must be a multiple of 4 between 0 and 1020, for
6985 // ADD sp + immediate.
6986 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
6987 break;
6988 } else {
6989 // A power of two or a constant between 0 and 32. This is used in
6990 // GCC for the shift amount on shifted register operands, but it is
6991 // useful in general for any shift amounts.
6992 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
6993 break;
6994 }
6995 return;
6996
6997 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006998 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006999 // This must be a constant between 0 and 31, for shift amounts.
7000 if (CVal >= 0 && CVal <= 31)
7001 break;
7002 }
7003 return;
7004
7005 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00007006 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007007 // This must be a multiple of 4 between -508 and 508, for
7008 // ADD/SUB sp = sp + immediate.
7009 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
7010 break;
7011 }
7012 return;
7013 }
7014 Result = DAG.getTargetConstant(CVal, Op.getValueType());
7015 break;
7016 }
7017
7018 if (Result.getNode()) {
7019 Ops.push_back(Result);
7020 return;
7021 }
Dale Johannesen1784d162010-06-25 21:55:36 +00007022 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00007023}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00007024
7025bool
7026ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7027 // The ARM target isn't yet aware of offsets.
7028 return false;
7029}
Evan Cheng39382422009-10-28 01:44:26 +00007030
7031int ARM::getVFPf32Imm(const APFloat &FPImm) {
7032 APInt Imm = FPImm.bitcastToAPInt();
7033 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
7034 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
7035 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
7036
7037 // We can handle 4 bits of mantissa.
7038 // mantissa = (16+UInt(e:f:g:h))/16.
7039 if (Mantissa & 0x7ffff)
7040 return -1;
7041 Mantissa >>= 19;
7042 if ((Mantissa & 0xf) != Mantissa)
7043 return -1;
7044
7045 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
7046 if (Exp < -3 || Exp > 4)
7047 return -1;
7048 Exp = ((Exp+3) & 0x7) ^ 4;
7049
7050 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
7051}
7052
7053int ARM::getVFPf64Imm(const APFloat &FPImm) {
7054 APInt Imm = FPImm.bitcastToAPInt();
7055 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
7056 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
7057 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
7058
7059 // We can handle 4 bits of mantissa.
7060 // mantissa = (16+UInt(e:f:g:h))/16.
7061 if (Mantissa & 0xffffffffffffLL)
7062 return -1;
7063 Mantissa >>= 48;
7064 if ((Mantissa & 0xf) != Mantissa)
7065 return -1;
7066
7067 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
7068 if (Exp < -3 || Exp > 4)
7069 return -1;
7070 Exp = ((Exp+3) & 0x7) ^ 4;
7071
7072 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
7073}
7074
Jim Grosbach469bbdb2010-07-16 23:05:05 +00007075bool ARM::isBitFieldInvertedMask(unsigned v) {
7076 if (v == 0xffffffff)
7077 return 0;
7078 // there can be 1's on either or both "outsides", all the "inside"
7079 // bits must be 0's
7080 unsigned int lsb = 0, msb = 31;
7081 while (v & (1 << msb)) --msb;
7082 while (v & (1 << lsb)) ++lsb;
7083 for (unsigned int i = lsb; i <= msb; ++i) {
7084 if (v & (1 << i))
7085 return 0;
7086 }
7087 return 1;
7088}
7089
Evan Cheng39382422009-10-28 01:44:26 +00007090/// isFPImmLegal - Returns true if the target can instruction select the
7091/// specified FP immediate natively. If false, the legalizer will
7092/// materialize the FP immediate as a load from a constant pool.
7093bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
7094 if (!Subtarget->hasVFP3())
7095 return false;
7096 if (VT == MVT::f32)
7097 return ARM::getVFPf32Imm(Imm) != -1;
7098 if (VT == MVT::f64)
7099 return ARM::getVFPf64Imm(Imm) != -1;
7100 return false;
7101}
Bob Wilson65ffec42010-09-21 17:56:22 +00007102
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007103/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00007104/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
7105/// specified in the intrinsic calls.
7106bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
7107 const CallInst &I,
7108 unsigned Intrinsic) const {
7109 switch (Intrinsic) {
7110 case Intrinsic::arm_neon_vld1:
7111 case Intrinsic::arm_neon_vld2:
7112 case Intrinsic::arm_neon_vld3:
7113 case Intrinsic::arm_neon_vld4:
7114 case Intrinsic::arm_neon_vld2lane:
7115 case Intrinsic::arm_neon_vld3lane:
7116 case Intrinsic::arm_neon_vld4lane: {
7117 Info.opc = ISD::INTRINSIC_W_CHAIN;
7118 // Conservatively set memVT to the entire set of vectors loaded.
7119 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
7120 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
7121 Info.ptrVal = I.getArgOperand(0);
7122 Info.offset = 0;
7123 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
7124 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
7125 Info.vol = false; // volatile loads with NEON intrinsics not supported
7126 Info.readMem = true;
7127 Info.writeMem = false;
7128 return true;
7129 }
7130 case Intrinsic::arm_neon_vst1:
7131 case Intrinsic::arm_neon_vst2:
7132 case Intrinsic::arm_neon_vst3:
7133 case Intrinsic::arm_neon_vst4:
7134 case Intrinsic::arm_neon_vst2lane:
7135 case Intrinsic::arm_neon_vst3lane:
7136 case Intrinsic::arm_neon_vst4lane: {
7137 Info.opc = ISD::INTRINSIC_VOID;
7138 // Conservatively set memVT to the entire set of vectors stored.
7139 unsigned NumElts = 0;
7140 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
7141 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
7142 if (!ArgTy->isVectorTy())
7143 break;
7144 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
7145 }
7146 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
7147 Info.ptrVal = I.getArgOperand(0);
7148 Info.offset = 0;
7149 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
7150 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
7151 Info.vol = false; // volatile stores with NEON intrinsics not supported
7152 Info.readMem = false;
7153 Info.writeMem = true;
7154 return true;
7155 }
7156 default:
7157 break;
7158 }
7159
7160 return false;
7161}